blob: ab1ec8daae9226c8ecc3108465e37eb93aa2af37 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200119static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200172static int
173intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200174{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200175 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200176}
177
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200178static int
179intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300180{
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200181 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
182 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200183}
184
185static int
186intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
187{
Jani Nikula79e50a42015-08-26 10:58:20 +0300188 uint32_t clkcfg;
189
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200190 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200194 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300195 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200196 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300197 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200198 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300199 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200200 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300201 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200204 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 }
212}
213
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200214static void intel_update_rawclk(struct drm_i915_private *dev_priv)
215{
216 if (HAS_PCH_SPLIT(dev_priv))
217 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
218 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
219 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
220 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
221 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
222 else
223 return; /* no rawclk on other platforms, or no need to know it */
224
225 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
226}
227
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300228static void intel_update_czclk(struct drm_i915_private *dev_priv)
229{
Wayne Boyer666a4532015-12-09 12:29:35 -0800230 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300231 return;
232
233 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
234 CCK_CZ_CLOCK_CONTROL);
235
236 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
237}
238
Chris Wilson021357a2010-09-07 20:54:59 +0100239static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200240intel_fdi_link_freq(struct drm_i915_private *dev_priv,
241 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100242{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200243 if (HAS_DDI(dev_priv))
244 return pipe_config->port_clock; /* SPLL */
245 else if (IS_GEN5(dev_priv))
246 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200247 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200248 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100249}
250
Daniel Vetter5d536e22013-07-06 12:52:06 +0200251static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400252 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200253 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200254 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400255 .m = { .min = 96, .max = 140 },
256 .m1 = { .min = 18, .max = 26 },
257 .m2 = { .min = 6, .max = 16 },
258 .p = { .min = 4, .max = 128 },
259 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .p2 = { .dot_limit = 165000,
261 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700262};
263
Daniel Vetter5d536e22013-07-06 12:52:06 +0200264static const intel_limit_t intel_limits_i8xx_dvo = {
265 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200266 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200267 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200268 .m = { .min = 96, .max = 140 },
269 .m1 = { .min = 18, .max = 26 },
270 .m2 = { .min = 6, .max = 16 },
271 .p = { .min = 4, .max = 128 },
272 .p1 = { .min = 2, .max = 33 },
273 .p2 = { .dot_limit = 165000,
274 .p2_slow = 4, .p2_fast = 4 },
275};
276
Keith Packarde4b36692009-06-05 19:22:17 -0700277static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200279 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200280 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .m = { .min = 96, .max = 140 },
282 .m1 = { .min = 18, .max = 26 },
283 .m2 = { .min = 6, .max = 16 },
284 .p = { .min = 4, .max = 128 },
285 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .p2 = { .dot_limit = 165000,
287 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700288};
Eric Anholt273e27c2011-03-30 13:01:10 -0700289
Keith Packarde4b36692009-06-05 19:22:17 -0700290static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400291 .dot = { .min = 20000, .max = 400000 },
292 .vco = { .min = 1400000, .max = 2800000 },
293 .n = { .min = 1, .max = 6 },
294 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100295 .m1 = { .min = 8, .max = 18 },
296 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p = { .min = 5, .max = 80 },
298 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700299 .p2 = { .dot_limit = 200000,
300 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700301};
302
303static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400304 .dot = { .min = 20000, .max = 400000 },
305 .vco = { .min = 1400000, .max = 2800000 },
306 .n = { .min = 1, .max = 6 },
307 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100308 .m1 = { .min = 8, .max = 18 },
309 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p = { .min = 7, .max = 98 },
311 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .p2 = { .dot_limit = 112000,
313 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Eric Anholt273e27c2011-03-30 13:01:10 -0700316
Keith Packarde4b36692009-06-05 19:22:17 -0700317static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 270000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 17, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 10, .max = 30 },
325 .p1 = { .min = 1, .max = 3},
326 .p2 = { .dot_limit = 270000,
327 .p2_slow = 10,
328 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800329 },
Keith Packarde4b36692009-06-05 19:22:17 -0700330};
331
332static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700333 .dot = { .min = 22000, .max = 400000 },
334 .vco = { .min = 1750000, .max = 3500000},
335 .n = { .min = 1, .max = 4 },
336 .m = { .min = 104, .max = 138 },
337 .m1 = { .min = 16, .max = 23 },
338 .m2 = { .min = 5, .max = 11 },
339 .p = { .min = 5, .max = 80 },
340 .p1 = { .min = 1, .max = 8},
341 .p2 = { .dot_limit = 165000,
342 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700343};
344
345static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700346 .dot = { .min = 20000, .max = 115000 },
347 .vco = { .min = 1750000, .max = 3500000 },
348 .n = { .min = 1, .max = 3 },
349 .m = { .min = 104, .max = 138 },
350 .m1 = { .min = 17, .max = 23 },
351 .m2 = { .min = 5, .max = 11 },
352 .p = { .min = 28, .max = 112 },
353 .p1 = { .min = 2, .max = 8 },
354 .p2 = { .dot_limit = 0,
355 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800356 },
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
359static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .dot = { .min = 80000, .max = 224000 },
361 .vco = { .min = 1750000, .max = 3500000 },
362 .n = { .min = 1, .max = 3 },
363 .m = { .min = 104, .max = 138 },
364 .m1 = { .min = 17, .max = 23 },
365 .m2 = { .min = 5, .max = 11 },
366 .p = { .min = 14, .max = 42 },
367 .p1 = { .min = 2, .max = 6 },
368 .p2 = { .dot_limit = 0,
369 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800370 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000},
375 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700376 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400377 .n = { .min = 3, .max = 6 },
378 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700379 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400380 .m1 = { .min = 0, .max = 0 },
381 .m2 = { .min = 0, .max = 254 },
382 .p = { .min = 5, .max = 80 },
383 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 .p2 = { .dot_limit = 200000,
385 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700386};
387
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 .dot = { .min = 20000, .max = 400000 },
390 .vco = { .min = 1700000, .max = 3500000 },
391 .n = { .min = 3, .max = 6 },
392 .m = { .min = 2, .max = 256 },
393 .m1 = { .min = 0, .max = 0 },
394 .m2 = { .min = 0, .max = 254 },
395 .p = { .min = 7, .max = 112 },
396 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700397 .p2 = { .dot_limit = 112000,
398 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700399};
400
Eric Anholt273e27c2011-03-30 13:01:10 -0700401/* Ironlake / Sandybridge
402 *
403 * We calculate clock using (register_value + 2) for N/M1/M2, so here
404 * the range value for them is (actual_value - 2).
405 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800406static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700407 .dot = { .min = 25000, .max = 350000 },
408 .vco = { .min = 1760000, .max = 3510000 },
409 .n = { .min = 1, .max = 5 },
410 .m = { .min = 79, .max = 127 },
411 .m1 = { .min = 12, .max = 22 },
412 .m2 = { .min = 5, .max = 9 },
413 .p = { .min = 5, .max = 80 },
414 .p1 = { .min = 1, .max = 8 },
415 .p2 = { .dot_limit = 225000,
416 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700417};
418
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800419static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700420 .dot = { .min = 25000, .max = 350000 },
421 .vco = { .min = 1760000, .max = 3510000 },
422 .n = { .min = 1, .max = 3 },
423 .m = { .min = 79, .max = 118 },
424 .m1 = { .min = 12, .max = 22 },
425 .m2 = { .min = 5, .max = 9 },
426 .p = { .min = 28, .max = 112 },
427 .p1 = { .min = 2, .max = 8 },
428 .p2 = { .dot_limit = 225000,
429 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430};
431
432static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700433 .dot = { .min = 25000, .max = 350000 },
434 .vco = { .min = 1760000, .max = 3510000 },
435 .n = { .min = 1, .max = 3 },
436 .m = { .min = 79, .max = 127 },
437 .m1 = { .min = 12, .max = 22 },
438 .m2 = { .min = 5, .max = 9 },
439 .p = { .min = 14, .max = 56 },
440 .p1 = { .min = 2, .max = 8 },
441 .p2 = { .dot_limit = 225000,
442 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443};
444
Eric Anholt273e27c2011-03-30 13:01:10 -0700445/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800446static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700447 .dot = { .min = 25000, .max = 350000 },
448 .vco = { .min = 1760000, .max = 3510000 },
449 .n = { .min = 1, .max = 2 },
450 .m = { .min = 79, .max = 126 },
451 .m1 = { .min = 12, .max = 22 },
452 .m2 = { .min = 5, .max = 9 },
453 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400454 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700455 .p2 = { .dot_limit = 225000,
456 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800457};
458
459static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700460 .dot = { .min = 25000, .max = 350000 },
461 .vco = { .min = 1760000, .max = 3510000 },
462 .n = { .min = 1, .max = 3 },
463 .m = { .min = 79, .max = 126 },
464 .m1 = { .min = 12, .max = 22 },
465 .m2 = { .min = 5, .max = 9 },
466 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700468 .p2 = { .dot_limit = 225000,
469 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800470};
471
Ville Syrjälädc730512013-09-24 21:26:30 +0300472static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200480 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700481 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700482 .m1 = { .min = 2, .max = 3 },
483 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300484 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300485 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700486};
487
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300488static const intel_limit_t intel_limits_chv = {
489 /*
490 * These are the data rate limits (measured in fast clocks)
491 * since those are the strictest limits we have. The fast
492 * clock and actual rate limits are more relaxed, so checking
493 * them would make no difference.
494 */
495 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200496 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300497 .n = { .min = 1, .max = 1 },
498 .m1 = { .min = 2, .max = 2 },
499 .m2 = { .min = 24 << 22, .max = 175 << 22 },
500 .p1 = { .min = 2, .max = 4 },
501 .p2 = { .p2_slow = 1, .p2_fast = 14 },
502};
503
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200504static const intel_limit_t intel_limits_bxt = {
505 /* FIXME: find real dot limits */
506 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530507 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200508 .n = { .min = 1, .max = 1 },
509 .m1 = { .min = 2, .max = 2 },
510 /* FIXME: find real m2 limits */
511 .m2 = { .min = 2 << 22, .max = 255 << 22 },
512 .p1 = { .min = 2, .max = 4 },
513 .p2 = { .p2_slow = 1, .p2_fast = 20 },
514};
515
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200516static bool
517needs_modeset(struct drm_crtc_state *state)
518{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200519 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200520}
521
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300522/**
523 * Returns whether any output on the specified pipe is of the specified type
524 */
Damien Lespiau40935612014-10-29 11:16:59 +0000525bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300526{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300527 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300528 struct intel_encoder *encoder;
529
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300530 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300531 if (encoder->type == type)
532 return true;
533
534 return false;
535}
536
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200537/**
538 * Returns whether any output on the specified pipe will have the specified
539 * type after a staged modeset is complete, i.e., the same as
540 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
541 * encoder->crtc.
542 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200543static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
544 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300547 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200550 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200551
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300552 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 if (connector_state->crtc != crtc_state->base.crtc)
554 continue;
555
556 num_connectors++;
557
558 encoder = to_intel_encoder(connector_state->best_encoder);
559 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200560 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200561 }
562
563 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200564
565 return false;
566}
567
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200568static const intel_limit_t *
569intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800570{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200571 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800572 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800573
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200574 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100575 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000576 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800577 limit = &intel_limits_ironlake_dual_lvds_100m;
578 else
579 limit = &intel_limits_ironlake_dual_lvds;
580 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000581 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800582 limit = &intel_limits_ironlake_single_lvds_100m;
583 else
584 limit = &intel_limits_ironlake_single_lvds;
585 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200586 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800587 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800588
589 return limit;
590}
591
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200592static const intel_limit_t *
593intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800594{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200595 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800596 const intel_limit_t *limit;
597
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200598 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100599 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700600 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800601 else
Keith Packarde4b36692009-06-05 19:22:17 -0700602 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200603 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
604 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700605 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200606 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700607 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800608 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700609 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800610
611 return limit;
612}
613
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200614static const intel_limit_t *
615intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800616{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200617 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 const intel_limit_t *limit;
619
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200620 if (IS_BROXTON(dev))
621 limit = &intel_limits_bxt;
622 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200623 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800624 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500626 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200627 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500628 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800629 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500630 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300631 } else if (IS_CHERRYVIEW(dev)) {
632 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700633 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300634 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100635 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200636 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100637 limit = &intel_limits_i9xx_lvds;
638 else
639 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200641 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700642 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200643 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700644 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200645 else
646 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647 }
648 return limit;
649}
650
Imre Deakdccbea32015-06-22 23:35:51 +0300651/*
652 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
653 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
654 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
655 * The helpers' return value is the rate of the clock that is fed to the
656 * display engine's pipe which can be the above fast dot clock rate or a
657 * divided-down version of it.
658 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500659/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300660static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800661{
Shaohua Li21778322009-02-23 15:19:16 +0800662 clock->m = clock->m2 + 2;
663 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200664 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300665 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300666 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
667 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300668
669 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800670}
671
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200672static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
673{
674 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
675}
676
Imre Deakdccbea32015-06-22 23:35:51 +0300677static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800678{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200679 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800680 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200681 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300682 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300683 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
684 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300685
686 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687}
688
Imre Deakdccbea32015-06-22 23:35:51 +0300689static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300690{
691 clock->m = clock->m1 * clock->m2;
692 clock->p = clock->p1 * clock->p2;
693 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300694 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300695 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
696 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300697
698 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300699}
700
Imre Deakdccbea32015-06-22 23:35:51 +0300701int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300702{
703 clock->m = clock->m1 * clock->m2;
704 clock->p = clock->p1 * clock->p2;
705 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300706 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300707 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
708 clock->n << 22);
709 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300710
711 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300712}
713
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800714#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800715/**
716 * Returns whether the given set of divisors are valid for a given refclk with
717 * the given connectors.
718 */
719
Chris Wilson1b894b52010-12-14 20:04:54 +0000720static bool intel_PLL_is_valid(struct drm_device *dev,
721 const intel_limit_t *limit,
722 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800723{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->n < limit->n.min || limit->n.max < clock->n)
725 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400727 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300732
Wayne Boyer666a4532015-12-09 12:29:35 -0800733 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
734 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300735 if (clock->m1 <= clock->m2)
736 INTELPllInvalid("m1 <= m2\n");
737
Wayne Boyer666a4532015-12-09 12:29:35 -0800738 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300739 if (clock->p < limit->p.min || limit->p.max < clock->p)
740 INTELPllInvalid("p out of range\n");
741 if (clock->m < limit->m.min || limit->m.max < clock->m)
742 INTELPllInvalid("m out of range\n");
743 }
744
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400746 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
748 * connector, etc., rather than just a single range.
749 */
750 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400751 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
753 return true;
754}
755
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300756static int
757i9xx_select_p2_div(const intel_limit_t *limit,
758 const struct intel_crtc_state *crtc_state,
759 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800760{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300761 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800762
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200763 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800764 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100765 * For LVDS just rely on its current settings for dual-channel.
766 * We haven't figured out how to reliably set up different
767 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800768 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100769 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300770 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800771 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300772 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800773 } else {
774 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300775 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800776 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300777 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800778 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300779}
780
781static bool
782i9xx_find_best_dpll(const intel_limit_t *limit,
783 struct intel_crtc_state *crtc_state,
784 int target, int refclk, intel_clock_t *match_clock,
785 intel_clock_t *best_clock)
786{
787 struct drm_device *dev = crtc_state->base.crtc->dev;
788 intel_clock_t clock;
789 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800790
Akshay Joshi0206e352011-08-16 15:34:10 -0400791 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800792
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300793 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
794
Zhao Yakui42158662009-11-20 11:24:18 +0800795 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
796 clock.m1++) {
797 for (clock.m2 = limit->m2.min;
798 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200799 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800800 break;
801 for (clock.n = limit->n.min;
802 clock.n <= limit->n.max; clock.n++) {
803 for (clock.p1 = limit->p1.min;
804 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800805 int this_err;
806
Imre Deakdccbea32015-06-22 23:35:51 +0300807 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000808 if (!intel_PLL_is_valid(dev, limit,
809 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800810 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800811 if (match_clock &&
812 clock.p != match_clock->p)
813 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800814
815 this_err = abs(clock.dot - target);
816 if (this_err < err) {
817 *best_clock = clock;
818 err = this_err;
819 }
820 }
821 }
822 }
823 }
824
825 return (err != target);
826}
827
Ma Lingd4906092009-03-18 20:13:27 +0800828static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829pnv_find_best_dpll(const intel_limit_t *limit,
830 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200831 int target, int refclk, intel_clock_t *match_clock,
832 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200833{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300834 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200835 intel_clock_t clock;
836 int err = target;
837
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200838 memset(best_clock, 0, sizeof(*best_clock));
839
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300840 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
841
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200842 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
843 clock.m1++) {
844 for (clock.m2 = limit->m2.min;
845 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200846 for (clock.n = limit->n.min;
847 clock.n <= limit->n.max; clock.n++) {
848 for (clock.p1 = limit->p1.min;
849 clock.p1 <= limit->p1.max; clock.p1++) {
850 int this_err;
851
Imre Deakdccbea32015-06-22 23:35:51 +0300852 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800853 if (!intel_PLL_is_valid(dev, limit,
854 &clock))
855 continue;
856 if (match_clock &&
857 clock.p != match_clock->p)
858 continue;
859
860 this_err = abs(clock.dot - target);
861 if (this_err < err) {
862 *best_clock = clock;
863 err = this_err;
864 }
865 }
866 }
867 }
868 }
869
870 return (err != target);
871}
872
Ma Lingd4906092009-03-18 20:13:27 +0800873static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200874g4x_find_best_dpll(const intel_limit_t *limit,
875 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200876 int target, int refclk, intel_clock_t *match_clock,
877 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800878{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300879 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800880 intel_clock_t clock;
881 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300882 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400883 /* approximately equals target * 0.00585 */
884 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800885
886 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300887
888 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
889
Ma Lingd4906092009-03-18 20:13:27 +0800890 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200891 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800892 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200893 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800894 for (clock.m1 = limit->m1.max;
895 clock.m1 >= limit->m1.min; clock.m1--) {
896 for (clock.m2 = limit->m2.max;
897 clock.m2 >= limit->m2.min; clock.m2--) {
898 for (clock.p1 = limit->p1.max;
899 clock.p1 >= limit->p1.min; clock.p1--) {
900 int this_err;
901
Imre Deakdccbea32015-06-22 23:35:51 +0300902 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000903 if (!intel_PLL_is_valid(dev, limit,
904 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800905 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000906
907 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800908 if (this_err < err_most) {
909 *best_clock = clock;
910 err_most = this_err;
911 max_n = clock.n;
912 found = true;
913 }
914 }
915 }
916 }
917 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800918 return found;
919}
Ma Lingd4906092009-03-18 20:13:27 +0800920
Imre Deakd5dd62b2015-03-17 11:40:03 +0200921/*
922 * Check if the calculated PLL configuration is more optimal compared to the
923 * best configuration and error found so far. Return the calculated error.
924 */
925static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
926 const intel_clock_t *calculated_clock,
927 const intel_clock_t *best_clock,
928 unsigned int best_error_ppm,
929 unsigned int *error_ppm)
930{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200931 /*
932 * For CHV ignore the error and consider only the P value.
933 * Prefer a bigger P value based on HW requirements.
934 */
935 if (IS_CHERRYVIEW(dev)) {
936 *error_ppm = 0;
937
938 return calculated_clock->p > best_clock->p;
939 }
940
Imre Deak24be4e42015-03-17 11:40:04 +0200941 if (WARN_ON_ONCE(!target_freq))
942 return false;
943
Imre Deakd5dd62b2015-03-17 11:40:03 +0200944 *error_ppm = div_u64(1000000ULL *
945 abs(target_freq - calculated_clock->dot),
946 target_freq);
947 /*
948 * Prefer a better P value over a better (smaller) error if the error
949 * is small. Ensure this preference for future configurations too by
950 * setting the error to 0.
951 */
952 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
953 *error_ppm = 0;
954
955 return true;
956 }
957
958 return *error_ppm + 10 < best_error_ppm;
959}
960
Zhenyu Wang2c072452009-06-05 15:38:42 +0800961static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200962vlv_find_best_dpll(const intel_limit_t *limit,
963 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200964 int target, int refclk, intel_clock_t *match_clock,
965 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700966{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200967 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300968 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300970 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300971 /* min update 19.2 MHz */
972 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300973 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700974
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300975 target *= 5; /* fast clock */
976
977 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700978
979 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300980 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300981 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300982 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300983 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300984 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700985 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300986 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200987 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300988
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300989 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
990 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300991
Imre Deakdccbea32015-06-22 23:35:51 +0300992 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300993
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300994 if (!intel_PLL_is_valid(dev, limit,
995 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300996 continue;
997
Imre Deakd5dd62b2015-03-17 11:40:03 +0200998 if (!vlv_PLL_is_optimal(dev, target,
999 &clock,
1000 best_clock,
1001 bestppm, &ppm))
1002 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +03001003
Imre Deakd5dd62b2015-03-17 11:40:03 +02001004 *best_clock = clock;
1005 bestppm = ppm;
1006 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001007 }
1008 }
1009 }
1010 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001011
Ville Syrjälä49e497e2013-09-24 21:26:31 +03001012 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001013}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001014
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001016chv_find_best_dpll(const intel_limit_t *limit,
1017 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001018 int target, int refclk, intel_clock_t *match_clock,
1019 intel_clock_t *best_clock)
1020{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001021 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001022 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001023 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001024 intel_clock_t clock;
1025 uint64_t m2;
1026 int found = false;
1027
1028 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001029 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001030
1031 /*
1032 * Based on hardware doc, the n always set to 1, and m1 always
1033 * set to 2. If requires to support 200Mhz refclk, we need to
1034 * revisit this because n may not 1 anymore.
1035 */
1036 clock.n = 1, clock.m1 = 2;
1037 target *= 5; /* fast clock */
1038
1039 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1040 for (clock.p2 = limit->p2.p2_fast;
1041 clock.p2 >= limit->p2.p2_slow;
1042 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001043 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001044
1045 clock.p = clock.p1 * clock.p2;
1046
1047 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1048 clock.n) << 22, refclk * clock.m1);
1049
1050 if (m2 > INT_MAX/clock.m1)
1051 continue;
1052
1053 clock.m2 = m2;
1054
Imre Deakdccbea32015-06-22 23:35:51 +03001055 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001056
1057 if (!intel_PLL_is_valid(dev, limit, &clock))
1058 continue;
1059
Imre Deak9ca3ba02015-03-17 11:40:05 +02001060 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1061 best_error_ppm, &error_ppm))
1062 continue;
1063
1064 *best_clock = clock;
1065 best_error_ppm = error_ppm;
1066 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001067 }
1068 }
1069
1070 return found;
1071}
1072
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001073bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1074 intel_clock_t *best_clock)
1075{
1076 int refclk = i9xx_get_refclk(crtc_state, 0);
1077
1078 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1079 target_clock, refclk, NULL, best_clock);
1080}
1081
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001082bool intel_crtc_active(struct drm_crtc *crtc)
1083{
1084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1085
1086 /* Be paranoid as we can arrive here with only partial
1087 * state retrieved from the hardware during setup.
1088 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001089 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001090 * as Haswell has gained clock readout/fastboot support.
1091 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001092 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001093 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001094 *
1095 * FIXME: The intel_crtc->active here should be switched to
1096 * crtc->state->active once we have proper CRTC states wired up
1097 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001098 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001099 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001100 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001101}
1102
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001103enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1104 enum pipe pipe)
1105{
1106 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1108
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001109 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001110}
1111
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001112static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1113{
1114 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001115 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001116 u32 line1, line2;
1117 u32 line_mask;
1118
1119 if (IS_GEN2(dev))
1120 line_mask = DSL_LINEMASK_GEN2;
1121 else
1122 line_mask = DSL_LINEMASK_GEN3;
1123
1124 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001125 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001126 line2 = I915_READ(reg) & line_mask;
1127
1128 return line1 == line2;
1129}
1130
Keith Packardab7ad7f2010-10-03 00:33:06 -07001131/*
1132 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001133 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001134 *
1135 * After disabling a pipe, we can't wait for vblank in the usual way,
1136 * spinning on the vblank interrupt status bit, since we won't actually
1137 * see an interrupt when the pipe is disabled.
1138 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 * On Gen4 and above:
1140 * wait for the pipe register state bit to turn off
1141 *
1142 * Otherwise:
1143 * wait for the display line value to settle (it usually
1144 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001145 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001146 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001147static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001148{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001149 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001150 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001151 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001152 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001153
Keith Packardab7ad7f2010-10-03 00:33:06 -07001154 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001155 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001156
Keith Packardab7ad7f2010-10-03 00:33:06 -07001157 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001158 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1159 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001160 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001161 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001162 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001163 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001164 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001165 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001166}
1167
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001169void assert_pll(struct drm_i915_private *dev_priv,
1170 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 u32 val;
1173 bool cur_state;
1174
Ville Syrjälä649636e2015-09-22 19:50:01 +03001175 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001176 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001177 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001178 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001179 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001180}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181
Jani Nikula23538ef2013-08-27 15:12:22 +03001182/* XXX: the dsi pll is shared between MIPI DSI ports */
1183static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1184{
1185 u32 val;
1186 bool cur_state;
1187
Ville Syrjäläa5805162015-05-26 20:42:30 +03001188 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001189 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001190 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001191
1192 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001193 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001194 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001195 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001196}
1197#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1198#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1199
Jesse Barnes040484a2011-01-03 12:14:26 -08001200static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1201 enum pipe pipe, bool state)
1202{
Jesse Barnes040484a2011-01-03 12:14:26 -08001203 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001204 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1205 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001206
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001207 if (HAS_DDI(dev_priv->dev)) {
1208 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001209 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001210 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001211 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001212 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001213 cur_state = !!(val & FDI_TX_ENABLE);
1214 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001215 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001216 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001217 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001218}
1219#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1220#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1221
1222static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1223 enum pipe pipe, bool state)
1224{
Jesse Barnes040484a2011-01-03 12:14:26 -08001225 u32 val;
1226 bool cur_state;
1227
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001229 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001230 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001231 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001232 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001233}
1234#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1235#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1236
1237static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1238 enum pipe pipe)
1239{
Jesse Barnes040484a2011-01-03 12:14:26 -08001240 u32 val;
1241
1242 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001243 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 return;
1245
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001246 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001247 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001248 return;
1249
Ville Syrjälä649636e2015-09-22 19:50:01 +03001250 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001251 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001252}
1253
Daniel Vetter55607e82013-06-16 21:42:39 +02001254void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1255 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001256{
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001258 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001259
Ville Syrjälä649636e2015-09-22 19:50:01 +03001260 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001261 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001262 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001263 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001264 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001265}
1266
Daniel Vetterb680c372014-09-19 18:27:27 +02001267void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1268 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001270 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001271 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001272 u32 val;
1273 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001274 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001275
Jani Nikulabedd4db2014-08-22 15:04:13 +03001276 if (WARN_ON(HAS_DDI(dev)))
1277 return;
1278
1279 if (HAS_PCH_SPLIT(dev)) {
1280 u32 port_sel;
1281
Jesse Barnesea0760c2011-01-04 15:09:32 -08001282 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001283 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1284
1285 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1286 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1287 panel_pipe = PIPE_B;
1288 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001289 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001290 /* presumably write lock depends on pipe, not port select */
1291 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1292 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001293 } else {
1294 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001295 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1296 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001297 }
1298
1299 val = I915_READ(pp_reg);
1300 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001301 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001302 locked = false;
1303
Rob Clarke2c719b2014-12-15 13:56:32 -05001304 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001305 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001306 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001307}
1308
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001309static void assert_cursor(struct drm_i915_private *dev_priv,
1310 enum pipe pipe, bool state)
1311{
1312 struct drm_device *dev = dev_priv->dev;
1313 bool cur_state;
1314
Paulo Zanonid9d82082014-02-27 16:30:56 -03001315 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001316 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001317 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001318 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001319
Rob Clarke2c719b2014-12-15 13:56:32 -05001320 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001321 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001322 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001323}
1324#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1325#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1326
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001327void assert_pipe(struct drm_i915_private *dev_priv,
1328 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001330 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001331 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1332 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001333 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001334
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001335 /* if we need the pipe quirk it must be always on */
1336 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1337 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001338 state = true;
1339
Imre Deak4feed0e2016-02-12 18:55:14 +02001340 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1341 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001342 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001343 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001344
1345 intel_display_power_put(dev_priv, power_domain);
1346 } else {
1347 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001348 }
1349
Rob Clarke2c719b2014-12-15 13:56:32 -05001350 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001351 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001352 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001353}
1354
Chris Wilson931872f2012-01-16 23:01:13 +00001355static void assert_plane(struct drm_i915_private *dev_priv,
1356 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001357{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001359 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001360
Ville Syrjälä649636e2015-09-22 19:50:01 +03001361 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001362 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001363 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001364 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001365 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001366}
1367
Chris Wilson931872f2012-01-16 23:01:13 +00001368#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1369#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1370
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1372 enum pipe pipe)
1373{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001374 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001375 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376
Ville Syrjälä653e1022013-06-04 13:49:05 +03001377 /* Primary planes are fixed to pipes on gen4+ */
1378 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001379 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001380 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001381 "plane %c assertion failure, should be disabled but not\n",
1382 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001383 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001384 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001385
Jesse Barnesb24e7172011-01-04 15:09:30 -08001386 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001387 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001388 u32 val = I915_READ(DSPCNTR(i));
1389 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001390 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001391 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001392 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1393 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001394 }
1395}
1396
Jesse Barnes19332d72013-03-28 09:55:38 -07001397static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1398 enum pipe pipe)
1399{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001400 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001401 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001402
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001403 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001404 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001405 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001406 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001407 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1408 sprite, pipe_name(pipe));
1409 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001410 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001411 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001412 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001413 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001414 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001415 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 }
1417 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001420 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001421 plane_name(pipe), pipe_name(pipe));
1422 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001423 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001424 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001425 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1426 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001427 }
1428}
1429
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001430static void assert_vblank_disabled(struct drm_crtc *crtc)
1431{
Rob Clarke2c719b2014-12-15 13:56:32 -05001432 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001433 drm_crtc_vblank_put(crtc);
1434}
1435
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001436void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1437 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001438{
Jesse Barnes92f25842011-01-04 15:09:34 -08001439 u32 val;
1440 bool enabled;
1441
Ville Syrjälä649636e2015-09-22 19:50:01 +03001442 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001443 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001444 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001445 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1446 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001447}
1448
Keith Packard4e634382011-08-06 10:39:45 -07001449static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001451{
1452 if ((val & DP_PORT_EN) == 0)
1453 return false;
1454
1455 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001456 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001457 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1458 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001459 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1460 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1461 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001462 } else {
1463 if ((val & DP_PIPE_MASK) != (pipe << 30))
1464 return false;
1465 }
1466 return true;
1467}
1468
Keith Packard1519b992011-08-06 10:35:34 -07001469static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe, u32 val)
1471{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001472 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001473 return false;
1474
1475 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001476 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001477 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001478 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1479 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1480 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001481 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001482 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001483 return false;
1484 }
1485 return true;
1486}
1487
1488static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1489 enum pipe pipe, u32 val)
1490{
1491 if ((val & LVDS_PORT_EN) == 0)
1492 return false;
1493
1494 if (HAS_PCH_CPT(dev_priv->dev)) {
1495 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1496 return false;
1497 } else {
1498 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1499 return false;
1500 }
1501 return true;
1502}
1503
1504static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1505 enum pipe pipe, u32 val)
1506{
1507 if ((val & ADPA_DAC_ENABLE) == 0)
1508 return false;
1509 if (HAS_PCH_CPT(dev_priv->dev)) {
1510 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1511 return false;
1512 } else {
1513 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1514 return false;
1515 }
1516 return true;
1517}
1518
Jesse Barnes291906f2011-02-02 12:28:03 -08001519static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001520 enum pipe pipe, i915_reg_t reg,
1521 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001522{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001523 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001524 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001525 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001526 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001527
Rob Clarke2c719b2014-12-15 13:56:32 -05001528 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001529 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001530 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001531}
1532
1533static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001534 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001535{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001536 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001537 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001538 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001539 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001540
Rob Clarke2c719b2014-12-15 13:56:32 -05001541 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001542 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001543 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001544}
1545
1546static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1547 enum pipe pipe)
1548{
Jesse Barnes291906f2011-02-02 12:28:03 -08001549 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001550
Keith Packardf0575e92011-07-25 22:12:43 -07001551 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1552 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1553 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001554
Ville Syrjälä649636e2015-09-22 19:50:01 +03001555 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001556 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001557 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001558 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001559
Ville Syrjälä649636e2015-09-22 19:50:01 +03001560 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001561 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001562 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001563 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001564
Paulo Zanonie2debe92013-02-18 19:00:27 -03001565 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1566 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1567 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001568}
1569
Ville Syrjäläd288f652014-10-28 13:20:22 +02001570static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001571 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001572{
Daniel Vetter426115c2013-07-11 22:13:42 +02001573 struct drm_device *dev = crtc->base.dev;
1574 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001575 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001576 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001577
Daniel Vetter426115c2013-07-11 22:13:42 +02001578 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001579
Daniel Vetter87442f72013-06-06 00:52:17 +02001580 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001581 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001582 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001583
Daniel Vetter426115c2013-07-11 22:13:42 +02001584 I915_WRITE(reg, dpll);
1585 POSTING_READ(reg);
1586 udelay(150);
1587
1588 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1589 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1590
Ville Syrjäläd288f652014-10-28 13:20:22 +02001591 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001592 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001593
1594 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001595 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001596 POSTING_READ(reg);
1597 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001598 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001599 POSTING_READ(reg);
1600 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001601 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001602 POSTING_READ(reg);
1603 udelay(150); /* wait for warmup */
1604}
1605
Ville Syrjäläd288f652014-10-28 13:20:22 +02001606static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001607 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608{
1609 struct drm_device *dev = crtc->base.dev;
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 int pipe = crtc->pipe;
1612 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001613 u32 tmp;
1614
1615 assert_pipe_disabled(dev_priv, crtc->pipe);
1616
Ville Syrjäläa5805162015-05-26 20:42:30 +03001617 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001618
1619 /* Enable back the 10bit clock to display controller */
1620 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1621 tmp |= DPIO_DCLKP_EN;
1622 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1623
Ville Syrjälä54433e92015-05-26 20:42:31 +03001624 mutex_unlock(&dev_priv->sb_lock);
1625
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001626 /*
1627 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1628 */
1629 udelay(1);
1630
1631 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001632 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001633
1634 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001635 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001636 DRM_ERROR("PLL %d failed to lock\n", pipe);
1637
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001638 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001639 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001640 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001641}
1642
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001643static int intel_num_dvo_pipes(struct drm_device *dev)
1644{
1645 struct intel_crtc *crtc;
1646 int count = 0;
1647
1648 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001649 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001650 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001651
1652 return count;
1653}
1654
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001655static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001656{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001657 struct drm_device *dev = crtc->base.dev;
1658 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001659 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001660 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001661
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001662 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001663
1664 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001665 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001666
1667 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001668 if (IS_MOBILE(dev) && !IS_I830(dev))
1669 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001670
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001671 /* Enable DVO 2x clock on both PLLs if necessary */
1672 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1673 /*
1674 * It appears to be important that we don't enable this
1675 * for the current pipe before otherwise configuring the
1676 * PLL. No idea how this should be handled if multiple
1677 * DVO outputs are enabled simultaneosly.
1678 */
1679 dpll |= DPLL_DVO_2X_MODE;
1680 I915_WRITE(DPLL(!crtc->pipe),
1681 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1682 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001683
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001684 /*
1685 * Apparently we need to have VGA mode enabled prior to changing
1686 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1687 * dividers, even though the register value does change.
1688 */
1689 I915_WRITE(reg, 0);
1690
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001691 I915_WRITE(reg, dpll);
1692
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001693 /* Wait for the clocks to stabilize. */
1694 POSTING_READ(reg);
1695 udelay(150);
1696
1697 if (INTEL_INFO(dev)->gen >= 4) {
1698 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001699 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001700 } else {
1701 /* The pixel multiplier can only be updated once the
1702 * DPLL is enabled and the clocks are stable.
1703 *
1704 * So write it again.
1705 */
1706 I915_WRITE(reg, dpll);
1707 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001708
1709 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001710 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001711 POSTING_READ(reg);
1712 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001713 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001714 POSTING_READ(reg);
1715 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001717 POSTING_READ(reg);
1718 udelay(150); /* wait for warmup */
1719}
1720
1721/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001722 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001723 * @dev_priv: i915 private structure
1724 * @pipe: pipe PLL to disable
1725 *
1726 * Disable the PLL for @pipe, making sure the pipe is off first.
1727 *
1728 * Note! This is for pre-ILK only.
1729 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001730static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001732 struct drm_device *dev = crtc->base.dev;
1733 struct drm_i915_private *dev_priv = dev->dev_private;
1734 enum pipe pipe = crtc->pipe;
1735
1736 /* Disable DVO 2x clock on both PLLs if necessary */
1737 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001738 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001739 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001740 I915_WRITE(DPLL(PIPE_B),
1741 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1742 I915_WRITE(DPLL(PIPE_A),
1743 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1744 }
1745
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001746 /* Don't disable pipe or pipe PLLs if needed */
1747 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1748 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 return;
1750
1751 /* Make sure the pipe isn't still relying on us */
1752 assert_pipe_disabled(dev_priv, pipe);
1753
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001754 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001755 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001756}
1757
Jesse Barnesf6071162013-10-01 10:41:38 -07001758static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1759{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001760 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001761
1762 /* Make sure the pipe isn't still relying on us */
1763 assert_pipe_disabled(dev_priv, pipe);
1764
Imre Deake5cbfbf2014-01-09 17:08:16 +02001765 /*
1766 * Leave integrated clock source and reference clock enabled for pipe B.
1767 * The latter is needed for VGA hotplug / manual detection.
1768 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001769 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001770 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001771 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001772 I915_WRITE(DPLL(pipe), val);
1773 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001774
1775}
1776
1777static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1778{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001779 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001780 u32 val;
1781
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001782 /* Make sure the pipe isn't still relying on us */
1783 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001784
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001785 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001786 val = DPLL_SSC_REF_CLK_CHV |
1787 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001788 if (pipe != PIPE_A)
1789 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1790 I915_WRITE(DPLL(pipe), val);
1791 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001792
Ville Syrjäläa5805162015-05-26 20:42:30 +03001793 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001794
1795 /* Disable 10bit clock to display controller */
1796 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1797 val &= ~DPIO_DCLKP_EN;
1798 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1799
Ville Syrjäläa5805162015-05-26 20:42:30 +03001800 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001801}
1802
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001803void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001804 struct intel_digital_port *dport,
1805 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001806{
1807 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001808 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001809
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001810 switch (dport->port) {
1811 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001812 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001813 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001814 break;
1815 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001816 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001817 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001818 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001819 break;
1820 case PORT_D:
1821 port_mask = DPLL_PORTD_READY_MASK;
1822 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001823 break;
1824 default:
1825 BUG();
1826 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001827
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001828 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1829 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1830 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001831}
1832
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001833static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1834 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001835{
Daniel Vetter23670b322012-11-01 09:15:30 +01001836 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001837 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001839 i915_reg_t reg;
1840 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001841
1842 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001843 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001844
1845 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001846 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001847
1848 /* FDI must be feeding us bits for PCH ports */
1849 assert_fdi_tx_enabled(dev_priv, pipe);
1850 assert_fdi_rx_enabled(dev_priv, pipe);
1851
Daniel Vetter23670b322012-11-01 09:15:30 +01001852 if (HAS_PCH_CPT(dev)) {
1853 /* Workaround: Set the timing override bit before enabling the
1854 * pch transcoder. */
1855 reg = TRANS_CHICKEN2(pipe);
1856 val = I915_READ(reg);
1857 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1858 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001859 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001860
Daniel Vetterab9412b2013-05-03 11:49:46 +02001861 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001862 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001863 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001864
1865 if (HAS_PCH_IBX(dev_priv->dev)) {
1866 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001867 * Make the BPC in transcoder be consistent with
1868 * that in pipeconf reg. For HDMI we must use 8bpc
1869 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001870 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001871 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001872 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1873 val |= PIPECONF_8BPC;
1874 else
1875 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001876 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001877
1878 val &= ~TRANS_INTERLACE_MASK;
1879 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001880 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001881 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001882 val |= TRANS_LEGACY_INTERLACED_ILK;
1883 else
1884 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001885 else
1886 val |= TRANS_PROGRESSIVE;
1887
Jesse Barnes040484a2011-01-03 12:14:26 -08001888 I915_WRITE(reg, val | TRANS_ENABLE);
1889 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001890 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001891}
1892
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001893static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001894 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001895{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001896 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001897
1898 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001899 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001900
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001901 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001902 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001903 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001904
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001905 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001906 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001907 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001908 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001909
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001910 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001911 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001912
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001913 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1914 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001915 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001916 else
1917 val |= TRANS_PROGRESSIVE;
1918
Daniel Vetterab9412b2013-05-03 11:49:46 +02001919 I915_WRITE(LPT_TRANSCONF, val);
1920 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001921 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922}
1923
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001924static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1925 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001926{
Daniel Vetter23670b322012-11-01 09:15:30 +01001927 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001928 i915_reg_t reg;
1929 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001930
1931 /* FDI relies on the transcoder */
1932 assert_fdi_tx_disabled(dev_priv, pipe);
1933 assert_fdi_rx_disabled(dev_priv, pipe);
1934
Jesse Barnes291906f2011-02-02 12:28:03 -08001935 /* Ports must be off as well */
1936 assert_pch_ports_disabled(dev_priv, pipe);
1937
Daniel Vetterab9412b2013-05-03 11:49:46 +02001938 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001939 val = I915_READ(reg);
1940 val &= ~TRANS_ENABLE;
1941 I915_WRITE(reg, val);
1942 /* wait for PCH transcoder off, transcoder state */
1943 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001944 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001945
Ville Syrjäläc4656132015-10-29 21:25:56 +02001946 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001947 /* Workaround: Clear the timing override chicken bit again. */
1948 reg = TRANS_CHICKEN2(pipe);
1949 val = I915_READ(reg);
1950 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1951 I915_WRITE(reg, val);
1952 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001953}
1954
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001955static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001956{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001957 u32 val;
1958
Daniel Vetterab9412b2013-05-03 11:49:46 +02001959 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001960 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001961 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001962 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001963 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001964 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001965
1966 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001967 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001968 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001969 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001970}
1971
1972/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001973 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001974 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001975 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001976 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001977 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001979static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001980{
Paulo Zanoni03722642014-01-17 13:51:09 -02001981 struct drm_device *dev = crtc->base.dev;
1982 struct drm_i915_private *dev_priv = dev->dev_private;
1983 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001984 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001985 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001986 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001987 u32 val;
1988
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001989 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1990
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001991 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001992 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001993 assert_sprites_disabled(dev_priv, pipe);
1994
Paulo Zanoni681e5812012-12-06 11:12:38 -02001995 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001996 pch_transcoder = TRANSCODER_A;
1997 else
1998 pch_transcoder = pipe;
1999
Jesse Barnesb24e7172011-01-04 15:09:30 -08002000 /*
2001 * A pipe without a PLL won't actually be able to drive bits from
2002 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2003 * need the check.
2004 */
Imre Deak50360402015-01-16 00:55:16 -08002005 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002006 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002007 assert_dsi_pll_enabled(dev_priv);
2008 else
2009 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002010 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002011 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002012 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002013 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002014 assert_fdi_tx_pll_enabled(dev_priv,
2015 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002016 }
2017 /* FIXME: assert CPU port conditions for SNB+ */
2018 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002019
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002020 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002021 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002022 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002023 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2024 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002025 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002026 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002027
2028 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002029 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002030
2031 /*
2032 * Until the pipe starts DSL will read as 0, which would cause
2033 * an apparent vblank timestamp jump, which messes up also the
2034 * frame count when it's derived from the timestamps. So let's
2035 * wait for the pipe to start properly before we call
2036 * drm_crtc_vblank_on()
2037 */
2038 if (dev->max_vblank_count == 0 &&
2039 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2040 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002041}
2042
2043/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002044 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002045 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002047 * Disable the pipe of @crtc, making sure that various hardware
2048 * specific requirements are met, if applicable, e.g. plane
2049 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 *
2051 * Will wait until the pipe has shut down before returning.
2052 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002053static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002055 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002056 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002057 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002058 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059 u32 val;
2060
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002061 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2062
Jesse Barnesb24e7172011-01-04 15:09:30 -08002063 /*
2064 * Make sure planes won't keep trying to pump pixels to us,
2065 * or we might hang the display.
2066 */
2067 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002068 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002069 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002070
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002071 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002073 if ((val & PIPECONF_ENABLE) == 0)
2074 return;
2075
Ville Syrjälä67adc642014-08-15 01:21:57 +03002076 /*
2077 * Double wide has implications for planes
2078 * so best keep it disabled when not needed.
2079 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002080 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002081 val &= ~PIPECONF_DOUBLE_WIDE;
2082
2083 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002084 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2085 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002086 val &= ~PIPECONF_ENABLE;
2087
2088 I915_WRITE(reg, val);
2089 if ((val & PIPECONF_ENABLE) == 0)
2090 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091}
2092
Chris Wilson693db182013-03-05 14:52:39 +00002093static bool need_vtd_wa(struct drm_device *dev)
2094{
2095#ifdef CONFIG_INTEL_IOMMU
2096 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2097 return true;
2098#endif
2099 return false;
2100}
2101
Ville Syrjälä832be822016-01-12 21:08:33 +02002102static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2103{
2104 return IS_GEN2(dev_priv) ? 2048 : 4096;
2105}
2106
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002107static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2108 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002109{
2110 switch (fb_modifier) {
2111 case DRM_FORMAT_MOD_NONE:
2112 return cpp;
2113 case I915_FORMAT_MOD_X_TILED:
2114 if (IS_GEN2(dev_priv))
2115 return 128;
2116 else
2117 return 512;
2118 case I915_FORMAT_MOD_Y_TILED:
2119 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2120 return 128;
2121 else
2122 return 512;
2123 case I915_FORMAT_MOD_Yf_TILED:
2124 switch (cpp) {
2125 case 1:
2126 return 64;
2127 case 2:
2128 case 4:
2129 return 128;
2130 case 8:
2131 case 16:
2132 return 256;
2133 default:
2134 MISSING_CASE(cpp);
2135 return cpp;
2136 }
2137 break;
2138 default:
2139 MISSING_CASE(fb_modifier);
2140 return cpp;
2141 }
2142}
2143
Ville Syrjälä832be822016-01-12 21:08:33 +02002144unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2145 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002146{
Ville Syrjälä832be822016-01-12 21:08:33 +02002147 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2148 return 1;
2149 else
2150 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002151 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002152}
2153
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002154/* Return the tile dimensions in pixel units */
2155static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2156 unsigned int *tile_width,
2157 unsigned int *tile_height,
2158 uint64_t fb_modifier,
2159 unsigned int cpp)
2160{
2161 unsigned int tile_width_bytes =
2162 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2163
2164 *tile_width = tile_width_bytes / cpp;
2165 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2166}
2167
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002168unsigned int
2169intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002170 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002171{
Ville Syrjälä832be822016-01-12 21:08:33 +02002172 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2173 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2174
2175 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002176}
2177
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002178unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2179{
2180 unsigned int size = 0;
2181 int i;
2182
2183 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2184 size += rot_info->plane[i].width * rot_info->plane[i].height;
2185
2186 return size;
2187}
2188
Daniel Vetter75c82a52015-10-14 16:51:04 +02002189static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002190intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2191 const struct drm_framebuffer *fb,
2192 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002193{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002194 if (intel_rotation_90_or_270(rotation)) {
2195 *view = i915_ggtt_view_rotated;
2196 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2197 } else {
2198 *view = i915_ggtt_view_normal;
2199 }
2200}
2201
2202static void
2203intel_fill_fb_info(struct drm_i915_private *dev_priv,
2204 struct drm_framebuffer *fb)
2205{
2206 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002207 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002208
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002209 tile_size = intel_tile_size(dev_priv);
2210
2211 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002212 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2213 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002214
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002215 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2216 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002217
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002218 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002219 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002220 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2221 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002222
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002223 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002224 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2225 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002226 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002227}
2228
Ville Syrjälä603525d2016-01-12 21:08:37 +02002229static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002230{
2231 if (INTEL_INFO(dev_priv)->gen >= 9)
2232 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002233 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002234 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002235 return 128 * 1024;
2236 else if (INTEL_INFO(dev_priv)->gen >= 4)
2237 return 4 * 1024;
2238 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002239 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002240}
2241
Ville Syrjälä603525d2016-01-12 21:08:37 +02002242static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2243 uint64_t fb_modifier)
2244{
2245 switch (fb_modifier) {
2246 case DRM_FORMAT_MOD_NONE:
2247 return intel_linear_alignment(dev_priv);
2248 case I915_FORMAT_MOD_X_TILED:
2249 if (INTEL_INFO(dev_priv)->gen >= 9)
2250 return 256 * 1024;
2251 return 0;
2252 case I915_FORMAT_MOD_Y_TILED:
2253 case I915_FORMAT_MOD_Yf_TILED:
2254 return 1 * 1024 * 1024;
2255 default:
2256 MISSING_CASE(fb_modifier);
2257 return 0;
2258 }
2259}
2260
Chris Wilson127bd2a2010-07-23 23:32:05 +01002261int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002262intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2263 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002264{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002265 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002266 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002267 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002268 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002269 u32 alignment;
2270 int ret;
2271
Matt Roperebcdd392014-07-09 16:22:11 -07002272 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2273
Ville Syrjälä603525d2016-01-12 21:08:37 +02002274 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002275
Ville Syrjälä3465c582016-02-15 22:54:43 +02002276 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002277
Chris Wilson693db182013-03-05 14:52:39 +00002278 /* Note that the w/a also requires 64 PTE of padding following the
2279 * bo. We currently fill all unused PTE with the shadow page and so
2280 * we should always have valid PTE following the scanout preventing
2281 * the VT-d warning.
2282 */
2283 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2284 alignment = 256 * 1024;
2285
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002286 /*
2287 * Global gtt pte registers are special registers which actually forward
2288 * writes to a chunk of system memory. Which means that there is no risk
2289 * that the register values disappear as soon as we call
2290 * intel_runtime_pm_put(), so it is correct to wrap only the
2291 * pin/unpin/fence and not more.
2292 */
2293 intel_runtime_pm_get(dev_priv);
2294
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002295 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2296 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002297 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002298 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002299
2300 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2301 * fence, whereas 965+ only requires a fence if using
2302 * framebuffer compression. For simplicity, we always install
2303 * a fence as the cost is not that onerous.
2304 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002305 if (view.type == I915_GGTT_VIEW_NORMAL) {
2306 ret = i915_gem_object_get_fence(obj);
2307 if (ret == -EDEADLK) {
2308 /*
2309 * -EDEADLK means there are no free fences
2310 * no pending flips.
2311 *
2312 * This is propagated to atomic, but it uses
2313 * -EDEADLK to force a locking recovery, so
2314 * change the returned error to -EBUSY.
2315 */
2316 ret = -EBUSY;
2317 goto err_unpin;
2318 } else if (ret)
2319 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002320
Vivek Kasireddy98072162015-10-29 18:54:38 -07002321 i915_gem_object_pin_fence(obj);
2322 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002323
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002324 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002325 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002326
2327err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002328 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002329err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002330 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002331 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002332}
2333
Ville Syrjälä3465c582016-02-15 22:54:43 +02002334static void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002335{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002336 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002337 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002338
Matt Roperebcdd392014-07-09 16:22:11 -07002339 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2340
Ville Syrjälä3465c582016-02-15 22:54:43 +02002341 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002342
Vivek Kasireddy98072162015-10-29 18:54:38 -07002343 if (view.type == I915_GGTT_VIEW_NORMAL)
2344 i915_gem_object_unpin_fence(obj);
2345
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002346 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002347}
2348
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002349/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002350 * Adjust the tile offset by moving the difference into
2351 * the x/y offsets.
2352 *
2353 * Input tile dimensions and pitch must already be
2354 * rotated to match x and y, and in pixel units.
2355 */
2356static u32 intel_adjust_tile_offset(int *x, int *y,
2357 unsigned int tile_width,
2358 unsigned int tile_height,
2359 unsigned int tile_size,
2360 unsigned int pitch_tiles,
2361 u32 old_offset,
2362 u32 new_offset)
2363{
2364 unsigned int tiles;
2365
2366 WARN_ON(old_offset & (tile_size - 1));
2367 WARN_ON(new_offset & (tile_size - 1));
2368 WARN_ON(new_offset > old_offset);
2369
2370 tiles = (old_offset - new_offset) / tile_size;
2371
2372 *y += tiles / pitch_tiles * tile_height;
2373 *x += tiles % pitch_tiles * tile_width;
2374
2375 return new_offset;
2376}
2377
2378/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002379 * Computes the linear offset to the base tile and adjusts
2380 * x, y. bytes per pixel is assumed to be a power-of-two.
2381 *
2382 * In the 90/270 rotated case, x and y are assumed
2383 * to be already rotated to match the rotated GTT view, and
2384 * pitch is the tile_height aligned framebuffer height.
2385 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002386u32 intel_compute_tile_offset(int *x, int *y,
2387 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002388 unsigned int pitch,
2389 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002390{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002391 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2392 uint64_t fb_modifier = fb->modifier[plane];
2393 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002394 u32 offset, offset_aligned, alignment;
2395
2396 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2397 if (alignment)
2398 alignment--;
2399
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002400 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002401 unsigned int tile_size, tile_width, tile_height;
2402 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002403
Ville Syrjäläd8433102016-01-12 21:08:35 +02002404 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002405 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2406 fb_modifier, cpp);
2407
2408 if (intel_rotation_90_or_270(rotation)) {
2409 pitch_tiles = pitch / tile_height;
2410 swap(tile_width, tile_height);
2411 } else {
2412 pitch_tiles = pitch / (tile_width * cpp);
2413 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002414
Ville Syrjäläd8433102016-01-12 21:08:35 +02002415 tile_rows = *y / tile_height;
2416 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002417
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002418 tiles = *x / tile_width;
2419 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002420
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002421 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2422 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002423
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002424 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2425 tile_size, pitch_tiles,
2426 offset, offset_aligned);
2427 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002428 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002429 offset_aligned = offset & ~alignment;
2430
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002431 *y = (offset & alignment) / pitch;
2432 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002433 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002434
2435 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002436}
2437
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002438static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002439{
2440 switch (format) {
2441 case DISPPLANE_8BPP:
2442 return DRM_FORMAT_C8;
2443 case DISPPLANE_BGRX555:
2444 return DRM_FORMAT_XRGB1555;
2445 case DISPPLANE_BGRX565:
2446 return DRM_FORMAT_RGB565;
2447 default:
2448 case DISPPLANE_BGRX888:
2449 return DRM_FORMAT_XRGB8888;
2450 case DISPPLANE_RGBX888:
2451 return DRM_FORMAT_XBGR8888;
2452 case DISPPLANE_BGRX101010:
2453 return DRM_FORMAT_XRGB2101010;
2454 case DISPPLANE_RGBX101010:
2455 return DRM_FORMAT_XBGR2101010;
2456 }
2457}
2458
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002459static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2460{
2461 switch (format) {
2462 case PLANE_CTL_FORMAT_RGB_565:
2463 return DRM_FORMAT_RGB565;
2464 default:
2465 case PLANE_CTL_FORMAT_XRGB_8888:
2466 if (rgb_order) {
2467 if (alpha)
2468 return DRM_FORMAT_ABGR8888;
2469 else
2470 return DRM_FORMAT_XBGR8888;
2471 } else {
2472 if (alpha)
2473 return DRM_FORMAT_ARGB8888;
2474 else
2475 return DRM_FORMAT_XRGB8888;
2476 }
2477 case PLANE_CTL_FORMAT_XRGB_2101010:
2478 if (rgb_order)
2479 return DRM_FORMAT_XBGR2101010;
2480 else
2481 return DRM_FORMAT_XRGB2101010;
2482 }
2483}
2484
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002485static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002486intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2487 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002488{
2489 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002490 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002491 struct drm_i915_gem_object *obj = NULL;
2492 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002493 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002494 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2495 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2496 PAGE_SIZE);
2497
2498 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002499
Chris Wilsonff2652e2014-03-10 08:07:02 +00002500 if (plane_config->size == 0)
2501 return false;
2502
Paulo Zanoni3badb492015-09-23 12:52:23 -03002503 /* If the FB is too big, just don't use it since fbdev is not very
2504 * important and we should probably use that space with FBC or other
2505 * features. */
2506 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2507 return false;
2508
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002509 mutex_lock(&dev->struct_mutex);
2510
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002511 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2512 base_aligned,
2513 base_aligned,
2514 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002515 if (!obj) {
2516 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002517 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002518 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002519
Damien Lespiau49af4492015-01-20 12:51:44 +00002520 obj->tiling_mode = plane_config->tiling;
2521 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002522 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002523
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002524 mode_cmd.pixel_format = fb->pixel_format;
2525 mode_cmd.width = fb->width;
2526 mode_cmd.height = fb->height;
2527 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002528 mode_cmd.modifier[0] = fb->modifier[0];
2529 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002530
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002531 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002532 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002533 DRM_DEBUG_KMS("intel fb init failed\n");
2534 goto out_unref_obj;
2535 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002536
Jesse Barnes46f297f2014-03-07 08:57:48 -08002537 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002538
Daniel Vetterf6936e22015-03-26 12:17:05 +01002539 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002540 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541
2542out_unref_obj:
2543 drm_gem_object_unreference(&obj->base);
2544 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545 return false;
2546}
2547
Matt Roperafd65eb2015-02-03 13:10:04 -08002548/* Update plane->state->fb to match plane->fb after driver-internal updates */
2549static void
2550update_state_fb(struct drm_plane *plane)
2551{
2552 if (plane->fb == plane->state->fb)
2553 return;
2554
2555 if (plane->state->fb)
2556 drm_framebuffer_unreference(plane->state->fb);
2557 plane->state->fb = plane->fb;
2558 if (plane->state->fb)
2559 drm_framebuffer_reference(plane->state->fb);
2560}
2561
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002562static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002563intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2564 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565{
2566 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002567 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002568 struct drm_crtc *c;
2569 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002570 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002571 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002572 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002573 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2574 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002575 struct intel_plane_state *intel_state =
2576 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002577 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002578
Damien Lespiau2d140302015-02-05 17:22:18 +00002579 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002580 return;
2581
Daniel Vetterf6936e22015-03-26 12:17:05 +01002582 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002583 fb = &plane_config->fb->base;
2584 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002585 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586
Damien Lespiau2d140302015-02-05 17:22:18 +00002587 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588
2589 /*
2590 * Failed to alloc the obj, check to see if we should share
2591 * an fb with another CRTC instead
2592 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002593 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594 i = to_intel_crtc(c);
2595
2596 if (c == &intel_crtc->base)
2597 continue;
2598
Matt Roper2ff8fde2014-07-08 07:50:07 -07002599 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600 continue;
2601
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 fb = c->primary->fb;
2603 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002604 continue;
2605
Daniel Vetter88595ac2015-03-26 12:42:24 +01002606 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002607 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 drm_framebuffer_reference(fb);
2609 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610 }
2611 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002612
Matt Roper200757f2015-12-03 11:37:36 -08002613 /*
2614 * We've failed to reconstruct the BIOS FB. Current display state
2615 * indicates that the primary plane is visible, but has a NULL FB,
2616 * which will lead to problems later if we don't fix it up. The
2617 * simplest solution is to just disable the primary plane now and
2618 * pretend the BIOS never had it enabled.
2619 */
2620 to_intel_plane_state(plane_state)->visible = false;
2621 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002622 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002623 intel_plane->disable_plane(primary, &intel_crtc->base);
2624
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 return;
2626
2627valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002628 plane_state->src_x = 0;
2629 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002630 plane_state->src_w = fb->width << 16;
2631 plane_state->src_h = fb->height << 16;
2632
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002633 plane_state->crtc_x = 0;
2634 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002635 plane_state->crtc_w = fb->width;
2636 plane_state->crtc_h = fb->height;
2637
Matt Roper0a8d8a82015-12-03 11:37:38 -08002638 intel_state->src.x1 = plane_state->src_x;
2639 intel_state->src.y1 = plane_state->src_y;
2640 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2641 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2642 intel_state->dst.x1 = plane_state->crtc_x;
2643 intel_state->dst.y1 = plane_state->crtc_y;
2644 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2645 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2646
Daniel Vetter88595ac2015-03-26 12:42:24 +01002647 obj = intel_fb_obj(fb);
2648 if (obj->tiling_mode != I915_TILING_NONE)
2649 dev_priv->preserve_bios_swizzle = true;
2650
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002651 drm_framebuffer_reference(fb);
2652 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002653 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002654 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002655 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002656}
2657
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002658static void i9xx_update_primary_plane(struct drm_plane *primary,
2659 const struct intel_crtc_state *crtc_state,
2660 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002661{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002662 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002663 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2665 struct drm_framebuffer *fb = plane_state->base.fb;
2666 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002667 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002668 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002669 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002670 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002671 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002672 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002673 int x = plane_state->src.x1 >> 16;
2674 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002675
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002676 dspcntr = DISPPLANE_GAMMA_ENABLE;
2677
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002678 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002679
2680 if (INTEL_INFO(dev)->gen < 4) {
2681 if (intel_crtc->pipe == PIPE_B)
2682 dspcntr |= DISPPLANE_SEL_PIPE_B;
2683
2684 /* pipesrc and dspsize control the size that is scaled from,
2685 * which should always be the user's requested size.
2686 */
2687 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002688 ((crtc_state->pipe_src_h - 1) << 16) |
2689 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002690 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002691 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2692 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002693 ((crtc_state->pipe_src_h - 1) << 16) |
2694 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002695 I915_WRITE(PRIMPOS(plane), 0);
2696 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002697 }
2698
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 switch (fb->pixel_format) {
2700 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002701 dspcntr |= DISPPLANE_8BPP;
2702 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002703 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002705 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 case DRM_FORMAT_RGB565:
2707 dspcntr |= DISPPLANE_BGRX565;
2708 break;
2709 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002710 dspcntr |= DISPPLANE_BGRX888;
2711 break;
2712 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002713 dspcntr |= DISPPLANE_RGBX888;
2714 break;
2715 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002716 dspcntr |= DISPPLANE_BGRX101010;
2717 break;
2718 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002720 break;
2721 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002722 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002723 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002724
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002725 if (INTEL_INFO(dev)->gen >= 4 &&
2726 obj->tiling_mode != I915_TILING_NONE)
2727 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002728
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002729 if (IS_G4X(dev))
2730 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2731
Ville Syrjäläac484962016-01-20 21:05:26 +02002732 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002733
Daniel Vetterc2c75132012-07-05 12:17:30 +02002734 if (INTEL_INFO(dev)->gen >= 4) {
2735 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002736 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002737 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002738 linear_offset -= intel_crtc->dspaddr_offset;
2739 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002740 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002741 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002742
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002743 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302744 dspcntr |= DISPPLANE_ROTATE_180;
2745
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002746 x += (crtc_state->pipe_src_w - 1);
2747 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302748
2749 /* Finding the last pixel of the last line of the display
2750 data and adding to linear_offset*/
2751 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002752 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002753 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302754 }
2755
Paulo Zanoni2db33662015-09-14 15:20:03 -03002756 intel_crtc->adjusted_x = x;
2757 intel_crtc->adjusted_y = y;
2758
Sonika Jindal48404c12014-08-22 14:06:04 +05302759 I915_WRITE(reg, dspcntr);
2760
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002761 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002762 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002763 I915_WRITE(DSPSURF(plane),
2764 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002765 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002766 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002767 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002768 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002770}
2771
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002772static void i9xx_disable_primary_plane(struct drm_plane *primary,
2773 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002774{
2775 struct drm_device *dev = crtc->dev;
2776 struct drm_i915_private *dev_priv = dev->dev_private;
2777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002778 int plane = intel_crtc->plane;
2779
2780 I915_WRITE(DSPCNTR(plane), 0);
2781 if (INTEL_INFO(dev_priv)->gen >= 4)
2782 I915_WRITE(DSPSURF(plane), 0);
2783 else
2784 I915_WRITE(DSPADDR(plane), 0);
2785 POSTING_READ(DSPCNTR(plane));
2786}
2787
2788static void ironlake_update_primary_plane(struct drm_plane *primary,
2789 const struct intel_crtc_state *crtc_state,
2790 const struct intel_plane_state *plane_state)
2791{
2792 struct drm_device *dev = primary->dev;
2793 struct drm_i915_private *dev_priv = dev->dev_private;
2794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2795 struct drm_framebuffer *fb = plane_state->base.fb;
2796 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002798 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002799 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002800 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002801 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002802 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002803 int x = plane_state->src.x1 >> 16;
2804 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002805
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002806 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002807 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002808
2809 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2810 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2811
Ville Syrjälä57779d02012-10-31 17:50:14 +02002812 switch (fb->pixel_format) {
2813 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002814 dspcntr |= DISPPLANE_8BPP;
2815 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002816 case DRM_FORMAT_RGB565:
2817 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002818 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002820 dspcntr |= DISPPLANE_BGRX888;
2821 break;
2822 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002823 dspcntr |= DISPPLANE_RGBX888;
2824 break;
2825 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002826 dspcntr |= DISPPLANE_BGRX101010;
2827 break;
2828 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002829 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830 break;
2831 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002832 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002833 }
2834
2835 if (obj->tiling_mode != I915_TILING_NONE)
2836 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002837
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002838 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002839 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002840
Ville Syrjäläac484962016-01-20 21:05:26 +02002841 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002842 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002843 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002844 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002845 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002846 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302847 dspcntr |= DISPPLANE_ROTATE_180;
2848
2849 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002850 x += (crtc_state->pipe_src_w - 1);
2851 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302852
2853 /* Finding the last pixel of the last line of the display
2854 data and adding to linear_offset*/
2855 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002856 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002857 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302858 }
2859 }
2860
Paulo Zanoni2db33662015-09-14 15:20:03 -03002861 intel_crtc->adjusted_x = x;
2862 intel_crtc->adjusted_y = y;
2863
Sonika Jindal48404c12014-08-22 14:06:04 +05302864 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002865
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002866 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002867 I915_WRITE(DSPSURF(plane),
2868 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002869 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002870 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2871 } else {
2872 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2873 I915_WRITE(DSPLINOFF(plane), linear_offset);
2874 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002875 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002876}
2877
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002878u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2879 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002880{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002881 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2882 return 64;
2883 } else {
2884 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002885
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002886 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002887 }
2888}
2889
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002890u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2891 struct drm_i915_gem_object *obj,
2892 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002893{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002894 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002895 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002896 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002897
Ville Syrjäläe7941292016-01-19 18:23:17 +02002898 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002899 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002900
Daniel Vetterce7f1722015-10-14 16:51:06 +02002901 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002902 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002903 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002904 return -1;
2905
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002906 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002907
2908 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002909 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002910 PAGE_SIZE;
2911 }
2912
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002913 WARN_ON(upper_32_bits(offset));
2914
2915 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002916}
2917
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002918static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2919{
2920 struct drm_device *dev = intel_crtc->base.dev;
2921 struct drm_i915_private *dev_priv = dev->dev_private;
2922
2923 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2924 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2925 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002926}
2927
Chandra Kondurua1b22782015-04-07 15:28:45 -07002928/*
2929 * This function detaches (aka. unbinds) unused scalers in hardware
2930 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002931static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002932{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002933 struct intel_crtc_scaler_state *scaler_state;
2934 int i;
2935
Chandra Kondurua1b22782015-04-07 15:28:45 -07002936 scaler_state = &intel_crtc->config->scaler_state;
2937
2938 /* loop through and disable scalers that aren't in use */
2939 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002940 if (!scaler_state->scalers[i].in_use)
2941 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002942 }
2943}
2944
Chandra Konduru6156a452015-04-27 13:48:39 -07002945u32 skl_plane_ctl_format(uint32_t pixel_format)
2946{
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002948 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002949 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002950 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002951 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002952 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002953 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 /*
2957 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2958 * to be already pre-multiplied. We need to add a knob (or a different
2959 * DRM_FORMAT) for user-space to configure that.
2960 */
2961 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002962 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002963 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002967 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002968 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002969 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002970 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002980 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002982
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002983 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002984}
2985
2986u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2987{
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 switch (fb_modifier) {
2989 case DRM_FORMAT_MOD_NONE:
2990 break;
2991 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002992 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 default:
2998 MISSING_CASE(fb_modifier);
2999 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003000
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002}
3003
3004u32 skl_plane_ctl_rotation(unsigned int rotation)
3005{
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 switch (rotation) {
3007 case BIT(DRM_ROTATE_0):
3008 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303009 /*
3010 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3011 * while i915 HW rotation is clockwise, thats why this swapping.
3012 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003013 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303014 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303018 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 default:
3020 MISSING_CASE(rotation);
3021 }
3022
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024}
3025
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003026static void skylake_update_primary_plane(struct drm_plane *plane,
3027 const struct intel_crtc_state *crtc_state,
3028 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003029{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003030 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003031 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3033 struct drm_framebuffer *fb = plane_state->base.fb;
3034 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003035 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303036 u32 plane_ctl, stride_div, stride;
3037 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003038 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303039 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003040 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003041 int scaler_id = plane_state->scaler_id;
3042 int src_x = plane_state->src.x1 >> 16;
3043 int src_y = plane_state->src.y1 >> 16;
3044 int src_w = drm_rect_width(&plane_state->src) >> 16;
3045 int src_h = drm_rect_height(&plane_state->src) >> 16;
3046 int dst_x = plane_state->dst.x1;
3047 int dst_y = plane_state->dst.y1;
3048 int dst_w = drm_rect_width(&plane_state->dst);
3049 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003050
3051 plane_ctl = PLANE_CTL_ENABLE |
3052 PLANE_CTL_PIPE_GAMMA_ENABLE |
3053 PLANE_CTL_PIPE_CSC_ENABLE;
3054
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3056 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003057 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003058 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003059
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003060 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003061 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003062 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303063
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003064 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003065
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303066 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003067 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3068
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303069 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003070 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303071 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003072 x_offset = stride * tile_height - src_y - src_h;
3073 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003074 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303075 } else {
3076 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003077 x_offset = src_x;
3078 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003079 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303080 }
3081 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003082
Paulo Zanoni2db33662015-09-14 15:20:03 -03003083 intel_crtc->adjusted_x = x_offset;
3084 intel_crtc->adjusted_y = y_offset;
3085
Damien Lespiau70d21f02013-07-03 21:06:04 +01003086 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303087 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3088 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3089 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003090
3091 if (scaler_id >= 0) {
3092 uint32_t ps_ctrl = 0;
3093
3094 WARN_ON(!dst_w || !dst_h);
3095 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3096 crtc_state->scaler_state.scalers[scaler_id].mode;
3097 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3098 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3099 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3100 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3101 I915_WRITE(PLANE_POS(pipe, 0), 0);
3102 } else {
3103 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3104 }
3105
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003106 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003107
3108 POSTING_READ(PLANE_SURF(pipe, 0));
3109}
3110
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003111static void skylake_disable_primary_plane(struct drm_plane *primary,
3112 struct drm_crtc *crtc)
3113{
3114 struct drm_device *dev = crtc->dev;
3115 struct drm_i915_private *dev_priv = dev->dev_private;
3116 int pipe = to_intel_crtc(crtc)->pipe;
3117
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003118 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3119 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3120 POSTING_READ(PLANE_SURF(pipe, 0));
3121}
3122
Jesse Barnes17638cd2011-06-24 12:19:23 -07003123/* Assume fb object is pinned & idle & fenced and just update base pointers */
3124static int
3125intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3126 int x, int y, enum mode_set_atomic state)
3127{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003128 /* Support for kgdboc is disabled, this needs a major rework. */
3129 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003130
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003131 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003132}
3133
Ville Syrjälä75147472014-11-24 18:28:11 +02003134static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003135{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003136 struct drm_crtc *crtc;
3137
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003138 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3140 enum plane plane = intel_crtc->plane;
3141
3142 intel_prepare_page_flip(dev, plane);
3143 intel_finish_page_flip_plane(dev, plane);
3144 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003145}
3146
3147static void intel_update_primary_planes(struct drm_device *dev)
3148{
Ville Syrjälä75147472014-11-24 18:28:11 +02003149 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003150
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003151 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003152 struct intel_plane *plane = to_intel_plane(crtc->primary);
3153 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003154
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003155 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003156 plane_state = to_intel_plane_state(plane->base.state);
3157
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003158 if (plane_state->visible)
3159 plane->update_plane(&plane->base,
3160 to_intel_crtc_state(crtc->state),
3161 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003162
3163 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003164 }
3165}
3166
Ville Syrjälä75147472014-11-24 18:28:11 +02003167void intel_prepare_reset(struct drm_device *dev)
3168{
3169 /* no reset support for gen2 */
3170 if (IS_GEN2(dev))
3171 return;
3172
3173 /* reset doesn't touch the display */
3174 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3175 return;
3176
3177 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003178 /*
3179 * Disabling the crtcs gracefully seems nicer. Also the
3180 * g33 docs say we should at least disable all the planes.
3181 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003182 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003183}
3184
3185void intel_finish_reset(struct drm_device *dev)
3186{
3187 struct drm_i915_private *dev_priv = to_i915(dev);
3188
3189 /*
3190 * Flips in the rings will be nuked by the reset,
3191 * so complete all pending flips so that user space
3192 * will get its events and not get stuck.
3193 */
3194 intel_complete_page_flips(dev);
3195
3196 /* no reset support for gen2 */
3197 if (IS_GEN2(dev))
3198 return;
3199
3200 /* reset doesn't touch the display */
3201 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3202 /*
3203 * Flips in the rings have been nuked by the reset,
3204 * so update the base address of all primary
3205 * planes to the the last fb to make sure we're
3206 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003207 *
3208 * FIXME: Atomic will make this obsolete since we won't schedule
3209 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003210 */
3211 intel_update_primary_planes(dev);
3212 return;
3213 }
3214
3215 /*
3216 * The display has been reset as well,
3217 * so need a full re-initialization.
3218 */
3219 intel_runtime_pm_disable_interrupts(dev_priv);
3220 intel_runtime_pm_enable_interrupts(dev_priv);
3221
3222 intel_modeset_init_hw(dev);
3223
3224 spin_lock_irq(&dev_priv->irq_lock);
3225 if (dev_priv->display.hpd_irq_setup)
3226 dev_priv->display.hpd_irq_setup(dev);
3227 spin_unlock_irq(&dev_priv->irq_lock);
3228
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003229 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003230
3231 intel_hpd_init(dev_priv);
3232
3233 drm_modeset_unlock_all(dev);
3234}
3235
Chris Wilson7d5e3792014-03-04 13:15:08 +00003236static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3237{
3238 struct drm_device *dev = crtc->dev;
3239 struct drm_i915_private *dev_priv = dev->dev_private;
3240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003241 bool pending;
3242
3243 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3244 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3245 return false;
3246
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003247 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003248 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003249 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003250
3251 return pending;
3252}
3253
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003254static void intel_update_pipe_config(struct intel_crtc *crtc,
3255 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003256{
3257 struct drm_device *dev = crtc->base.dev;
3258 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003259 struct intel_crtc_state *pipe_config =
3260 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003261
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003262 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3263 crtc->base.mode = crtc->base.state->mode;
3264
3265 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3266 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3267 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003268
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003269 if (HAS_DDI(dev))
3270 intel_set_pipe_csc(&crtc->base);
3271
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003272 /*
3273 * Update pipe size and adjust fitter if needed: the reason for this is
3274 * that in compute_mode_changes we check the native mode (not the pfit
3275 * mode) to see if we can flip rather than do a full mode set. In the
3276 * fastboot case, we'll flip, but if we don't update the pipesrc and
3277 * pfit state, we'll end up with a big fb scanned out into the wrong
3278 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003279 */
3280
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003281 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003282 ((pipe_config->pipe_src_w - 1) << 16) |
3283 (pipe_config->pipe_src_h - 1));
3284
3285 /* on skylake this is done by detaching scalers */
3286 if (INTEL_INFO(dev)->gen >= 9) {
3287 skl_detach_scalers(crtc);
3288
3289 if (pipe_config->pch_pfit.enabled)
3290 skylake_pfit_enable(crtc);
3291 } else if (HAS_PCH_SPLIT(dev)) {
3292 if (pipe_config->pch_pfit.enabled)
3293 ironlake_pfit_enable(crtc);
3294 else if (old_crtc_state->pch_pfit.enabled)
3295 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003296 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003297}
3298
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003299static void intel_fdi_normal_train(struct drm_crtc *crtc)
3300{
3301 struct drm_device *dev = crtc->dev;
3302 struct drm_i915_private *dev_priv = dev->dev_private;
3303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3304 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003305 i915_reg_t reg;
3306 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003307
3308 /* enable normal train */
3309 reg = FDI_TX_CTL(pipe);
3310 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003311 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003312 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3313 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003314 } else {
3315 temp &= ~FDI_LINK_TRAIN_NONE;
3316 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003317 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003318 I915_WRITE(reg, temp);
3319
3320 reg = FDI_RX_CTL(pipe);
3321 temp = I915_READ(reg);
3322 if (HAS_PCH_CPT(dev)) {
3323 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3324 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3325 } else {
3326 temp &= ~FDI_LINK_TRAIN_NONE;
3327 temp |= FDI_LINK_TRAIN_NONE;
3328 }
3329 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3330
3331 /* wait one idle pattern time */
3332 POSTING_READ(reg);
3333 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003334
3335 /* IVB wants error correction enabled */
3336 if (IS_IVYBRIDGE(dev))
3337 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3338 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003339}
3340
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003341/* The FDI link training functions for ILK/Ibexpeak. */
3342static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3343{
3344 struct drm_device *dev = crtc->dev;
3345 struct drm_i915_private *dev_priv = dev->dev_private;
3346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3347 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003348 i915_reg_t reg;
3349 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003350
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003351 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003352 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003353
Adam Jacksone1a44742010-06-25 15:32:14 -04003354 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3355 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003356 reg = FDI_RX_IMR(pipe);
3357 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003358 temp &= ~FDI_RX_SYMBOL_LOCK;
3359 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003360 I915_WRITE(reg, temp);
3361 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003362 udelay(150);
3363
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003364 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 reg = FDI_TX_CTL(pipe);
3366 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003367 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003368 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003369 temp &= ~FDI_LINK_TRAIN_NONE;
3370 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003371 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003372
Chris Wilson5eddb702010-09-11 13:48:45 +01003373 reg = FDI_RX_CTL(pipe);
3374 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003375 temp &= ~FDI_LINK_TRAIN_NONE;
3376 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003377 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3378
3379 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003380 udelay(150);
3381
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003382 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003383 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3384 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3385 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003386
Chris Wilson5eddb702010-09-11 13:48:45 +01003387 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003388 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003389 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003390 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3391
3392 if ((temp & FDI_RX_BIT_LOCK)) {
3393 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395 break;
3396 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003397 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003398 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003399 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400
3401 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 reg = FDI_TX_CTL(pipe);
3403 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003404 temp &= ~FDI_LINK_TRAIN_NONE;
3405 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003406 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003407
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 reg = FDI_RX_CTL(pipe);
3409 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003410 temp &= ~FDI_LINK_TRAIN_NONE;
3411 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003412 I915_WRITE(reg, temp);
3413
3414 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003415 udelay(150);
3416
Chris Wilson5eddb702010-09-11 13:48:45 +01003417 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003418 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3421
3422 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 DRM_DEBUG_KMS("FDI train 2 done.\n");
3425 break;
3426 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003427 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003428 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003429 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003430
3431 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003432
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433}
3434
Akshay Joshi0206e352011-08-16 15:34:10 -04003435static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3437 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3438 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3439 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3440};
3441
3442/* The FDI link training functions for SNB/Cougarpoint. */
3443static void gen6_fdi_link_train(struct drm_crtc *crtc)
3444{
3445 struct drm_device *dev = crtc->dev;
3446 struct drm_i915_private *dev_priv = dev->dev_private;
3447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3448 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003449 i915_reg_t reg;
3450 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451
Adam Jacksone1a44742010-06-25 15:32:14 -04003452 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3453 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 reg = FDI_RX_IMR(pipe);
3455 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003456 temp &= ~FDI_RX_SYMBOL_LOCK;
3457 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 I915_WRITE(reg, temp);
3459
3460 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003461 udelay(150);
3462
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003464 reg = FDI_TX_CTL(pipe);
3465 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003466 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003467 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 temp &= ~FDI_LINK_TRAIN_NONE;
3469 temp |= FDI_LINK_TRAIN_PATTERN_1;
3470 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3471 /* SNB-B */
3472 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003473 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003474
Daniel Vetterd74cf322012-10-26 10:58:13 +02003475 I915_WRITE(FDI_RX_MISC(pipe),
3476 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3477
Chris Wilson5eddb702010-09-11 13:48:45 +01003478 reg = FDI_RX_CTL(pipe);
3479 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003480 if (HAS_PCH_CPT(dev)) {
3481 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3482 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3483 } else {
3484 temp &= ~FDI_LINK_TRAIN_NONE;
3485 temp |= FDI_LINK_TRAIN_PATTERN_1;
3486 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003487 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3488
3489 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490 udelay(150);
3491
Akshay Joshi0206e352011-08-16 15:34:10 -04003492 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003493 reg = FDI_TX_CTL(pipe);
3494 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003495 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3496 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003497 I915_WRITE(reg, temp);
3498
3499 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003500 udelay(500);
3501
Sean Paulfa37d392012-03-02 12:53:39 -05003502 for (retry = 0; retry < 5; retry++) {
3503 reg = FDI_RX_IIR(pipe);
3504 temp = I915_READ(reg);
3505 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3506 if (temp & FDI_RX_BIT_LOCK) {
3507 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3508 DRM_DEBUG_KMS("FDI train 1 done.\n");
3509 break;
3510 }
3511 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003512 }
Sean Paulfa37d392012-03-02 12:53:39 -05003513 if (retry < 5)
3514 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003515 }
3516 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518
3519 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 reg = FDI_TX_CTL(pipe);
3521 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522 temp &= ~FDI_LINK_TRAIN_NONE;
3523 temp |= FDI_LINK_TRAIN_PATTERN_2;
3524 if (IS_GEN6(dev)) {
3525 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3526 /* SNB-B */
3527 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3528 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530
Chris Wilson5eddb702010-09-11 13:48:45 +01003531 reg = FDI_RX_CTL(pipe);
3532 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003533 if (HAS_PCH_CPT(dev)) {
3534 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3535 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3536 } else {
3537 temp &= ~FDI_LINK_TRAIN_NONE;
3538 temp |= FDI_LINK_TRAIN_PATTERN_2;
3539 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003540 I915_WRITE(reg, temp);
3541
3542 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 udelay(150);
3544
Akshay Joshi0206e352011-08-16 15:34:10 -04003545 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003546 reg = FDI_TX_CTL(pipe);
3547 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3549 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003550 I915_WRITE(reg, temp);
3551
3552 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003553 udelay(500);
3554
Sean Paulfa37d392012-03-02 12:53:39 -05003555 for (retry = 0; retry < 5; retry++) {
3556 reg = FDI_RX_IIR(pipe);
3557 temp = I915_READ(reg);
3558 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3559 if (temp & FDI_RX_SYMBOL_LOCK) {
3560 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3561 DRM_DEBUG_KMS("FDI train 2 done.\n");
3562 break;
3563 }
3564 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003565 }
Sean Paulfa37d392012-03-02 12:53:39 -05003566 if (retry < 5)
3567 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003568 }
3569 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571
3572 DRM_DEBUG_KMS("FDI train done.\n");
3573}
3574
Jesse Barnes357555c2011-04-28 15:09:55 -07003575/* Manual link training for Ivy Bridge A0 parts */
3576static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3577{
3578 struct drm_device *dev = crtc->dev;
3579 struct drm_i915_private *dev_priv = dev->dev_private;
3580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3581 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003582 i915_reg_t reg;
3583 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003584
3585 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3586 for train result */
3587 reg = FDI_RX_IMR(pipe);
3588 temp = I915_READ(reg);
3589 temp &= ~FDI_RX_SYMBOL_LOCK;
3590 temp &= ~FDI_RX_BIT_LOCK;
3591 I915_WRITE(reg, temp);
3592
3593 POSTING_READ(reg);
3594 udelay(150);
3595
Daniel Vetter01a415f2012-10-27 15:58:40 +02003596 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3597 I915_READ(FDI_RX_IIR(pipe)));
3598
Jesse Barnes139ccd32013-08-19 11:04:55 -07003599 /* Try each vswing and preemphasis setting twice before moving on */
3600 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3601 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003602 reg = FDI_TX_CTL(pipe);
3603 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003604 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3605 temp &= ~FDI_TX_ENABLE;
3606 I915_WRITE(reg, temp);
3607
3608 reg = FDI_RX_CTL(pipe);
3609 temp = I915_READ(reg);
3610 temp &= ~FDI_LINK_TRAIN_AUTO;
3611 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3612 temp &= ~FDI_RX_ENABLE;
3613 I915_WRITE(reg, temp);
3614
3615 /* enable CPU FDI TX and PCH FDI RX */
3616 reg = FDI_TX_CTL(pipe);
3617 temp = I915_READ(reg);
3618 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003619 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003620 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003621 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003622 temp |= snb_b_fdi_train_param[j/2];
3623 temp |= FDI_COMPOSITE_SYNC;
3624 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3625
3626 I915_WRITE(FDI_RX_MISC(pipe),
3627 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3628
3629 reg = FDI_RX_CTL(pipe);
3630 temp = I915_READ(reg);
3631 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3632 temp |= FDI_COMPOSITE_SYNC;
3633 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3634
3635 POSTING_READ(reg);
3636 udelay(1); /* should be 0.5us */
3637
3638 for (i = 0; i < 4; i++) {
3639 reg = FDI_RX_IIR(pipe);
3640 temp = I915_READ(reg);
3641 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3642
3643 if (temp & FDI_RX_BIT_LOCK ||
3644 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3645 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3646 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3647 i);
3648 break;
3649 }
3650 udelay(1); /* should be 0.5us */
3651 }
3652 if (i == 4) {
3653 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3654 continue;
3655 }
3656
3657 /* Train 2 */
3658 reg = FDI_TX_CTL(pipe);
3659 temp = I915_READ(reg);
3660 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3661 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3662 I915_WRITE(reg, temp);
3663
3664 reg = FDI_RX_CTL(pipe);
3665 temp = I915_READ(reg);
3666 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3667 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003668 I915_WRITE(reg, temp);
3669
3670 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003671 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003672
Jesse Barnes139ccd32013-08-19 11:04:55 -07003673 for (i = 0; i < 4; i++) {
3674 reg = FDI_RX_IIR(pipe);
3675 temp = I915_READ(reg);
3676 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003677
Jesse Barnes139ccd32013-08-19 11:04:55 -07003678 if (temp & FDI_RX_SYMBOL_LOCK ||
3679 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3680 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3681 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3682 i);
3683 goto train_done;
3684 }
3685 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003686 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003687 if (i == 4)
3688 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003689 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003690
Jesse Barnes139ccd32013-08-19 11:04:55 -07003691train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003692 DRM_DEBUG_KMS("FDI train done.\n");
3693}
3694
Daniel Vetter88cefb62012-08-12 19:27:14 +02003695static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003696{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003697 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003698 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003699 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003700 i915_reg_t reg;
3701 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003702
Jesse Barnes0e23b992010-09-10 11:10:00 -07003703 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003704 reg = FDI_RX_CTL(pipe);
3705 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003706 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003707 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003708 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003709 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3710
3711 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003712 udelay(200);
3713
3714 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003715 temp = I915_READ(reg);
3716 I915_WRITE(reg, temp | FDI_PCDCLK);
3717
3718 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003719 udelay(200);
3720
Paulo Zanoni20749732012-11-23 15:30:38 -02003721 /* Enable CPU FDI TX PLL, always on for Ironlake */
3722 reg = FDI_TX_CTL(pipe);
3723 temp = I915_READ(reg);
3724 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3725 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003726
Paulo Zanoni20749732012-11-23 15:30:38 -02003727 POSTING_READ(reg);
3728 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003729 }
3730}
3731
Daniel Vetter88cefb62012-08-12 19:27:14 +02003732static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3733{
3734 struct drm_device *dev = intel_crtc->base.dev;
3735 struct drm_i915_private *dev_priv = dev->dev_private;
3736 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003737 i915_reg_t reg;
3738 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003739
3740 /* Switch from PCDclk to Rawclk */
3741 reg = FDI_RX_CTL(pipe);
3742 temp = I915_READ(reg);
3743 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3744
3745 /* Disable CPU FDI TX PLL */
3746 reg = FDI_TX_CTL(pipe);
3747 temp = I915_READ(reg);
3748 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3749
3750 POSTING_READ(reg);
3751 udelay(100);
3752
3753 reg = FDI_RX_CTL(pipe);
3754 temp = I915_READ(reg);
3755 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3756
3757 /* Wait for the clocks to turn off. */
3758 POSTING_READ(reg);
3759 udelay(100);
3760}
3761
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003762static void ironlake_fdi_disable(struct drm_crtc *crtc)
3763{
3764 struct drm_device *dev = crtc->dev;
3765 struct drm_i915_private *dev_priv = dev->dev_private;
3766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3767 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003768 i915_reg_t reg;
3769 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003770
3771 /* disable CPU FDI tx and PCH FDI rx */
3772 reg = FDI_TX_CTL(pipe);
3773 temp = I915_READ(reg);
3774 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3775 POSTING_READ(reg);
3776
3777 reg = FDI_RX_CTL(pipe);
3778 temp = I915_READ(reg);
3779 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003780 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003781 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3782
3783 POSTING_READ(reg);
3784 udelay(100);
3785
3786 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003787 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003788 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003789
3790 /* still set train pattern 1 */
3791 reg = FDI_TX_CTL(pipe);
3792 temp = I915_READ(reg);
3793 temp &= ~FDI_LINK_TRAIN_NONE;
3794 temp |= FDI_LINK_TRAIN_PATTERN_1;
3795 I915_WRITE(reg, temp);
3796
3797 reg = FDI_RX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 if (HAS_PCH_CPT(dev)) {
3800 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3801 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3802 } else {
3803 temp &= ~FDI_LINK_TRAIN_NONE;
3804 temp |= FDI_LINK_TRAIN_PATTERN_1;
3805 }
3806 /* BPC in FDI rx is consistent with that in PIPECONF */
3807 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003808 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003809 I915_WRITE(reg, temp);
3810
3811 POSTING_READ(reg);
3812 udelay(100);
3813}
3814
Chris Wilson5dce5b932014-01-20 10:17:36 +00003815bool intel_has_pending_fb_unpin(struct drm_device *dev)
3816{
3817 struct intel_crtc *crtc;
3818
3819 /* Note that we don't need to be called with mode_config.lock here
3820 * as our list of CRTC objects is static for the lifetime of the
3821 * device and so cannot disappear as we iterate. Similarly, we can
3822 * happily treat the predicates as racy, atomic checks as userspace
3823 * cannot claim and pin a new fb without at least acquring the
3824 * struct_mutex and so serialising with us.
3825 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003826 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003827 if (atomic_read(&crtc->unpin_work_count) == 0)
3828 continue;
3829
3830 if (crtc->unpin_work)
3831 intel_wait_for_vblank(dev, crtc->pipe);
3832
3833 return true;
3834 }
3835
3836 return false;
3837}
3838
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003839static void page_flip_completed(struct intel_crtc *intel_crtc)
3840{
3841 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3842 struct intel_unpin_work *work = intel_crtc->unpin_work;
3843
3844 /* ensure that the unpin work is consistent wrt ->pending. */
3845 smp_rmb();
3846 intel_crtc->unpin_work = NULL;
3847
3848 if (work->event)
3849 drm_send_vblank_event(intel_crtc->base.dev,
3850 intel_crtc->pipe,
3851 work->event);
3852
3853 drm_crtc_vblank_put(&intel_crtc->base);
3854
3855 wake_up_all(&dev_priv->pending_flip_queue);
3856 queue_work(dev_priv->wq, &work->work);
3857
3858 trace_i915_flip_complete(intel_crtc->plane,
3859 work->pending_flip_obj);
3860}
3861
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003862static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003863{
Chris Wilson0f911282012-04-17 10:05:38 +01003864 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003865 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003866 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003867
Daniel Vetter2c10d572012-12-20 21:24:07 +01003868 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003869
3870 ret = wait_event_interruptible_timeout(
3871 dev_priv->pending_flip_queue,
3872 !intel_crtc_has_pending_flip(crtc),
3873 60*HZ);
3874
3875 if (ret < 0)
3876 return ret;
3877
3878 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003880
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003881 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003882 if (intel_crtc->unpin_work) {
3883 WARN_ONCE(1, "Removing stuck page flip\n");
3884 page_flip_completed(intel_crtc);
3885 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003886 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003887 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003888
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003889 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003890}
3891
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003892static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3893{
3894 u32 temp;
3895
3896 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3897
3898 mutex_lock(&dev_priv->sb_lock);
3899
3900 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3901 temp |= SBI_SSCCTL_DISABLE;
3902 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3903
3904 mutex_unlock(&dev_priv->sb_lock);
3905}
3906
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003907/* Program iCLKIP clock to the desired frequency */
3908static void lpt_program_iclkip(struct drm_crtc *crtc)
3909{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003910 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003911 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003912 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3913 u32 temp;
3914
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003915 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003916
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003917 /* The iCLK virtual clock root frequency is in MHz,
3918 * but the adjusted_mode->crtc_clock in in KHz. To get the
3919 * divisors, it is necessary to divide one by another, so we
3920 * convert the virtual clock precision to KHz here for higher
3921 * precision.
3922 */
3923 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003924 u32 iclk_virtual_root_freq = 172800 * 1000;
3925 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003926 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003927
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003928 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3929 clock << auxdiv);
3930 divsel = (desired_divisor / iclk_pi_range) - 2;
3931 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003932
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003933 /*
3934 * Near 20MHz is a corner case which is
3935 * out of range for the 7-bit divisor
3936 */
3937 if (divsel <= 0x7f)
3938 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 }
3940
3941 /* This should not happen with any sane values */
3942 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3943 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3944 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3945 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3946
3947 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003948 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003949 auxdiv,
3950 divsel,
3951 phasedir,
3952 phaseinc);
3953
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003954 mutex_lock(&dev_priv->sb_lock);
3955
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003956 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003957 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3959 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3960 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3961 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3962 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3963 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003964 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003965
3966 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003967 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3969 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003970 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003971
3972 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003973 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003974 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003975 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003976
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003977 mutex_unlock(&dev_priv->sb_lock);
3978
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003979 /* Wait for initialization time */
3980 udelay(24);
3981
3982 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3983}
3984
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003985int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3986{
3987 u32 divsel, phaseinc, auxdiv;
3988 u32 iclk_virtual_root_freq = 172800 * 1000;
3989 u32 iclk_pi_range = 64;
3990 u32 desired_divisor;
3991 u32 temp;
3992
3993 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3994 return 0;
3995
3996 mutex_lock(&dev_priv->sb_lock);
3997
3998 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3999 if (temp & SBI_SSCCTL_DISABLE) {
4000 mutex_unlock(&dev_priv->sb_lock);
4001 return 0;
4002 }
4003
4004 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4005 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4006 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4007 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4008 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4009
4010 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4011 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4012 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4013
4014 mutex_unlock(&dev_priv->sb_lock);
4015
4016 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4017
4018 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4019 desired_divisor << auxdiv);
4020}
4021
Daniel Vetter275f01b22013-05-03 11:49:47 +02004022static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4023 enum pipe pch_transcoder)
4024{
4025 struct drm_device *dev = crtc->base.dev;
4026 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004027 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004028
4029 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4030 I915_READ(HTOTAL(cpu_transcoder)));
4031 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4032 I915_READ(HBLANK(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4034 I915_READ(HSYNC(cpu_transcoder)));
4035
4036 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4037 I915_READ(VTOTAL(cpu_transcoder)));
4038 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4039 I915_READ(VBLANK(cpu_transcoder)));
4040 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4041 I915_READ(VSYNC(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4043 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4044}
4045
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004046static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004047{
4048 struct drm_i915_private *dev_priv = dev->dev_private;
4049 uint32_t temp;
4050
4051 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004052 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004053 return;
4054
4055 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4056 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4057
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004058 temp &= ~FDI_BC_BIFURCATION_SELECT;
4059 if (enable)
4060 temp |= FDI_BC_BIFURCATION_SELECT;
4061
4062 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063 I915_WRITE(SOUTH_CHICKEN1, temp);
4064 POSTING_READ(SOUTH_CHICKEN1);
4065}
4066
4067static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4068{
4069 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004070
4071 switch (intel_crtc->pipe) {
4072 case PIPE_A:
4073 break;
4074 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004075 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004076 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004077 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004078 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004079
4080 break;
4081 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004082 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004083
4084 break;
4085 default:
4086 BUG();
4087 }
4088}
4089
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004090/* Return which DP Port should be selected for Transcoder DP control */
4091static enum port
4092intel_trans_dp_port_sel(struct drm_crtc *crtc)
4093{
4094 struct drm_device *dev = crtc->dev;
4095 struct intel_encoder *encoder;
4096
4097 for_each_encoder_on_crtc(dev, crtc, encoder) {
4098 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4099 encoder->type == INTEL_OUTPUT_EDP)
4100 return enc_to_dig_port(&encoder->base)->port;
4101 }
4102
4103 return -1;
4104}
4105
Jesse Barnesf67a5592011-01-05 10:31:48 -08004106/*
4107 * Enable PCH resources required for PCH ports:
4108 * - PCH PLLs
4109 * - FDI training & RX/TX
4110 * - update transcoder timings
4111 * - DP transcoding bits
4112 * - transcoder
4113 */
4114static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004115{
4116 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004117 struct drm_i915_private *dev_priv = dev->dev_private;
4118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4119 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004120 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004121
Daniel Vetterab9412b2013-05-03 11:49:46 +02004122 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004123
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004124 if (IS_IVYBRIDGE(dev))
4125 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4126
Daniel Vettercd986ab2012-10-26 10:58:12 +02004127 /* Write the TU size bits before fdi link training, so that error
4128 * detection works. */
4129 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4130 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4131
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004132 /*
4133 * Sometimes spurious CPU pipe underruns happen during FDI
4134 * training, at least with VGA+HDMI cloning. Suppress them.
4135 */
4136 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4137
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004139 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004140
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004141 /* We need to program the right clock selection before writing the pixel
4142 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004143 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004144 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004145
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004147 temp |= TRANS_DPLL_ENABLE(pipe);
4148 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004149 if (intel_crtc->config->shared_dpll ==
4150 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004151 temp |= sel;
4152 else
4153 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004155 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004157 /* XXX: pch pll's can be enabled any time before we enable the PCH
4158 * transcoder, and we actually should do this to not upset any PCH
4159 * transcoder that already use the clock when we share it.
4160 *
4161 * Note that enable_shared_dpll tries to do the right thing, but
4162 * get_shared_dpll unconditionally resets the pll - we need that to have
4163 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004164 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004165
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004166 /* set transcoder timing, panel must allow it */
4167 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004168 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004169
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004170 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004171
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004172 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4173
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004174 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004175 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004176 const struct drm_display_mode *adjusted_mode =
4177 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004178 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004179 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004180 temp = I915_READ(reg);
4181 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004182 TRANS_DP_SYNC_MASK |
4183 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004184 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004185 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004187 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004189 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004190 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004191
4192 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004193 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004194 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004196 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004197 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004198 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004199 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004200 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004201 break;
4202 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004203 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004204 }
4205
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207 }
4208
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004209 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004210}
4211
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004212static void lpt_pch_enable(struct drm_crtc *crtc)
4213{
4214 struct drm_device *dev = crtc->dev;
4215 struct drm_i915_private *dev_priv = dev->dev_private;
4216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004217 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004218
Daniel Vetterab9412b2013-05-03 11:49:46 +02004219 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004220
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004221 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004222
Paulo Zanoni0540e482012-10-31 18:12:40 -02004223 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004224 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004225
Paulo Zanoni937bb612012-10-31 18:12:47 -02004226 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004227}
4228
Daniel Vettera1520312013-05-03 11:49:50 +02004229static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004230{
4231 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004232 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004233 u32 temp;
4234
4235 temp = I915_READ(dslreg);
4236 udelay(500);
4237 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004238 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004239 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004240 }
4241}
4242
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004243static int
4244skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4245 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4246 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004247{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004248 struct intel_crtc_scaler_state *scaler_state =
4249 &crtc_state->scaler_state;
4250 struct intel_crtc *intel_crtc =
4251 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004252 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004253
4254 need_scaling = intel_rotation_90_or_270(rotation) ?
4255 (src_h != dst_w || src_w != dst_h):
4256 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004257
4258 /*
4259 * if plane is being disabled or scaler is no more required or force detach
4260 * - free scaler binded to this plane/crtc
4261 * - in order to do this, update crtc->scaler_usage
4262 *
4263 * Here scaler state in crtc_state is set free so that
4264 * scaler can be assigned to other user. Actual register
4265 * update to free the scaler is done in plane/panel-fit programming.
4266 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4267 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004268 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004269 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004270 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004271 scaler_state->scalers[*scaler_id].in_use = 0;
4272
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004273 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4274 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4275 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004276 scaler_state->scaler_users);
4277 *scaler_id = -1;
4278 }
4279 return 0;
4280 }
4281
4282 /* range checks */
4283 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4284 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4285
4286 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4287 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004288 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004289 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004290 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004291 return -EINVAL;
4292 }
4293
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004294 /* mark this plane as a scaler user in crtc_state */
4295 scaler_state->scaler_users |= (1 << scaler_user);
4296 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4297 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4298 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4299 scaler_state->scaler_users);
4300
4301 return 0;
4302}
4303
4304/**
4305 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4306 *
4307 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004308 *
4309 * Return
4310 * 0 - scaler_usage updated successfully
4311 * error - requested scaling cannot be supported or other error condition
4312 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004313int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004314{
4315 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004316 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004317
4318 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4319 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4320
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004321 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004322 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004323 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004324 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004325}
4326
4327/**
4328 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4329 *
4330 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004331 * @plane_state: atomic plane state to update
4332 *
4333 * Return
4334 * 0 - scaler_usage updated successfully
4335 * error - requested scaling cannot be supported or other error condition
4336 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004337static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4338 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004339{
4340
4341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004342 struct intel_plane *intel_plane =
4343 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004344 struct drm_framebuffer *fb = plane_state->base.fb;
4345 int ret;
4346
4347 bool force_detach = !fb || !plane_state->visible;
4348
4349 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4350 intel_plane->base.base.id, intel_crtc->pipe,
4351 drm_plane_index(&intel_plane->base));
4352
4353 ret = skl_update_scaler(crtc_state, force_detach,
4354 drm_plane_index(&intel_plane->base),
4355 &plane_state->scaler_id,
4356 plane_state->base.rotation,
4357 drm_rect_width(&plane_state->src) >> 16,
4358 drm_rect_height(&plane_state->src) >> 16,
4359 drm_rect_width(&plane_state->dst),
4360 drm_rect_height(&plane_state->dst));
4361
4362 if (ret || plane_state->scaler_id < 0)
4363 return ret;
4364
Chandra Kondurua1b22782015-04-07 15:28:45 -07004365 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004366 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004367 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004368 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004369 return -EINVAL;
4370 }
4371
4372 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004373 switch (fb->pixel_format) {
4374 case DRM_FORMAT_RGB565:
4375 case DRM_FORMAT_XBGR8888:
4376 case DRM_FORMAT_XRGB8888:
4377 case DRM_FORMAT_ABGR8888:
4378 case DRM_FORMAT_ARGB8888:
4379 case DRM_FORMAT_XRGB2101010:
4380 case DRM_FORMAT_XBGR2101010:
4381 case DRM_FORMAT_YUYV:
4382 case DRM_FORMAT_YVYU:
4383 case DRM_FORMAT_UYVY:
4384 case DRM_FORMAT_VYUY:
4385 break;
4386 default:
4387 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4388 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4389 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004390 }
4391
Chandra Kondurua1b22782015-04-07 15:28:45 -07004392 return 0;
4393}
4394
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004395static void skylake_scaler_disable(struct intel_crtc *crtc)
4396{
4397 int i;
4398
4399 for (i = 0; i < crtc->num_scalers; i++)
4400 skl_detach_scaler(crtc, i);
4401}
4402
4403static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004404{
4405 struct drm_device *dev = crtc->base.dev;
4406 struct drm_i915_private *dev_priv = dev->dev_private;
4407 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004408 struct intel_crtc_scaler_state *scaler_state =
4409 &crtc->config->scaler_state;
4410
4411 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4412
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004413 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004414 int id;
4415
4416 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4417 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4418 return;
4419 }
4420
4421 id = scaler_state->scaler_id;
4422 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4423 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4424 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4425 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4426
4427 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004428 }
4429}
4430
Jesse Barnesb074cec2013-04-25 12:55:02 -07004431static void ironlake_pfit_enable(struct intel_crtc *crtc)
4432{
4433 struct drm_device *dev = crtc->base.dev;
4434 struct drm_i915_private *dev_priv = dev->dev_private;
4435 int pipe = crtc->pipe;
4436
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004437 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004438 /* Force use of hard-coded filter coefficients
4439 * as some pre-programmed values are broken,
4440 * e.g. x201.
4441 */
4442 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4443 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4444 PF_PIPE_SEL_IVB(pipe));
4445 else
4446 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004447 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4448 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004449 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004450}
4451
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004452void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004453{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004454 struct drm_device *dev = crtc->base.dev;
4455 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004456
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004457 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004458 return;
4459
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004460 /* We can only enable IPS after we enable a plane and wait for a vblank */
4461 intel_wait_for_vblank(dev, crtc->pipe);
4462
Paulo Zanonid77e4532013-09-24 13:52:55 -03004463 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004464 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004465 mutex_lock(&dev_priv->rps.hw_lock);
4466 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4467 mutex_unlock(&dev_priv->rps.hw_lock);
4468 /* Quoting Art Runyan: "its not safe to expect any particular
4469 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004470 * mailbox." Moreover, the mailbox may return a bogus state,
4471 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004472 */
4473 } else {
4474 I915_WRITE(IPS_CTL, IPS_ENABLE);
4475 /* The bit only becomes 1 in the next vblank, so this wait here
4476 * is essentially intel_wait_for_vblank. If we don't have this
4477 * and don't wait for vblanks until the end of crtc_enable, then
4478 * the HW state readout code will complain that the expected
4479 * IPS_CTL value is not the one we read. */
4480 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4481 DRM_ERROR("Timed out waiting for IPS enable\n");
4482 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004483}
4484
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004485void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004486{
4487 struct drm_device *dev = crtc->base.dev;
4488 struct drm_i915_private *dev_priv = dev->dev_private;
4489
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004490 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004491 return;
4492
4493 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004494 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004495 mutex_lock(&dev_priv->rps.hw_lock);
4496 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4497 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004498 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4499 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4500 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004501 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004502 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004503 POSTING_READ(IPS_CTL);
4504 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004505
4506 /* We need to wait for a vblank before we can disable the plane. */
4507 intel_wait_for_vblank(dev, crtc->pipe);
4508}
4509
4510/** Loads the palette/gamma unit for the CRTC with the prepared values */
4511static void intel_crtc_load_lut(struct drm_crtc *crtc)
4512{
4513 struct drm_device *dev = crtc->dev;
4514 struct drm_i915_private *dev_priv = dev->dev_private;
4515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4516 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004517 int i;
4518 bool reenable_ips = false;
4519
4520 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004521 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004522 return;
4523
Imre Deak50360402015-01-16 00:55:16 -08004524 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004525 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004526 assert_dsi_pll_enabled(dev_priv);
4527 else
4528 assert_pll_enabled(dev_priv, pipe);
4529 }
4530
Paulo Zanonid77e4532013-09-24 13:52:55 -03004531 /* Workaround : Do not read or write the pipe palette/gamma data while
4532 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4533 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004534 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004535 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4536 GAMMA_MODE_MODE_SPLIT)) {
4537 hsw_disable_ips(intel_crtc);
4538 reenable_ips = true;
4539 }
4540
4541 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004542 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004543
4544 if (HAS_GMCH_DISPLAY(dev))
4545 palreg = PALETTE(pipe, i);
4546 else
4547 palreg = LGC_PALETTE(pipe, i);
4548
4549 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004550 (intel_crtc->lut_r[i] << 16) |
4551 (intel_crtc->lut_g[i] << 8) |
4552 intel_crtc->lut_b[i]);
4553 }
4554
4555 if (reenable_ips)
4556 hsw_enable_ips(intel_crtc);
4557}
4558
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004559static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004560{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004561 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004562 struct drm_device *dev = intel_crtc->base.dev;
4563 struct drm_i915_private *dev_priv = dev->dev_private;
4564
4565 mutex_lock(&dev->struct_mutex);
4566 dev_priv->mm.interruptible = false;
4567 (void) intel_overlay_switch_off(intel_crtc->overlay);
4568 dev_priv->mm.interruptible = true;
4569 mutex_unlock(&dev->struct_mutex);
4570 }
4571
4572 /* Let userspace switch the overlay on again. In most cases userspace
4573 * has to recompute where to put it anyway.
4574 */
4575}
4576
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004577/**
4578 * intel_post_enable_primary - Perform operations after enabling primary plane
4579 * @crtc: the CRTC whose primary plane was just enabled
4580 *
4581 * Performs potentially sleeping operations that must be done after the primary
4582 * plane is enabled, such as updating FBC and IPS. Note that this may be
4583 * called due to an explicit primary plane update, or due to an implicit
4584 * re-enable that is caused when a sprite plane is updated to no longer
4585 * completely hide the primary plane.
4586 */
4587static void
4588intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004589{
4590 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004591 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4593 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004594
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004595 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004596 * FIXME IPS should be fine as long as one plane is
4597 * enabled, but in practice it seems to have problems
4598 * when going from primary only to sprite only and vice
4599 * versa.
4600 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004601 hsw_enable_ips(intel_crtc);
4602
Daniel Vetterf99d7062014-06-19 16:01:59 +02004603 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004604 * Gen2 reports pipe underruns whenever all planes are disabled.
4605 * So don't enable underrun reporting before at least some planes
4606 * are enabled.
4607 * FIXME: Need to fix the logic to work when we turn off all planes
4608 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004609 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004610 if (IS_GEN2(dev))
4611 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4612
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004613 /* Underruns don't always raise interrupts, so check manually. */
4614 intel_check_cpu_fifo_underruns(dev_priv);
4615 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004616}
4617
Ville Syrjälä2622a082016-03-09 19:07:26 +02004618/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004619static void
4620intel_pre_disable_primary(struct drm_crtc *crtc)
4621{
4622 struct drm_device *dev = crtc->dev;
4623 struct drm_i915_private *dev_priv = dev->dev_private;
4624 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4625 int pipe = intel_crtc->pipe;
4626
4627 /*
4628 * Gen2 reports pipe underruns whenever all planes are disabled.
4629 * So diasble underrun reporting before all the planes get disabled.
4630 * FIXME: Need to fix the logic to work when we turn off all planes
4631 * but leave the pipe running.
4632 */
4633 if (IS_GEN2(dev))
4634 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4635
4636 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004637 * FIXME IPS should be fine as long as one plane is
4638 * enabled, but in practice it seems to have problems
4639 * when going from primary only to sprite only and vice
4640 * versa.
4641 */
4642 hsw_disable_ips(intel_crtc);
4643}
4644
4645/* FIXME get rid of this and use pre_plane_update */
4646static void
4647intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4648{
4649 struct drm_device *dev = crtc->dev;
4650 struct drm_i915_private *dev_priv = dev->dev_private;
4651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4652 int pipe = intel_crtc->pipe;
4653
4654 intel_pre_disable_primary(crtc);
4655
4656 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004657 * Vblank time updates from the shadow to live plane control register
4658 * are blocked if the memory self-refresh mode is active at that
4659 * moment. So to make sure the plane gets truly disabled, disable
4660 * first the self-refresh mode. The self-refresh enable bit in turn
4661 * will be checked/applied by the HW only at the next frame start
4662 * event which is after the vblank start event, so we need to have a
4663 * wait-for-vblank between disabling the plane and the pipe.
4664 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004665 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004666 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004667 dev_priv->wm.vlv.cxsr = false;
4668 intel_wait_for_vblank(dev, pipe);
4669 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004670}
4671
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004672static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004673{
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004674 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4675 struct drm_atomic_state *old_state = old_crtc_state->base.state;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004676 struct intel_crtc_state *pipe_config =
4677 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004678 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004679 struct drm_plane *primary = crtc->base.primary;
4680 struct drm_plane_state *old_pri_state =
4681 drm_atomic_get_existing_plane_state(old_state, primary);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004682
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004683 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004684
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004685 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004686
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004687 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004688 intel_update_watermarks(&crtc->base);
4689
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004690 if (old_pri_state) {
4691 struct intel_plane_state *primary_state =
4692 to_intel_plane_state(primary->state);
4693 struct intel_plane_state *old_primary_state =
4694 to_intel_plane_state(old_pri_state);
4695
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004696 intel_fbc_post_update(crtc);
4697
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004698 if (primary_state->visible &&
4699 (needs_modeset(&pipe_config->base) ||
4700 !old_primary_state->visible))
4701 intel_post_enable_primary(&crtc->base);
4702 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004703}
4704
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004705static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004706{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004707 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004708 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004709 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004710 struct intel_crtc_state *pipe_config =
4711 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004712 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4713 struct drm_plane *primary = crtc->base.primary;
4714 struct drm_plane_state *old_pri_state =
4715 drm_atomic_get_existing_plane_state(old_state, primary);
4716 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004717
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004718 if (old_pri_state) {
4719 struct intel_plane_state *primary_state =
4720 to_intel_plane_state(primary->state);
4721 struct intel_plane_state *old_primary_state =
4722 to_intel_plane_state(old_pri_state);
4723
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004724 intel_fbc_pre_update(crtc);
4725
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004726 if (old_primary_state->visible &&
4727 (modeset || !primary_state->visible))
4728 intel_pre_disable_primary(&crtc->base);
4729 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004730
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004731 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004732 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004733
Ville Syrjälä2622a082016-03-09 19:07:26 +02004734 /*
4735 * Vblank time updates from the shadow to live plane control register
4736 * are blocked if the memory self-refresh mode is active at that
4737 * moment. So to make sure the plane gets truly disabled, disable
4738 * first the self-refresh mode. The self-refresh enable bit in turn
4739 * will be checked/applied by the HW only at the next frame start
4740 * event which is after the vblank start event, so we need to have a
4741 * wait-for-vblank between disabling the plane and the pipe.
4742 */
4743 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004744 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004745 dev_priv->wm.vlv.cxsr = false;
4746 intel_wait_for_vblank(dev, crtc->pipe);
4747 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004748 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004749
Matt Ropered4a6a72016-02-23 17:20:13 -08004750 /*
4751 * IVB workaround: must disable low power watermarks for at least
4752 * one frame before enabling scaling. LP watermarks can be re-enabled
4753 * when scaling is disabled.
4754 *
4755 * WaCxSRDisabledForSpriteScaling:ivb
4756 */
4757 if (pipe_config->disable_lp_wm) {
4758 ilk_disable_lp_wm(dev);
4759 intel_wait_for_vblank(dev, crtc->pipe);
4760 }
4761
4762 /*
4763 * If we're doing a modeset, we're done. No need to do any pre-vblank
4764 * watermark programming here.
4765 */
4766 if (needs_modeset(&pipe_config->base))
4767 return;
4768
4769 /*
4770 * For platforms that support atomic watermarks, program the
4771 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4772 * will be the intermediate values that are safe for both pre- and
4773 * post- vblank; when vblank happens, the 'active' values will be set
4774 * to the final 'target' values and we'll do this again to get the
4775 * optimal watermarks. For gen9+ platforms, the values we program here
4776 * will be the final target values which will get automatically latched
4777 * at vblank time; no further programming will be necessary.
4778 *
4779 * If a platform hasn't been transitioned to atomic watermarks yet,
4780 * we'll continue to update watermarks the old way, if flags tell
4781 * us to.
4782 */
4783 if (dev_priv->display.initial_watermarks != NULL)
4784 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004785 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004786 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004787}
4788
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004789static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004790{
4791 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004793 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004794 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004795
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004796 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004797
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004798 drm_for_each_plane_mask(p, dev, plane_mask)
4799 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004800
Daniel Vetterf99d7062014-06-19 16:01:59 +02004801 /*
4802 * FIXME: Once we grow proper nuclear flip support out of this we need
4803 * to compute the mask of flip planes precisely. For the time being
4804 * consider this a flip to a NULL plane.
4805 */
4806 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004807}
4808
Jesse Barnesf67a5592011-01-05 10:31:48 -08004809static void ironlake_crtc_enable(struct drm_crtc *crtc)
4810{
4811 struct drm_device *dev = crtc->dev;
4812 struct drm_i915_private *dev_priv = dev->dev_private;
4813 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004814 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004815 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004816
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004817 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004818 return;
4819
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004820 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004821 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4822
4823 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004824 intel_prepare_shared_dpll(intel_crtc);
4825
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004826 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304827 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004828
4829 intel_set_pipe_timings(intel_crtc);
4830
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004831 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004832 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004833 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004834 }
4835
4836 ironlake_set_pipeconf(crtc);
4837
Jesse Barnesf67a5592011-01-05 10:31:48 -08004838 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004839
Daniel Vettera72e4c92014-09-30 10:56:47 +02004840 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004841
Daniel Vetterf6736a12013-06-05 13:34:30 +02004842 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004843 if (encoder->pre_enable)
4844 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004845
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004846 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004847 /* Note: FDI PLL enabling _must_ be done before we enable the
4848 * cpu pipes, hence this is separate from all the other fdi/pch
4849 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004850 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004851 } else {
4852 assert_fdi_tx_disabled(dev_priv, pipe);
4853 assert_fdi_rx_disabled(dev_priv, pipe);
4854 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004855
Jesse Barnesb074cec2013-04-25 12:55:02 -07004856 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004857
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004858 /*
4859 * On ILK+ LUT must be loaded before the pipe is running but with
4860 * clocks enabled
4861 */
4862 intel_crtc_load_lut(crtc);
4863
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004864 if (dev_priv->display.initial_watermarks != NULL)
4865 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004866 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004868 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004869 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004870
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004871 assert_vblank_disabled(crtc);
4872 drm_crtc_vblank_on(crtc);
4873
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004874 for_each_encoder_on_crtc(dev, crtc, encoder)
4875 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004876
4877 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004878 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004879
4880 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4881 if (intel_crtc->config->has_pch_encoder)
4882 intel_wait_for_vblank(dev, pipe);
4883 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004884}
4885
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004886/* IPS only exists on ULT machines and is tied to pipe A. */
4887static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4888{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004889 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004890}
4891
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004892static void haswell_crtc_enable(struct drm_crtc *crtc)
4893{
4894 struct drm_device *dev = crtc->dev;
4895 struct drm_i915_private *dev_priv = dev->dev_private;
4896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4897 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004898 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4899 struct intel_crtc_state *pipe_config =
4900 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004901
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004902 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004903 return;
4904
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004905 if (intel_crtc->config->has_pch_encoder)
4906 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4907 false);
4908
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004909 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004910 intel_enable_shared_dpll(intel_crtc);
4911
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004912 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304913 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004914
4915 intel_set_pipe_timings(intel_crtc);
4916
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004917 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4918 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4919 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004920 }
4921
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004922 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004923 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004924 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004925 }
4926
4927 haswell_set_pipeconf(crtc);
4928
4929 intel_set_pipe_csc(crtc);
4930
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004931 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004932
Daniel Vetter6b698512015-11-28 11:05:39 +01004933 if (intel_crtc->config->has_pch_encoder)
4934 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4935 else
4936 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4937
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304938 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004939 if (encoder->pre_enable)
4940 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304941 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004942
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004943 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004944 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004945
Jani Nikulaa65347b2015-11-27 12:21:46 +02004946 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304947 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004948
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004949 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004950 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004951 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004952 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004953
4954 /*
4955 * On ILK+ LUT must be loaded before the pipe is running but with
4956 * clocks enabled
4957 */
4958 intel_crtc_load_lut(crtc);
4959
Paulo Zanoni1f544382012-10-24 11:32:00 -02004960 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004961 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304962 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004963
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004964 if (dev_priv->display.initial_watermarks != NULL)
4965 dev_priv->display.initial_watermarks(pipe_config);
4966 else
4967 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004968 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004969
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004970 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004971 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004972
Jani Nikulaa65347b2015-11-27 12:21:46 +02004973 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004974 intel_ddi_set_vc_payload_alloc(crtc, true);
4975
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004976 assert_vblank_disabled(crtc);
4977 drm_crtc_vblank_on(crtc);
4978
Jani Nikula8807e552013-08-30 19:40:32 +03004979 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004980 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004981 intel_opregion_notify_encoder(encoder, true);
4982 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004983
Daniel Vetter6b698512015-11-28 11:05:39 +01004984 if (intel_crtc->config->has_pch_encoder) {
4985 intel_wait_for_vblank(dev, pipe);
4986 intel_wait_for_vblank(dev, pipe);
4987 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004988 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4989 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004990 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004991
Paulo Zanonie4916942013-09-20 16:21:19 -03004992 /* If we change the relative order between pipe/planes enabling, we need
4993 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004994 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4995 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4996 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4997 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4998 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004999}
5000
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005001static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005002{
5003 struct drm_device *dev = crtc->base.dev;
5004 struct drm_i915_private *dev_priv = dev->dev_private;
5005 int pipe = crtc->pipe;
5006
5007 /* To avoid upsetting the power well on haswell only disable the pfit if
5008 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005009 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005010 I915_WRITE(PF_CTL(pipe), 0);
5011 I915_WRITE(PF_WIN_POS(pipe), 0);
5012 I915_WRITE(PF_WIN_SZ(pipe), 0);
5013 }
5014}
5015
Jesse Barnes6be4a602010-09-10 10:26:01 -07005016static void ironlake_crtc_disable(struct drm_crtc *crtc)
5017{
5018 struct drm_device *dev = crtc->dev;
5019 struct drm_i915_private *dev_priv = dev->dev_private;
5020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005021 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005022 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005023
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005024 if (intel_crtc->config->has_pch_encoder)
5025 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5026
Daniel Vetterea9d7582012-07-10 10:42:52 +02005027 for_each_encoder_on_crtc(dev, crtc, encoder)
5028 encoder->disable(encoder);
5029
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005030 drm_crtc_vblank_off(crtc);
5031 assert_vblank_disabled(crtc);
5032
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005033 /*
5034 * Sometimes spurious CPU pipe underruns happen when the
5035 * pipe is already disabled, but FDI RX/TX is still enabled.
5036 * Happens at least with VGA+HDMI cloning. Suppress them.
5037 */
5038 if (intel_crtc->config->has_pch_encoder)
5039 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5040
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005041 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005042
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005043 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005044
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005045 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005046 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005047 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5048 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005049
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005050 for_each_encoder_on_crtc(dev, crtc, encoder)
5051 if (encoder->post_disable)
5052 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005053
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005054 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005055 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005056
Daniel Vetterd925c592013-06-05 13:34:04 +02005057 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005058 i915_reg_t reg;
5059 u32 temp;
5060
Daniel Vetterd925c592013-06-05 13:34:04 +02005061 /* disable TRANS_DP_CTL */
5062 reg = TRANS_DP_CTL(pipe);
5063 temp = I915_READ(reg);
5064 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5065 TRANS_DP_PORT_SEL_MASK);
5066 temp |= TRANS_DP_PORT_SEL_NONE;
5067 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005068
Daniel Vetterd925c592013-06-05 13:34:04 +02005069 /* disable DPLL_SEL */
5070 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005071 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005072 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005073 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005074
Daniel Vetterd925c592013-06-05 13:34:04 +02005075 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005076 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005077
5078 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005079}
5080
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005081static void haswell_crtc_disable(struct drm_crtc *crtc)
5082{
5083 struct drm_device *dev = crtc->dev;
5084 struct drm_i915_private *dev_priv = dev->dev_private;
5085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5086 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005087 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005088
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005089 if (intel_crtc->config->has_pch_encoder)
5090 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5091 false);
5092
Jani Nikula8807e552013-08-30 19:40:32 +03005093 for_each_encoder_on_crtc(dev, crtc, encoder) {
5094 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005095 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005096 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005097
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005098 drm_crtc_vblank_off(crtc);
5099 assert_vblank_disabled(crtc);
5100
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005101 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005102
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005103 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005104 intel_ddi_set_vc_payload_alloc(crtc, false);
5105
Jani Nikulaa65347b2015-11-27 12:21:46 +02005106 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305107 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005108
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005109 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005110 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005111 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005112 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005113
Jani Nikulaa65347b2015-11-27 12:21:46 +02005114 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305115 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005116
Imre Deak97b040a2014-06-25 22:01:50 +03005117 for_each_encoder_on_crtc(dev, crtc, encoder)
5118 if (encoder->post_disable)
5119 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005120
Ville Syrjälä92966a32015-12-08 16:05:48 +02005121 if (intel_crtc->config->has_pch_encoder) {
5122 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005123 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005124 intel_ddi_fdi_disable(crtc);
5125
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005126 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5127 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005128 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005129}
5130
Jesse Barnes2dd24552013-04-25 12:55:01 -07005131static void i9xx_pfit_enable(struct intel_crtc *crtc)
5132{
5133 struct drm_device *dev = crtc->base.dev;
5134 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005135 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005136
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005137 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005138 return;
5139
Daniel Vetterc0b03412013-05-28 12:05:54 +02005140 /*
5141 * The panel fitter should only be adjusted whilst the pipe is disabled,
5142 * according to register description and PRM.
5143 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005144 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5145 assert_pipe_disabled(dev_priv, crtc->pipe);
5146
Jesse Barnesb074cec2013-04-25 12:55:02 -07005147 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5148 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005149
5150 /* Border color in case we don't scale up to the full screen. Black by
5151 * default, change to something else for debugging. */
5152 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005153}
5154
Dave Airlied05410f2014-06-05 13:22:59 +10005155static enum intel_display_power_domain port_to_power_domain(enum port port)
5156{
5157 switch (port) {
5158 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005159 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005160 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005161 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005162 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005163 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005164 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005165 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005166 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005167 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005168 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005169 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005170 return POWER_DOMAIN_PORT_OTHER;
5171 }
5172}
5173
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005174static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5175{
5176 switch (port) {
5177 case PORT_A:
5178 return POWER_DOMAIN_AUX_A;
5179 case PORT_B:
5180 return POWER_DOMAIN_AUX_B;
5181 case PORT_C:
5182 return POWER_DOMAIN_AUX_C;
5183 case PORT_D:
5184 return POWER_DOMAIN_AUX_D;
5185 case PORT_E:
5186 /* FIXME: Check VBT for actual wiring of PORT E */
5187 return POWER_DOMAIN_AUX_D;
5188 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005189 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005190 return POWER_DOMAIN_AUX_A;
5191 }
5192}
5193
Imre Deak319be8a2014-03-04 19:22:57 +02005194enum intel_display_power_domain
5195intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005196{
Imre Deak319be8a2014-03-04 19:22:57 +02005197 struct drm_device *dev = intel_encoder->base.dev;
5198 struct intel_digital_port *intel_dig_port;
5199
5200 switch (intel_encoder->type) {
5201 case INTEL_OUTPUT_UNKNOWN:
5202 /* Only DDI platforms should ever use this output type */
5203 WARN_ON_ONCE(!HAS_DDI(dev));
5204 case INTEL_OUTPUT_DISPLAYPORT:
5205 case INTEL_OUTPUT_HDMI:
5206 case INTEL_OUTPUT_EDP:
5207 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005208 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005209 case INTEL_OUTPUT_DP_MST:
5210 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5211 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005212 case INTEL_OUTPUT_ANALOG:
5213 return POWER_DOMAIN_PORT_CRT;
5214 case INTEL_OUTPUT_DSI:
5215 return POWER_DOMAIN_PORT_DSI;
5216 default:
5217 return POWER_DOMAIN_PORT_OTHER;
5218 }
5219}
5220
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005221enum intel_display_power_domain
5222intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5223{
5224 struct drm_device *dev = intel_encoder->base.dev;
5225 struct intel_digital_port *intel_dig_port;
5226
5227 switch (intel_encoder->type) {
5228 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005229 case INTEL_OUTPUT_HDMI:
5230 /*
5231 * Only DDI platforms should ever use these output types.
5232 * We can get here after the HDMI detect code has already set
5233 * the type of the shared encoder. Since we can't be sure
5234 * what's the status of the given connectors, play safe and
5235 * run the DP detection too.
5236 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005237 WARN_ON_ONCE(!HAS_DDI(dev));
5238 case INTEL_OUTPUT_DISPLAYPORT:
5239 case INTEL_OUTPUT_EDP:
5240 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5241 return port_to_aux_power_domain(intel_dig_port->port);
5242 case INTEL_OUTPUT_DP_MST:
5243 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5244 return port_to_aux_power_domain(intel_dig_port->port);
5245 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005246 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005247 return POWER_DOMAIN_AUX_A;
5248 }
5249}
5250
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005251static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5252 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005253{
5254 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005255 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5257 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005258 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005259 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005260
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005261 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005262 return 0;
5263
Imre Deak77d22dc2014-03-05 16:20:52 +02005264 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5265 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005266 if (crtc_state->pch_pfit.enabled ||
5267 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005268 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5269
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005270 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5271 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5272
Imre Deak319be8a2014-03-04 19:22:57 +02005273 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005274 }
Imre Deak319be8a2014-03-04 19:22:57 +02005275
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005276 if (crtc_state->shared_dpll)
5277 mask |= BIT(POWER_DOMAIN_PLLS);
5278
Imre Deak77d22dc2014-03-05 16:20:52 +02005279 return mask;
5280}
5281
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005282static unsigned long
5283modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5284 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005285{
5286 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5287 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5288 enum intel_display_power_domain domain;
5289 unsigned long domains, new_domains, old_domains;
5290
5291 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005292 intel_crtc->enabled_power_domains = new_domains =
5293 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005294
5295 domains = new_domains & ~old_domains;
5296
5297 for_each_power_domain(domain, domains)
5298 intel_display_power_get(dev_priv, domain);
5299
5300 return old_domains & ~new_domains;
5301}
5302
5303static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5304 unsigned long domains)
5305{
5306 enum intel_display_power_domain domain;
5307
5308 for_each_power_domain(domain, domains)
5309 intel_display_power_put(dev_priv, domain);
5310}
5311
Mika Kaholaadafdc62015-08-18 14:36:59 +03005312static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5313{
5314 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5315
5316 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5317 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5318 return max_cdclk_freq;
5319 else if (IS_CHERRYVIEW(dev_priv))
5320 return max_cdclk_freq*95/100;
5321 else if (INTEL_INFO(dev_priv)->gen < 4)
5322 return 2*max_cdclk_freq*90/100;
5323 else
5324 return max_cdclk_freq*90/100;
5325}
5326
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005327static void intel_update_max_cdclk(struct drm_device *dev)
5328{
5329 struct drm_i915_private *dev_priv = dev->dev_private;
5330
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005331 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005332 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5333
5334 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5335 dev_priv->max_cdclk_freq = 675000;
5336 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5337 dev_priv->max_cdclk_freq = 540000;
5338 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5339 dev_priv->max_cdclk_freq = 450000;
5340 else
5341 dev_priv->max_cdclk_freq = 337500;
5342 } else if (IS_BROADWELL(dev)) {
5343 /*
5344 * FIXME with extra cooling we can allow
5345 * 540 MHz for ULX and 675 Mhz for ULT.
5346 * How can we know if extra cooling is
5347 * available? PCI ID, VTB, something else?
5348 */
5349 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5350 dev_priv->max_cdclk_freq = 450000;
5351 else if (IS_BDW_ULX(dev))
5352 dev_priv->max_cdclk_freq = 450000;
5353 else if (IS_BDW_ULT(dev))
5354 dev_priv->max_cdclk_freq = 540000;
5355 else
5356 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005357 } else if (IS_CHERRYVIEW(dev)) {
5358 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005359 } else if (IS_VALLEYVIEW(dev)) {
5360 dev_priv->max_cdclk_freq = 400000;
5361 } else {
5362 /* otherwise assume cdclk is fixed */
5363 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5364 }
5365
Mika Kaholaadafdc62015-08-18 14:36:59 +03005366 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5367
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005368 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5369 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005370
5371 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5372 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005373}
5374
5375static void intel_update_cdclk(struct drm_device *dev)
5376{
5377 struct drm_i915_private *dev_priv = dev->dev_private;
5378
5379 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5380 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5381 dev_priv->cdclk_freq);
5382
5383 /*
5384 * Program the gmbus_freq based on the cdclk frequency.
5385 * BSpec erroneously claims we should aim for 4MHz, but
5386 * in fact 1MHz is the correct frequency.
5387 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005388 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005389 /*
5390 * Program the gmbus_freq based on the cdclk frequency.
5391 * BSpec erroneously claims we should aim for 4MHz, but
5392 * in fact 1MHz is the correct frequency.
5393 */
5394 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5395 }
5396
5397 if (dev_priv->max_cdclk_freq == 0)
5398 intel_update_max_cdclk(dev);
5399}
5400
Damien Lespiau70d0c572015-06-04 18:21:29 +01005401static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305402{
5403 struct drm_i915_private *dev_priv = dev->dev_private;
5404 uint32_t divider;
5405 uint32_t ratio;
5406 uint32_t current_freq;
5407 int ret;
5408
5409 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5410 switch (frequency) {
5411 case 144000:
5412 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5413 ratio = BXT_DE_PLL_RATIO(60);
5414 break;
5415 case 288000:
5416 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5417 ratio = BXT_DE_PLL_RATIO(60);
5418 break;
5419 case 384000:
5420 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5421 ratio = BXT_DE_PLL_RATIO(60);
5422 break;
5423 case 576000:
5424 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5425 ratio = BXT_DE_PLL_RATIO(60);
5426 break;
5427 case 624000:
5428 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5429 ratio = BXT_DE_PLL_RATIO(65);
5430 break;
5431 case 19200:
5432 /*
5433 * Bypass frequency with DE PLL disabled. Init ratio, divider
5434 * to suppress GCC warning.
5435 */
5436 ratio = 0;
5437 divider = 0;
5438 break;
5439 default:
5440 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5441
5442 return;
5443 }
5444
5445 mutex_lock(&dev_priv->rps.hw_lock);
5446 /* Inform power controller of upcoming frequency change */
5447 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5448 0x80000000);
5449 mutex_unlock(&dev_priv->rps.hw_lock);
5450
5451 if (ret) {
5452 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5453 ret, frequency);
5454 return;
5455 }
5456
5457 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5458 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5459 current_freq = current_freq * 500 + 1000;
5460
5461 /*
5462 * DE PLL has to be disabled when
5463 * - setting to 19.2MHz (bypass, PLL isn't used)
5464 * - before setting to 624MHz (PLL needs toggling)
5465 * - before setting to any frequency from 624MHz (PLL needs toggling)
5466 */
5467 if (frequency == 19200 || frequency == 624000 ||
5468 current_freq == 624000) {
5469 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5470 /* Timeout 200us */
5471 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5472 1))
5473 DRM_ERROR("timout waiting for DE PLL unlock\n");
5474 }
5475
5476 if (frequency != 19200) {
5477 uint32_t val;
5478
5479 val = I915_READ(BXT_DE_PLL_CTL);
5480 val &= ~BXT_DE_PLL_RATIO_MASK;
5481 val |= ratio;
5482 I915_WRITE(BXT_DE_PLL_CTL, val);
5483
5484 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5485 /* Timeout 200us */
5486 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5487 DRM_ERROR("timeout waiting for DE PLL lock\n");
5488
5489 val = I915_READ(CDCLK_CTL);
5490 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5491 val |= divider;
5492 /*
5493 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5494 * enable otherwise.
5495 */
5496 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5497 if (frequency >= 500000)
5498 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5499
5500 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5501 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5502 val |= (frequency - 1000) / 500;
5503 I915_WRITE(CDCLK_CTL, val);
5504 }
5505
5506 mutex_lock(&dev_priv->rps.hw_lock);
5507 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5508 DIV_ROUND_UP(frequency, 25000));
5509 mutex_unlock(&dev_priv->rps.hw_lock);
5510
5511 if (ret) {
5512 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5513 ret, frequency);
5514 return;
5515 }
5516
Damien Lespiaua47871b2015-06-04 18:21:34 +01005517 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305518}
5519
5520void broxton_init_cdclk(struct drm_device *dev)
5521{
5522 struct drm_i915_private *dev_priv = dev->dev_private;
5523 uint32_t val;
5524
5525 /*
5526 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5527 * or else the reset will hang because there is no PCH to respond.
5528 * Move the handshake programming to initialization sequence.
5529 * Previously was left up to BIOS.
5530 */
5531 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5532 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5533 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5534
5535 /* Enable PG1 for cdclk */
5536 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5537
5538 /* check if cd clock is enabled */
5539 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5540 DRM_DEBUG_KMS("Display already initialized\n");
5541 return;
5542 }
5543
5544 /*
5545 * FIXME:
5546 * - The initial CDCLK needs to be read from VBT.
5547 * Need to make this change after VBT has changes for BXT.
5548 * - check if setting the max (or any) cdclk freq is really necessary
5549 * here, it belongs to modeset time
5550 */
5551 broxton_set_cdclk(dev, 624000);
5552
5553 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005554 POSTING_READ(DBUF_CTL);
5555
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305556 udelay(10);
5557
5558 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5559 DRM_ERROR("DBuf power enable timeout!\n");
5560}
5561
5562void broxton_uninit_cdclk(struct drm_device *dev)
5563{
5564 struct drm_i915_private *dev_priv = dev->dev_private;
5565
5566 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005567 POSTING_READ(DBUF_CTL);
5568
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305569 udelay(10);
5570
5571 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5572 DRM_ERROR("DBuf power disable timeout!\n");
5573
5574 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5575 broxton_set_cdclk(dev, 19200);
5576
5577 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5578}
5579
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005580static const struct skl_cdclk_entry {
5581 unsigned int freq;
5582 unsigned int vco;
5583} skl_cdclk_frequencies[] = {
5584 { .freq = 308570, .vco = 8640 },
5585 { .freq = 337500, .vco = 8100 },
5586 { .freq = 432000, .vco = 8640 },
5587 { .freq = 450000, .vco = 8100 },
5588 { .freq = 540000, .vco = 8100 },
5589 { .freq = 617140, .vco = 8640 },
5590 { .freq = 675000, .vco = 8100 },
5591};
5592
5593static unsigned int skl_cdclk_decimal(unsigned int freq)
5594{
5595 return (freq - 1000) / 500;
5596}
5597
5598static unsigned int skl_cdclk_get_vco(unsigned int freq)
5599{
5600 unsigned int i;
5601
5602 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5603 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5604
5605 if (e->freq == freq)
5606 return e->vco;
5607 }
5608
5609 return 8100;
5610}
5611
5612static void
5613skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5614{
5615 unsigned int min_freq;
5616 u32 val;
5617
5618 /* select the minimum CDCLK before enabling DPLL 0 */
5619 val = I915_READ(CDCLK_CTL);
5620 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5621 val |= CDCLK_FREQ_337_308;
5622
5623 if (required_vco == 8640)
5624 min_freq = 308570;
5625 else
5626 min_freq = 337500;
5627
5628 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5629
5630 I915_WRITE(CDCLK_CTL, val);
5631 POSTING_READ(CDCLK_CTL);
5632
5633 /*
5634 * We always enable DPLL0 with the lowest link rate possible, but still
5635 * taking into account the VCO required to operate the eDP panel at the
5636 * desired frequency. The usual DP link rates operate with a VCO of
5637 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5638 * The modeset code is responsible for the selection of the exact link
5639 * rate later on, with the constraint of choosing a frequency that
5640 * works with required_vco.
5641 */
5642 val = I915_READ(DPLL_CTRL1);
5643
5644 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5645 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5646 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5647 if (required_vco == 8640)
5648 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5649 SKL_DPLL0);
5650 else
5651 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5652 SKL_DPLL0);
5653
5654 I915_WRITE(DPLL_CTRL1, val);
5655 POSTING_READ(DPLL_CTRL1);
5656
5657 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5658
5659 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5660 DRM_ERROR("DPLL0 not locked\n");
5661}
5662
5663static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5664{
5665 int ret;
5666 u32 val;
5667
5668 /* inform PCU we want to change CDCLK */
5669 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5670 mutex_lock(&dev_priv->rps.hw_lock);
5671 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5672 mutex_unlock(&dev_priv->rps.hw_lock);
5673
5674 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5675}
5676
5677static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5678{
5679 unsigned int i;
5680
5681 for (i = 0; i < 15; i++) {
5682 if (skl_cdclk_pcu_ready(dev_priv))
5683 return true;
5684 udelay(10);
5685 }
5686
5687 return false;
5688}
5689
5690static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5691{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005692 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005693 u32 freq_select, pcu_ack;
5694
5695 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5696
5697 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5698 DRM_ERROR("failed to inform PCU about cdclk change\n");
5699 return;
5700 }
5701
5702 /* set CDCLK_CTL */
5703 switch(freq) {
5704 case 450000:
5705 case 432000:
5706 freq_select = CDCLK_FREQ_450_432;
5707 pcu_ack = 1;
5708 break;
5709 case 540000:
5710 freq_select = CDCLK_FREQ_540;
5711 pcu_ack = 2;
5712 break;
5713 case 308570:
5714 case 337500:
5715 default:
5716 freq_select = CDCLK_FREQ_337_308;
5717 pcu_ack = 0;
5718 break;
5719 case 617140:
5720 case 675000:
5721 freq_select = CDCLK_FREQ_675_617;
5722 pcu_ack = 3;
5723 break;
5724 }
5725
5726 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5727 POSTING_READ(CDCLK_CTL);
5728
5729 /* inform PCU of the change */
5730 mutex_lock(&dev_priv->rps.hw_lock);
5731 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5732 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005733
5734 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005735}
5736
5737void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5738{
5739 /* disable DBUF power */
5740 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5741 POSTING_READ(DBUF_CTL);
5742
5743 udelay(10);
5744
5745 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5746 DRM_ERROR("DBuf power disable timeout\n");
5747
Imre Deakab96c1ee2015-11-04 19:24:18 +02005748 /* disable DPLL0 */
5749 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5750 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5751 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005752}
5753
5754void skl_init_cdclk(struct drm_i915_private *dev_priv)
5755{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005756 unsigned int required_vco;
5757
Gary Wang39d9b852015-08-28 16:40:34 +08005758 /* DPLL0 not enabled (happens on early BIOS versions) */
5759 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5760 /* enable DPLL0 */
5761 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5762 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005763 }
5764
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005765 /* set CDCLK to the frequency the BIOS chose */
5766 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5767
5768 /* enable DBUF power */
5769 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5770 POSTING_READ(DBUF_CTL);
5771
5772 udelay(10);
5773
5774 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5775 DRM_ERROR("DBuf power enable timeout\n");
5776}
5777
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305778int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5779{
5780 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5781 uint32_t cdctl = I915_READ(CDCLK_CTL);
5782 int freq = dev_priv->skl_boot_cdclk;
5783
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305784 /*
5785 * check if the pre-os intialized the display
5786 * There is SWF18 scratchpad register defined which is set by the
5787 * pre-os which can be used by the OS drivers to check the status
5788 */
5789 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5790 goto sanitize;
5791
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305792 /* Is PLL enabled and locked ? */
5793 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5794 goto sanitize;
5795
5796 /* DPLL okay; verify the cdclock
5797 *
5798 * Noticed in some instances that the freq selection is correct but
5799 * decimal part is programmed wrong from BIOS where pre-os does not
5800 * enable display. Verify the same as well.
5801 */
5802 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5803 /* All well; nothing to sanitize */
5804 return false;
5805sanitize:
5806 /*
5807 * As of now initialize with max cdclk till
5808 * we get dynamic cdclk support
5809 * */
5810 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5811 skl_init_cdclk(dev_priv);
5812
5813 /* we did have to sanitize */
5814 return true;
5815}
5816
Jesse Barnes30a970c2013-11-04 13:48:12 -08005817/* Adjust CDclk dividers to allow high res or save power if possible */
5818static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5819{
5820 struct drm_i915_private *dev_priv = dev->dev_private;
5821 u32 val, cmd;
5822
Vandana Kannan164dfd22014-11-24 13:37:41 +05305823 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5824 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005825
Ville Syrjälädfcab172014-06-13 13:37:47 +03005826 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005827 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005828 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005829 cmd = 1;
5830 else
5831 cmd = 0;
5832
5833 mutex_lock(&dev_priv->rps.hw_lock);
5834 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5835 val &= ~DSPFREQGUAR_MASK;
5836 val |= (cmd << DSPFREQGUAR_SHIFT);
5837 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5838 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5839 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5840 50)) {
5841 DRM_ERROR("timed out waiting for CDclk change\n");
5842 }
5843 mutex_unlock(&dev_priv->rps.hw_lock);
5844
Ville Syrjälä54433e92015-05-26 20:42:31 +03005845 mutex_lock(&dev_priv->sb_lock);
5846
Ville Syrjälädfcab172014-06-13 13:37:47 +03005847 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005848 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005849
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005850 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005851
Jesse Barnes30a970c2013-11-04 13:48:12 -08005852 /* adjust cdclk divider */
5853 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005854 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005855 val |= divider;
5856 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005857
5858 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005859 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005860 50))
5861 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005862 }
5863
Jesse Barnes30a970c2013-11-04 13:48:12 -08005864 /* adjust self-refresh exit latency value */
5865 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5866 val &= ~0x7f;
5867
5868 /*
5869 * For high bandwidth configs, we set a higher latency in the bunit
5870 * so that the core display fetch happens in time to avoid underruns.
5871 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005872 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005873 val |= 4500 / 250; /* 4.5 usec */
5874 else
5875 val |= 3000 / 250; /* 3.0 usec */
5876 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005877
Ville Syrjäläa5805162015-05-26 20:42:30 +03005878 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005879
Ville Syrjäläb6283052015-06-03 15:45:07 +03005880 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005881}
5882
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005883static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5884{
5885 struct drm_i915_private *dev_priv = dev->dev_private;
5886 u32 val, cmd;
5887
Vandana Kannan164dfd22014-11-24 13:37:41 +05305888 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5889 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005890
5891 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005892 case 333333:
5893 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005894 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005895 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005896 break;
5897 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005898 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005899 return;
5900 }
5901
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005902 /*
5903 * Specs are full of misinformation, but testing on actual
5904 * hardware has shown that we just need to write the desired
5905 * CCK divider into the Punit register.
5906 */
5907 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5908
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005909 mutex_lock(&dev_priv->rps.hw_lock);
5910 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5911 val &= ~DSPFREQGUAR_MASK_CHV;
5912 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5913 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5914 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5915 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5916 50)) {
5917 DRM_ERROR("timed out waiting for CDclk change\n");
5918 }
5919 mutex_unlock(&dev_priv->rps.hw_lock);
5920
Ville Syrjäläb6283052015-06-03 15:45:07 +03005921 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005922}
5923
Jesse Barnes30a970c2013-11-04 13:48:12 -08005924static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5925 int max_pixclk)
5926{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005927 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005928 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005929
Jesse Barnes30a970c2013-11-04 13:48:12 -08005930 /*
5931 * Really only a few cases to deal with, as only 4 CDclks are supported:
5932 * 200MHz
5933 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005934 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005935 * 400MHz (VLV only)
5936 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5937 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005938 *
5939 * We seem to get an unstable or solid color picture at 200MHz.
5940 * Not sure what's wrong. For now use 200MHz only when all pipes
5941 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005942 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005943 if (!IS_CHERRYVIEW(dev_priv) &&
5944 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005945 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005946 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005947 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005948 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005949 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005950 else
5951 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005952}
5953
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305954static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5955 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005956{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305957 /*
5958 * FIXME:
5959 * - remove the guardband, it's not needed on BXT
5960 * - set 19.2MHz bypass frequency if there are no active pipes
5961 */
5962 if (max_pixclk > 576000*9/10)
5963 return 624000;
5964 else if (max_pixclk > 384000*9/10)
5965 return 576000;
5966 else if (max_pixclk > 288000*9/10)
5967 return 384000;
5968 else if (max_pixclk > 144000*9/10)
5969 return 288000;
5970 else
5971 return 144000;
5972}
5973
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01005974/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005975static int intel_mode_max_pixclk(struct drm_device *dev,
5976 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005977{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005978 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5979 struct drm_i915_private *dev_priv = dev->dev_private;
5980 struct drm_crtc *crtc;
5981 struct drm_crtc_state *crtc_state;
5982 unsigned max_pixclk = 0, i;
5983 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005984
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005985 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5986 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005987
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005988 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5989 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005990
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005991 if (crtc_state->enable)
5992 pixclk = crtc_state->adjusted_mode.crtc_clock;
5993
5994 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005995 }
5996
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005997 for_each_pipe(dev_priv, pipe)
5998 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5999
Jesse Barnes30a970c2013-11-04 13:48:12 -08006000 return max_pixclk;
6001}
6002
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006003static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006004{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006005 struct drm_device *dev = state->dev;
6006 struct drm_i915_private *dev_priv = dev->dev_private;
6007 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006008 struct intel_atomic_state *intel_state =
6009 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006010
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006011 if (max_pixclk < 0)
6012 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006013
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006014 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006015 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306016
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006017 if (!intel_state->active_crtcs)
6018 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6019
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006020 return 0;
6021}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006022
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006023static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6024{
6025 struct drm_device *dev = state->dev;
6026 struct drm_i915_private *dev_priv = dev->dev_private;
6027 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006028 struct intel_atomic_state *intel_state =
6029 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006030
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006031 if (max_pixclk < 0)
6032 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006033
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006034 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006035 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006036
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006037 if (!intel_state->active_crtcs)
6038 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6039
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006040 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006041}
6042
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006043static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6044{
6045 unsigned int credits, default_credits;
6046
6047 if (IS_CHERRYVIEW(dev_priv))
6048 default_credits = PFI_CREDIT(12);
6049 else
6050 default_credits = PFI_CREDIT(8);
6051
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006052 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006053 /* CHV suggested value is 31 or 63 */
6054 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006055 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006056 else
6057 credits = PFI_CREDIT(15);
6058 } else {
6059 credits = default_credits;
6060 }
6061
6062 /*
6063 * WA - write default credits before re-programming
6064 * FIXME: should we also set the resend bit here?
6065 */
6066 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6067 default_credits);
6068
6069 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6070 credits | PFI_CREDIT_RESEND);
6071
6072 /*
6073 * FIXME is this guaranteed to clear
6074 * immediately or should we poll for it?
6075 */
6076 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6077}
6078
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006079static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006080{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006081 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006082 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006083 struct intel_atomic_state *old_intel_state =
6084 to_intel_atomic_state(old_state);
6085 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006086
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006087 /*
6088 * FIXME: We can end up here with all power domains off, yet
6089 * with a CDCLK frequency other than the minimum. To account
6090 * for this take the PIPE-A power domain, which covers the HW
6091 * blocks needed for the following programming. This can be
6092 * removed once it's guaranteed that we get here either with
6093 * the minimum CDCLK set, or the required power domains
6094 * enabled.
6095 */
6096 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006097
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006098 if (IS_CHERRYVIEW(dev))
6099 cherryview_set_cdclk(dev, req_cdclk);
6100 else
6101 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006102
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006103 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006104
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006105 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006106}
6107
Jesse Barnes89b667f2013-04-18 14:51:36 -07006108static void valleyview_crtc_enable(struct drm_crtc *crtc)
6109{
6110 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006111 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6113 struct intel_encoder *encoder;
6114 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006115
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006116 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006117 return;
6118
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006119 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306120 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006121
6122 intel_set_pipe_timings(intel_crtc);
6123
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006124 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6125 struct drm_i915_private *dev_priv = dev->dev_private;
6126
6127 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6128 I915_WRITE(CHV_CANVAS(pipe), 0);
6129 }
6130
Daniel Vetter5b18e572014-04-24 23:55:06 +02006131 i9xx_set_pipeconf(intel_crtc);
6132
Jesse Barnes89b667f2013-04-18 14:51:36 -07006133 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006134
Daniel Vettera72e4c92014-09-30 10:56:47 +02006135 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006136
Jesse Barnes89b667f2013-04-18 14:51:36 -07006137 for_each_encoder_on_crtc(dev, crtc, encoder)
6138 if (encoder->pre_pll_enable)
6139 encoder->pre_pll_enable(encoder);
6140
Jani Nikulaa65347b2015-11-27 12:21:46 +02006141 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006142 if (IS_CHERRYVIEW(dev)) {
6143 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006144 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006145 } else {
6146 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006147 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006148 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006149 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006150
6151 for_each_encoder_on_crtc(dev, crtc, encoder)
6152 if (encoder->pre_enable)
6153 encoder->pre_enable(encoder);
6154
Jesse Barnes2dd24552013-04-25 12:55:01 -07006155 i9xx_pfit_enable(intel_crtc);
6156
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006157 intel_crtc_load_lut(crtc);
6158
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006159 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006160 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006161
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006162 assert_vblank_disabled(crtc);
6163 drm_crtc_vblank_on(crtc);
6164
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006165 for_each_encoder_on_crtc(dev, crtc, encoder)
6166 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006167}
6168
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006169static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6170{
6171 struct drm_device *dev = crtc->base.dev;
6172 struct drm_i915_private *dev_priv = dev->dev_private;
6173
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006174 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6175 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006176}
6177
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006178static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006179{
6180 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006181 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006183 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006184 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006185
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006186 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006187 return;
6188
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006189 i9xx_set_pll_dividers(intel_crtc);
6190
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006191 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306192 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006193
6194 intel_set_pipe_timings(intel_crtc);
6195
Daniel Vetter5b18e572014-04-24 23:55:06 +02006196 i9xx_set_pipeconf(intel_crtc);
6197
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006198 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006199
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006200 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006201 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006202
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006203 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006204 if (encoder->pre_enable)
6205 encoder->pre_enable(encoder);
6206
Daniel Vetterf6736a12013-06-05 13:34:30 +02006207 i9xx_enable_pll(intel_crtc);
6208
Jesse Barnes2dd24552013-04-25 12:55:01 -07006209 i9xx_pfit_enable(intel_crtc);
6210
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006211 intel_crtc_load_lut(crtc);
6212
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006213 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006214 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006215
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006216 assert_vblank_disabled(crtc);
6217 drm_crtc_vblank_on(crtc);
6218
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006219 for_each_encoder_on_crtc(dev, crtc, encoder)
6220 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006221}
6222
Daniel Vetter87476d62013-04-11 16:29:06 +02006223static void i9xx_pfit_disable(struct intel_crtc *crtc)
6224{
6225 struct drm_device *dev = crtc->base.dev;
6226 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006227
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006228 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006229 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006230
6231 assert_pipe_disabled(dev_priv, crtc->pipe);
6232
Daniel Vetter328d8e82013-05-08 10:36:31 +02006233 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6234 I915_READ(PFIT_CONTROL));
6235 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006236}
6237
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006238static void i9xx_crtc_disable(struct drm_crtc *crtc)
6239{
6240 struct drm_device *dev = crtc->dev;
6241 struct drm_i915_private *dev_priv = dev->dev_private;
6242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006243 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006244 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006245
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006246 /*
6247 * On gen2 planes are double buffered but the pipe isn't, so we must
6248 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006249 * We also need to wait on all gmch platforms because of the
6250 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006251 */
Imre Deak564ed192014-06-13 14:54:21 +03006252 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006253
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006254 for_each_encoder_on_crtc(dev, crtc, encoder)
6255 encoder->disable(encoder);
6256
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006257 drm_crtc_vblank_off(crtc);
6258 assert_vblank_disabled(crtc);
6259
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006260 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006261
Daniel Vetter87476d62013-04-11 16:29:06 +02006262 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006263
Jesse Barnes89b667f2013-04-18 14:51:36 -07006264 for_each_encoder_on_crtc(dev, crtc, encoder)
6265 if (encoder->post_disable)
6266 encoder->post_disable(encoder);
6267
Jani Nikulaa65347b2015-11-27 12:21:46 +02006268 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006269 if (IS_CHERRYVIEW(dev))
6270 chv_disable_pll(dev_priv, pipe);
6271 else if (IS_VALLEYVIEW(dev))
6272 vlv_disable_pll(dev_priv, pipe);
6273 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006274 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006275 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006276
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006277 for_each_encoder_on_crtc(dev, crtc, encoder)
6278 if (encoder->post_pll_disable)
6279 encoder->post_pll_disable(encoder);
6280
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006281 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006282 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006283}
6284
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006285static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006286{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006287 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006289 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006290 enum intel_display_power_domain domain;
6291 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006292
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006293 if (!intel_crtc->active)
6294 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006295
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006296 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006297 WARN_ON(intel_crtc->unpin_work);
6298
Ville Syrjälä2622a082016-03-09 19:07:26 +02006299 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006300
6301 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6302 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006303 }
6304
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006305 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006306
6307 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6308 crtc->base.id);
6309
6310 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6311 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006312 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006313 crtc->enabled = false;
6314 crtc->state->connector_mask = 0;
6315 crtc->state->encoder_mask = 0;
6316
6317 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6318 encoder->base.crtc = NULL;
6319
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006320 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006321 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006322 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006323
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006324 domains = intel_crtc->enabled_power_domains;
6325 for_each_power_domain(domain, domains)
6326 intel_display_power_put(dev_priv, domain);
6327 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006328
6329 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6330 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006331}
6332
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006333/*
6334 * turn all crtc's off, but do not adjust state
6335 * This has to be paired with a call to intel_modeset_setup_hw_state.
6336 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006337int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006338{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006339 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006340 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006341 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006342
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006343 state = drm_atomic_helper_suspend(dev);
6344 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006345 if (ret)
6346 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006347 else
6348 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006349 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006350}
6351
Chris Wilsonea5b2132010-08-04 13:50:23 +01006352void intel_encoder_destroy(struct drm_encoder *encoder)
6353{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006354 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006355
Chris Wilsonea5b2132010-08-04 13:50:23 +01006356 drm_encoder_cleanup(encoder);
6357 kfree(intel_encoder);
6358}
6359
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006360/* Cross check the actual hw state with our own modeset state tracking (and it's
6361 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006362static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006363{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006364 struct drm_crtc *crtc = connector->base.state->crtc;
6365
6366 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6367 connector->base.base.id,
6368 connector->base.name);
6369
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006370 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006371 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006372 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006373
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006374 I915_STATE_WARN(!crtc,
6375 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006376
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006377 if (!crtc)
6378 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006379
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006380 I915_STATE_WARN(!crtc->state->active,
6381 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006382
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006383 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006384 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006385
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006386 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006387 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006388
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006389 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006390 "attached encoder crtc differs from connector crtc\n");
6391 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006392 I915_STATE_WARN(crtc && crtc->state->active,
6393 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006394 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6395 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006396 }
6397}
6398
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006399int intel_connector_init(struct intel_connector *connector)
6400{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006401 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006402
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006403 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006404 return -ENOMEM;
6405
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006406 return 0;
6407}
6408
6409struct intel_connector *intel_connector_alloc(void)
6410{
6411 struct intel_connector *connector;
6412
6413 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6414 if (!connector)
6415 return NULL;
6416
6417 if (intel_connector_init(connector) < 0) {
6418 kfree(connector);
6419 return NULL;
6420 }
6421
6422 return connector;
6423}
6424
Daniel Vetterf0947c32012-07-02 13:10:34 +02006425/* Simple connector->get_hw_state implementation for encoders that support only
6426 * one connector and no cloning and hence the encoder state determines the state
6427 * of the connector. */
6428bool intel_connector_get_hw_state(struct intel_connector *connector)
6429{
Daniel Vetter24929352012-07-02 20:28:59 +02006430 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006431 struct intel_encoder *encoder = connector->encoder;
6432
6433 return encoder->get_hw_state(encoder, &pipe);
6434}
6435
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006436static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006437{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006438 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6439 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006440
6441 return 0;
6442}
6443
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006444static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006445 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006446{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006447 struct drm_atomic_state *state = pipe_config->base.state;
6448 struct intel_crtc *other_crtc;
6449 struct intel_crtc_state *other_crtc_state;
6450
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006451 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6452 pipe_name(pipe), pipe_config->fdi_lanes);
6453 if (pipe_config->fdi_lanes > 4) {
6454 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6455 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006456 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006457 }
6458
Paulo Zanonibafb6552013-11-02 21:07:44 -07006459 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006460 if (pipe_config->fdi_lanes > 2) {
6461 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6462 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006463 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006464 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006465 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006466 }
6467 }
6468
6469 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006470 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006471
6472 /* Ivybridge 3 pipe is really complicated */
6473 switch (pipe) {
6474 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006475 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006476 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006477 if (pipe_config->fdi_lanes <= 2)
6478 return 0;
6479
6480 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6481 other_crtc_state =
6482 intel_atomic_get_crtc_state(state, other_crtc);
6483 if (IS_ERR(other_crtc_state))
6484 return PTR_ERR(other_crtc_state);
6485
6486 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006487 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6488 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006489 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006490 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006491 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006492 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006493 if (pipe_config->fdi_lanes > 2) {
6494 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6495 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006496 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006497 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006498
6499 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6500 other_crtc_state =
6501 intel_atomic_get_crtc_state(state, other_crtc);
6502 if (IS_ERR(other_crtc_state))
6503 return PTR_ERR(other_crtc_state);
6504
6505 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006506 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006507 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006508 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006509 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006510 default:
6511 BUG();
6512 }
6513}
6514
Daniel Vettere29c22c2013-02-21 00:00:16 +01006515#define RETRY 1
6516static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006517 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006518{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006519 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006520 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006521 int lane, link_bw, fdi_dotclock, ret;
6522 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006523
Daniel Vettere29c22c2013-02-21 00:00:16 +01006524retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006525 /* FDI is a binary signal running at ~2.7GHz, encoding
6526 * each output octet as 10 bits. The actual frequency
6527 * is stored as a divider into a 100MHz clock, and the
6528 * mode pixel clock is stored in units of 1KHz.
6529 * Hence the bw of each lane in terms of the mode signal
6530 * is:
6531 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006532 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006533
Damien Lespiau241bfc32013-09-25 16:45:37 +01006534 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006535
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006536 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006537 pipe_config->pipe_bpp);
6538
6539 pipe_config->fdi_lanes = lane;
6540
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006541 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006542 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006543
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006544 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006545 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006546 pipe_config->pipe_bpp -= 2*3;
6547 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6548 pipe_config->pipe_bpp);
6549 needs_recompute = true;
6550 pipe_config->bw_constrained = true;
6551
6552 goto retry;
6553 }
6554
6555 if (needs_recompute)
6556 return RETRY;
6557
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006558 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006559}
6560
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006561static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6562 struct intel_crtc_state *pipe_config)
6563{
6564 if (pipe_config->pipe_bpp > 24)
6565 return false;
6566
6567 /* HSW can handle pixel rate up to cdclk? */
6568 if (IS_HASWELL(dev_priv->dev))
6569 return true;
6570
6571 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006572 * We compare against max which means we must take
6573 * the increased cdclk requirement into account when
6574 * calculating the new cdclk.
6575 *
6576 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006577 */
6578 return ilk_pipe_pixel_rate(pipe_config) <=
6579 dev_priv->max_cdclk_freq * 95 / 100;
6580}
6581
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006582static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006583 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006584{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006585 struct drm_device *dev = crtc->base.dev;
6586 struct drm_i915_private *dev_priv = dev->dev_private;
6587
Jani Nikulad330a952014-01-21 11:24:25 +02006588 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006589 hsw_crtc_supports_ips(crtc) &&
6590 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006591}
6592
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006593static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6594{
6595 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6596
6597 /* GDG double wide on either pipe, otherwise pipe A only */
6598 return INTEL_INFO(dev_priv)->gen < 4 &&
6599 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6600}
6601
Daniel Vettera43f6e02013-06-07 23:10:32 +02006602static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006603 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006604{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006605 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006606 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006607 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006608
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006609 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006610 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006611 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006612
6613 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006614 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006615 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006616 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006617 if (intel_crtc_supports_double_wide(crtc) &&
6618 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006619 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006620 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006621 }
6622
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006623 if (adjusted_mode->crtc_clock > clock_limit) {
6624 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6625 adjusted_mode->crtc_clock, clock_limit,
6626 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006627 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006628 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006629 }
Chris Wilson89749352010-09-12 18:25:19 +01006630
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006631 /*
6632 * Pipe horizontal size must be even in:
6633 * - DVO ganged mode
6634 * - LVDS dual channel mode
6635 * - Double wide pipe
6636 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006637 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006638 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6639 pipe_config->pipe_src_w &= ~1;
6640
Damien Lespiau8693a822013-05-03 18:48:11 +01006641 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6642 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006643 */
6644 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006645 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006646 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006647
Damien Lespiauf5adf942013-06-24 18:29:34 +01006648 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006649 hsw_compute_ips_config(crtc, pipe_config);
6650
Daniel Vetter877d48d2013-04-19 11:24:43 +02006651 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006652 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006653
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006654 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006655}
6656
Ville Syrjälä1652d192015-03-31 14:12:01 +03006657static int skylake_get_display_clock_speed(struct drm_device *dev)
6658{
6659 struct drm_i915_private *dev_priv = to_i915(dev);
6660 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6661 uint32_t cdctl = I915_READ(CDCLK_CTL);
6662 uint32_t linkrate;
6663
Damien Lespiau414355a2015-06-04 18:21:31 +01006664 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006665 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006666
6667 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6668 return 540000;
6669
6670 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006671 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006672
Damien Lespiau71cd8422015-04-30 16:39:17 +01006673 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6674 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006675 /* vco 8640 */
6676 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6677 case CDCLK_FREQ_450_432:
6678 return 432000;
6679 case CDCLK_FREQ_337_308:
6680 return 308570;
6681 case CDCLK_FREQ_675_617:
6682 return 617140;
6683 default:
6684 WARN(1, "Unknown cd freq selection\n");
6685 }
6686 } else {
6687 /* vco 8100 */
6688 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6689 case CDCLK_FREQ_450_432:
6690 return 450000;
6691 case CDCLK_FREQ_337_308:
6692 return 337500;
6693 case CDCLK_FREQ_675_617:
6694 return 675000;
6695 default:
6696 WARN(1, "Unknown cd freq selection\n");
6697 }
6698 }
6699
6700 /* error case, do as if DPLL0 isn't enabled */
6701 return 24000;
6702}
6703
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006704static int broxton_get_display_clock_speed(struct drm_device *dev)
6705{
6706 struct drm_i915_private *dev_priv = to_i915(dev);
6707 uint32_t cdctl = I915_READ(CDCLK_CTL);
6708 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6709 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6710 int cdclk;
6711
6712 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6713 return 19200;
6714
6715 cdclk = 19200 * pll_ratio / 2;
6716
6717 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6718 case BXT_CDCLK_CD2X_DIV_SEL_1:
6719 return cdclk; /* 576MHz or 624MHz */
6720 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6721 return cdclk * 2 / 3; /* 384MHz */
6722 case BXT_CDCLK_CD2X_DIV_SEL_2:
6723 return cdclk / 2; /* 288MHz */
6724 case BXT_CDCLK_CD2X_DIV_SEL_4:
6725 return cdclk / 4; /* 144MHz */
6726 }
6727
6728 /* error case, do as if DE PLL isn't enabled */
6729 return 19200;
6730}
6731
Ville Syrjälä1652d192015-03-31 14:12:01 +03006732static int broadwell_get_display_clock_speed(struct drm_device *dev)
6733{
6734 struct drm_i915_private *dev_priv = dev->dev_private;
6735 uint32_t lcpll = I915_READ(LCPLL_CTL);
6736 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6737
6738 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6739 return 800000;
6740 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6741 return 450000;
6742 else if (freq == LCPLL_CLK_FREQ_450)
6743 return 450000;
6744 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6745 return 540000;
6746 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6747 return 337500;
6748 else
6749 return 675000;
6750}
6751
6752static int haswell_get_display_clock_speed(struct drm_device *dev)
6753{
6754 struct drm_i915_private *dev_priv = dev->dev_private;
6755 uint32_t lcpll = I915_READ(LCPLL_CTL);
6756 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6757
6758 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6759 return 800000;
6760 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6761 return 450000;
6762 else if (freq == LCPLL_CLK_FREQ_450)
6763 return 450000;
6764 else if (IS_HSW_ULT(dev))
6765 return 337500;
6766 else
6767 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006768}
6769
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006770static int valleyview_get_display_clock_speed(struct drm_device *dev)
6771{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006772 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6773 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006774}
6775
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006776static int ilk_get_display_clock_speed(struct drm_device *dev)
6777{
6778 return 450000;
6779}
6780
Jesse Barnese70236a2009-09-21 10:42:27 -07006781static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006782{
Jesse Barnese70236a2009-09-21 10:42:27 -07006783 return 400000;
6784}
Jesse Barnes79e53942008-11-07 14:24:08 -08006785
Jesse Barnese70236a2009-09-21 10:42:27 -07006786static int i915_get_display_clock_speed(struct drm_device *dev)
6787{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006788 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006789}
Jesse Barnes79e53942008-11-07 14:24:08 -08006790
Jesse Barnese70236a2009-09-21 10:42:27 -07006791static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6792{
6793 return 200000;
6794}
Jesse Barnes79e53942008-11-07 14:24:08 -08006795
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006796static int pnv_get_display_clock_speed(struct drm_device *dev)
6797{
6798 u16 gcfgc = 0;
6799
6800 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6801
6802 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6803 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006804 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006805 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006806 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006807 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006808 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006809 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6810 return 200000;
6811 default:
6812 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6813 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006814 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006815 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006816 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006817 }
6818}
6819
Jesse Barnese70236a2009-09-21 10:42:27 -07006820static int i915gm_get_display_clock_speed(struct drm_device *dev)
6821{
6822 u16 gcfgc = 0;
6823
6824 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6825
6826 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006827 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006828 else {
6829 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6830 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006831 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006832 default:
6833 case GC_DISPLAY_CLOCK_190_200_MHZ:
6834 return 190000;
6835 }
6836 }
6837}
Jesse Barnes79e53942008-11-07 14:24:08 -08006838
Jesse Barnese70236a2009-09-21 10:42:27 -07006839static int i865_get_display_clock_speed(struct drm_device *dev)
6840{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006841 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006842}
6843
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006844static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006845{
6846 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006847
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006848 /*
6849 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6850 * encoding is different :(
6851 * FIXME is this the right way to detect 852GM/852GMV?
6852 */
6853 if (dev->pdev->revision == 0x1)
6854 return 133333;
6855
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006856 pci_bus_read_config_word(dev->pdev->bus,
6857 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6858
Jesse Barnese70236a2009-09-21 10:42:27 -07006859 /* Assume that the hardware is in the high speed state. This
6860 * should be the default.
6861 */
6862 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6863 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006864 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006865 case GC_CLOCK_100_200:
6866 return 200000;
6867 case GC_CLOCK_166_250:
6868 return 250000;
6869 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006870 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006871 case GC_CLOCK_133_266:
6872 case GC_CLOCK_133_266_2:
6873 case GC_CLOCK_166_266:
6874 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006875 }
6876
6877 /* Shouldn't happen */
6878 return 0;
6879}
6880
6881static int i830_get_display_clock_speed(struct drm_device *dev)
6882{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006883 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006884}
6885
Ville Syrjälä34edce22015-05-22 11:22:33 +03006886static unsigned int intel_hpll_vco(struct drm_device *dev)
6887{
6888 struct drm_i915_private *dev_priv = dev->dev_private;
6889 static const unsigned int blb_vco[8] = {
6890 [0] = 3200000,
6891 [1] = 4000000,
6892 [2] = 5333333,
6893 [3] = 4800000,
6894 [4] = 6400000,
6895 };
6896 static const unsigned int pnv_vco[8] = {
6897 [0] = 3200000,
6898 [1] = 4000000,
6899 [2] = 5333333,
6900 [3] = 4800000,
6901 [4] = 2666667,
6902 };
6903 static const unsigned int cl_vco[8] = {
6904 [0] = 3200000,
6905 [1] = 4000000,
6906 [2] = 5333333,
6907 [3] = 6400000,
6908 [4] = 3333333,
6909 [5] = 3566667,
6910 [6] = 4266667,
6911 };
6912 static const unsigned int elk_vco[8] = {
6913 [0] = 3200000,
6914 [1] = 4000000,
6915 [2] = 5333333,
6916 [3] = 4800000,
6917 };
6918 static const unsigned int ctg_vco[8] = {
6919 [0] = 3200000,
6920 [1] = 4000000,
6921 [2] = 5333333,
6922 [3] = 6400000,
6923 [4] = 2666667,
6924 [5] = 4266667,
6925 };
6926 const unsigned int *vco_table;
6927 unsigned int vco;
6928 uint8_t tmp = 0;
6929
6930 /* FIXME other chipsets? */
6931 if (IS_GM45(dev))
6932 vco_table = ctg_vco;
6933 else if (IS_G4X(dev))
6934 vco_table = elk_vco;
6935 else if (IS_CRESTLINE(dev))
6936 vco_table = cl_vco;
6937 else if (IS_PINEVIEW(dev))
6938 vco_table = pnv_vco;
6939 else if (IS_G33(dev))
6940 vco_table = blb_vco;
6941 else
6942 return 0;
6943
6944 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6945
6946 vco = vco_table[tmp & 0x7];
6947 if (vco == 0)
6948 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6949 else
6950 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6951
6952 return vco;
6953}
6954
6955static int gm45_get_display_clock_speed(struct drm_device *dev)
6956{
6957 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6958 uint16_t tmp = 0;
6959
6960 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6961
6962 cdclk_sel = (tmp >> 12) & 0x1;
6963
6964 switch (vco) {
6965 case 2666667:
6966 case 4000000:
6967 case 5333333:
6968 return cdclk_sel ? 333333 : 222222;
6969 case 3200000:
6970 return cdclk_sel ? 320000 : 228571;
6971 default:
6972 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6973 return 222222;
6974 }
6975}
6976
6977static int i965gm_get_display_clock_speed(struct drm_device *dev)
6978{
6979 static const uint8_t div_3200[] = { 16, 10, 8 };
6980 static const uint8_t div_4000[] = { 20, 12, 10 };
6981 static const uint8_t div_5333[] = { 24, 16, 14 };
6982 const uint8_t *div_table;
6983 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6984 uint16_t tmp = 0;
6985
6986 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6987
6988 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6989
6990 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6991 goto fail;
6992
6993 switch (vco) {
6994 case 3200000:
6995 div_table = div_3200;
6996 break;
6997 case 4000000:
6998 div_table = div_4000;
6999 break;
7000 case 5333333:
7001 div_table = div_5333;
7002 break;
7003 default:
7004 goto fail;
7005 }
7006
7007 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7008
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007009fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007010 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7011 return 200000;
7012}
7013
7014static int g33_get_display_clock_speed(struct drm_device *dev)
7015{
7016 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7017 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7018 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7019 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7020 const uint8_t *div_table;
7021 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7022 uint16_t tmp = 0;
7023
7024 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7025
7026 cdclk_sel = (tmp >> 4) & 0x7;
7027
7028 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7029 goto fail;
7030
7031 switch (vco) {
7032 case 3200000:
7033 div_table = div_3200;
7034 break;
7035 case 4000000:
7036 div_table = div_4000;
7037 break;
7038 case 4800000:
7039 div_table = div_4800;
7040 break;
7041 case 5333333:
7042 div_table = div_5333;
7043 break;
7044 default:
7045 goto fail;
7046 }
7047
7048 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7049
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007050fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007051 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7052 return 190476;
7053}
7054
Zhenyu Wang2c072452009-06-05 15:38:42 +08007055static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007056intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007057{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007058 while (*num > DATA_LINK_M_N_MASK ||
7059 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007060 *num >>= 1;
7061 *den >>= 1;
7062 }
7063}
7064
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007065static void compute_m_n(unsigned int m, unsigned int n,
7066 uint32_t *ret_m, uint32_t *ret_n)
7067{
7068 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7069 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7070 intel_reduce_m_n_ratio(ret_m, ret_n);
7071}
7072
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007073void
7074intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7075 int pixel_clock, int link_clock,
7076 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007077{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007078 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007079
7080 compute_m_n(bits_per_pixel * pixel_clock,
7081 link_clock * nlanes * 8,
7082 &m_n->gmch_m, &m_n->gmch_n);
7083
7084 compute_m_n(pixel_clock, link_clock,
7085 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007086}
7087
Chris Wilsona7615032011-01-12 17:04:08 +00007088static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7089{
Jani Nikulad330a952014-01-21 11:24:25 +02007090 if (i915.panel_use_ssc >= 0)
7091 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007092 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007093 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007094}
7095
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007096static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7097 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007098{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007099 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007100 struct drm_i915_private *dev_priv = dev->dev_private;
7101 int refclk;
7102
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007103 WARN_ON(!crtc_state->base.state);
7104
Wayne Boyer666a4532015-12-09 12:29:35 -08007105 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007106 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007107 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007108 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007109 refclk = dev_priv->vbt.lvds_ssc_freq;
7110 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007111 } else if (!IS_GEN2(dev)) {
7112 refclk = 96000;
7113 } else {
7114 refclk = 48000;
7115 }
7116
7117 return refclk;
7118}
7119
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007120static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007121{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007122 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007123}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007124
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007125static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7126{
7127 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007128}
7129
Daniel Vetterf47709a2013-03-28 10:42:02 +01007130static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007131 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007132 intel_clock_t *reduced_clock)
7133{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007134 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007135 u32 fp, fp2 = 0;
7136
7137 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007138 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007139 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007140 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007141 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007142 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007143 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007144 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007145 }
7146
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007147 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007148
Daniel Vetterf47709a2013-03-28 10:42:02 +01007149 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007150 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007151 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007152 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007153 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007154 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007155 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007156 }
7157}
7158
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007159static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7160 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007161{
7162 u32 reg_val;
7163
7164 /*
7165 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7166 * and set it to a reasonable value instead.
7167 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007168 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007169 reg_val &= 0xffffff00;
7170 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007171 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007172
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007173 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007174 reg_val &= 0x8cffffff;
7175 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007176 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007177
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007178 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007179 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007180 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007181
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007182 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007183 reg_val &= 0x00ffffff;
7184 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007185 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007186}
7187
Daniel Vetterb5518422013-05-03 11:49:48 +02007188static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7189 struct intel_link_m_n *m_n)
7190{
7191 struct drm_device *dev = crtc->base.dev;
7192 struct drm_i915_private *dev_priv = dev->dev_private;
7193 int pipe = crtc->pipe;
7194
Daniel Vettere3b95f12013-05-03 11:49:49 +02007195 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7196 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7197 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7198 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007199}
7200
7201static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007202 struct intel_link_m_n *m_n,
7203 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007204{
7205 struct drm_device *dev = crtc->base.dev;
7206 struct drm_i915_private *dev_priv = dev->dev_private;
7207 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007208 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007209
7210 if (INTEL_INFO(dev)->gen >= 5) {
7211 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7212 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7213 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7214 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007215 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7216 * for gen < 8) and if DRRS is supported (to make sure the
7217 * registers are not unnecessarily accessed).
7218 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307219 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007220 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007221 I915_WRITE(PIPE_DATA_M2(transcoder),
7222 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7223 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7224 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7225 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7226 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007227 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007228 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7229 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7230 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7231 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007232 }
7233}
7234
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307235void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007236{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307237 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7238
7239 if (m_n == M1_N1) {
7240 dp_m_n = &crtc->config->dp_m_n;
7241 dp_m2_n2 = &crtc->config->dp_m2_n2;
7242 } else if (m_n == M2_N2) {
7243
7244 /*
7245 * M2_N2 registers are not supported. Hence m2_n2 divider value
7246 * needs to be programmed into M1_N1.
7247 */
7248 dp_m_n = &crtc->config->dp_m2_n2;
7249 } else {
7250 DRM_ERROR("Unsupported divider value\n");
7251 return;
7252 }
7253
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007254 if (crtc->config->has_pch_encoder)
7255 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007256 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307257 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007258}
7259
Daniel Vetter251ac862015-06-18 10:30:24 +02007260static void vlv_compute_dpll(struct intel_crtc *crtc,
7261 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007262{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007263 u32 dpll, dpll_md;
7264
7265 /*
7266 * Enable DPIO clock input. We should never disable the reference
7267 * clock for pipe B, since VGA hotplug / manual detection depends
7268 * on it.
7269 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007270 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7271 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007272 /* We should never disable this, set it here for state tracking */
7273 if (crtc->pipe == PIPE_B)
7274 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7275 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007276 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007277
Ville Syrjäläd288f652014-10-28 13:20:22 +02007278 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007279 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007280 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007281}
7282
Ville Syrjäläd288f652014-10-28 13:20:22 +02007283static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007284 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007285{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007286 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007287 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007288 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007289 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007290 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007291 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007292
Ville Syrjäläa5805162015-05-26 20:42:30 +03007293 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007294
Ville Syrjäläd288f652014-10-28 13:20:22 +02007295 bestn = pipe_config->dpll.n;
7296 bestm1 = pipe_config->dpll.m1;
7297 bestm2 = pipe_config->dpll.m2;
7298 bestp1 = pipe_config->dpll.p1;
7299 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007300
Jesse Barnes89b667f2013-04-18 14:51:36 -07007301 /* See eDP HDMI DPIO driver vbios notes doc */
7302
7303 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007304 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007305 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007306
7307 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007309
7310 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007311 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007312 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007314
7315 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007316 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007317
7318 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007319 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7320 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7321 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007322 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007323
7324 /*
7325 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7326 * but we don't support that).
7327 * Note: don't use the DAC post divider as it seems unstable.
7328 */
7329 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007330 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007331
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007332 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007333 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007334
Jesse Barnes89b667f2013-04-18 14:51:36 -07007335 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007336 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007337 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7338 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007339 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007340 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007341 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007342 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007343 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007344
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007345 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007346 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007347 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007348 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007349 0x0df40000);
7350 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007351 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007352 0x0df70000);
7353 } else { /* HDMI or VGA */
7354 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007355 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007356 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007357 0x0df70000);
7358 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007359 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007360 0x0df40000);
7361 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007362
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007363 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007364 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007365 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7366 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007367 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007368 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007369
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007370 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007371 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007372}
7373
Daniel Vetter251ac862015-06-18 10:30:24 +02007374static void chv_compute_dpll(struct intel_crtc *crtc,
7375 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007376{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007377 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7378 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007379 DPLL_VCO_ENABLE;
7380 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007381 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007382
Ville Syrjäläd288f652014-10-28 13:20:22 +02007383 pipe_config->dpll_hw_state.dpll_md =
7384 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007385}
7386
Ville Syrjäläd288f652014-10-28 13:20:22 +02007387static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007388 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007389{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007390 struct drm_device *dev = crtc->base.dev;
7391 struct drm_i915_private *dev_priv = dev->dev_private;
7392 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007393 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007394 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307395 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007396 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307397 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307398 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007399
Ville Syrjäläd288f652014-10-28 13:20:22 +02007400 bestn = pipe_config->dpll.n;
7401 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7402 bestm1 = pipe_config->dpll.m1;
7403 bestm2 = pipe_config->dpll.m2 >> 22;
7404 bestp1 = pipe_config->dpll.p1;
7405 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307406 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307407 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307408 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007409
7410 /*
7411 * Enable Refclk and SSC
7412 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007413 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007414 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007415
Ville Syrjäläa5805162015-05-26 20:42:30 +03007416 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007417
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007418 /* p1 and p2 divider */
7419 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7420 5 << DPIO_CHV_S1_DIV_SHIFT |
7421 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7422 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7423 1 << DPIO_CHV_K_DIV_SHIFT);
7424
7425 /* Feedback post-divider - m2 */
7426 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7427
7428 /* Feedback refclk divider - n and m1 */
7429 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7430 DPIO_CHV_M1_DIV_BY_2 |
7431 1 << DPIO_CHV_N_DIV_SHIFT);
7432
7433 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007434 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007435
7436 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307437 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7438 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7439 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7440 if (bestm2_frac)
7441 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7442 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007443
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307444 /* Program digital lock detect threshold */
7445 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7446 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7447 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7448 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7449 if (!bestm2_frac)
7450 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7451 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7452
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007453 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307454 if (vco == 5400000) {
7455 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7456 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7457 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7458 tribuf_calcntr = 0x9;
7459 } else if (vco <= 6200000) {
7460 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7461 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7462 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7463 tribuf_calcntr = 0x9;
7464 } else if (vco <= 6480000) {
7465 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7466 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7467 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7468 tribuf_calcntr = 0x8;
7469 } else {
7470 /* Not supported. Apply the same limits as in the max case */
7471 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7472 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7473 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7474 tribuf_calcntr = 0;
7475 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007476 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7477
Ville Syrjälä968040b2015-03-11 22:52:08 +02007478 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307479 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7480 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7481 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7482
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007483 /* AFC Recal */
7484 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7485 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7486 DPIO_AFC_RECAL);
7487
Ville Syrjäläa5805162015-05-26 20:42:30 +03007488 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007489}
7490
Ville Syrjäläd288f652014-10-28 13:20:22 +02007491/**
7492 * vlv_force_pll_on - forcibly enable just the PLL
7493 * @dev_priv: i915 private structure
7494 * @pipe: pipe PLL to enable
7495 * @dpll: PLL configuration
7496 *
7497 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7498 * in cases where we need the PLL enabled even when @pipe is not going to
7499 * be enabled.
7500 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007501int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7502 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007503{
7504 struct intel_crtc *crtc =
7505 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007506 struct intel_crtc_state *pipe_config;
7507
7508 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7509 if (!pipe_config)
7510 return -ENOMEM;
7511
7512 pipe_config->base.crtc = &crtc->base;
7513 pipe_config->pixel_multiplier = 1;
7514 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007515
7516 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007517 chv_compute_dpll(crtc, pipe_config);
7518 chv_prepare_pll(crtc, pipe_config);
7519 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007520 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007521 vlv_compute_dpll(crtc, pipe_config);
7522 vlv_prepare_pll(crtc, pipe_config);
7523 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007524 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007525
7526 kfree(pipe_config);
7527
7528 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007529}
7530
7531/**
7532 * vlv_force_pll_off - forcibly disable just the PLL
7533 * @dev_priv: i915 private structure
7534 * @pipe: pipe PLL to disable
7535 *
7536 * Disable the PLL for @pipe. To be used in cases where we need
7537 * the PLL enabled even when @pipe is not going to be enabled.
7538 */
7539void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7540{
7541 if (IS_CHERRYVIEW(dev))
7542 chv_disable_pll(to_i915(dev), pipe);
7543 else
7544 vlv_disable_pll(to_i915(dev), pipe);
7545}
7546
Daniel Vetter251ac862015-06-18 10:30:24 +02007547static void i9xx_compute_dpll(struct intel_crtc *crtc,
7548 struct intel_crtc_state *crtc_state,
7549 intel_clock_t *reduced_clock,
7550 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007551{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007552 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007553 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007554 u32 dpll;
7555 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007556 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007557
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007558 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307559
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007560 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7561 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007562
7563 dpll = DPLL_VGA_MODE_DIS;
7564
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007565 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007566 dpll |= DPLLB_MODE_LVDS;
7567 else
7568 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007569
Daniel Vetteref1b4602013-06-01 17:17:04 +02007570 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007571 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007572 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007573 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007574
7575 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007576 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007577
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007578 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007579 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007580
7581 /* compute bitmask from p1 value */
7582 if (IS_PINEVIEW(dev))
7583 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7584 else {
7585 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7586 if (IS_G4X(dev) && reduced_clock)
7587 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7588 }
7589 switch (clock->p2) {
7590 case 5:
7591 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7592 break;
7593 case 7:
7594 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7595 break;
7596 case 10:
7597 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7598 break;
7599 case 14:
7600 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7601 break;
7602 }
7603 if (INTEL_INFO(dev)->gen >= 4)
7604 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7605
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007606 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007607 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007608 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007609 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7610 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7611 else
7612 dpll |= PLL_REF_INPUT_DREFCLK;
7613
7614 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007615 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007616
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007617 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007618 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007619 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007620 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007621 }
7622}
7623
Daniel Vetter251ac862015-06-18 10:30:24 +02007624static void i8xx_compute_dpll(struct intel_crtc *crtc,
7625 struct intel_crtc_state *crtc_state,
7626 intel_clock_t *reduced_clock,
7627 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007628{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007629 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007630 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007631 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007632 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007633
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007634 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307635
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007636 dpll = DPLL_VGA_MODE_DIS;
7637
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007638 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007639 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7640 } else {
7641 if (clock->p1 == 2)
7642 dpll |= PLL_P1_DIVIDE_BY_TWO;
7643 else
7644 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7645 if (clock->p2 == 4)
7646 dpll |= PLL_P2_DIVIDE_BY_4;
7647 }
7648
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007649 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007650 dpll |= DPLL_DVO_2X_MODE;
7651
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007652 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007653 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7654 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7655 else
7656 dpll |= PLL_REF_INPUT_DREFCLK;
7657
7658 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007659 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007660}
7661
Daniel Vetter8a654f32013-06-01 17:16:22 +02007662static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007663{
7664 struct drm_device *dev = intel_crtc->base.dev;
7665 struct drm_i915_private *dev_priv = dev->dev_private;
7666 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007667 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007668 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007669 uint32_t crtc_vtotal, crtc_vblank_end;
7670 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007671
7672 /* We need to be careful not to changed the adjusted mode, for otherwise
7673 * the hw state checker will get angry at the mismatch. */
7674 crtc_vtotal = adjusted_mode->crtc_vtotal;
7675 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007676
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007677 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007678 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007679 crtc_vtotal -= 1;
7680 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007681
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007682 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007683 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7684 else
7685 vsyncshift = adjusted_mode->crtc_hsync_start -
7686 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007687 if (vsyncshift < 0)
7688 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007689 }
7690
7691 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007692 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007693
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007694 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007695 (adjusted_mode->crtc_hdisplay - 1) |
7696 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007697 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007698 (adjusted_mode->crtc_hblank_start - 1) |
7699 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007700 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007701 (adjusted_mode->crtc_hsync_start - 1) |
7702 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7703
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007704 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007705 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007706 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007707 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007708 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007709 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007710 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007711 (adjusted_mode->crtc_vsync_start - 1) |
7712 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7713
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007714 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7715 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7716 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7717 * bits. */
7718 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7719 (pipe == PIPE_B || pipe == PIPE_C))
7720 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7721
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007722 /* pipesrc controls the size that is scaled from, which should
7723 * always be the user's requested size.
7724 */
7725 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007726 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7727 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007728}
7729
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007730static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007731 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007732{
7733 struct drm_device *dev = crtc->base.dev;
7734 struct drm_i915_private *dev_priv = dev->dev_private;
7735 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7736 uint32_t tmp;
7737
7738 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007739 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7740 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007741 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007742 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7743 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007744 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007745 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7746 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007747
7748 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007749 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7750 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007751 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007752 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7753 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007754 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007755 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7756 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007757
7758 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007759 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7760 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7761 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007762 }
7763
7764 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007765 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7766 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7767
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007768 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7769 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007770}
7771
Daniel Vetterf6a83282014-02-11 15:28:57 -08007772void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007773 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007774{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007775 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7776 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7777 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7778 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007779
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007780 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7781 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7782 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7783 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007784
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007785 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007786 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007787
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007788 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7789 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007790
7791 mode->hsync = drm_mode_hsync(mode);
7792 mode->vrefresh = drm_mode_vrefresh(mode);
7793 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007794}
7795
Daniel Vetter84b046f2013-02-19 18:48:54 +01007796static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7797{
7798 struct drm_device *dev = intel_crtc->base.dev;
7799 struct drm_i915_private *dev_priv = dev->dev_private;
7800 uint32_t pipeconf;
7801
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007802 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007803
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007804 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7805 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7806 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007807
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007808 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007809 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007810
Daniel Vetterff9ce462013-04-24 14:57:17 +02007811 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007812 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007813 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007814 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007815 pipeconf |= PIPECONF_DITHER_EN |
7816 PIPECONF_DITHER_TYPE_SP;
7817
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007818 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007819 case 18:
7820 pipeconf |= PIPECONF_6BPC;
7821 break;
7822 case 24:
7823 pipeconf |= PIPECONF_8BPC;
7824 break;
7825 case 30:
7826 pipeconf |= PIPECONF_10BPC;
7827 break;
7828 default:
7829 /* Case prevented by intel_choose_pipe_bpp_dither. */
7830 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007831 }
7832 }
7833
7834 if (HAS_PIPE_CXSR(dev)) {
7835 if (intel_crtc->lowfreq_avail) {
7836 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7837 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7838 } else {
7839 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007840 }
7841 }
7842
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007843 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007844 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007845 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007846 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7847 else
7848 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7849 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007850 pipeconf |= PIPECONF_PROGRESSIVE;
7851
Wayne Boyer666a4532015-12-09 12:29:35 -08007852 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7853 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007854 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007855
Daniel Vetter84b046f2013-02-19 18:48:54 +01007856 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7857 POSTING_READ(PIPECONF(intel_crtc->pipe));
7858}
7859
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007860static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7861 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007862{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007863 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007864 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007865 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007866 intel_clock_t clock;
7867 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007868 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007869 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007870 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007871 struct drm_connector_state *connector_state;
7872 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007873
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007874 memset(&crtc_state->dpll_hw_state, 0,
7875 sizeof(crtc_state->dpll_hw_state));
7876
Jani Nikulaa65347b2015-11-27 12:21:46 +02007877 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007878 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007879
Jani Nikulaa65347b2015-11-27 12:21:46 +02007880 for_each_connector_in_state(state, connector, connector_state, i) {
7881 if (connector_state->crtc == &crtc->base)
7882 num_connectors++;
7883 }
7884
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007885 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007886 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007887
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007888 /*
7889 * Returns a set of divisors for the desired target clock with
7890 * the given refclk, or FALSE. The returned values represent
7891 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7892 * 2) / p1 / p2.
7893 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007894 limit = intel_limit(crtc_state, refclk);
7895 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007896 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007897 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007898 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007899 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7900 return -EINVAL;
7901 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007902
Jani Nikulaf2335332013-09-13 11:03:09 +03007903 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007904 crtc_state->dpll.n = clock.n;
7905 crtc_state->dpll.m1 = clock.m1;
7906 crtc_state->dpll.m2 = clock.m2;
7907 crtc_state->dpll.p1 = clock.p1;
7908 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007909 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007910
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007911 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007912 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007913 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007914 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007915 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007916 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007917 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007918 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007919 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007920 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007921 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007922
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007923 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007924}
7925
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007926static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007927 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007928{
7929 struct drm_device *dev = crtc->base.dev;
7930 struct drm_i915_private *dev_priv = dev->dev_private;
7931 uint32_t tmp;
7932
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007933 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7934 return;
7935
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007936 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007937 if (!(tmp & PFIT_ENABLE))
7938 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007939
Daniel Vetter06922822013-07-11 13:35:40 +02007940 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007941 if (INTEL_INFO(dev)->gen < 4) {
7942 if (crtc->pipe != PIPE_B)
7943 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007944 } else {
7945 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7946 return;
7947 }
7948
Daniel Vetter06922822013-07-11 13:35:40 +02007949 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007950 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7951 if (INTEL_INFO(dev)->gen < 5)
7952 pipe_config->gmch_pfit.lvds_border_bits =
7953 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7954}
7955
Jesse Barnesacbec812013-09-20 11:29:32 -07007956static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007957 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007958{
7959 struct drm_device *dev = crtc->base.dev;
7960 struct drm_i915_private *dev_priv = dev->dev_private;
7961 int pipe = pipe_config->cpu_transcoder;
7962 intel_clock_t clock;
7963 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007964 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007965
Shobhit Kumarf573de52014-07-30 20:32:37 +05307966 /* In case of MIPI DPLL will not even be used */
7967 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7968 return;
7969
Ville Syrjäläa5805162015-05-26 20:42:30 +03007970 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007971 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007972 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007973
7974 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7975 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7976 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7977 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7978 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7979
Imre Deakdccbea32015-06-22 23:35:51 +03007980 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007981}
7982
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007983static void
7984i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7985 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007986{
7987 struct drm_device *dev = crtc->base.dev;
7988 struct drm_i915_private *dev_priv = dev->dev_private;
7989 u32 val, base, offset;
7990 int pipe = crtc->pipe, plane = crtc->plane;
7991 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007992 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007993 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007994 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007995
Damien Lespiau42a7b082015-02-05 19:35:13 +00007996 val = I915_READ(DSPCNTR(plane));
7997 if (!(val & DISPLAY_PLANE_ENABLE))
7998 return;
7999
Damien Lespiaud9806c92015-01-21 14:07:19 +00008000 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008001 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008002 DRM_DEBUG_KMS("failed to alloc fb\n");
8003 return;
8004 }
8005
Damien Lespiau1b842c82015-01-21 13:50:54 +00008006 fb = &intel_fb->base;
8007
Daniel Vetter18c52472015-02-10 17:16:09 +00008008 if (INTEL_INFO(dev)->gen >= 4) {
8009 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008010 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008011 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8012 }
8013 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008014
8015 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008016 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008017 fb->pixel_format = fourcc;
8018 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008019
8020 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008021 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008022 offset = I915_READ(DSPTILEOFF(plane));
8023 else
8024 offset = I915_READ(DSPLINOFF(plane));
8025 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8026 } else {
8027 base = I915_READ(DSPADDR(plane));
8028 }
8029 plane_config->base = base;
8030
8031 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008032 fb->width = ((val >> 16) & 0xfff) + 1;
8033 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008034
8035 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008036 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008037
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008038 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008039 fb->pixel_format,
8040 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008041
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008042 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008043
Damien Lespiau2844a922015-01-20 12:51:48 +00008044 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8045 pipe_name(pipe), plane, fb->width, fb->height,
8046 fb->bits_per_pixel, base, fb->pitches[0],
8047 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008048
Damien Lespiau2d140302015-02-05 17:22:18 +00008049 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008050}
8051
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008052static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008053 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008054{
8055 struct drm_device *dev = crtc->base.dev;
8056 struct drm_i915_private *dev_priv = dev->dev_private;
8057 int pipe = pipe_config->cpu_transcoder;
8058 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8059 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008060 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008061 int refclk = 100000;
8062
Ville Syrjäläa5805162015-05-26 20:42:30 +03008063 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008064 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8065 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8066 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8067 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008068 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008069 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008070
8071 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008072 clock.m2 = (pll_dw0 & 0xff) << 22;
8073 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8074 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008075 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8076 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8077 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8078
Imre Deakdccbea32015-06-22 23:35:51 +03008079 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008080}
8081
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008082static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008083 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008084{
8085 struct drm_device *dev = crtc->base.dev;
8086 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008087 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008088 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008089 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008090
Imre Deak17290502016-02-12 18:55:11 +02008091 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8092 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008093 return false;
8094
Daniel Vettere143a212013-07-04 12:01:15 +02008095 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008096 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008097
Imre Deak17290502016-02-12 18:55:11 +02008098 ret = false;
8099
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008100 tmp = I915_READ(PIPECONF(crtc->pipe));
8101 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008102 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008103
Wayne Boyer666a4532015-12-09 12:29:35 -08008104 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008105 switch (tmp & PIPECONF_BPC_MASK) {
8106 case PIPECONF_6BPC:
8107 pipe_config->pipe_bpp = 18;
8108 break;
8109 case PIPECONF_8BPC:
8110 pipe_config->pipe_bpp = 24;
8111 break;
8112 case PIPECONF_10BPC:
8113 pipe_config->pipe_bpp = 30;
8114 break;
8115 default:
8116 break;
8117 }
8118 }
8119
Wayne Boyer666a4532015-12-09 12:29:35 -08008120 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8121 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008122 pipe_config->limited_color_range = true;
8123
Ville Syrjälä282740f2013-09-04 18:30:03 +03008124 if (INTEL_INFO(dev)->gen < 4)
8125 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8126
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008127 intel_get_pipe_timings(crtc, pipe_config);
8128
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008129 i9xx_get_pfit_config(crtc, pipe_config);
8130
Daniel Vetter6c49f242013-06-06 12:45:25 +02008131 if (INTEL_INFO(dev)->gen >= 4) {
8132 tmp = I915_READ(DPLL_MD(crtc->pipe));
8133 pipe_config->pixel_multiplier =
8134 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8135 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008136 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008137 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8138 tmp = I915_READ(DPLL(crtc->pipe));
8139 pipe_config->pixel_multiplier =
8140 ((tmp & SDVO_MULTIPLIER_MASK)
8141 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8142 } else {
8143 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8144 * port and will be fixed up in the encoder->get_config
8145 * function. */
8146 pipe_config->pixel_multiplier = 1;
8147 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008148 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008149 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008150 /*
8151 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8152 * on 830. Filter it out here so that we don't
8153 * report errors due to that.
8154 */
8155 if (IS_I830(dev))
8156 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8157
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008158 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8159 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008160 } else {
8161 /* Mask out read-only status bits. */
8162 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8163 DPLL_PORTC_READY_MASK |
8164 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008165 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008166
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008167 if (IS_CHERRYVIEW(dev))
8168 chv_crtc_clock_get(crtc, pipe_config);
8169 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008170 vlv_crtc_clock_get(crtc, pipe_config);
8171 else
8172 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008173
Ville Syrjälä0f646142015-08-26 19:39:18 +03008174 /*
8175 * Normally the dotclock is filled in by the encoder .get_config()
8176 * but in case the pipe is enabled w/o any ports we need a sane
8177 * default.
8178 */
8179 pipe_config->base.adjusted_mode.crtc_clock =
8180 pipe_config->port_clock / pipe_config->pixel_multiplier;
8181
Imre Deak17290502016-02-12 18:55:11 +02008182 ret = true;
8183
8184out:
8185 intel_display_power_put(dev_priv, power_domain);
8186
8187 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008188}
8189
Paulo Zanonidde86e22012-12-01 12:04:25 -02008190static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008191{
8192 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008193 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008194 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008195 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008196 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008197 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008198 bool has_ck505 = false;
8199 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008200
8201 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008202 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008203 switch (encoder->type) {
8204 case INTEL_OUTPUT_LVDS:
8205 has_panel = true;
8206 has_lvds = true;
8207 break;
8208 case INTEL_OUTPUT_EDP:
8209 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008210 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008211 has_cpu_edp = true;
8212 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008213 default:
8214 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008215 }
8216 }
8217
Keith Packard99eb6a02011-09-26 14:29:12 -07008218 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008219 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008220 can_ssc = has_ck505;
8221 } else {
8222 has_ck505 = false;
8223 can_ssc = true;
8224 }
8225
Imre Deak2de69052013-05-08 13:14:04 +03008226 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8227 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008228
8229 /* Ironlake: try to setup display ref clock before DPLL
8230 * enabling. This is only under driver's control after
8231 * PCH B stepping, previous chipset stepping should be
8232 * ignoring this setting.
8233 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008234 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008235
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008236 /* As we must carefully and slowly disable/enable each source in turn,
8237 * compute the final state we want first and check if we need to
8238 * make any changes at all.
8239 */
8240 final = val;
8241 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008242 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008243 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008244 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008245 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8246
8247 final &= ~DREF_SSC_SOURCE_MASK;
8248 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8249 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008250
Keith Packard199e5d72011-09-22 12:01:57 -07008251 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 final |= DREF_SSC_SOURCE_ENABLE;
8253
8254 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8255 final |= DREF_SSC1_ENABLE;
8256
8257 if (has_cpu_edp) {
8258 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8259 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8260 else
8261 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8262 } else
8263 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8264 } else {
8265 final |= DREF_SSC_SOURCE_DISABLE;
8266 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8267 }
8268
8269 if (final == val)
8270 return;
8271
8272 /* Always enable nonspread source */
8273 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8274
8275 if (has_ck505)
8276 val |= DREF_NONSPREAD_CK505_ENABLE;
8277 else
8278 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8279
8280 if (has_panel) {
8281 val &= ~DREF_SSC_SOURCE_MASK;
8282 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008283
Keith Packard199e5d72011-09-22 12:01:57 -07008284 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008285 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008286 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008287 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008288 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008289 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008290
8291 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008293 POSTING_READ(PCH_DREF_CONTROL);
8294 udelay(200);
8295
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008296 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008297
8298 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008299 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008300 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008301 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008302 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008303 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008304 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008305 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008306 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008307
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008308 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008309 POSTING_READ(PCH_DREF_CONTROL);
8310 udelay(200);
8311 } else {
8312 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8313
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008314 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008315
8316 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008317 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008318
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008319 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008320 POSTING_READ(PCH_DREF_CONTROL);
8321 udelay(200);
8322
8323 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008324 val &= ~DREF_SSC_SOURCE_MASK;
8325 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008326
8327 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008328 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008329
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008330 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008331 POSTING_READ(PCH_DREF_CONTROL);
8332 udelay(200);
8333 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008334
8335 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008336}
8337
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008338static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008339{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008340 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008341
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008342 tmp = I915_READ(SOUTH_CHICKEN2);
8343 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8344 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008345
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008346 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8347 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8348 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008349
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008350 tmp = I915_READ(SOUTH_CHICKEN2);
8351 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8352 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008353
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008354 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8355 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8356 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008357}
8358
8359/* WaMPhyProgramming:hsw */
8360static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8361{
8362 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008363
8364 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8365 tmp &= ~(0xFF << 24);
8366 tmp |= (0x12 << 24);
8367 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8368
Paulo Zanonidde86e22012-12-01 12:04:25 -02008369 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8370 tmp |= (1 << 11);
8371 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8372
8373 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8374 tmp |= (1 << 11);
8375 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8376
Paulo Zanonidde86e22012-12-01 12:04:25 -02008377 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8378 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8379 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8380
8381 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8382 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8383 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8384
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008385 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8386 tmp &= ~(7 << 13);
8387 tmp |= (5 << 13);
8388 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008389
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008390 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8391 tmp &= ~(7 << 13);
8392 tmp |= (5 << 13);
8393 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008394
8395 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8396 tmp &= ~0xFF;
8397 tmp |= 0x1C;
8398 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8399
8400 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8401 tmp &= ~0xFF;
8402 tmp |= 0x1C;
8403 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8404
8405 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8406 tmp &= ~(0xFF << 16);
8407 tmp |= (0x1C << 16);
8408 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8409
8410 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8411 tmp &= ~(0xFF << 16);
8412 tmp |= (0x1C << 16);
8413 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8414
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008415 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8416 tmp |= (1 << 27);
8417 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008418
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008419 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8420 tmp |= (1 << 27);
8421 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008422
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008423 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8424 tmp &= ~(0xF << 28);
8425 tmp |= (4 << 28);
8426 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008427
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008428 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8429 tmp &= ~(0xF << 28);
8430 tmp |= (4 << 28);
8431 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008432}
8433
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008434/* Implements 3 different sequences from BSpec chapter "Display iCLK
8435 * Programming" based on the parameters passed:
8436 * - Sequence to enable CLKOUT_DP
8437 * - Sequence to enable CLKOUT_DP without spread
8438 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8439 */
8440static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8441 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008442{
8443 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008444 uint32_t reg, tmp;
8445
8446 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8447 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008448 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008449 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008450
Ville Syrjäläa5805162015-05-26 20:42:30 +03008451 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008452
8453 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8454 tmp &= ~SBI_SSCCTL_DISABLE;
8455 tmp |= SBI_SSCCTL_PATHALT;
8456 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8457
8458 udelay(24);
8459
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008460 if (with_spread) {
8461 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8462 tmp &= ~SBI_SSCCTL_PATHALT;
8463 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008464
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008465 if (with_fdi) {
8466 lpt_reset_fdi_mphy(dev_priv);
8467 lpt_program_fdi_mphy(dev_priv);
8468 }
8469 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008470
Ville Syrjäläc2699522015-08-27 23:55:59 +03008471 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008472 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8473 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8474 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008475
Ville Syrjäläa5805162015-05-26 20:42:30 +03008476 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008477}
8478
Paulo Zanoni47701c32013-07-23 11:19:25 -03008479/* Sequence to disable CLKOUT_DP */
8480static void lpt_disable_clkout_dp(struct drm_device *dev)
8481{
8482 struct drm_i915_private *dev_priv = dev->dev_private;
8483 uint32_t reg, tmp;
8484
Ville Syrjäläa5805162015-05-26 20:42:30 +03008485 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008486
Ville Syrjäläc2699522015-08-27 23:55:59 +03008487 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008488 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8489 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8490 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8491
8492 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8493 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8494 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8495 tmp |= SBI_SSCCTL_PATHALT;
8496 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8497 udelay(32);
8498 }
8499 tmp |= SBI_SSCCTL_DISABLE;
8500 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8501 }
8502
Ville Syrjäläa5805162015-05-26 20:42:30 +03008503 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008504}
8505
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008506#define BEND_IDX(steps) ((50 + (steps)) / 5)
8507
8508static const uint16_t sscdivintphase[] = {
8509 [BEND_IDX( 50)] = 0x3B23,
8510 [BEND_IDX( 45)] = 0x3B23,
8511 [BEND_IDX( 40)] = 0x3C23,
8512 [BEND_IDX( 35)] = 0x3C23,
8513 [BEND_IDX( 30)] = 0x3D23,
8514 [BEND_IDX( 25)] = 0x3D23,
8515 [BEND_IDX( 20)] = 0x3E23,
8516 [BEND_IDX( 15)] = 0x3E23,
8517 [BEND_IDX( 10)] = 0x3F23,
8518 [BEND_IDX( 5)] = 0x3F23,
8519 [BEND_IDX( 0)] = 0x0025,
8520 [BEND_IDX( -5)] = 0x0025,
8521 [BEND_IDX(-10)] = 0x0125,
8522 [BEND_IDX(-15)] = 0x0125,
8523 [BEND_IDX(-20)] = 0x0225,
8524 [BEND_IDX(-25)] = 0x0225,
8525 [BEND_IDX(-30)] = 0x0325,
8526 [BEND_IDX(-35)] = 0x0325,
8527 [BEND_IDX(-40)] = 0x0425,
8528 [BEND_IDX(-45)] = 0x0425,
8529 [BEND_IDX(-50)] = 0x0525,
8530};
8531
8532/*
8533 * Bend CLKOUT_DP
8534 * steps -50 to 50 inclusive, in steps of 5
8535 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8536 * change in clock period = -(steps / 10) * 5.787 ps
8537 */
8538static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8539{
8540 uint32_t tmp;
8541 int idx = BEND_IDX(steps);
8542
8543 if (WARN_ON(steps % 5 != 0))
8544 return;
8545
8546 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8547 return;
8548
8549 mutex_lock(&dev_priv->sb_lock);
8550
8551 if (steps % 10 != 0)
8552 tmp = 0xAAAAAAAB;
8553 else
8554 tmp = 0x00000000;
8555 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8556
8557 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8558 tmp &= 0xffff0000;
8559 tmp |= sscdivintphase[idx];
8560 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8561
8562 mutex_unlock(&dev_priv->sb_lock);
8563}
8564
8565#undef BEND_IDX
8566
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008567static void lpt_init_pch_refclk(struct drm_device *dev)
8568{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008569 struct intel_encoder *encoder;
8570 bool has_vga = false;
8571
Damien Lespiaub2784e12014-08-05 11:29:37 +01008572 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008573 switch (encoder->type) {
8574 case INTEL_OUTPUT_ANALOG:
8575 has_vga = true;
8576 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008577 default:
8578 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008579 }
8580 }
8581
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008582 if (has_vga) {
8583 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008584 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008585 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008586 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008587 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008588}
8589
Paulo Zanonidde86e22012-12-01 12:04:25 -02008590/*
8591 * Initialize reference clocks when the driver loads
8592 */
8593void intel_init_pch_refclk(struct drm_device *dev)
8594{
8595 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8596 ironlake_init_pch_refclk(dev);
8597 else if (HAS_PCH_LPT(dev))
8598 lpt_init_pch_refclk(dev);
8599}
8600
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008601static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008602{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008603 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008604 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008605 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008606 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008607 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008608 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008609 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008610 bool is_lvds = false;
8611
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008612 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008613 if (connector_state->crtc != crtc_state->base.crtc)
8614 continue;
8615
8616 encoder = to_intel_encoder(connector_state->best_encoder);
8617
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008618 switch (encoder->type) {
8619 case INTEL_OUTPUT_LVDS:
8620 is_lvds = true;
8621 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008622 default:
8623 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008624 }
8625 num_connectors++;
8626 }
8627
8628 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008629 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008630 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008631 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008632 }
8633
8634 return 120000;
8635}
8636
Daniel Vetter6ff93602013-04-19 11:24:36 +02008637static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008638{
8639 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8641 int pipe = intel_crtc->pipe;
8642 uint32_t val;
8643
Daniel Vetter78114072013-06-13 00:54:57 +02008644 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008645
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008646 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008647 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008648 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008649 break;
8650 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008651 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008652 break;
8653 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008654 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008655 break;
8656 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008657 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008658 break;
8659 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008660 /* Case prevented by intel_choose_pipe_bpp_dither. */
8661 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008662 }
8663
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008664 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008665 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8666
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008667 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008668 val |= PIPECONF_INTERLACED_ILK;
8669 else
8670 val |= PIPECONF_PROGRESSIVE;
8671
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008672 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008673 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008674
Paulo Zanonic8203562012-09-12 10:06:29 -03008675 I915_WRITE(PIPECONF(pipe), val);
8676 POSTING_READ(PIPECONF(pipe));
8677}
8678
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008679/*
8680 * Set up the pipe CSC unit.
8681 *
8682 * Currently only full range RGB to limited range RGB conversion
8683 * is supported, but eventually this should handle various
8684 * RGB<->YCbCr scenarios as well.
8685 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008686static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008687{
8688 struct drm_device *dev = crtc->dev;
8689 struct drm_i915_private *dev_priv = dev->dev_private;
8690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8691 int pipe = intel_crtc->pipe;
8692 uint16_t coeff = 0x7800; /* 1.0 */
8693
8694 /*
8695 * TODO: Check what kind of values actually come out of the pipe
8696 * with these coeff/postoff values and adjust to get the best
8697 * accuracy. Perhaps we even need to take the bpc value into
8698 * consideration.
8699 */
8700
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008701 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008702 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8703
8704 /*
8705 * GY/GU and RY/RU should be the other way around according
8706 * to BSpec, but reality doesn't agree. Just set them up in
8707 * a way that results in the correct picture.
8708 */
8709 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8710 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8711
8712 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8713 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8714
8715 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8716 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8717
8718 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8719 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8720 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8721
8722 if (INTEL_INFO(dev)->gen > 6) {
8723 uint16_t postoff = 0;
8724
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008725 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008726 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008727
8728 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8729 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8730 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8731
8732 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8733 } else {
8734 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8735
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008736 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008737 mode |= CSC_BLACK_SCREEN_OFFSET;
8738
8739 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8740 }
8741}
8742
Daniel Vetter6ff93602013-04-19 11:24:36 +02008743static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008744{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008745 struct drm_device *dev = crtc->dev;
8746 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008747 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008748 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008749 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008750 uint32_t val;
8751
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008752 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008753
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008754 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008755 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8756
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008757 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008758 val |= PIPECONF_INTERLACED_ILK;
8759 else
8760 val |= PIPECONF_PROGRESSIVE;
8761
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008762 I915_WRITE(PIPECONF(cpu_transcoder), val);
8763 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008764
8765 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8766 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008767
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308768 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008769 val = 0;
8770
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008771 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008772 case 18:
8773 val |= PIPEMISC_DITHER_6_BPC;
8774 break;
8775 case 24:
8776 val |= PIPEMISC_DITHER_8_BPC;
8777 break;
8778 case 30:
8779 val |= PIPEMISC_DITHER_10_BPC;
8780 break;
8781 case 36:
8782 val |= PIPEMISC_DITHER_12_BPC;
8783 break;
8784 default:
8785 /* Case prevented by pipe_config_set_bpp. */
8786 BUG();
8787 }
8788
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008789 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008790 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8791
8792 I915_WRITE(PIPEMISC(pipe), val);
8793 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008794}
8795
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008796static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008797 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008798 intel_clock_t *clock,
8799 bool *has_reduced_clock,
8800 intel_clock_t *reduced_clock)
8801{
8802 struct drm_device *dev = crtc->dev;
8803 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008804 int refclk;
8805 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008806 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008807
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008808 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008809
8810 /*
8811 * Returns a set of divisors for the desired target clock with the given
8812 * refclk, or FALSE. The returned values represent the clock equation:
8813 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8814 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008815 limit = intel_limit(crtc_state, refclk);
8816 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008817 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008818 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008819 if (!ret)
8820 return false;
8821
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008822 return true;
8823}
8824
Paulo Zanonid4b19312012-11-29 11:29:32 -02008825int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8826{
8827 /*
8828 * Account for spread spectrum to avoid
8829 * oversubscribing the link. Max center spread
8830 * is 2.5%; use 5% for safety's sake.
8831 */
8832 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008833 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008834}
8835
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008836static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008837{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008838 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008839}
8840
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008841static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008842 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008843 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008844 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008845{
8846 struct drm_crtc *crtc = &intel_crtc->base;
8847 struct drm_device *dev = crtc->dev;
8848 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008849 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008850 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008851 struct drm_connector_state *connector_state;
8852 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008853 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008854 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008855 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008856
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008857 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008858 if (connector_state->crtc != crtc_state->base.crtc)
8859 continue;
8860
8861 encoder = to_intel_encoder(connector_state->best_encoder);
8862
8863 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008864 case INTEL_OUTPUT_LVDS:
8865 is_lvds = true;
8866 break;
8867 case INTEL_OUTPUT_SDVO:
8868 case INTEL_OUTPUT_HDMI:
8869 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008870 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008871 default:
8872 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008873 }
8874
8875 num_connectors++;
8876 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008877
Chris Wilsonc1858122010-12-03 21:35:48 +00008878 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008879 factor = 21;
8880 if (is_lvds) {
8881 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008882 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008883 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008884 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008885 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008886 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008887
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008888 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008889 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008890
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008891 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8892 *fp2 |= FP_CB_TUNE;
8893
Chris Wilson5eddb702010-09-11 13:48:45 +01008894 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008895
Eric Anholta07d6782011-03-30 13:01:08 -07008896 if (is_lvds)
8897 dpll |= DPLLB_MODE_LVDS;
8898 else
8899 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008900
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008901 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008902 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008903
8904 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008905 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008906 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008907 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008908
Eric Anholta07d6782011-03-30 13:01:08 -07008909 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008910 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008911 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008912 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008913
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008914 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008915 case 5:
8916 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8917 break;
8918 case 7:
8919 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8920 break;
8921 case 10:
8922 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8923 break;
8924 case 14:
8925 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8926 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008927 }
8928
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008929 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008930 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008931 else
8932 dpll |= PLL_REF_INPUT_DREFCLK;
8933
Daniel Vetter959e16d2013-06-05 13:34:21 +02008934 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008935}
8936
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008937static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8938 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008939{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008940 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008941 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008942 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008943 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008944 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008945 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008946
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008947 memset(&crtc_state->dpll_hw_state, 0,
8948 sizeof(crtc_state->dpll_hw_state));
8949
Ville Syrjälä7905df22015-11-25 16:35:30 +02008950 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008951
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008952 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8953 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8954
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008955 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008956 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008957 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008958 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8959 return -EINVAL;
8960 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008961 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008962 if (!crtc_state->clock_set) {
8963 crtc_state->dpll.n = clock.n;
8964 crtc_state->dpll.m1 = clock.m1;
8965 crtc_state->dpll.m2 = clock.m2;
8966 crtc_state->dpll.p1 = clock.p1;
8967 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008968 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008969
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008970 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008971 if (crtc_state->has_pch_encoder) {
8972 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008973 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008974 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008975
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008976 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008977 &fp, &reduced_clock,
8978 has_reduced_clock ? &fp2 : NULL);
8979
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008980 crtc_state->dpll_hw_state.dpll = dpll;
8981 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008982 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008983 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008984 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008985 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008986
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +02008987 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008988 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008989 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008990 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008991 return -EINVAL;
8992 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008993 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008994
Rodrigo Viviab585de2015-03-24 12:40:09 -07008995 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008996 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008997 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008998 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008999
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009000 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009001}
9002
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009003static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9004 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009005{
9006 struct drm_device *dev = crtc->base.dev;
9007 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009008 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009009
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009010 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9011 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9012 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9013 & ~TU_SIZE_MASK;
9014 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9015 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9016 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9017}
9018
9019static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9020 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009021 struct intel_link_m_n *m_n,
9022 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009023{
9024 struct drm_device *dev = crtc->base.dev;
9025 struct drm_i915_private *dev_priv = dev->dev_private;
9026 enum pipe pipe = crtc->pipe;
9027
9028 if (INTEL_INFO(dev)->gen >= 5) {
9029 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9030 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9031 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9032 & ~TU_SIZE_MASK;
9033 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9034 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9035 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009036 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9037 * gen < 8) and if DRRS is supported (to make sure the
9038 * registers are not unnecessarily read).
9039 */
9040 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009041 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009042 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9043 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9044 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9045 & ~TU_SIZE_MASK;
9046 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9047 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9048 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9049 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009050 } else {
9051 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9052 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9053 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9054 & ~TU_SIZE_MASK;
9055 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9056 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9057 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9058 }
9059}
9060
9061void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009062 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009063{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009064 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009065 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9066 else
9067 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009068 &pipe_config->dp_m_n,
9069 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009070}
9071
Daniel Vetter72419202013-04-04 13:28:53 +02009072static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009073 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009074{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009075 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009076 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009077}
9078
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009079static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009080 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009081{
9082 struct drm_device *dev = crtc->base.dev;
9083 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009084 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9085 uint32_t ps_ctrl = 0;
9086 int id = -1;
9087 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009088
Chandra Kondurua1b22782015-04-07 15:28:45 -07009089 /* find scaler attached to this pipe */
9090 for (i = 0; i < crtc->num_scalers; i++) {
9091 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9092 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9093 id = i;
9094 pipe_config->pch_pfit.enabled = true;
9095 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9096 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9097 break;
9098 }
9099 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009100
Chandra Kondurua1b22782015-04-07 15:28:45 -07009101 scaler_state->scaler_id = id;
9102 if (id >= 0) {
9103 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9104 } else {
9105 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009106 }
9107}
9108
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009109static void
9110skylake_get_initial_plane_config(struct intel_crtc *crtc,
9111 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009112{
9113 struct drm_device *dev = crtc->base.dev;
9114 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009115 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009116 int pipe = crtc->pipe;
9117 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009118 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009119 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009120 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009121
Damien Lespiaud9806c92015-01-21 14:07:19 +00009122 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009123 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009124 DRM_DEBUG_KMS("failed to alloc fb\n");
9125 return;
9126 }
9127
Damien Lespiau1b842c82015-01-21 13:50:54 +00009128 fb = &intel_fb->base;
9129
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009130 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009131 if (!(val & PLANE_CTL_ENABLE))
9132 goto error;
9133
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009134 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9135 fourcc = skl_format_to_fourcc(pixel_format,
9136 val & PLANE_CTL_ORDER_RGBX,
9137 val & PLANE_CTL_ALPHA_MASK);
9138 fb->pixel_format = fourcc;
9139 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9140
Damien Lespiau40f46282015-02-27 11:15:21 +00009141 tiling = val & PLANE_CTL_TILED_MASK;
9142 switch (tiling) {
9143 case PLANE_CTL_TILED_LINEAR:
9144 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9145 break;
9146 case PLANE_CTL_TILED_X:
9147 plane_config->tiling = I915_TILING_X;
9148 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9149 break;
9150 case PLANE_CTL_TILED_Y:
9151 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9152 break;
9153 case PLANE_CTL_TILED_YF:
9154 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9155 break;
9156 default:
9157 MISSING_CASE(tiling);
9158 goto error;
9159 }
9160
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009161 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9162 plane_config->base = base;
9163
9164 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9165
9166 val = I915_READ(PLANE_SIZE(pipe, 0));
9167 fb->height = ((val >> 16) & 0xfff) + 1;
9168 fb->width = ((val >> 0) & 0x1fff) + 1;
9169
9170 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009171 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009172 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009173 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9174
9175 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009176 fb->pixel_format,
9177 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009178
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009179 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009180
9181 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9182 pipe_name(pipe), fb->width, fb->height,
9183 fb->bits_per_pixel, base, fb->pitches[0],
9184 plane_config->size);
9185
Damien Lespiau2d140302015-02-05 17:22:18 +00009186 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009187 return;
9188
9189error:
9190 kfree(fb);
9191}
9192
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009193static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009194 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009195{
9196 struct drm_device *dev = crtc->base.dev;
9197 struct drm_i915_private *dev_priv = dev->dev_private;
9198 uint32_t tmp;
9199
9200 tmp = I915_READ(PF_CTL(crtc->pipe));
9201
9202 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009203 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009204 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9205 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009206
9207 /* We currently do not free assignements of panel fitters on
9208 * ivb/hsw (since we don't use the higher upscaling modes which
9209 * differentiates them) so just WARN about this case for now. */
9210 if (IS_GEN7(dev)) {
9211 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9212 PF_PIPE_SEL_IVB(crtc->pipe));
9213 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009214 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009215}
9216
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009217static void
9218ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9219 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009220{
9221 struct drm_device *dev = crtc->base.dev;
9222 struct drm_i915_private *dev_priv = dev->dev_private;
9223 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009224 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009225 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009226 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009227 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009228 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009229
Damien Lespiau42a7b082015-02-05 19:35:13 +00009230 val = I915_READ(DSPCNTR(pipe));
9231 if (!(val & DISPLAY_PLANE_ENABLE))
9232 return;
9233
Damien Lespiaud9806c92015-01-21 14:07:19 +00009234 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009235 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009236 DRM_DEBUG_KMS("failed to alloc fb\n");
9237 return;
9238 }
9239
Damien Lespiau1b842c82015-01-21 13:50:54 +00009240 fb = &intel_fb->base;
9241
Daniel Vetter18c52472015-02-10 17:16:09 +00009242 if (INTEL_INFO(dev)->gen >= 4) {
9243 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009244 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009245 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9246 }
9247 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009248
9249 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009250 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009251 fb->pixel_format = fourcc;
9252 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009253
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009254 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009255 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009256 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009257 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009258 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009259 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009260 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009261 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009262 }
9263 plane_config->base = base;
9264
9265 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009266 fb->width = ((val >> 16) & 0xfff) + 1;
9267 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009268
9269 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009270 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009271
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009272 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009273 fb->pixel_format,
9274 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009275
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009276 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009277
Damien Lespiau2844a922015-01-20 12:51:48 +00009278 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9279 pipe_name(pipe), fb->width, fb->height,
9280 fb->bits_per_pixel, base, fb->pitches[0],
9281 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009282
Damien Lespiau2d140302015-02-05 17:22:18 +00009283 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009284}
9285
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009286static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009287 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009288{
9289 struct drm_device *dev = crtc->base.dev;
9290 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009291 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009292 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009293 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009294
Imre Deak17290502016-02-12 18:55:11 +02009295 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9296 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009297 return false;
9298
Daniel Vettere143a212013-07-04 12:01:15 +02009299 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009300 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009301
Imre Deak17290502016-02-12 18:55:11 +02009302 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009303 tmp = I915_READ(PIPECONF(crtc->pipe));
9304 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009305 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009306
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009307 switch (tmp & PIPECONF_BPC_MASK) {
9308 case PIPECONF_6BPC:
9309 pipe_config->pipe_bpp = 18;
9310 break;
9311 case PIPECONF_8BPC:
9312 pipe_config->pipe_bpp = 24;
9313 break;
9314 case PIPECONF_10BPC:
9315 pipe_config->pipe_bpp = 30;
9316 break;
9317 case PIPECONF_12BPC:
9318 pipe_config->pipe_bpp = 36;
9319 break;
9320 default:
9321 break;
9322 }
9323
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009324 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9325 pipe_config->limited_color_range = true;
9326
Daniel Vetterab9412b2013-05-03 11:49:46 +02009327 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009328 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009329 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009330
Daniel Vetter88adfff2013-03-28 10:42:01 +01009331 pipe_config->has_pch_encoder = true;
9332
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009333 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9334 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9335 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009336
9337 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009338
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009339 if (HAS_PCH_IBX(dev_priv->dev)) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009340 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009341 } else {
9342 tmp = I915_READ(PCH_DPLL_SEL);
9343 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009344 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009345 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009346 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009347 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009348
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009349 pipe_config->shared_dpll =
9350 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9351 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009352
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009353 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9354 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009355
9356 tmp = pipe_config->dpll_hw_state.dpll;
9357 pipe_config->pixel_multiplier =
9358 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9359 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009360
9361 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009362 } else {
9363 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009364 }
9365
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009366 intel_get_pipe_timings(crtc, pipe_config);
9367
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009368 ironlake_get_pfit_config(crtc, pipe_config);
9369
Imre Deak17290502016-02-12 18:55:11 +02009370 ret = true;
9371
9372out:
9373 intel_display_power_put(dev_priv, power_domain);
9374
9375 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009376}
9377
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009378static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9379{
9380 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009381 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009382
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009383 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009384 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009385 pipe_name(crtc->pipe));
9386
Rob Clarke2c719b2014-12-15 13:56:32 -05009387 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9388 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009389 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9390 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009391 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9392 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009393 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009394 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009395 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009396 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009397 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009398 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009399 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009400 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009401 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009402
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009403 /*
9404 * In theory we can still leave IRQs enabled, as long as only the HPD
9405 * interrupts remain enabled. We used to check for that, but since it's
9406 * gen-specific and since we only disable LCPLL after we fully disable
9407 * the interrupts, the check below should be enough.
9408 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009409 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009410}
9411
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009412static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9413{
9414 struct drm_device *dev = dev_priv->dev;
9415
9416 if (IS_HASWELL(dev))
9417 return I915_READ(D_COMP_HSW);
9418 else
9419 return I915_READ(D_COMP_BDW);
9420}
9421
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009422static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9423{
9424 struct drm_device *dev = dev_priv->dev;
9425
9426 if (IS_HASWELL(dev)) {
9427 mutex_lock(&dev_priv->rps.hw_lock);
9428 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9429 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009430 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009431 mutex_unlock(&dev_priv->rps.hw_lock);
9432 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009433 I915_WRITE(D_COMP_BDW, val);
9434 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009435 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009436}
9437
9438/*
9439 * This function implements pieces of two sequences from BSpec:
9440 * - Sequence for display software to disable LCPLL
9441 * - Sequence for display software to allow package C8+
9442 * The steps implemented here are just the steps that actually touch the LCPLL
9443 * register. Callers should take care of disabling all the display engine
9444 * functions, doing the mode unset, fixing interrupts, etc.
9445 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009446static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9447 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009448{
9449 uint32_t val;
9450
9451 assert_can_disable_lcpll(dev_priv);
9452
9453 val = I915_READ(LCPLL_CTL);
9454
9455 if (switch_to_fclk) {
9456 val |= LCPLL_CD_SOURCE_FCLK;
9457 I915_WRITE(LCPLL_CTL, val);
9458
9459 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9460 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9461 DRM_ERROR("Switching to FCLK failed\n");
9462
9463 val = I915_READ(LCPLL_CTL);
9464 }
9465
9466 val |= LCPLL_PLL_DISABLE;
9467 I915_WRITE(LCPLL_CTL, val);
9468 POSTING_READ(LCPLL_CTL);
9469
9470 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9471 DRM_ERROR("LCPLL still locked\n");
9472
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009473 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009474 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009475 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009476 ndelay(100);
9477
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009478 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9479 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009480 DRM_ERROR("D_COMP RCOMP still in progress\n");
9481
9482 if (allow_power_down) {
9483 val = I915_READ(LCPLL_CTL);
9484 val |= LCPLL_POWER_DOWN_ALLOW;
9485 I915_WRITE(LCPLL_CTL, val);
9486 POSTING_READ(LCPLL_CTL);
9487 }
9488}
9489
9490/*
9491 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9492 * source.
9493 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009494static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009495{
9496 uint32_t val;
9497
9498 val = I915_READ(LCPLL_CTL);
9499
9500 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9501 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9502 return;
9503
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009504 /*
9505 * Make sure we're not on PC8 state before disabling PC8, otherwise
9506 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009507 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009508 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009509
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009510 if (val & LCPLL_POWER_DOWN_ALLOW) {
9511 val &= ~LCPLL_POWER_DOWN_ALLOW;
9512 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009513 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009514 }
9515
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009516 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009517 val |= D_COMP_COMP_FORCE;
9518 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009519 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009520
9521 val = I915_READ(LCPLL_CTL);
9522 val &= ~LCPLL_PLL_DISABLE;
9523 I915_WRITE(LCPLL_CTL, val);
9524
9525 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9526 DRM_ERROR("LCPLL not locked yet\n");
9527
9528 if (val & LCPLL_CD_SOURCE_FCLK) {
9529 val = I915_READ(LCPLL_CTL);
9530 val &= ~LCPLL_CD_SOURCE_FCLK;
9531 I915_WRITE(LCPLL_CTL, val);
9532
9533 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9534 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9535 DRM_ERROR("Switching back to LCPLL failed\n");
9536 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009537
Mika Kuoppala59bad942015-01-16 11:34:40 +02009538 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009539 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009540}
9541
Paulo Zanoni765dab672014-03-07 20:08:18 -03009542/*
9543 * Package states C8 and deeper are really deep PC states that can only be
9544 * reached when all the devices on the system allow it, so even if the graphics
9545 * device allows PC8+, it doesn't mean the system will actually get to these
9546 * states. Our driver only allows PC8+ when going into runtime PM.
9547 *
9548 * The requirements for PC8+ are that all the outputs are disabled, the power
9549 * well is disabled and most interrupts are disabled, and these are also
9550 * requirements for runtime PM. When these conditions are met, we manually do
9551 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9552 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9553 * hang the machine.
9554 *
9555 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9556 * the state of some registers, so when we come back from PC8+ we need to
9557 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9558 * need to take care of the registers kept by RC6. Notice that this happens even
9559 * if we don't put the device in PCI D3 state (which is what currently happens
9560 * because of the runtime PM support).
9561 *
9562 * For more, read "Display Sequences for Package C8" on the hardware
9563 * documentation.
9564 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009565void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009566{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009567 struct drm_device *dev = dev_priv->dev;
9568 uint32_t val;
9569
Paulo Zanonic67a4702013-08-19 13:18:09 -03009570 DRM_DEBUG_KMS("Enabling package C8+\n");
9571
Ville Syrjäläc2699522015-08-27 23:55:59 +03009572 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009573 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9574 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9575 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9576 }
9577
9578 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009579 hsw_disable_lcpll(dev_priv, true, true);
9580}
9581
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009582void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009583{
9584 struct drm_device *dev = dev_priv->dev;
9585 uint32_t val;
9586
Paulo Zanonic67a4702013-08-19 13:18:09 -03009587 DRM_DEBUG_KMS("Disabling package C8+\n");
9588
9589 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009590 lpt_init_pch_refclk(dev);
9591
Ville Syrjäläc2699522015-08-27 23:55:59 +03009592 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009593 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9594 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9595 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9596 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009597}
9598
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009599static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309600{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009601 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009602 struct intel_atomic_state *old_intel_state =
9603 to_intel_atomic_state(old_state);
9604 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309605
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009606 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309607}
9608
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009609/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009610static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009611{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009612 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9613 struct drm_i915_private *dev_priv = state->dev->dev_private;
9614 struct drm_crtc *crtc;
9615 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009616 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009617 unsigned max_pixel_rate = 0, i;
9618 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009619
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009620 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9621 sizeof(intel_state->min_pixclk));
9622
9623 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009624 int pixel_rate;
9625
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009626 crtc_state = to_intel_crtc_state(cstate);
9627 if (!crtc_state->base.enable) {
9628 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009629 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009630 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009631
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009632 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009633
9634 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009635 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009636 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9637
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009638 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009639 }
9640
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009641 for_each_pipe(dev_priv, pipe)
9642 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9643
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009644 return max_pixel_rate;
9645}
9646
9647static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9648{
9649 struct drm_i915_private *dev_priv = dev->dev_private;
9650 uint32_t val, data;
9651 int ret;
9652
9653 if (WARN((I915_READ(LCPLL_CTL) &
9654 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9655 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9656 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9657 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9658 "trying to change cdclk frequency with cdclk not enabled\n"))
9659 return;
9660
9661 mutex_lock(&dev_priv->rps.hw_lock);
9662 ret = sandybridge_pcode_write(dev_priv,
9663 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9664 mutex_unlock(&dev_priv->rps.hw_lock);
9665 if (ret) {
9666 DRM_ERROR("failed to inform pcode about cdclk change\n");
9667 return;
9668 }
9669
9670 val = I915_READ(LCPLL_CTL);
9671 val |= LCPLL_CD_SOURCE_FCLK;
9672 I915_WRITE(LCPLL_CTL, val);
9673
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009674 if (wait_for_us(I915_READ(LCPLL_CTL) &
9675 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009676 DRM_ERROR("Switching to FCLK failed\n");
9677
9678 val = I915_READ(LCPLL_CTL);
9679 val &= ~LCPLL_CLK_FREQ_MASK;
9680
9681 switch (cdclk) {
9682 case 450000:
9683 val |= LCPLL_CLK_FREQ_450;
9684 data = 0;
9685 break;
9686 case 540000:
9687 val |= LCPLL_CLK_FREQ_54O_BDW;
9688 data = 1;
9689 break;
9690 case 337500:
9691 val |= LCPLL_CLK_FREQ_337_5_BDW;
9692 data = 2;
9693 break;
9694 case 675000:
9695 val |= LCPLL_CLK_FREQ_675_BDW;
9696 data = 3;
9697 break;
9698 default:
9699 WARN(1, "invalid cdclk frequency\n");
9700 return;
9701 }
9702
9703 I915_WRITE(LCPLL_CTL, val);
9704
9705 val = I915_READ(LCPLL_CTL);
9706 val &= ~LCPLL_CD_SOURCE_FCLK;
9707 I915_WRITE(LCPLL_CTL, val);
9708
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009709 if (wait_for_us((I915_READ(LCPLL_CTL) &
9710 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009711 DRM_ERROR("Switching back to LCPLL failed\n");
9712
9713 mutex_lock(&dev_priv->rps.hw_lock);
9714 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9715 mutex_unlock(&dev_priv->rps.hw_lock);
9716
9717 intel_update_cdclk(dev);
9718
9719 WARN(cdclk != dev_priv->cdclk_freq,
9720 "cdclk requested %d kHz but got %d kHz\n",
9721 cdclk, dev_priv->cdclk_freq);
9722}
9723
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009724static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009725{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009726 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009727 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009728 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009729 int cdclk;
9730
9731 /*
9732 * FIXME should also account for plane ratio
9733 * once 64bpp pixel formats are supported.
9734 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009735 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009736 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009737 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009738 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009739 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009740 cdclk = 450000;
9741 else
9742 cdclk = 337500;
9743
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009744 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009745 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9746 cdclk, dev_priv->max_cdclk_freq);
9747 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009748 }
9749
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009750 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9751 if (!intel_state->active_crtcs)
9752 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009753
9754 return 0;
9755}
9756
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009757static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009758{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009759 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009760 struct intel_atomic_state *old_intel_state =
9761 to_intel_atomic_state(old_state);
9762 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009763
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009764 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009765}
9766
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009767static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9768 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009769{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009770 struct intel_encoder *intel_encoder =
9771 intel_ddi_get_crtc_new_encoder(crtc_state);
9772
9773 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9774 if (!intel_ddi_pll_select(crtc, crtc_state))
9775 return -EINVAL;
9776 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009777
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009778 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009779
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009780 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009781}
9782
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309783static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9784 enum port port,
9785 struct intel_crtc_state *pipe_config)
9786{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009787 enum intel_dpll_id id;
9788
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309789 switch (port) {
9790 case PORT_A:
9791 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +02009792 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309793 break;
9794 case PORT_B:
9795 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +02009796 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309797 break;
9798 case PORT_C:
9799 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +02009800 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309801 break;
9802 default:
9803 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009804 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309805 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009806
9807 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309808}
9809
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009810static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9811 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009812 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009813{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009814 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009815 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009816
9817 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9818 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9819
9820 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009821 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009822 id = DPLL_ID_SKL_DPLL0;
9823 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009824 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009825 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009826 break;
9827 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009828 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009829 break;
9830 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009831 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009832 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009833 default:
9834 MISSING_CASE(pipe_config->ddi_pll_sel);
9835 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009836 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009837
9838 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009839}
9840
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009841static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9842 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009843 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009844{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009845 enum intel_dpll_id id;
9846
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009847 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9848
9849 switch (pipe_config->ddi_pll_sel) {
9850 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009851 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009852 break;
9853 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009854 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009855 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009856 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009857 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009858 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009859 case PORT_CLK_SEL_LCPLL_810:
9860 id = DPLL_ID_LCPLL_810;
9861 break;
9862 case PORT_CLK_SEL_LCPLL_1350:
9863 id = DPLL_ID_LCPLL_1350;
9864 break;
9865 case PORT_CLK_SEL_LCPLL_2700:
9866 id = DPLL_ID_LCPLL_2700;
9867 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009868 default:
9869 MISSING_CASE(pipe_config->ddi_pll_sel);
9870 /* fall through */
9871 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009872 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009873 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009874
9875 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009876}
9877
Daniel Vetter26804af2014-06-25 22:01:55 +03009878static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009879 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009880{
9881 struct drm_device *dev = crtc->base.dev;
9882 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009883 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009884 enum port port;
9885 uint32_t tmp;
9886
9887 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9888
9889 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9890
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009891 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009892 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309893 else if (IS_BROXTON(dev))
9894 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009895 else
9896 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009897
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009898 pll = pipe_config->shared_dpll;
9899 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009900 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9901 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009902 }
9903
Daniel Vetter26804af2014-06-25 22:01:55 +03009904 /*
9905 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9906 * DDI E. So just check whether this pipe is wired to DDI E and whether
9907 * the PCH transcoder is on.
9908 */
Damien Lespiauca370452013-12-03 13:56:24 +00009909 if (INTEL_INFO(dev)->gen < 9 &&
9910 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009911 pipe_config->has_pch_encoder = true;
9912
9913 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9914 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9915 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9916
9917 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9918 }
9919}
9920
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009921static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009922 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009923{
9924 struct drm_device *dev = crtc->base.dev;
9925 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009926 enum intel_display_power_domain power_domain;
9927 unsigned long power_domain_mask;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009928 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009929 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009930
Imre Deak17290502016-02-12 18:55:11 +02009931 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9932 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009933 return false;
Imre Deak17290502016-02-12 18:55:11 +02009934 power_domain_mask = BIT(power_domain);
9935
9936 ret = false;
Imre Deakb5482bd2014-03-05 16:20:55 +02009937
Daniel Vettere143a212013-07-04 12:01:15 +02009938 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009939 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009940
Daniel Vettereccb1402013-05-22 00:50:22 +02009941 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9942 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9943 enum pipe trans_edp_pipe;
9944 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9945 default:
9946 WARN(1, "unknown pipe linked to edp transcoder\n");
9947 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9948 case TRANS_DDI_EDP_INPUT_A_ON:
9949 trans_edp_pipe = PIPE_A;
9950 break;
9951 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9952 trans_edp_pipe = PIPE_B;
9953 break;
9954 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9955 trans_edp_pipe = PIPE_C;
9956 break;
9957 }
9958
9959 if (trans_edp_pipe == crtc->pipe)
9960 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9961 }
9962
Imre Deak17290502016-02-12 18:55:11 +02009963 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9964 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9965 goto out;
9966 power_domain_mask |= BIT(power_domain);
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009967
Daniel Vettereccb1402013-05-22 00:50:22 +02009968 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009969 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009970 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009971
Daniel Vetter26804af2014-06-25 22:01:55 +03009972 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009973
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009974 intel_get_pipe_timings(crtc, pipe_config);
9975
Chandra Kondurua1b22782015-04-07 15:28:45 -07009976 if (INTEL_INFO(dev)->gen >= 9) {
9977 skl_init_scalers(dev, crtc, pipe_config);
9978 }
9979
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009980 if (INTEL_INFO(dev)->gen >= 9) {
9981 pipe_config->scaler_state.scaler_id = -1;
9982 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9983 }
9984
Imre Deak17290502016-02-12 18:55:11 +02009985 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9986 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9987 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009988 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009989 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009990 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07009991 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009992 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009993
Jesse Barnese59150d2014-01-07 13:30:45 -08009994 if (IS_HASWELL(dev))
9995 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9996 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009997
Clint Taylorebb69c92014-09-30 10:30:22 -07009998 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9999 pipe_config->pixel_multiplier =
10000 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10001 } else {
10002 pipe_config->pixel_multiplier = 1;
10003 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010004
Imre Deak17290502016-02-12 18:55:11 +020010005 ret = true;
10006
10007out:
10008 for_each_power_domain(power_domain, power_domain_mask)
10009 intel_display_power_put(dev_priv, power_domain);
10010
10011 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010012}
10013
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010014static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10015 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010016{
10017 struct drm_device *dev = crtc->dev;
10018 struct drm_i915_private *dev_priv = dev->dev_private;
10019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010020 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010021
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010022 if (plane_state && plane_state->visible) {
10023 unsigned int width = plane_state->base.crtc_w;
10024 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010025 unsigned int stride = roundup_pow_of_two(width) * 4;
10026
10027 switch (stride) {
10028 default:
10029 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10030 width, stride);
10031 stride = 256;
10032 /* fallthrough */
10033 case 256:
10034 case 512:
10035 case 1024:
10036 case 2048:
10037 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010038 }
10039
Ville Syrjälädc41c152014-08-13 11:57:05 +030010040 cntl |= CURSOR_ENABLE |
10041 CURSOR_GAMMA_ENABLE |
10042 CURSOR_FORMAT_ARGB |
10043 CURSOR_STRIDE(stride);
10044
10045 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010046 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010047
Ville Syrjälädc41c152014-08-13 11:57:05 +030010048 if (intel_crtc->cursor_cntl != 0 &&
10049 (intel_crtc->cursor_base != base ||
10050 intel_crtc->cursor_size != size ||
10051 intel_crtc->cursor_cntl != cntl)) {
10052 /* On these chipsets we can only modify the base/size/stride
10053 * whilst the cursor is disabled.
10054 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010055 I915_WRITE(CURCNTR(PIPE_A), 0);
10056 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010057 intel_crtc->cursor_cntl = 0;
10058 }
10059
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010060 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010061 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010062 intel_crtc->cursor_base = base;
10063 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010064
10065 if (intel_crtc->cursor_size != size) {
10066 I915_WRITE(CURSIZE, size);
10067 intel_crtc->cursor_size = size;
10068 }
10069
Chris Wilson4b0e3332014-05-30 16:35:26 +030010070 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010071 I915_WRITE(CURCNTR(PIPE_A), cntl);
10072 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010073 intel_crtc->cursor_cntl = cntl;
10074 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010075}
10076
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010077static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10078 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010079{
10080 struct drm_device *dev = crtc->dev;
10081 struct drm_i915_private *dev_priv = dev->dev_private;
10082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10083 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010084 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010085
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010086 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010087 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010088 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010089 case 64:
10090 cntl |= CURSOR_MODE_64_ARGB_AX;
10091 break;
10092 case 128:
10093 cntl |= CURSOR_MODE_128_ARGB_AX;
10094 break;
10095 case 256:
10096 cntl |= CURSOR_MODE_256_ARGB_AX;
10097 break;
10098 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010099 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010100 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010101 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010102 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010103
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010104 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010105 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010106
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010107 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10108 cntl |= CURSOR_ROTATE_180;
10109 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010110
Chris Wilson4b0e3332014-05-30 16:35:26 +030010111 if (intel_crtc->cursor_cntl != cntl) {
10112 I915_WRITE(CURCNTR(pipe), cntl);
10113 POSTING_READ(CURCNTR(pipe));
10114 intel_crtc->cursor_cntl = cntl;
10115 }
10116
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010117 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010118 I915_WRITE(CURBASE(pipe), base);
10119 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010120
10121 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010122}
10123
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010124/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010125static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010126 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010127{
10128 struct drm_device *dev = crtc->dev;
10129 struct drm_i915_private *dev_priv = dev->dev_private;
10130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10131 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010132 u32 base = intel_crtc->cursor_addr;
10133 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010134
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010135 if (plane_state) {
10136 int x = plane_state->base.crtc_x;
10137 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010138
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010139 if (x < 0) {
10140 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10141 x = -x;
10142 }
10143 pos |= x << CURSOR_X_SHIFT;
10144
10145 if (y < 0) {
10146 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10147 y = -y;
10148 }
10149 pos |= y << CURSOR_Y_SHIFT;
10150
10151 /* ILK+ do this automagically */
10152 if (HAS_GMCH_DISPLAY(dev) &&
10153 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10154 base += (plane_state->base.crtc_h *
10155 plane_state->base.crtc_w - 1) * 4;
10156 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010157 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010158
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010159 I915_WRITE(CURPOS(pipe), pos);
10160
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010161 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010162 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010163 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010164 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010165}
10166
Ville Syrjälädc41c152014-08-13 11:57:05 +030010167static bool cursor_size_ok(struct drm_device *dev,
10168 uint32_t width, uint32_t height)
10169{
10170 if (width == 0 || height == 0)
10171 return false;
10172
10173 /*
10174 * 845g/865g are special in that they are only limited by
10175 * the width of their cursors, the height is arbitrary up to
10176 * the precision of the register. Everything else requires
10177 * square cursors, limited to a few power-of-two sizes.
10178 */
10179 if (IS_845G(dev) || IS_I865G(dev)) {
10180 if ((width & 63) != 0)
10181 return false;
10182
10183 if (width > (IS_845G(dev) ? 64 : 512))
10184 return false;
10185
10186 if (height > 1023)
10187 return false;
10188 } else {
10189 switch (width | height) {
10190 case 256:
10191 case 128:
10192 if (IS_GEN2(dev))
10193 return false;
10194 case 64:
10195 break;
10196 default:
10197 return false;
10198 }
10199 }
10200
10201 return true;
10202}
10203
Jesse Barnes79e53942008-11-07 14:24:08 -080010204static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010205 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010206{
James Simmons72034252010-08-03 01:33:19 +010010207 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010209
James Simmons72034252010-08-03 01:33:19 +010010210 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010211 intel_crtc->lut_r[i] = red[i] >> 8;
10212 intel_crtc->lut_g[i] = green[i] >> 8;
10213 intel_crtc->lut_b[i] = blue[i] >> 8;
10214 }
10215
10216 intel_crtc_load_lut(crtc);
10217}
10218
Jesse Barnes79e53942008-11-07 14:24:08 -080010219/* VESA 640x480x72Hz mode to set on the pipe */
10220static struct drm_display_mode load_detect_mode = {
10221 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10222 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10223};
10224
Daniel Vettera8bb6812014-02-10 18:00:39 +010010225struct drm_framebuffer *
10226__intel_framebuffer_create(struct drm_device *dev,
10227 struct drm_mode_fb_cmd2 *mode_cmd,
10228 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010229{
10230 struct intel_framebuffer *intel_fb;
10231 int ret;
10232
10233 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010234 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010235 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010236
10237 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010238 if (ret)
10239 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010240
10241 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010242
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010243err:
10244 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010245 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010246}
10247
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010248static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010249intel_framebuffer_create(struct drm_device *dev,
10250 struct drm_mode_fb_cmd2 *mode_cmd,
10251 struct drm_i915_gem_object *obj)
10252{
10253 struct drm_framebuffer *fb;
10254 int ret;
10255
10256 ret = i915_mutex_lock_interruptible(dev);
10257 if (ret)
10258 return ERR_PTR(ret);
10259 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10260 mutex_unlock(&dev->struct_mutex);
10261
10262 return fb;
10263}
10264
Chris Wilsond2dff872011-04-19 08:36:26 +010010265static u32
10266intel_framebuffer_pitch_for_width(int width, int bpp)
10267{
10268 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10269 return ALIGN(pitch, 64);
10270}
10271
10272static u32
10273intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10274{
10275 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010276 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010277}
10278
10279static struct drm_framebuffer *
10280intel_framebuffer_create_for_mode(struct drm_device *dev,
10281 struct drm_display_mode *mode,
10282 int depth, int bpp)
10283{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010284 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010285 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010286 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010287
10288 obj = i915_gem_alloc_object(dev,
10289 intel_framebuffer_size_for_mode(mode, bpp));
10290 if (obj == NULL)
10291 return ERR_PTR(-ENOMEM);
10292
10293 mode_cmd.width = mode->hdisplay;
10294 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010295 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10296 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010297 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010298
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010299 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10300 if (IS_ERR(fb))
10301 drm_gem_object_unreference_unlocked(&obj->base);
10302
10303 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010304}
10305
10306static struct drm_framebuffer *
10307mode_fits_in_fbdev(struct drm_device *dev,
10308 struct drm_display_mode *mode)
10309{
Daniel Vetter06957262015-08-10 13:34:08 +020010310#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010311 struct drm_i915_private *dev_priv = dev->dev_private;
10312 struct drm_i915_gem_object *obj;
10313 struct drm_framebuffer *fb;
10314
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010315 if (!dev_priv->fbdev)
10316 return NULL;
10317
10318 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010319 return NULL;
10320
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010321 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010322 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010323
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010324 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010325 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10326 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010327 return NULL;
10328
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010329 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010330 return NULL;
10331
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010332 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010333 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010334#else
10335 return NULL;
10336#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010337}
10338
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010339static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10340 struct drm_crtc *crtc,
10341 struct drm_display_mode *mode,
10342 struct drm_framebuffer *fb,
10343 int x, int y)
10344{
10345 struct drm_plane_state *plane_state;
10346 int hdisplay, vdisplay;
10347 int ret;
10348
10349 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10350 if (IS_ERR(plane_state))
10351 return PTR_ERR(plane_state);
10352
10353 if (mode)
10354 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10355 else
10356 hdisplay = vdisplay = 0;
10357
10358 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10359 if (ret)
10360 return ret;
10361 drm_atomic_set_fb_for_plane(plane_state, fb);
10362 plane_state->crtc_x = 0;
10363 plane_state->crtc_y = 0;
10364 plane_state->crtc_w = hdisplay;
10365 plane_state->crtc_h = vdisplay;
10366 plane_state->src_x = x << 16;
10367 plane_state->src_y = y << 16;
10368 plane_state->src_w = hdisplay << 16;
10369 plane_state->src_h = vdisplay << 16;
10370
10371 return 0;
10372}
10373
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010374bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010375 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010376 struct intel_load_detect_pipe *old,
10377 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010378{
10379 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010380 struct intel_encoder *intel_encoder =
10381 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010382 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010383 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010384 struct drm_crtc *crtc = NULL;
10385 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010386 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010387 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010388 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010389 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010390 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010391 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010392
Chris Wilsond2dff872011-04-19 08:36:26 +010010393 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010394 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010395 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010396
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010397 old->restore_state = NULL;
10398
Rob Clark51fd3712013-11-19 12:10:12 -050010399retry:
10400 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10401 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010402 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010403
Jesse Barnes79e53942008-11-07 14:24:08 -080010404 /*
10405 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010406 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010407 * - if the connector already has an assigned crtc, use it (but make
10408 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010409 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010410 * - try to find the first unused crtc that can drive this connector,
10411 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010412 */
10413
10414 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010415 if (connector->state->crtc) {
10416 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010417
Rob Clark51fd3712013-11-19 12:10:12 -050010418 ret = drm_modeset_lock(&crtc->mutex, ctx);
10419 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010420 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010421
10422 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010423 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010424 }
10425
10426 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010427 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010428 i++;
10429 if (!(encoder->possible_crtcs & (1 << i)))
10430 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010431
10432 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10433 if (ret)
10434 goto fail;
10435
10436 if (possible_crtc->state->enable) {
10437 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010438 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010439 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010440
10441 crtc = possible_crtc;
10442 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010443 }
10444
10445 /*
10446 * If we didn't find an unused CRTC, don't use any.
10447 */
10448 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010449 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010450 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010451 }
10452
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010453found:
10454 intel_crtc = to_intel_crtc(crtc);
10455
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010456 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10457 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010458 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010459
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010460 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010461 restore_state = drm_atomic_state_alloc(dev);
10462 if (!state || !restore_state) {
10463 ret = -ENOMEM;
10464 goto fail;
10465 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010466
10467 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010468 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010469
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010470 connector_state = drm_atomic_get_connector_state(state, connector);
10471 if (IS_ERR(connector_state)) {
10472 ret = PTR_ERR(connector_state);
10473 goto fail;
10474 }
10475
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010476 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10477 if (ret)
10478 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010479
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010480 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10481 if (IS_ERR(crtc_state)) {
10482 ret = PTR_ERR(crtc_state);
10483 goto fail;
10484 }
10485
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010486 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010487
Chris Wilson64927112011-04-20 07:25:26 +010010488 if (!mode)
10489 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010490
Chris Wilsond2dff872011-04-19 08:36:26 +010010491 /* We need a framebuffer large enough to accommodate all accesses
10492 * that the plane may generate whilst we perform load detection.
10493 * We can not rely on the fbcon either being present (we get called
10494 * during its initialisation to detect all boot displays, or it may
10495 * not even exist) or that it is large enough to satisfy the
10496 * requested mode.
10497 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010498 fb = mode_fits_in_fbdev(dev, mode);
10499 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010500 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010501 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010502 } else
10503 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010504 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010505 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010506 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010507 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010508
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010509 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10510 if (ret)
10511 goto fail;
10512
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010513 drm_framebuffer_unreference(fb);
10514
10515 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10516 if (ret)
10517 goto fail;
10518
10519 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10520 if (!ret)
10521 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10522 if (!ret)
10523 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10524 if (ret) {
10525 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10526 goto fail;
10527 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010528
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010529 ret = drm_atomic_commit(state);
10530 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010531 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010532 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010533 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010534
10535 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010536
Jesse Barnes79e53942008-11-07 14:24:08 -080010537 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010538 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010539 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010540
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010541fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010542 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010543 drm_atomic_state_free(restore_state);
10544 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010545
Rob Clark51fd3712013-11-19 12:10:12 -050010546 if (ret == -EDEADLK) {
10547 drm_modeset_backoff(ctx);
10548 goto retry;
10549 }
10550
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010551 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010552}
10553
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010554void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010555 struct intel_load_detect_pipe *old,
10556 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010557{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010558 struct intel_encoder *intel_encoder =
10559 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010560 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010561 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010562 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010563
Chris Wilsond2dff872011-04-19 08:36:26 +010010564 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010565 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010566 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010567
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010568 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010569 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010570
10571 ret = drm_atomic_commit(state);
10572 if (ret) {
10573 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10574 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010575 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010576}
10577
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010578static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010579 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010580{
10581 struct drm_i915_private *dev_priv = dev->dev_private;
10582 u32 dpll = pipe_config->dpll_hw_state.dpll;
10583
10584 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010585 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010586 else if (HAS_PCH_SPLIT(dev))
10587 return 120000;
10588 else if (!IS_GEN2(dev))
10589 return 96000;
10590 else
10591 return 48000;
10592}
10593
Jesse Barnes79e53942008-11-07 14:24:08 -080010594/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010595static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010596 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010597{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010598 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010599 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010600 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010601 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010602 u32 fp;
10603 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010604 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010605 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010606
10607 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010608 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010609 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010610 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010611
10612 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010613 if (IS_PINEVIEW(dev)) {
10614 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10615 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010616 } else {
10617 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10618 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10619 }
10620
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010621 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010622 if (IS_PINEVIEW(dev))
10623 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10624 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010625 else
10626 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010627 DPLL_FPA01_P1_POST_DIV_SHIFT);
10628
10629 switch (dpll & DPLL_MODE_MASK) {
10630 case DPLLB_MODE_DAC_SERIAL:
10631 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10632 5 : 10;
10633 break;
10634 case DPLLB_MODE_LVDS:
10635 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10636 7 : 14;
10637 break;
10638 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010639 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010640 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010641 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010642 }
10643
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010644 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010645 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010646 else
Imre Deakdccbea32015-06-22 23:35:51 +030010647 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010648 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010649 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010650 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010651
10652 if (is_lvds) {
10653 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10654 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010655
10656 if (lvds & LVDS_CLKB_POWER_UP)
10657 clock.p2 = 7;
10658 else
10659 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010660 } else {
10661 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10662 clock.p1 = 2;
10663 else {
10664 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10665 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10666 }
10667 if (dpll & PLL_P2_DIVIDE_BY_4)
10668 clock.p2 = 4;
10669 else
10670 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010671 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010672
Imre Deakdccbea32015-06-22 23:35:51 +030010673 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010674 }
10675
Ville Syrjälä18442d02013-09-13 16:00:08 +030010676 /*
10677 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010678 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010679 * encoder's get_config() function.
10680 */
Imre Deakdccbea32015-06-22 23:35:51 +030010681 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010682}
10683
Ville Syrjälä6878da02013-09-13 15:59:11 +030010684int intel_dotclock_calculate(int link_freq,
10685 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010686{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010687 /*
10688 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010689 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010690 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010691 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010692 *
10693 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010694 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010695 */
10696
Ville Syrjälä6878da02013-09-13 15:59:11 +030010697 if (!m_n->link_n)
10698 return 0;
10699
10700 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10701}
10702
Ville Syrjälä18442d02013-09-13 16:00:08 +030010703static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010704 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010705{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010706 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010707
10708 /* read out port_clock from the DPLL */
10709 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010710
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010711 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010712 * In case there is an active pipe without active ports,
10713 * we may need some idea for the dotclock anyway.
10714 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010715 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010716 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010717 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010718 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010719}
10720
10721/** Returns the currently programmed mode of the given pipe. */
10722struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10723 struct drm_crtc *crtc)
10724{
Jesse Barnes548f2452011-02-17 10:40:53 -080010725 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010727 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010728 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010729 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010730 int htot = I915_READ(HTOTAL(cpu_transcoder));
10731 int hsync = I915_READ(HSYNC(cpu_transcoder));
10732 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10733 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010734 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010735
10736 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10737 if (!mode)
10738 return NULL;
10739
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010740 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10741 if (!pipe_config) {
10742 kfree(mode);
10743 return NULL;
10744 }
10745
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010746 /*
10747 * Construct a pipe_config sufficient for getting the clock info
10748 * back out of crtc_clock_get.
10749 *
10750 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10751 * to use a real value here instead.
10752 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010753 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10754 pipe_config->pixel_multiplier = 1;
10755 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10756 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10757 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10758 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010759
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010760 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010761 mode->hdisplay = (htot & 0xffff) + 1;
10762 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10763 mode->hsync_start = (hsync & 0xffff) + 1;
10764 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10765 mode->vdisplay = (vtot & 0xffff) + 1;
10766 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10767 mode->vsync_start = (vsync & 0xffff) + 1;
10768 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10769
10770 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010771
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010772 kfree(pipe_config);
10773
Jesse Barnes79e53942008-11-07 14:24:08 -080010774 return mode;
10775}
10776
Chris Wilsonf047e392012-07-21 12:31:41 +010010777void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010778{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010779 struct drm_i915_private *dev_priv = dev->dev_private;
10780
Chris Wilsonf62a0072014-02-21 17:55:39 +000010781 if (dev_priv->mm.busy)
10782 return;
10783
Paulo Zanoni43694d62014-03-07 20:08:08 -030010784 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010785 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010786 if (INTEL_INFO(dev)->gen >= 6)
10787 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010788 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010789}
10790
10791void intel_mark_idle(struct drm_device *dev)
10792{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010793 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010794
Chris Wilsonf62a0072014-02-21 17:55:39 +000010795 if (!dev_priv->mm.busy)
10796 return;
10797
10798 dev_priv->mm.busy = false;
10799
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010800 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010801 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010802
Paulo Zanoni43694d62014-03-07 20:08:08 -030010803 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010804}
10805
Jesse Barnes79e53942008-11-07 14:24:08 -080010806static void intel_crtc_destroy(struct drm_crtc *crtc)
10807{
10808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010809 struct drm_device *dev = crtc->dev;
10810 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010811
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010812 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010813 work = intel_crtc->unpin_work;
10814 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010815 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010816
10817 if (work) {
10818 cancel_work_sync(&work->work);
10819 kfree(work);
10820 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010821
10822 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010823
Jesse Barnes79e53942008-11-07 14:24:08 -080010824 kfree(intel_crtc);
10825}
10826
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010827static void intel_unpin_work_fn(struct work_struct *__work)
10828{
10829 struct intel_unpin_work *work =
10830 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010831 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10832 struct drm_device *dev = crtc->base.dev;
10833 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010834
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010835 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020010836 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilson05394f32010-11-08 19:18:58 +000010837 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010838
John Harrisonf06cc1b2014-11-24 18:49:37 +000010839 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010840 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010841 mutex_unlock(&dev->struct_mutex);
10842
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010843 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010844 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010845 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010846
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010847 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10848 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010849
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010850 kfree(work);
10851}
10852
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010853static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010854 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010855{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10857 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010858 unsigned long flags;
10859
10860 /* Ignore early vblank irqs */
10861 if (intel_crtc == NULL)
10862 return;
10863
Daniel Vetterf3260382014-09-15 14:55:23 +020010864 /*
10865 * This is called both by irq handlers and the reset code (to complete
10866 * lost pageflips) so needs the full irqsave spinlocks.
10867 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010868 spin_lock_irqsave(&dev->event_lock, flags);
10869 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010870
10871 /* Ensure we don't miss a work->pending update ... */
10872 smp_rmb();
10873
10874 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010875 spin_unlock_irqrestore(&dev->event_lock, flags);
10876 return;
10877 }
10878
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010879 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010880
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010881 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010882}
10883
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010884void intel_finish_page_flip(struct drm_device *dev, int pipe)
10885{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010886 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010887 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10888
Mario Kleiner49b14a52010-12-09 07:00:07 +010010889 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010890}
10891
10892void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10893{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010894 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010895 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10896
Mario Kleiner49b14a52010-12-09 07:00:07 +010010897 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010898}
10899
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010900/* Is 'a' after or equal to 'b'? */
10901static bool g4x_flip_count_after_eq(u32 a, u32 b)
10902{
10903 return !((a - b) & 0x80000000);
10904}
10905
10906static bool page_flip_finished(struct intel_crtc *crtc)
10907{
10908 struct drm_device *dev = crtc->base.dev;
10909 struct drm_i915_private *dev_priv = dev->dev_private;
10910
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010911 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10912 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10913 return true;
10914
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010915 /*
10916 * The relevant registers doen't exist on pre-ctg.
10917 * As the flip done interrupt doesn't trigger for mmio
10918 * flips on gmch platforms, a flip count check isn't
10919 * really needed there. But since ctg has the registers,
10920 * include it in the check anyway.
10921 */
10922 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10923 return true;
10924
10925 /*
Maarten Lankhorste8861672016-02-24 11:24:26 +010010926 * BDW signals flip done immediately if the plane
10927 * is disabled, even if the plane enable is already
10928 * armed to occur at the next vblank :(
10929 */
10930
10931 /*
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010932 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10933 * used the same base address. In that case the mmio flip might
10934 * have completed, but the CS hasn't even executed the flip yet.
10935 *
10936 * A flip count check isn't enough as the CS might have updated
10937 * the base address just after start of vblank, but before we
10938 * managed to process the interrupt. This means we'd complete the
10939 * CS flip too soon.
10940 *
10941 * Combining both checks should get us a good enough result. It may
10942 * still happen that the CS flip has been executed, but has not
10943 * yet actually completed. But in case the base address is the same
10944 * anyway, we don't really care.
10945 */
10946 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10947 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010948 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010949 crtc->unpin_work->flip_count);
10950}
10951
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010952void intel_prepare_page_flip(struct drm_device *dev, int plane)
10953{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010954 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010955 struct intel_crtc *intel_crtc =
10956 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10957 unsigned long flags;
10958
Daniel Vetterf3260382014-09-15 14:55:23 +020010959
10960 /*
10961 * This is called both by irq handlers and the reset code (to complete
10962 * lost pageflips) so needs the full irqsave spinlocks.
10963 *
10964 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010965 * generate a page-flip completion irq, i.e. every modeset
10966 * is also accompanied by a spurious intel_prepare_page_flip().
10967 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010968 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010969 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010970 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010971 spin_unlock_irqrestore(&dev->event_lock, flags);
10972}
10973
Chris Wilson60426392015-10-10 10:44:32 +010010974static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010975{
10976 /* Ensure that the work item is consistent when activating it ... */
10977 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010978 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010979 /* and that it is marked active as soon as the irq could fire. */
10980 smp_wmb();
10981}
10982
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010983static int intel_gen2_queue_flip(struct drm_device *dev,
10984 struct drm_crtc *crtc,
10985 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010986 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010987 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010988 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010989{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000010990 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010992 u32 flip_mask;
10993 int ret;
10994
John Harrison5fb9de12015-05-29 17:44:07 +010010995 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010996 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010997 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010998
10999 /* Can't queue multiple flips, so wait for the previous
11000 * one to finish before executing the next.
11001 */
11002 if (intel_crtc->plane)
11003 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11004 else
11005 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011006 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11007 intel_ring_emit(engine, MI_NOOP);
11008 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011009 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011010 intel_ring_emit(engine, fb->pitches[0]);
11011 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11012 intel_ring_emit(engine, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011013
Chris Wilson60426392015-10-10 10:44:32 +010011014 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011015 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011016}
11017
11018static int intel_gen3_queue_flip(struct drm_device *dev,
11019 struct drm_crtc *crtc,
11020 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011021 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011022 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011023 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011024{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011025 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011027 u32 flip_mask;
11028 int ret;
11029
John Harrison5fb9de12015-05-29 17:44:07 +010011030 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011031 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011032 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011033
11034 if (intel_crtc->plane)
11035 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11036 else
11037 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011038 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11039 intel_ring_emit(engine, MI_NOOP);
11040 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011041 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011042 intel_ring_emit(engine, fb->pitches[0]);
11043 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11044 intel_ring_emit(engine, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011045
Chris Wilson60426392015-10-10 10:44:32 +010011046 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011047 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011048}
11049
11050static int intel_gen4_queue_flip(struct drm_device *dev,
11051 struct drm_crtc *crtc,
11052 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011053 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011054 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011055 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011056{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011057 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011058 struct drm_i915_private *dev_priv = dev->dev_private;
11059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11060 uint32_t pf, pipesrc;
11061 int ret;
11062
John Harrison5fb9de12015-05-29 17:44:07 +010011063 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011064 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011065 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011066
11067 /* i965+ uses the linear or tiled offsets from the
11068 * Display Registers (which do not change across a page-flip)
11069 * so we need only reprogram the base address.
11070 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011071 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011072 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011073 intel_ring_emit(engine, fb->pitches[0]);
11074 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011075 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011076
11077 /* XXX Enabling the panel-fitter across page-flip is so far
11078 * untested on non-native modes, so ignore it for now.
11079 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11080 */
11081 pf = 0;
11082 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011083 intel_ring_emit(engine, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011084
Chris Wilson60426392015-10-10 10:44:32 +010011085 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011086 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011087}
11088
11089static int intel_gen6_queue_flip(struct drm_device *dev,
11090 struct drm_crtc *crtc,
11091 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011092 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011093 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011094 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011095{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011096 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011097 struct drm_i915_private *dev_priv = dev->dev_private;
11098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11099 uint32_t pf, pipesrc;
11100 int ret;
11101
John Harrison5fb9de12015-05-29 17:44:07 +010011102 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011103 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011104 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011105
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011106 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011107 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011108 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11109 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011110
Chris Wilson99d9acd2012-04-17 20:37:00 +010011111 /* Contrary to the suggestions in the documentation,
11112 * "Enable Panel Fitter" does not seem to be required when page
11113 * flipping with a non-native mode, and worse causes a normal
11114 * modeset to fail.
11115 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11116 */
11117 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011118 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011119 intel_ring_emit(engine, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011120
Chris Wilson60426392015-10-10 10:44:32 +010011121 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011122 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011123}
11124
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011125static int intel_gen7_queue_flip(struct drm_device *dev,
11126 struct drm_crtc *crtc,
11127 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011128 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011129 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011130 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011131{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011132 struct intel_engine_cs *engine = req->engine;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011134 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011135 int len, ret;
11136
Robin Schroereba905b2014-05-18 02:24:50 +020011137 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011138 case PLANE_A:
11139 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11140 break;
11141 case PLANE_B:
11142 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11143 break;
11144 case PLANE_C:
11145 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11146 break;
11147 default:
11148 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011149 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011150 }
11151
Chris Wilsonffe74d72013-08-26 20:58:12 +010011152 len = 4;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011153 if (engine->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011154 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011155 /*
11156 * On Gen 8, SRM is now taking an extra dword to accommodate
11157 * 48bits addresses, and we need a NOOP for the batch size to
11158 * stay even.
11159 */
11160 if (IS_GEN8(dev))
11161 len += 2;
11162 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011163
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011164 /*
11165 * BSpec MI_DISPLAY_FLIP for IVB:
11166 * "The full packet must be contained within the same cache line."
11167 *
11168 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11169 * cacheline, if we ever start emitting more commands before
11170 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11171 * then do the cacheline alignment, and finally emit the
11172 * MI_DISPLAY_FLIP.
11173 */
John Harrisonbba09b12015-05-29 17:44:06 +010011174 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011175 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011176 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011177
John Harrison5fb9de12015-05-29 17:44:07 +010011178 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011179 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011180 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011181
Chris Wilsonffe74d72013-08-26 20:58:12 +010011182 /* Unmask the flip-done completion message. Note that the bspec says that
11183 * we should do this for both the BCS and RCS, and that we must not unmask
11184 * more than one flip event at any time (or ensure that one flip message
11185 * can be sent by waiting for flip-done prior to queueing new flips).
11186 * Experimentation says that BCS works despite DERRMR masking all
11187 * flip-done completion events and that unmasking all planes at once
11188 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11189 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11190 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011191 if (engine->id == RCS) {
11192 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11193 intel_ring_emit_reg(engine, DERRMR);
11194 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11195 DERRMR_PIPEB_PRI_FLIP_DONE |
11196 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011197 if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011198 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011199 MI_SRM_LRM_GLOBAL_GTT);
11200 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011201 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011202 MI_SRM_LRM_GLOBAL_GTT);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011203 intel_ring_emit_reg(engine, DERRMR);
11204 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011205 if (IS_GEN8(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011206 intel_ring_emit(engine, 0);
11207 intel_ring_emit(engine, MI_NOOP);
Damien Lespiauf4768282014-04-07 20:24:34 +010011208 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011209 }
11210
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011211 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11212 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11213 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11214 intel_ring_emit(engine, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011215
Chris Wilson60426392015-10-10 10:44:32 +010011216 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011217 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011218}
11219
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011220static bool use_mmio_flip(struct intel_engine_cs *engine,
Sourab Gupta84c33a62014-06-02 16:47:17 +053011221 struct drm_i915_gem_object *obj)
11222{
11223 /*
11224 * This is not being used for older platforms, because
11225 * non-availability of flip done interrupt forces us to use
11226 * CS flips. Older platforms derive flip done using some clever
11227 * tricks involving the flip_pending status bits and vblank irqs.
11228 * So using MMIO flips there would disrupt this mechanism.
11229 */
11230
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011231 if (engine == NULL)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011232 return true;
11233
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011234 if (INTEL_INFO(engine->dev)->gen < 5)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011235 return false;
11236
11237 if (i915.use_mmio_flip < 0)
11238 return false;
11239 else if (i915.use_mmio_flip > 0)
11240 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011241 else if (i915.enable_execlists)
11242 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011243 else if (obj->base.dma_buf &&
11244 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11245 false))
11246 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011247 else
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000011248 return engine != i915_gem_request_get_engine(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011249}
11250
Chris Wilson60426392015-10-10 10:44:32 +010011251static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011252 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011253 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011254{
11255 struct drm_device *dev = intel_crtc->base.dev;
11256 struct drm_i915_private *dev_priv = dev->dev_private;
11257 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011258 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011259 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011260
11261 ctl = I915_READ(PLANE_CTL(pipe, 0));
11262 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011263 switch (fb->modifier[0]) {
11264 case DRM_FORMAT_MOD_NONE:
11265 break;
11266 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011267 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011268 break;
11269 case I915_FORMAT_MOD_Y_TILED:
11270 ctl |= PLANE_CTL_TILED_Y;
11271 break;
11272 case I915_FORMAT_MOD_Yf_TILED:
11273 ctl |= PLANE_CTL_TILED_YF;
11274 break;
11275 default:
11276 MISSING_CASE(fb->modifier[0]);
11277 }
Damien Lespiauff944562014-11-20 14:58:16 +000011278
11279 /*
11280 * The stride is either expressed as a multiple of 64 bytes chunks for
11281 * linear buffers or in number of tiles for tiled buffers.
11282 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011283 if (intel_rotation_90_or_270(rotation)) {
11284 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011285 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011286 stride = DIV_ROUND_UP(fb->height, tile_height);
11287 } else {
11288 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011289 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11290 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011291 }
Damien Lespiauff944562014-11-20 14:58:16 +000011292
11293 /*
11294 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11295 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11296 */
11297 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11298 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11299
Chris Wilson60426392015-10-10 10:44:32 +010011300 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011301 POSTING_READ(PLANE_SURF(pipe, 0));
11302}
11303
Chris Wilson60426392015-10-10 10:44:32 +010011304static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11305 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011306{
11307 struct drm_device *dev = intel_crtc->base.dev;
11308 struct drm_i915_private *dev_priv = dev->dev_private;
11309 struct intel_framebuffer *intel_fb =
11310 to_intel_framebuffer(intel_crtc->base.primary->fb);
11311 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011312 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011313 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011314
Sourab Gupta84c33a62014-06-02 16:47:17 +053011315 dspcntr = I915_READ(reg);
11316
Damien Lespiauc5d97472014-10-25 00:11:11 +010011317 if (obj->tiling_mode != I915_TILING_NONE)
11318 dspcntr |= DISPPLANE_TILED;
11319 else
11320 dspcntr &= ~DISPPLANE_TILED;
11321
Sourab Gupta84c33a62014-06-02 16:47:17 +053011322 I915_WRITE(reg, dspcntr);
11323
Chris Wilson60426392015-10-10 10:44:32 +010011324 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011325 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011326}
11327
11328/*
11329 * XXX: This is the temporary way to update the plane registers until we get
11330 * around to using the usual plane update functions for MMIO flips
11331 */
Chris Wilson60426392015-10-10 10:44:32 +010011332static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011333{
Chris Wilson60426392015-10-10 10:44:32 +010011334 struct intel_crtc *crtc = mmio_flip->crtc;
11335 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011336
Chris Wilson60426392015-10-10 10:44:32 +010011337 spin_lock_irq(&crtc->base.dev->event_lock);
11338 work = crtc->unpin_work;
11339 spin_unlock_irq(&crtc->base.dev->event_lock);
11340 if (work == NULL)
11341 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011342
Chris Wilson60426392015-10-10 10:44:32 +010011343 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011344
Chris Wilson60426392015-10-10 10:44:32 +010011345 intel_pipe_update_start(crtc);
11346
11347 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011348 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011349 else
11350 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011351 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011352
Chris Wilson60426392015-10-10 10:44:32 +010011353 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011354}
11355
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011356static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011357{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011358 struct intel_mmio_flip *mmio_flip =
11359 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011360 struct intel_framebuffer *intel_fb =
11361 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11362 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011363
Chris Wilson60426392015-10-10 10:44:32 +010011364 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011365 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011366 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011367 false, NULL,
11368 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011369 i915_gem_request_unreference__unlocked(mmio_flip->req);
11370 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011371
Alex Goinsfd8e0582015-11-25 18:43:38 -080011372 /* For framebuffer backed by dmabuf, wait for fence */
11373 if (obj->base.dma_buf)
11374 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11375 false, false,
11376 MAX_SCHEDULE_TIMEOUT) < 0);
11377
Chris Wilson60426392015-10-10 10:44:32 +010011378 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011379 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011380}
11381
11382static int intel_queue_mmio_flip(struct drm_device *dev,
11383 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011384 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011385{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011386 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011387
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011388 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11389 if (mmio_flip == NULL)
11390 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011391
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011392 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011393 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011394 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011395 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011396
11397 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11398 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011399
Sourab Gupta84c33a62014-06-02 16:47:17 +053011400 return 0;
11401}
11402
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011403static int intel_default_queue_flip(struct drm_device *dev,
11404 struct drm_crtc *crtc,
11405 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011406 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011407 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011408 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011409{
11410 return -ENODEV;
11411}
11412
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011413static bool __intel_pageflip_stall_check(struct drm_device *dev,
11414 struct drm_crtc *crtc)
11415{
11416 struct drm_i915_private *dev_priv = dev->dev_private;
11417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11418 struct intel_unpin_work *work = intel_crtc->unpin_work;
11419 u32 addr;
11420
11421 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11422 return true;
11423
Chris Wilson908565c2015-08-12 13:08:22 +010011424 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11425 return false;
11426
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011427 if (!work->enable_stall_check)
11428 return false;
11429
11430 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011431 if (work->flip_queued_req &&
11432 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011433 return false;
11434
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011435 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011436 }
11437
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011438 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011439 return false;
11440
11441 /* Potential stall - if we see that the flip has happened,
11442 * assume a missed interrupt. */
11443 if (INTEL_INFO(dev)->gen >= 4)
11444 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11445 else
11446 addr = I915_READ(DSPADDR(intel_crtc->plane));
11447
11448 /* There is a potential issue here with a false positive after a flip
11449 * to the same address. We could address this by checking for a
11450 * non-incrementing frame counter.
11451 */
11452 return addr == work->gtt_offset;
11453}
11454
11455void intel_check_page_flip(struct drm_device *dev, int pipe)
11456{
11457 struct drm_i915_private *dev_priv = dev->dev_private;
11458 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011460 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011461
Dave Gordon6c51d462015-03-06 15:34:26 +000011462 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011463
11464 if (crtc == NULL)
11465 return;
11466
Daniel Vetterf3260382014-09-15 14:55:23 +020011467 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011468 work = intel_crtc->unpin_work;
11469 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011470 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011471 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011472 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011473 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011474 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011475 if (work != NULL &&
11476 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11477 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011478 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011479}
11480
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011481static int intel_crtc_page_flip(struct drm_crtc *crtc,
11482 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011483 struct drm_pending_vblank_event *event,
11484 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011485{
11486 struct drm_device *dev = crtc->dev;
11487 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011488 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011489 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011491 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011492 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011493 struct intel_unpin_work *work;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011494 struct intel_engine_cs *engine;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011495 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011496 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011497 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011498
Matt Roper2ff8fde2014-07-08 07:50:07 -070011499 /*
11500 * drm_mode_page_flip_ioctl() should already catch this, but double
11501 * check to be safe. In the future we may enable pageflipping from
11502 * a disabled primary plane.
11503 */
11504 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11505 return -EBUSY;
11506
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011507 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011508 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011509 return -EINVAL;
11510
11511 /*
11512 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11513 * Note that pitch changes could also affect these register.
11514 */
11515 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011516 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11517 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011518 return -EINVAL;
11519
Chris Wilsonf900db42014-02-20 09:26:13 +000011520 if (i915_terminally_wedged(&dev_priv->gpu_error))
11521 goto out_hang;
11522
Daniel Vetterb14c5672013-09-19 12:18:32 +020011523 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011524 if (work == NULL)
11525 return -ENOMEM;
11526
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011527 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011528 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011529 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011530 INIT_WORK(&work->work, intel_unpin_work_fn);
11531
Daniel Vetter87b6b102014-05-15 15:33:46 +020011532 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011533 if (ret)
11534 goto free_work;
11535
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011536 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011537 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011538 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011539 /* Before declaring the flip queue wedged, check if
11540 * the hardware completed the operation behind our backs.
11541 */
11542 if (__intel_pageflip_stall_check(dev, crtc)) {
11543 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11544 page_flip_completed(intel_crtc);
11545 } else {
11546 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011547 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011548
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011549 drm_crtc_vblank_put(crtc);
11550 kfree(work);
11551 return -EBUSY;
11552 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011553 }
11554 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011555 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011556
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011557 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11558 flush_workqueue(dev_priv->wq);
11559
Jesse Barnes75dfca82010-02-10 15:09:44 -080011560 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011561 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011562 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011563
Matt Roperf4510a22014-04-01 15:22:40 -070011564 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011565 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011566 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011567
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011568 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011569
Chris Wilson89ed88b2015-02-16 14:31:49 +000011570 ret = i915_mutex_lock_interruptible(dev);
11571 if (ret)
11572 goto cleanup;
11573
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011574 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011575 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011576
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011577 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011578 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011579
Wayne Boyer666a4532015-12-09 12:29:35 -080011580 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011581 engine = &dev_priv->engine[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011582 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011583 /* vlv: DISPLAY_FLIP fails to change tiling */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011584 engine = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011585 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011586 engine = &dev_priv->engine[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011587 } else if (INTEL_INFO(dev)->gen >= 7) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000011588 engine = i915_gem_request_get_engine(obj->last_write_req);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011589 if (engine == NULL || engine->id != RCS)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011590 engine = &dev_priv->engine[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011591 } else {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011592 engine = &dev_priv->engine[RCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011593 }
11594
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011595 mmio_flip = use_mmio_flip(engine, obj);
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011596
11597 /* When using CS flips, we want to emit semaphores between rings.
11598 * However, when using mmio flips we will create a task to do the
11599 * synchronisation, so all we want here is to pin the framebuffer
11600 * into the display plane and skip any waits.
11601 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011602 if (!mmio_flip) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011603 ret = i915_gem_object_sync(obj, engine, &request);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011604 if (ret)
11605 goto cleanup_pending;
11606 }
11607
Ville Syrjälä3465c582016-02-15 22:54:43 +020011608 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011609 if (ret)
11610 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011611
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011612 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11613 obj, 0);
11614 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011615
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011616 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011617 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011618 if (ret)
11619 goto cleanup_unpin;
11620
John Harrisonf06cc1b2014-11-24 18:49:37 +000011621 i915_gem_request_assign(&work->flip_queued_req,
11622 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011623 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011624 if (!request) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011625 request = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +000011626 if (IS_ERR(request)) {
11627 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011628 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011629 }
John Harrison6258fbe2015-05-29 17:43:48 +010011630 }
11631
11632 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011633 page_flip_flags);
11634 if (ret)
11635 goto cleanup_unpin;
11636
John Harrison6258fbe2015-05-29 17:43:48 +010011637 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011638 }
11639
John Harrison91af1272015-06-18 13:14:56 +010011640 if (request)
John Harrison75289872015-05-29 17:43:49 +010011641 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011642
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011643 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011644 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011645
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011646 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011647 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011648 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011649
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011650 intel_frontbuffer_flip_prepare(dev,
11651 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011652
Jesse Barnese5510fa2010-07-01 16:48:37 -070011653 trace_i915_flip_request(intel_crtc->plane, obj);
11654
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011655 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011656
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011657cleanup_unpin:
Ville Syrjälä3465c582016-02-15 22:54:43 +020011658 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011659cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011660 if (!IS_ERR_OR_NULL(request))
John Harrison91af1272015-06-18 13:14:56 +010011661 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011662 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011663 mutex_unlock(&dev->struct_mutex);
11664cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011665 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011666 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011667
Chris Wilson89ed88b2015-02-16 14:31:49 +000011668 drm_gem_object_unreference_unlocked(&obj->base);
11669 drm_framebuffer_unreference(work->old_fb);
11670
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011671 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011672 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011673 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011674
Daniel Vetter87b6b102014-05-15 15:33:46 +020011675 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011676free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011677 kfree(work);
11678
Chris Wilsonf900db42014-02-20 09:26:13 +000011679 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011680 struct drm_atomic_state *state;
11681 struct drm_plane_state *plane_state;
11682
Chris Wilsonf900db42014-02-20 09:26:13 +000011683out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011684 state = drm_atomic_state_alloc(dev);
11685 if (!state)
11686 return -ENOMEM;
11687 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11688
11689retry:
11690 plane_state = drm_atomic_get_plane_state(state, primary);
11691 ret = PTR_ERR_OR_ZERO(plane_state);
11692 if (!ret) {
11693 drm_atomic_set_fb_for_plane(plane_state, fb);
11694
11695 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11696 if (!ret)
11697 ret = drm_atomic_commit(state);
11698 }
11699
11700 if (ret == -EDEADLK) {
11701 drm_modeset_backoff(state->acquire_ctx);
11702 drm_atomic_state_clear(state);
11703 goto retry;
11704 }
11705
11706 if (ret)
11707 drm_atomic_state_free(state);
11708
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011709 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011710 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011711 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011712 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011713 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011714 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011715 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011716}
11717
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011718
11719/**
11720 * intel_wm_need_update - Check whether watermarks need updating
11721 * @plane: drm plane
11722 * @state: new plane state
11723 *
11724 * Check current plane state versus the new one to determine whether
11725 * watermarks need to be recalculated.
11726 *
11727 * Returns true or false.
11728 */
11729static bool intel_wm_need_update(struct drm_plane *plane,
11730 struct drm_plane_state *state)
11731{
Matt Roperd21fbe82015-09-24 15:53:12 -070011732 struct intel_plane_state *new = to_intel_plane_state(state);
11733 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11734
11735 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011736 if (new->visible != cur->visible)
11737 return true;
11738
11739 if (!cur->base.fb || !new->base.fb)
11740 return false;
11741
11742 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11743 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011744 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11745 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11746 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11747 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011748 return true;
11749
11750 return false;
11751}
11752
Matt Roperd21fbe82015-09-24 15:53:12 -070011753static bool needs_scaling(struct intel_plane_state *state)
11754{
11755 int src_w = drm_rect_width(&state->src) >> 16;
11756 int src_h = drm_rect_height(&state->src) >> 16;
11757 int dst_w = drm_rect_width(&state->dst);
11758 int dst_h = drm_rect_height(&state->dst);
11759
11760 return (src_w != dst_w || src_h != dst_h);
11761}
11762
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011763int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11764 struct drm_plane_state *plane_state)
11765{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011766 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011767 struct drm_crtc *crtc = crtc_state->crtc;
11768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11769 struct drm_plane *plane = plane_state->plane;
11770 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011771 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011772 struct intel_plane_state *old_plane_state =
11773 to_intel_plane_state(plane->state);
11774 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011775 bool mode_changed = needs_modeset(crtc_state);
11776 bool was_crtc_enabled = crtc->state->active;
11777 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011778 bool turn_off, turn_on, visible, was_visible;
11779 struct drm_framebuffer *fb = plane_state->fb;
11780
11781 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11782 plane->type != DRM_PLANE_TYPE_CURSOR) {
11783 ret = skl_update_scaler_plane(
11784 to_intel_crtc_state(crtc_state),
11785 to_intel_plane_state(plane_state));
11786 if (ret)
11787 return ret;
11788 }
11789
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011790 was_visible = old_plane_state->visible;
11791 visible = to_intel_plane_state(plane_state)->visible;
11792
11793 if (!was_crtc_enabled && WARN_ON(was_visible))
11794 was_visible = false;
11795
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011796 /*
11797 * Visibility is calculated as if the crtc was on, but
11798 * after scaler setup everything depends on it being off
11799 * when the crtc isn't active.
11800 */
11801 if (!is_crtc_enabled)
11802 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011803
11804 if (!was_visible && !visible)
11805 return 0;
11806
Maarten Lankhorste8861672016-02-24 11:24:26 +010011807 if (fb != old_plane_state->base.fb)
11808 pipe_config->fb_changed = true;
11809
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011810 turn_off = was_visible && (!visible || mode_changed);
11811 turn_on = visible && (!was_visible || mode_changed);
11812
11813 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11814 plane->base.id, fb ? fb->base.id : -1);
11815
11816 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11817 plane->base.id, was_visible, visible,
11818 turn_off, turn_on, mode_changed);
11819
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011820 if (turn_on) {
11821 pipe_config->update_wm_pre = true;
11822
11823 /* must disable cxsr around plane enable/disable */
11824 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11825 pipe_config->disable_cxsr = true;
11826 } else if (turn_off) {
11827 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011828
Ville Syrjälä852eb002015-06-24 22:00:07 +030011829 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011830 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011831 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011832 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011833 /* FIXME bollocks */
11834 pipe_config->update_wm_pre = true;
11835 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011836 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011837
Matt Ropered4a6a72016-02-23 17:20:13 -080011838 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011839 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11840 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080011841 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11842
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011843 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010011844 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011845
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011846 /*
11847 * WaCxSRDisabledForSpriteScaling:ivb
11848 *
11849 * cstate->update_wm was already set above, so this flag will
11850 * take effect when we commit and program watermarks.
11851 */
11852 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11853 needs_scaling(to_intel_plane_state(plane_state)) &&
11854 !needs_scaling(old_plane_state))
11855 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011856
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011857 return 0;
11858}
11859
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011860static bool encoders_cloneable(const struct intel_encoder *a,
11861 const struct intel_encoder *b)
11862{
11863 /* masks could be asymmetric, so check both ways */
11864 return a == b || (a->cloneable & (1 << b->type) &&
11865 b->cloneable & (1 << a->type));
11866}
11867
11868static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11869 struct intel_crtc *crtc,
11870 struct intel_encoder *encoder)
11871{
11872 struct intel_encoder *source_encoder;
11873 struct drm_connector *connector;
11874 struct drm_connector_state *connector_state;
11875 int i;
11876
11877 for_each_connector_in_state(state, connector, connector_state, i) {
11878 if (connector_state->crtc != &crtc->base)
11879 continue;
11880
11881 source_encoder =
11882 to_intel_encoder(connector_state->best_encoder);
11883 if (!encoders_cloneable(encoder, source_encoder))
11884 return false;
11885 }
11886
11887 return true;
11888}
11889
11890static bool check_encoder_cloning(struct drm_atomic_state *state,
11891 struct intel_crtc *crtc)
11892{
11893 struct intel_encoder *encoder;
11894 struct drm_connector *connector;
11895 struct drm_connector_state *connector_state;
11896 int i;
11897
11898 for_each_connector_in_state(state, connector, connector_state, i) {
11899 if (connector_state->crtc != &crtc->base)
11900 continue;
11901
11902 encoder = to_intel_encoder(connector_state->best_encoder);
11903 if (!check_single_encoder_cloning(state, crtc, encoder))
11904 return false;
11905 }
11906
11907 return true;
11908}
11909
11910static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11911 struct drm_crtc_state *crtc_state)
11912{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011913 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011914 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011916 struct intel_crtc_state *pipe_config =
11917 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011918 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011919 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011920 bool mode_changed = needs_modeset(crtc_state);
11921
11922 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11923 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11924 return -EINVAL;
11925 }
11926
Ville Syrjälä852eb002015-06-24 22:00:07 +030011927 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011928 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011929
Maarten Lankhorstad421372015-06-15 12:33:42 +020011930 if (mode_changed && crtc_state->enable &&
11931 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011932 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011933 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11934 pipe_config);
11935 if (ret)
11936 return ret;
11937 }
11938
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011939 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011940 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011941 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011942 if (ret) {
11943 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011944 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011945 }
11946 }
11947
11948 if (dev_priv->display.compute_intermediate_wm &&
11949 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11950 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11951 return 0;
11952
11953 /*
11954 * Calculate 'intermediate' watermarks that satisfy both the
11955 * old state and the new state. We can program these
11956 * immediately.
11957 */
11958 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11959 intel_crtc,
11960 pipe_config);
11961 if (ret) {
11962 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11963 return ret;
11964 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070011965 }
11966
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011967 if (INTEL_INFO(dev)->gen >= 9) {
11968 if (mode_changed)
11969 ret = skl_update_scaler_crtc(pipe_config);
11970
11971 if (!ret)
11972 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11973 pipe_config);
11974 }
11975
11976 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011977}
11978
Jani Nikula65b38e02015-04-13 11:26:56 +030011979static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011980 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11981 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011982 .atomic_begin = intel_begin_crtc_commit,
11983 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011984 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011985};
11986
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011987static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11988{
11989 struct intel_connector *connector;
11990
11991 for_each_intel_connector(dev, connector) {
11992 if (connector->base.encoder) {
11993 connector->base.state->best_encoder =
11994 connector->base.encoder;
11995 connector->base.state->crtc =
11996 connector->base.encoder->crtc;
11997 } else {
11998 connector->base.state->best_encoder = NULL;
11999 connector->base.state->crtc = NULL;
12000 }
12001 }
12002}
12003
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012004static void
Robin Schroereba905b2014-05-18 02:24:50 +020012005connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012006 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012007{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012008 int bpp = pipe_config->pipe_bpp;
12009
12010 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12011 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012012 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012013
12014 /* Don't use an invalid EDID bpc value */
12015 if (connector->base.display_info.bpc &&
12016 connector->base.display_info.bpc * 3 < bpp) {
12017 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12018 bpp, connector->base.display_info.bpc*3);
12019 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12020 }
12021
Jani Nikula013dd9e2016-01-13 16:35:20 +020012022 /* Clamp bpp to default limit on screens without EDID 1.4 */
12023 if (connector->base.display_info.bpc == 0) {
12024 int type = connector->base.connector_type;
12025 int clamp_bpp = 24;
12026
12027 /* Fall back to 18 bpp when DP sink capability is unknown. */
12028 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12029 type == DRM_MODE_CONNECTOR_eDP)
12030 clamp_bpp = 18;
12031
12032 if (bpp > clamp_bpp) {
12033 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12034 bpp, clamp_bpp);
12035 pipe_config->pipe_bpp = clamp_bpp;
12036 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012037 }
12038}
12039
12040static int
12041compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012042 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012043{
12044 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012045 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012046 struct drm_connector *connector;
12047 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012048 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012049
Wayne Boyer666a4532015-12-09 12:29:35 -080012050 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012051 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012052 else if (INTEL_INFO(dev)->gen >= 5)
12053 bpp = 12*3;
12054 else
12055 bpp = 8*3;
12056
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012057
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012058 pipe_config->pipe_bpp = bpp;
12059
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012060 state = pipe_config->base.state;
12061
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012062 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012063 for_each_connector_in_state(state, connector, connector_state, i) {
12064 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012065 continue;
12066
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012067 connected_sink_compute_bpp(to_intel_connector(connector),
12068 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012069 }
12070
12071 return bpp;
12072}
12073
Daniel Vetter644db712013-09-19 14:53:58 +020012074static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12075{
12076 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12077 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012078 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012079 mode->crtc_hdisplay, mode->crtc_hsync_start,
12080 mode->crtc_hsync_end, mode->crtc_htotal,
12081 mode->crtc_vdisplay, mode->crtc_vsync_start,
12082 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12083}
12084
Daniel Vetterc0b03412013-05-28 12:05:54 +020012085static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012086 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012087 const char *context)
12088{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012089 struct drm_device *dev = crtc->base.dev;
12090 struct drm_plane *plane;
12091 struct intel_plane *intel_plane;
12092 struct intel_plane_state *state;
12093 struct drm_framebuffer *fb;
12094
12095 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12096 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012097
Jani Nikulada205632016-03-15 21:51:10 +020012098 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012099 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12100 pipe_config->pipe_bpp, pipe_config->dither);
12101 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12102 pipe_config->has_pch_encoder,
12103 pipe_config->fdi_lanes,
12104 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12105 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12106 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012107 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012108 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012109 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012110 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12111 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12112 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012113
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012114 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012115 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012116 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012117 pipe_config->dp_m2_n2.gmch_m,
12118 pipe_config->dp_m2_n2.gmch_n,
12119 pipe_config->dp_m2_n2.link_m,
12120 pipe_config->dp_m2_n2.link_n,
12121 pipe_config->dp_m2_n2.tu);
12122
Daniel Vetter55072d12014-11-20 16:10:28 +010012123 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12124 pipe_config->has_audio,
12125 pipe_config->has_infoframe);
12126
Daniel Vetterc0b03412013-05-28 12:05:54 +020012127 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012128 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012129 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012130 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12131 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012132 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012133 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12134 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012135 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12136 crtc->num_scalers,
12137 pipe_config->scaler_state.scaler_users,
12138 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012139 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12140 pipe_config->gmch_pfit.control,
12141 pipe_config->gmch_pfit.pgm_ratios,
12142 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012143 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012144 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012145 pipe_config->pch_pfit.size,
12146 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012147 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012148 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012149
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012150 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012151 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012152 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012153 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012154 pipe_config->ddi_pll_sel,
12155 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012156 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012157 pipe_config->dpll_hw_state.pll0,
12158 pipe_config->dpll_hw_state.pll1,
12159 pipe_config->dpll_hw_state.pll2,
12160 pipe_config->dpll_hw_state.pll3,
12161 pipe_config->dpll_hw_state.pll6,
12162 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012163 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012164 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012165 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012166 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012167 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12168 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12169 pipe_config->ddi_pll_sel,
12170 pipe_config->dpll_hw_state.ctrl1,
12171 pipe_config->dpll_hw_state.cfgcr1,
12172 pipe_config->dpll_hw_state.cfgcr2);
12173 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020012174 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012175 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012176 pipe_config->dpll_hw_state.wrpll,
12177 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012178 } else {
12179 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12180 "fp0: 0x%x, fp1: 0x%x\n",
12181 pipe_config->dpll_hw_state.dpll,
12182 pipe_config->dpll_hw_state.dpll_md,
12183 pipe_config->dpll_hw_state.fp0,
12184 pipe_config->dpll_hw_state.fp1);
12185 }
12186
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012187 DRM_DEBUG_KMS("planes on this crtc\n");
12188 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12189 intel_plane = to_intel_plane(plane);
12190 if (intel_plane->pipe != crtc->pipe)
12191 continue;
12192
12193 state = to_intel_plane_state(plane->state);
12194 fb = state->base.fb;
12195 if (!fb) {
12196 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12197 "disabled, scaler_id = %d\n",
12198 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12199 plane->base.id, intel_plane->pipe,
12200 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12201 drm_plane_index(plane), state->scaler_id);
12202 continue;
12203 }
12204
12205 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12206 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12207 plane->base.id, intel_plane->pipe,
12208 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12209 drm_plane_index(plane));
12210 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12211 fb->base.id, fb->width, fb->height, fb->pixel_format);
12212 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12213 state->scaler_id,
12214 state->src.x1 >> 16, state->src.y1 >> 16,
12215 drm_rect_width(&state->src) >> 16,
12216 drm_rect_height(&state->src) >> 16,
12217 state->dst.x1, state->dst.y1,
12218 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12219 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012220}
12221
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012222static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012223{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012224 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012225 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012226 unsigned int used_ports = 0;
12227
12228 /*
12229 * Walk the connector list instead of the encoder
12230 * list to detect the problem on ddi platforms
12231 * where there's just one encoder per digital port.
12232 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012233 drm_for_each_connector(connector, dev) {
12234 struct drm_connector_state *connector_state;
12235 struct intel_encoder *encoder;
12236
12237 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12238 if (!connector_state)
12239 connector_state = connector->state;
12240
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012241 if (!connector_state->best_encoder)
12242 continue;
12243
12244 encoder = to_intel_encoder(connector_state->best_encoder);
12245
12246 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012247
12248 switch (encoder->type) {
12249 unsigned int port_mask;
12250 case INTEL_OUTPUT_UNKNOWN:
12251 if (WARN_ON(!HAS_DDI(dev)))
12252 break;
12253 case INTEL_OUTPUT_DISPLAYPORT:
12254 case INTEL_OUTPUT_HDMI:
12255 case INTEL_OUTPUT_EDP:
12256 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12257
12258 /* the same port mustn't appear more than once */
12259 if (used_ports & port_mask)
12260 return false;
12261
12262 used_ports |= port_mask;
12263 default:
12264 break;
12265 }
12266 }
12267
12268 return true;
12269}
12270
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012271static void
12272clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12273{
12274 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012275 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012276 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012277 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012278 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012279 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012280
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012281 /* FIXME: before the switch to atomic started, a new pipe_config was
12282 * kzalloc'd. Code that depends on any field being zero should be
12283 * fixed, so that the crtc_state can be safely duplicated. For now,
12284 * only fields that are know to not cause problems are preserved. */
12285
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012286 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012287 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012288 shared_dpll = crtc_state->shared_dpll;
12289 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012290 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012291 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012292
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012293 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012294
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012295 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012296 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012297 crtc_state->shared_dpll = shared_dpll;
12298 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012299 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012300 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012301}
12302
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012303static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012304intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012305 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012306{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012307 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012308 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012309 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012310 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012311 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012312 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012313 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012314
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012315 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012316
Daniel Vettere143a212013-07-04 12:01:15 +020012317 pipe_config->cpu_transcoder =
12318 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012319
Imre Deak2960bc92013-07-30 13:36:32 +030012320 /*
12321 * Sanitize sync polarity flags based on requested ones. If neither
12322 * positive or negative polarity is requested, treat this as meaning
12323 * negative polarity.
12324 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012325 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012326 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012327 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012328
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012329 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012330 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012331 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012332
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012333 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12334 pipe_config);
12335 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012336 goto fail;
12337
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012338 /*
12339 * Determine the real pipe dimensions. Note that stereo modes can
12340 * increase the actual pipe size due to the frame doubling and
12341 * insertion of additional space for blanks between the frame. This
12342 * is stored in the crtc timings. We use the requested mode to do this
12343 * computation to clearly distinguish it from the adjusted mode, which
12344 * can be changed by the connectors in the below retry loop.
12345 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012346 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012347 &pipe_config->pipe_src_w,
12348 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012349
Daniel Vettere29c22c2013-02-21 00:00:16 +010012350encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012351 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012352 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012353 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012354
Daniel Vetter135c81b2013-07-21 21:37:09 +020012355 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012356 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12357 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012358
Daniel Vetter7758a112012-07-08 19:40:39 +020012359 /* Pass our mode to the connectors and the CRTC to give them a chance to
12360 * adjust it according to limitations or connector properties, and also
12361 * a chance to reject the mode entirely.
12362 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012363 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012364 if (connector_state->crtc != crtc)
12365 continue;
12366
12367 encoder = to_intel_encoder(connector_state->best_encoder);
12368
Daniel Vetterefea6e82013-07-21 21:36:59 +020012369 if (!(encoder->compute_config(encoder, pipe_config))) {
12370 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012371 goto fail;
12372 }
12373 }
12374
Daniel Vetterff9a6752013-06-01 17:16:21 +020012375 /* Set default port clock if not overwritten by the encoder. Needs to be
12376 * done afterwards in case the encoder adjusts the mode. */
12377 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012378 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012379 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012380
Daniel Vettera43f6e02013-06-07 23:10:32 +020012381 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012382 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012383 DRM_DEBUG_KMS("CRTC fixup failed\n");
12384 goto fail;
12385 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012386
12387 if (ret == RETRY) {
12388 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12389 ret = -EINVAL;
12390 goto fail;
12391 }
12392
12393 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12394 retry = false;
12395 goto encoder_retry;
12396 }
12397
Daniel Vettere8fa4272015-08-12 11:43:34 +020012398 /* Dithering seems to not pass-through bits correctly when it should, so
12399 * only enable it on 6bpc panels. */
12400 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012401 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012402 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012403
Daniel Vetter7758a112012-07-08 19:40:39 +020012404fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012405 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012406}
12407
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012408static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012409intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012410{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012411 struct drm_crtc *crtc;
12412 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012413 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012414
Ville Syrjälä76688512014-01-10 11:28:06 +020012415 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012416 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012417 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012418
12419 /* Update hwmode for vblank functions */
12420 if (crtc->state->active)
12421 crtc->hwmode = crtc->state->adjusted_mode;
12422 else
12423 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012424
12425 /*
12426 * Update legacy state to satisfy fbc code. This can
12427 * be removed when fbc uses the atomic state.
12428 */
12429 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12430 struct drm_plane_state *plane_state = crtc->primary->state;
12431
12432 crtc->primary->fb = plane_state->fb;
12433 crtc->x = plane_state->src_x >> 16;
12434 crtc->y = plane_state->src_y >> 16;
12435 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012436 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012437}
12438
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012439static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012440{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012441 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012442
12443 if (clock1 == clock2)
12444 return true;
12445
12446 if (!clock1 || !clock2)
12447 return false;
12448
12449 diff = abs(clock1 - clock2);
12450
12451 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12452 return true;
12453
12454 return false;
12455}
12456
Daniel Vetter25c5b262012-07-08 22:08:04 +020012457#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12458 list_for_each_entry((intel_crtc), \
12459 &(dev)->mode_config.crtc_list, \
12460 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012461 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012462
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012463static bool
12464intel_compare_m_n(unsigned int m, unsigned int n,
12465 unsigned int m2, unsigned int n2,
12466 bool exact)
12467{
12468 if (m == m2 && n == n2)
12469 return true;
12470
12471 if (exact || !m || !n || !m2 || !n2)
12472 return false;
12473
12474 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12475
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012476 if (n > n2) {
12477 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012478 m2 <<= 1;
12479 n2 <<= 1;
12480 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012481 } else if (n < n2) {
12482 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012483 m <<= 1;
12484 n <<= 1;
12485 }
12486 }
12487
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012488 if (n != n2)
12489 return false;
12490
12491 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012492}
12493
12494static bool
12495intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12496 struct intel_link_m_n *m2_n2,
12497 bool adjust)
12498{
12499 if (m_n->tu == m2_n2->tu &&
12500 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12501 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12502 intel_compare_m_n(m_n->link_m, m_n->link_n,
12503 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12504 if (adjust)
12505 *m2_n2 = *m_n;
12506
12507 return true;
12508 }
12509
12510 return false;
12511}
12512
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012513static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012514intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012515 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012516 struct intel_crtc_state *pipe_config,
12517 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012518{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012519 bool ret = true;
12520
12521#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12522 do { \
12523 if (!adjust) \
12524 DRM_ERROR(fmt, ##__VA_ARGS__); \
12525 else \
12526 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12527 } while (0)
12528
Daniel Vetter66e985c2013-06-05 13:34:20 +020012529#define PIPE_CONF_CHECK_X(name) \
12530 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012531 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012532 "(expected 0x%08x, found 0x%08x)\n", \
12533 current_config->name, \
12534 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012535 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012536 }
12537
Daniel Vetter08a24032013-04-19 11:25:34 +020012538#define PIPE_CONF_CHECK_I(name) \
12539 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012540 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012541 "(expected %i, found %i)\n", \
12542 current_config->name, \
12543 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012544 ret = false; \
12545 }
12546
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012547#define PIPE_CONF_CHECK_P(name) \
12548 if (current_config->name != pipe_config->name) { \
12549 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12550 "(expected %p, found %p)\n", \
12551 current_config->name, \
12552 pipe_config->name); \
12553 ret = false; \
12554 }
12555
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012556#define PIPE_CONF_CHECK_M_N(name) \
12557 if (!intel_compare_link_m_n(&current_config->name, \
12558 &pipe_config->name,\
12559 adjust)) { \
12560 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12561 "(expected tu %i gmch %i/%i link %i/%i, " \
12562 "found tu %i, gmch %i/%i link %i/%i)\n", \
12563 current_config->name.tu, \
12564 current_config->name.gmch_m, \
12565 current_config->name.gmch_n, \
12566 current_config->name.link_m, \
12567 current_config->name.link_n, \
12568 pipe_config->name.tu, \
12569 pipe_config->name.gmch_m, \
12570 pipe_config->name.gmch_n, \
12571 pipe_config->name.link_m, \
12572 pipe_config->name.link_n); \
12573 ret = false; \
12574 }
12575
12576#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12577 if (!intel_compare_link_m_n(&current_config->name, \
12578 &pipe_config->name, adjust) && \
12579 !intel_compare_link_m_n(&current_config->alt_name, \
12580 &pipe_config->name, adjust)) { \
12581 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12582 "(expected tu %i gmch %i/%i link %i/%i, " \
12583 "or tu %i gmch %i/%i link %i/%i, " \
12584 "found tu %i, gmch %i/%i link %i/%i)\n", \
12585 current_config->name.tu, \
12586 current_config->name.gmch_m, \
12587 current_config->name.gmch_n, \
12588 current_config->name.link_m, \
12589 current_config->name.link_n, \
12590 current_config->alt_name.tu, \
12591 current_config->alt_name.gmch_m, \
12592 current_config->alt_name.gmch_n, \
12593 current_config->alt_name.link_m, \
12594 current_config->alt_name.link_n, \
12595 pipe_config->name.tu, \
12596 pipe_config->name.gmch_m, \
12597 pipe_config->name.gmch_n, \
12598 pipe_config->name.link_m, \
12599 pipe_config->name.link_n); \
12600 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012601 }
12602
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012603/* This is required for BDW+ where there is only one set of registers for
12604 * switching between high and low RR.
12605 * This macro can be used whenever a comparison has to be made between one
12606 * hw state and multiple sw state variables.
12607 */
12608#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12609 if ((current_config->name != pipe_config->name) && \
12610 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012611 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012612 "(expected %i or %i, found %i)\n", \
12613 current_config->name, \
12614 current_config->alt_name, \
12615 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012616 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012617 }
12618
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012619#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12620 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012621 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012622 "(expected %i, found %i)\n", \
12623 current_config->name & (mask), \
12624 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012625 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012626 }
12627
Ville Syrjälä5e550652013-09-06 23:29:07 +030012628#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12629 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012630 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012631 "(expected %i, found %i)\n", \
12632 current_config->name, \
12633 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012634 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012635 }
12636
Daniel Vetterbb760062013-06-06 14:55:52 +020012637#define PIPE_CONF_QUIRK(quirk) \
12638 ((current_config->quirks | pipe_config->quirks) & (quirk))
12639
Daniel Vettereccb1402013-05-22 00:50:22 +020012640 PIPE_CONF_CHECK_I(cpu_transcoder);
12641
Daniel Vetter08a24032013-04-19 11:25:34 +020012642 PIPE_CONF_CHECK_I(has_pch_encoder);
12643 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012644 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012645
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012646 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012647 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012648
12649 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012650 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012651
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012652 if (current_config->has_drrs)
12653 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12654 } else
12655 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012656
Jani Nikulaa65347b2015-11-27 12:21:46 +020012657 PIPE_CONF_CHECK_I(has_dsi_encoder);
12658
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012659 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12660 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12661 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12662 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12663 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12664 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012665
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012666 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12667 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12668 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12669 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12670 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12671 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012672
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012673 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012674 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012675 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012676 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012677 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012678 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012679
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012680 PIPE_CONF_CHECK_I(has_audio);
12681
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012682 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012683 DRM_MODE_FLAG_INTERLACE);
12684
Daniel Vetterbb760062013-06-06 14:55:52 +020012685 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012686 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012687 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012688 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012689 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012690 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012691 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012692 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012693 DRM_MODE_FLAG_NVSYNC);
12694 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012695
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012696 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012697 /* pfit ratios are autocomputed by the hw on gen4+ */
12698 if (INTEL_INFO(dev)->gen < 4)
12699 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012700 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012701
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012702 if (!adjust) {
12703 PIPE_CONF_CHECK_I(pipe_src_w);
12704 PIPE_CONF_CHECK_I(pipe_src_h);
12705
12706 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12707 if (current_config->pch_pfit.enabled) {
12708 PIPE_CONF_CHECK_X(pch_pfit.pos);
12709 PIPE_CONF_CHECK_X(pch_pfit.size);
12710 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012711
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012712 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12713 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012714
Jesse Barnese59150d2014-01-07 13:30:45 -080012715 /* BDW+ don't expose a synchronous way to read the state */
12716 if (IS_HASWELL(dev))
12717 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012718
Ville Syrjälä282740f2013-09-04 18:30:03 +030012719 PIPE_CONF_CHECK_I(double_wide);
12720
Daniel Vetter26804af2014-06-25 22:01:55 +030012721 PIPE_CONF_CHECK_X(ddi_pll_sel);
12722
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012723 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012724 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012725 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012726 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12727 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012728 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012729 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012730 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12731 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12732 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012733
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012734 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12735 PIPE_CONF_CHECK_I(pipe_bpp);
12736
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012737 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012738 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012739
Daniel Vetter66e985c2013-06-05 13:34:20 +020012740#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012741#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012742#undef PIPE_CONF_CHECK_P
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012743#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012744#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012745#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012746#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012747#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012748
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012749 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012750}
12751
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012752static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12753 const struct intel_crtc_state *pipe_config)
12754{
12755 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012756 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012757 &pipe_config->fdi_m_n);
12758 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12759
12760 /*
12761 * FDI already provided one idea for the dotclock.
12762 * Yell if the encoder disagrees.
12763 */
12764 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12765 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12766 fdi_dotclock, dotclock);
12767 }
12768}
12769
Damien Lespiau08db6652014-11-04 17:06:52 +000012770static void check_wm_state(struct drm_device *dev)
12771{
12772 struct drm_i915_private *dev_priv = dev->dev_private;
12773 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12774 struct intel_crtc *intel_crtc;
12775 int plane;
12776
12777 if (INTEL_INFO(dev)->gen < 9)
12778 return;
12779
12780 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12781 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12782
12783 for_each_intel_crtc(dev, intel_crtc) {
12784 struct skl_ddb_entry *hw_entry, *sw_entry;
12785 const enum pipe pipe = intel_crtc->pipe;
12786
12787 if (!intel_crtc->active)
12788 continue;
12789
12790 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012791 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012792 hw_entry = &hw_ddb.plane[pipe][plane];
12793 sw_entry = &sw_ddb->plane[pipe][plane];
12794
12795 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12796 continue;
12797
12798 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12799 "(expected (%u,%u), found (%u,%u))\n",
12800 pipe_name(pipe), plane + 1,
12801 sw_entry->start, sw_entry->end,
12802 hw_entry->start, hw_entry->end);
12803 }
12804
12805 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012806 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12807 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012808
12809 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12810 continue;
12811
12812 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12813 "(expected (%u,%u), found (%u,%u))\n",
12814 pipe_name(pipe),
12815 sw_entry->start, sw_entry->end,
12816 hw_entry->start, hw_entry->end);
12817 }
12818}
12819
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012820static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012821check_connector_state(struct drm_device *dev,
12822 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012823{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012824 struct drm_connector_state *old_conn_state;
12825 struct drm_connector *connector;
12826 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012827
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012828 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12829 struct drm_encoder *encoder = connector->encoder;
12830 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012831
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012832 /* This also checks the encoder/connector hw state with the
12833 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012834 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012835
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012836 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012837 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012838 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012839}
12840
12841static void
12842check_encoder_state(struct drm_device *dev)
12843{
12844 struct intel_encoder *encoder;
12845 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012846
Damien Lespiaub2784e12014-08-05 11:29:37 +010012847 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012848 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012849 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012850
12851 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12852 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012853 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012854
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012855 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012856 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012857 continue;
12858 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012859
12860 I915_STATE_WARN(connector->base.state->crtc !=
12861 encoder->base.crtc,
12862 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012863 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012864
Rob Clarke2c719b2014-12-15 13:56:32 -050012865 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012866 "encoder's enabled state mismatch "
12867 "(expected %i, found %i)\n",
12868 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012869
12870 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012871 bool active;
12872
12873 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012874 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012875 "encoder detached but still enabled on pipe %c.\n",
12876 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012877 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012878 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012879}
12880
12881static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012882check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012883{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012884 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012885 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012886 struct drm_crtc_state *old_crtc_state;
12887 struct drm_crtc *crtc;
12888 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012889
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012890 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12891 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12892 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012893 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012894
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012895 if (!needs_modeset(crtc->state) &&
12896 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012897 continue;
12898
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012899 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12900 pipe_config = to_intel_crtc_state(old_crtc_state);
12901 memset(pipe_config, 0, sizeof(*pipe_config));
12902 pipe_config->base.crtc = crtc;
12903 pipe_config->base.state = old_state;
12904
12905 DRM_DEBUG_KMS("[CRTC:%d]\n",
12906 crtc->base.id);
12907
12908 active = dev_priv->display.get_pipe_config(intel_crtc,
12909 pipe_config);
12910
12911 /* hw state is inconsistent with the pipe quirk */
12912 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12913 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12914 active = crtc->state->active;
12915
12916 I915_STATE_WARN(crtc->state->active != active,
12917 "crtc active state doesn't match with hw state "
12918 "(expected %i, found %i)\n", crtc->state->active, active);
12919
12920 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12921 "transitional active state does not match atomic hw state "
12922 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12923
12924 for_each_encoder_on_crtc(dev, crtc, encoder) {
12925 enum pipe pipe;
12926
12927 active = encoder->get_hw_state(encoder, &pipe);
12928 I915_STATE_WARN(active != crtc->state->active,
12929 "[ENCODER:%i] active %i with crtc active %i\n",
12930 encoder->base.base.id, active, crtc->state->active);
12931
12932 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12933 "Encoder connected to wrong pipe %c\n",
12934 pipe_name(pipe));
12935
12936 if (active)
12937 encoder->get_config(encoder, pipe_config);
12938 }
12939
12940 if (!crtc->state->active)
12941 continue;
12942
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012943 intel_pipe_config_sanity_check(dev_priv, pipe_config);
12944
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012945 sw_config = to_intel_crtc_state(crtc->state);
12946 if (!intel_pipe_config_compare(dev, sw_config,
12947 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012948 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012949 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012950 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012951 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012952 "[sw state]");
12953 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012954 }
12955}
12956
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012957static void
12958check_shared_dpll_state(struct drm_device *dev)
12959{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012960 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012961 struct intel_crtc *crtc;
12962 struct intel_dpll_hw_state dpll_hw_state;
12963 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012964
12965 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012966 struct intel_shared_dpll *pll =
12967 intel_get_shared_dpll_by_id(dev_priv, i);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010012968 unsigned enabled_crtcs = 0, active_crtcs = 0;
Daniel Vetter53589012013-06-05 13:34:16 +020012969 bool active;
12970
12971 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12972
12973 DRM_DEBUG_KMS("%s\n", pll->name);
12974
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020012975 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020012976
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010012977 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
12978 "more active pll users than references: %x vs %x\n",
12979 pll->active_mask, pll->config.crtc_mask);
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020012980
12981 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010012982 I915_STATE_WARN(!pll->on && pll->active_mask,
12983 "pll in active use but not on in sw tracking\n");
12984 I915_STATE_WARN(pll->on && !pll->active_mask,
12985 "pll is on but not used by any active crtc\n");
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020012986 I915_STATE_WARN(pll->on != active,
12987 "pll on state mismatch (expected %i, found %i)\n",
12988 pll->on, active);
12989 }
Daniel Vetter53589012013-06-05 13:34:16 +020012990
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012991 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012992 if (crtc->base.state->enable && crtc->config->shared_dpll == pll)
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010012993 enabled_crtcs |= 1 << drm_crtc_index(&crtc->base);
12994 if (crtc->base.state->active && crtc->config->shared_dpll == pll)
12995 active_crtcs |= 1 << drm_crtc_index(&crtc->base);
Daniel Vetter53589012013-06-05 13:34:16 +020012996 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010012997
12998 I915_STATE_WARN(pll->active_mask != active_crtcs,
12999 "pll active crtcs mismatch (expected %x, found %x)\n",
13000 pll->active_mask, active_crtcs);
13001 I915_STATE_WARN(pll->config.crtc_mask != enabled_crtcs,
13002 "pll enabled crtcs mismatch (expected %x, found %x)\n",
13003 pll->config.crtc_mask, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013004
Rob Clarke2c719b2014-12-15 13:56:32 -050013005 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013006 sizeof(dpll_hw_state)),
13007 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013008 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013009}
13010
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013011static void
13012intel_modeset_check_state(struct drm_device *dev,
13013 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013014{
Damien Lespiau08db6652014-11-04 17:06:52 +000013015 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013016 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013017 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013018 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013019 check_shared_dpll_state(dev);
13020}
13021
Ville Syrjälä80715b22014-05-15 20:23:23 +030013022static void update_scanline_offset(struct intel_crtc *crtc)
13023{
13024 struct drm_device *dev = crtc->base.dev;
13025
13026 /*
13027 * The scanline counter increments at the leading edge of hsync.
13028 *
13029 * On most platforms it starts counting from vtotal-1 on the
13030 * first active line. That means the scanline counter value is
13031 * always one less than what we would expect. Ie. just after
13032 * start of vblank, which also occurs at start of hsync (on the
13033 * last active line), the scanline counter will read vblank_start-1.
13034 *
13035 * On gen2 the scanline counter starts counting from 1 instead
13036 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13037 * to keep the value positive), instead of adding one.
13038 *
13039 * On HSW+ the behaviour of the scanline counter depends on the output
13040 * type. For DP ports it behaves like most other platforms, but on HDMI
13041 * there's an extra 1 line difference. So we need to add two instead of
13042 * one to the value.
13043 */
13044 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013045 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013046 int vtotal;
13047
Ville Syrjälä124abe02015-09-08 13:40:45 +030013048 vtotal = adjusted_mode->crtc_vtotal;
13049 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013050 vtotal /= 2;
13051
13052 crtc->scanline_offset = vtotal - 1;
13053 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013054 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013055 crtc->scanline_offset = 2;
13056 } else
13057 crtc->scanline_offset = 1;
13058}
13059
Maarten Lankhorstad421372015-06-15 12:33:42 +020013060static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013061{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013062 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013063 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013064 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013065 struct drm_crtc *crtc;
13066 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013067 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013068
13069 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013070 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013071
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013072 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013074 struct intel_shared_dpll *old_dpll =
13075 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013076
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013077 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013078 continue;
13079
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013080 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013081
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013082 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013083 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013084
Maarten Lankhorstad421372015-06-15 12:33:42 +020013085 if (!shared_dpll)
13086 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13087
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013088 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013089 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013090}
13091
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013092/*
13093 * This implements the workaround described in the "notes" section of the mode
13094 * set sequence documentation. When going from no pipes or single pipe to
13095 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13096 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13097 */
13098static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13099{
13100 struct drm_crtc_state *crtc_state;
13101 struct intel_crtc *intel_crtc;
13102 struct drm_crtc *crtc;
13103 struct intel_crtc_state *first_crtc_state = NULL;
13104 struct intel_crtc_state *other_crtc_state = NULL;
13105 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13106 int i;
13107
13108 /* look at all crtc's that are going to be enabled in during modeset */
13109 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13110 intel_crtc = to_intel_crtc(crtc);
13111
13112 if (!crtc_state->active || !needs_modeset(crtc_state))
13113 continue;
13114
13115 if (first_crtc_state) {
13116 other_crtc_state = to_intel_crtc_state(crtc_state);
13117 break;
13118 } else {
13119 first_crtc_state = to_intel_crtc_state(crtc_state);
13120 first_pipe = intel_crtc->pipe;
13121 }
13122 }
13123
13124 /* No workaround needed? */
13125 if (!first_crtc_state)
13126 return 0;
13127
13128 /* w/a possibly needed, check how many crtc's are already enabled. */
13129 for_each_intel_crtc(state->dev, intel_crtc) {
13130 struct intel_crtc_state *pipe_config;
13131
13132 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13133 if (IS_ERR(pipe_config))
13134 return PTR_ERR(pipe_config);
13135
13136 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13137
13138 if (!pipe_config->base.active ||
13139 needs_modeset(&pipe_config->base))
13140 continue;
13141
13142 /* 2 or more enabled crtcs means no need for w/a */
13143 if (enabled_pipe != INVALID_PIPE)
13144 return 0;
13145
13146 enabled_pipe = intel_crtc->pipe;
13147 }
13148
13149 if (enabled_pipe != INVALID_PIPE)
13150 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13151 else if (other_crtc_state)
13152 other_crtc_state->hsw_workaround_pipe = first_pipe;
13153
13154 return 0;
13155}
13156
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013157static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13158{
13159 struct drm_crtc *crtc;
13160 struct drm_crtc_state *crtc_state;
13161 int ret = 0;
13162
13163 /* add all active pipes to the state */
13164 for_each_crtc(state->dev, crtc) {
13165 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13166 if (IS_ERR(crtc_state))
13167 return PTR_ERR(crtc_state);
13168
13169 if (!crtc_state->active || needs_modeset(crtc_state))
13170 continue;
13171
13172 crtc_state->mode_changed = true;
13173
13174 ret = drm_atomic_add_affected_connectors(state, crtc);
13175 if (ret)
13176 break;
13177
13178 ret = drm_atomic_add_affected_planes(state, crtc);
13179 if (ret)
13180 break;
13181 }
13182
13183 return ret;
13184}
13185
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013186static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013187{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013188 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13189 struct drm_i915_private *dev_priv = state->dev->dev_private;
13190 struct drm_crtc *crtc;
13191 struct drm_crtc_state *crtc_state;
13192 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013193
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013194 if (!check_digital_port_conflicts(state)) {
13195 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13196 return -EINVAL;
13197 }
13198
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013199 intel_state->modeset = true;
13200 intel_state->active_crtcs = dev_priv->active_crtcs;
13201
13202 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13203 if (crtc_state->active)
13204 intel_state->active_crtcs |= 1 << i;
13205 else
13206 intel_state->active_crtcs &= ~(1 << i);
13207 }
13208
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013209 /*
13210 * See if the config requires any additional preparation, e.g.
13211 * to adjust global state with pipes off. We need to do this
13212 * here so we can get the modeset_pipe updated config for the new
13213 * mode set on this crtc. For other crtcs we need to use the
13214 * adjusted_mode bits in the crtc directly.
13215 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013216 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013217 ret = dev_priv->display.modeset_calc_cdclk(state);
13218
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013219 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013220 ret = intel_modeset_all_pipes(state);
13221
13222 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013223 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013224
13225 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13226 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013227 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013228 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013229
Maarten Lankhorstad421372015-06-15 12:33:42 +020013230 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013231
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013232 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013233 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013234
Maarten Lankhorstad421372015-06-15 12:33:42 +020013235 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013236}
13237
Matt Roperaa363132015-09-24 15:53:18 -070013238/*
13239 * Handle calculation of various watermark data at the end of the atomic check
13240 * phase. The code here should be run after the per-crtc and per-plane 'check'
13241 * handlers to ensure that all derived state has been updated.
13242 */
13243static void calc_watermark_data(struct drm_atomic_state *state)
13244{
13245 struct drm_device *dev = state->dev;
13246 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13247 struct drm_crtc *crtc;
13248 struct drm_crtc_state *cstate;
13249 struct drm_plane *plane;
13250 struct drm_plane_state *pstate;
13251
13252 /*
13253 * Calculate watermark configuration details now that derived
13254 * plane/crtc state is all properly updated.
13255 */
13256 drm_for_each_crtc(crtc, dev) {
13257 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13258 crtc->state;
13259
13260 if (cstate->active)
13261 intel_state->wm_config.num_pipes_active++;
13262 }
13263 drm_for_each_legacy_plane(plane, dev) {
13264 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13265 plane->state;
13266
13267 if (!to_intel_plane_state(pstate)->visible)
13268 continue;
13269
13270 intel_state->wm_config.sprites_enabled = true;
13271 if (pstate->crtc_w != pstate->src_w >> 16 ||
13272 pstate->crtc_h != pstate->src_h >> 16)
13273 intel_state->wm_config.sprites_scaled = true;
13274 }
13275}
13276
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013277/**
13278 * intel_atomic_check - validate state object
13279 * @dev: drm device
13280 * @state: state to validate
13281 */
13282static int intel_atomic_check(struct drm_device *dev,
13283 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013284{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013285 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013286 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013287 struct drm_crtc *crtc;
13288 struct drm_crtc_state *crtc_state;
13289 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013290 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013291
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013292 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013293 if (ret)
13294 return ret;
13295
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013296 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013297 struct intel_crtc_state *pipe_config =
13298 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013299
13300 /* Catch I915_MODE_FLAG_INHERITED */
13301 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13302 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013303
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013304 if (!crtc_state->enable) {
13305 if (needs_modeset(crtc_state))
13306 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013307 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013308 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013309
Daniel Vetter26495482015-07-15 14:15:52 +020013310 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013311 continue;
13312
Daniel Vetter26495482015-07-15 14:15:52 +020013313 /* FIXME: For only active_changed we shouldn't need to do any
13314 * state recomputation at all. */
13315
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013316 ret = drm_atomic_add_affected_connectors(state, crtc);
13317 if (ret)
13318 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013319
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013320 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013321 if (ret)
13322 return ret;
13323
Jani Nikula73831232015-11-19 10:26:30 +020013324 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013325 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013326 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013327 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013328 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013329 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013330 }
13331
13332 if (needs_modeset(crtc_state)) {
13333 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013334
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013335 ret = drm_atomic_add_affected_planes(state, crtc);
13336 if (ret)
13337 return ret;
13338 }
13339
Daniel Vetter26495482015-07-15 14:15:52 +020013340 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13341 needs_modeset(crtc_state) ?
13342 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013343 }
13344
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013345 if (any_ms) {
13346 ret = intel_modeset_checks(state);
13347
13348 if (ret)
13349 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013350 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013351 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013352
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013353 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013354 if (ret)
13355 return ret;
13356
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013357 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013358 calc_watermark_data(state);
13359
13360 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013361}
13362
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013363static int intel_atomic_prepare_commit(struct drm_device *dev,
13364 struct drm_atomic_state *state,
13365 bool async)
13366{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013367 struct drm_i915_private *dev_priv = dev->dev_private;
13368 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013369 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013370 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013371 struct drm_crtc *crtc;
13372 int i, ret;
13373
13374 if (async) {
13375 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13376 return -EINVAL;
13377 }
13378
13379 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13380 ret = intel_crtc_wait_for_pending_flips(crtc);
13381 if (ret)
13382 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013383
13384 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13385 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013386 }
13387
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013388 ret = mutex_lock_interruptible(&dev->struct_mutex);
13389 if (ret)
13390 return ret;
13391
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013392 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013393 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13394 u32 reset_counter;
13395
13396 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13397 mutex_unlock(&dev->struct_mutex);
13398
13399 for_each_plane_in_state(state, plane, plane_state, i) {
13400 struct intel_plane_state *intel_plane_state =
13401 to_intel_plane_state(plane_state);
13402
13403 if (!intel_plane_state->wait_req)
13404 continue;
13405
13406 ret = __i915_wait_request(intel_plane_state->wait_req,
13407 reset_counter, true,
13408 NULL, NULL);
13409
13410 /* Swallow -EIO errors to allow updates during hw lockup. */
13411 if (ret == -EIO)
13412 ret = 0;
13413
13414 if (ret)
13415 break;
13416 }
13417
13418 if (!ret)
13419 return 0;
13420
13421 mutex_lock(&dev->struct_mutex);
13422 drm_atomic_helper_cleanup_planes(dev, state);
13423 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013424
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013425 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013426 return ret;
13427}
13428
Maarten Lankhorste8861672016-02-24 11:24:26 +010013429static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13430 struct drm_i915_private *dev_priv,
13431 unsigned crtc_mask)
13432{
13433 unsigned last_vblank_count[I915_MAX_PIPES];
13434 enum pipe pipe;
13435 int ret;
13436
13437 if (!crtc_mask)
13438 return;
13439
13440 for_each_pipe(dev_priv, pipe) {
13441 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13442
13443 if (!((1 << pipe) & crtc_mask))
13444 continue;
13445
13446 ret = drm_crtc_vblank_get(crtc);
13447 if (WARN_ON(ret != 0)) {
13448 crtc_mask &= ~(1 << pipe);
13449 continue;
13450 }
13451
13452 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13453 }
13454
13455 for_each_pipe(dev_priv, pipe) {
13456 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13457 long lret;
13458
13459 if (!((1 << pipe) & crtc_mask))
13460 continue;
13461
13462 lret = wait_event_timeout(dev->vblank[pipe].queue,
13463 last_vblank_count[pipe] !=
13464 drm_crtc_vblank_count(crtc),
13465 msecs_to_jiffies(50));
13466
13467 WARN_ON(!lret);
13468
13469 drm_crtc_vblank_put(crtc);
13470 }
13471}
13472
13473static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13474{
13475 /* fb updated, need to unpin old fb */
13476 if (crtc_state->fb_changed)
13477 return true;
13478
13479 /* wm changes, need vblank before final wm's */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013480 if (crtc_state->update_wm_post)
Maarten Lankhorste8861672016-02-24 11:24:26 +010013481 return true;
13482
13483 /*
13484 * cxsr is re-enabled after vblank.
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013485 * This is already handled by crtc_state->update_wm_post,
Maarten Lankhorste8861672016-02-24 11:24:26 +010013486 * but added for clarity.
13487 */
13488 if (crtc_state->disable_cxsr)
13489 return true;
13490
13491 return false;
13492}
13493
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013494/**
13495 * intel_atomic_commit - commit validated state object
13496 * @dev: DRM device
13497 * @state: the top-level driver state object
13498 * @async: asynchronous commit
13499 *
13500 * This function commits a top-level state object that has been validated
13501 * with drm_atomic_helper_check().
13502 *
13503 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13504 * we can only handle plane-related operations and do not yet support
13505 * asynchronous commit.
13506 *
13507 * RETURNS
13508 * Zero for success or -errno.
13509 */
13510static int intel_atomic_commit(struct drm_device *dev,
13511 struct drm_atomic_state *state,
13512 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013513{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013514 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013515 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013516 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013517 struct drm_crtc *crtc;
Matt Ropered4a6a72016-02-23 17:20:13 -080013518 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013519 int ret = 0, i;
13520 bool hw_check = intel_state->modeset;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013521 unsigned long put_domains[I915_MAX_PIPES] = {};
Maarten Lankhorste8861672016-02-24 11:24:26 +010013522 unsigned crtc_vblank_mask = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013523
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013524 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013525 if (ret) {
13526 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013527 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013528 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013529
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013530 drm_atomic_helper_swap_state(dev, state);
Maarten Lankhorsta1475e72016-03-14 09:27:53 +010013531 dev_priv->wm.config = intel_state->wm_config;
13532 intel_shared_dpll_commit(state);
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013533
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013534 if (intel_state->modeset) {
13535 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13536 sizeof(intel_state->min_pixclk));
13537 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013538 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013539
13540 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013541 }
13542
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013543 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13545
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013546 if (needs_modeset(crtc->state) ||
13547 to_intel_crtc_state(crtc->state)->update_pipe) {
13548 hw_check = true;
13549
13550 put_domains[to_intel_crtc(crtc)->pipe] =
13551 modeset_get_crtc_power_domains(crtc,
13552 to_intel_crtc_state(crtc->state));
13553 }
13554
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013555 if (!needs_modeset(crtc->state))
13556 continue;
13557
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013558 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013559
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013560 if (old_crtc_state->active) {
13561 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013562 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013563 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013564 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013565 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013566
13567 /*
13568 * Underruns don't always raise
13569 * interrupts, so check manually.
13570 */
13571 intel_check_cpu_fifo_underruns(dev_priv);
13572 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013573
13574 if (!crtc->state->active)
13575 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013576 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013577 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013578
Daniel Vetterea9d7582012-07-10 10:42:52 +020013579 /* Only after disabling all output pipelines that will be changed can we
13580 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013581 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013582
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013583 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013584 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013585
13586 if (dev_priv->display.modeset_commit_cdclk &&
13587 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13588 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013589 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013590
Daniel Vettera6778b32012-07-02 09:56:42 +020013591 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013592 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13594 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010013595 struct intel_crtc_state *pipe_config =
13596 to_intel_crtc_state(crtc->state);
13597 bool update_pipe = !modeset && pipe_config->update_pipe;
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013598
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013599 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013600 update_scanline_offset(to_intel_crtc(crtc));
13601 dev_priv->display.crtc_enable(crtc);
13602 }
13603
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013604 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013605 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013606
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010013607 if (crtc->state->active &&
13608 drm_atomic_get_existing_plane_state(state, crtc->primary))
Paulo Zanoni49227c42016-01-19 11:35:52 -020013609 intel_fbc_enable(intel_crtc);
13610
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013611 if (crtc->state->active &&
13612 (crtc->state->planes_changed || update_pipe))
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013613 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013614
Maarten Lankhorste8861672016-02-24 11:24:26 +010013615 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13616 crtc_vblank_mask |= 1 << i;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013617 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013618
Daniel Vettera6778b32012-07-02 09:56:42 +020013619 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013620
Maarten Lankhorste8861672016-02-24 11:24:26 +010013621 if (!state->legacy_cursor_update)
13622 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013623
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013624 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010013625 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorste8861672016-02-24 11:24:26 +010013626
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013627 if (put_domains[i])
13628 modeset_put_power_domains(dev_priv, put_domains[i]);
13629 }
13630
13631 if (intel_state->modeset)
13632 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13633
Matt Ropered4a6a72016-02-23 17:20:13 -080013634 /*
13635 * Now that the vblank has passed, we can go ahead and program the
13636 * optimal watermarks on platforms that need two-step watermark
13637 * programming.
13638 *
13639 * TODO: Move this (and other cleanup) to an async worker eventually.
13640 */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013641 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Matt Ropered4a6a72016-02-23 17:20:13 -080013642 intel_cstate = to_intel_crtc_state(crtc->state);
13643
13644 if (dev_priv->display.optimize_watermarks)
13645 dev_priv->display.optimize_watermarks(intel_cstate);
13646 }
13647
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013648 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013649 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013650 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013651
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013652 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013653 intel_modeset_check_state(dev, state);
13654
13655 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013656
Mika Kuoppala75714942015-12-16 09:26:48 +020013657 /* As one of the primary mmio accessors, KMS has a high likelihood
13658 * of triggering bugs in unclaimed access. After we finish
13659 * modesetting, see if an error has been flagged, and if so
13660 * enable debugging for the next modeset - and hope we catch
13661 * the culprit.
13662 *
13663 * XXX note that we assume display power is on at this point.
13664 * This might hold true now but we need to add pm helper to check
13665 * unclaimed only when the hardware is on, as atomic commits
13666 * can happen also when the device is completely off.
13667 */
13668 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13669
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013670 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013671}
13672
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013673void intel_crtc_restore_mode(struct drm_crtc *crtc)
13674{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013675 struct drm_device *dev = crtc->dev;
13676 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013677 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013678 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013679
13680 state = drm_atomic_state_alloc(dev);
13681 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013682 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013683 crtc->base.id);
13684 return;
13685 }
13686
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013687 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013688
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013689retry:
13690 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13691 ret = PTR_ERR_OR_ZERO(crtc_state);
13692 if (!ret) {
13693 if (!crtc_state->active)
13694 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013695
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013696 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013697 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013698 }
13699
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013700 if (ret == -EDEADLK) {
13701 drm_atomic_state_clear(state);
13702 drm_modeset_backoff(state->acquire_ctx);
13703 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013704 }
13705
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013706 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013707out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013708 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013709}
13710
Daniel Vetter25c5b262012-07-08 22:08:04 +020013711#undef for_each_intel_crtc_masked
13712
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013713static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013714 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013715 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013716 .destroy = intel_crtc_destroy,
13717 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013718 .atomic_duplicate_state = intel_crtc_duplicate_state,
13719 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013720};
13721
Matt Roper6beb8c232014-12-01 15:40:14 -080013722/**
13723 * intel_prepare_plane_fb - Prepare fb for usage on plane
13724 * @plane: drm plane to prepare for
13725 * @fb: framebuffer to prepare for presentation
13726 *
13727 * Prepares a framebuffer for usage on a display plane. Generally this
13728 * involves pinning the underlying object and updating the frontbuffer tracking
13729 * bits. Some older platforms need special physical address handling for
13730 * cursor planes.
13731 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013732 * Must be called with struct_mutex held.
13733 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013734 * Returns 0 on success, negative error code on failure.
13735 */
13736int
13737intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013738 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013739{
13740 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013741 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013742 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013743 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013744 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013745 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013746
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013747 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013748 return 0;
13749
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013750 if (old_obj) {
13751 struct drm_crtc_state *crtc_state =
13752 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13753
13754 /* Big Hammer, we also need to ensure that any pending
13755 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13756 * current scanout is retired before unpinning the old
13757 * framebuffer. Note that we rely on userspace rendering
13758 * into the buffer attached to the pipe they are waiting
13759 * on. If not, userspace generates a GPU hang with IPEHR
13760 * point to the MI_WAIT_FOR_EVENT.
13761 *
13762 * This should only fail upon a hung GPU, in which case we
13763 * can safely continue.
13764 */
13765 if (needs_modeset(crtc_state))
13766 ret = i915_gem_object_wait_rendering(old_obj, true);
13767
13768 /* Swallow -EIO errors to allow updates during hw lockup. */
13769 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013770 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013771 }
13772
Alex Goins3c28ff22015-11-25 18:43:39 -080013773 /* For framebuffer backed by dmabuf, wait for fence */
13774 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013775 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013776
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013777 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13778 false, true,
13779 MAX_SCHEDULE_TIMEOUT);
13780 if (lret == -ERESTARTSYS)
13781 return lret;
13782
13783 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013784 }
13785
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013786 if (!obj) {
13787 ret = 0;
13788 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013789 INTEL_INFO(dev)->cursor_needs_physical) {
13790 int align = IS_I830(dev) ? 16 * 1024 : 256;
13791 ret = i915_gem_object_attach_phys(obj, align);
13792 if (ret)
13793 DRM_DEBUG_KMS("failed to attach phys object\n");
13794 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020013795 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080013796 }
13797
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013798 if (ret == 0) {
13799 if (obj) {
13800 struct intel_plane_state *plane_state =
13801 to_intel_plane_state(new_state);
13802
13803 i915_gem_request_assign(&plane_state->wait_req,
13804 obj->last_write_req);
13805 }
13806
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013807 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013808 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013809
Matt Roper6beb8c232014-12-01 15:40:14 -080013810 return ret;
13811}
13812
Matt Roper38f3ce32014-12-02 07:45:25 -080013813/**
13814 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13815 * @plane: drm plane to clean up for
13816 * @fb: old framebuffer that was on plane
13817 *
13818 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013819 *
13820 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013821 */
13822void
13823intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013824 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013825{
13826 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013827 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013828 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013829 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13830 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013831
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013832 old_intel_state = to_intel_plane_state(old_state);
13833
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013834 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013835 return;
13836
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013837 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13838 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020013839 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013840
13841 /* prepare_fb aborted? */
13842 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13843 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13844 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013845
13846 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070013847}
13848
Chandra Konduru6156a452015-04-27 13:48:39 -070013849int
13850skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13851{
13852 int max_scale;
13853 struct drm_device *dev;
13854 struct drm_i915_private *dev_priv;
13855 int crtc_clock, cdclk;
13856
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013857 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013858 return DRM_PLANE_HELPER_NO_SCALING;
13859
13860 dev = intel_crtc->base.dev;
13861 dev_priv = dev->dev_private;
13862 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013863 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013864
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013865 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013866 return DRM_PLANE_HELPER_NO_SCALING;
13867
13868 /*
13869 * skl max scale is lower of:
13870 * close to 3 but not 3, -1 is for that purpose
13871 * or
13872 * cdclk/crtc_clock
13873 */
13874 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13875
13876 return max_scale;
13877}
13878
Matt Roper465c1202014-05-29 08:06:54 -070013879static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013880intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013881 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013882 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013883{
Matt Roper2b875c22014-12-01 15:40:13 -080013884 struct drm_crtc *crtc = state->base.crtc;
13885 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013886 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013887 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13888 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013889
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013890 if (INTEL_INFO(plane->dev)->gen >= 9) {
13891 /* use scaler when colorkey is not required */
13892 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13893 min_scale = 1;
13894 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13895 }
Sonika Jindald8106362015-04-10 14:37:28 +053013896 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013897 }
Sonika Jindald8106362015-04-10 14:37:28 +053013898
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013899 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13900 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013901 min_scale, max_scale,
13902 can_position, true,
13903 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013904}
13905
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013906static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13907 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013908{
13909 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013911 struct intel_crtc_state *old_intel_state =
13912 to_intel_crtc_state(old_crtc_state);
13913 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013914
Matt Roperc34c9ee2014-12-23 10:41:50 -080013915 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013916 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013917
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013918 if (modeset)
13919 return;
13920
13921 if (to_intel_crtc_state(crtc->state)->update_pipe)
13922 intel_update_pipe_config(intel_crtc, old_intel_state);
13923 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013924 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013925}
13926
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013927static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13928 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013929{
Matt Roper32b7eee2014-12-24 07:59:06 -080013930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013931
Maarten Lankhorst62852622015-09-23 16:29:38 +020013932 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013933}
13934
Matt Ropercf4c7c12014-12-04 10:27:42 -080013935/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013936 * intel_plane_destroy - destroy a plane
13937 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013938 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013939 * Common destruction function for all types of planes (primary, cursor,
13940 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013941 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013942void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013943{
13944 struct intel_plane *intel_plane = to_intel_plane(plane);
13945 drm_plane_cleanup(plane);
13946 kfree(intel_plane);
13947}
13948
Matt Roper65a3fea2015-01-21 16:35:42 -080013949const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013950 .update_plane = drm_atomic_helper_update_plane,
13951 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013952 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013953 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013954 .atomic_get_property = intel_plane_atomic_get_property,
13955 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013956 .atomic_duplicate_state = intel_plane_duplicate_state,
13957 .atomic_destroy_state = intel_plane_destroy_state,
13958
Matt Roper465c1202014-05-29 08:06:54 -070013959};
13960
13961static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13962 int pipe)
13963{
13964 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013965 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013966 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020013967 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070013968
13969 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13970 if (primary == NULL)
13971 return NULL;
13972
Matt Roper8e7d6882015-01-21 16:35:41 -080013973 state = intel_create_plane_state(&primary->base);
13974 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013975 kfree(primary);
13976 return NULL;
13977 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013978 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013979
Matt Roper465c1202014-05-29 08:06:54 -070013980 primary->can_scale = false;
13981 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013982 if (INTEL_INFO(dev)->gen >= 9) {
13983 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013984 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013985 }
Matt Roper465c1202014-05-29 08:06:54 -070013986 primary->pipe = pipe;
13987 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013988 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013989 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013990 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13991 primary->plane = !pipe;
13992
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013993 if (INTEL_INFO(dev)->gen >= 9) {
13994 intel_primary_formats = skl_primary_formats;
13995 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010013996
13997 primary->update_plane = skylake_update_primary_plane;
13998 primary->disable_plane = skylake_disable_primary_plane;
13999 } else if (HAS_PCH_SPLIT(dev)) {
14000 intel_primary_formats = i965_primary_formats;
14001 num_formats = ARRAY_SIZE(i965_primary_formats);
14002
14003 primary->update_plane = ironlake_update_primary_plane;
14004 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014005 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014006 intel_primary_formats = i965_primary_formats;
14007 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014008
14009 primary->update_plane = i9xx_update_primary_plane;
14010 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014011 } else {
14012 intel_primary_formats = i8xx_primary_formats;
14013 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014014
14015 primary->update_plane = i9xx_update_primary_plane;
14016 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014017 }
14018
14019 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014020 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014021 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014022 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053014023
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014024 if (INTEL_INFO(dev)->gen >= 4)
14025 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014026
Matt Roperea2c67b2014-12-23 10:41:52 -080014027 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14028
Matt Roper465c1202014-05-29 08:06:54 -070014029 return &primary->base;
14030}
14031
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014032void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14033{
14034 if (!dev->mode_config.rotation_property) {
14035 unsigned long flags = BIT(DRM_ROTATE_0) |
14036 BIT(DRM_ROTATE_180);
14037
14038 if (INTEL_INFO(dev)->gen >= 9)
14039 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14040
14041 dev->mode_config.rotation_property =
14042 drm_mode_create_rotation_property(dev, flags);
14043 }
14044 if (dev->mode_config.rotation_property)
14045 drm_object_attach_property(&plane->base.base,
14046 dev->mode_config.rotation_property,
14047 plane->base.state->rotation);
14048}
14049
Matt Roper3d7d6512014-06-10 08:28:13 -070014050static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014051intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014052 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014053 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014054{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014055 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014056 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014057 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014058 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014059 unsigned stride;
14060 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014061
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014062 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14063 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014064 DRM_PLANE_HELPER_NO_SCALING,
14065 DRM_PLANE_HELPER_NO_SCALING,
14066 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014067 if (ret)
14068 return ret;
14069
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014070 /* if we want to turn off the cursor ignore width and height */
14071 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014072 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014073
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014074 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014075 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014076 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14077 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014078 return -EINVAL;
14079 }
14080
Matt Roperea2c67b2014-12-23 10:41:52 -080014081 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14082 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014083 DRM_DEBUG_KMS("buffer is too small\n");
14084 return -ENOMEM;
14085 }
14086
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014087 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014088 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014089 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014090 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014091
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014092 /*
14093 * There's something wrong with the cursor on CHV pipe C.
14094 * If it straddles the left edge of the screen then
14095 * moving it away from the edge or disabling it often
14096 * results in a pipe underrun, and often that can lead to
14097 * dead pipe (constant underrun reported, and it scans
14098 * out just a solid color). To recover from that, the
14099 * display power well must be turned off and on again.
14100 * Refuse the put the cursor into that compromised position.
14101 */
14102 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14103 state->visible && state->base.crtc_x < 0) {
14104 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14105 return -EINVAL;
14106 }
14107
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014108 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014109}
14110
Matt Roperf4a2cf22014-12-01 15:40:12 -080014111static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014112intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014113 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014114{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14116
14117 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014118 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014119}
14120
14121static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014122intel_update_cursor_plane(struct drm_plane *plane,
14123 const struct intel_crtc_state *crtc_state,
14124 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014125{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014126 struct drm_crtc *crtc = crtc_state->base.crtc;
14127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014128 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014129 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014130 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014131
Matt Roperf4a2cf22014-12-01 15:40:12 -080014132 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014133 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014134 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014135 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014136 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014137 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014138
Gustavo Padovana912f122014-12-01 15:40:10 -080014139 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014140 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014141}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014142
Matt Roper3d7d6512014-06-10 08:28:13 -070014143static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14144 int pipe)
14145{
14146 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014147 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014148
14149 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14150 if (cursor == NULL)
14151 return NULL;
14152
Matt Roper8e7d6882015-01-21 16:35:41 -080014153 state = intel_create_plane_state(&cursor->base);
14154 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014155 kfree(cursor);
14156 return NULL;
14157 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014158 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014159
Matt Roper3d7d6512014-06-10 08:28:13 -070014160 cursor->can_scale = false;
14161 cursor->max_downscale = 1;
14162 cursor->pipe = pipe;
14163 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014164 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014165 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014166 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014167 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014168
14169 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014170 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014171 intel_cursor_formats,
14172 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014173 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014174
14175 if (INTEL_INFO(dev)->gen >= 4) {
14176 if (!dev->mode_config.rotation_property)
14177 dev->mode_config.rotation_property =
14178 drm_mode_create_rotation_property(dev,
14179 BIT(DRM_ROTATE_0) |
14180 BIT(DRM_ROTATE_180));
14181 if (dev->mode_config.rotation_property)
14182 drm_object_attach_property(&cursor->base.base,
14183 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014184 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014185 }
14186
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014187 if (INTEL_INFO(dev)->gen >=9)
14188 state->scaler_id = -1;
14189
Matt Roperea2c67b2014-12-23 10:41:52 -080014190 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14191
Matt Roper3d7d6512014-06-10 08:28:13 -070014192 return &cursor->base;
14193}
14194
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014195static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14196 struct intel_crtc_state *crtc_state)
14197{
14198 int i;
14199 struct intel_scaler *intel_scaler;
14200 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14201
14202 for (i = 0; i < intel_crtc->num_scalers; i++) {
14203 intel_scaler = &scaler_state->scalers[i];
14204 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014205 intel_scaler->mode = PS_SCALER_MODE_DYN;
14206 }
14207
14208 scaler_state->scaler_id = -1;
14209}
14210
Hannes Ederb358d0a2008-12-18 21:18:47 +010014211static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014212{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014213 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014214 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014215 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014216 struct drm_plane *primary = NULL;
14217 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014218 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014219
Daniel Vetter955382f2013-09-19 14:05:45 +020014220 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014221 if (intel_crtc == NULL)
14222 return;
14223
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014224 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14225 if (!crtc_state)
14226 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014227 intel_crtc->config = crtc_state;
14228 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014229 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014230
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014231 /* initialize shared scalers */
14232 if (INTEL_INFO(dev)->gen >= 9) {
14233 if (pipe == PIPE_C)
14234 intel_crtc->num_scalers = 1;
14235 else
14236 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14237
14238 skl_init_scalers(dev, intel_crtc, crtc_state);
14239 }
14240
Matt Roper465c1202014-05-29 08:06:54 -070014241 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014242 if (!primary)
14243 goto fail;
14244
14245 cursor = intel_cursor_plane_create(dev, pipe);
14246 if (!cursor)
14247 goto fail;
14248
Matt Roper465c1202014-05-29 08:06:54 -070014249 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014250 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014251 if (ret)
14252 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014253
14254 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014255 for (i = 0; i < 256; i++) {
14256 intel_crtc->lut_r[i] = i;
14257 intel_crtc->lut_g[i] = i;
14258 intel_crtc->lut_b[i] = i;
14259 }
14260
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014261 /*
14262 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014263 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014264 */
Jesse Barnes80824002009-09-10 15:28:06 -070014265 intel_crtc->pipe = pipe;
14266 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014267 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014268 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014269 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014270 }
14271
Chris Wilson4b0e3332014-05-30 16:35:26 +030014272 intel_crtc->cursor_base = ~0;
14273 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014274 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014275
Ville Syrjälä852eb002015-06-24 22:00:07 +030014276 intel_crtc->wm.cxsr_allowed = true;
14277
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014278 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14279 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14280 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14281 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14282
Jesse Barnes79e53942008-11-07 14:24:08 -080014283 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014284
14285 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014286 return;
14287
14288fail:
14289 if (primary)
14290 drm_plane_cleanup(primary);
14291 if (cursor)
14292 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014293 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014294 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014295}
14296
Jesse Barnes752aa882013-10-31 18:55:49 +020014297enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14298{
14299 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014300 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014301
Rob Clark51fd3712013-11-19 12:10:12 -050014302 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014303
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014304 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014305 return INVALID_PIPE;
14306
14307 return to_intel_crtc(encoder->crtc)->pipe;
14308}
14309
Carl Worth08d7b3d2009-04-29 14:43:54 -070014310int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014311 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014312{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014313 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014314 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014315 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014316
Rob Clark7707e652014-07-17 23:30:04 -040014317 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014318
Rob Clark7707e652014-07-17 23:30:04 -040014319 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014320 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014321 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014322 }
14323
Rob Clark7707e652014-07-17 23:30:04 -040014324 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014325 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014326
Daniel Vetterc05422d2009-08-11 16:05:30 +020014327 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014328}
14329
Daniel Vetter66a92782012-07-12 20:08:18 +020014330static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014331{
Daniel Vetter66a92782012-07-12 20:08:18 +020014332 struct drm_device *dev = encoder->base.dev;
14333 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014334 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014335 int entry = 0;
14336
Damien Lespiaub2784e12014-08-05 11:29:37 +010014337 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014338 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014339 index_mask |= (1 << entry);
14340
Jesse Barnes79e53942008-11-07 14:24:08 -080014341 entry++;
14342 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014343
Jesse Barnes79e53942008-11-07 14:24:08 -080014344 return index_mask;
14345}
14346
Chris Wilson4d302442010-12-14 19:21:29 +000014347static bool has_edp_a(struct drm_device *dev)
14348{
14349 struct drm_i915_private *dev_priv = dev->dev_private;
14350
14351 if (!IS_MOBILE(dev))
14352 return false;
14353
14354 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14355 return false;
14356
Damien Lespiaue3589902014-02-07 19:12:50 +000014357 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014358 return false;
14359
14360 return true;
14361}
14362
Jesse Barnes84b4e042014-06-25 08:24:29 -070014363static bool intel_crt_present(struct drm_device *dev)
14364{
14365 struct drm_i915_private *dev_priv = dev->dev_private;
14366
Damien Lespiau884497e2013-12-03 13:56:23 +000014367 if (INTEL_INFO(dev)->gen >= 9)
14368 return false;
14369
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014370 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014371 return false;
14372
14373 if (IS_CHERRYVIEW(dev))
14374 return false;
14375
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014376 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14377 return false;
14378
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014379 /* DDI E can't be used if DDI A requires 4 lanes */
14380 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14381 return false;
14382
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014383 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014384 return false;
14385
14386 return true;
14387}
14388
Jesse Barnes79e53942008-11-07 14:24:08 -080014389static void intel_setup_outputs(struct drm_device *dev)
14390{
Eric Anholt725e30a2009-01-22 13:01:02 -080014391 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014392 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014393 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014394
Daniel Vetterc9093352013-06-06 22:22:47 +020014395 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014396
Jesse Barnes84b4e042014-06-25 08:24:29 -070014397 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014398 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014399
Vandana Kannanc776eb22014-08-19 12:05:01 +053014400 if (IS_BROXTON(dev)) {
14401 /*
14402 * FIXME: Broxton doesn't support port detection via the
14403 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14404 * detect the ports.
14405 */
14406 intel_ddi_init(dev, PORT_A);
14407 intel_ddi_init(dev, PORT_B);
14408 intel_ddi_init(dev, PORT_C);
14409 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014410 int found;
14411
Jesse Barnesde31fac2015-03-06 15:53:32 -080014412 /*
14413 * Haswell uses DDI functions to detect digital outputs.
14414 * On SKL pre-D0 the strap isn't connected, so we assume
14415 * it's there.
14416 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014417 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014418 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014419 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014420 intel_ddi_init(dev, PORT_A);
14421
14422 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14423 * register */
14424 found = I915_READ(SFUSE_STRAP);
14425
14426 if (found & SFUSE_STRAP_DDIB_DETECTED)
14427 intel_ddi_init(dev, PORT_B);
14428 if (found & SFUSE_STRAP_DDIC_DETECTED)
14429 intel_ddi_init(dev, PORT_C);
14430 if (found & SFUSE_STRAP_DDID_DETECTED)
14431 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014432 /*
14433 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14434 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014435 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014436 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14437 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14438 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14439 intel_ddi_init(dev, PORT_E);
14440
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014441 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014442 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014443 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014444
14445 if (has_edp_a(dev))
14446 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014447
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014448 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014449 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014450 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014451 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014452 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014453 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014454 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014455 }
14456
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014457 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014458 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014459
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014460 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014461 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014462
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014463 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014464 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014465
Daniel Vetter270b3042012-10-27 15:52:05 +020014466 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014467 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014468 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014469 /*
14470 * The DP_DETECTED bit is the latched state of the DDC
14471 * SDA pin at boot. However since eDP doesn't require DDC
14472 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14473 * eDP ports may have been muxed to an alternate function.
14474 * Thus we can't rely on the DP_DETECTED bit alone to detect
14475 * eDP ports. Consult the VBT as well as DP_DETECTED to
14476 * detect eDP ports.
14477 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014478 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014479 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014480 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14481 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014482 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014483 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014484
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014485 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014486 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014487 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14488 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014489 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014490 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014491
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014492 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014493 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014494 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14495 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14496 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14497 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014498 }
14499
Jani Nikula3cfca972013-08-27 15:12:26 +030014500 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014501 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014502 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014503
Paulo Zanonie2debe92013-02-18 19:00:27 -030014504 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014505 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014506 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014507 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014508 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014509 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014510 }
Ma Ling27185ae2009-08-24 13:50:23 +080014511
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014512 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014513 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014514 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014515
14516 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014517
Paulo Zanonie2debe92013-02-18 19:00:27 -030014518 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014519 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014520 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014521 }
Ma Ling27185ae2009-08-24 13:50:23 +080014522
Paulo Zanonie2debe92013-02-18 19:00:27 -030014523 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014524
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014525 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014526 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014527 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014528 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014529 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014530 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014531 }
Ma Ling27185ae2009-08-24 13:50:23 +080014532
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014533 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014534 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014535 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014536 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014537 intel_dvo_init(dev);
14538
Zhenyu Wang103a1962009-11-27 11:44:36 +080014539 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014540 intel_tv_init(dev);
14541
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014542 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014543
Damien Lespiaub2784e12014-08-05 11:29:37 +010014544 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014545 encoder->base.possible_crtcs = encoder->crtc_mask;
14546 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014547 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014548 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014549
Paulo Zanonidde86e22012-12-01 12:04:25 -020014550 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014551
14552 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014553}
14554
14555static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14556{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014557 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014558 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014559
Daniel Vetteref2d6332014-02-10 18:00:38 +010014560 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014561 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014562 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014563 drm_gem_object_unreference(&intel_fb->obj->base);
14564 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014565 kfree(intel_fb);
14566}
14567
14568static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014569 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014570 unsigned int *handle)
14571{
14572 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014573 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014574
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014575 if (obj->userptr.mm) {
14576 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14577 return -EINVAL;
14578 }
14579
Chris Wilson05394f32010-11-08 19:18:58 +000014580 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014581}
14582
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014583static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14584 struct drm_file *file,
14585 unsigned flags, unsigned color,
14586 struct drm_clip_rect *clips,
14587 unsigned num_clips)
14588{
14589 struct drm_device *dev = fb->dev;
14590 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14591 struct drm_i915_gem_object *obj = intel_fb->obj;
14592
14593 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014594 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014595 mutex_unlock(&dev->struct_mutex);
14596
14597 return 0;
14598}
14599
Jesse Barnes79e53942008-11-07 14:24:08 -080014600static const struct drm_framebuffer_funcs intel_fb_funcs = {
14601 .destroy = intel_user_framebuffer_destroy,
14602 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014603 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014604};
14605
Damien Lespiaub3218032015-02-27 11:15:18 +000014606static
14607u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14608 uint32_t pixel_format)
14609{
14610 u32 gen = INTEL_INFO(dev)->gen;
14611
14612 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014613 int cpp = drm_format_plane_cpp(pixel_format, 0);
14614
Damien Lespiaub3218032015-02-27 11:15:18 +000014615 /* "The stride in bytes must not exceed the of the size of 8K
14616 * pixels and 32K bytes."
14617 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014618 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014619 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014620 return 32*1024;
14621 } else if (gen >= 4) {
14622 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14623 return 16*1024;
14624 else
14625 return 32*1024;
14626 } else if (gen >= 3) {
14627 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14628 return 8*1024;
14629 else
14630 return 16*1024;
14631 } else {
14632 /* XXX DSPC is limited to 4k tiled */
14633 return 8*1024;
14634 }
14635}
14636
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014637static int intel_framebuffer_init(struct drm_device *dev,
14638 struct intel_framebuffer *intel_fb,
14639 struct drm_mode_fb_cmd2 *mode_cmd,
14640 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014641{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014642 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014643 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014644 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014645 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014646
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014647 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14648
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014649 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14650 /* Enforce that fb modifier and tiling mode match, but only for
14651 * X-tiled. This is needed for FBC. */
14652 if (!!(obj->tiling_mode == I915_TILING_X) !=
14653 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14654 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14655 return -EINVAL;
14656 }
14657 } else {
14658 if (obj->tiling_mode == I915_TILING_X)
14659 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14660 else if (obj->tiling_mode == I915_TILING_Y) {
14661 DRM_DEBUG("No Y tiling for legacy addfb\n");
14662 return -EINVAL;
14663 }
14664 }
14665
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014666 /* Passed in modifier sanity checking. */
14667 switch (mode_cmd->modifier[0]) {
14668 case I915_FORMAT_MOD_Y_TILED:
14669 case I915_FORMAT_MOD_Yf_TILED:
14670 if (INTEL_INFO(dev)->gen < 9) {
14671 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14672 mode_cmd->modifier[0]);
14673 return -EINVAL;
14674 }
14675 case DRM_FORMAT_MOD_NONE:
14676 case I915_FORMAT_MOD_X_TILED:
14677 break;
14678 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014679 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14680 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014681 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014682 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014683
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014684 stride_alignment = intel_fb_stride_alignment(dev_priv,
14685 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014686 mode_cmd->pixel_format);
14687 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14688 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14689 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014690 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014691 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014692
Damien Lespiaub3218032015-02-27 11:15:18 +000014693 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14694 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014695 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014696 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14697 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014698 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014699 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014700 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014701 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014702
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014703 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014704 mode_cmd->pitches[0] != obj->stride) {
14705 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14706 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014707 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014708 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014709
Ville Syrjälä57779d02012-10-31 17:50:14 +020014710 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014711 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014712 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014713 case DRM_FORMAT_RGB565:
14714 case DRM_FORMAT_XRGB8888:
14715 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014716 break;
14717 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014718 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014719 DRM_DEBUG("unsupported pixel format: %s\n",
14720 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014721 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014722 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014723 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014724 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014725 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14726 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014727 DRM_DEBUG("unsupported pixel format: %s\n",
14728 drm_get_format_name(mode_cmd->pixel_format));
14729 return -EINVAL;
14730 }
14731 break;
14732 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014733 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014734 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014735 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014736 DRM_DEBUG("unsupported pixel format: %s\n",
14737 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014738 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014739 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014740 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014741 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014742 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014743 DRM_DEBUG("unsupported pixel format: %s\n",
14744 drm_get_format_name(mode_cmd->pixel_format));
14745 return -EINVAL;
14746 }
14747 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014748 case DRM_FORMAT_YUYV:
14749 case DRM_FORMAT_UYVY:
14750 case DRM_FORMAT_YVYU:
14751 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014752 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014753 DRM_DEBUG("unsupported pixel format: %s\n",
14754 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014755 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014756 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014757 break;
14758 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014759 DRM_DEBUG("unsupported pixel format: %s\n",
14760 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014761 return -EINVAL;
14762 }
14763
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014764 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14765 if (mode_cmd->offsets[0] != 0)
14766 return -EINVAL;
14767
Damien Lespiauec2c9812015-01-20 12:51:45 +000014768 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014769 mode_cmd->pixel_format,
14770 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014771 /* FIXME drm helper for size checks (especially planar formats)? */
14772 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14773 return -EINVAL;
14774
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014775 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14776 intel_fb->obj = obj;
14777
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014778 intel_fill_fb_info(dev_priv, &intel_fb->base);
14779
Jesse Barnes79e53942008-11-07 14:24:08 -080014780 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14781 if (ret) {
14782 DRM_ERROR("framebuffer init failed %d\n", ret);
14783 return ret;
14784 }
14785
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014786 intel_fb->obj->framebuffer_references++;
14787
Jesse Barnes79e53942008-11-07 14:24:08 -080014788 return 0;
14789}
14790
Jesse Barnes79e53942008-11-07 14:24:08 -080014791static struct drm_framebuffer *
14792intel_user_framebuffer_create(struct drm_device *dev,
14793 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014794 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014795{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014796 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014797 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014798 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014799
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014800 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014801 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014802 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014803 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014804
Daniel Vetter92907cb2015-11-23 09:04:05 +010014805 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014806 if (IS_ERR(fb))
14807 drm_gem_object_unreference_unlocked(&obj->base);
14808
14809 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014810}
14811
Daniel Vetter06957262015-08-10 13:34:08 +020014812#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014813static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014814{
14815}
14816#endif
14817
Jesse Barnes79e53942008-11-07 14:24:08 -080014818static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014819 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014820 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014821 .atomic_check = intel_atomic_check,
14822 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014823 .atomic_state_alloc = intel_atomic_state_alloc,
14824 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014825};
14826
Imre Deak88212942016-03-16 13:38:53 +020014827/**
14828 * intel_init_display_hooks - initialize the display modesetting hooks
14829 * @dev_priv: device private
14830 */
14831void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014832{
Imre Deak88212942016-03-16 13:38:53 +020014833 if (HAS_PCH_SPLIT(dev_priv) || IS_G4X(dev_priv))
Daniel Vetteree9300b2013-06-03 22:40:22 +020014834 dev_priv->display.find_dpll = g4x_find_best_dpll;
Imre Deak88212942016-03-16 13:38:53 +020014835 else if (IS_CHERRYVIEW(dev_priv))
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014836 dev_priv->display.find_dpll = chv_find_best_dpll;
Imre Deak88212942016-03-16 13:38:53 +020014837 else if (IS_VALLEYVIEW(dev_priv))
Daniel Vetteree9300b2013-06-03 22:40:22 +020014838 dev_priv->display.find_dpll = vlv_find_best_dpll;
Imre Deak88212942016-03-16 13:38:53 +020014839 else if (IS_PINEVIEW(dev_priv))
Daniel Vetteree9300b2013-06-03 22:40:22 +020014840 dev_priv->display.find_dpll = pnv_find_best_dpll;
14841 else
14842 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14843
Imre Deak88212942016-03-16 13:38:53 +020014844 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014845 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014846 dev_priv->display.get_initial_plane_config =
14847 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014848 dev_priv->display.crtc_compute_clock =
14849 haswell_crtc_compute_clock;
14850 dev_priv->display.crtc_enable = haswell_crtc_enable;
14851 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014852 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014853 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014854 dev_priv->display.get_initial_plane_config =
14855 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014856 dev_priv->display.crtc_compute_clock =
14857 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014858 dev_priv->display.crtc_enable = haswell_crtc_enable;
14859 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014860 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014861 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014862 dev_priv->display.get_initial_plane_config =
14863 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014864 dev_priv->display.crtc_compute_clock =
14865 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014866 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14867 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014868 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014869 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014870 dev_priv->display.get_initial_plane_config =
14871 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014872 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014873 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14874 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014875 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014876 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014877 dev_priv->display.get_initial_plane_config =
14878 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014879 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014880 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14881 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014882 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014883
Jesse Barnese70236a2009-09-21 10:42:27 -070014884 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020014885 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014886 dev_priv->display.get_display_clock_speed =
14887 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014888 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014889 dev_priv->display.get_display_clock_speed =
14890 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014891 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014892 dev_priv->display.get_display_clock_speed =
14893 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014894 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014895 dev_priv->display.get_display_clock_speed =
14896 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014897 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014898 dev_priv->display.get_display_clock_speed =
14899 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014900 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014901 dev_priv->display.get_display_clock_speed =
14902 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014903 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
14904 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014905 dev_priv->display.get_display_clock_speed =
14906 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014907 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014908 dev_priv->display.get_display_clock_speed =
14909 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014910 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014911 dev_priv->display.get_display_clock_speed =
14912 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014913 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014914 dev_priv->display.get_display_clock_speed =
14915 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014916 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014917 dev_priv->display.get_display_clock_speed =
14918 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014919 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014920 dev_priv->display.get_display_clock_speed =
14921 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014922 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014923 dev_priv->display.get_display_clock_speed =
14924 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014925 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014926 dev_priv->display.get_display_clock_speed =
14927 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014928 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014929 dev_priv->display.get_display_clock_speed =
14930 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014931 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014932 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014933 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014934 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020014935 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014936 dev_priv->display.get_display_clock_speed =
14937 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014938 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014939
Imre Deak88212942016-03-16 13:38:53 +020014940 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014941 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014942 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014943 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014944 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014945 /* FIXME: detect B0+ stepping and use auto training */
14946 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014947 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014948 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020014949 if (IS_BROADWELL(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014950 dev_priv->display.modeset_commit_cdclk =
14951 broadwell_modeset_commit_cdclk;
14952 dev_priv->display.modeset_calc_cdclk =
14953 broadwell_modeset_calc_cdclk;
14954 }
Imre Deak88212942016-03-16 13:38:53 +020014955 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014956 dev_priv->display.modeset_commit_cdclk =
14957 valleyview_modeset_commit_cdclk;
14958 dev_priv->display.modeset_calc_cdclk =
14959 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020014960 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014961 dev_priv->display.modeset_commit_cdclk =
14962 broxton_modeset_commit_cdclk;
14963 dev_priv->display.modeset_calc_cdclk =
14964 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014965 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014966
Imre Deak88212942016-03-16 13:38:53 +020014967 switch (INTEL_INFO(dev_priv)->gen) {
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014968 case 2:
14969 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14970 break;
14971
14972 case 3:
14973 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14974 break;
14975
14976 case 4:
14977 case 5:
14978 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14979 break;
14980
14981 case 6:
14982 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14983 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014984 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014985 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014986 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14987 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014988 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014989 /* Drop through - unsupported since execlist only. */
14990 default:
14991 /* Default just returns -ENODEV to indicate unsupported */
14992 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014993 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014994}
14995
Jesse Barnesb690e962010-07-19 13:53:12 -070014996/*
14997 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14998 * resume, or other times. This quirk makes sure that's the case for
14999 * affected systems.
15000 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015001static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015002{
15003 struct drm_i915_private *dev_priv = dev->dev_private;
15004
15005 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015006 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015007}
15008
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015009static void quirk_pipeb_force(struct drm_device *dev)
15010{
15011 struct drm_i915_private *dev_priv = dev->dev_private;
15012
15013 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15014 DRM_INFO("applying pipe b force quirk\n");
15015}
15016
Keith Packard435793d2011-07-12 14:56:22 -070015017/*
15018 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15019 */
15020static void quirk_ssc_force_disable(struct drm_device *dev)
15021{
15022 struct drm_i915_private *dev_priv = dev->dev_private;
15023 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015024 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015025}
15026
Carsten Emde4dca20e2012-03-15 15:56:26 +010015027/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015028 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15029 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015030 */
15031static void quirk_invert_brightness(struct drm_device *dev)
15032{
15033 struct drm_i915_private *dev_priv = dev->dev_private;
15034 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015035 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015036}
15037
Scot Doyle9c72cc62014-07-03 23:27:50 +000015038/* Some VBT's incorrectly indicate no backlight is present */
15039static void quirk_backlight_present(struct drm_device *dev)
15040{
15041 struct drm_i915_private *dev_priv = dev->dev_private;
15042 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15043 DRM_INFO("applying backlight present quirk\n");
15044}
15045
Jesse Barnesb690e962010-07-19 13:53:12 -070015046struct intel_quirk {
15047 int device;
15048 int subsystem_vendor;
15049 int subsystem_device;
15050 void (*hook)(struct drm_device *dev);
15051};
15052
Egbert Eich5f85f172012-10-14 15:46:38 +020015053/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15054struct intel_dmi_quirk {
15055 void (*hook)(struct drm_device *dev);
15056 const struct dmi_system_id (*dmi_id_list)[];
15057};
15058
15059static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15060{
15061 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15062 return 1;
15063}
15064
15065static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15066 {
15067 .dmi_id_list = &(const struct dmi_system_id[]) {
15068 {
15069 .callback = intel_dmi_reverse_brightness,
15070 .ident = "NCR Corporation",
15071 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15072 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15073 },
15074 },
15075 { } /* terminating entry */
15076 },
15077 .hook = quirk_invert_brightness,
15078 },
15079};
15080
Ben Widawskyc43b5632012-04-16 14:07:40 -070015081static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015082 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15083 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15084
Jesse Barnesb690e962010-07-19 13:53:12 -070015085 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15086 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15087
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015088 /* 830 needs to leave pipe A & dpll A up */
15089 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15090
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015091 /* 830 needs to leave pipe B & dpll B up */
15092 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15093
Keith Packard435793d2011-07-12 14:56:22 -070015094 /* Lenovo U160 cannot use SSC on LVDS */
15095 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015096
15097 /* Sony Vaio Y cannot use SSC on LVDS */
15098 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015099
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015100 /* Acer Aspire 5734Z must invert backlight brightness */
15101 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15102
15103 /* Acer/eMachines G725 */
15104 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15105
15106 /* Acer/eMachines e725 */
15107 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15108
15109 /* Acer/Packard Bell NCL20 */
15110 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15111
15112 /* Acer Aspire 4736Z */
15113 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015114
15115 /* Acer Aspire 5336 */
15116 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015117
15118 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15119 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015120
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015121 /* Acer C720 Chromebook (Core i3 4005U) */
15122 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15123
jens steinb2a96012014-10-28 20:25:53 +010015124 /* Apple Macbook 2,1 (Core 2 T7400) */
15125 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15126
Jani Nikula1b9448b2015-11-05 11:49:59 +020015127 /* Apple Macbook 4,1 */
15128 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15129
Scot Doyled4967d82014-07-03 23:27:52 +000015130 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15131 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015132
15133 /* HP Chromebook 14 (Celeron 2955U) */
15134 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015135
15136 /* Dell Chromebook 11 */
15137 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015138
15139 /* Dell Chromebook 11 (2015 version) */
15140 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015141};
15142
15143static void intel_init_quirks(struct drm_device *dev)
15144{
15145 struct pci_dev *d = dev->pdev;
15146 int i;
15147
15148 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15149 struct intel_quirk *q = &intel_quirks[i];
15150
15151 if (d->device == q->device &&
15152 (d->subsystem_vendor == q->subsystem_vendor ||
15153 q->subsystem_vendor == PCI_ANY_ID) &&
15154 (d->subsystem_device == q->subsystem_device ||
15155 q->subsystem_device == PCI_ANY_ID))
15156 q->hook(dev);
15157 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015158 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15159 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15160 intel_dmi_quirks[i].hook(dev);
15161 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015162}
15163
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015164/* Disable the VGA plane that we never use */
15165static void i915_disable_vga(struct drm_device *dev)
15166{
15167 struct drm_i915_private *dev_priv = dev->dev_private;
15168 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015169 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015170
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015171 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015172 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015173 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015174 sr1 = inb(VGA_SR_DATA);
15175 outb(sr1 | 1<<5, VGA_SR_DATA);
15176 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15177 udelay(300);
15178
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015179 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015180 POSTING_READ(vga_reg);
15181}
15182
Daniel Vetterf8175862012-04-10 15:50:11 +020015183void intel_modeset_init_hw(struct drm_device *dev)
15184{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015185 struct drm_i915_private *dev_priv = dev->dev_private;
15186
Ville Syrjäläb6283052015-06-03 15:45:07 +030015187 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015188
15189 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15190
Daniel Vetterf8175862012-04-10 15:50:11 +020015191 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015192 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015193}
15194
Matt Roperd93c0372015-12-03 11:37:41 -080015195/*
15196 * Calculate what we think the watermarks should be for the state we've read
15197 * out of the hardware and then immediately program those watermarks so that
15198 * we ensure the hardware settings match our internal state.
15199 *
15200 * We can calculate what we think WM's should be by creating a duplicate of the
15201 * current state (which was constructed during hardware readout) and running it
15202 * through the atomic check code to calculate new watermark values in the
15203 * state object.
15204 */
15205static void sanitize_watermarks(struct drm_device *dev)
15206{
15207 struct drm_i915_private *dev_priv = to_i915(dev);
15208 struct drm_atomic_state *state;
15209 struct drm_crtc *crtc;
15210 struct drm_crtc_state *cstate;
15211 struct drm_modeset_acquire_ctx ctx;
15212 int ret;
15213 int i;
15214
15215 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015216 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015217 return;
15218
15219 /*
15220 * We need to hold connection_mutex before calling duplicate_state so
15221 * that the connector loop is protected.
15222 */
15223 drm_modeset_acquire_init(&ctx, 0);
15224retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015225 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015226 if (ret == -EDEADLK) {
15227 drm_modeset_backoff(&ctx);
15228 goto retry;
15229 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015230 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015231 }
15232
15233 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15234 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015235 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015236
Matt Ropered4a6a72016-02-23 17:20:13 -080015237 /*
15238 * Hardware readout is the only time we don't want to calculate
15239 * intermediate watermarks (since we don't trust the current
15240 * watermarks).
15241 */
15242 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15243
Matt Roperd93c0372015-12-03 11:37:41 -080015244 ret = intel_atomic_check(dev, state);
15245 if (ret) {
15246 /*
15247 * If we fail here, it means that the hardware appears to be
15248 * programmed in a way that shouldn't be possible, given our
15249 * understanding of watermark requirements. This might mean a
15250 * mistake in the hardware readout code or a mistake in the
15251 * watermark calculations for a given platform. Raise a WARN
15252 * so that this is noticeable.
15253 *
15254 * If this actually happens, we'll have to just leave the
15255 * BIOS-programmed watermarks untouched and hope for the best.
15256 */
15257 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015258 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015259 }
15260
15261 /* Write calculated watermark values back */
15262 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15263 for_each_crtc_in_state(state, crtc, cstate, i) {
15264 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15265
Matt Ropered4a6a72016-02-23 17:20:13 -080015266 cs->wm.need_postvbl_update = true;
15267 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015268 }
15269
15270 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015271fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015272 drm_modeset_drop_locks(&ctx);
15273 drm_modeset_acquire_fini(&ctx);
15274}
15275
Jesse Barnes79e53942008-11-07 14:24:08 -080015276void intel_modeset_init(struct drm_device *dev)
15277{
Jesse Barnes652c3932009-08-17 13:31:43 -070015278 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015279 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015280 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015281 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015282
15283 drm_mode_config_init(dev);
15284
15285 dev->mode_config.min_width = 0;
15286 dev->mode_config.min_height = 0;
15287
Dave Airlie019d96c2011-09-29 16:20:42 +010015288 dev->mode_config.preferred_depth = 24;
15289 dev->mode_config.prefer_shadow = 1;
15290
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015291 dev->mode_config.allow_fb_modifiers = true;
15292
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015293 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015294
Jesse Barnesb690e962010-07-19 13:53:12 -070015295 intel_init_quirks(dev);
15296
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015297 intel_init_pm(dev);
15298
Ben Widawskye3c74752013-04-05 13:12:39 -070015299 if (INTEL_INFO(dev)->num_pipes == 0)
15300 return;
15301
Lukas Wunner69f92f62015-07-15 13:57:35 +020015302 /*
15303 * There may be no VBT; and if the BIOS enabled SSC we can
15304 * just keep using it to avoid unnecessary flicker. Whereas if the
15305 * BIOS isn't using it, don't assume it will work even if the VBT
15306 * indicates as much.
15307 */
15308 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15309 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15310 DREF_SSC1_ENABLE);
15311
15312 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15313 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15314 bios_lvds_use_ssc ? "en" : "dis",
15315 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15316 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15317 }
15318 }
15319
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015320 if (IS_GEN2(dev)) {
15321 dev->mode_config.max_width = 2048;
15322 dev->mode_config.max_height = 2048;
15323 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015324 dev->mode_config.max_width = 4096;
15325 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015326 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015327 dev->mode_config.max_width = 8192;
15328 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015329 }
Damien Lespiau068be562014-03-28 14:17:49 +000015330
Ville Syrjälädc41c152014-08-13 11:57:05 +030015331 if (IS_845G(dev) || IS_I865G(dev)) {
15332 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15333 dev->mode_config.cursor_height = 1023;
15334 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015335 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15336 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15337 } else {
15338 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15339 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15340 }
15341
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015342 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015343
Zhao Yakui28c97732009-10-09 11:39:41 +080015344 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015345 INTEL_INFO(dev)->num_pipes,
15346 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015347
Damien Lespiau055e3932014-08-18 13:49:10 +010015348 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015349 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015350 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015351 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015352 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015353 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015354 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015355 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015356 }
15357
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015358 intel_update_czclk(dev_priv);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +020015359 intel_update_rawclk(dev_priv);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015360 intel_update_cdclk(dev);
15361
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015362 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015363
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015364 /* Just disable it once at startup */
15365 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015366 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015367
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015368 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015369 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015370 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015371
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015372 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015373 struct intel_initial_plane_config plane_config = {};
15374
Jesse Barnes46f297f2014-03-07 08:57:48 -080015375 if (!crtc->active)
15376 continue;
15377
Jesse Barnes46f297f2014-03-07 08:57:48 -080015378 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015379 * Note that reserving the BIOS fb up front prevents us
15380 * from stuffing other stolen allocations like the ring
15381 * on top. This prevents some ugliness at boot time, and
15382 * can even allow for smooth boot transitions if the BIOS
15383 * fb is large enough for the active pipe configuration.
15384 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015385 dev_priv->display.get_initial_plane_config(crtc,
15386 &plane_config);
15387
15388 /*
15389 * If the fb is shared between multiple heads, we'll
15390 * just get the first one.
15391 */
15392 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015393 }
Matt Roperd93c0372015-12-03 11:37:41 -080015394
15395 /*
15396 * Make sure hardware watermarks really match the state we read out.
15397 * Note that we need to do this after reconstructing the BIOS fb's
15398 * since the watermark calculation done here will use pstate->fb.
15399 */
15400 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015401}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015402
Daniel Vetter7fad7982012-07-04 17:51:47 +020015403static void intel_enable_pipe_a(struct drm_device *dev)
15404{
15405 struct intel_connector *connector;
15406 struct drm_connector *crt = NULL;
15407 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015408 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015409
15410 /* We can't just switch on the pipe A, we need to set things up with a
15411 * proper mode and output configuration. As a gross hack, enable pipe A
15412 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015413 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015414 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15415 crt = &connector->base;
15416 break;
15417 }
15418 }
15419
15420 if (!crt)
15421 return;
15422
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015423 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015424 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015425}
15426
Daniel Vetterfa555832012-10-10 23:14:00 +020015427static bool
15428intel_check_plane_mapping(struct intel_crtc *crtc)
15429{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015430 struct drm_device *dev = crtc->base.dev;
15431 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015432 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015433
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015434 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015435 return true;
15436
Ville Syrjälä649636e2015-09-22 19:50:01 +030015437 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015438
15439 if ((val & DISPLAY_PLANE_ENABLE) &&
15440 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15441 return false;
15442
15443 return true;
15444}
15445
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015446static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15447{
15448 struct drm_device *dev = crtc->base.dev;
15449 struct intel_encoder *encoder;
15450
15451 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15452 return true;
15453
15454 return false;
15455}
15456
Ville Syrjälädd756192016-02-17 21:28:45 +020015457static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15458{
15459 struct drm_device *dev = encoder->base.dev;
15460 struct intel_connector *connector;
15461
15462 for_each_connector_on_encoder(dev, &encoder->base, connector)
15463 return true;
15464
15465 return false;
15466}
15467
Daniel Vetter24929352012-07-02 20:28:59 +020015468static void intel_sanitize_crtc(struct intel_crtc *crtc)
15469{
15470 struct drm_device *dev = crtc->base.dev;
15471 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015472 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015473
Daniel Vetter24929352012-07-02 20:28:59 +020015474 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015475 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15476
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015477 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015478 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015479 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015480 struct intel_plane *plane;
15481
Daniel Vetter96256042015-02-13 21:03:42 +010015482 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015483
15484 /* Disable everything but the primary plane */
15485 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15486 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15487 continue;
15488
15489 plane->disable_plane(&plane->base, &crtc->base);
15490 }
Daniel Vetter96256042015-02-13 21:03:42 +010015491 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015492
Daniel Vetter24929352012-07-02 20:28:59 +020015493 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015494 * disable the crtc (and hence change the state) if it is wrong. Note
15495 * that gen4+ has a fixed plane -> pipe mapping. */
15496 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015497 bool plane;
15498
Daniel Vetter24929352012-07-02 20:28:59 +020015499 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15500 crtc->base.base.id);
15501
15502 /* Pipe has the wrong plane attached and the plane is active.
15503 * Temporarily change the plane mapping and disable everything
15504 * ... */
15505 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015506 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015507 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015508 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015509 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015510 }
Daniel Vetter24929352012-07-02 20:28:59 +020015511
Daniel Vetter7fad7982012-07-04 17:51:47 +020015512 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15513 crtc->pipe == PIPE_A && !crtc->active) {
15514 /* BIOS forgot to enable pipe A, this mostly happens after
15515 * resume. Force-enable the pipe to fix this, the update_dpms
15516 * call below we restore the pipe to the right state, but leave
15517 * the required bits on. */
15518 intel_enable_pipe_a(dev);
15519 }
15520
Daniel Vetter24929352012-07-02 20:28:59 +020015521 /* Adjust the state of the output pipe according to whether we
15522 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015523 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015524 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015525
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015526 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015527 /*
15528 * We start out with underrun reporting disabled to avoid races.
15529 * For correct bookkeeping mark this on active crtcs.
15530 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015531 * Also on gmch platforms we dont have any hardware bits to
15532 * disable the underrun reporting. Which means we need to start
15533 * out with underrun reporting disabled also on inactive pipes,
15534 * since otherwise we'll complain about the garbage we read when
15535 * e.g. coming up after runtime pm.
15536 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015537 * No protection against concurrent access is required - at
15538 * worst a fifo underrun happens which also sets this to false.
15539 */
15540 crtc->cpu_fifo_underrun_disabled = true;
15541 crtc->pch_fifo_underrun_disabled = true;
15542 }
Daniel Vetter24929352012-07-02 20:28:59 +020015543}
15544
15545static void intel_sanitize_encoder(struct intel_encoder *encoder)
15546{
15547 struct intel_connector *connector;
15548 struct drm_device *dev = encoder->base.dev;
15549
15550 /* We need to check both for a crtc link (meaning that the
15551 * encoder is active and trying to read from a pipe) and the
15552 * pipe itself being active. */
15553 bool has_active_crtc = encoder->base.crtc &&
15554 to_intel_crtc(encoder->base.crtc)->active;
15555
Ville Syrjälädd756192016-02-17 21:28:45 +020015556 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015557 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15558 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015559 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015560
15561 /* Connector is active, but has no active pipe. This is
15562 * fallout from our resume register restoring. Disable
15563 * the encoder manually again. */
15564 if (encoder->base.crtc) {
15565 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15566 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015567 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015568 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015569 if (encoder->post_disable)
15570 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015571 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015572 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015573
15574 /* Inconsistent output/port/pipe state happens presumably due to
15575 * a bug in one of the get_hw_state functions. Or someplace else
15576 * in our code, like the register restore mess on resume. Clamp
15577 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015578 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015579 if (connector->encoder != encoder)
15580 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015581 connector->base.dpms = DRM_MODE_DPMS_OFF;
15582 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015583 }
15584 }
15585 /* Enabled encoders without active connectors will be fixed in
15586 * the crtc fixup. */
15587}
15588
Imre Deak04098752014-02-18 00:02:16 +020015589void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015590{
15591 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015592 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015593
Imre Deak04098752014-02-18 00:02:16 +020015594 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15595 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15596 i915_disable_vga(dev);
15597 }
15598}
15599
15600void i915_redisable_vga(struct drm_device *dev)
15601{
15602 struct drm_i915_private *dev_priv = dev->dev_private;
15603
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015604 /* This function can be called both from intel_modeset_setup_hw_state or
15605 * at a very early point in our resume sequence, where the power well
15606 * structures are not yet restored. Since this function is at a very
15607 * paranoid "someone might have enabled VGA while we were not looking"
15608 * level, just check if the power well is enabled instead of trying to
15609 * follow the "don't touch the power well if we don't need it" policy
15610 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015611 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015612 return;
15613
Imre Deak04098752014-02-18 00:02:16 +020015614 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015615
15616 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015617}
15618
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015619static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015620{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015621 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015622
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015623 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015624}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015625
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015626/* FIXME read out full plane state for all planes */
15627static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015628{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015629 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015630 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015631 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015632
Matt Roper19b8d382015-09-24 15:53:17 -070015633 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015634 primary_get_hw_state(to_intel_plane(primary));
15635
15636 if (plane_state->visible)
15637 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015638}
15639
Daniel Vetter30e984d2013-06-05 13:34:17 +020015640static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015641{
15642 struct drm_i915_private *dev_priv = dev->dev_private;
15643 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015644 struct intel_crtc *crtc;
15645 struct intel_encoder *encoder;
15646 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015647 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015648
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015649 dev_priv->active_crtcs = 0;
15650
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015651 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015652 struct intel_crtc_state *crtc_state = crtc->config;
15653 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015654
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015655 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15656 memset(crtc_state, 0, sizeof(*crtc_state));
15657 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015658
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015659 crtc_state->base.active = crtc_state->base.enable =
15660 dev_priv->display.get_pipe_config(crtc, crtc_state);
15661
15662 crtc->base.enabled = crtc_state->base.enable;
15663 crtc->active = crtc_state->base.active;
15664
15665 if (crtc_state->base.active) {
15666 dev_priv->active_crtcs |= 1 << crtc->pipe;
15667
15668 if (IS_BROADWELL(dev_priv)) {
15669 pixclk = ilk_pipe_pixel_rate(crtc_state);
15670
15671 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15672 if (crtc_state->ips_enabled)
15673 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15674 } else if (IS_VALLEYVIEW(dev_priv) ||
15675 IS_CHERRYVIEW(dev_priv) ||
15676 IS_BROXTON(dev_priv))
15677 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15678 else
15679 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15680 }
15681
15682 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015683
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015684 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015685
15686 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15687 crtc->base.base.id,
15688 crtc->active ? "enabled" : "disabled");
15689 }
15690
Daniel Vetter53589012013-06-05 13:34:16 +020015691 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15692 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15693
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015694 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15695 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015696 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015697 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015698 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015699 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015700 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015701 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015702
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015703 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015704 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015705 }
15706
Damien Lespiaub2784e12014-08-05 11:29:37 +010015707 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015708 pipe = 0;
15709
15710 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015711 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15712 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015713 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015714 } else {
15715 encoder->base.crtc = NULL;
15716 }
15717
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015718 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015719 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015720 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015721 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015722 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015723 }
15724
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015725 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015726 if (connector->get_hw_state(connector)) {
15727 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015728
15729 encoder = connector->encoder;
15730 connector->base.encoder = &encoder->base;
15731
15732 if (encoder->base.crtc &&
15733 encoder->base.crtc->state->active) {
15734 /*
15735 * This has to be done during hardware readout
15736 * because anything calling .crtc_disable may
15737 * rely on the connector_mask being accurate.
15738 */
15739 encoder->base.crtc->state->connector_mask |=
15740 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015741 encoder->base.crtc->state->encoder_mask |=
15742 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015743 }
15744
Daniel Vetter24929352012-07-02 20:28:59 +020015745 } else {
15746 connector->base.dpms = DRM_MODE_DPMS_OFF;
15747 connector->base.encoder = NULL;
15748 }
15749 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15750 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015751 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015752 connector->base.encoder ? "enabled" : "disabled");
15753 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015754
15755 for_each_intel_crtc(dev, crtc) {
15756 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15757
15758 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15759 if (crtc->base.state->active) {
15760 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15761 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15762 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15763
15764 /*
15765 * The initial mode needs to be set in order to keep
15766 * the atomic core happy. It wants a valid mode if the
15767 * crtc's enabled, so we do the above call.
15768 *
15769 * At this point some state updated by the connectors
15770 * in their ->detect() callback has not run yet, so
15771 * no recalculation can be done yet.
15772 *
15773 * Even if we could do a recalculation and modeset
15774 * right now it would cause a double modeset if
15775 * fbdev or userspace chooses a different initial mode.
15776 *
15777 * If that happens, someone indicated they wanted a
15778 * mode change, which means it's safe to do a full
15779 * recalculation.
15780 */
15781 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015782
15783 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15784 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015785 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015786
15787 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015788 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015789}
15790
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015791/* Scan out the current hw modeset state,
15792 * and sanitizes it to the current state
15793 */
15794static void
15795intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015796{
15797 struct drm_i915_private *dev_priv = dev->dev_private;
15798 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015799 struct intel_crtc *crtc;
15800 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015801 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015802
15803 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015804
15805 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015806 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015807 intel_sanitize_encoder(encoder);
15808 }
15809
Damien Lespiau055e3932014-08-18 13:49:10 +010015810 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015811 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15812 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015813 intel_dump_pipe_config(crtc, crtc->config,
15814 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015815 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015816
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015817 intel_modeset_update_connector_atomic_state(dev);
15818
Daniel Vetter35c95372013-07-17 06:55:04 +020015819 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15820 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15821
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015822 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015823 continue;
15824
15825 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15826
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015827 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015828 pll->on = false;
15829 }
15830
Wayne Boyer666a4532015-12-09 12:29:35 -080015831 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015832 vlv_wm_get_hw_state(dev);
15833 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015834 skl_wm_get_hw_state(dev);
15835 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015836 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015837
15838 for_each_intel_crtc(dev, crtc) {
15839 unsigned long put_domains;
15840
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015841 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015842 if (WARN_ON(put_domains))
15843 modeset_put_power_domains(dev_priv, put_domains);
15844 }
15845 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015846
15847 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015848}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015849
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015850void intel_display_resume(struct drm_device *dev)
15851{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015852 struct drm_i915_private *dev_priv = to_i915(dev);
15853 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15854 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015855 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015856 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015857
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015858 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015859
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015860 /*
15861 * This is a cludge because with real atomic modeset mode_config.mutex
15862 * won't be taken. Unfortunately some probed state like
15863 * audio_codec_enable is still protected by mode_config.mutex, so lock
15864 * it here for now.
15865 */
15866 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015867 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015868
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015869retry:
15870 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015871
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015872 if (ret == 0 && !setup) {
15873 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015874
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015875 intel_modeset_setup_hw_state(dev);
15876 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015877 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015878
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015879 if (ret == 0 && state) {
15880 struct drm_crtc_state *crtc_state;
15881 struct drm_crtc *crtc;
15882 int i;
15883
15884 state->acquire_ctx = &ctx;
15885
15886 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15887 /*
15888 * Force recalculation even if we restore
15889 * current state. With fast modeset this may not result
15890 * in a modeset when the state is compatible.
15891 */
15892 crtc_state->mode_changed = true;
15893 }
15894
15895 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015896 }
15897
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015898 if (ret == -EDEADLK) {
15899 drm_modeset_backoff(&ctx);
15900 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015901 }
15902
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015903 drm_modeset_drop_locks(&ctx);
15904 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015905 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015906
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015907 if (ret) {
15908 DRM_ERROR("Restoring old state failed with %i\n", ret);
15909 drm_atomic_state_free(state);
15910 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015911}
15912
15913void intel_modeset_gem_init(struct drm_device *dev)
15914{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015915 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015916 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015917 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015918
Imre Deakae484342014-03-31 15:10:44 +030015919 intel_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +030015920
Chris Wilson1833b132012-05-09 11:56:28 +010015921 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015922
15923 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015924
15925 /*
15926 * Make sure any fbs we allocated at startup are properly
15927 * pinned & fenced. When we do the allocation it's too early
15928 * for this.
15929 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015930 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015931 obj = intel_fb_obj(c->primary->fb);
15932 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015933 continue;
15934
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015935 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020015936 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
15937 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015938 mutex_unlock(&dev->struct_mutex);
15939 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015940 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15941 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015942 drm_framebuffer_unreference(c->primary->fb);
15943 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015944 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015945 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015946 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015947 }
15948 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015949
15950 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015951}
15952
Imre Deak4932e2c2014-02-11 17:12:48 +020015953void intel_connector_unregister(struct intel_connector *intel_connector)
15954{
15955 struct drm_connector *connector = &intel_connector->base;
15956
15957 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015958 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015959}
15960
Jesse Barnes79e53942008-11-07 14:24:08 -080015961void intel_modeset_cleanup(struct drm_device *dev)
15962{
Jesse Barnes652c3932009-08-17 13:31:43 -070015963 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020015964 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015965
Imre Deak2eb52522014-11-19 15:30:05 +020015966 intel_disable_gt_powersave(dev);
15967
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015968 intel_backlight_unregister(dev);
15969
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015970 /*
15971 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015972 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015973 * experience fancy races otherwise.
15974 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015975 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015976
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015977 /*
15978 * Due to the hpd irq storm handling the hotplug work can re-arm the
15979 * poll handlers. Hence disable polling after hpd handling is shut down.
15980 */
Keith Packardf87ea762010-10-03 19:36:26 -070015981 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015982
Jesse Barnes723bfd72010-10-07 16:01:13 -070015983 intel_unregister_dsm_handler();
15984
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020015985 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015986
Chris Wilson1630fe72011-07-08 12:22:42 +010015987 /* flush any delayed tasks or pending work */
15988 flush_scheduled_work();
15989
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015990 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020015991 for_each_intel_connector(dev, connector)
15992 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030015993
Jesse Barnes79e53942008-11-07 14:24:08 -080015994 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015995
15996 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015997
Imre Deakae484342014-03-31 15:10:44 +030015998 intel_cleanup_gt_powersave(dev);
Daniel Vetterf5949142016-01-13 11:55:28 +010015999
16000 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016001}
16002
Dave Airlie28d52042009-09-21 14:33:58 +100016003/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016004 * Return which encoder is currently attached for connector.
16005 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016006struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016007{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016008 return &intel_attached_encoder(connector)->base;
16009}
Jesse Barnes79e53942008-11-07 14:24:08 -080016010
Chris Wilsondf0e9242010-09-09 16:20:55 +010016011void intel_connector_attach_encoder(struct intel_connector *connector,
16012 struct intel_encoder *encoder)
16013{
16014 connector->encoder = encoder;
16015 drm_mode_connector_attach_encoder(&connector->base,
16016 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016017}
Dave Airlie28d52042009-09-21 14:33:58 +100016018
16019/*
16020 * set vga decode state - true == enable VGA decode
16021 */
16022int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16023{
16024 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016025 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016026 u16 gmch_ctrl;
16027
Chris Wilson75fa0412014-02-07 18:37:02 -020016028 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16029 DRM_ERROR("failed to read control word\n");
16030 return -EIO;
16031 }
16032
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016033 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16034 return 0;
16035
Dave Airlie28d52042009-09-21 14:33:58 +100016036 if (state)
16037 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16038 else
16039 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016040
16041 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16042 DRM_ERROR("failed to write control word\n");
16043 return -EIO;
16044 }
16045
Dave Airlie28d52042009-09-21 14:33:58 +100016046 return 0;
16047}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016048
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016049struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016050
16051 u32 power_well_driver;
16052
Chris Wilson63b66e52013-08-08 15:12:06 +020016053 int num_transcoders;
16054
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016055 struct intel_cursor_error_state {
16056 u32 control;
16057 u32 position;
16058 u32 base;
16059 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016060 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016061
16062 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016063 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016064 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016065 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016066 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016067
16068 struct intel_plane_error_state {
16069 u32 control;
16070 u32 stride;
16071 u32 size;
16072 u32 pos;
16073 u32 addr;
16074 u32 surface;
16075 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016076 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016077
16078 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016079 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016080 enum transcoder cpu_transcoder;
16081
16082 u32 conf;
16083
16084 u32 htotal;
16085 u32 hblank;
16086 u32 hsync;
16087 u32 vtotal;
16088 u32 vblank;
16089 u32 vsync;
16090 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016091};
16092
16093struct intel_display_error_state *
16094intel_display_capture_error_state(struct drm_device *dev)
16095{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016096 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016097 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016098 int transcoders[] = {
16099 TRANSCODER_A,
16100 TRANSCODER_B,
16101 TRANSCODER_C,
16102 TRANSCODER_EDP,
16103 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016104 int i;
16105
Chris Wilson63b66e52013-08-08 15:12:06 +020016106 if (INTEL_INFO(dev)->num_pipes == 0)
16107 return NULL;
16108
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016109 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016110 if (error == NULL)
16111 return NULL;
16112
Imre Deak190be112013-11-25 17:15:31 +020016113 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016114 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16115
Damien Lespiau055e3932014-08-18 13:49:10 +010016116 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016117 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016118 __intel_display_power_is_enabled(dev_priv,
16119 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016120 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016121 continue;
16122
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016123 error->cursor[i].control = I915_READ(CURCNTR(i));
16124 error->cursor[i].position = I915_READ(CURPOS(i));
16125 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016126
16127 error->plane[i].control = I915_READ(DSPCNTR(i));
16128 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016129 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016130 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016131 error->plane[i].pos = I915_READ(DSPPOS(i));
16132 }
Paulo Zanonica291362013-03-06 20:03:14 -030016133 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16134 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016135 if (INTEL_INFO(dev)->gen >= 4) {
16136 error->plane[i].surface = I915_READ(DSPSURF(i));
16137 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16138 }
16139
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016140 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016141
Sonika Jindal3abfce72014-07-21 15:23:43 +053016142 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016143 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016144 }
16145
16146 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16147 if (HAS_DDI(dev_priv->dev))
16148 error->num_transcoders++; /* Account for eDP. */
16149
16150 for (i = 0; i < error->num_transcoders; i++) {
16151 enum transcoder cpu_transcoder = transcoders[i];
16152
Imre Deakddf9c532013-11-27 22:02:02 +020016153 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016154 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016155 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016156 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016157 continue;
16158
Chris Wilson63b66e52013-08-08 15:12:06 +020016159 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16160
16161 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16162 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16163 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16164 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16165 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16166 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16167 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016168 }
16169
16170 return error;
16171}
16172
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016173#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16174
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016175void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016176intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016177 struct drm_device *dev,
16178 struct intel_display_error_state *error)
16179{
Damien Lespiau055e3932014-08-18 13:49:10 +010016180 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016181 int i;
16182
Chris Wilson63b66e52013-08-08 15:12:06 +020016183 if (!error)
16184 return;
16185
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016186 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016187 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016188 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016189 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016190 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016191 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016192 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016193 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016194 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016195 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016196
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016197 err_printf(m, "Plane [%d]:\n", i);
16198 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16199 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016200 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016201 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16202 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016203 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016204 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016205 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016206 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016207 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16208 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016209 }
16210
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016211 err_printf(m, "Cursor [%d]:\n", i);
16212 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16213 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16214 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016215 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016216
16217 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016218 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016219 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016220 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016221 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016222 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16223 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16224 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16225 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16226 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16227 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16228 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16229 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016230}