blob: d86e47a9cf6ff551f6e9959eb45b870bf66aa03d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Daniel Vetterd2acd212012-10-20 20:57:43 +0200172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
Jani Nikula79e50a42015-08-26 10:58:20 +0300182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
Wayne Boyer666a4532015-12-09 12:29:35 -0800189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jani Nikula79e50a42015-08-26 10:58:20 +0300190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
Wayne Boyer666a4532015-12-09 12:29:35 -0800217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
Chris Wilson021357a2010-09-07 20:54:59 +0100226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
Chris Wilson8b99e682010-10-13 09:59:17 +0100229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100234}
235
Daniel Vetter5d536e22013-07-06 12:52:06 +0200236static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200238 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200239 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
Daniel Vetter5d536e22013-07-06 12:52:06 +0200249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200251 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200252 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
Keith Packarde4b36692009-06-05 19:22:17 -0700262static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
Eric Anholt273e27c2011-03-30 13:01:10 -0700274
Keith Packarde4b36692009-06-05 19:22:17 -0700275static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Keith Packarde4b36692009-06-05 19:22:17 -0700302static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800355 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Eric Anholt273e27c2011-03-30 13:01:10 -0700386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428};
429
Eric Anholt273e27c2011-03-30 13:01:10 -0700430/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400439 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400452 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800455};
456
Ville Syrjälädc730512013-09-24 21:26:30 +0300457static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200465 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300469 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700471};
472
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200481 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530492 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200504 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200505}
506
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
Damien Lespiau40935612014-10-29 11:16:59 +0000510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300511{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300512 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300513 struct intel_encoder *encoder;
514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200530{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300532 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200534 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
542
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 }
547
548 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549
550 return false;
551}
552
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800555{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800557 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100560 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000566 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200571 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800573
574 return limit;
575}
576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800579{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800581 const intel_limit_t *limit;
582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100584 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700585 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800586 else
Keith Packarde4b36692009-06-05 19:22:17 -0700587 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700590 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700592 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800593 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700594 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800595
596 return limit;
597}
598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200602 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 const intel_limit_t *limit;
604
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200608 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800609 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200610 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800614 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700618 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300619 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700627 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700629 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200630 else
631 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 }
633 return limit;
634}
635
Imre Deakdccbea32015-06-22 23:35:51 +0300636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Shaohua Li21778322009-02-23 15:19:16 +0800647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200649 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300650 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300653
654 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800655}
656
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
Imre Deakdccbea32015-06-22 23:35:51 +0300662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800663{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200664 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300667 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300670
671 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Imre Deakdccbea32015-06-22 23:35:51 +0300674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300679 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300682
683 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300684}
685
Imre Deakdccbea32015-06-22 23:35:51 +0300686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300691 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300695
696 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300697}
698
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
Chris Wilson1b894b52010-12-14 20:04:54 +0000705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300717
Wayne Boyer666a4532015-12-09 12:29:35 -0800718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Wayne Boyer666a4532015-12-09 12:29:35 -0800723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153static const char *state_string(bool enabled)
1154{
1155 return enabled ? "on" : "off";
1156}
1157
1158/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001159void assert_pll(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 u32 val;
1163 bool cur_state;
1164
Ville Syrjälä649636e2015-09-22 19:50:01 +03001165 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001167 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168 "PLL state assertion failure (expected %s, current %s)\n",
1169 state_string(state), state_string(cur_state));
1170}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171
Jani Nikula23538ef2013-08-27 15:12:22 +03001172/* XXX: the dsi pll is shared between MIPI DSI ports */
1173static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1174{
1175 u32 val;
1176 bool cur_state;
1177
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001180 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001181
1182 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001183 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001184 "DSI PLL state assertion failure (expected %s, current %s)\n",
1185 state_string(state), state_string(cur_state));
1186}
1187#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1188#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1189
Daniel Vetter55607e82013-06-16 21:42:39 +02001190struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001191intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001192{
Daniel Vettere2b78262013-06-07 23:10:03 +02001193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1194
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001195 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001196 return NULL;
1197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001198 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001199}
1200
Jesse Barnesb24e7172011-01-04 15:09:30 -08001201/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001202void assert_shared_dpll(struct drm_i915_private *dev_priv,
1203 struct intel_shared_dpll *pll,
1204 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001205{
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001207 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001208
Chris Wilson92b27b02012-05-20 18:10:50 +01001209 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001210 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001211 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001212
Daniel Vetter53589012013-06-05 13:34:16 +02001213 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001214 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001215 "%s assertion failure (expected %s, current %s)\n",
1216 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001217}
Jesse Barnes040484a2011-01-03 12:14:26 -08001218
1219static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
1221{
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001225
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001226 if (HAS_DDI(dev_priv->dev)) {
1227 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001229 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001231 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001232 cur_state = !!(val & FDI_TX_ENABLE);
1233 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001234 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 "FDI TX state assertion failure (expected %s, current %s)\n",
1236 state_string(state), state_string(cur_state));
1237}
1238#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1239#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1240
1241static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, bool state)
1243{
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 u32 val;
1245 bool cur_state;
1246
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001248 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001250 "FDI RX state assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
1252}
1253#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1254#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1255
1256static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Jesse Barnes040484a2011-01-03 12:14:26 -08001259 u32 val;
1260
1261 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001262 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001263 return;
1264
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001266 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001267 return;
1268
Ville Syrjälä649636e2015-09-22 19:50:01 +03001269 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001271}
1272
Daniel Vetter55607e82013-06-16 21:42:39 +02001273void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001275{
Jesse Barnes040484a2011-01-03 12:14:26 -08001276 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001277 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001278
Ville Syrjälä649636e2015-09-22 19:50:01 +03001279 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001281 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001282 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1283 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001284}
1285
Daniel Vetterb680c372014-09-19 18:27:27 +02001286void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1287 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001290 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 u32 val;
1292 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001293 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294
Jani Nikulabedd4db2014-08-22 15:04:13 +03001295 if (WARN_ON(HAS_DDI(dev)))
1296 return;
1297
1298 if (HAS_PCH_SPLIT(dev)) {
1299 u32 port_sel;
1300
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001302 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1303
1304 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1305 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1306 panel_pipe = PIPE_B;
1307 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001308 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001309 /* presumably write lock depends on pipe, not port select */
1310 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1311 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001312 } else {
1313 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001314 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1315 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001316 }
1317
1318 val = I915_READ(pp_reg);
1319 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001320 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001321 locked = false;
1322
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001325 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001326}
1327
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001328static void assert_cursor(struct drm_i915_private *dev_priv,
1329 enum pipe pipe, bool state)
1330{
1331 struct drm_device *dev = dev_priv->dev;
1332 bool cur_state;
1333
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001335 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001336 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001337 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338
Rob Clarke2c719b2014-12-15 13:56:32 -05001339 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001340 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1341 pipe_name(pipe), state_string(state), state_string(cur_state));
1342}
1343#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1344#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1345
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001346void assert_pipe(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001349 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001350 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1351 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001353 /* if we need the pipe quirk it must be always on */
1354 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1355 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001356 state = true;
1357
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001358 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001359 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001360 cur_state = false;
1361 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001362 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001363 cur_state = !!(val & PIPECONF_ENABLE);
1364 }
1365
Rob Clarke2c719b2014-12-15 13:56:32 -05001366 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001367 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001369}
1370
Chris Wilson931872f2012-01-16 23:01:13 +00001371static void assert_plane(struct drm_i915_private *dev_priv,
1372 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001375 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376
Ville Syrjälä649636e2015-09-22 19:50:01 +03001377 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001378 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001380 "plane %c assertion failure (expected %s, current %s)\n",
1381 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001382}
1383
Chris Wilson931872f2012-01-16 23:01:13 +00001384#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1385#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1386
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe)
1389{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001390 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001391 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001392
Ville Syrjälä653e1022013-06-04 13:49:05 +03001393 /* Primary planes are fixed to pipes on gen4+ */
1394 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001395 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001397 "plane %c assertion failure, should be disabled but not\n",
1398 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001400 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001401
Jesse Barnesb24e7172011-01-04 15:09:30 -08001402 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001403 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001404 u32 val = I915_READ(DSPCNTR(i));
1405 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001406 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001408 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1409 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001410 }
1411}
1412
Jesse Barnes19332d72013-03-28 09:55:38 -07001413static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe)
1415{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001417 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001418
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001419 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001420 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001421 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001423 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1424 sprite, pipe_name(pipe));
1425 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001426 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001427 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001431 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001432 }
1433 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001434 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001435 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001436 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001437 plane_name(pipe), pipe_name(pipe));
1438 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001439 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001441 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1442 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001443 }
1444}
1445
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001446static void assert_vblank_disabled(struct drm_crtc *crtc)
1447{
Rob Clarke2c719b2014-12-15 13:56:32 -05001448 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001449 drm_crtc_vblank_put(crtc);
1450}
1451
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001452static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001453{
1454 u32 val;
1455 bool enabled;
1456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001458
Jesse Barnes92f25842011-01-04 15:09:34 -08001459 val = I915_READ(PCH_DREF_CONTROL);
1460 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1461 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001462 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001463}
1464
Daniel Vetterab9412b2013-05-03 11:49:46 +02001465static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001467{
Jesse Barnes92f25842011-01-04 15:09:34 -08001468 u32 val;
1469 bool enabled;
1470
Ville Syrjälä649636e2015-09-22 19:50:01 +03001471 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001472 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001473 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1475 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001476}
1477
Keith Packard4e634382011-08-06 10:39:45 -07001478static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1479 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001480{
1481 if ((val & DP_PORT_EN) == 0)
1482 return false;
1483
1484 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001485 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001486 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1487 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001488 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1489 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1490 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001491 } else {
1492 if ((val & DP_PIPE_MASK) != (pipe << 30))
1493 return false;
1494 }
1495 return true;
1496}
1497
Keith Packard1519b992011-08-06 10:35:34 -07001498static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1499 enum pipe pipe, u32 val)
1500{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001501 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001502 return false;
1503
1504 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001507 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1508 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1509 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001510 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001511 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & LVDS_PORT_EN) == 0)
1521 return false;
1522
1523 if (HAS_PCH_CPT(dev_priv->dev)) {
1524 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1525 return false;
1526 } else {
1527 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1528 return false;
1529 }
1530 return true;
1531}
1532
1533static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1534 enum pipe pipe, u32 val)
1535{
1536 if ((val & ADPA_DAC_ENABLE) == 0)
1537 return false;
1538 if (HAS_PCH_CPT(dev_priv->dev)) {
1539 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1540 return false;
1541 } else {
1542 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1543 return false;
1544 }
1545 return true;
1546}
1547
Jesse Barnes291906f2011-02-02 12:28:03 -08001548static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 enum pipe pipe, i915_reg_t reg,
1550 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001551{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001552 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001553 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001554 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001555 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001556
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001558 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001560}
1561
1562static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001563 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001564{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001565 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001566 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001567 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001568 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001569
Rob Clarke2c719b2014-12-15 13:56:32 -05001570 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001571 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001572 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001573}
1574
1575static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
1577{
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
Keith Packardf0575e92011-07-25 22:12:43 -07001580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1581 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1582 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001583
Ville Syrjälä649636e2015-09-22 19:50:01 +03001584 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001585 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001586 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001587 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001588
Ville Syrjälä649636e2015-09-22 19:50:01 +03001589 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001590 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001591 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001592 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001593
Paulo Zanonie2debe92013-02-18 19:00:27 -03001594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1595 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1596 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001597}
1598
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001600 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001601{
Daniel Vetter426115c2013-07-11 22:13:42 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001604 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001608
Daniel Vetter87442f72013-06-06 00:52:17 +02001609 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001610 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001611 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001612
Daniel Vetter426115c2013-07-11 22:13:42 +02001613 I915_WRITE(reg, dpll);
1614 POSTING_READ(reg);
1615 udelay(150);
1616
1617 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1618 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1619
Ville Syrjäläd288f652014-10-28 13:20:22 +02001620 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001622
1623 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
1633}
1634
Ville Syrjäläd288f652014-10-28 13:20:22 +02001635static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001636 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001637{
1638 struct drm_device *dev = crtc->base.dev;
1639 struct drm_i915_private *dev_priv = dev->dev_private;
1640 int pipe = crtc->pipe;
1641 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001642 u32 tmp;
1643
1644 assert_pipe_disabled(dev_priv, crtc->pipe);
1645
Ville Syrjäläa5805162015-05-26 20:42:30 +03001646 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001647
1648 /* Enable back the 10bit clock to display controller */
1649 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1650 tmp |= DPIO_DCLKP_EN;
1651 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1652
Ville Syrjälä54433e92015-05-26 20:42:31 +03001653 mutex_unlock(&dev_priv->sb_lock);
1654
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001655 /*
1656 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1657 */
1658 udelay(1);
1659
1660 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001661 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001662
1663 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001664 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665 DRM_ERROR("PLL %d failed to lock\n", pipe);
1666
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001668 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001669 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001670}
1671
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001672static int intel_num_dvo_pipes(struct drm_device *dev)
1673{
1674 struct intel_crtc *crtc;
1675 int count = 0;
1676
1677 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001678 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001679 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001680
1681 return count;
1682}
1683
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001684static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001685{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001686 struct drm_device *dev = crtc->base.dev;
1687 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001688 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001689 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001690
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001692
1693 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001694 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001695
1696 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001697 if (IS_MOBILE(dev) && !IS_I830(dev))
1698 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001699
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001700 /* Enable DVO 2x clock on both PLLs if necessary */
1701 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1702 /*
1703 * It appears to be important that we don't enable this
1704 * for the current pipe before otherwise configuring the
1705 * PLL. No idea how this should be handled if multiple
1706 * DVO outputs are enabled simultaneosly.
1707 */
1708 dpll |= DPLL_DVO_2X_MODE;
1709 I915_WRITE(DPLL(!crtc->pipe),
1710 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1711 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001712
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001713 /*
1714 * Apparently we need to have VGA mode enabled prior to changing
1715 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1716 * dividers, even though the register value does change.
1717 */
1718 I915_WRITE(reg, 0);
1719
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001720 I915_WRITE(reg, dpll);
1721
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001722 /* Wait for the clocks to stabilize. */
1723 POSTING_READ(reg);
1724 udelay(150);
1725
1726 if (INTEL_INFO(dev)->gen >= 4) {
1727 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001728 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001729 } else {
1730 /* The pixel multiplier can only be updated once the
1731 * DPLL is enabled and the clocks are stable.
1732 *
1733 * So write it again.
1734 */
1735 I915_WRITE(reg, dpll);
1736 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737
1738 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001742 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001745 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 POSTING_READ(reg);
1747 udelay(150); /* wait for warmup */
1748}
1749
1750/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001751 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001752 * @dev_priv: i915 private structure
1753 * @pipe: pipe PLL to disable
1754 *
1755 * Disable the PLL for @pipe, making sure the pipe is off first.
1756 *
1757 * Note! This is for pre-ILK only.
1758 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001759static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001760{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001761 struct drm_device *dev = crtc->base.dev;
1762 struct drm_i915_private *dev_priv = dev->dev_private;
1763 enum pipe pipe = crtc->pipe;
1764
1765 /* Disable DVO 2x clock on both PLLs if necessary */
1766 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001767 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001768 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001769 I915_WRITE(DPLL(PIPE_B),
1770 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1771 I915_WRITE(DPLL(PIPE_A),
1772 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1773 }
1774
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001775 /* Don't disable pipe or pipe PLLs if needed */
1776 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1777 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001778 return;
1779
1780 /* Make sure the pipe isn't still relying on us */
1781 assert_pipe_disabled(dev_priv, pipe);
1782
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001784 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001785}
1786
Jesse Barnesf6071162013-10-01 10:41:38 -07001787static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1788{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001789 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001790
1791 /* Make sure the pipe isn't still relying on us */
1792 assert_pipe_disabled(dev_priv, pipe);
1793
Imre Deake5cbfbf2014-01-09 17:08:16 +02001794 /*
1795 * Leave integrated clock source and reference clock enabled for pipe B.
1796 * The latter is needed for VGA hotplug / manual detection.
1797 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001798 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001799 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001800 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001801 I915_WRITE(DPLL(pipe), val);
1802 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803
1804}
1805
1806static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1807{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001808 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001809 u32 val;
1810
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 /* Make sure the pipe isn't still relying on us */
1812 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001813
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001814 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001815 val = DPLL_SSC_REF_CLK_CHV |
1816 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001817 if (pipe != PIPE_A)
1818 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1819 I915_WRITE(DPLL(pipe), val);
1820 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001821
Ville Syrjäläa5805162015-05-26 20:42:30 +03001822 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001823
1824 /* Disable 10bit clock to display controller */
1825 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1826 val &= ~DPIO_DCLKP_EN;
1827 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1828
Ville Syrjäläa5805162015-05-26 20:42:30 +03001829 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001830}
1831
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001832void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001833 struct intel_digital_port *dport,
1834 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835{
1836 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001837 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001839 switch (dport->port) {
1840 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001841 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001843 break;
1844 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001845 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001846 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001847 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001848 break;
1849 case PORT_D:
1850 port_mask = DPLL_PORTD_READY_MASK;
1851 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001852 break;
1853 default:
1854 BUG();
1855 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001857 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1858 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1859 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001860}
1861
Daniel Vetterb14b1052014-04-24 23:55:13 +02001862static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1863{
1864 struct drm_device *dev = crtc->base.dev;
1865 struct drm_i915_private *dev_priv = dev->dev_private;
1866 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1867
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001868 if (WARN_ON(pll == NULL))
1869 return;
1870
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001871 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001872 if (pll->active == 0) {
1873 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1874 WARN_ON(pll->on);
1875 assert_shared_dpll_disabled(dev_priv, pll);
1876
1877 pll->mode_set(dev_priv, pll);
1878 }
1879}
1880
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001881/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001882 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001883 * @dev_priv: i915 private structure
1884 * @pipe: pipe PLL to enable
1885 *
1886 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1887 * drives the transcoder clock.
1888 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001889static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001890{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001891 struct drm_device *dev = crtc->base.dev;
1892 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001893 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001894
Daniel Vetter87a875b2013-06-05 13:34:19 +02001895 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001896 return;
1897
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001898 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001899 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001900
Damien Lespiau74dd6922014-07-29 18:06:17 +01001901 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001902 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001903 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001904
Daniel Vettercdbd2312013-06-05 13:34:03 +02001905 if (pll->active++) {
1906 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001907 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001908 return;
1909 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001910 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001911
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001912 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1913
Daniel Vetter46edb022013-06-05 13:34:12 +02001914 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001915 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001916 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001917}
1918
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001919static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001920{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001921 struct drm_device *dev = crtc->base.dev;
1922 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001923 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001924
Jesse Barnes92f25842011-01-04 15:09:34 -08001925 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001926 if (INTEL_INFO(dev)->gen < 5)
1927 return;
1928
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001929 if (pll == NULL)
1930 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001931
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001932 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934
Daniel Vetter46edb022013-06-05 13:34:12 +02001935 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1936 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001937 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001938
Chris Wilson48da64a2012-05-13 20:16:12 +01001939 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001940 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001941 return;
1942 }
1943
Daniel Vettere9d69442013-06-05 13:34:15 +02001944 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001945 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001946 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001947 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001948
Daniel Vetter46edb022013-06-05 13:34:12 +02001949 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001950 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001952
1953 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001954}
1955
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001956static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1957 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001958{
Daniel Vetter23670b322012-11-01 09:15:30 +01001959 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001960 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001962 i915_reg_t reg;
1963 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001966 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001967
1968 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001969 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001970 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001971
1972 /* FDI must be feeding us bits for PCH ports */
1973 assert_fdi_tx_enabled(dev_priv, pipe);
1974 assert_fdi_rx_enabled(dev_priv, pipe);
1975
Daniel Vetter23670b322012-11-01 09:15:30 +01001976 if (HAS_PCH_CPT(dev)) {
1977 /* Workaround: Set the timing override bit before enabling the
1978 * pch transcoder. */
1979 reg = TRANS_CHICKEN2(pipe);
1980 val = I915_READ(reg);
1981 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1982 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001983 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001984
Daniel Vetterab9412b2013-05-03 11:49:46 +02001985 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001986 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001987 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001988
1989 if (HAS_PCH_IBX(dev_priv->dev)) {
1990 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001991 * Make the BPC in transcoder be consistent with
1992 * that in pipeconf reg. For HDMI we must use 8bpc
1993 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001994 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001995 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001996 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1997 val |= PIPECONF_8BPC;
1998 else
1999 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002000 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002001
2002 val &= ~TRANS_INTERLACE_MASK;
2003 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002004 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002005 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002006 val |= TRANS_LEGACY_INTERLACED_ILK;
2007 else
2008 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002009 else
2010 val |= TRANS_PROGRESSIVE;
2011
Jesse Barnes040484a2011-01-03 12:14:26 -08002012 I915_WRITE(reg, val | TRANS_ENABLE);
2013 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002014 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002015}
2016
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002018 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002019{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002020 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
2022 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002023 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002024
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002026 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002027 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002029 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002030 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002031 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002032 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002033
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002034 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002035 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002037 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2038 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002039 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040 else
2041 val |= TRANS_PROGRESSIVE;
2042
Daniel Vetterab9412b2013-05-03 11:49:46 +02002043 I915_WRITE(LPT_TRANSCONF, val);
2044 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002045 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002046}
2047
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002048static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2049 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002050{
Daniel Vetter23670b322012-11-01 09:15:30 +01002051 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002052 i915_reg_t reg;
2053 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002054
2055 /* FDI relies on the transcoder */
2056 assert_fdi_tx_disabled(dev_priv, pipe);
2057 assert_fdi_rx_disabled(dev_priv, pipe);
2058
Jesse Barnes291906f2011-02-02 12:28:03 -08002059 /* Ports must be off as well */
2060 assert_pch_ports_disabled(dev_priv, pipe);
2061
Daniel Vetterab9412b2013-05-03 11:49:46 +02002062 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002063 val = I915_READ(reg);
2064 val &= ~TRANS_ENABLE;
2065 I915_WRITE(reg, val);
2066 /* wait for PCH transcoder off, transcoder state */
2067 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002068 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002069
Ville Syrjäläc4656132015-10-29 21:25:56 +02002070 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002071 /* Workaround: Clear the timing override chicken bit again. */
2072 reg = TRANS_CHICKEN2(pipe);
2073 val = I915_READ(reg);
2074 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2075 I915_WRITE(reg, val);
2076 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002077}
2078
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002079static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002080{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002081 u32 val;
2082
Daniel Vetterab9412b2013-05-03 11:49:46 +02002083 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002084 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002085 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002086 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002087 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002088 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002089
2090 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002091 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002092 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002093 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002094}
2095
2096/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002097 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002098 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002099 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002100 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002101 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002103static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104{
Paulo Zanoni03722642014-01-17 13:51:09 -02002105 struct drm_device *dev = crtc->base.dev;
2106 struct drm_i915_private *dev_priv = dev->dev_private;
2107 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002108 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002109 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002110 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111 u32 val;
2112
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002113 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2114
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002115 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002116 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002117 assert_sprites_disabled(dev_priv, pipe);
2118
Paulo Zanoni681e5812012-12-06 11:12:38 -02002119 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002120 pch_transcoder = TRANSCODER_A;
2121 else
2122 pch_transcoder = pipe;
2123
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 /*
2125 * A pipe without a PLL won't actually be able to drive bits from
2126 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2127 * need the check.
2128 */
Imre Deak50360402015-01-16 00:55:16 -08002129 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002130 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002131 assert_dsi_pll_enabled(dev_priv);
2132 else
2133 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002134 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002135 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002136 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002137 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002138 assert_fdi_tx_pll_enabled(dev_priv,
2139 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002140 }
2141 /* FIXME: assert CPU port conditions for SNB+ */
2142 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002143
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002144 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002145 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002146 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002147 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2148 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002149 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002150 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002151
2152 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002153 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002154
2155 /*
2156 * Until the pipe starts DSL will read as 0, which would cause
2157 * an apparent vblank timestamp jump, which messes up also the
2158 * frame count when it's derived from the timestamps. So let's
2159 * wait for the pipe to start properly before we call
2160 * drm_crtc_vblank_on()
2161 */
2162 if (dev->max_vblank_count == 0 &&
2163 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2164 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165}
2166
2167/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002168 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002169 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171 * Disable the pipe of @crtc, making sure that various hardware
2172 * specific requirements are met, if applicable, e.g. plane
2173 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002174 *
2175 * Will wait until the pipe has shut down before returning.
2176 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002177static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002179 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002180 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002181 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002182 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183 u32 val;
2184
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002185 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2186
Jesse Barnesb24e7172011-01-04 15:09:30 -08002187 /*
2188 * Make sure planes won't keep trying to pump pixels to us,
2189 * or we might hang the display.
2190 */
2191 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002192 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002193 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002194
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002195 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002196 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002197 if ((val & PIPECONF_ENABLE) == 0)
2198 return;
2199
Ville Syrjälä67adc642014-08-15 01:21:57 +03002200 /*
2201 * Double wide has implications for planes
2202 * so best keep it disabled when not needed.
2203 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002204 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002205 val &= ~PIPECONF_DOUBLE_WIDE;
2206
2207 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002208 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2209 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002210 val &= ~PIPECONF_ENABLE;
2211
2212 I915_WRITE(reg, val);
2213 if ((val & PIPECONF_ENABLE) == 0)
2214 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002215}
2216
Chris Wilson693db182013-03-05 14:52:39 +00002217static bool need_vtd_wa(struct drm_device *dev)
2218{
2219#ifdef CONFIG_INTEL_IOMMU
2220 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2221 return true;
2222#endif
2223 return false;
2224}
2225
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002226static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2227 uint64_t fb_modifier, unsigned int cpp)
2228{
2229 switch (fb_modifier) {
2230 case DRM_FORMAT_MOD_NONE:
2231 return cpp;
2232 case I915_FORMAT_MOD_X_TILED:
2233 if (IS_GEN2(dev_priv))
2234 return 128;
2235 else
2236 return 512;
2237 case I915_FORMAT_MOD_Y_TILED:
2238 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2239 return 128;
2240 else
2241 return 512;
2242 case I915_FORMAT_MOD_Yf_TILED:
2243 switch (cpp) {
2244 case 1:
2245 return 64;
2246 case 2:
2247 case 4:
2248 return 128;
2249 case 8:
2250 case 16:
2251 return 256;
2252 default:
2253 MISSING_CASE(cpp);
2254 return cpp;
2255 }
2256 break;
2257 default:
2258 MISSING_CASE(fb_modifier);
2259 return cpp;
2260 }
2261}
2262
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002263unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002264intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002265 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002266{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002267 unsigned int tile_height;
2268 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002269
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002270 switch (fb_format_modifier) {
2271 case DRM_FORMAT_MOD_NONE:
2272 tile_height = 1;
2273 break;
2274 case I915_FORMAT_MOD_X_TILED:
2275 tile_height = IS_GEN2(dev) ? 16 : 8;
2276 break;
2277 case I915_FORMAT_MOD_Y_TILED:
2278 tile_height = 32;
2279 break;
2280 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002281 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002282 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002283 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002284 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002285 tile_height = 64;
2286 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002287 case 2:
2288 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002289 tile_height = 32;
2290 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002291 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002292 tile_height = 16;
2293 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002294 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002295 WARN_ONCE(1,
2296 "128-bit pixels are not supported for display!");
2297 tile_height = 16;
2298 break;
2299 }
2300 break;
2301 default:
2302 MISSING_CASE(fb_format_modifier);
2303 tile_height = 1;
2304 break;
2305 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002306
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002307 return tile_height;
2308}
2309
2310unsigned int
2311intel_fb_align_height(struct drm_device *dev, unsigned int height,
2312 uint32_t pixel_format, uint64_t fb_format_modifier)
2313{
2314 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002315 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002316}
2317
Daniel Vetter75c82a52015-10-14 16:51:04 +02002318static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002319intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2320 const struct drm_plane_state *plane_state)
2321{
Daniel Vettera6d09182015-10-14 16:51:05 +02002322 struct intel_rotation_info *info = &view->params.rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002323 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002324
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002325 *view = i915_ggtt_view_normal;
2326
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002327 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002328 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002329
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002330 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002331 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002332
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002333 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002334
2335 info->height = fb->height;
2336 info->pixel_format = fb->pixel_format;
2337 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002338 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002339 info->fb_modifier = fb->modifier[0];
2340
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002341 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002342 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002343 tile_pitch = PAGE_SIZE / tile_height;
2344 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2345 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2346 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2347
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002348 if (info->pixel_format == DRM_FORMAT_NV12) {
2349 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2350 fb->modifier[0], 1);
2351 tile_pitch = PAGE_SIZE / tile_height;
2352 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2353 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2354 tile_height);
2355 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2356 PAGE_SIZE;
2357 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002358}
2359
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002360static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2361{
2362 if (INTEL_INFO(dev_priv)->gen >= 9)
2363 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002364 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002365 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002366 return 128 * 1024;
2367 else if (INTEL_INFO(dev_priv)->gen >= 4)
2368 return 4 * 1024;
2369 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002370 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002371}
2372
Chris Wilson127bd2a2010-07-23 23:32:05 +01002373int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002374intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2375 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002376 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002377{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002378 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002379 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002380 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002381 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002382 u32 alignment;
2383 int ret;
2384
Matt Roperebcdd392014-07-09 16:22:11 -07002385 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2386
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002387 switch (fb->modifier[0]) {
2388 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002389 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002390 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002391 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002392 if (INTEL_INFO(dev)->gen >= 9)
2393 alignment = 256 * 1024;
2394 else {
2395 /* pin() will align the object as required by fence */
2396 alignment = 0;
2397 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002398 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002399 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002400 case I915_FORMAT_MOD_Yf_TILED:
2401 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2402 "Y tiling bo slipped through, driver bug!\n"))
2403 return -EINVAL;
2404 alignment = 1 * 1024 * 1024;
2405 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002406 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002407 MISSING_CASE(fb->modifier[0]);
2408 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002409 }
2410
Daniel Vetter75c82a52015-10-14 16:51:04 +02002411 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002412
Chris Wilson693db182013-03-05 14:52:39 +00002413 /* Note that the w/a also requires 64 PTE of padding following the
2414 * bo. We currently fill all unused PTE with the shadow page and so
2415 * we should always have valid PTE following the scanout preventing
2416 * the VT-d warning.
2417 */
2418 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2419 alignment = 256 * 1024;
2420
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002421 /*
2422 * Global gtt pte registers are special registers which actually forward
2423 * writes to a chunk of system memory. Which means that there is no risk
2424 * that the register values disappear as soon as we call
2425 * intel_runtime_pm_put(), so it is correct to wrap only the
2426 * pin/unpin/fence and not more.
2427 */
2428 intel_runtime_pm_get(dev_priv);
2429
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002430 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2431 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002432 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002433 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002434
2435 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2436 * fence, whereas 965+ only requires a fence if using
2437 * framebuffer compression. For simplicity, we always install
2438 * a fence as the cost is not that onerous.
2439 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002440 if (view.type == I915_GGTT_VIEW_NORMAL) {
2441 ret = i915_gem_object_get_fence(obj);
2442 if (ret == -EDEADLK) {
2443 /*
2444 * -EDEADLK means there are no free fences
2445 * no pending flips.
2446 *
2447 * This is propagated to atomic, but it uses
2448 * -EDEADLK to force a locking recovery, so
2449 * change the returned error to -EBUSY.
2450 */
2451 ret = -EBUSY;
2452 goto err_unpin;
2453 } else if (ret)
2454 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002455
Vivek Kasireddy98072162015-10-29 18:54:38 -07002456 i915_gem_object_pin_fence(obj);
2457 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002458
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002459 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002460 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002461
2462err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002463 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002464err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002465 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002466 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002467}
2468
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002469static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2470 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002471{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002472 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002473 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002474
Matt Roperebcdd392014-07-09 16:22:11 -07002475 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2476
Daniel Vetter75c82a52015-10-14 16:51:04 +02002477 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002478
Vivek Kasireddy98072162015-10-29 18:54:38 -07002479 if (view.type == I915_GGTT_VIEW_NORMAL)
2480 i915_gem_object_unpin_fence(obj);
2481
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002482 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002483}
2484
Daniel Vetterc2c75132012-07-05 12:17:30 +02002485/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2486 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002487unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2488 int *x, int *y,
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002489 uint64_t fb_modifier,
Chris Wilsonbc752862013-02-21 20:04:31 +00002490 unsigned int cpp,
2491 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002492{
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002493 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Chris Wilsonbc752862013-02-21 20:04:31 +00002494 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002495
Chris Wilsonbc752862013-02-21 20:04:31 +00002496 tile_rows = *y / 8;
2497 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002498
Chris Wilsonbc752862013-02-21 20:04:31 +00002499 tiles = *x / (512/cpp);
2500 *x %= 512/cpp;
2501
2502 return tile_rows * pitch * 8 + tiles * 4096;
2503 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002504 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002505 unsigned int offset;
2506
2507 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002508 *y = (offset & alignment) / pitch;
2509 *x = ((offset & alignment) - *y * pitch) / cpp;
2510 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002511 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002512}
2513
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002514static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002515{
2516 switch (format) {
2517 case DISPPLANE_8BPP:
2518 return DRM_FORMAT_C8;
2519 case DISPPLANE_BGRX555:
2520 return DRM_FORMAT_XRGB1555;
2521 case DISPPLANE_BGRX565:
2522 return DRM_FORMAT_RGB565;
2523 default:
2524 case DISPPLANE_BGRX888:
2525 return DRM_FORMAT_XRGB8888;
2526 case DISPPLANE_RGBX888:
2527 return DRM_FORMAT_XBGR8888;
2528 case DISPPLANE_BGRX101010:
2529 return DRM_FORMAT_XRGB2101010;
2530 case DISPPLANE_RGBX101010:
2531 return DRM_FORMAT_XBGR2101010;
2532 }
2533}
2534
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002535static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2536{
2537 switch (format) {
2538 case PLANE_CTL_FORMAT_RGB_565:
2539 return DRM_FORMAT_RGB565;
2540 default:
2541 case PLANE_CTL_FORMAT_XRGB_8888:
2542 if (rgb_order) {
2543 if (alpha)
2544 return DRM_FORMAT_ABGR8888;
2545 else
2546 return DRM_FORMAT_XBGR8888;
2547 } else {
2548 if (alpha)
2549 return DRM_FORMAT_ARGB8888;
2550 else
2551 return DRM_FORMAT_XRGB8888;
2552 }
2553 case PLANE_CTL_FORMAT_XRGB_2101010:
2554 if (rgb_order)
2555 return DRM_FORMAT_XBGR2101010;
2556 else
2557 return DRM_FORMAT_XRGB2101010;
2558 }
2559}
2560
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002561static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002562intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2563 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564{
2565 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002566 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002567 struct drm_i915_gem_object *obj = NULL;
2568 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002569 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002570 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2571 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2572 PAGE_SIZE);
2573
2574 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002575
Chris Wilsonff2652e2014-03-10 08:07:02 +00002576 if (plane_config->size == 0)
2577 return false;
2578
Paulo Zanoni3badb492015-09-23 12:52:23 -03002579 /* If the FB is too big, just don't use it since fbdev is not very
2580 * important and we should probably use that space with FBC or other
2581 * features. */
2582 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2583 return false;
2584
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002585 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2586 base_aligned,
2587 base_aligned,
2588 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002589 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002591
Damien Lespiau49af4492015-01-20 12:51:44 +00002592 obj->tiling_mode = plane_config->tiling;
2593 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002594 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002595
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002596 mode_cmd.pixel_format = fb->pixel_format;
2597 mode_cmd.width = fb->width;
2598 mode_cmd.height = fb->height;
2599 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002600 mode_cmd.modifier[0] = fb->modifier[0];
2601 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002602
2603 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002604 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002605 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002606 DRM_DEBUG_KMS("intel fb init failed\n");
2607 goto out_unref_obj;
2608 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002609 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610
Daniel Vetterf6936e22015-03-26 12:17:05 +01002611 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002613
2614out_unref_obj:
2615 drm_gem_object_unreference(&obj->base);
2616 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002617 return false;
2618}
2619
Matt Roperafd65eb2015-02-03 13:10:04 -08002620/* Update plane->state->fb to match plane->fb after driver-internal updates */
2621static void
2622update_state_fb(struct drm_plane *plane)
2623{
2624 if (plane->fb == plane->state->fb)
2625 return;
2626
2627 if (plane->state->fb)
2628 drm_framebuffer_unreference(plane->state->fb);
2629 plane->state->fb = plane->fb;
2630 if (plane->state->fb)
2631 drm_framebuffer_reference(plane->state->fb);
2632}
2633
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002634static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002635intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2636 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002637{
2638 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002639 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002640 struct drm_crtc *c;
2641 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002642 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002643 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002644 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002645 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2646 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002647 struct intel_plane_state *intel_state =
2648 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002650
Damien Lespiau2d140302015-02-05 17:22:18 +00002651 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002652 return;
2653
Daniel Vetterf6936e22015-03-26 12:17:05 +01002654 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002655 fb = &plane_config->fb->base;
2656 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002657 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002658
Damien Lespiau2d140302015-02-05 17:22:18 +00002659 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002660
2661 /*
2662 * Failed to alloc the obj, check to see if we should share
2663 * an fb with another CRTC instead
2664 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002665 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002666 i = to_intel_crtc(c);
2667
2668 if (c == &intel_crtc->base)
2669 continue;
2670
Matt Roper2ff8fde2014-07-08 07:50:07 -07002671 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002672 continue;
2673
Daniel Vetter88595ac2015-03-26 12:42:24 +01002674 fb = c->primary->fb;
2675 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002676 continue;
2677
Daniel Vetter88595ac2015-03-26 12:42:24 +01002678 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002679 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002680 drm_framebuffer_reference(fb);
2681 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002682 }
2683 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002684
Matt Roper200757f2015-12-03 11:37:36 -08002685 /*
2686 * We've failed to reconstruct the BIOS FB. Current display state
2687 * indicates that the primary plane is visible, but has a NULL FB,
2688 * which will lead to problems later if we don't fix it up. The
2689 * simplest solution is to just disable the primary plane now and
2690 * pretend the BIOS never had it enabled.
2691 */
2692 to_intel_plane_state(plane_state)->visible = false;
2693 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2694 intel_pre_disable_primary(&intel_crtc->base);
2695 intel_plane->disable_plane(primary, &intel_crtc->base);
2696
Daniel Vetter88595ac2015-03-26 12:42:24 +01002697 return;
2698
2699valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002700 plane_state->src_x = 0;
2701 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002702 plane_state->src_w = fb->width << 16;
2703 plane_state->src_h = fb->height << 16;
2704
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002705 plane_state->crtc_x = 0;
2706 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002707 plane_state->crtc_w = fb->width;
2708 plane_state->crtc_h = fb->height;
2709
Matt Roper0a8d8a82015-12-03 11:37:38 -08002710 intel_state->src.x1 = plane_state->src_x;
2711 intel_state->src.y1 = plane_state->src_y;
2712 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2713 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2714 intel_state->dst.x1 = plane_state->crtc_x;
2715 intel_state->dst.y1 = plane_state->crtc_y;
2716 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2717 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2718
Daniel Vetter88595ac2015-03-26 12:42:24 +01002719 obj = intel_fb_obj(fb);
2720 if (obj->tiling_mode != I915_TILING_NONE)
2721 dev_priv->preserve_bios_swizzle = true;
2722
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002723 drm_framebuffer_reference(fb);
2724 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002725 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002726 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002727 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002728}
2729
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002730static void i9xx_update_primary_plane(struct drm_plane *primary,
2731 const struct intel_crtc_state *crtc_state,
2732 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002733{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002734 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002735 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2737 struct drm_framebuffer *fb = plane_state->base.fb;
2738 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002739 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002740 unsigned long linear_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002741 int x = plane_state->src.x1 >> 16;
2742 int y = plane_state->src.y1 >> 16;
Jesse Barnes81255562010-08-02 12:07:50 -07002743 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002744 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302745 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002746
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002747 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2748
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002749 dspcntr = DISPPLANE_GAMMA_ENABLE;
2750
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002751 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002752
2753 if (INTEL_INFO(dev)->gen < 4) {
2754 if (intel_crtc->pipe == PIPE_B)
2755 dspcntr |= DISPPLANE_SEL_PIPE_B;
2756
2757 /* pipesrc and dspsize control the size that is scaled from,
2758 * which should always be the user's requested size.
2759 */
2760 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002761 ((crtc_state->pipe_src_h - 1) << 16) |
2762 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002763 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002764 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2765 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002766 ((crtc_state->pipe_src_h - 1) << 16) |
2767 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002768 I915_WRITE(PRIMPOS(plane), 0);
2769 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002770 }
2771
Ville Syrjälä57779d02012-10-31 17:50:14 +02002772 switch (fb->pixel_format) {
2773 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002774 dspcntr |= DISPPLANE_8BPP;
2775 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002776 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002777 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002778 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002779 case DRM_FORMAT_RGB565:
2780 dspcntr |= DISPPLANE_BGRX565;
2781 break;
2782 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002783 dspcntr |= DISPPLANE_BGRX888;
2784 break;
2785 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002786 dspcntr |= DISPPLANE_RGBX888;
2787 break;
2788 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002789 dspcntr |= DISPPLANE_BGRX101010;
2790 break;
2791 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002792 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002793 break;
2794 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002795 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002796 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002797
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002798 if (INTEL_INFO(dev)->gen >= 4 &&
2799 obj->tiling_mode != I915_TILING_NONE)
2800 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002801
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002802 if (IS_G4X(dev))
2803 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2804
Ville Syrjäläb98971272014-08-27 16:51:22 +03002805 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002806
Daniel Vetterc2c75132012-07-05 12:17:30 +02002807 if (INTEL_INFO(dev)->gen >= 4) {
2808 intel_crtc->dspaddr_offset =
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002809 intel_gen4_compute_page_offset(dev_priv, &x, &y,
2810 fb->modifier[0],
Ville Syrjäläb98971272014-08-27 16:51:22 +03002811 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002812 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002813 linear_offset -= intel_crtc->dspaddr_offset;
2814 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002815 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002816 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002817
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002818 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302819 dspcntr |= DISPPLANE_ROTATE_180;
2820
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002821 x += (crtc_state->pipe_src_w - 1);
2822 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302823
2824 /* Finding the last pixel of the last line of the display
2825 data and adding to linear_offset*/
2826 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002827 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
2828 (crtc_state->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302829 }
2830
Paulo Zanoni2db33662015-09-14 15:20:03 -03002831 intel_crtc->adjusted_x = x;
2832 intel_crtc->adjusted_y = y;
2833
Sonika Jindal48404c12014-08-22 14:06:04 +05302834 I915_WRITE(reg, dspcntr);
2835
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002836 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002837 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002838 I915_WRITE(DSPSURF(plane),
2839 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002840 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002841 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002842 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002843 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002844 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002845}
2846
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002847static void i9xx_disable_primary_plane(struct drm_plane *primary,
2848 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002849{
2850 struct drm_device *dev = crtc->dev;
2851 struct drm_i915_private *dev_priv = dev->dev_private;
2852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002853 int plane = intel_crtc->plane;
2854
2855 I915_WRITE(DSPCNTR(plane), 0);
2856 if (INTEL_INFO(dev_priv)->gen >= 4)
2857 I915_WRITE(DSPSURF(plane), 0);
2858 else
2859 I915_WRITE(DSPADDR(plane), 0);
2860 POSTING_READ(DSPCNTR(plane));
2861}
2862
2863static void ironlake_update_primary_plane(struct drm_plane *primary,
2864 const struct intel_crtc_state *crtc_state,
2865 const struct intel_plane_state *plane_state)
2866{
2867 struct drm_device *dev = primary->dev;
2868 struct drm_i915_private *dev_priv = dev->dev_private;
2869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2870 struct drm_framebuffer *fb = plane_state->base.fb;
2871 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002872 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002873 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002874 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002875 i915_reg_t reg = DSPCNTR(plane);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002876 int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2877 int x = plane_state->src.x1 >> 16;
2878 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002879
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002880 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002881 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002882
2883 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2884 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2885
Ville Syrjälä57779d02012-10-31 17:50:14 +02002886 switch (fb->pixel_format) {
2887 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002888 dspcntr |= DISPPLANE_8BPP;
2889 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002890 case DRM_FORMAT_RGB565:
2891 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002892 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002893 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002894 dspcntr |= DISPPLANE_BGRX888;
2895 break;
2896 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002897 dspcntr |= DISPPLANE_RGBX888;
2898 break;
2899 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002900 dspcntr |= DISPPLANE_BGRX101010;
2901 break;
2902 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002903 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002904 break;
2905 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002906 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002907 }
2908
2909 if (obj->tiling_mode != I915_TILING_NONE)
2910 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002911
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002912 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002913 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002914
Ville Syrjäläb98971272014-08-27 16:51:22 +03002915 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002916 intel_crtc->dspaddr_offset =
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002917 intel_gen4_compute_page_offset(dev_priv, &x, &y,
2918 fb->modifier[0],
Ville Syrjäläb98971272014-08-27 16:51:22 +03002919 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002920 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002921 linear_offset -= intel_crtc->dspaddr_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002922 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302923 dspcntr |= DISPPLANE_ROTATE_180;
2924
2925 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002926 x += (crtc_state->pipe_src_w - 1);
2927 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302928
2929 /* Finding the last pixel of the last line of the display
2930 data and adding to linear_offset*/
2931 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002932 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
2933 (crtc_state->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302934 }
2935 }
2936
Paulo Zanoni2db33662015-09-14 15:20:03 -03002937 intel_crtc->adjusted_x = x;
2938 intel_crtc->adjusted_y = y;
2939
Sonika Jindal48404c12014-08-22 14:06:04 +05302940 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002941
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002942 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002943 I915_WRITE(DSPSURF(plane),
2944 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002945 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002946 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2947 } else {
2948 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2949 I915_WRITE(DSPLINOFF(plane), linear_offset);
2950 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002951 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002952}
2953
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002954u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2955 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002956{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002957 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2958 return 64;
2959 } else {
2960 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002961
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002962 return intel_tile_width(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002963 }
2964}
2965
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002966u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2967 struct drm_i915_gem_object *obj,
2968 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002969{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002970 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002971 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002972 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002973
Daniel Vetterce7f1722015-10-14 16:51:06 +02002974 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2975 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002976
Daniel Vetterce7f1722015-10-14 16:51:06 +02002977 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002978 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002979 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002980 return -1;
2981
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002982 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002983
2984 if (plane == 1) {
Daniel Vettera6d09182015-10-14 16:51:05 +02002985 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002986 PAGE_SIZE;
2987 }
2988
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002989 WARN_ON(upper_32_bits(offset));
2990
2991 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002992}
2993
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002994static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2995{
2996 struct drm_device *dev = intel_crtc->base.dev;
2997 struct drm_i915_private *dev_priv = dev->dev_private;
2998
2999 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3000 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3001 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003002}
3003
Chandra Kondurua1b22782015-04-07 15:28:45 -07003004/*
3005 * This function detaches (aka. unbinds) unused scalers in hardware
3006 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003007static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003008{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003009 struct intel_crtc_scaler_state *scaler_state;
3010 int i;
3011
Chandra Kondurua1b22782015-04-07 15:28:45 -07003012 scaler_state = &intel_crtc->config->scaler_state;
3013
3014 /* loop through and disable scalers that aren't in use */
3015 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003016 if (!scaler_state->scalers[i].in_use)
3017 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003018 }
3019}
3020
Chandra Konduru6156a452015-04-27 13:48:39 -07003021u32 skl_plane_ctl_format(uint32_t pixel_format)
3022{
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003024 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003025 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003026 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003027 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003028 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003029 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003030 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003031 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003032 /*
3033 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3034 * to be already pre-multiplied. We need to add a knob (or a different
3035 * DRM_FORMAT) for user-space to configure that.
3036 */
3037 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003038 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003039 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003040 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003041 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003042 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003044 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003045 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003046 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003047 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003048 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003049 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003050 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003051 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003052 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003053 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003054 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003056 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003058
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003059 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003060}
3061
3062u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3063{
Chandra Konduru6156a452015-04-27 13:48:39 -07003064 switch (fb_modifier) {
3065 case DRM_FORMAT_MOD_NONE:
3066 break;
3067 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003068 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003069 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003070 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003071 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003072 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003073 default:
3074 MISSING_CASE(fb_modifier);
3075 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003076
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003077 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003078}
3079
3080u32 skl_plane_ctl_rotation(unsigned int rotation)
3081{
Chandra Konduru6156a452015-04-27 13:48:39 -07003082 switch (rotation) {
3083 case BIT(DRM_ROTATE_0):
3084 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303085 /*
3086 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3087 * while i915 HW rotation is clockwise, thats why this swapping.
3088 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003089 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303090 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003091 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003092 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003093 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303094 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003095 default:
3096 MISSING_CASE(rotation);
3097 }
3098
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003099 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003100}
3101
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003102static void skylake_update_primary_plane(struct drm_plane *plane,
3103 const struct intel_crtc_state *crtc_state,
3104 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003105{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003106 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003107 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3109 struct drm_framebuffer *fb = plane_state->base.fb;
3110 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003111 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303112 u32 plane_ctl, stride_div, stride;
3113 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003114 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303115 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003116 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003117 int scaler_id = plane_state->scaler_id;
3118 int src_x = plane_state->src.x1 >> 16;
3119 int src_y = plane_state->src.y1 >> 16;
3120 int src_w = drm_rect_width(&plane_state->src) >> 16;
3121 int src_h = drm_rect_height(&plane_state->src) >> 16;
3122 int dst_x = plane_state->dst.x1;
3123 int dst_y = plane_state->dst.y1;
3124 int dst_w = drm_rect_width(&plane_state->dst);
3125 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003126
3127 plane_ctl = PLANE_CTL_ENABLE |
3128 PLANE_CTL_PIPE_GAMMA_ENABLE |
3129 PLANE_CTL_PIPE_CSC_ENABLE;
3130
Chandra Konduru6156a452015-04-27 13:48:39 -07003131 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3132 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003133 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003134 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003135
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003136 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003137 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003138 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303139
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003140 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003141
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303142 if (intel_rotation_90_or_270(rotation)) {
3143 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003144 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003145 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303146 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003147 x_offset = stride * tile_height - src_y - src_h;
3148 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003149 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303150 } else {
3151 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003152 x_offset = src_x;
3153 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003154 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303155 }
3156 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003157
Paulo Zanoni2db33662015-09-14 15:20:03 -03003158 intel_crtc->adjusted_x = x_offset;
3159 intel_crtc->adjusted_y = y_offset;
3160
Damien Lespiau70d21f02013-07-03 21:06:04 +01003161 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303162 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3163 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3164 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003165
3166 if (scaler_id >= 0) {
3167 uint32_t ps_ctrl = 0;
3168
3169 WARN_ON(!dst_w || !dst_h);
3170 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3171 crtc_state->scaler_state.scalers[scaler_id].mode;
3172 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3173 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3174 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3175 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3176 I915_WRITE(PLANE_POS(pipe, 0), 0);
3177 } else {
3178 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3179 }
3180
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003181 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003182
3183 POSTING_READ(PLANE_SURF(pipe, 0));
3184}
3185
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003186static void skylake_disable_primary_plane(struct drm_plane *primary,
3187 struct drm_crtc *crtc)
3188{
3189 struct drm_device *dev = crtc->dev;
3190 struct drm_i915_private *dev_priv = dev->dev_private;
3191 int pipe = to_intel_crtc(crtc)->pipe;
3192
3193 if (dev_priv->fbc.deactivate)
3194 dev_priv->fbc.deactivate(dev_priv);
3195
3196 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3197 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3198 POSTING_READ(PLANE_SURF(pipe, 0));
3199}
3200
Jesse Barnes17638cd2011-06-24 12:19:23 -07003201/* Assume fb object is pinned & idle & fenced and just update base pointers */
3202static int
3203intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3204 int x, int y, enum mode_set_atomic state)
3205{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003206 /* Support for kgdboc is disabled, this needs a major rework. */
3207 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003208
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003209 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003210}
3211
Ville Syrjälä75147472014-11-24 18:28:11 +02003212static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003213{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003214 struct drm_crtc *crtc;
3215
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003216 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3218 enum plane plane = intel_crtc->plane;
3219
3220 intel_prepare_page_flip(dev, plane);
3221 intel_finish_page_flip_plane(dev, plane);
3222 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003223}
3224
3225static void intel_update_primary_planes(struct drm_device *dev)
3226{
Ville Syrjälä75147472014-11-24 18:28:11 +02003227 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003228
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003229 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003230 struct intel_plane *plane = to_intel_plane(crtc->primary);
3231 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003232
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003233 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003234 plane_state = to_intel_plane_state(plane->base.state);
3235
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003236 if (plane_state->visible)
3237 plane->update_plane(&plane->base,
3238 to_intel_crtc_state(crtc->state),
3239 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003240
3241 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003242 }
3243}
3244
Ville Syrjälä75147472014-11-24 18:28:11 +02003245void intel_prepare_reset(struct drm_device *dev)
3246{
3247 /* no reset support for gen2 */
3248 if (IS_GEN2(dev))
3249 return;
3250
3251 /* reset doesn't touch the display */
3252 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3253 return;
3254
3255 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003256 /*
3257 * Disabling the crtcs gracefully seems nicer. Also the
3258 * g33 docs say we should at least disable all the planes.
3259 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003260 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003261}
3262
3263void intel_finish_reset(struct drm_device *dev)
3264{
3265 struct drm_i915_private *dev_priv = to_i915(dev);
3266
3267 /*
3268 * Flips in the rings will be nuked by the reset,
3269 * so complete all pending flips so that user space
3270 * will get its events and not get stuck.
3271 */
3272 intel_complete_page_flips(dev);
3273
3274 /* no reset support for gen2 */
3275 if (IS_GEN2(dev))
3276 return;
3277
3278 /* reset doesn't touch the display */
3279 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3280 /*
3281 * Flips in the rings have been nuked by the reset,
3282 * so update the base address of all primary
3283 * planes to the the last fb to make sure we're
3284 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003285 *
3286 * FIXME: Atomic will make this obsolete since we won't schedule
3287 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003288 */
3289 intel_update_primary_planes(dev);
3290 return;
3291 }
3292
3293 /*
3294 * The display has been reset as well,
3295 * so need a full re-initialization.
3296 */
3297 intel_runtime_pm_disable_interrupts(dev_priv);
3298 intel_runtime_pm_enable_interrupts(dev_priv);
3299
3300 intel_modeset_init_hw(dev);
3301
3302 spin_lock_irq(&dev_priv->irq_lock);
3303 if (dev_priv->display.hpd_irq_setup)
3304 dev_priv->display.hpd_irq_setup(dev);
3305 spin_unlock_irq(&dev_priv->irq_lock);
3306
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003307 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003308
3309 intel_hpd_init(dev_priv);
3310
3311 drm_modeset_unlock_all(dev);
3312}
3313
Chris Wilson7d5e3792014-03-04 13:15:08 +00003314static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3315{
3316 struct drm_device *dev = crtc->dev;
3317 struct drm_i915_private *dev_priv = dev->dev_private;
3318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003319 bool pending;
3320
3321 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3322 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3323 return false;
3324
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003325 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003326 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003327 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003328
3329 return pending;
3330}
3331
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003332static void intel_update_pipe_config(struct intel_crtc *crtc,
3333 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003334{
3335 struct drm_device *dev = crtc->base.dev;
3336 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003337 struct intel_crtc_state *pipe_config =
3338 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003339
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003340 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3341 crtc->base.mode = crtc->base.state->mode;
3342
3343 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3344 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3345 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003346
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003347 if (HAS_DDI(dev))
3348 intel_set_pipe_csc(&crtc->base);
3349
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003350 /*
3351 * Update pipe size and adjust fitter if needed: the reason for this is
3352 * that in compute_mode_changes we check the native mode (not the pfit
3353 * mode) to see if we can flip rather than do a full mode set. In the
3354 * fastboot case, we'll flip, but if we don't update the pipesrc and
3355 * pfit state, we'll end up with a big fb scanned out into the wrong
3356 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003357 */
3358
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003359 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003360 ((pipe_config->pipe_src_w - 1) << 16) |
3361 (pipe_config->pipe_src_h - 1));
3362
3363 /* on skylake this is done by detaching scalers */
3364 if (INTEL_INFO(dev)->gen >= 9) {
3365 skl_detach_scalers(crtc);
3366
3367 if (pipe_config->pch_pfit.enabled)
3368 skylake_pfit_enable(crtc);
3369 } else if (HAS_PCH_SPLIT(dev)) {
3370 if (pipe_config->pch_pfit.enabled)
3371 ironlake_pfit_enable(crtc);
3372 else if (old_crtc_state->pch_pfit.enabled)
3373 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003374 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003375}
3376
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003377static void intel_fdi_normal_train(struct drm_crtc *crtc)
3378{
3379 struct drm_device *dev = crtc->dev;
3380 struct drm_i915_private *dev_priv = dev->dev_private;
3381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3382 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003383 i915_reg_t reg;
3384 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003385
3386 /* enable normal train */
3387 reg = FDI_TX_CTL(pipe);
3388 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003389 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003390 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3391 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003392 } else {
3393 temp &= ~FDI_LINK_TRAIN_NONE;
3394 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003395 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003396 I915_WRITE(reg, temp);
3397
3398 reg = FDI_RX_CTL(pipe);
3399 temp = I915_READ(reg);
3400 if (HAS_PCH_CPT(dev)) {
3401 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3402 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3403 } else {
3404 temp &= ~FDI_LINK_TRAIN_NONE;
3405 temp |= FDI_LINK_TRAIN_NONE;
3406 }
3407 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3408
3409 /* wait one idle pattern time */
3410 POSTING_READ(reg);
3411 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003412
3413 /* IVB wants error correction enabled */
3414 if (IS_IVYBRIDGE(dev))
3415 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3416 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003417}
3418
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419/* The FDI link training functions for ILK/Ibexpeak. */
3420static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3421{
3422 struct drm_device *dev = crtc->dev;
3423 struct drm_i915_private *dev_priv = dev->dev_private;
3424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3425 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003426 i915_reg_t reg;
3427 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003429 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003430 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003431
Adam Jacksone1a44742010-06-25 15:32:14 -04003432 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3433 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 reg = FDI_RX_IMR(pipe);
3435 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003436 temp &= ~FDI_RX_SYMBOL_LOCK;
3437 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 I915_WRITE(reg, temp);
3439 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003440 udelay(150);
3441
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003442 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 reg = FDI_TX_CTL(pipe);
3444 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003445 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003446 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003447 temp &= ~FDI_LINK_TRAIN_NONE;
3448 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003449 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003450
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 reg = FDI_RX_CTL(pipe);
3452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 temp &= ~FDI_LINK_TRAIN_NONE;
3454 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3456
3457 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 udelay(150);
3459
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003460 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003461 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3462 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3463 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003464
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003466 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003467 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3469
3470 if ((temp & FDI_RX_BIT_LOCK)) {
3471 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 break;
3474 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003476 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478
3479 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 reg = FDI_TX_CTL(pipe);
3481 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003482 temp &= ~FDI_LINK_TRAIN_NONE;
3483 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003484 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003485
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 reg = FDI_RX_CTL(pipe);
3487 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003488 temp &= ~FDI_LINK_TRAIN_NONE;
3489 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 I915_WRITE(reg, temp);
3491
3492 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493 udelay(150);
3494
Chris Wilson5eddb702010-09-11 13:48:45 +01003495 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003496 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003497 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003498 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3499
3500 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003501 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502 DRM_DEBUG_KMS("FDI train 2 done.\n");
3503 break;
3504 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003505 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003506 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003507 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003508
3509 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003510
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003511}
3512
Akshay Joshi0206e352011-08-16 15:34:10 -04003513static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3515 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3516 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3517 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3518};
3519
3520/* The FDI link training functions for SNB/Cougarpoint. */
3521static void gen6_fdi_link_train(struct drm_crtc *crtc)
3522{
3523 struct drm_device *dev = crtc->dev;
3524 struct drm_i915_private *dev_priv = dev->dev_private;
3525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3526 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003527 i915_reg_t reg;
3528 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003529
Adam Jacksone1a44742010-06-25 15:32:14 -04003530 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3531 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 reg = FDI_RX_IMR(pipe);
3533 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003534 temp &= ~FDI_RX_SYMBOL_LOCK;
3535 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 I915_WRITE(reg, temp);
3537
3538 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003539 udelay(150);
3540
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003541 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 reg = FDI_TX_CTL(pipe);
3543 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003544 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003545 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003546 temp &= ~FDI_LINK_TRAIN_NONE;
3547 temp |= FDI_LINK_TRAIN_PATTERN_1;
3548 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3549 /* SNB-B */
3550 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003551 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552
Daniel Vetterd74cf322012-10-26 10:58:13 +02003553 I915_WRITE(FDI_RX_MISC(pipe),
3554 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3555
Chris Wilson5eddb702010-09-11 13:48:45 +01003556 reg = FDI_RX_CTL(pipe);
3557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558 if (HAS_PCH_CPT(dev)) {
3559 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3560 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3561 } else {
3562 temp &= ~FDI_LINK_TRAIN_NONE;
3563 temp |= FDI_LINK_TRAIN_PATTERN_1;
3564 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3566
3567 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003568 udelay(150);
3569
Akshay Joshi0206e352011-08-16 15:34:10 -04003570 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003571 reg = FDI_TX_CTL(pipe);
3572 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3574 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003575 I915_WRITE(reg, temp);
3576
3577 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 udelay(500);
3579
Sean Paulfa37d392012-03-02 12:53:39 -05003580 for (retry = 0; retry < 5; retry++) {
3581 reg = FDI_RX_IIR(pipe);
3582 temp = I915_READ(reg);
3583 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3584 if (temp & FDI_RX_BIT_LOCK) {
3585 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3586 DRM_DEBUG_KMS("FDI train 1 done.\n");
3587 break;
3588 }
3589 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003590 }
Sean Paulfa37d392012-03-02 12:53:39 -05003591 if (retry < 5)
3592 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593 }
3594 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596
3597 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 reg = FDI_TX_CTL(pipe);
3599 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003600 temp &= ~FDI_LINK_TRAIN_NONE;
3601 temp |= FDI_LINK_TRAIN_PATTERN_2;
3602 if (IS_GEN6(dev)) {
3603 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3604 /* SNB-B */
3605 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3606 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003607 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003608
Chris Wilson5eddb702010-09-11 13:48:45 +01003609 reg = FDI_RX_CTL(pipe);
3610 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003611 if (HAS_PCH_CPT(dev)) {
3612 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3613 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3614 } else {
3615 temp &= ~FDI_LINK_TRAIN_NONE;
3616 temp |= FDI_LINK_TRAIN_PATTERN_2;
3617 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003618 I915_WRITE(reg, temp);
3619
3620 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003621 udelay(150);
3622
Akshay Joshi0206e352011-08-16 15:34:10 -04003623 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003624 reg = FDI_TX_CTL(pipe);
3625 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003626 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3627 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003628 I915_WRITE(reg, temp);
3629
3630 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003631 udelay(500);
3632
Sean Paulfa37d392012-03-02 12:53:39 -05003633 for (retry = 0; retry < 5; retry++) {
3634 reg = FDI_RX_IIR(pipe);
3635 temp = I915_READ(reg);
3636 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3637 if (temp & FDI_RX_SYMBOL_LOCK) {
3638 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3639 DRM_DEBUG_KMS("FDI train 2 done.\n");
3640 break;
3641 }
3642 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003643 }
Sean Paulfa37d392012-03-02 12:53:39 -05003644 if (retry < 5)
3645 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003646 }
3647 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003648 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003649
3650 DRM_DEBUG_KMS("FDI train done.\n");
3651}
3652
Jesse Barnes357555c2011-04-28 15:09:55 -07003653/* Manual link training for Ivy Bridge A0 parts */
3654static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3655{
3656 struct drm_device *dev = crtc->dev;
3657 struct drm_i915_private *dev_priv = dev->dev_private;
3658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3659 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003660 i915_reg_t reg;
3661 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003662
3663 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3664 for train result */
3665 reg = FDI_RX_IMR(pipe);
3666 temp = I915_READ(reg);
3667 temp &= ~FDI_RX_SYMBOL_LOCK;
3668 temp &= ~FDI_RX_BIT_LOCK;
3669 I915_WRITE(reg, temp);
3670
3671 POSTING_READ(reg);
3672 udelay(150);
3673
Daniel Vetter01a415f2012-10-27 15:58:40 +02003674 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3675 I915_READ(FDI_RX_IIR(pipe)));
3676
Jesse Barnes139ccd32013-08-19 11:04:55 -07003677 /* Try each vswing and preemphasis setting twice before moving on */
3678 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3679 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003680 reg = FDI_TX_CTL(pipe);
3681 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003682 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3683 temp &= ~FDI_TX_ENABLE;
3684 I915_WRITE(reg, temp);
3685
3686 reg = FDI_RX_CTL(pipe);
3687 temp = I915_READ(reg);
3688 temp &= ~FDI_LINK_TRAIN_AUTO;
3689 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3690 temp &= ~FDI_RX_ENABLE;
3691 I915_WRITE(reg, temp);
3692
3693 /* enable CPU FDI TX and PCH FDI RX */
3694 reg = FDI_TX_CTL(pipe);
3695 temp = I915_READ(reg);
3696 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003697 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003698 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003699 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003700 temp |= snb_b_fdi_train_param[j/2];
3701 temp |= FDI_COMPOSITE_SYNC;
3702 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3703
3704 I915_WRITE(FDI_RX_MISC(pipe),
3705 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3706
3707 reg = FDI_RX_CTL(pipe);
3708 temp = I915_READ(reg);
3709 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3710 temp |= FDI_COMPOSITE_SYNC;
3711 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3712
3713 POSTING_READ(reg);
3714 udelay(1); /* should be 0.5us */
3715
3716 for (i = 0; i < 4; i++) {
3717 reg = FDI_RX_IIR(pipe);
3718 temp = I915_READ(reg);
3719 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3720
3721 if (temp & FDI_RX_BIT_LOCK ||
3722 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3723 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3724 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3725 i);
3726 break;
3727 }
3728 udelay(1); /* should be 0.5us */
3729 }
3730 if (i == 4) {
3731 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3732 continue;
3733 }
3734
3735 /* Train 2 */
3736 reg = FDI_TX_CTL(pipe);
3737 temp = I915_READ(reg);
3738 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3739 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3740 I915_WRITE(reg, temp);
3741
3742 reg = FDI_RX_CTL(pipe);
3743 temp = I915_READ(reg);
3744 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3745 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003746 I915_WRITE(reg, temp);
3747
3748 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003749 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003750
Jesse Barnes139ccd32013-08-19 11:04:55 -07003751 for (i = 0; i < 4; i++) {
3752 reg = FDI_RX_IIR(pipe);
3753 temp = I915_READ(reg);
3754 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003755
Jesse Barnes139ccd32013-08-19 11:04:55 -07003756 if (temp & FDI_RX_SYMBOL_LOCK ||
3757 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3758 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3759 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3760 i);
3761 goto train_done;
3762 }
3763 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003764 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003765 if (i == 4)
3766 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003767 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003768
Jesse Barnes139ccd32013-08-19 11:04:55 -07003769train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003770 DRM_DEBUG_KMS("FDI train done.\n");
3771}
3772
Daniel Vetter88cefb62012-08-12 19:27:14 +02003773static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003774{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003775 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003776 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003777 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003778 i915_reg_t reg;
3779 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003780
Jesse Barnes0e23b992010-09-10 11:10:00 -07003781 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003782 reg = FDI_RX_CTL(pipe);
3783 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003784 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003785 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003786 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3788
3789 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003790 udelay(200);
3791
3792 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 temp = I915_READ(reg);
3794 I915_WRITE(reg, temp | FDI_PCDCLK);
3795
3796 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003797 udelay(200);
3798
Paulo Zanoni20749732012-11-23 15:30:38 -02003799 /* Enable CPU FDI TX PLL, always on for Ironlake */
3800 reg = FDI_TX_CTL(pipe);
3801 temp = I915_READ(reg);
3802 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3803 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003804
Paulo Zanoni20749732012-11-23 15:30:38 -02003805 POSTING_READ(reg);
3806 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003807 }
3808}
3809
Daniel Vetter88cefb62012-08-12 19:27:14 +02003810static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3811{
3812 struct drm_device *dev = intel_crtc->base.dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003815 i915_reg_t reg;
3816 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003817
3818 /* Switch from PCDclk to Rawclk */
3819 reg = FDI_RX_CTL(pipe);
3820 temp = I915_READ(reg);
3821 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3822
3823 /* Disable CPU FDI TX PLL */
3824 reg = FDI_TX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3827
3828 POSTING_READ(reg);
3829 udelay(100);
3830
3831 reg = FDI_RX_CTL(pipe);
3832 temp = I915_READ(reg);
3833 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3834
3835 /* Wait for the clocks to turn off. */
3836 POSTING_READ(reg);
3837 udelay(100);
3838}
3839
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003840static void ironlake_fdi_disable(struct drm_crtc *crtc)
3841{
3842 struct drm_device *dev = crtc->dev;
3843 struct drm_i915_private *dev_priv = dev->dev_private;
3844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3845 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003846 i915_reg_t reg;
3847 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003848
3849 /* disable CPU FDI tx and PCH FDI rx */
3850 reg = FDI_TX_CTL(pipe);
3851 temp = I915_READ(reg);
3852 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3853 POSTING_READ(reg);
3854
3855 reg = FDI_RX_CTL(pipe);
3856 temp = I915_READ(reg);
3857 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003858 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003859 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3860
3861 POSTING_READ(reg);
3862 udelay(100);
3863
3864 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003865 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003866 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003867
3868 /* still set train pattern 1 */
3869 reg = FDI_TX_CTL(pipe);
3870 temp = I915_READ(reg);
3871 temp &= ~FDI_LINK_TRAIN_NONE;
3872 temp |= FDI_LINK_TRAIN_PATTERN_1;
3873 I915_WRITE(reg, temp);
3874
3875 reg = FDI_RX_CTL(pipe);
3876 temp = I915_READ(reg);
3877 if (HAS_PCH_CPT(dev)) {
3878 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3879 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3880 } else {
3881 temp &= ~FDI_LINK_TRAIN_NONE;
3882 temp |= FDI_LINK_TRAIN_PATTERN_1;
3883 }
3884 /* BPC in FDI rx is consistent with that in PIPECONF */
3885 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003886 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003887 I915_WRITE(reg, temp);
3888
3889 POSTING_READ(reg);
3890 udelay(100);
3891}
3892
Chris Wilson5dce5b932014-01-20 10:17:36 +00003893bool intel_has_pending_fb_unpin(struct drm_device *dev)
3894{
3895 struct intel_crtc *crtc;
3896
3897 /* Note that we don't need to be called with mode_config.lock here
3898 * as our list of CRTC objects is static for the lifetime of the
3899 * device and so cannot disappear as we iterate. Similarly, we can
3900 * happily treat the predicates as racy, atomic checks as userspace
3901 * cannot claim and pin a new fb without at least acquring the
3902 * struct_mutex and so serialising with us.
3903 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003904 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003905 if (atomic_read(&crtc->unpin_work_count) == 0)
3906 continue;
3907
3908 if (crtc->unpin_work)
3909 intel_wait_for_vblank(dev, crtc->pipe);
3910
3911 return true;
3912 }
3913
3914 return false;
3915}
3916
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003917static void page_flip_completed(struct intel_crtc *intel_crtc)
3918{
3919 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3920 struct intel_unpin_work *work = intel_crtc->unpin_work;
3921
3922 /* ensure that the unpin work is consistent wrt ->pending. */
3923 smp_rmb();
3924 intel_crtc->unpin_work = NULL;
3925
3926 if (work->event)
3927 drm_send_vblank_event(intel_crtc->base.dev,
3928 intel_crtc->pipe,
3929 work->event);
3930
3931 drm_crtc_vblank_put(&intel_crtc->base);
3932
3933 wake_up_all(&dev_priv->pending_flip_queue);
3934 queue_work(dev_priv->wq, &work->work);
3935
3936 trace_i915_flip_complete(intel_crtc->plane,
3937 work->pending_flip_obj);
3938}
3939
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003940static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003941{
Chris Wilson0f911282012-04-17 10:05:38 +01003942 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003943 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003944 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003945
Daniel Vetter2c10d572012-12-20 21:24:07 +01003946 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003947
3948 ret = wait_event_interruptible_timeout(
3949 dev_priv->pending_flip_queue,
3950 !intel_crtc_has_pending_flip(crtc),
3951 60*HZ);
3952
3953 if (ret < 0)
3954 return ret;
3955
3956 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003958
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003959 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003960 if (intel_crtc->unpin_work) {
3961 WARN_ONCE(1, "Removing stuck page flip\n");
3962 page_flip_completed(intel_crtc);
3963 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003964 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003965 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003966
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003967 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003968}
3969
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003970static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3971{
3972 u32 temp;
3973
3974 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3975
3976 mutex_lock(&dev_priv->sb_lock);
3977
3978 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3979 temp |= SBI_SSCCTL_DISABLE;
3980 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3981
3982 mutex_unlock(&dev_priv->sb_lock);
3983}
3984
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003985/* Program iCLKIP clock to the desired frequency */
3986static void lpt_program_iclkip(struct drm_crtc *crtc)
3987{
3988 struct drm_device *dev = crtc->dev;
3989 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003990 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003991 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3992 u32 temp;
3993
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003994 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003995
3996 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003997 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003998 auxdiv = 1;
3999 divsel = 0x41;
4000 phaseinc = 0x20;
4001 } else {
4002 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01004003 * but the adjusted_mode->crtc_clock in in KHz. To get the
4004 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004005 * convert the virtual clock precision to KHz here for higher
4006 * precision.
4007 */
4008 u32 iclk_virtual_root_freq = 172800 * 1000;
4009 u32 iclk_pi_range = 64;
4010 u32 desired_divisor, msb_divisor_value, pi_value;
4011
Ville Syrjäläa2572f52015-12-04 22:20:21 +02004012 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004013 msb_divisor_value = desired_divisor / iclk_pi_range;
4014 pi_value = desired_divisor % iclk_pi_range;
4015
4016 auxdiv = 0;
4017 divsel = msb_divisor_value - 2;
4018 phaseinc = pi_value;
4019 }
4020
4021 /* This should not happen with any sane values */
4022 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4023 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4024 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4025 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4026
4027 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004028 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004029 auxdiv,
4030 divsel,
4031 phasedir,
4032 phaseinc);
4033
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004034 mutex_lock(&dev_priv->sb_lock);
4035
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004036 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004037 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004038 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4039 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4040 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4041 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4042 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4043 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004044 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004045
4046 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004047 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004048 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4049 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004050 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004051
4052 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004053 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004054 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004055 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004056
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004057 mutex_unlock(&dev_priv->sb_lock);
4058
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004059 /* Wait for initialization time */
4060 udelay(24);
4061
4062 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4063}
4064
Daniel Vetter275f01b22013-05-03 11:49:47 +02004065static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4066 enum pipe pch_transcoder)
4067{
4068 struct drm_device *dev = crtc->base.dev;
4069 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004070 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004071
4072 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4073 I915_READ(HTOTAL(cpu_transcoder)));
4074 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4075 I915_READ(HBLANK(cpu_transcoder)));
4076 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4077 I915_READ(HSYNC(cpu_transcoder)));
4078
4079 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4080 I915_READ(VTOTAL(cpu_transcoder)));
4081 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4082 I915_READ(VBLANK(cpu_transcoder)));
4083 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4084 I915_READ(VSYNC(cpu_transcoder)));
4085 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4086 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4087}
4088
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004089static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004090{
4091 struct drm_i915_private *dev_priv = dev->dev_private;
4092 uint32_t temp;
4093
4094 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004095 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004096 return;
4097
4098 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4099 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4100
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004101 temp &= ~FDI_BC_BIFURCATION_SELECT;
4102 if (enable)
4103 temp |= FDI_BC_BIFURCATION_SELECT;
4104
4105 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004106 I915_WRITE(SOUTH_CHICKEN1, temp);
4107 POSTING_READ(SOUTH_CHICKEN1);
4108}
4109
4110static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4111{
4112 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004113
4114 switch (intel_crtc->pipe) {
4115 case PIPE_A:
4116 break;
4117 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004118 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004119 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004120 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004121 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004122
4123 break;
4124 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004125 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004126
4127 break;
4128 default:
4129 BUG();
4130 }
4131}
4132
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004133/* Return which DP Port should be selected for Transcoder DP control */
4134static enum port
4135intel_trans_dp_port_sel(struct drm_crtc *crtc)
4136{
4137 struct drm_device *dev = crtc->dev;
4138 struct intel_encoder *encoder;
4139
4140 for_each_encoder_on_crtc(dev, crtc, encoder) {
4141 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4142 encoder->type == INTEL_OUTPUT_EDP)
4143 return enc_to_dig_port(&encoder->base)->port;
4144 }
4145
4146 return -1;
4147}
4148
Jesse Barnesf67a5592011-01-05 10:31:48 -08004149/*
4150 * Enable PCH resources required for PCH ports:
4151 * - PCH PLLs
4152 * - FDI training & RX/TX
4153 * - update transcoder timings
4154 * - DP transcoding bits
4155 * - transcoder
4156 */
4157static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004158{
4159 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004160 struct drm_i915_private *dev_priv = dev->dev_private;
4161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4162 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004163 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004164
Daniel Vetterab9412b2013-05-03 11:49:46 +02004165 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004166
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004167 if (IS_IVYBRIDGE(dev))
4168 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4169
Daniel Vettercd986ab2012-10-26 10:58:12 +02004170 /* Write the TU size bits before fdi link training, so that error
4171 * detection works. */
4172 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4173 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4174
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004175 /*
4176 * Sometimes spurious CPU pipe underruns happen during FDI
4177 * training, at least with VGA+HDMI cloning. Suppress them.
4178 */
4179 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4180
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004181 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004182 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004183
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004184 /* We need to program the right clock selection before writing the pixel
4185 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004186 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004187 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004188
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004189 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004190 temp |= TRANS_DPLL_ENABLE(pipe);
4191 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004192 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004193 temp |= sel;
4194 else
4195 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004196 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004197 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004198
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004199 /* XXX: pch pll's can be enabled any time before we enable the PCH
4200 * transcoder, and we actually should do this to not upset any PCH
4201 * transcoder that already use the clock when we share it.
4202 *
4203 * Note that enable_shared_dpll tries to do the right thing, but
4204 * get_shared_dpll unconditionally resets the pll - we need that to have
4205 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004206 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004207
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004208 /* set transcoder timing, panel must allow it */
4209 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004210 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004211
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004212 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004213
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004214 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4215
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004217 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004218 const struct drm_display_mode *adjusted_mode =
4219 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004220 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004221 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004222 temp = I915_READ(reg);
4223 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004224 TRANS_DP_SYNC_MASK |
4225 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004226 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004227 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004228
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004229 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004230 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004231 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004232 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004233
4234 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004235 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004236 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004237 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004238 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004239 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004240 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004241 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004242 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004243 break;
4244 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004245 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004246 }
4247
Chris Wilson5eddb702010-09-11 13:48:45 +01004248 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004249 }
4250
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004251 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004252}
4253
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004254static void lpt_pch_enable(struct drm_crtc *crtc)
4255{
4256 struct drm_device *dev = crtc->dev;
4257 struct drm_i915_private *dev_priv = dev->dev_private;
4258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004259 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004260
Daniel Vetterab9412b2013-05-03 11:49:46 +02004261 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004262
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004263 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004264
Paulo Zanoni0540e482012-10-31 18:12:40 -02004265 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004266 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004267
Paulo Zanoni937bb612012-10-31 18:12:47 -02004268 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004269}
4270
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004271struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4272 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004273{
Daniel Vettere2b78262013-06-07 23:10:03 +02004274 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004275 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004276 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004277 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004278 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004279
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004280 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4281
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004282 if (HAS_PCH_IBX(dev_priv->dev)) {
4283 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004284 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004285 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004286
Daniel Vetter46edb022013-06-05 13:34:12 +02004287 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4288 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004289
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004290 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004291
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004292 goto found;
4293 }
4294
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304295 if (IS_BROXTON(dev_priv->dev)) {
4296 /* PLL is attached to port in bxt */
4297 struct intel_encoder *encoder;
4298 struct intel_digital_port *intel_dig_port;
4299
4300 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4301 if (WARN_ON(!encoder))
4302 return NULL;
4303
4304 intel_dig_port = enc_to_dig_port(&encoder->base);
4305 /* 1:1 mapping between ports and PLLs */
4306 i = (enum intel_dpll_id)intel_dig_port->port;
4307 pll = &dev_priv->shared_dplls[i];
4308 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4309 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004310 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304311
4312 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004313 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4314 /* Do not consider SPLL */
4315 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304316
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004317 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004318 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004319
4320 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004321 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004322 continue;
4323
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004324 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004325 &shared_dpll[i].hw_state,
4326 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004327 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004328 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004329 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004330 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004331 goto found;
4332 }
4333 }
4334
4335 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004336 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4337 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004338 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004339 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4340 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004341 goto found;
4342 }
4343 }
4344
4345 return NULL;
4346
4347found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004348 if (shared_dpll[i].crtc_mask == 0)
4349 shared_dpll[i].hw_state =
4350 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004351
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004352 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004353 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4354 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004355
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004356 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004357
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004358 return pll;
4359}
4360
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004361static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004362{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004363 struct drm_i915_private *dev_priv = to_i915(state->dev);
4364 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004365 struct intel_shared_dpll *pll;
4366 enum intel_dpll_id i;
4367
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004368 if (!to_intel_atomic_state(state)->dpll_set)
4369 return;
4370
4371 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004372 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4373 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004374 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004375 }
4376}
4377
Daniel Vettera1520312013-05-03 11:49:50 +02004378static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004379{
4380 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004381 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004382 u32 temp;
4383
4384 temp = I915_READ(dslreg);
4385 udelay(500);
4386 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004387 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004388 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004389 }
4390}
4391
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004392static int
4393skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4394 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4395 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004396{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004397 struct intel_crtc_scaler_state *scaler_state =
4398 &crtc_state->scaler_state;
4399 struct intel_crtc *intel_crtc =
4400 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004401 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004402
4403 need_scaling = intel_rotation_90_or_270(rotation) ?
4404 (src_h != dst_w || src_w != dst_h):
4405 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004406
4407 /*
4408 * if plane is being disabled or scaler is no more required or force detach
4409 * - free scaler binded to this plane/crtc
4410 * - in order to do this, update crtc->scaler_usage
4411 *
4412 * Here scaler state in crtc_state is set free so that
4413 * scaler can be assigned to other user. Actual register
4414 * update to free the scaler is done in plane/panel-fit programming.
4415 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4416 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004417 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004418 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004419 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004420 scaler_state->scalers[*scaler_id].in_use = 0;
4421
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004422 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4423 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4424 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004425 scaler_state->scaler_users);
4426 *scaler_id = -1;
4427 }
4428 return 0;
4429 }
4430
4431 /* range checks */
4432 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4433 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4434
4435 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4436 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004437 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004438 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004439 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004440 return -EINVAL;
4441 }
4442
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004443 /* mark this plane as a scaler user in crtc_state */
4444 scaler_state->scaler_users |= (1 << scaler_user);
4445 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4446 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4447 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4448 scaler_state->scaler_users);
4449
4450 return 0;
4451}
4452
4453/**
4454 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4455 *
4456 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004457 *
4458 * Return
4459 * 0 - scaler_usage updated successfully
4460 * error - requested scaling cannot be supported or other error condition
4461 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004462int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004463{
4464 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004465 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004466
4467 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4468 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4469
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004470 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004471 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4472 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004473 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004474}
4475
4476/**
4477 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4478 *
4479 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004480 * @plane_state: atomic plane state to update
4481 *
4482 * Return
4483 * 0 - scaler_usage updated successfully
4484 * error - requested scaling cannot be supported or other error condition
4485 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004486static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4487 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004488{
4489
4490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004491 struct intel_plane *intel_plane =
4492 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004493 struct drm_framebuffer *fb = plane_state->base.fb;
4494 int ret;
4495
4496 bool force_detach = !fb || !plane_state->visible;
4497
4498 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4499 intel_plane->base.base.id, intel_crtc->pipe,
4500 drm_plane_index(&intel_plane->base));
4501
4502 ret = skl_update_scaler(crtc_state, force_detach,
4503 drm_plane_index(&intel_plane->base),
4504 &plane_state->scaler_id,
4505 plane_state->base.rotation,
4506 drm_rect_width(&plane_state->src) >> 16,
4507 drm_rect_height(&plane_state->src) >> 16,
4508 drm_rect_width(&plane_state->dst),
4509 drm_rect_height(&plane_state->dst));
4510
4511 if (ret || plane_state->scaler_id < 0)
4512 return ret;
4513
Chandra Kondurua1b22782015-04-07 15:28:45 -07004514 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004515 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004516 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004517 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004518 return -EINVAL;
4519 }
4520
4521 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004522 switch (fb->pixel_format) {
4523 case DRM_FORMAT_RGB565:
4524 case DRM_FORMAT_XBGR8888:
4525 case DRM_FORMAT_XRGB8888:
4526 case DRM_FORMAT_ABGR8888:
4527 case DRM_FORMAT_ARGB8888:
4528 case DRM_FORMAT_XRGB2101010:
4529 case DRM_FORMAT_XBGR2101010:
4530 case DRM_FORMAT_YUYV:
4531 case DRM_FORMAT_YVYU:
4532 case DRM_FORMAT_UYVY:
4533 case DRM_FORMAT_VYUY:
4534 break;
4535 default:
4536 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4537 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4538 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004539 }
4540
Chandra Kondurua1b22782015-04-07 15:28:45 -07004541 return 0;
4542}
4543
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004544static void skylake_scaler_disable(struct intel_crtc *crtc)
4545{
4546 int i;
4547
4548 for (i = 0; i < crtc->num_scalers; i++)
4549 skl_detach_scaler(crtc, i);
4550}
4551
4552static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004553{
4554 struct drm_device *dev = crtc->base.dev;
4555 struct drm_i915_private *dev_priv = dev->dev_private;
4556 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004557 struct intel_crtc_scaler_state *scaler_state =
4558 &crtc->config->scaler_state;
4559
4560 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4561
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004562 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004563 int id;
4564
4565 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4566 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4567 return;
4568 }
4569
4570 id = scaler_state->scaler_id;
4571 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4572 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4573 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4574 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4575
4576 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004577 }
4578}
4579
Jesse Barnesb074cec2013-04-25 12:55:02 -07004580static void ironlake_pfit_enable(struct intel_crtc *crtc)
4581{
4582 struct drm_device *dev = crtc->base.dev;
4583 struct drm_i915_private *dev_priv = dev->dev_private;
4584 int pipe = crtc->pipe;
4585
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004586 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004587 /* Force use of hard-coded filter coefficients
4588 * as some pre-programmed values are broken,
4589 * e.g. x201.
4590 */
4591 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4592 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4593 PF_PIPE_SEL_IVB(pipe));
4594 else
4595 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004596 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4597 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004598 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004599}
4600
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004601void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004602{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004603 struct drm_device *dev = crtc->base.dev;
4604 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004605
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004606 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004607 return;
4608
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004609 /* We can only enable IPS after we enable a plane and wait for a vblank */
4610 intel_wait_for_vblank(dev, crtc->pipe);
4611
Paulo Zanonid77e4532013-09-24 13:52:55 -03004612 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004613 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004614 mutex_lock(&dev_priv->rps.hw_lock);
4615 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4616 mutex_unlock(&dev_priv->rps.hw_lock);
4617 /* Quoting Art Runyan: "its not safe to expect any particular
4618 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004619 * mailbox." Moreover, the mailbox may return a bogus state,
4620 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004621 */
4622 } else {
4623 I915_WRITE(IPS_CTL, IPS_ENABLE);
4624 /* The bit only becomes 1 in the next vblank, so this wait here
4625 * is essentially intel_wait_for_vblank. If we don't have this
4626 * and don't wait for vblanks until the end of crtc_enable, then
4627 * the HW state readout code will complain that the expected
4628 * IPS_CTL value is not the one we read. */
4629 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4630 DRM_ERROR("Timed out waiting for IPS enable\n");
4631 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004632}
4633
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004634void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004635{
4636 struct drm_device *dev = crtc->base.dev;
4637 struct drm_i915_private *dev_priv = dev->dev_private;
4638
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004639 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004640 return;
4641
4642 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004643 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004644 mutex_lock(&dev_priv->rps.hw_lock);
4645 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4646 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004647 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4648 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4649 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004650 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004651 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004652 POSTING_READ(IPS_CTL);
4653 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004654
4655 /* We need to wait for a vblank before we can disable the plane. */
4656 intel_wait_for_vblank(dev, crtc->pipe);
4657}
4658
4659/** Loads the palette/gamma unit for the CRTC with the prepared values */
4660static void intel_crtc_load_lut(struct drm_crtc *crtc)
4661{
4662 struct drm_device *dev = crtc->dev;
4663 struct drm_i915_private *dev_priv = dev->dev_private;
4664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4665 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004666 int i;
4667 bool reenable_ips = false;
4668
4669 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004670 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004671 return;
4672
Imre Deak50360402015-01-16 00:55:16 -08004673 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004674 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004675 assert_dsi_pll_enabled(dev_priv);
4676 else
4677 assert_pll_enabled(dev_priv, pipe);
4678 }
4679
Paulo Zanonid77e4532013-09-24 13:52:55 -03004680 /* Workaround : Do not read or write the pipe palette/gamma data while
4681 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4682 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004683 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004684 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4685 GAMMA_MODE_MODE_SPLIT)) {
4686 hsw_disable_ips(intel_crtc);
4687 reenable_ips = true;
4688 }
4689
4690 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004691 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004692
4693 if (HAS_GMCH_DISPLAY(dev))
4694 palreg = PALETTE(pipe, i);
4695 else
4696 palreg = LGC_PALETTE(pipe, i);
4697
4698 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004699 (intel_crtc->lut_r[i] << 16) |
4700 (intel_crtc->lut_g[i] << 8) |
4701 intel_crtc->lut_b[i]);
4702 }
4703
4704 if (reenable_ips)
4705 hsw_enable_ips(intel_crtc);
4706}
4707
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004708static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004709{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004710 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004711 struct drm_device *dev = intel_crtc->base.dev;
4712 struct drm_i915_private *dev_priv = dev->dev_private;
4713
4714 mutex_lock(&dev->struct_mutex);
4715 dev_priv->mm.interruptible = false;
4716 (void) intel_overlay_switch_off(intel_crtc->overlay);
4717 dev_priv->mm.interruptible = true;
4718 mutex_unlock(&dev->struct_mutex);
4719 }
4720
4721 /* Let userspace switch the overlay on again. In most cases userspace
4722 * has to recompute where to put it anyway.
4723 */
4724}
4725
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004726/**
4727 * intel_post_enable_primary - Perform operations after enabling primary plane
4728 * @crtc: the CRTC whose primary plane was just enabled
4729 *
4730 * Performs potentially sleeping operations that must be done after the primary
4731 * plane is enabled, such as updating FBC and IPS. Note that this may be
4732 * called due to an explicit primary plane update, or due to an implicit
4733 * re-enable that is caused when a sprite plane is updated to no longer
4734 * completely hide the primary plane.
4735 */
4736static void
4737intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004738{
4739 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004740 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4742 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004743
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004744 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004745 * FIXME IPS should be fine as long as one plane is
4746 * enabled, but in practice it seems to have problems
4747 * when going from primary only to sprite only and vice
4748 * versa.
4749 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004750 hsw_enable_ips(intel_crtc);
4751
Daniel Vetterf99d7062014-06-19 16:01:59 +02004752 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004753 * Gen2 reports pipe underruns whenever all planes are disabled.
4754 * So don't enable underrun reporting before at least some planes
4755 * are enabled.
4756 * FIXME: Need to fix the logic to work when we turn off all planes
4757 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004758 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004759 if (IS_GEN2(dev))
4760 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4761
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004762 /* Underruns don't always raise interrupts, so check manually. */
4763 intel_check_cpu_fifo_underruns(dev_priv);
4764 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004765}
4766
4767/**
4768 * intel_pre_disable_primary - Perform operations before disabling primary plane
4769 * @crtc: the CRTC whose primary plane is to be disabled
4770 *
4771 * Performs potentially sleeping operations that must be done before the
4772 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4773 * be called due to an explicit primary plane update, or due to an implicit
4774 * disable that is caused when a sprite plane completely hides the primary
4775 * plane.
4776 */
4777static void
4778intel_pre_disable_primary(struct drm_crtc *crtc)
4779{
4780 struct drm_device *dev = crtc->dev;
4781 struct drm_i915_private *dev_priv = dev->dev_private;
4782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4783 int pipe = intel_crtc->pipe;
4784
4785 /*
4786 * Gen2 reports pipe underruns whenever all planes are disabled.
4787 * So diasble underrun reporting before all the planes get disabled.
4788 * FIXME: Need to fix the logic to work when we turn off all planes
4789 * but leave the pipe running.
4790 */
4791 if (IS_GEN2(dev))
4792 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4793
4794 /*
4795 * Vblank time updates from the shadow to live plane control register
4796 * are blocked if the memory self-refresh mode is active at that
4797 * moment. So to make sure the plane gets truly disabled, disable
4798 * first the self-refresh mode. The self-refresh enable bit in turn
4799 * will be checked/applied by the HW only at the next frame start
4800 * event which is after the vblank start event, so we need to have a
4801 * wait-for-vblank between disabling the plane and the pipe.
4802 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004803 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004804 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004805 dev_priv->wm.vlv.cxsr = false;
4806 intel_wait_for_vblank(dev, pipe);
4807 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004808
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004809 /*
4810 * FIXME IPS should be fine as long as one plane is
4811 * enabled, but in practice it seems to have problems
4812 * when going from primary only to sprite only and vice
4813 * versa.
4814 */
4815 hsw_disable_ips(intel_crtc);
4816}
4817
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004818static void intel_post_plane_update(struct intel_crtc *crtc)
4819{
4820 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004821 struct intel_crtc_state *pipe_config =
4822 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004823 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004824
4825 if (atomic->wait_vblank)
4826 intel_wait_for_vblank(dev, crtc->pipe);
4827
4828 intel_frontbuffer_flip(dev, atomic->fb_bits);
4829
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004830 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004831
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004832 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004833 intel_update_watermarks(&crtc->base);
4834
Paulo Zanonic80ac852015-07-02 19:25:13 -03004835 if (atomic->update_fbc)
Paulo Zanoni754d1132015-10-13 19:13:25 -03004836 intel_fbc_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004837
4838 if (atomic->post_enable_primary)
4839 intel_post_enable_primary(&crtc->base);
4840
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004841 memset(atomic, 0, sizeof(*atomic));
4842}
4843
4844static void intel_pre_plane_update(struct intel_crtc *crtc)
4845{
4846 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004847 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004848 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004849 struct intel_crtc_state *pipe_config =
4850 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004851
Paulo Zanonic80ac852015-07-02 19:25:13 -03004852 if (atomic->disable_fbc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03004853 intel_fbc_deactivate(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004854
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004855 if (crtc->atomic.disable_ips)
4856 hsw_disable_ips(crtc);
4857
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004858 if (atomic->pre_disable_primary)
4859 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004860
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004861 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004862 crtc->wm.cxsr_allowed = false;
4863 intel_set_memory_cxsr(dev_priv, false);
4864 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004865
Matt Roper396e33a2016-01-06 11:34:30 -08004866 /*
4867 * IVB workaround: must disable low power watermarks for at least
4868 * one frame before enabling scaling. LP watermarks can be re-enabled
4869 * when scaling is disabled.
4870 *
4871 * WaCxSRDisabledForSpriteScaling:ivb
4872 */
4873 if (pipe_config->disable_lp_wm) {
4874 ilk_disable_lp_wm(dev);
4875 intel_wait_for_vblank(dev, crtc->pipe);
4876 }
4877
4878 /*
4879 * If we're doing a modeset, we're done. No need to do any pre-vblank
4880 * watermark programming here.
4881 */
4882 if (needs_modeset(&pipe_config->base))
4883 return;
4884
4885 /*
4886 * For platforms that support atomic watermarks, program the
4887 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4888 * will be the intermediate values that are safe for both pre- and
4889 * post- vblank; when vblank happens, the 'active' values will be set
4890 * to the final 'target' values and we'll do this again to get the
4891 * optimal watermarks. For gen9+ platforms, the values we program here
4892 * will be the final target values which will get automatically latched
4893 * at vblank time; no further programming will be necessary.
4894 *
4895 * If a platform hasn't been transitioned to atomic watermarks yet,
4896 * we'll continue to update watermarks the old way, if flags tell
4897 * us to.
4898 */
4899 if (dev_priv->display.initial_watermarks != NULL)
4900 dev_priv->display.initial_watermarks(pipe_config);
4901 else if (pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004902 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004903}
4904
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004905static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004906{
4907 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004909 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004910 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004911
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004912 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004913
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004914 drm_for_each_plane_mask(p, dev, plane_mask)
4915 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004916
Daniel Vetterf99d7062014-06-19 16:01:59 +02004917 /*
4918 * FIXME: Once we grow proper nuclear flip support out of this we need
4919 * to compute the mask of flip planes precisely. For the time being
4920 * consider this a flip to a NULL plane.
4921 */
4922 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004923}
4924
Jesse Barnesf67a5592011-01-05 10:31:48 -08004925static void ironlake_crtc_enable(struct drm_crtc *crtc)
4926{
4927 struct drm_device *dev = crtc->dev;
4928 struct drm_i915_private *dev_priv = dev->dev_private;
4929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004930 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004931 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004932
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004933 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004934 return;
4935
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004936 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004937 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4938
4939 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004940 intel_prepare_shared_dpll(intel_crtc);
4941
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004942 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304943 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004944
4945 intel_set_pipe_timings(intel_crtc);
4946
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004947 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004948 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004949 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004950 }
4951
4952 ironlake_set_pipeconf(crtc);
4953
Jesse Barnesf67a5592011-01-05 10:31:48 -08004954 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004955
Daniel Vettera72e4c92014-09-30 10:56:47 +02004956 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004957
Daniel Vetterf6736a12013-06-05 13:34:30 +02004958 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004959 if (encoder->pre_enable)
4960 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004961
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004962 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004963 /* Note: FDI PLL enabling _must_ be done before we enable the
4964 * cpu pipes, hence this is separate from all the other fdi/pch
4965 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004966 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004967 } else {
4968 assert_fdi_tx_disabled(dev_priv, pipe);
4969 assert_fdi_rx_disabled(dev_priv, pipe);
4970 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004971
Jesse Barnesb074cec2013-04-25 12:55:02 -07004972 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004973
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004974 /*
4975 * On ILK+ LUT must be loaded before the pipe is running but with
4976 * clocks enabled
4977 */
4978 intel_crtc_load_lut(crtc);
4979
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004980 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004981 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004982
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004983 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004984 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004985
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004986 assert_vblank_disabled(crtc);
4987 drm_crtc_vblank_on(crtc);
4988
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004989 for_each_encoder_on_crtc(dev, crtc, encoder)
4990 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004991
4992 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004993 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004994
4995 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4996 if (intel_crtc->config->has_pch_encoder)
4997 intel_wait_for_vblank(dev, pipe);
4998 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03004999
5000 intel_fbc_enable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005001}
5002
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005003/* IPS only exists on ULT machines and is tied to pipe A. */
5004static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5005{
Damien Lespiauf5adf942013-06-24 18:29:34 +01005006 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005007}
5008
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005009static void haswell_crtc_enable(struct drm_crtc *crtc)
5010{
5011 struct drm_device *dev = crtc->dev;
5012 struct drm_i915_private *dev_priv = dev->dev_private;
5013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5014 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005015 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
5016 struct intel_crtc_state *pipe_config =
5017 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005018
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005019 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005020 return;
5021
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005022 if (intel_crtc->config->has_pch_encoder)
5023 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5024 false);
5025
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005026 if (intel_crtc_to_shared_dpll(intel_crtc))
5027 intel_enable_shared_dpll(intel_crtc);
5028
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005029 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305030 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005031
5032 intel_set_pipe_timings(intel_crtc);
5033
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005034 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5035 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5036 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005037 }
5038
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005039 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005040 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005041 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005042 }
5043
5044 haswell_set_pipeconf(crtc);
5045
5046 intel_set_pipe_csc(crtc);
5047
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005048 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005049
Daniel Vetter6b698512015-11-28 11:05:39 +01005050 if (intel_crtc->config->has_pch_encoder)
5051 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5052 else
5053 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5054
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305055 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005056 if (encoder->pre_enable)
5057 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305058 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005059
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005060 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005061 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005062
Jani Nikulaa65347b2015-11-27 12:21:46 +02005063 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305064 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005065
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005066 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005067 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005068 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005069 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005070
5071 /*
5072 * On ILK+ LUT must be loaded before the pipe is running but with
5073 * clocks enabled
5074 */
5075 intel_crtc_load_lut(crtc);
5076
Paulo Zanoni1f544382012-10-24 11:32:00 -02005077 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005078 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305079 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005080
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005081 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005082 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005083
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005084 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005085 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005086
Jani Nikulaa65347b2015-11-27 12:21:46 +02005087 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005088 intel_ddi_set_vc_payload_alloc(crtc, true);
5089
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005090 assert_vblank_disabled(crtc);
5091 drm_crtc_vblank_on(crtc);
5092
Jani Nikula8807e552013-08-30 19:40:32 +03005093 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005094 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005095 intel_opregion_notify_encoder(encoder, true);
5096 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005097
Daniel Vetter6b698512015-11-28 11:05:39 +01005098 if (intel_crtc->config->has_pch_encoder) {
5099 intel_wait_for_vblank(dev, pipe);
5100 intel_wait_for_vblank(dev, pipe);
5101 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005102 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5103 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005104 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005105
Paulo Zanonie4916942013-09-20 16:21:19 -03005106 /* If we change the relative order between pipe/planes enabling, we need
5107 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005108 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5109 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5110 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5111 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5112 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005113
5114 intel_fbc_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005115}
5116
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005117static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005118{
5119 struct drm_device *dev = crtc->base.dev;
5120 struct drm_i915_private *dev_priv = dev->dev_private;
5121 int pipe = crtc->pipe;
5122
5123 /* To avoid upsetting the power well on haswell only disable the pfit if
5124 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005125 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005126 I915_WRITE(PF_CTL(pipe), 0);
5127 I915_WRITE(PF_WIN_POS(pipe), 0);
5128 I915_WRITE(PF_WIN_SZ(pipe), 0);
5129 }
5130}
5131
Jesse Barnes6be4a602010-09-10 10:26:01 -07005132static void ironlake_crtc_disable(struct drm_crtc *crtc)
5133{
5134 struct drm_device *dev = crtc->dev;
5135 struct drm_i915_private *dev_priv = dev->dev_private;
5136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005137 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005138 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005139
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005140 if (intel_crtc->config->has_pch_encoder)
5141 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5142
Daniel Vetterea9d7582012-07-10 10:42:52 +02005143 for_each_encoder_on_crtc(dev, crtc, encoder)
5144 encoder->disable(encoder);
5145
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005146 drm_crtc_vblank_off(crtc);
5147 assert_vblank_disabled(crtc);
5148
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005149 /*
5150 * Sometimes spurious CPU pipe underruns happen when the
5151 * pipe is already disabled, but FDI RX/TX is still enabled.
5152 * Happens at least with VGA+HDMI cloning. Suppress them.
5153 */
5154 if (intel_crtc->config->has_pch_encoder)
5155 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5156
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005157 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005158
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005159 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005160
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005161 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005162 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005163 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5164 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005165
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005166 for_each_encoder_on_crtc(dev, crtc, encoder)
5167 if (encoder->post_disable)
5168 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005169
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005170 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005171 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005172
Daniel Vetterd925c592013-06-05 13:34:04 +02005173 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005174 i915_reg_t reg;
5175 u32 temp;
5176
Daniel Vetterd925c592013-06-05 13:34:04 +02005177 /* disable TRANS_DP_CTL */
5178 reg = TRANS_DP_CTL(pipe);
5179 temp = I915_READ(reg);
5180 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5181 TRANS_DP_PORT_SEL_MASK);
5182 temp |= TRANS_DP_PORT_SEL_NONE;
5183 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005184
Daniel Vetterd925c592013-06-05 13:34:04 +02005185 /* disable DPLL_SEL */
5186 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005187 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005188 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005189 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005190
Daniel Vetterd925c592013-06-05 13:34:04 +02005191 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005192 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005193
5194 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005195
5196 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005197}
5198
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005199static void haswell_crtc_disable(struct drm_crtc *crtc)
5200{
5201 struct drm_device *dev = crtc->dev;
5202 struct drm_i915_private *dev_priv = dev->dev_private;
5203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5204 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005205 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005206
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005207 if (intel_crtc->config->has_pch_encoder)
5208 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5209 false);
5210
Jani Nikula8807e552013-08-30 19:40:32 +03005211 for_each_encoder_on_crtc(dev, crtc, encoder) {
5212 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005213 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005214 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005215
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005216 drm_crtc_vblank_off(crtc);
5217 assert_vblank_disabled(crtc);
5218
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005219 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005220
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005221 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005222 intel_ddi_set_vc_payload_alloc(crtc, false);
5223
Jani Nikulaa65347b2015-11-27 12:21:46 +02005224 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305225 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005226
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005227 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005228 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005229 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005230 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005231
Jani Nikulaa65347b2015-11-27 12:21:46 +02005232 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305233 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005234
Imre Deak97b040a2014-06-25 22:01:50 +03005235 for_each_encoder_on_crtc(dev, crtc, encoder)
5236 if (encoder->post_disable)
5237 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005238
Ville Syrjälä92966a32015-12-08 16:05:48 +02005239 if (intel_crtc->config->has_pch_encoder) {
5240 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005241 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005242 intel_ddi_fdi_disable(crtc);
5243
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005244 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5245 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005246 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005247
5248 intel_fbc_disable_crtc(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005249}
5250
Jesse Barnes2dd24552013-04-25 12:55:01 -07005251static void i9xx_pfit_enable(struct intel_crtc *crtc)
5252{
5253 struct drm_device *dev = crtc->base.dev;
5254 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005255 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005256
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005257 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005258 return;
5259
Daniel Vetterc0b03412013-05-28 12:05:54 +02005260 /*
5261 * The panel fitter should only be adjusted whilst the pipe is disabled,
5262 * according to register description and PRM.
5263 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005264 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5265 assert_pipe_disabled(dev_priv, crtc->pipe);
5266
Jesse Barnesb074cec2013-04-25 12:55:02 -07005267 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5268 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005269
5270 /* Border color in case we don't scale up to the full screen. Black by
5271 * default, change to something else for debugging. */
5272 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005273}
5274
Dave Airlied05410f2014-06-05 13:22:59 +10005275static enum intel_display_power_domain port_to_power_domain(enum port port)
5276{
5277 switch (port) {
5278 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005279 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005280 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005281 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005282 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005283 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005284 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005285 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005286 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005287 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005288 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005289 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005290 return POWER_DOMAIN_PORT_OTHER;
5291 }
5292}
5293
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005294static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5295{
5296 switch (port) {
5297 case PORT_A:
5298 return POWER_DOMAIN_AUX_A;
5299 case PORT_B:
5300 return POWER_DOMAIN_AUX_B;
5301 case PORT_C:
5302 return POWER_DOMAIN_AUX_C;
5303 case PORT_D:
5304 return POWER_DOMAIN_AUX_D;
5305 case PORT_E:
5306 /* FIXME: Check VBT for actual wiring of PORT E */
5307 return POWER_DOMAIN_AUX_D;
5308 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005309 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005310 return POWER_DOMAIN_AUX_A;
5311 }
5312}
5313
Imre Deak319be8a2014-03-04 19:22:57 +02005314enum intel_display_power_domain
5315intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005316{
Imre Deak319be8a2014-03-04 19:22:57 +02005317 struct drm_device *dev = intel_encoder->base.dev;
5318 struct intel_digital_port *intel_dig_port;
5319
5320 switch (intel_encoder->type) {
5321 case INTEL_OUTPUT_UNKNOWN:
5322 /* Only DDI platforms should ever use this output type */
5323 WARN_ON_ONCE(!HAS_DDI(dev));
5324 case INTEL_OUTPUT_DISPLAYPORT:
5325 case INTEL_OUTPUT_HDMI:
5326 case INTEL_OUTPUT_EDP:
5327 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005328 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005329 case INTEL_OUTPUT_DP_MST:
5330 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5331 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005332 case INTEL_OUTPUT_ANALOG:
5333 return POWER_DOMAIN_PORT_CRT;
5334 case INTEL_OUTPUT_DSI:
5335 return POWER_DOMAIN_PORT_DSI;
5336 default:
5337 return POWER_DOMAIN_PORT_OTHER;
5338 }
5339}
5340
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005341enum intel_display_power_domain
5342intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5343{
5344 struct drm_device *dev = intel_encoder->base.dev;
5345 struct intel_digital_port *intel_dig_port;
5346
5347 switch (intel_encoder->type) {
5348 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005349 case INTEL_OUTPUT_HDMI:
5350 /*
5351 * Only DDI platforms should ever use these output types.
5352 * We can get here after the HDMI detect code has already set
5353 * the type of the shared encoder. Since we can't be sure
5354 * what's the status of the given connectors, play safe and
5355 * run the DP detection too.
5356 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005357 WARN_ON_ONCE(!HAS_DDI(dev));
5358 case INTEL_OUTPUT_DISPLAYPORT:
5359 case INTEL_OUTPUT_EDP:
5360 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5361 return port_to_aux_power_domain(intel_dig_port->port);
5362 case INTEL_OUTPUT_DP_MST:
5363 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5364 return port_to_aux_power_domain(intel_dig_port->port);
5365 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005366 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005367 return POWER_DOMAIN_AUX_A;
5368 }
5369}
5370
Imre Deak319be8a2014-03-04 19:22:57 +02005371static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5372{
5373 struct drm_device *dev = crtc->dev;
5374 struct intel_encoder *intel_encoder;
5375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5376 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005377 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005378 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005379
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005380 if (!crtc->state->active)
5381 return 0;
5382
Imre Deak77d22dc2014-03-05 16:20:52 +02005383 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5384 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005385 if (intel_crtc->config->pch_pfit.enabled ||
5386 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005387 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5388
Imre Deak319be8a2014-03-04 19:22:57 +02005389 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5390 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5391
Imre Deak77d22dc2014-03-05 16:20:52 +02005392 return mask;
5393}
5394
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005395static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5396{
5397 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5399 enum intel_display_power_domain domain;
5400 unsigned long domains, new_domains, old_domains;
5401
5402 old_domains = intel_crtc->enabled_power_domains;
5403 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5404
5405 domains = new_domains & ~old_domains;
5406
5407 for_each_power_domain(domain, domains)
5408 intel_display_power_get(dev_priv, domain);
5409
5410 return old_domains & ~new_domains;
5411}
5412
5413static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5414 unsigned long domains)
5415{
5416 enum intel_display_power_domain domain;
5417
5418 for_each_power_domain(domain, domains)
5419 intel_display_power_put(dev_priv, domain);
5420}
5421
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005422static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005423{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005424 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005425 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005426 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005427 unsigned long put_domains[I915_MAX_PIPES] = {};
5428 struct drm_crtc_state *crtc_state;
5429 struct drm_crtc *crtc;
5430 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005431
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005432 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5433 if (needs_modeset(crtc->state))
5434 put_domains[to_intel_crtc(crtc)->pipe] =
5435 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005436 }
5437
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005438 if (dev_priv->display.modeset_commit_cdclk &&
5439 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5440 dev_priv->display.modeset_commit_cdclk(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005441
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005442 for (i = 0; i < I915_MAX_PIPES; i++)
5443 if (put_domains[i])
5444 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005445}
5446
Mika Kaholaadafdc62015-08-18 14:36:59 +03005447static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5448{
5449 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5450
5451 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5452 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5453 return max_cdclk_freq;
5454 else if (IS_CHERRYVIEW(dev_priv))
5455 return max_cdclk_freq*95/100;
5456 else if (INTEL_INFO(dev_priv)->gen < 4)
5457 return 2*max_cdclk_freq*90/100;
5458 else
5459 return max_cdclk_freq*90/100;
5460}
5461
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005462static void intel_update_max_cdclk(struct drm_device *dev)
5463{
5464 struct drm_i915_private *dev_priv = dev->dev_private;
5465
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005466 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005467 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5468
5469 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5470 dev_priv->max_cdclk_freq = 675000;
5471 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5472 dev_priv->max_cdclk_freq = 540000;
5473 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5474 dev_priv->max_cdclk_freq = 450000;
5475 else
5476 dev_priv->max_cdclk_freq = 337500;
5477 } else if (IS_BROADWELL(dev)) {
5478 /*
5479 * FIXME with extra cooling we can allow
5480 * 540 MHz for ULX and 675 Mhz for ULT.
5481 * How can we know if extra cooling is
5482 * available? PCI ID, VTB, something else?
5483 */
5484 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5485 dev_priv->max_cdclk_freq = 450000;
5486 else if (IS_BDW_ULX(dev))
5487 dev_priv->max_cdclk_freq = 450000;
5488 else if (IS_BDW_ULT(dev))
5489 dev_priv->max_cdclk_freq = 540000;
5490 else
5491 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005492 } else if (IS_CHERRYVIEW(dev)) {
5493 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005494 } else if (IS_VALLEYVIEW(dev)) {
5495 dev_priv->max_cdclk_freq = 400000;
5496 } else {
5497 /* otherwise assume cdclk is fixed */
5498 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5499 }
5500
Mika Kaholaadafdc62015-08-18 14:36:59 +03005501 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5502
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005503 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5504 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005505
5506 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5507 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005508}
5509
5510static void intel_update_cdclk(struct drm_device *dev)
5511{
5512 struct drm_i915_private *dev_priv = dev->dev_private;
5513
5514 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5515 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5516 dev_priv->cdclk_freq);
5517
5518 /*
5519 * Program the gmbus_freq based on the cdclk frequency.
5520 * BSpec erroneously claims we should aim for 4MHz, but
5521 * in fact 1MHz is the correct frequency.
5522 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005523 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005524 /*
5525 * Program the gmbus_freq based on the cdclk frequency.
5526 * BSpec erroneously claims we should aim for 4MHz, but
5527 * in fact 1MHz is the correct frequency.
5528 */
5529 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5530 }
5531
5532 if (dev_priv->max_cdclk_freq == 0)
5533 intel_update_max_cdclk(dev);
5534}
5535
Damien Lespiau70d0c572015-06-04 18:21:29 +01005536static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305537{
5538 struct drm_i915_private *dev_priv = dev->dev_private;
5539 uint32_t divider;
5540 uint32_t ratio;
5541 uint32_t current_freq;
5542 int ret;
5543
5544 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5545 switch (frequency) {
5546 case 144000:
5547 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5548 ratio = BXT_DE_PLL_RATIO(60);
5549 break;
5550 case 288000:
5551 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5552 ratio = BXT_DE_PLL_RATIO(60);
5553 break;
5554 case 384000:
5555 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5556 ratio = BXT_DE_PLL_RATIO(60);
5557 break;
5558 case 576000:
5559 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5560 ratio = BXT_DE_PLL_RATIO(60);
5561 break;
5562 case 624000:
5563 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5564 ratio = BXT_DE_PLL_RATIO(65);
5565 break;
5566 case 19200:
5567 /*
5568 * Bypass frequency with DE PLL disabled. Init ratio, divider
5569 * to suppress GCC warning.
5570 */
5571 ratio = 0;
5572 divider = 0;
5573 break;
5574 default:
5575 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5576
5577 return;
5578 }
5579
5580 mutex_lock(&dev_priv->rps.hw_lock);
5581 /* Inform power controller of upcoming frequency change */
5582 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5583 0x80000000);
5584 mutex_unlock(&dev_priv->rps.hw_lock);
5585
5586 if (ret) {
5587 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5588 ret, frequency);
5589 return;
5590 }
5591
5592 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5593 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5594 current_freq = current_freq * 500 + 1000;
5595
5596 /*
5597 * DE PLL has to be disabled when
5598 * - setting to 19.2MHz (bypass, PLL isn't used)
5599 * - before setting to 624MHz (PLL needs toggling)
5600 * - before setting to any frequency from 624MHz (PLL needs toggling)
5601 */
5602 if (frequency == 19200 || frequency == 624000 ||
5603 current_freq == 624000) {
5604 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5605 /* Timeout 200us */
5606 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5607 1))
5608 DRM_ERROR("timout waiting for DE PLL unlock\n");
5609 }
5610
5611 if (frequency != 19200) {
5612 uint32_t val;
5613
5614 val = I915_READ(BXT_DE_PLL_CTL);
5615 val &= ~BXT_DE_PLL_RATIO_MASK;
5616 val |= ratio;
5617 I915_WRITE(BXT_DE_PLL_CTL, val);
5618
5619 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5620 /* Timeout 200us */
5621 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5622 DRM_ERROR("timeout waiting for DE PLL lock\n");
5623
5624 val = I915_READ(CDCLK_CTL);
5625 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5626 val |= divider;
5627 /*
5628 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5629 * enable otherwise.
5630 */
5631 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5632 if (frequency >= 500000)
5633 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5634
5635 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5636 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5637 val |= (frequency - 1000) / 500;
5638 I915_WRITE(CDCLK_CTL, val);
5639 }
5640
5641 mutex_lock(&dev_priv->rps.hw_lock);
5642 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5643 DIV_ROUND_UP(frequency, 25000));
5644 mutex_unlock(&dev_priv->rps.hw_lock);
5645
5646 if (ret) {
5647 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5648 ret, frequency);
5649 return;
5650 }
5651
Damien Lespiaua47871b2015-06-04 18:21:34 +01005652 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305653}
5654
5655void broxton_init_cdclk(struct drm_device *dev)
5656{
5657 struct drm_i915_private *dev_priv = dev->dev_private;
5658 uint32_t val;
5659
5660 /*
5661 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5662 * or else the reset will hang because there is no PCH to respond.
5663 * Move the handshake programming to initialization sequence.
5664 * Previously was left up to BIOS.
5665 */
5666 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5667 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5668 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5669
5670 /* Enable PG1 for cdclk */
5671 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5672
5673 /* check if cd clock is enabled */
5674 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5675 DRM_DEBUG_KMS("Display already initialized\n");
5676 return;
5677 }
5678
5679 /*
5680 * FIXME:
5681 * - The initial CDCLK needs to be read from VBT.
5682 * Need to make this change after VBT has changes for BXT.
5683 * - check if setting the max (or any) cdclk freq is really necessary
5684 * here, it belongs to modeset time
5685 */
5686 broxton_set_cdclk(dev, 624000);
5687
5688 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005689 POSTING_READ(DBUF_CTL);
5690
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305691 udelay(10);
5692
5693 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5694 DRM_ERROR("DBuf power enable timeout!\n");
5695}
5696
5697void broxton_uninit_cdclk(struct drm_device *dev)
5698{
5699 struct drm_i915_private *dev_priv = dev->dev_private;
5700
5701 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005702 POSTING_READ(DBUF_CTL);
5703
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305704 udelay(10);
5705
5706 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5707 DRM_ERROR("DBuf power disable timeout!\n");
5708
5709 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5710 broxton_set_cdclk(dev, 19200);
5711
5712 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5713}
5714
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005715static const struct skl_cdclk_entry {
5716 unsigned int freq;
5717 unsigned int vco;
5718} skl_cdclk_frequencies[] = {
5719 { .freq = 308570, .vco = 8640 },
5720 { .freq = 337500, .vco = 8100 },
5721 { .freq = 432000, .vco = 8640 },
5722 { .freq = 450000, .vco = 8100 },
5723 { .freq = 540000, .vco = 8100 },
5724 { .freq = 617140, .vco = 8640 },
5725 { .freq = 675000, .vco = 8100 },
5726};
5727
5728static unsigned int skl_cdclk_decimal(unsigned int freq)
5729{
5730 return (freq - 1000) / 500;
5731}
5732
5733static unsigned int skl_cdclk_get_vco(unsigned int freq)
5734{
5735 unsigned int i;
5736
5737 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5738 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5739
5740 if (e->freq == freq)
5741 return e->vco;
5742 }
5743
5744 return 8100;
5745}
5746
5747static void
5748skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5749{
5750 unsigned int min_freq;
5751 u32 val;
5752
5753 /* select the minimum CDCLK before enabling DPLL 0 */
5754 val = I915_READ(CDCLK_CTL);
5755 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5756 val |= CDCLK_FREQ_337_308;
5757
5758 if (required_vco == 8640)
5759 min_freq = 308570;
5760 else
5761 min_freq = 337500;
5762
5763 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5764
5765 I915_WRITE(CDCLK_CTL, val);
5766 POSTING_READ(CDCLK_CTL);
5767
5768 /*
5769 * We always enable DPLL0 with the lowest link rate possible, but still
5770 * taking into account the VCO required to operate the eDP panel at the
5771 * desired frequency. The usual DP link rates operate with a VCO of
5772 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5773 * The modeset code is responsible for the selection of the exact link
5774 * rate later on, with the constraint of choosing a frequency that
5775 * works with required_vco.
5776 */
5777 val = I915_READ(DPLL_CTRL1);
5778
5779 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5780 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5781 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5782 if (required_vco == 8640)
5783 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5784 SKL_DPLL0);
5785 else
5786 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5787 SKL_DPLL0);
5788
5789 I915_WRITE(DPLL_CTRL1, val);
5790 POSTING_READ(DPLL_CTRL1);
5791
5792 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5793
5794 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5795 DRM_ERROR("DPLL0 not locked\n");
5796}
5797
5798static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5799{
5800 int ret;
5801 u32 val;
5802
5803 /* inform PCU we want to change CDCLK */
5804 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5805 mutex_lock(&dev_priv->rps.hw_lock);
5806 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5807 mutex_unlock(&dev_priv->rps.hw_lock);
5808
5809 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5810}
5811
5812static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5813{
5814 unsigned int i;
5815
5816 for (i = 0; i < 15; i++) {
5817 if (skl_cdclk_pcu_ready(dev_priv))
5818 return true;
5819 udelay(10);
5820 }
5821
5822 return false;
5823}
5824
5825static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5826{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005827 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005828 u32 freq_select, pcu_ack;
5829
5830 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5831
5832 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5833 DRM_ERROR("failed to inform PCU about cdclk change\n");
5834 return;
5835 }
5836
5837 /* set CDCLK_CTL */
5838 switch(freq) {
5839 case 450000:
5840 case 432000:
5841 freq_select = CDCLK_FREQ_450_432;
5842 pcu_ack = 1;
5843 break;
5844 case 540000:
5845 freq_select = CDCLK_FREQ_540;
5846 pcu_ack = 2;
5847 break;
5848 case 308570:
5849 case 337500:
5850 default:
5851 freq_select = CDCLK_FREQ_337_308;
5852 pcu_ack = 0;
5853 break;
5854 case 617140:
5855 case 675000:
5856 freq_select = CDCLK_FREQ_675_617;
5857 pcu_ack = 3;
5858 break;
5859 }
5860
5861 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5862 POSTING_READ(CDCLK_CTL);
5863
5864 /* inform PCU of the change */
5865 mutex_lock(&dev_priv->rps.hw_lock);
5866 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5867 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005868
5869 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005870}
5871
5872void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5873{
5874 /* disable DBUF power */
5875 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5876 POSTING_READ(DBUF_CTL);
5877
5878 udelay(10);
5879
5880 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5881 DRM_ERROR("DBuf power disable timeout\n");
5882
Imre Deakab96c1ee2015-11-04 19:24:18 +02005883 /* disable DPLL0 */
5884 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5885 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5886 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005887}
5888
5889void skl_init_cdclk(struct drm_i915_private *dev_priv)
5890{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005891 unsigned int required_vco;
5892
Gary Wang39d9b852015-08-28 16:40:34 +08005893 /* DPLL0 not enabled (happens on early BIOS versions) */
5894 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5895 /* enable DPLL0 */
5896 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5897 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005898 }
5899
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005900 /* set CDCLK to the frequency the BIOS chose */
5901 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5902
5903 /* enable DBUF power */
5904 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5905 POSTING_READ(DBUF_CTL);
5906
5907 udelay(10);
5908
5909 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5910 DRM_ERROR("DBuf power enable timeout\n");
5911}
5912
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305913int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5914{
5915 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5916 uint32_t cdctl = I915_READ(CDCLK_CTL);
5917 int freq = dev_priv->skl_boot_cdclk;
5918
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305919 /*
5920 * check if the pre-os intialized the display
5921 * There is SWF18 scratchpad register defined which is set by the
5922 * pre-os which can be used by the OS drivers to check the status
5923 */
5924 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5925 goto sanitize;
5926
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305927 /* Is PLL enabled and locked ? */
5928 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5929 goto sanitize;
5930
5931 /* DPLL okay; verify the cdclock
5932 *
5933 * Noticed in some instances that the freq selection is correct but
5934 * decimal part is programmed wrong from BIOS where pre-os does not
5935 * enable display. Verify the same as well.
5936 */
5937 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5938 /* All well; nothing to sanitize */
5939 return false;
5940sanitize:
5941 /*
5942 * As of now initialize with max cdclk till
5943 * we get dynamic cdclk support
5944 * */
5945 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5946 skl_init_cdclk(dev_priv);
5947
5948 /* we did have to sanitize */
5949 return true;
5950}
5951
Jesse Barnes30a970c2013-11-04 13:48:12 -08005952/* Adjust CDclk dividers to allow high res or save power if possible */
5953static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5954{
5955 struct drm_i915_private *dev_priv = dev->dev_private;
5956 u32 val, cmd;
5957
Vandana Kannan164dfd22014-11-24 13:37:41 +05305958 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5959 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005960
Ville Syrjälädfcab172014-06-13 13:37:47 +03005961 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005962 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005963 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005964 cmd = 1;
5965 else
5966 cmd = 0;
5967
5968 mutex_lock(&dev_priv->rps.hw_lock);
5969 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5970 val &= ~DSPFREQGUAR_MASK;
5971 val |= (cmd << DSPFREQGUAR_SHIFT);
5972 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5973 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5974 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5975 50)) {
5976 DRM_ERROR("timed out waiting for CDclk change\n");
5977 }
5978 mutex_unlock(&dev_priv->rps.hw_lock);
5979
Ville Syrjälä54433e92015-05-26 20:42:31 +03005980 mutex_lock(&dev_priv->sb_lock);
5981
Ville Syrjälädfcab172014-06-13 13:37:47 +03005982 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005983 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005984
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005985 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005986
Jesse Barnes30a970c2013-11-04 13:48:12 -08005987 /* adjust cdclk divider */
5988 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005989 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005990 val |= divider;
5991 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005992
5993 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005994 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005995 50))
5996 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005997 }
5998
Jesse Barnes30a970c2013-11-04 13:48:12 -08005999 /* adjust self-refresh exit latency value */
6000 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
6001 val &= ~0x7f;
6002
6003 /*
6004 * For high bandwidth configs, we set a higher latency in the bunit
6005 * so that the core display fetch happens in time to avoid underruns.
6006 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006007 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006008 val |= 4500 / 250; /* 4.5 usec */
6009 else
6010 val |= 3000 / 250; /* 3.0 usec */
6011 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006012
Ville Syrjäläa5805162015-05-26 20:42:30 +03006013 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006014
Ville Syrjäläb6283052015-06-03 15:45:07 +03006015 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006016}
6017
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006018static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6019{
6020 struct drm_i915_private *dev_priv = dev->dev_private;
6021 u32 val, cmd;
6022
Vandana Kannan164dfd22014-11-24 13:37:41 +05306023 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6024 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006025
6026 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006027 case 333333:
6028 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006029 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006030 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006031 break;
6032 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006033 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006034 return;
6035 }
6036
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006037 /*
6038 * Specs are full of misinformation, but testing on actual
6039 * hardware has shown that we just need to write the desired
6040 * CCK divider into the Punit register.
6041 */
6042 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6043
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006044 mutex_lock(&dev_priv->rps.hw_lock);
6045 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6046 val &= ~DSPFREQGUAR_MASK_CHV;
6047 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6048 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6049 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6050 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6051 50)) {
6052 DRM_ERROR("timed out waiting for CDclk change\n");
6053 }
6054 mutex_unlock(&dev_priv->rps.hw_lock);
6055
Ville Syrjäläb6283052015-06-03 15:45:07 +03006056 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006057}
6058
Jesse Barnes30a970c2013-11-04 13:48:12 -08006059static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6060 int max_pixclk)
6061{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006062 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006063 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006064
Jesse Barnes30a970c2013-11-04 13:48:12 -08006065 /*
6066 * Really only a few cases to deal with, as only 4 CDclks are supported:
6067 * 200MHz
6068 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006069 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006070 * 400MHz (VLV only)
6071 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6072 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006073 *
6074 * We seem to get an unstable or solid color picture at 200MHz.
6075 * Not sure what's wrong. For now use 200MHz only when all pipes
6076 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006077 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006078 if (!IS_CHERRYVIEW(dev_priv) &&
6079 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006080 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006081 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006082 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006083 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006084 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006085 else
6086 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006087}
6088
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306089static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6090 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006091{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306092 /*
6093 * FIXME:
6094 * - remove the guardband, it's not needed on BXT
6095 * - set 19.2MHz bypass frequency if there are no active pipes
6096 */
6097 if (max_pixclk > 576000*9/10)
6098 return 624000;
6099 else if (max_pixclk > 384000*9/10)
6100 return 576000;
6101 else if (max_pixclk > 288000*9/10)
6102 return 384000;
6103 else if (max_pixclk > 144000*9/10)
6104 return 288000;
6105 else
6106 return 144000;
6107}
6108
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006109/* Compute the max pixel clock for new configuration. Uses atomic state if
6110 * that's non-NULL, look at current state otherwise. */
6111static int intel_mode_max_pixclk(struct drm_device *dev,
6112 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006113{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006114 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6115 struct drm_i915_private *dev_priv = dev->dev_private;
6116 struct drm_crtc *crtc;
6117 struct drm_crtc_state *crtc_state;
6118 unsigned max_pixclk = 0, i;
6119 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006120
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006121 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6122 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006123
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006124 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6125 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006126
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006127 if (crtc_state->enable)
6128 pixclk = crtc_state->adjusted_mode.crtc_clock;
6129
6130 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006131 }
6132
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006133 if (!intel_state->active_crtcs)
6134 return 0;
6135
6136 for_each_pipe(dev_priv, pipe)
6137 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6138
Jesse Barnes30a970c2013-11-04 13:48:12 -08006139 return max_pixclk;
6140}
6141
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006142static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006143{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006144 struct drm_device *dev = state->dev;
6145 struct drm_i915_private *dev_priv = dev->dev_private;
6146 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006147 struct intel_atomic_state *intel_state =
6148 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006149
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006150 if (max_pixclk < 0)
6151 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006152
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006153 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006154 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306155
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006156 if (!intel_state->active_crtcs)
6157 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6158
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006159 return 0;
6160}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006161
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006162static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6163{
6164 struct drm_device *dev = state->dev;
6165 struct drm_i915_private *dev_priv = dev->dev_private;
6166 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006167 struct intel_atomic_state *intel_state =
6168 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006169
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006170 if (max_pixclk < 0)
6171 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006172
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006173 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006174 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006175
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006176 if (!intel_state->active_crtcs)
6177 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6178
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006179 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006180}
6181
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006182static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6183{
6184 unsigned int credits, default_credits;
6185
6186 if (IS_CHERRYVIEW(dev_priv))
6187 default_credits = PFI_CREDIT(12);
6188 else
6189 default_credits = PFI_CREDIT(8);
6190
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006191 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006192 /* CHV suggested value is 31 or 63 */
6193 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006194 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006195 else
6196 credits = PFI_CREDIT(15);
6197 } else {
6198 credits = default_credits;
6199 }
6200
6201 /*
6202 * WA - write default credits before re-programming
6203 * FIXME: should we also set the resend bit here?
6204 */
6205 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6206 default_credits);
6207
6208 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6209 credits | PFI_CREDIT_RESEND);
6210
6211 /*
6212 * FIXME is this guaranteed to clear
6213 * immediately or should we poll for it?
6214 */
6215 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6216}
6217
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006218static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006219{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006220 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006221 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006222 struct intel_atomic_state *old_intel_state =
6223 to_intel_atomic_state(old_state);
6224 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006225
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006226 /*
6227 * FIXME: We can end up here with all power domains off, yet
6228 * with a CDCLK frequency other than the minimum. To account
6229 * for this take the PIPE-A power domain, which covers the HW
6230 * blocks needed for the following programming. This can be
6231 * removed once it's guaranteed that we get here either with
6232 * the minimum CDCLK set, or the required power domains
6233 * enabled.
6234 */
6235 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006236
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006237 if (IS_CHERRYVIEW(dev))
6238 cherryview_set_cdclk(dev, req_cdclk);
6239 else
6240 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006241
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006242 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006243
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006244 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006245}
6246
Jesse Barnes89b667f2013-04-18 14:51:36 -07006247static void valleyview_crtc_enable(struct drm_crtc *crtc)
6248{
6249 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006250 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6252 struct intel_encoder *encoder;
6253 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006254
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006255 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006256 return;
6257
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006258 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306259 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006260
6261 intel_set_pipe_timings(intel_crtc);
6262
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006263 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6264 struct drm_i915_private *dev_priv = dev->dev_private;
6265
6266 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6267 I915_WRITE(CHV_CANVAS(pipe), 0);
6268 }
6269
Daniel Vetter5b18e572014-04-24 23:55:06 +02006270 i9xx_set_pipeconf(intel_crtc);
6271
Jesse Barnes89b667f2013-04-18 14:51:36 -07006272 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006273
Daniel Vettera72e4c92014-09-30 10:56:47 +02006274 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006275
Jesse Barnes89b667f2013-04-18 14:51:36 -07006276 for_each_encoder_on_crtc(dev, crtc, encoder)
6277 if (encoder->pre_pll_enable)
6278 encoder->pre_pll_enable(encoder);
6279
Jani Nikulaa65347b2015-11-27 12:21:46 +02006280 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006281 if (IS_CHERRYVIEW(dev)) {
6282 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006283 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006284 } else {
6285 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006286 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006287 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006288 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006289
6290 for_each_encoder_on_crtc(dev, crtc, encoder)
6291 if (encoder->pre_enable)
6292 encoder->pre_enable(encoder);
6293
Jesse Barnes2dd24552013-04-25 12:55:01 -07006294 i9xx_pfit_enable(intel_crtc);
6295
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006296 intel_crtc_load_lut(crtc);
6297
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006298 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006299
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006300 assert_vblank_disabled(crtc);
6301 drm_crtc_vblank_on(crtc);
6302
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006303 for_each_encoder_on_crtc(dev, crtc, encoder)
6304 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006305}
6306
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006307static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6308{
6309 struct drm_device *dev = crtc->base.dev;
6310 struct drm_i915_private *dev_priv = dev->dev_private;
6311
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006312 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6313 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006314}
6315
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006316static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006317{
6318 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006319 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006321 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006322 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006323
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006324 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006325 return;
6326
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006327 i9xx_set_pll_dividers(intel_crtc);
6328
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006329 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306330 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006331
6332 intel_set_pipe_timings(intel_crtc);
6333
Daniel Vetter5b18e572014-04-24 23:55:06 +02006334 i9xx_set_pipeconf(intel_crtc);
6335
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006336 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006337
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006338 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006339 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006340
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006341 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006342 if (encoder->pre_enable)
6343 encoder->pre_enable(encoder);
6344
Daniel Vetterf6736a12013-06-05 13:34:30 +02006345 i9xx_enable_pll(intel_crtc);
6346
Jesse Barnes2dd24552013-04-25 12:55:01 -07006347 i9xx_pfit_enable(intel_crtc);
6348
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006349 intel_crtc_load_lut(crtc);
6350
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006351 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006352 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006353
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006354 assert_vblank_disabled(crtc);
6355 drm_crtc_vblank_on(crtc);
6356
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006357 for_each_encoder_on_crtc(dev, crtc, encoder)
6358 encoder->enable(encoder);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006359
6360 intel_fbc_enable(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006361}
6362
Daniel Vetter87476d62013-04-11 16:29:06 +02006363static void i9xx_pfit_disable(struct intel_crtc *crtc)
6364{
6365 struct drm_device *dev = crtc->base.dev;
6366 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006367
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006368 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006369 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006370
6371 assert_pipe_disabled(dev_priv, crtc->pipe);
6372
Daniel Vetter328d8e82013-05-08 10:36:31 +02006373 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6374 I915_READ(PFIT_CONTROL));
6375 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006376}
6377
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006378static void i9xx_crtc_disable(struct drm_crtc *crtc)
6379{
6380 struct drm_device *dev = crtc->dev;
6381 struct drm_i915_private *dev_priv = dev->dev_private;
6382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006383 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006384 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006385
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006386 /*
6387 * On gen2 planes are double buffered but the pipe isn't, so we must
6388 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006389 * We also need to wait on all gmch platforms because of the
6390 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006391 */
Imre Deak564ed192014-06-13 14:54:21 +03006392 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006393
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006394 for_each_encoder_on_crtc(dev, crtc, encoder)
6395 encoder->disable(encoder);
6396
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006397 drm_crtc_vblank_off(crtc);
6398 assert_vblank_disabled(crtc);
6399
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006400 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006401
Daniel Vetter87476d62013-04-11 16:29:06 +02006402 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006403
Jesse Barnes89b667f2013-04-18 14:51:36 -07006404 for_each_encoder_on_crtc(dev, crtc, encoder)
6405 if (encoder->post_disable)
6406 encoder->post_disable(encoder);
6407
Jani Nikulaa65347b2015-11-27 12:21:46 +02006408 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006409 if (IS_CHERRYVIEW(dev))
6410 chv_disable_pll(dev_priv, pipe);
6411 else if (IS_VALLEYVIEW(dev))
6412 vlv_disable_pll(dev_priv, pipe);
6413 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006414 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006415 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006416
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006417 for_each_encoder_on_crtc(dev, crtc, encoder)
6418 if (encoder->post_pll_disable)
6419 encoder->post_pll_disable(encoder);
6420
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006421 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006422 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006423
6424 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006425}
6426
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006427static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006428{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006430 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006431 enum intel_display_power_domain domain;
6432 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006433
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006434 if (!intel_crtc->active)
6435 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006436
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006437 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006438 WARN_ON(intel_crtc->unpin_work);
6439
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006440 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006441
6442 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6443 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006444 }
6445
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006446 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006447 intel_crtc->active = false;
6448 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006449 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006450
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006451 domains = intel_crtc->enabled_power_domains;
6452 for_each_power_domain(domain, domains)
6453 intel_display_power_put(dev_priv, domain);
6454 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006455
6456 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6457 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006458}
6459
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006460/*
6461 * turn all crtc's off, but do not adjust state
6462 * This has to be paired with a call to intel_modeset_setup_hw_state.
6463 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006464int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006465{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006466 struct drm_mode_config *config = &dev->mode_config;
6467 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6468 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006469 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006470 unsigned crtc_mask = 0;
6471 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006472
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006473 if (WARN_ON(!ctx))
6474 return 0;
6475
6476 lockdep_assert_held(&ctx->ww_ctx);
6477 state = drm_atomic_state_alloc(dev);
6478 if (WARN_ON(!state))
6479 return -ENOMEM;
6480
6481 state->acquire_ctx = ctx;
6482 state->allow_modeset = true;
6483
6484 for_each_crtc(dev, crtc) {
6485 struct drm_crtc_state *crtc_state =
6486 drm_atomic_get_crtc_state(state, crtc);
6487
6488 ret = PTR_ERR_OR_ZERO(crtc_state);
6489 if (ret)
6490 goto free;
6491
6492 if (!crtc_state->active)
6493 continue;
6494
6495 crtc_state->active = false;
6496 crtc_mask |= 1 << drm_crtc_index(crtc);
6497 }
6498
6499 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006500 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006501
6502 if (!ret) {
6503 for_each_crtc(dev, crtc)
6504 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6505 crtc->state->active = true;
6506
6507 return ret;
6508 }
6509 }
6510
6511free:
6512 if (ret)
6513 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6514 drm_atomic_state_free(state);
6515 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006516}
6517
Chris Wilsonea5b2132010-08-04 13:50:23 +01006518void intel_encoder_destroy(struct drm_encoder *encoder)
6519{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006520 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006521
Chris Wilsonea5b2132010-08-04 13:50:23 +01006522 drm_encoder_cleanup(encoder);
6523 kfree(intel_encoder);
6524}
6525
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006526/* Cross check the actual hw state with our own modeset state tracking (and it's
6527 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006528static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006529{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006530 struct drm_crtc *crtc = connector->base.state->crtc;
6531
6532 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6533 connector->base.base.id,
6534 connector->base.name);
6535
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006536 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006537 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006538 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006539
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006540 I915_STATE_WARN(!crtc,
6541 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006542
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006543 if (!crtc)
6544 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006545
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006546 I915_STATE_WARN(!crtc->state->active,
6547 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006548
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006549 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006550 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006551
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006552 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006553 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006554
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006555 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006556 "attached encoder crtc differs from connector crtc\n");
6557 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006558 I915_STATE_WARN(crtc && crtc->state->active,
6559 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006560 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6561 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006562 }
6563}
6564
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006565int intel_connector_init(struct intel_connector *connector)
6566{
6567 struct drm_connector_state *connector_state;
6568
6569 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6570 if (!connector_state)
6571 return -ENOMEM;
6572
6573 connector->base.state = connector_state;
6574 return 0;
6575}
6576
6577struct intel_connector *intel_connector_alloc(void)
6578{
6579 struct intel_connector *connector;
6580
6581 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6582 if (!connector)
6583 return NULL;
6584
6585 if (intel_connector_init(connector) < 0) {
6586 kfree(connector);
6587 return NULL;
6588 }
6589
6590 return connector;
6591}
6592
Daniel Vetterf0947c32012-07-02 13:10:34 +02006593/* Simple connector->get_hw_state implementation for encoders that support only
6594 * one connector and no cloning and hence the encoder state determines the state
6595 * of the connector. */
6596bool intel_connector_get_hw_state(struct intel_connector *connector)
6597{
Daniel Vetter24929352012-07-02 20:28:59 +02006598 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006599 struct intel_encoder *encoder = connector->encoder;
6600
6601 return encoder->get_hw_state(encoder, &pipe);
6602}
6603
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006604static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006605{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006606 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6607 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006608
6609 return 0;
6610}
6611
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006612static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006613 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006614{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006615 struct drm_atomic_state *state = pipe_config->base.state;
6616 struct intel_crtc *other_crtc;
6617 struct intel_crtc_state *other_crtc_state;
6618
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006619 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6620 pipe_name(pipe), pipe_config->fdi_lanes);
6621 if (pipe_config->fdi_lanes > 4) {
6622 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6623 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006624 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006625 }
6626
Paulo Zanonibafb6552013-11-02 21:07:44 -07006627 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006628 if (pipe_config->fdi_lanes > 2) {
6629 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6630 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006631 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006632 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006633 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006634 }
6635 }
6636
6637 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006638 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006639
6640 /* Ivybridge 3 pipe is really complicated */
6641 switch (pipe) {
6642 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006643 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006644 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006645 if (pipe_config->fdi_lanes <= 2)
6646 return 0;
6647
6648 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6649 other_crtc_state =
6650 intel_atomic_get_crtc_state(state, other_crtc);
6651 if (IS_ERR(other_crtc_state))
6652 return PTR_ERR(other_crtc_state);
6653
6654 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006655 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6656 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006657 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006658 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006659 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006660 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006661 if (pipe_config->fdi_lanes > 2) {
6662 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6663 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006664 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006665 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006666
6667 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6668 other_crtc_state =
6669 intel_atomic_get_crtc_state(state, other_crtc);
6670 if (IS_ERR(other_crtc_state))
6671 return PTR_ERR(other_crtc_state);
6672
6673 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006674 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006675 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006676 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006677 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006678 default:
6679 BUG();
6680 }
6681}
6682
Daniel Vettere29c22c2013-02-21 00:00:16 +01006683#define RETRY 1
6684static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006685 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006686{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006687 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006688 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006689 int lane, link_bw, fdi_dotclock, ret;
6690 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006691
Daniel Vettere29c22c2013-02-21 00:00:16 +01006692retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006693 /* FDI is a binary signal running at ~2.7GHz, encoding
6694 * each output octet as 10 bits. The actual frequency
6695 * is stored as a divider into a 100MHz clock, and the
6696 * mode pixel clock is stored in units of 1KHz.
6697 * Hence the bw of each lane in terms of the mode signal
6698 * is:
6699 */
6700 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6701
Damien Lespiau241bfc32013-09-25 16:45:37 +01006702 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006703
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006704 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006705 pipe_config->pipe_bpp);
6706
6707 pipe_config->fdi_lanes = lane;
6708
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006709 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006710 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006711
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006712 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6713 intel_crtc->pipe, pipe_config);
6714 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006715 pipe_config->pipe_bpp -= 2*3;
6716 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6717 pipe_config->pipe_bpp);
6718 needs_recompute = true;
6719 pipe_config->bw_constrained = true;
6720
6721 goto retry;
6722 }
6723
6724 if (needs_recompute)
6725 return RETRY;
6726
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006727 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006728}
6729
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006730static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6731 struct intel_crtc_state *pipe_config)
6732{
6733 if (pipe_config->pipe_bpp > 24)
6734 return false;
6735
6736 /* HSW can handle pixel rate up to cdclk? */
6737 if (IS_HASWELL(dev_priv->dev))
6738 return true;
6739
6740 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006741 * We compare against max which means we must take
6742 * the increased cdclk requirement into account when
6743 * calculating the new cdclk.
6744 *
6745 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006746 */
6747 return ilk_pipe_pixel_rate(pipe_config) <=
6748 dev_priv->max_cdclk_freq * 95 / 100;
6749}
6750
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006751static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006752 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006753{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006754 struct drm_device *dev = crtc->base.dev;
6755 struct drm_i915_private *dev_priv = dev->dev_private;
6756
Jani Nikulad330a952014-01-21 11:24:25 +02006757 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006758 hsw_crtc_supports_ips(crtc) &&
6759 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006760}
6761
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006762static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6763{
6764 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6765
6766 /* GDG double wide on either pipe, otherwise pipe A only */
6767 return INTEL_INFO(dev_priv)->gen < 4 &&
6768 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6769}
6770
Daniel Vettera43f6e02013-06-07 23:10:32 +02006771static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006772 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006773{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006774 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006775 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006776 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006777
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006778 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006779 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006780 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006781
6782 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006783 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006784 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006785 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006786 if (intel_crtc_supports_double_wide(crtc) &&
6787 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006788 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006789 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006790 }
6791
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006792 if (adjusted_mode->crtc_clock > clock_limit) {
6793 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6794 adjusted_mode->crtc_clock, clock_limit,
6795 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006796 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006797 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006798 }
Chris Wilson89749352010-09-12 18:25:19 +01006799
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006800 /*
6801 * Pipe horizontal size must be even in:
6802 * - DVO ganged mode
6803 * - LVDS dual channel mode
6804 * - Double wide pipe
6805 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006806 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006807 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6808 pipe_config->pipe_src_w &= ~1;
6809
Damien Lespiau8693a822013-05-03 18:48:11 +01006810 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6811 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006812 */
6813 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006814 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006815 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006816
Damien Lespiauf5adf942013-06-24 18:29:34 +01006817 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006818 hsw_compute_ips_config(crtc, pipe_config);
6819
Daniel Vetter877d48d2013-04-19 11:24:43 +02006820 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006821 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006822
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006823 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006824}
6825
Ville Syrjälä1652d192015-03-31 14:12:01 +03006826static int skylake_get_display_clock_speed(struct drm_device *dev)
6827{
6828 struct drm_i915_private *dev_priv = to_i915(dev);
6829 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6830 uint32_t cdctl = I915_READ(CDCLK_CTL);
6831 uint32_t linkrate;
6832
Damien Lespiau414355a2015-06-04 18:21:31 +01006833 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006834 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006835
6836 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6837 return 540000;
6838
6839 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006840 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006841
Damien Lespiau71cd8422015-04-30 16:39:17 +01006842 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6843 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006844 /* vco 8640 */
6845 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6846 case CDCLK_FREQ_450_432:
6847 return 432000;
6848 case CDCLK_FREQ_337_308:
6849 return 308570;
6850 case CDCLK_FREQ_675_617:
6851 return 617140;
6852 default:
6853 WARN(1, "Unknown cd freq selection\n");
6854 }
6855 } else {
6856 /* vco 8100 */
6857 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6858 case CDCLK_FREQ_450_432:
6859 return 450000;
6860 case CDCLK_FREQ_337_308:
6861 return 337500;
6862 case CDCLK_FREQ_675_617:
6863 return 675000;
6864 default:
6865 WARN(1, "Unknown cd freq selection\n");
6866 }
6867 }
6868
6869 /* error case, do as if DPLL0 isn't enabled */
6870 return 24000;
6871}
6872
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006873static int broxton_get_display_clock_speed(struct drm_device *dev)
6874{
6875 struct drm_i915_private *dev_priv = to_i915(dev);
6876 uint32_t cdctl = I915_READ(CDCLK_CTL);
6877 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6878 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6879 int cdclk;
6880
6881 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6882 return 19200;
6883
6884 cdclk = 19200 * pll_ratio / 2;
6885
6886 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6887 case BXT_CDCLK_CD2X_DIV_SEL_1:
6888 return cdclk; /* 576MHz or 624MHz */
6889 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6890 return cdclk * 2 / 3; /* 384MHz */
6891 case BXT_CDCLK_CD2X_DIV_SEL_2:
6892 return cdclk / 2; /* 288MHz */
6893 case BXT_CDCLK_CD2X_DIV_SEL_4:
6894 return cdclk / 4; /* 144MHz */
6895 }
6896
6897 /* error case, do as if DE PLL isn't enabled */
6898 return 19200;
6899}
6900
Ville Syrjälä1652d192015-03-31 14:12:01 +03006901static int broadwell_get_display_clock_speed(struct drm_device *dev)
6902{
6903 struct drm_i915_private *dev_priv = dev->dev_private;
6904 uint32_t lcpll = I915_READ(LCPLL_CTL);
6905 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6906
6907 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6908 return 800000;
6909 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6910 return 450000;
6911 else if (freq == LCPLL_CLK_FREQ_450)
6912 return 450000;
6913 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6914 return 540000;
6915 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6916 return 337500;
6917 else
6918 return 675000;
6919}
6920
6921static int haswell_get_display_clock_speed(struct drm_device *dev)
6922{
6923 struct drm_i915_private *dev_priv = dev->dev_private;
6924 uint32_t lcpll = I915_READ(LCPLL_CTL);
6925 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6926
6927 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6928 return 800000;
6929 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6930 return 450000;
6931 else if (freq == LCPLL_CLK_FREQ_450)
6932 return 450000;
6933 else if (IS_HSW_ULT(dev))
6934 return 337500;
6935 else
6936 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006937}
6938
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006939static int valleyview_get_display_clock_speed(struct drm_device *dev)
6940{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006941 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6942 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006943}
6944
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006945static int ilk_get_display_clock_speed(struct drm_device *dev)
6946{
6947 return 450000;
6948}
6949
Jesse Barnese70236a2009-09-21 10:42:27 -07006950static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006951{
Jesse Barnese70236a2009-09-21 10:42:27 -07006952 return 400000;
6953}
Jesse Barnes79e53942008-11-07 14:24:08 -08006954
Jesse Barnese70236a2009-09-21 10:42:27 -07006955static int i915_get_display_clock_speed(struct drm_device *dev)
6956{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006957 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006958}
Jesse Barnes79e53942008-11-07 14:24:08 -08006959
Jesse Barnese70236a2009-09-21 10:42:27 -07006960static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6961{
6962 return 200000;
6963}
Jesse Barnes79e53942008-11-07 14:24:08 -08006964
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006965static int pnv_get_display_clock_speed(struct drm_device *dev)
6966{
6967 u16 gcfgc = 0;
6968
6969 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6970
6971 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6972 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006973 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006974 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006975 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006976 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006977 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006978 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6979 return 200000;
6980 default:
6981 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6982 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006983 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006984 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006985 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006986 }
6987}
6988
Jesse Barnese70236a2009-09-21 10:42:27 -07006989static int i915gm_get_display_clock_speed(struct drm_device *dev)
6990{
6991 u16 gcfgc = 0;
6992
6993 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6994
6995 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006996 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006997 else {
6998 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6999 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007000 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07007001 default:
7002 case GC_DISPLAY_CLOCK_190_200_MHZ:
7003 return 190000;
7004 }
7005 }
7006}
Jesse Barnes79e53942008-11-07 14:24:08 -08007007
Jesse Barnese70236a2009-09-21 10:42:27 -07007008static int i865_get_display_clock_speed(struct drm_device *dev)
7009{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007010 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007011}
7012
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007013static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07007014{
7015 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007016
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007017 /*
7018 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7019 * encoding is different :(
7020 * FIXME is this the right way to detect 852GM/852GMV?
7021 */
7022 if (dev->pdev->revision == 0x1)
7023 return 133333;
7024
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007025 pci_bus_read_config_word(dev->pdev->bus,
7026 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7027
Jesse Barnese70236a2009-09-21 10:42:27 -07007028 /* Assume that the hardware is in the high speed state. This
7029 * should be the default.
7030 */
7031 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7032 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007033 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007034 case GC_CLOCK_100_200:
7035 return 200000;
7036 case GC_CLOCK_166_250:
7037 return 250000;
7038 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007039 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007040 case GC_CLOCK_133_266:
7041 case GC_CLOCK_133_266_2:
7042 case GC_CLOCK_166_266:
7043 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007044 }
7045
7046 /* Shouldn't happen */
7047 return 0;
7048}
7049
7050static int i830_get_display_clock_speed(struct drm_device *dev)
7051{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007052 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007053}
7054
Ville Syrjälä34edce22015-05-22 11:22:33 +03007055static unsigned int intel_hpll_vco(struct drm_device *dev)
7056{
7057 struct drm_i915_private *dev_priv = dev->dev_private;
7058 static const unsigned int blb_vco[8] = {
7059 [0] = 3200000,
7060 [1] = 4000000,
7061 [2] = 5333333,
7062 [3] = 4800000,
7063 [4] = 6400000,
7064 };
7065 static const unsigned int pnv_vco[8] = {
7066 [0] = 3200000,
7067 [1] = 4000000,
7068 [2] = 5333333,
7069 [3] = 4800000,
7070 [4] = 2666667,
7071 };
7072 static const unsigned int cl_vco[8] = {
7073 [0] = 3200000,
7074 [1] = 4000000,
7075 [2] = 5333333,
7076 [3] = 6400000,
7077 [4] = 3333333,
7078 [5] = 3566667,
7079 [6] = 4266667,
7080 };
7081 static const unsigned int elk_vco[8] = {
7082 [0] = 3200000,
7083 [1] = 4000000,
7084 [2] = 5333333,
7085 [3] = 4800000,
7086 };
7087 static const unsigned int ctg_vco[8] = {
7088 [0] = 3200000,
7089 [1] = 4000000,
7090 [2] = 5333333,
7091 [3] = 6400000,
7092 [4] = 2666667,
7093 [5] = 4266667,
7094 };
7095 const unsigned int *vco_table;
7096 unsigned int vco;
7097 uint8_t tmp = 0;
7098
7099 /* FIXME other chipsets? */
7100 if (IS_GM45(dev))
7101 vco_table = ctg_vco;
7102 else if (IS_G4X(dev))
7103 vco_table = elk_vco;
7104 else if (IS_CRESTLINE(dev))
7105 vco_table = cl_vco;
7106 else if (IS_PINEVIEW(dev))
7107 vco_table = pnv_vco;
7108 else if (IS_G33(dev))
7109 vco_table = blb_vco;
7110 else
7111 return 0;
7112
7113 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7114
7115 vco = vco_table[tmp & 0x7];
7116 if (vco == 0)
7117 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7118 else
7119 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7120
7121 return vco;
7122}
7123
7124static int gm45_get_display_clock_speed(struct drm_device *dev)
7125{
7126 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7127 uint16_t tmp = 0;
7128
7129 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7130
7131 cdclk_sel = (tmp >> 12) & 0x1;
7132
7133 switch (vco) {
7134 case 2666667:
7135 case 4000000:
7136 case 5333333:
7137 return cdclk_sel ? 333333 : 222222;
7138 case 3200000:
7139 return cdclk_sel ? 320000 : 228571;
7140 default:
7141 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7142 return 222222;
7143 }
7144}
7145
7146static int i965gm_get_display_clock_speed(struct drm_device *dev)
7147{
7148 static const uint8_t div_3200[] = { 16, 10, 8 };
7149 static const uint8_t div_4000[] = { 20, 12, 10 };
7150 static const uint8_t div_5333[] = { 24, 16, 14 };
7151 const uint8_t *div_table;
7152 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7153 uint16_t tmp = 0;
7154
7155 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7156
7157 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7158
7159 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7160 goto fail;
7161
7162 switch (vco) {
7163 case 3200000:
7164 div_table = div_3200;
7165 break;
7166 case 4000000:
7167 div_table = div_4000;
7168 break;
7169 case 5333333:
7170 div_table = div_5333;
7171 break;
7172 default:
7173 goto fail;
7174 }
7175
7176 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7177
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007178fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007179 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7180 return 200000;
7181}
7182
7183static int g33_get_display_clock_speed(struct drm_device *dev)
7184{
7185 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7186 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7187 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7188 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7189 const uint8_t *div_table;
7190 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7191 uint16_t tmp = 0;
7192
7193 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7194
7195 cdclk_sel = (tmp >> 4) & 0x7;
7196
7197 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7198 goto fail;
7199
7200 switch (vco) {
7201 case 3200000:
7202 div_table = div_3200;
7203 break;
7204 case 4000000:
7205 div_table = div_4000;
7206 break;
7207 case 4800000:
7208 div_table = div_4800;
7209 break;
7210 case 5333333:
7211 div_table = div_5333;
7212 break;
7213 default:
7214 goto fail;
7215 }
7216
7217 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7218
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007219fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007220 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7221 return 190476;
7222}
7223
Zhenyu Wang2c072452009-06-05 15:38:42 +08007224static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007225intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007226{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007227 while (*num > DATA_LINK_M_N_MASK ||
7228 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007229 *num >>= 1;
7230 *den >>= 1;
7231 }
7232}
7233
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007234static void compute_m_n(unsigned int m, unsigned int n,
7235 uint32_t *ret_m, uint32_t *ret_n)
7236{
7237 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7238 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7239 intel_reduce_m_n_ratio(ret_m, ret_n);
7240}
7241
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007242void
7243intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7244 int pixel_clock, int link_clock,
7245 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007246{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007247 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007248
7249 compute_m_n(bits_per_pixel * pixel_clock,
7250 link_clock * nlanes * 8,
7251 &m_n->gmch_m, &m_n->gmch_n);
7252
7253 compute_m_n(pixel_clock, link_clock,
7254 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007255}
7256
Chris Wilsona7615032011-01-12 17:04:08 +00007257static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7258{
Jani Nikulad330a952014-01-21 11:24:25 +02007259 if (i915.panel_use_ssc >= 0)
7260 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007261 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007262 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007263}
7264
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007265static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7266 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007267{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007268 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007269 struct drm_i915_private *dev_priv = dev->dev_private;
7270 int refclk;
7271
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007272 WARN_ON(!crtc_state->base.state);
7273
Wayne Boyer666a4532015-12-09 12:29:35 -08007274 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007275 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007276 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007277 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007278 refclk = dev_priv->vbt.lvds_ssc_freq;
7279 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007280 } else if (!IS_GEN2(dev)) {
7281 refclk = 96000;
7282 } else {
7283 refclk = 48000;
7284 }
7285
7286 return refclk;
7287}
7288
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007289static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007290{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007291 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007292}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007293
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007294static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7295{
7296 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007297}
7298
Daniel Vetterf47709a2013-03-28 10:42:02 +01007299static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007300 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007301 intel_clock_t *reduced_clock)
7302{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007303 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007304 u32 fp, fp2 = 0;
7305
7306 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007307 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007308 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007309 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007310 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007311 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007312 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007313 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007314 }
7315
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007316 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007317
Daniel Vetterf47709a2013-03-28 10:42:02 +01007318 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007319 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007320 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007321 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007322 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007323 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007324 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007325 }
7326}
7327
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007328static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7329 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007330{
7331 u32 reg_val;
7332
7333 /*
7334 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7335 * and set it to a reasonable value instead.
7336 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007337 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007338 reg_val &= 0xffffff00;
7339 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007340 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007341
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007342 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007343 reg_val &= 0x8cffffff;
7344 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007345 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007346
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007347 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007348 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007349 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007350
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007351 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007352 reg_val &= 0x00ffffff;
7353 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007354 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007355}
7356
Daniel Vetterb5518422013-05-03 11:49:48 +02007357static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7358 struct intel_link_m_n *m_n)
7359{
7360 struct drm_device *dev = crtc->base.dev;
7361 struct drm_i915_private *dev_priv = dev->dev_private;
7362 int pipe = crtc->pipe;
7363
Daniel Vettere3b95f12013-05-03 11:49:49 +02007364 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7365 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7366 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7367 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007368}
7369
7370static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007371 struct intel_link_m_n *m_n,
7372 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007373{
7374 struct drm_device *dev = crtc->base.dev;
7375 struct drm_i915_private *dev_priv = dev->dev_private;
7376 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007377 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007378
7379 if (INTEL_INFO(dev)->gen >= 5) {
7380 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7381 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7382 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7383 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007384 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7385 * for gen < 8) and if DRRS is supported (to make sure the
7386 * registers are not unnecessarily accessed).
7387 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307388 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007389 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007390 I915_WRITE(PIPE_DATA_M2(transcoder),
7391 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7392 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7393 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7394 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7395 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007396 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007397 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7398 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7399 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7400 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007401 }
7402}
7403
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307404void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007405{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307406 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7407
7408 if (m_n == M1_N1) {
7409 dp_m_n = &crtc->config->dp_m_n;
7410 dp_m2_n2 = &crtc->config->dp_m2_n2;
7411 } else if (m_n == M2_N2) {
7412
7413 /*
7414 * M2_N2 registers are not supported. Hence m2_n2 divider value
7415 * needs to be programmed into M1_N1.
7416 */
7417 dp_m_n = &crtc->config->dp_m2_n2;
7418 } else {
7419 DRM_ERROR("Unsupported divider value\n");
7420 return;
7421 }
7422
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007423 if (crtc->config->has_pch_encoder)
7424 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007425 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307426 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007427}
7428
Daniel Vetter251ac862015-06-18 10:30:24 +02007429static void vlv_compute_dpll(struct intel_crtc *crtc,
7430 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007431{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007432 u32 dpll, dpll_md;
7433
7434 /*
7435 * Enable DPIO clock input. We should never disable the reference
7436 * clock for pipe B, since VGA hotplug / manual detection depends
7437 * on it.
7438 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007439 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7440 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007441 /* We should never disable this, set it here for state tracking */
7442 if (crtc->pipe == PIPE_B)
7443 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7444 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007445 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007446
Ville Syrjäläd288f652014-10-28 13:20:22 +02007447 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007448 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007449 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007450}
7451
Ville Syrjäläd288f652014-10-28 13:20:22 +02007452static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007453 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007454{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007455 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007456 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007457 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007458 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007459 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007460 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007461
Ville Syrjäläa5805162015-05-26 20:42:30 +03007462 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007463
Ville Syrjäläd288f652014-10-28 13:20:22 +02007464 bestn = pipe_config->dpll.n;
7465 bestm1 = pipe_config->dpll.m1;
7466 bestm2 = pipe_config->dpll.m2;
7467 bestp1 = pipe_config->dpll.p1;
7468 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007469
Jesse Barnes89b667f2013-04-18 14:51:36 -07007470 /* See eDP HDMI DPIO driver vbios notes doc */
7471
7472 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007473 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007474 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007475
7476 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007477 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007478
7479 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007480 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007481 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007482 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007483
7484 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007485 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007486
7487 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007488 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7489 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7490 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007491 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007492
7493 /*
7494 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7495 * but we don't support that).
7496 * Note: don't use the DAC post divider as it seems unstable.
7497 */
7498 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007499 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007500
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007501 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007502 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007503
Jesse Barnes89b667f2013-04-18 14:51:36 -07007504 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007505 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007506 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7507 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007508 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007509 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007510 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007511 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007512 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007513
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007514 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007515 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007516 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007517 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007518 0x0df40000);
7519 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007520 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007521 0x0df70000);
7522 } else { /* HDMI or VGA */
7523 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007524 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007525 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007526 0x0df70000);
7527 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007528 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007529 0x0df40000);
7530 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007531
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007532 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007533 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007534 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7535 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007536 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007537 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007538
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007539 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007540 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007541}
7542
Daniel Vetter251ac862015-06-18 10:30:24 +02007543static void chv_compute_dpll(struct intel_crtc *crtc,
7544 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007545{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007546 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7547 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007548 DPLL_VCO_ENABLE;
7549 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007550 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007551
Ville Syrjäläd288f652014-10-28 13:20:22 +02007552 pipe_config->dpll_hw_state.dpll_md =
7553 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007554}
7555
Ville Syrjäläd288f652014-10-28 13:20:22 +02007556static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007557 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007558{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007559 struct drm_device *dev = crtc->base.dev;
7560 struct drm_i915_private *dev_priv = dev->dev_private;
7561 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007562 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007563 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307564 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007565 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307566 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307567 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007568
Ville Syrjäläd288f652014-10-28 13:20:22 +02007569 bestn = pipe_config->dpll.n;
7570 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7571 bestm1 = pipe_config->dpll.m1;
7572 bestm2 = pipe_config->dpll.m2 >> 22;
7573 bestp1 = pipe_config->dpll.p1;
7574 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307575 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307576 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307577 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007578
7579 /*
7580 * Enable Refclk and SSC
7581 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007582 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007583 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007584
Ville Syrjäläa5805162015-05-26 20:42:30 +03007585 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007586
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007587 /* p1 and p2 divider */
7588 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7589 5 << DPIO_CHV_S1_DIV_SHIFT |
7590 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7591 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7592 1 << DPIO_CHV_K_DIV_SHIFT);
7593
7594 /* Feedback post-divider - m2 */
7595 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7596
7597 /* Feedback refclk divider - n and m1 */
7598 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7599 DPIO_CHV_M1_DIV_BY_2 |
7600 1 << DPIO_CHV_N_DIV_SHIFT);
7601
7602 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007603 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007604
7605 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307606 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7607 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7608 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7609 if (bestm2_frac)
7610 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7611 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007612
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307613 /* Program digital lock detect threshold */
7614 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7615 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7616 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7617 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7618 if (!bestm2_frac)
7619 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7620 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7621
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007622 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307623 if (vco == 5400000) {
7624 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7625 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7626 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7627 tribuf_calcntr = 0x9;
7628 } else if (vco <= 6200000) {
7629 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7630 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7631 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7632 tribuf_calcntr = 0x9;
7633 } else if (vco <= 6480000) {
7634 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7635 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7636 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7637 tribuf_calcntr = 0x8;
7638 } else {
7639 /* Not supported. Apply the same limits as in the max case */
7640 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7641 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7642 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7643 tribuf_calcntr = 0;
7644 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007645 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7646
Ville Syrjälä968040b2015-03-11 22:52:08 +02007647 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307648 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7649 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7650 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7651
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007652 /* AFC Recal */
7653 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7654 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7655 DPIO_AFC_RECAL);
7656
Ville Syrjäläa5805162015-05-26 20:42:30 +03007657 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007658}
7659
Ville Syrjäläd288f652014-10-28 13:20:22 +02007660/**
7661 * vlv_force_pll_on - forcibly enable just the PLL
7662 * @dev_priv: i915 private structure
7663 * @pipe: pipe PLL to enable
7664 * @dpll: PLL configuration
7665 *
7666 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7667 * in cases where we need the PLL enabled even when @pipe is not going to
7668 * be enabled.
7669 */
7670void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7671 const struct dpll *dpll)
7672{
7673 struct intel_crtc *crtc =
7674 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007675 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007676 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007677 .pixel_multiplier = 1,
7678 .dpll = *dpll,
7679 };
7680
7681 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007682 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007683 chv_prepare_pll(crtc, &pipe_config);
7684 chv_enable_pll(crtc, &pipe_config);
7685 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007686 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007687 vlv_prepare_pll(crtc, &pipe_config);
7688 vlv_enable_pll(crtc, &pipe_config);
7689 }
7690}
7691
7692/**
7693 * vlv_force_pll_off - forcibly disable just the PLL
7694 * @dev_priv: i915 private structure
7695 * @pipe: pipe PLL to disable
7696 *
7697 * Disable the PLL for @pipe. To be used in cases where we need
7698 * the PLL enabled even when @pipe is not going to be enabled.
7699 */
7700void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7701{
7702 if (IS_CHERRYVIEW(dev))
7703 chv_disable_pll(to_i915(dev), pipe);
7704 else
7705 vlv_disable_pll(to_i915(dev), pipe);
7706}
7707
Daniel Vetter251ac862015-06-18 10:30:24 +02007708static void i9xx_compute_dpll(struct intel_crtc *crtc,
7709 struct intel_crtc_state *crtc_state,
7710 intel_clock_t *reduced_clock,
7711 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007712{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007713 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007714 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007715 u32 dpll;
7716 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007717 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007718
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007719 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307720
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007721 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7722 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007723
7724 dpll = DPLL_VGA_MODE_DIS;
7725
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007726 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007727 dpll |= DPLLB_MODE_LVDS;
7728 else
7729 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007730
Daniel Vetteref1b4602013-06-01 17:17:04 +02007731 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007732 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007733 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007734 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007735
7736 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007737 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007738
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007739 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007740 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007741
7742 /* compute bitmask from p1 value */
7743 if (IS_PINEVIEW(dev))
7744 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7745 else {
7746 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7747 if (IS_G4X(dev) && reduced_clock)
7748 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7749 }
7750 switch (clock->p2) {
7751 case 5:
7752 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7753 break;
7754 case 7:
7755 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7756 break;
7757 case 10:
7758 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7759 break;
7760 case 14:
7761 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7762 break;
7763 }
7764 if (INTEL_INFO(dev)->gen >= 4)
7765 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7766
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007767 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007768 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007769 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007770 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7771 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7772 else
7773 dpll |= PLL_REF_INPUT_DREFCLK;
7774
7775 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007776 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007777
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007778 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007779 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007780 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007781 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007782 }
7783}
7784
Daniel Vetter251ac862015-06-18 10:30:24 +02007785static void i8xx_compute_dpll(struct intel_crtc *crtc,
7786 struct intel_crtc_state *crtc_state,
7787 intel_clock_t *reduced_clock,
7788 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007789{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007790 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007791 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007792 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007793 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007794
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007795 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307796
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007797 dpll = DPLL_VGA_MODE_DIS;
7798
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007799 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007800 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7801 } else {
7802 if (clock->p1 == 2)
7803 dpll |= PLL_P1_DIVIDE_BY_TWO;
7804 else
7805 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7806 if (clock->p2 == 4)
7807 dpll |= PLL_P2_DIVIDE_BY_4;
7808 }
7809
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007810 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007811 dpll |= DPLL_DVO_2X_MODE;
7812
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007813 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007814 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7815 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7816 else
7817 dpll |= PLL_REF_INPUT_DREFCLK;
7818
7819 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007820 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007821}
7822
Daniel Vetter8a654f32013-06-01 17:16:22 +02007823static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007824{
7825 struct drm_device *dev = intel_crtc->base.dev;
7826 struct drm_i915_private *dev_priv = dev->dev_private;
7827 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007828 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007829 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007830 uint32_t crtc_vtotal, crtc_vblank_end;
7831 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007832
7833 /* We need to be careful not to changed the adjusted mode, for otherwise
7834 * the hw state checker will get angry at the mismatch. */
7835 crtc_vtotal = adjusted_mode->crtc_vtotal;
7836 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007837
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007838 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007839 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007840 crtc_vtotal -= 1;
7841 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007842
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007843 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007844 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7845 else
7846 vsyncshift = adjusted_mode->crtc_hsync_start -
7847 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007848 if (vsyncshift < 0)
7849 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007850 }
7851
7852 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007853 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007854
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007855 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007856 (adjusted_mode->crtc_hdisplay - 1) |
7857 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007858 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007859 (adjusted_mode->crtc_hblank_start - 1) |
7860 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007861 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007862 (adjusted_mode->crtc_hsync_start - 1) |
7863 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7864
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007865 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007866 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007867 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007868 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007869 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007870 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007871 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007872 (adjusted_mode->crtc_vsync_start - 1) |
7873 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7874
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007875 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7876 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7877 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7878 * bits. */
7879 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7880 (pipe == PIPE_B || pipe == PIPE_C))
7881 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7882
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007883 /* pipesrc controls the size that is scaled from, which should
7884 * always be the user's requested size.
7885 */
7886 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007887 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7888 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007889}
7890
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007891static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007892 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007893{
7894 struct drm_device *dev = crtc->base.dev;
7895 struct drm_i915_private *dev_priv = dev->dev_private;
7896 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7897 uint32_t tmp;
7898
7899 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007900 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7901 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007902 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007903 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7904 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007905 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007906 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7907 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007908
7909 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007910 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7911 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007912 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007913 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7914 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007915 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007916 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7917 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007918
7919 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007920 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7921 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7922 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007923 }
7924
7925 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007926 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7927 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7928
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007929 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7930 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007931}
7932
Daniel Vetterf6a83282014-02-11 15:28:57 -08007933void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007934 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007935{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007936 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7937 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7938 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7939 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007940
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007941 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7942 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7943 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7944 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007945
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007946 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007947 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007948
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007949 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7950 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007951
7952 mode->hsync = drm_mode_hsync(mode);
7953 mode->vrefresh = drm_mode_vrefresh(mode);
7954 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007955}
7956
Daniel Vetter84b046f2013-02-19 18:48:54 +01007957static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7958{
7959 struct drm_device *dev = intel_crtc->base.dev;
7960 struct drm_i915_private *dev_priv = dev->dev_private;
7961 uint32_t pipeconf;
7962
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007963 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007964
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007965 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7966 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7967 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007968
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007969 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007970 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007971
Daniel Vetterff9ce462013-04-24 14:57:17 +02007972 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007973 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007974 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007975 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007976 pipeconf |= PIPECONF_DITHER_EN |
7977 PIPECONF_DITHER_TYPE_SP;
7978
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007979 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007980 case 18:
7981 pipeconf |= PIPECONF_6BPC;
7982 break;
7983 case 24:
7984 pipeconf |= PIPECONF_8BPC;
7985 break;
7986 case 30:
7987 pipeconf |= PIPECONF_10BPC;
7988 break;
7989 default:
7990 /* Case prevented by intel_choose_pipe_bpp_dither. */
7991 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007992 }
7993 }
7994
7995 if (HAS_PIPE_CXSR(dev)) {
7996 if (intel_crtc->lowfreq_avail) {
7997 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7998 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7999 } else {
8000 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01008001 }
8002 }
8003
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008004 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008005 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008006 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008007 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8008 else
8009 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8010 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008011 pipeconf |= PIPECONF_PROGRESSIVE;
8012
Wayne Boyer666a4532015-12-09 12:29:35 -08008013 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8014 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008015 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008016
Daniel Vetter84b046f2013-02-19 18:48:54 +01008017 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8018 POSTING_READ(PIPECONF(intel_crtc->pipe));
8019}
8020
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008021static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8022 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008023{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008024 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008025 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07008026 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008027 intel_clock_t clock;
8028 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08008029 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008030 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008031 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008032 struct drm_connector_state *connector_state;
8033 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008034
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008035 memset(&crtc_state->dpll_hw_state, 0,
8036 sizeof(crtc_state->dpll_hw_state));
8037
Jani Nikulaa65347b2015-11-27 12:21:46 +02008038 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02008039 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008040
Jani Nikulaa65347b2015-11-27 12:21:46 +02008041 for_each_connector_in_state(state, connector, connector_state, i) {
8042 if (connector_state->crtc == &crtc->base)
8043 num_connectors++;
8044 }
8045
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008046 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008047 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03008048
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008049 /*
8050 * Returns a set of divisors for the desired target clock with
8051 * the given refclk, or FALSE. The returned values represent
8052 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
8053 * 2) / p1 / p2.
8054 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008055 limit = intel_limit(crtc_state, refclk);
8056 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008057 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008058 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03008059 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008060 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8061 return -EINVAL;
8062 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008063
Jani Nikulaf2335332013-09-13 11:03:09 +03008064 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008065 crtc_state->dpll.n = clock.n;
8066 crtc_state->dpll.m1 = clock.m1;
8067 crtc_state->dpll.m2 = clock.m2;
8068 crtc_state->dpll.p1 = clock.p1;
8069 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008070 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008071
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008072 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008073 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008074 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008075 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008076 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008077 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008078 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008079 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008080 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008081 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008082 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008083
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008084 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008085}
8086
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008087static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008088 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008089{
8090 struct drm_device *dev = crtc->base.dev;
8091 struct drm_i915_private *dev_priv = dev->dev_private;
8092 uint32_t tmp;
8093
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008094 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8095 return;
8096
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008097 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008098 if (!(tmp & PFIT_ENABLE))
8099 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008100
Daniel Vetter06922822013-07-11 13:35:40 +02008101 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008102 if (INTEL_INFO(dev)->gen < 4) {
8103 if (crtc->pipe != PIPE_B)
8104 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008105 } else {
8106 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8107 return;
8108 }
8109
Daniel Vetter06922822013-07-11 13:35:40 +02008110 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008111 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8112 if (INTEL_INFO(dev)->gen < 5)
8113 pipe_config->gmch_pfit.lvds_border_bits =
8114 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8115}
8116
Jesse Barnesacbec812013-09-20 11:29:32 -07008117static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008118 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008119{
8120 struct drm_device *dev = crtc->base.dev;
8121 struct drm_i915_private *dev_priv = dev->dev_private;
8122 int pipe = pipe_config->cpu_transcoder;
8123 intel_clock_t clock;
8124 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008125 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008126
Shobhit Kumarf573de52014-07-30 20:32:37 +05308127 /* In case of MIPI DPLL will not even be used */
8128 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8129 return;
8130
Ville Syrjäläa5805162015-05-26 20:42:30 +03008131 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008132 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008133 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008134
8135 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8136 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8137 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8138 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8139 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8140
Imre Deakdccbea32015-06-22 23:35:51 +03008141 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008142}
8143
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008144static void
8145i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8146 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008147{
8148 struct drm_device *dev = crtc->base.dev;
8149 struct drm_i915_private *dev_priv = dev->dev_private;
8150 u32 val, base, offset;
8151 int pipe = crtc->pipe, plane = crtc->plane;
8152 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008153 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008154 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008155 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008156
Damien Lespiau42a7b082015-02-05 19:35:13 +00008157 val = I915_READ(DSPCNTR(plane));
8158 if (!(val & DISPLAY_PLANE_ENABLE))
8159 return;
8160
Damien Lespiaud9806c92015-01-21 14:07:19 +00008161 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008162 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008163 DRM_DEBUG_KMS("failed to alloc fb\n");
8164 return;
8165 }
8166
Damien Lespiau1b842c82015-01-21 13:50:54 +00008167 fb = &intel_fb->base;
8168
Daniel Vetter18c52472015-02-10 17:16:09 +00008169 if (INTEL_INFO(dev)->gen >= 4) {
8170 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008171 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008172 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8173 }
8174 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008175
8176 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008177 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008178 fb->pixel_format = fourcc;
8179 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008180
8181 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008182 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008183 offset = I915_READ(DSPTILEOFF(plane));
8184 else
8185 offset = I915_READ(DSPLINOFF(plane));
8186 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8187 } else {
8188 base = I915_READ(DSPADDR(plane));
8189 }
8190 plane_config->base = base;
8191
8192 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008193 fb->width = ((val >> 16) & 0xfff) + 1;
8194 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008195
8196 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008197 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008198
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008199 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008200 fb->pixel_format,
8201 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008202
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008203 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008204
Damien Lespiau2844a922015-01-20 12:51:48 +00008205 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8206 pipe_name(pipe), plane, fb->width, fb->height,
8207 fb->bits_per_pixel, base, fb->pitches[0],
8208 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008209
Damien Lespiau2d140302015-02-05 17:22:18 +00008210 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008211}
8212
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008213static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008214 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008215{
8216 struct drm_device *dev = crtc->base.dev;
8217 struct drm_i915_private *dev_priv = dev->dev_private;
8218 int pipe = pipe_config->cpu_transcoder;
8219 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8220 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008221 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008222 int refclk = 100000;
8223
Ville Syrjäläa5805162015-05-26 20:42:30 +03008224 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008225 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8226 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8227 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8228 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008229 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008230 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008231
8232 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008233 clock.m2 = (pll_dw0 & 0xff) << 22;
8234 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8235 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008236 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8237 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8238 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8239
Imre Deakdccbea32015-06-22 23:35:51 +03008240 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008241}
8242
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008243static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008244 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008245{
8246 struct drm_device *dev = crtc->base.dev;
8247 struct drm_i915_private *dev_priv = dev->dev_private;
8248 uint32_t tmp;
8249
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008250 if (!intel_display_power_is_enabled(dev_priv,
8251 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008252 return false;
8253
Daniel Vettere143a212013-07-04 12:01:15 +02008254 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008255 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008256
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008257 tmp = I915_READ(PIPECONF(crtc->pipe));
8258 if (!(tmp & PIPECONF_ENABLE))
8259 return false;
8260
Wayne Boyer666a4532015-12-09 12:29:35 -08008261 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008262 switch (tmp & PIPECONF_BPC_MASK) {
8263 case PIPECONF_6BPC:
8264 pipe_config->pipe_bpp = 18;
8265 break;
8266 case PIPECONF_8BPC:
8267 pipe_config->pipe_bpp = 24;
8268 break;
8269 case PIPECONF_10BPC:
8270 pipe_config->pipe_bpp = 30;
8271 break;
8272 default:
8273 break;
8274 }
8275 }
8276
Wayne Boyer666a4532015-12-09 12:29:35 -08008277 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8278 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008279 pipe_config->limited_color_range = true;
8280
Ville Syrjälä282740f2013-09-04 18:30:03 +03008281 if (INTEL_INFO(dev)->gen < 4)
8282 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8283
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008284 intel_get_pipe_timings(crtc, pipe_config);
8285
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008286 i9xx_get_pfit_config(crtc, pipe_config);
8287
Daniel Vetter6c49f242013-06-06 12:45:25 +02008288 if (INTEL_INFO(dev)->gen >= 4) {
8289 tmp = I915_READ(DPLL_MD(crtc->pipe));
8290 pipe_config->pixel_multiplier =
8291 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8292 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008293 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008294 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8295 tmp = I915_READ(DPLL(crtc->pipe));
8296 pipe_config->pixel_multiplier =
8297 ((tmp & SDVO_MULTIPLIER_MASK)
8298 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8299 } else {
8300 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8301 * port and will be fixed up in the encoder->get_config
8302 * function. */
8303 pipe_config->pixel_multiplier = 1;
8304 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008305 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008306 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008307 /*
8308 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8309 * on 830. Filter it out here so that we don't
8310 * report errors due to that.
8311 */
8312 if (IS_I830(dev))
8313 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8314
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008315 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8316 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008317 } else {
8318 /* Mask out read-only status bits. */
8319 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8320 DPLL_PORTC_READY_MASK |
8321 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008322 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008323
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008324 if (IS_CHERRYVIEW(dev))
8325 chv_crtc_clock_get(crtc, pipe_config);
8326 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008327 vlv_crtc_clock_get(crtc, pipe_config);
8328 else
8329 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008330
Ville Syrjälä0f646142015-08-26 19:39:18 +03008331 /*
8332 * Normally the dotclock is filled in by the encoder .get_config()
8333 * but in case the pipe is enabled w/o any ports we need a sane
8334 * default.
8335 */
8336 pipe_config->base.adjusted_mode.crtc_clock =
8337 pipe_config->port_clock / pipe_config->pixel_multiplier;
8338
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008339 return true;
8340}
8341
Paulo Zanonidde86e22012-12-01 12:04:25 -02008342static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008343{
8344 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008345 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008346 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008347 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008348 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008349 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008350 bool has_ck505 = false;
8351 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008352
8353 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008354 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008355 switch (encoder->type) {
8356 case INTEL_OUTPUT_LVDS:
8357 has_panel = true;
8358 has_lvds = true;
8359 break;
8360 case INTEL_OUTPUT_EDP:
8361 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008362 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008363 has_cpu_edp = true;
8364 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008365 default:
8366 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008367 }
8368 }
8369
Keith Packard99eb6a02011-09-26 14:29:12 -07008370 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008371 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008372 can_ssc = has_ck505;
8373 } else {
8374 has_ck505 = false;
8375 can_ssc = true;
8376 }
8377
Imre Deak2de69052013-05-08 13:14:04 +03008378 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8379 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008380
8381 /* Ironlake: try to setup display ref clock before DPLL
8382 * enabling. This is only under driver's control after
8383 * PCH B stepping, previous chipset stepping should be
8384 * ignoring this setting.
8385 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008386 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008387
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008388 /* As we must carefully and slowly disable/enable each source in turn,
8389 * compute the final state we want first and check if we need to
8390 * make any changes at all.
8391 */
8392 final = val;
8393 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008394 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008395 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008396 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008397 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8398
8399 final &= ~DREF_SSC_SOURCE_MASK;
8400 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8401 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008402
Keith Packard199e5d72011-09-22 12:01:57 -07008403 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008404 final |= DREF_SSC_SOURCE_ENABLE;
8405
8406 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8407 final |= DREF_SSC1_ENABLE;
8408
8409 if (has_cpu_edp) {
8410 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8411 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8412 else
8413 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8414 } else
8415 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8416 } else {
8417 final |= DREF_SSC_SOURCE_DISABLE;
8418 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8419 }
8420
8421 if (final == val)
8422 return;
8423
8424 /* Always enable nonspread source */
8425 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8426
8427 if (has_ck505)
8428 val |= DREF_NONSPREAD_CK505_ENABLE;
8429 else
8430 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8431
8432 if (has_panel) {
8433 val &= ~DREF_SSC_SOURCE_MASK;
8434 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008435
Keith Packard199e5d72011-09-22 12:01:57 -07008436 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008437 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008438 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008439 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008440 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008441 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008442
8443 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008444 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008445 POSTING_READ(PCH_DREF_CONTROL);
8446 udelay(200);
8447
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008448 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008449
8450 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008451 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008452 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008453 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008454 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008455 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008456 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008457 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008458 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008459
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008460 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008461 POSTING_READ(PCH_DREF_CONTROL);
8462 udelay(200);
8463 } else {
8464 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8465
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008466 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008467
8468 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008469 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008470
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008471 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008472 POSTING_READ(PCH_DREF_CONTROL);
8473 udelay(200);
8474
8475 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008476 val &= ~DREF_SSC_SOURCE_MASK;
8477 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008478
8479 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008480 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008481
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008482 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008483 POSTING_READ(PCH_DREF_CONTROL);
8484 udelay(200);
8485 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008486
8487 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008488}
8489
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008490static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008491{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008492 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008493
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008494 tmp = I915_READ(SOUTH_CHICKEN2);
8495 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8496 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008497
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008498 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8499 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8500 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008501
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008502 tmp = I915_READ(SOUTH_CHICKEN2);
8503 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8504 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008505
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008506 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8507 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8508 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008509}
8510
8511/* WaMPhyProgramming:hsw */
8512static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8513{
8514 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008515
8516 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8517 tmp &= ~(0xFF << 24);
8518 tmp |= (0x12 << 24);
8519 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8520
Paulo Zanonidde86e22012-12-01 12:04:25 -02008521 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8522 tmp |= (1 << 11);
8523 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8524
8525 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8526 tmp |= (1 << 11);
8527 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8528
Paulo Zanonidde86e22012-12-01 12:04:25 -02008529 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8530 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8531 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8532
8533 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8534 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8535 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8536
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008537 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8538 tmp &= ~(7 << 13);
8539 tmp |= (5 << 13);
8540 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008541
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008542 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8543 tmp &= ~(7 << 13);
8544 tmp |= (5 << 13);
8545 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008546
8547 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8548 tmp &= ~0xFF;
8549 tmp |= 0x1C;
8550 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8551
8552 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8553 tmp &= ~0xFF;
8554 tmp |= 0x1C;
8555 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8556
8557 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8558 tmp &= ~(0xFF << 16);
8559 tmp |= (0x1C << 16);
8560 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8561
8562 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8563 tmp &= ~(0xFF << 16);
8564 tmp |= (0x1C << 16);
8565 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8566
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008567 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8568 tmp |= (1 << 27);
8569 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008570
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008571 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8572 tmp |= (1 << 27);
8573 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008574
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008575 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8576 tmp &= ~(0xF << 28);
8577 tmp |= (4 << 28);
8578 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008579
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008580 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8581 tmp &= ~(0xF << 28);
8582 tmp |= (4 << 28);
8583 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008584}
8585
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008586/* Implements 3 different sequences from BSpec chapter "Display iCLK
8587 * Programming" based on the parameters passed:
8588 * - Sequence to enable CLKOUT_DP
8589 * - Sequence to enable CLKOUT_DP without spread
8590 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8591 */
8592static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8593 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008594{
8595 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008596 uint32_t reg, tmp;
8597
8598 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8599 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008600 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008601 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008602
Ville Syrjäläa5805162015-05-26 20:42:30 +03008603 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008604
8605 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8606 tmp &= ~SBI_SSCCTL_DISABLE;
8607 tmp |= SBI_SSCCTL_PATHALT;
8608 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8609
8610 udelay(24);
8611
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008612 if (with_spread) {
8613 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8614 tmp &= ~SBI_SSCCTL_PATHALT;
8615 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008616
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008617 if (with_fdi) {
8618 lpt_reset_fdi_mphy(dev_priv);
8619 lpt_program_fdi_mphy(dev_priv);
8620 }
8621 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008622
Ville Syrjäläc2699522015-08-27 23:55:59 +03008623 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008624 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8625 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8626 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008627
Ville Syrjäläa5805162015-05-26 20:42:30 +03008628 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008629}
8630
Paulo Zanoni47701c32013-07-23 11:19:25 -03008631/* Sequence to disable CLKOUT_DP */
8632static void lpt_disable_clkout_dp(struct drm_device *dev)
8633{
8634 struct drm_i915_private *dev_priv = dev->dev_private;
8635 uint32_t reg, tmp;
8636
Ville Syrjäläa5805162015-05-26 20:42:30 +03008637 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008638
Ville Syrjäläc2699522015-08-27 23:55:59 +03008639 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008640 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8641 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8642 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8643
8644 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8645 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8646 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8647 tmp |= SBI_SSCCTL_PATHALT;
8648 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8649 udelay(32);
8650 }
8651 tmp |= SBI_SSCCTL_DISABLE;
8652 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8653 }
8654
Ville Syrjäläa5805162015-05-26 20:42:30 +03008655 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008656}
8657
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008658#define BEND_IDX(steps) ((50 + (steps)) / 5)
8659
8660static const uint16_t sscdivintphase[] = {
8661 [BEND_IDX( 50)] = 0x3B23,
8662 [BEND_IDX( 45)] = 0x3B23,
8663 [BEND_IDX( 40)] = 0x3C23,
8664 [BEND_IDX( 35)] = 0x3C23,
8665 [BEND_IDX( 30)] = 0x3D23,
8666 [BEND_IDX( 25)] = 0x3D23,
8667 [BEND_IDX( 20)] = 0x3E23,
8668 [BEND_IDX( 15)] = 0x3E23,
8669 [BEND_IDX( 10)] = 0x3F23,
8670 [BEND_IDX( 5)] = 0x3F23,
8671 [BEND_IDX( 0)] = 0x0025,
8672 [BEND_IDX( -5)] = 0x0025,
8673 [BEND_IDX(-10)] = 0x0125,
8674 [BEND_IDX(-15)] = 0x0125,
8675 [BEND_IDX(-20)] = 0x0225,
8676 [BEND_IDX(-25)] = 0x0225,
8677 [BEND_IDX(-30)] = 0x0325,
8678 [BEND_IDX(-35)] = 0x0325,
8679 [BEND_IDX(-40)] = 0x0425,
8680 [BEND_IDX(-45)] = 0x0425,
8681 [BEND_IDX(-50)] = 0x0525,
8682};
8683
8684/*
8685 * Bend CLKOUT_DP
8686 * steps -50 to 50 inclusive, in steps of 5
8687 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8688 * change in clock period = -(steps / 10) * 5.787 ps
8689 */
8690static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8691{
8692 uint32_t tmp;
8693 int idx = BEND_IDX(steps);
8694
8695 if (WARN_ON(steps % 5 != 0))
8696 return;
8697
8698 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8699 return;
8700
8701 mutex_lock(&dev_priv->sb_lock);
8702
8703 if (steps % 10 != 0)
8704 tmp = 0xAAAAAAAB;
8705 else
8706 tmp = 0x00000000;
8707 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8708
8709 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8710 tmp &= 0xffff0000;
8711 tmp |= sscdivintphase[idx];
8712 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8713
8714 mutex_unlock(&dev_priv->sb_lock);
8715}
8716
8717#undef BEND_IDX
8718
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008719static void lpt_init_pch_refclk(struct drm_device *dev)
8720{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008721 struct intel_encoder *encoder;
8722 bool has_vga = false;
8723
Damien Lespiaub2784e12014-08-05 11:29:37 +01008724 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008725 switch (encoder->type) {
8726 case INTEL_OUTPUT_ANALOG:
8727 has_vga = true;
8728 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008729 default:
8730 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008731 }
8732 }
8733
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008734 if (has_vga) {
8735 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008736 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008737 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008738 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008739 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008740}
8741
Paulo Zanonidde86e22012-12-01 12:04:25 -02008742/*
8743 * Initialize reference clocks when the driver loads
8744 */
8745void intel_init_pch_refclk(struct drm_device *dev)
8746{
8747 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8748 ironlake_init_pch_refclk(dev);
8749 else if (HAS_PCH_LPT(dev))
8750 lpt_init_pch_refclk(dev);
8751}
8752
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008753static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008754{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008755 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008756 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008757 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008758 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008759 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008760 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008761 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008762 bool is_lvds = false;
8763
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008764 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008765 if (connector_state->crtc != crtc_state->base.crtc)
8766 continue;
8767
8768 encoder = to_intel_encoder(connector_state->best_encoder);
8769
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008770 switch (encoder->type) {
8771 case INTEL_OUTPUT_LVDS:
8772 is_lvds = true;
8773 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008774 default:
8775 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008776 }
8777 num_connectors++;
8778 }
8779
8780 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008781 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008782 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008783 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008784 }
8785
8786 return 120000;
8787}
8788
Daniel Vetter6ff93602013-04-19 11:24:36 +02008789static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008790{
8791 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8793 int pipe = intel_crtc->pipe;
8794 uint32_t val;
8795
Daniel Vetter78114072013-06-13 00:54:57 +02008796 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008797
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008798 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008799 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008800 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008801 break;
8802 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008803 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008804 break;
8805 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008806 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008807 break;
8808 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008809 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008810 break;
8811 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008812 /* Case prevented by intel_choose_pipe_bpp_dither. */
8813 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008814 }
8815
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008816 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008817 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8818
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008819 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008820 val |= PIPECONF_INTERLACED_ILK;
8821 else
8822 val |= PIPECONF_PROGRESSIVE;
8823
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008824 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008825 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008826
Paulo Zanonic8203562012-09-12 10:06:29 -03008827 I915_WRITE(PIPECONF(pipe), val);
8828 POSTING_READ(PIPECONF(pipe));
8829}
8830
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008831/*
8832 * Set up the pipe CSC unit.
8833 *
8834 * Currently only full range RGB to limited range RGB conversion
8835 * is supported, but eventually this should handle various
8836 * RGB<->YCbCr scenarios as well.
8837 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008838static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008839{
8840 struct drm_device *dev = crtc->dev;
8841 struct drm_i915_private *dev_priv = dev->dev_private;
8842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8843 int pipe = intel_crtc->pipe;
8844 uint16_t coeff = 0x7800; /* 1.0 */
8845
8846 /*
8847 * TODO: Check what kind of values actually come out of the pipe
8848 * with these coeff/postoff values and adjust to get the best
8849 * accuracy. Perhaps we even need to take the bpc value into
8850 * consideration.
8851 */
8852
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008853 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008854 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8855
8856 /*
8857 * GY/GU and RY/RU should be the other way around according
8858 * to BSpec, but reality doesn't agree. Just set them up in
8859 * a way that results in the correct picture.
8860 */
8861 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8862 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8863
8864 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8865 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8866
8867 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8868 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8869
8870 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8871 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8872 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8873
8874 if (INTEL_INFO(dev)->gen > 6) {
8875 uint16_t postoff = 0;
8876
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008877 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008878 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008879
8880 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8881 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8882 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8883
8884 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8885 } else {
8886 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8887
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008888 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008889 mode |= CSC_BLACK_SCREEN_OFFSET;
8890
8891 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8892 }
8893}
8894
Daniel Vetter6ff93602013-04-19 11:24:36 +02008895static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008896{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008897 struct drm_device *dev = crtc->dev;
8898 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008900 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008901 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008902 uint32_t val;
8903
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008904 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008905
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008906 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008907 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8908
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008909 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008910 val |= PIPECONF_INTERLACED_ILK;
8911 else
8912 val |= PIPECONF_PROGRESSIVE;
8913
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008914 I915_WRITE(PIPECONF(cpu_transcoder), val);
8915 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008916
8917 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8918 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008919
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308920 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008921 val = 0;
8922
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008923 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008924 case 18:
8925 val |= PIPEMISC_DITHER_6_BPC;
8926 break;
8927 case 24:
8928 val |= PIPEMISC_DITHER_8_BPC;
8929 break;
8930 case 30:
8931 val |= PIPEMISC_DITHER_10_BPC;
8932 break;
8933 case 36:
8934 val |= PIPEMISC_DITHER_12_BPC;
8935 break;
8936 default:
8937 /* Case prevented by pipe_config_set_bpp. */
8938 BUG();
8939 }
8940
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008941 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008942 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8943
8944 I915_WRITE(PIPEMISC(pipe), val);
8945 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008946}
8947
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008948static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008949 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008950 intel_clock_t *clock,
8951 bool *has_reduced_clock,
8952 intel_clock_t *reduced_clock)
8953{
8954 struct drm_device *dev = crtc->dev;
8955 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008956 int refclk;
8957 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008958 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008959
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008960 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008961
8962 /*
8963 * Returns a set of divisors for the desired target clock with the given
8964 * refclk, or FALSE. The returned values represent the clock equation:
8965 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8966 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008967 limit = intel_limit(crtc_state, refclk);
8968 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008969 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008970 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008971 if (!ret)
8972 return false;
8973
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008974 return true;
8975}
8976
Paulo Zanonid4b19312012-11-29 11:29:32 -02008977int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8978{
8979 /*
8980 * Account for spread spectrum to avoid
8981 * oversubscribing the link. Max center spread
8982 * is 2.5%; use 5% for safety's sake.
8983 */
8984 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008985 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008986}
8987
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008988static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008989{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008990 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008991}
8992
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008993static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008994 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008995 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008996 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008997{
8998 struct drm_crtc *crtc = &intel_crtc->base;
8999 struct drm_device *dev = crtc->dev;
9000 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02009001 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03009002 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02009003 struct drm_connector_state *connector_state;
9004 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009005 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02009006 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02009007 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009008
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03009009 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02009010 if (connector_state->crtc != crtc_state->base.crtc)
9011 continue;
9012
9013 encoder = to_intel_encoder(connector_state->best_encoder);
9014
9015 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009016 case INTEL_OUTPUT_LVDS:
9017 is_lvds = true;
9018 break;
9019 case INTEL_OUTPUT_SDVO:
9020 case INTEL_OUTPUT_HDMI:
9021 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009022 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009023 default:
9024 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009025 }
9026
9027 num_connectors++;
9028 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009029
Chris Wilsonc1858122010-12-03 21:35:48 +00009030 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009031 factor = 21;
9032 if (is_lvds) {
9033 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009034 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02009035 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009036 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009037 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009038 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009039
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009040 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02009041 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00009042
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009043 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
9044 *fp2 |= FP_CB_TUNE;
9045
Chris Wilson5eddb702010-09-11 13:48:45 +01009046 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009047
Eric Anholta07d6782011-03-30 13:01:08 -07009048 if (is_lvds)
9049 dpll |= DPLLB_MODE_LVDS;
9050 else
9051 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009052
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009053 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009054 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009055
9056 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02009057 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009058 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02009059 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009060
Eric Anholta07d6782011-03-30 13:01:08 -07009061 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009062 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009063 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009064 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009065
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009066 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009067 case 5:
9068 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9069 break;
9070 case 7:
9071 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9072 break;
9073 case 10:
9074 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9075 break;
9076 case 14:
9077 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9078 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009079 }
9080
Daniel Vetterb4c09f32013-04-30 14:01:42 +02009081 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009082 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009083 else
9084 dpll |= PLL_REF_INPUT_DREFCLK;
9085
Daniel Vetter959e16d2013-06-05 13:34:21 +02009086 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009087}
9088
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009089static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9090 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009091{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009092 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009093 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009094 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009095 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009096 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009097 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009098
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009099 memset(&crtc_state->dpll_hw_state, 0,
9100 sizeof(crtc_state->dpll_hw_state));
9101
Ville Syrjälä7905df22015-11-25 16:35:30 +02009102 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009103
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009104 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9105 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9106
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009107 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009108 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009109 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009110 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9111 return -EINVAL;
9112 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009113 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009114 if (!crtc_state->clock_set) {
9115 crtc_state->dpll.n = clock.n;
9116 crtc_state->dpll.m1 = clock.m1;
9117 crtc_state->dpll.m2 = clock.m2;
9118 crtc_state->dpll.p1 = clock.p1;
9119 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009120 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009121
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009122 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009123 if (crtc_state->has_pch_encoder) {
9124 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009125 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009126 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009127
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009128 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009129 &fp, &reduced_clock,
9130 has_reduced_clock ? &fp2 : NULL);
9131
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009132 crtc_state->dpll_hw_state.dpll = dpll;
9133 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009134 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009135 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009136 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009137 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009138
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009139 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009140 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009141 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009142 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009143 return -EINVAL;
9144 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009145 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009146
Rodrigo Viviab585de2015-03-24 12:40:09 -07009147 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009148 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009149 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009150 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009151
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009152 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009153}
9154
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009155static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9156 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009157{
9158 struct drm_device *dev = crtc->base.dev;
9159 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009160 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009161
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009162 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9163 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9164 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9165 & ~TU_SIZE_MASK;
9166 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9167 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9168 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9169}
9170
9171static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9172 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009173 struct intel_link_m_n *m_n,
9174 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009175{
9176 struct drm_device *dev = crtc->base.dev;
9177 struct drm_i915_private *dev_priv = dev->dev_private;
9178 enum pipe pipe = crtc->pipe;
9179
9180 if (INTEL_INFO(dev)->gen >= 5) {
9181 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9182 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9183 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9184 & ~TU_SIZE_MASK;
9185 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9186 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9187 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009188 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9189 * gen < 8) and if DRRS is supported (to make sure the
9190 * registers are not unnecessarily read).
9191 */
9192 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009193 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009194 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9195 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9196 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9197 & ~TU_SIZE_MASK;
9198 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9199 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9200 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9201 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009202 } else {
9203 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9204 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9205 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9206 & ~TU_SIZE_MASK;
9207 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9208 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9209 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9210 }
9211}
9212
9213void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009214 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009215{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009216 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009217 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9218 else
9219 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009220 &pipe_config->dp_m_n,
9221 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009222}
9223
Daniel Vetter72419202013-04-04 13:28:53 +02009224static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009225 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009226{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009227 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009228 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009229}
9230
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009231static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009232 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009233{
9234 struct drm_device *dev = crtc->base.dev;
9235 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009236 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9237 uint32_t ps_ctrl = 0;
9238 int id = -1;
9239 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009240
Chandra Kondurua1b22782015-04-07 15:28:45 -07009241 /* find scaler attached to this pipe */
9242 for (i = 0; i < crtc->num_scalers; i++) {
9243 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9244 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9245 id = i;
9246 pipe_config->pch_pfit.enabled = true;
9247 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9248 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9249 break;
9250 }
9251 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009252
Chandra Kondurua1b22782015-04-07 15:28:45 -07009253 scaler_state->scaler_id = id;
9254 if (id >= 0) {
9255 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9256 } else {
9257 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009258 }
9259}
9260
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009261static void
9262skylake_get_initial_plane_config(struct intel_crtc *crtc,
9263 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009264{
9265 struct drm_device *dev = crtc->base.dev;
9266 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009267 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009268 int pipe = crtc->pipe;
9269 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009270 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009271 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009272 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009273
Damien Lespiaud9806c92015-01-21 14:07:19 +00009274 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009275 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009276 DRM_DEBUG_KMS("failed to alloc fb\n");
9277 return;
9278 }
9279
Damien Lespiau1b842c82015-01-21 13:50:54 +00009280 fb = &intel_fb->base;
9281
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009282 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009283 if (!(val & PLANE_CTL_ENABLE))
9284 goto error;
9285
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009286 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9287 fourcc = skl_format_to_fourcc(pixel_format,
9288 val & PLANE_CTL_ORDER_RGBX,
9289 val & PLANE_CTL_ALPHA_MASK);
9290 fb->pixel_format = fourcc;
9291 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9292
Damien Lespiau40f46282015-02-27 11:15:21 +00009293 tiling = val & PLANE_CTL_TILED_MASK;
9294 switch (tiling) {
9295 case PLANE_CTL_TILED_LINEAR:
9296 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9297 break;
9298 case PLANE_CTL_TILED_X:
9299 plane_config->tiling = I915_TILING_X;
9300 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9301 break;
9302 case PLANE_CTL_TILED_Y:
9303 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9304 break;
9305 case PLANE_CTL_TILED_YF:
9306 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9307 break;
9308 default:
9309 MISSING_CASE(tiling);
9310 goto error;
9311 }
9312
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009313 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9314 plane_config->base = base;
9315
9316 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9317
9318 val = I915_READ(PLANE_SIZE(pipe, 0));
9319 fb->height = ((val >> 16) & 0xfff) + 1;
9320 fb->width = ((val >> 0) & 0x1fff) + 1;
9321
9322 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009323 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009324 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009325 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9326
9327 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009328 fb->pixel_format,
9329 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009330
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009331 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009332
9333 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9334 pipe_name(pipe), fb->width, fb->height,
9335 fb->bits_per_pixel, base, fb->pitches[0],
9336 plane_config->size);
9337
Damien Lespiau2d140302015-02-05 17:22:18 +00009338 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009339 return;
9340
9341error:
9342 kfree(fb);
9343}
9344
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009345static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009346 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009347{
9348 struct drm_device *dev = crtc->base.dev;
9349 struct drm_i915_private *dev_priv = dev->dev_private;
9350 uint32_t tmp;
9351
9352 tmp = I915_READ(PF_CTL(crtc->pipe));
9353
9354 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009355 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009356 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9357 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009358
9359 /* We currently do not free assignements of panel fitters on
9360 * ivb/hsw (since we don't use the higher upscaling modes which
9361 * differentiates them) so just WARN about this case for now. */
9362 if (IS_GEN7(dev)) {
9363 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9364 PF_PIPE_SEL_IVB(crtc->pipe));
9365 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009366 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009367}
9368
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009369static void
9370ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9371 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009372{
9373 struct drm_device *dev = crtc->base.dev;
9374 struct drm_i915_private *dev_priv = dev->dev_private;
9375 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009376 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009377 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009378 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009379 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009380 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009381
Damien Lespiau42a7b082015-02-05 19:35:13 +00009382 val = I915_READ(DSPCNTR(pipe));
9383 if (!(val & DISPLAY_PLANE_ENABLE))
9384 return;
9385
Damien Lespiaud9806c92015-01-21 14:07:19 +00009386 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009387 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009388 DRM_DEBUG_KMS("failed to alloc fb\n");
9389 return;
9390 }
9391
Damien Lespiau1b842c82015-01-21 13:50:54 +00009392 fb = &intel_fb->base;
9393
Daniel Vetter18c52472015-02-10 17:16:09 +00009394 if (INTEL_INFO(dev)->gen >= 4) {
9395 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009396 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009397 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9398 }
9399 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009400
9401 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009402 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009403 fb->pixel_format = fourcc;
9404 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009405
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009406 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009407 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009408 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009409 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009410 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009411 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009412 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009413 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009414 }
9415 plane_config->base = base;
9416
9417 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009418 fb->width = ((val >> 16) & 0xfff) + 1;
9419 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009420
9421 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009422 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009423
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009424 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009425 fb->pixel_format,
9426 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009427
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009428 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009429
Damien Lespiau2844a922015-01-20 12:51:48 +00009430 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9431 pipe_name(pipe), fb->width, fb->height,
9432 fb->bits_per_pixel, base, fb->pitches[0],
9433 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009434
Damien Lespiau2d140302015-02-05 17:22:18 +00009435 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009436}
9437
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009438static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009439 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009440{
9441 struct drm_device *dev = crtc->base.dev;
9442 struct drm_i915_private *dev_priv = dev->dev_private;
9443 uint32_t tmp;
9444
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009445 if (!intel_display_power_is_enabled(dev_priv,
9446 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009447 return false;
9448
Daniel Vettere143a212013-07-04 12:01:15 +02009449 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009450 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009451
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009452 tmp = I915_READ(PIPECONF(crtc->pipe));
9453 if (!(tmp & PIPECONF_ENABLE))
9454 return false;
9455
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009456 switch (tmp & PIPECONF_BPC_MASK) {
9457 case PIPECONF_6BPC:
9458 pipe_config->pipe_bpp = 18;
9459 break;
9460 case PIPECONF_8BPC:
9461 pipe_config->pipe_bpp = 24;
9462 break;
9463 case PIPECONF_10BPC:
9464 pipe_config->pipe_bpp = 30;
9465 break;
9466 case PIPECONF_12BPC:
9467 pipe_config->pipe_bpp = 36;
9468 break;
9469 default:
9470 break;
9471 }
9472
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009473 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9474 pipe_config->limited_color_range = true;
9475
Daniel Vetterab9412b2013-05-03 11:49:46 +02009476 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009477 struct intel_shared_dpll *pll;
9478
Daniel Vetter88adfff2013-03-28 10:42:01 +01009479 pipe_config->has_pch_encoder = true;
9480
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009481 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9482 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9483 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009484
9485 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009486
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009487 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009488 pipe_config->shared_dpll =
9489 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009490 } else {
9491 tmp = I915_READ(PCH_DPLL_SEL);
9492 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9493 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9494 else
9495 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9496 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009497
9498 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9499
9500 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9501 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009502
9503 tmp = pipe_config->dpll_hw_state.dpll;
9504 pipe_config->pixel_multiplier =
9505 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9506 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009507
9508 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009509 } else {
9510 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009511 }
9512
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009513 intel_get_pipe_timings(crtc, pipe_config);
9514
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009515 ironlake_get_pfit_config(crtc, pipe_config);
9516
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009517 return true;
9518}
9519
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009520static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9521{
9522 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009523 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009524
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009525 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009526 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009527 pipe_name(crtc->pipe));
9528
Rob Clarke2c719b2014-12-15 13:56:32 -05009529 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9530 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009531 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9532 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009533 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9534 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009535 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009536 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009537 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009538 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009539 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009540 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009541 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009542 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009543 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009544
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009545 /*
9546 * In theory we can still leave IRQs enabled, as long as only the HPD
9547 * interrupts remain enabled. We used to check for that, but since it's
9548 * gen-specific and since we only disable LCPLL after we fully disable
9549 * the interrupts, the check below should be enough.
9550 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009551 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009552}
9553
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009554static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9555{
9556 struct drm_device *dev = dev_priv->dev;
9557
9558 if (IS_HASWELL(dev))
9559 return I915_READ(D_COMP_HSW);
9560 else
9561 return I915_READ(D_COMP_BDW);
9562}
9563
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009564static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9565{
9566 struct drm_device *dev = dev_priv->dev;
9567
9568 if (IS_HASWELL(dev)) {
9569 mutex_lock(&dev_priv->rps.hw_lock);
9570 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9571 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009572 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009573 mutex_unlock(&dev_priv->rps.hw_lock);
9574 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009575 I915_WRITE(D_COMP_BDW, val);
9576 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009577 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009578}
9579
9580/*
9581 * This function implements pieces of two sequences from BSpec:
9582 * - Sequence for display software to disable LCPLL
9583 * - Sequence for display software to allow package C8+
9584 * The steps implemented here are just the steps that actually touch the LCPLL
9585 * register. Callers should take care of disabling all the display engine
9586 * functions, doing the mode unset, fixing interrupts, etc.
9587 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009588static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9589 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009590{
9591 uint32_t val;
9592
9593 assert_can_disable_lcpll(dev_priv);
9594
9595 val = I915_READ(LCPLL_CTL);
9596
9597 if (switch_to_fclk) {
9598 val |= LCPLL_CD_SOURCE_FCLK;
9599 I915_WRITE(LCPLL_CTL, val);
9600
9601 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9602 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9603 DRM_ERROR("Switching to FCLK failed\n");
9604
9605 val = I915_READ(LCPLL_CTL);
9606 }
9607
9608 val |= LCPLL_PLL_DISABLE;
9609 I915_WRITE(LCPLL_CTL, val);
9610 POSTING_READ(LCPLL_CTL);
9611
9612 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9613 DRM_ERROR("LCPLL still locked\n");
9614
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009615 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009616 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009617 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009618 ndelay(100);
9619
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009620 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9621 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009622 DRM_ERROR("D_COMP RCOMP still in progress\n");
9623
9624 if (allow_power_down) {
9625 val = I915_READ(LCPLL_CTL);
9626 val |= LCPLL_POWER_DOWN_ALLOW;
9627 I915_WRITE(LCPLL_CTL, val);
9628 POSTING_READ(LCPLL_CTL);
9629 }
9630}
9631
9632/*
9633 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9634 * source.
9635 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009636static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009637{
9638 uint32_t val;
9639
9640 val = I915_READ(LCPLL_CTL);
9641
9642 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9643 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9644 return;
9645
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009646 /*
9647 * Make sure we're not on PC8 state before disabling PC8, otherwise
9648 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009649 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009650 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009651
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009652 if (val & LCPLL_POWER_DOWN_ALLOW) {
9653 val &= ~LCPLL_POWER_DOWN_ALLOW;
9654 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009655 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009656 }
9657
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009658 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009659 val |= D_COMP_COMP_FORCE;
9660 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009661 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009662
9663 val = I915_READ(LCPLL_CTL);
9664 val &= ~LCPLL_PLL_DISABLE;
9665 I915_WRITE(LCPLL_CTL, val);
9666
9667 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9668 DRM_ERROR("LCPLL not locked yet\n");
9669
9670 if (val & LCPLL_CD_SOURCE_FCLK) {
9671 val = I915_READ(LCPLL_CTL);
9672 val &= ~LCPLL_CD_SOURCE_FCLK;
9673 I915_WRITE(LCPLL_CTL, val);
9674
9675 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9676 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9677 DRM_ERROR("Switching back to LCPLL failed\n");
9678 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009679
Mika Kuoppala59bad942015-01-16 11:34:40 +02009680 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009681 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009682}
9683
Paulo Zanoni765dab672014-03-07 20:08:18 -03009684/*
9685 * Package states C8 and deeper are really deep PC states that can only be
9686 * reached when all the devices on the system allow it, so even if the graphics
9687 * device allows PC8+, it doesn't mean the system will actually get to these
9688 * states. Our driver only allows PC8+ when going into runtime PM.
9689 *
9690 * The requirements for PC8+ are that all the outputs are disabled, the power
9691 * well is disabled and most interrupts are disabled, and these are also
9692 * requirements for runtime PM. When these conditions are met, we manually do
9693 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9694 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9695 * hang the machine.
9696 *
9697 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9698 * the state of some registers, so when we come back from PC8+ we need to
9699 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9700 * need to take care of the registers kept by RC6. Notice that this happens even
9701 * if we don't put the device in PCI D3 state (which is what currently happens
9702 * because of the runtime PM support).
9703 *
9704 * For more, read "Display Sequences for Package C8" on the hardware
9705 * documentation.
9706 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009707void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009708{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009709 struct drm_device *dev = dev_priv->dev;
9710 uint32_t val;
9711
Paulo Zanonic67a4702013-08-19 13:18:09 -03009712 DRM_DEBUG_KMS("Enabling package C8+\n");
9713
Ville Syrjäläc2699522015-08-27 23:55:59 +03009714 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009715 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9716 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9717 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9718 }
9719
9720 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009721 hsw_disable_lcpll(dev_priv, true, true);
9722}
9723
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009724void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009725{
9726 struct drm_device *dev = dev_priv->dev;
9727 uint32_t val;
9728
Paulo Zanonic67a4702013-08-19 13:18:09 -03009729 DRM_DEBUG_KMS("Disabling package C8+\n");
9730
9731 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009732 lpt_init_pch_refclk(dev);
9733
Ville Syrjäläc2699522015-08-27 23:55:59 +03009734 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009735 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9736 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9737 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9738 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009739}
9740
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009741static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309742{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009743 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009744 struct intel_atomic_state *old_intel_state =
9745 to_intel_atomic_state(old_state);
9746 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309747
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009748 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309749}
9750
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009751/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009752static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009753{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009754 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9755 struct drm_i915_private *dev_priv = state->dev->dev_private;
9756 struct drm_crtc *crtc;
9757 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009758 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009759 unsigned max_pixel_rate = 0, i;
9760 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009761
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009762 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9763 sizeof(intel_state->min_pixclk));
9764
9765 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009766 int pixel_rate;
9767
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009768 crtc_state = to_intel_crtc_state(cstate);
9769 if (!crtc_state->base.enable) {
9770 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009771 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009772 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009773
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009774 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009775
9776 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009777 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009778 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9779
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009780 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009781 }
9782
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009783 if (!intel_state->active_crtcs)
9784 return 0;
9785
9786 for_each_pipe(dev_priv, pipe)
9787 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9788
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009789 return max_pixel_rate;
9790}
9791
9792static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9793{
9794 struct drm_i915_private *dev_priv = dev->dev_private;
9795 uint32_t val, data;
9796 int ret;
9797
9798 if (WARN((I915_READ(LCPLL_CTL) &
9799 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9800 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9801 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9802 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9803 "trying to change cdclk frequency with cdclk not enabled\n"))
9804 return;
9805
9806 mutex_lock(&dev_priv->rps.hw_lock);
9807 ret = sandybridge_pcode_write(dev_priv,
9808 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9809 mutex_unlock(&dev_priv->rps.hw_lock);
9810 if (ret) {
9811 DRM_ERROR("failed to inform pcode about cdclk change\n");
9812 return;
9813 }
9814
9815 val = I915_READ(LCPLL_CTL);
9816 val |= LCPLL_CD_SOURCE_FCLK;
9817 I915_WRITE(LCPLL_CTL, val);
9818
9819 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9820 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9821 DRM_ERROR("Switching to FCLK failed\n");
9822
9823 val = I915_READ(LCPLL_CTL);
9824 val &= ~LCPLL_CLK_FREQ_MASK;
9825
9826 switch (cdclk) {
9827 case 450000:
9828 val |= LCPLL_CLK_FREQ_450;
9829 data = 0;
9830 break;
9831 case 540000:
9832 val |= LCPLL_CLK_FREQ_54O_BDW;
9833 data = 1;
9834 break;
9835 case 337500:
9836 val |= LCPLL_CLK_FREQ_337_5_BDW;
9837 data = 2;
9838 break;
9839 case 675000:
9840 val |= LCPLL_CLK_FREQ_675_BDW;
9841 data = 3;
9842 break;
9843 default:
9844 WARN(1, "invalid cdclk frequency\n");
9845 return;
9846 }
9847
9848 I915_WRITE(LCPLL_CTL, val);
9849
9850 val = I915_READ(LCPLL_CTL);
9851 val &= ~LCPLL_CD_SOURCE_FCLK;
9852 I915_WRITE(LCPLL_CTL, val);
9853
9854 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9855 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9856 DRM_ERROR("Switching back to LCPLL failed\n");
9857
9858 mutex_lock(&dev_priv->rps.hw_lock);
9859 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9860 mutex_unlock(&dev_priv->rps.hw_lock);
9861
9862 intel_update_cdclk(dev);
9863
9864 WARN(cdclk != dev_priv->cdclk_freq,
9865 "cdclk requested %d kHz but got %d kHz\n",
9866 cdclk, dev_priv->cdclk_freq);
9867}
9868
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009869static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009870{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009871 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009872 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009873 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009874 int cdclk;
9875
9876 /*
9877 * FIXME should also account for plane ratio
9878 * once 64bpp pixel formats are supported.
9879 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009880 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009881 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009882 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009883 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009884 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009885 cdclk = 450000;
9886 else
9887 cdclk = 337500;
9888
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009889 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009890 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9891 cdclk, dev_priv->max_cdclk_freq);
9892 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009893 }
9894
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009895 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9896 if (!intel_state->active_crtcs)
9897 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009898
9899 return 0;
9900}
9901
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009902static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009903{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009904 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009905 struct intel_atomic_state *old_intel_state =
9906 to_intel_atomic_state(old_state);
9907 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009908
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009909 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009910}
9911
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009912static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9913 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009914{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009915 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009916 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009917
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009918 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009919
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009920 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009921}
9922
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309923static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9924 enum port port,
9925 struct intel_crtc_state *pipe_config)
9926{
9927 switch (port) {
9928 case PORT_A:
9929 pipe_config->ddi_pll_sel = SKL_DPLL0;
9930 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9931 break;
9932 case PORT_B:
9933 pipe_config->ddi_pll_sel = SKL_DPLL1;
9934 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9935 break;
9936 case PORT_C:
9937 pipe_config->ddi_pll_sel = SKL_DPLL2;
9938 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9939 break;
9940 default:
9941 DRM_ERROR("Incorrect port type\n");
9942 }
9943}
9944
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009945static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9946 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009947 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009948{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009949 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009950
9951 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9952 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9953
9954 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009955 case SKL_DPLL0:
9956 /*
9957 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9958 * of the shared DPLL framework and thus needs to be read out
9959 * separately
9960 */
9961 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9962 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9963 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009964 case SKL_DPLL1:
9965 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9966 break;
9967 case SKL_DPLL2:
9968 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9969 break;
9970 case SKL_DPLL3:
9971 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9972 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009973 }
9974}
9975
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009976static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9977 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009978 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009979{
9980 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9981
9982 switch (pipe_config->ddi_pll_sel) {
9983 case PORT_CLK_SEL_WRPLL1:
9984 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9985 break;
9986 case PORT_CLK_SEL_WRPLL2:
9987 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9988 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009989 case PORT_CLK_SEL_SPLL:
9990 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009991 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009992 }
9993}
9994
Daniel Vetter26804af2014-06-25 22:01:55 +03009995static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009996 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009997{
9998 struct drm_device *dev = crtc->base.dev;
9999 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010000 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010001 enum port port;
10002 uint32_t tmp;
10003
10004 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10005
10006 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10007
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070010008 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010009 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010010 else if (IS_BROXTON(dev))
10011 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010012 else
10013 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010014
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010015 if (pipe_config->shared_dpll >= 0) {
10016 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
10017
10018 WARN_ON(!pll->get_hw_state(dev_priv, pll,
10019 &pipe_config->dpll_hw_state));
10020 }
10021
Daniel Vetter26804af2014-06-25 22:01:55 +030010022 /*
10023 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10024 * DDI E. So just check whether this pipe is wired to DDI E and whether
10025 * the PCH transcoder is on.
10026 */
Damien Lespiauca370452013-12-03 13:56:24 +000010027 if (INTEL_INFO(dev)->gen < 9 &&
10028 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010029 pipe_config->has_pch_encoder = true;
10030
10031 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10032 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10033 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10034
10035 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10036 }
10037}
10038
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010039static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010040 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010041{
10042 struct drm_device *dev = crtc->base.dev;
10043 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010044 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010045 uint32_t tmp;
10046
Daniel Vetterf458ebb2014-09-30 10:56:39 +020010047 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +020010048 POWER_DOMAIN_PIPE(crtc->pipe)))
10049 return false;
10050
Daniel Vettere143a212013-07-04 12:01:15 +020010051 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010052 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
10053
Daniel Vettereccb1402013-05-22 00:50:22 +020010054 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10055 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10056 enum pipe trans_edp_pipe;
10057 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10058 default:
10059 WARN(1, "unknown pipe linked to edp transcoder\n");
10060 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10061 case TRANS_DDI_EDP_INPUT_A_ON:
10062 trans_edp_pipe = PIPE_A;
10063 break;
10064 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10065 trans_edp_pipe = PIPE_B;
10066 break;
10067 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10068 trans_edp_pipe = PIPE_C;
10069 break;
10070 }
10071
10072 if (trans_edp_pipe == crtc->pipe)
10073 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10074 }
10075
Daniel Vetterf458ebb2014-09-30 10:56:39 +020010076 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +020010077 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -030010078 return false;
10079
Daniel Vettereccb1402013-05-22 00:50:22 +020010080 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010081 if (!(tmp & PIPECONF_ENABLE))
10082 return false;
10083
Daniel Vetter26804af2014-06-25 22:01:55 +030010084 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010085
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010086 intel_get_pipe_timings(crtc, pipe_config);
10087
Chandra Kondurua1b22782015-04-07 15:28:45 -070010088 if (INTEL_INFO(dev)->gen >= 9) {
10089 skl_init_scalers(dev, crtc, pipe_config);
10090 }
10091
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010092 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010093
10094 if (INTEL_INFO(dev)->gen >= 9) {
10095 pipe_config->scaler_state.scaler_id = -1;
10096 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10097 }
10098
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010099 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010100 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010101 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010102 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010103 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010104 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010105
Jesse Barnese59150d2014-01-07 13:30:45 -080010106 if (IS_HASWELL(dev))
10107 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10108 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010109
Clint Taylorebb69c92014-09-30 10:30:22 -070010110 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10111 pipe_config->pixel_multiplier =
10112 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10113 } else {
10114 pipe_config->pixel_multiplier = 1;
10115 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010116
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010117 return true;
10118}
10119
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010120static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10121 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010122{
10123 struct drm_device *dev = crtc->dev;
10124 struct drm_i915_private *dev_priv = dev->dev_private;
10125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010126 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010127
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010128 if (plane_state && plane_state->visible) {
10129 unsigned int width = plane_state->base.crtc_w;
10130 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010131 unsigned int stride = roundup_pow_of_two(width) * 4;
10132
10133 switch (stride) {
10134 default:
10135 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10136 width, stride);
10137 stride = 256;
10138 /* fallthrough */
10139 case 256:
10140 case 512:
10141 case 1024:
10142 case 2048:
10143 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010144 }
10145
Ville Syrjälädc41c152014-08-13 11:57:05 +030010146 cntl |= CURSOR_ENABLE |
10147 CURSOR_GAMMA_ENABLE |
10148 CURSOR_FORMAT_ARGB |
10149 CURSOR_STRIDE(stride);
10150
10151 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010152 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010153
Ville Syrjälädc41c152014-08-13 11:57:05 +030010154 if (intel_crtc->cursor_cntl != 0 &&
10155 (intel_crtc->cursor_base != base ||
10156 intel_crtc->cursor_size != size ||
10157 intel_crtc->cursor_cntl != cntl)) {
10158 /* On these chipsets we can only modify the base/size/stride
10159 * whilst the cursor is disabled.
10160 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010161 I915_WRITE(CURCNTR(PIPE_A), 0);
10162 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010163 intel_crtc->cursor_cntl = 0;
10164 }
10165
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010166 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010167 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010168 intel_crtc->cursor_base = base;
10169 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010170
10171 if (intel_crtc->cursor_size != size) {
10172 I915_WRITE(CURSIZE, size);
10173 intel_crtc->cursor_size = size;
10174 }
10175
Chris Wilson4b0e3332014-05-30 16:35:26 +030010176 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010177 I915_WRITE(CURCNTR(PIPE_A), cntl);
10178 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010179 intel_crtc->cursor_cntl = cntl;
10180 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010181}
10182
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010183static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10184 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010185{
10186 struct drm_device *dev = crtc->dev;
10187 struct drm_i915_private *dev_priv = dev->dev_private;
10188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10189 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010190 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010191
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010192 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010193 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010194 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010195 case 64:
10196 cntl |= CURSOR_MODE_64_ARGB_AX;
10197 break;
10198 case 128:
10199 cntl |= CURSOR_MODE_128_ARGB_AX;
10200 break;
10201 case 256:
10202 cntl |= CURSOR_MODE_256_ARGB_AX;
10203 break;
10204 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010205 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010206 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010207 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010208 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010209
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010210 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010211 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010212
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010213 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10214 cntl |= CURSOR_ROTATE_180;
10215 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010216
Chris Wilson4b0e3332014-05-30 16:35:26 +030010217 if (intel_crtc->cursor_cntl != cntl) {
10218 I915_WRITE(CURCNTR(pipe), cntl);
10219 POSTING_READ(CURCNTR(pipe));
10220 intel_crtc->cursor_cntl = cntl;
10221 }
10222
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010223 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010224 I915_WRITE(CURBASE(pipe), base);
10225 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010226
10227 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010228}
10229
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010230/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010231static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010232 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010233{
10234 struct drm_device *dev = crtc->dev;
10235 struct drm_i915_private *dev_priv = dev->dev_private;
10236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10237 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010238 u32 base = intel_crtc->cursor_addr;
10239 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010240
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010241 if (plane_state) {
10242 int x = plane_state->base.crtc_x;
10243 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010244
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010245 if (x < 0) {
10246 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10247 x = -x;
10248 }
10249 pos |= x << CURSOR_X_SHIFT;
10250
10251 if (y < 0) {
10252 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10253 y = -y;
10254 }
10255 pos |= y << CURSOR_Y_SHIFT;
10256
10257 /* ILK+ do this automagically */
10258 if (HAS_GMCH_DISPLAY(dev) &&
10259 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10260 base += (plane_state->base.crtc_h *
10261 plane_state->base.crtc_w - 1) * 4;
10262 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010263 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010264
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010265 I915_WRITE(CURPOS(pipe), pos);
10266
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010267 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010268 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010269 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010270 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010271}
10272
Ville Syrjälädc41c152014-08-13 11:57:05 +030010273static bool cursor_size_ok(struct drm_device *dev,
10274 uint32_t width, uint32_t height)
10275{
10276 if (width == 0 || height == 0)
10277 return false;
10278
10279 /*
10280 * 845g/865g are special in that they are only limited by
10281 * the width of their cursors, the height is arbitrary up to
10282 * the precision of the register. Everything else requires
10283 * square cursors, limited to a few power-of-two sizes.
10284 */
10285 if (IS_845G(dev) || IS_I865G(dev)) {
10286 if ((width & 63) != 0)
10287 return false;
10288
10289 if (width > (IS_845G(dev) ? 64 : 512))
10290 return false;
10291
10292 if (height > 1023)
10293 return false;
10294 } else {
10295 switch (width | height) {
10296 case 256:
10297 case 128:
10298 if (IS_GEN2(dev))
10299 return false;
10300 case 64:
10301 break;
10302 default:
10303 return false;
10304 }
10305 }
10306
10307 return true;
10308}
10309
Jesse Barnes79e53942008-11-07 14:24:08 -080010310static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010311 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010312{
James Simmons72034252010-08-03 01:33:19 +010010313 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010315
James Simmons72034252010-08-03 01:33:19 +010010316 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010317 intel_crtc->lut_r[i] = red[i] >> 8;
10318 intel_crtc->lut_g[i] = green[i] >> 8;
10319 intel_crtc->lut_b[i] = blue[i] >> 8;
10320 }
10321
10322 intel_crtc_load_lut(crtc);
10323}
10324
Jesse Barnes79e53942008-11-07 14:24:08 -080010325/* VESA 640x480x72Hz mode to set on the pipe */
10326static struct drm_display_mode load_detect_mode = {
10327 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10328 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10329};
10330
Daniel Vettera8bb6812014-02-10 18:00:39 +010010331struct drm_framebuffer *
10332__intel_framebuffer_create(struct drm_device *dev,
10333 struct drm_mode_fb_cmd2 *mode_cmd,
10334 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010335{
10336 struct intel_framebuffer *intel_fb;
10337 int ret;
10338
10339 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010340 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010341 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010342
10343 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010344 if (ret)
10345 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010346
10347 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010348
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010349err:
10350 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010351 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010352}
10353
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010354static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010355intel_framebuffer_create(struct drm_device *dev,
10356 struct drm_mode_fb_cmd2 *mode_cmd,
10357 struct drm_i915_gem_object *obj)
10358{
10359 struct drm_framebuffer *fb;
10360 int ret;
10361
10362 ret = i915_mutex_lock_interruptible(dev);
10363 if (ret)
10364 return ERR_PTR(ret);
10365 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10366 mutex_unlock(&dev->struct_mutex);
10367
10368 return fb;
10369}
10370
Chris Wilsond2dff872011-04-19 08:36:26 +010010371static u32
10372intel_framebuffer_pitch_for_width(int width, int bpp)
10373{
10374 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10375 return ALIGN(pitch, 64);
10376}
10377
10378static u32
10379intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10380{
10381 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010382 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010383}
10384
10385static struct drm_framebuffer *
10386intel_framebuffer_create_for_mode(struct drm_device *dev,
10387 struct drm_display_mode *mode,
10388 int depth, int bpp)
10389{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010390 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010391 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010392 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010393
10394 obj = i915_gem_alloc_object(dev,
10395 intel_framebuffer_size_for_mode(mode, bpp));
10396 if (obj == NULL)
10397 return ERR_PTR(-ENOMEM);
10398
10399 mode_cmd.width = mode->hdisplay;
10400 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010401 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10402 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010403 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010404
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010405 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10406 if (IS_ERR(fb))
10407 drm_gem_object_unreference_unlocked(&obj->base);
10408
10409 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010410}
10411
10412static struct drm_framebuffer *
10413mode_fits_in_fbdev(struct drm_device *dev,
10414 struct drm_display_mode *mode)
10415{
Daniel Vetter06957262015-08-10 13:34:08 +020010416#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010417 struct drm_i915_private *dev_priv = dev->dev_private;
10418 struct drm_i915_gem_object *obj;
10419 struct drm_framebuffer *fb;
10420
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010421 if (!dev_priv->fbdev)
10422 return NULL;
10423
10424 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010425 return NULL;
10426
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010427 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010428 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010429
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010430 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010431 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10432 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010433 return NULL;
10434
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010435 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010436 return NULL;
10437
10438 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010439#else
10440 return NULL;
10441#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010442}
10443
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010444static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10445 struct drm_crtc *crtc,
10446 struct drm_display_mode *mode,
10447 struct drm_framebuffer *fb,
10448 int x, int y)
10449{
10450 struct drm_plane_state *plane_state;
10451 int hdisplay, vdisplay;
10452 int ret;
10453
10454 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10455 if (IS_ERR(plane_state))
10456 return PTR_ERR(plane_state);
10457
10458 if (mode)
10459 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10460 else
10461 hdisplay = vdisplay = 0;
10462
10463 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10464 if (ret)
10465 return ret;
10466 drm_atomic_set_fb_for_plane(plane_state, fb);
10467 plane_state->crtc_x = 0;
10468 plane_state->crtc_y = 0;
10469 plane_state->crtc_w = hdisplay;
10470 plane_state->crtc_h = vdisplay;
10471 plane_state->src_x = x << 16;
10472 plane_state->src_y = y << 16;
10473 plane_state->src_w = hdisplay << 16;
10474 plane_state->src_h = vdisplay << 16;
10475
10476 return 0;
10477}
10478
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010479bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010480 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010481 struct intel_load_detect_pipe *old,
10482 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010483{
10484 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010485 struct intel_encoder *intel_encoder =
10486 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010487 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010488 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010489 struct drm_crtc *crtc = NULL;
10490 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010491 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010492 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010493 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010494 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010495 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010496 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010497
Chris Wilsond2dff872011-04-19 08:36:26 +010010498 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010499 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010500 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010501
Rob Clark51fd3712013-11-19 12:10:12 -050010502retry:
10503 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10504 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010505 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010506
Jesse Barnes79e53942008-11-07 14:24:08 -080010507 /*
10508 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010509 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010510 * - if the connector already has an assigned crtc, use it (but make
10511 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010512 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010513 * - try to find the first unused crtc that can drive this connector,
10514 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010515 */
10516
10517 /* See if we already have a CRTC for this connector */
10518 if (encoder->crtc) {
10519 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010520
Rob Clark51fd3712013-11-19 12:10:12 -050010521 ret = drm_modeset_lock(&crtc->mutex, ctx);
10522 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010523 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010524 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10525 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010526 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010527
Daniel Vetter24218aa2012-08-12 19:27:11 +020010528 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010529 old->load_detect_temp = false;
10530
10531 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010532 if (connector->dpms != DRM_MODE_DPMS_ON)
10533 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010534
Chris Wilson71731882011-04-19 23:10:58 +010010535 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010536 }
10537
10538 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010539 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010540 i++;
10541 if (!(encoder->possible_crtcs & (1 << i)))
10542 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010543 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010544 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010545
10546 crtc = possible_crtc;
10547 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010548 }
10549
10550 /*
10551 * If we didn't find an unused CRTC, don't use any.
10552 */
10553 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010554 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010555 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010556 }
10557
Rob Clark51fd3712013-11-19 12:10:12 -050010558 ret = drm_modeset_lock(&crtc->mutex, ctx);
10559 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010560 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010561 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10562 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010563 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010564
10565 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010566 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010567 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010568 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010569
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010570 state = drm_atomic_state_alloc(dev);
10571 if (!state)
10572 return false;
10573
10574 state->acquire_ctx = ctx;
10575
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010576 connector_state = drm_atomic_get_connector_state(state, connector);
10577 if (IS_ERR(connector_state)) {
10578 ret = PTR_ERR(connector_state);
10579 goto fail;
10580 }
10581
10582 connector_state->crtc = crtc;
10583 connector_state->best_encoder = &intel_encoder->base;
10584
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010585 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10586 if (IS_ERR(crtc_state)) {
10587 ret = PTR_ERR(crtc_state);
10588 goto fail;
10589 }
10590
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010591 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010592
Chris Wilson64927112011-04-20 07:25:26 +010010593 if (!mode)
10594 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010595
Chris Wilsond2dff872011-04-19 08:36:26 +010010596 /* We need a framebuffer large enough to accommodate all accesses
10597 * that the plane may generate whilst we perform load detection.
10598 * We can not rely on the fbcon either being present (we get called
10599 * during its initialisation to detect all boot displays, or it may
10600 * not even exist) or that it is large enough to satisfy the
10601 * requested mode.
10602 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010603 fb = mode_fits_in_fbdev(dev, mode);
10604 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010605 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010606 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10607 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010608 } else
10609 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010610 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010611 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010612 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010613 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010614
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010615 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10616 if (ret)
10617 goto fail;
10618
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010619 drm_mode_copy(&crtc_state->base.mode, mode);
10620
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010621 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010622 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010623 if (old->release_fb)
10624 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010625 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010626 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010627 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010628
Jesse Barnes79e53942008-11-07 14:24:08 -080010629 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010630 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010631 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010632
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010633fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010634 drm_atomic_state_free(state);
10635 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010636
Rob Clark51fd3712013-11-19 12:10:12 -050010637 if (ret == -EDEADLK) {
10638 drm_modeset_backoff(ctx);
10639 goto retry;
10640 }
10641
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010642 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010643}
10644
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010645void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010646 struct intel_load_detect_pipe *old,
10647 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010648{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010649 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010650 struct intel_encoder *intel_encoder =
10651 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010652 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010653 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010655 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010656 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010657 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010658 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010659
Chris Wilsond2dff872011-04-19 08:36:26 +010010660 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010661 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010662 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010663
Chris Wilson8261b192011-04-19 23:18:09 +010010664 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010665 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010666 if (!state)
10667 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010668
10669 state->acquire_ctx = ctx;
10670
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010671 connector_state = drm_atomic_get_connector_state(state, connector);
10672 if (IS_ERR(connector_state))
10673 goto fail;
10674
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010675 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10676 if (IS_ERR(crtc_state))
10677 goto fail;
10678
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010679 connector_state->best_encoder = NULL;
10680 connector_state->crtc = NULL;
10681
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010682 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010683
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010684 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10685 0, 0);
10686 if (ret)
10687 goto fail;
10688
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010689 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010690 if (ret)
10691 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010692
Daniel Vetter36206362012-12-10 20:42:17 +010010693 if (old->release_fb) {
10694 drm_framebuffer_unregister_private(old->release_fb);
10695 drm_framebuffer_unreference(old->release_fb);
10696 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010697
Chris Wilson0622a532011-04-21 09:32:11 +010010698 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010699 }
10700
Eric Anholtc751ce42010-03-25 11:48:48 -070010701 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010702 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10703 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010704
10705 return;
10706fail:
10707 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10708 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010709}
10710
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010711static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010712 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010713{
10714 struct drm_i915_private *dev_priv = dev->dev_private;
10715 u32 dpll = pipe_config->dpll_hw_state.dpll;
10716
10717 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010718 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010719 else if (HAS_PCH_SPLIT(dev))
10720 return 120000;
10721 else if (!IS_GEN2(dev))
10722 return 96000;
10723 else
10724 return 48000;
10725}
10726
Jesse Barnes79e53942008-11-07 14:24:08 -080010727/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010728static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010729 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010730{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010731 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010732 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010733 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010734 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010735 u32 fp;
10736 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010737 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010738 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010739
10740 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010741 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010742 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010743 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010744
10745 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010746 if (IS_PINEVIEW(dev)) {
10747 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10748 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010749 } else {
10750 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10751 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10752 }
10753
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010754 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010755 if (IS_PINEVIEW(dev))
10756 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10757 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010758 else
10759 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010760 DPLL_FPA01_P1_POST_DIV_SHIFT);
10761
10762 switch (dpll & DPLL_MODE_MASK) {
10763 case DPLLB_MODE_DAC_SERIAL:
10764 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10765 5 : 10;
10766 break;
10767 case DPLLB_MODE_LVDS:
10768 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10769 7 : 14;
10770 break;
10771 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010772 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010773 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010774 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010775 }
10776
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010777 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010778 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010779 else
Imre Deakdccbea32015-06-22 23:35:51 +030010780 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010781 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010782 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010783 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010784
10785 if (is_lvds) {
10786 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10787 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010788
10789 if (lvds & LVDS_CLKB_POWER_UP)
10790 clock.p2 = 7;
10791 else
10792 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010793 } else {
10794 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10795 clock.p1 = 2;
10796 else {
10797 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10798 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10799 }
10800 if (dpll & PLL_P2_DIVIDE_BY_4)
10801 clock.p2 = 4;
10802 else
10803 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010804 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010805
Imre Deakdccbea32015-06-22 23:35:51 +030010806 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010807 }
10808
Ville Syrjälä18442d02013-09-13 16:00:08 +030010809 /*
10810 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010811 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010812 * encoder's get_config() function.
10813 */
Imre Deakdccbea32015-06-22 23:35:51 +030010814 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010815}
10816
Ville Syrjälä6878da02013-09-13 15:59:11 +030010817int intel_dotclock_calculate(int link_freq,
10818 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010819{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010820 /*
10821 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010822 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010823 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010824 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010825 *
10826 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010827 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010828 */
10829
Ville Syrjälä6878da02013-09-13 15:59:11 +030010830 if (!m_n->link_n)
10831 return 0;
10832
10833 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10834}
10835
Ville Syrjälä18442d02013-09-13 16:00:08 +030010836static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010837 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010838{
10839 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010840
10841 /* read out port_clock from the DPLL */
10842 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010843
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010844 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010845 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010846 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010847 * agree once we know their relationship in the encoder's
10848 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010849 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010850 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010851 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10852 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010853}
10854
10855/** Returns the currently programmed mode of the given pipe. */
10856struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10857 struct drm_crtc *crtc)
10858{
Jesse Barnes548f2452011-02-17 10:40:53 -080010859 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010861 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010862 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010863 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010864 int htot = I915_READ(HTOTAL(cpu_transcoder));
10865 int hsync = I915_READ(HSYNC(cpu_transcoder));
10866 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10867 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010868 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010869
10870 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10871 if (!mode)
10872 return NULL;
10873
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010874 /*
10875 * Construct a pipe_config sufficient for getting the clock info
10876 * back out of crtc_clock_get.
10877 *
10878 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10879 * to use a real value here instead.
10880 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010881 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010882 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010883 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10884 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10885 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010886 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10887
Ville Syrjälä773ae032013-09-23 17:48:20 +030010888 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010889 mode->hdisplay = (htot & 0xffff) + 1;
10890 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10891 mode->hsync_start = (hsync & 0xffff) + 1;
10892 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10893 mode->vdisplay = (vtot & 0xffff) + 1;
10894 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10895 mode->vsync_start = (vsync & 0xffff) + 1;
10896 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10897
10898 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010899
10900 return mode;
10901}
10902
Chris Wilsonf047e392012-07-21 12:31:41 +010010903void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010904{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010905 struct drm_i915_private *dev_priv = dev->dev_private;
10906
Chris Wilsonf62a0072014-02-21 17:55:39 +000010907 if (dev_priv->mm.busy)
10908 return;
10909
Paulo Zanoni43694d62014-03-07 20:08:08 -030010910 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010911 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010912 if (INTEL_INFO(dev)->gen >= 6)
10913 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010914 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010915}
10916
10917void intel_mark_idle(struct drm_device *dev)
10918{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010919 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010920
Chris Wilsonf62a0072014-02-21 17:55:39 +000010921 if (!dev_priv->mm.busy)
10922 return;
10923
10924 dev_priv->mm.busy = false;
10925
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010926 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010927 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010928
Paulo Zanoni43694d62014-03-07 20:08:08 -030010929 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010930}
10931
Jesse Barnes79e53942008-11-07 14:24:08 -080010932static void intel_crtc_destroy(struct drm_crtc *crtc)
10933{
10934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010935 struct drm_device *dev = crtc->dev;
10936 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010937
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010938 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010939 work = intel_crtc->unpin_work;
10940 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010941 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010942
10943 if (work) {
10944 cancel_work_sync(&work->work);
10945 kfree(work);
10946 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010947
10948 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010949
Jesse Barnes79e53942008-11-07 14:24:08 -080010950 kfree(intel_crtc);
10951}
10952
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010953static void intel_unpin_work_fn(struct work_struct *__work)
10954{
10955 struct intel_unpin_work *work =
10956 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010957 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10958 struct drm_device *dev = crtc->base.dev;
10959 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010960
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010961 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010962 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010963 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010964
John Harrisonf06cc1b2014-11-24 18:49:37 +000010965 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010966 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010967 mutex_unlock(&dev->struct_mutex);
10968
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010969 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010970 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010971
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010972 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10973 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010974
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010975 kfree(work);
10976}
10977
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010978static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010979 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010980{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10982 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010983 unsigned long flags;
10984
10985 /* Ignore early vblank irqs */
10986 if (intel_crtc == NULL)
10987 return;
10988
Daniel Vetterf3260382014-09-15 14:55:23 +020010989 /*
10990 * This is called both by irq handlers and the reset code (to complete
10991 * lost pageflips) so needs the full irqsave spinlocks.
10992 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010993 spin_lock_irqsave(&dev->event_lock, flags);
10994 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010995
10996 /* Ensure we don't miss a work->pending update ... */
10997 smp_rmb();
10998
10999 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011000 spin_unlock_irqrestore(&dev->event_lock, flags);
11001 return;
11002 }
11003
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011004 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010011005
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011006 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011007}
11008
Jesse Barnes1afe3e92010-03-26 10:35:20 -070011009void intel_finish_page_flip(struct drm_device *dev, int pipe)
11010{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011011 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070011012 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11013
Mario Kleiner49b14a52010-12-09 07:00:07 +010011014 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070011015}
11016
11017void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
11018{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011019 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070011020 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
11021
Mario Kleiner49b14a52010-12-09 07:00:07 +010011022 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070011023}
11024
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011025/* Is 'a' after or equal to 'b'? */
11026static bool g4x_flip_count_after_eq(u32 a, u32 b)
11027{
11028 return !((a - b) & 0x80000000);
11029}
11030
11031static bool page_flip_finished(struct intel_crtc *crtc)
11032{
11033 struct drm_device *dev = crtc->base.dev;
11034 struct drm_i915_private *dev_priv = dev->dev_private;
11035
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030011036 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
11037 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
11038 return true;
11039
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011040 /*
11041 * The relevant registers doen't exist on pre-ctg.
11042 * As the flip done interrupt doesn't trigger for mmio
11043 * flips on gmch platforms, a flip count check isn't
11044 * really needed there. But since ctg has the registers,
11045 * include it in the check anyway.
11046 */
11047 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11048 return true;
11049
11050 /*
11051 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11052 * used the same base address. In that case the mmio flip might
11053 * have completed, but the CS hasn't even executed the flip yet.
11054 *
11055 * A flip count check isn't enough as the CS might have updated
11056 * the base address just after start of vblank, but before we
11057 * managed to process the interrupt. This means we'd complete the
11058 * CS flip too soon.
11059 *
11060 * Combining both checks should get us a good enough result. It may
11061 * still happen that the CS flip has been executed, but has not
11062 * yet actually completed. But in case the base address is the same
11063 * anyway, we don't really care.
11064 */
11065 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11066 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011067 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011068 crtc->unpin_work->flip_count);
11069}
11070
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011071void intel_prepare_page_flip(struct drm_device *dev, int plane)
11072{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011073 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011074 struct intel_crtc *intel_crtc =
11075 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11076 unsigned long flags;
11077
Daniel Vetterf3260382014-09-15 14:55:23 +020011078
11079 /*
11080 * This is called both by irq handlers and the reset code (to complete
11081 * lost pageflips) so needs the full irqsave spinlocks.
11082 *
11083 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000011084 * generate a page-flip completion irq, i.e. every modeset
11085 * is also accompanied by a spurious intel_prepare_page_flip().
11086 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011087 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011088 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011089 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011090 spin_unlock_irqrestore(&dev->event_lock, flags);
11091}
11092
Chris Wilson60426392015-10-10 10:44:32 +010011093static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011094{
11095 /* Ensure that the work item is consistent when activating it ... */
11096 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011097 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011098 /* and that it is marked active as soon as the irq could fire. */
11099 smp_wmb();
11100}
11101
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011102static int intel_gen2_queue_flip(struct drm_device *dev,
11103 struct drm_crtc *crtc,
11104 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011105 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011106 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011107 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011108{
John Harrison6258fbe2015-05-29 17:43:48 +010011109 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011111 u32 flip_mask;
11112 int ret;
11113
John Harrison5fb9de12015-05-29 17:44:07 +010011114 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011115 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011116 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011117
11118 /* Can't queue multiple flips, so wait for the previous
11119 * one to finish before executing the next.
11120 */
11121 if (intel_crtc->plane)
11122 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11123 else
11124 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011125 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11126 intel_ring_emit(ring, MI_NOOP);
11127 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11128 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11129 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011130 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011131 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011132
Chris Wilson60426392015-10-10 10:44:32 +010011133 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011134 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011135}
11136
11137static int intel_gen3_queue_flip(struct drm_device *dev,
11138 struct drm_crtc *crtc,
11139 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011140 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011141 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011142 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011143{
John Harrison6258fbe2015-05-29 17:43:48 +010011144 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011146 u32 flip_mask;
11147 int ret;
11148
John Harrison5fb9de12015-05-29 17:44:07 +010011149 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011150 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011151 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011152
11153 if (intel_crtc->plane)
11154 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11155 else
11156 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011157 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11158 intel_ring_emit(ring, MI_NOOP);
11159 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11160 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11161 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011162 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011163 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011164
Chris Wilson60426392015-10-10 10:44:32 +010011165 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011166 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011167}
11168
11169static int intel_gen4_queue_flip(struct drm_device *dev,
11170 struct drm_crtc *crtc,
11171 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011172 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011173 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011174 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011175{
John Harrison6258fbe2015-05-29 17:43:48 +010011176 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011177 struct drm_i915_private *dev_priv = dev->dev_private;
11178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11179 uint32_t pf, pipesrc;
11180 int ret;
11181
John Harrison5fb9de12015-05-29 17:44:07 +010011182 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011183 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011184 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011185
11186 /* i965+ uses the linear or tiled offsets from the
11187 * Display Registers (which do not change across a page-flip)
11188 * so we need only reprogram the base address.
11189 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011190 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11191 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11192 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011193 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011194 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011195
11196 /* XXX Enabling the panel-fitter across page-flip is so far
11197 * untested on non-native modes, so ignore it for now.
11198 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11199 */
11200 pf = 0;
11201 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011202 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011203
Chris Wilson60426392015-10-10 10:44:32 +010011204 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011205 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011206}
11207
11208static int intel_gen6_queue_flip(struct drm_device *dev,
11209 struct drm_crtc *crtc,
11210 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011211 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011212 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011213 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011214{
John Harrison6258fbe2015-05-29 17:43:48 +010011215 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011216 struct drm_i915_private *dev_priv = dev->dev_private;
11217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11218 uint32_t pf, pipesrc;
11219 int ret;
11220
John Harrison5fb9de12015-05-29 17:44:07 +010011221 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011222 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011223 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011224
Daniel Vetter6d90c952012-04-26 23:28:05 +020011225 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11226 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11227 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011228 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011229
Chris Wilson99d9acd2012-04-17 20:37:00 +010011230 /* Contrary to the suggestions in the documentation,
11231 * "Enable Panel Fitter" does not seem to be required when page
11232 * flipping with a non-native mode, and worse causes a normal
11233 * modeset to fail.
11234 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11235 */
11236 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011237 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011238 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011239
Chris Wilson60426392015-10-10 10:44:32 +010011240 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011241 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011242}
11243
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011244static int intel_gen7_queue_flip(struct drm_device *dev,
11245 struct drm_crtc *crtc,
11246 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011247 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011248 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011249 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011250{
John Harrison6258fbe2015-05-29 17:43:48 +010011251 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011253 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011254 int len, ret;
11255
Robin Schroereba905b2014-05-18 02:24:50 +020011256 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011257 case PLANE_A:
11258 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11259 break;
11260 case PLANE_B:
11261 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11262 break;
11263 case PLANE_C:
11264 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11265 break;
11266 default:
11267 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011268 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011269 }
11270
Chris Wilsonffe74d72013-08-26 20:58:12 +010011271 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011272 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011273 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011274 /*
11275 * On Gen 8, SRM is now taking an extra dword to accommodate
11276 * 48bits addresses, and we need a NOOP for the batch size to
11277 * stay even.
11278 */
11279 if (IS_GEN8(dev))
11280 len += 2;
11281 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011282
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011283 /*
11284 * BSpec MI_DISPLAY_FLIP for IVB:
11285 * "The full packet must be contained within the same cache line."
11286 *
11287 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11288 * cacheline, if we ever start emitting more commands before
11289 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11290 * then do the cacheline alignment, and finally emit the
11291 * MI_DISPLAY_FLIP.
11292 */
John Harrisonbba09b12015-05-29 17:44:06 +010011293 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011294 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011295 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011296
John Harrison5fb9de12015-05-29 17:44:07 +010011297 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011298 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011299 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011300
Chris Wilsonffe74d72013-08-26 20:58:12 +010011301 /* Unmask the flip-done completion message. Note that the bspec says that
11302 * we should do this for both the BCS and RCS, and that we must not unmask
11303 * more than one flip event at any time (or ensure that one flip message
11304 * can be sent by waiting for flip-done prior to queueing new flips).
11305 * Experimentation says that BCS works despite DERRMR masking all
11306 * flip-done completion events and that unmasking all planes at once
11307 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11308 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11309 */
11310 if (ring->id == RCS) {
11311 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011312 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011313 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11314 DERRMR_PIPEB_PRI_FLIP_DONE |
11315 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011316 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011317 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011318 MI_SRM_LRM_GLOBAL_GTT);
11319 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011320 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011321 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011322 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011323 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011324 if (IS_GEN8(dev)) {
11325 intel_ring_emit(ring, 0);
11326 intel_ring_emit(ring, MI_NOOP);
11327 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011328 }
11329
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011330 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011331 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011332 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011333 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011334
Chris Wilson60426392015-10-10 10:44:32 +010011335 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011336 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011337}
11338
Sourab Gupta84c33a62014-06-02 16:47:17 +053011339static bool use_mmio_flip(struct intel_engine_cs *ring,
11340 struct drm_i915_gem_object *obj)
11341{
11342 /*
11343 * This is not being used for older platforms, because
11344 * non-availability of flip done interrupt forces us to use
11345 * CS flips. Older platforms derive flip done using some clever
11346 * tricks involving the flip_pending status bits and vblank irqs.
11347 * So using MMIO flips there would disrupt this mechanism.
11348 */
11349
Chris Wilson8e09bf82014-07-08 10:40:30 +010011350 if (ring == NULL)
11351 return true;
11352
Sourab Gupta84c33a62014-06-02 16:47:17 +053011353 if (INTEL_INFO(ring->dev)->gen < 5)
11354 return false;
11355
11356 if (i915.use_mmio_flip < 0)
11357 return false;
11358 else if (i915.use_mmio_flip > 0)
11359 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011360 else if (i915.enable_execlists)
11361 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011362 else if (obj->base.dma_buf &&
11363 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11364 false))
11365 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011366 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011367 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011368}
11369
Chris Wilson60426392015-10-10 10:44:32 +010011370static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011371 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011372 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011373{
11374 struct drm_device *dev = intel_crtc->base.dev;
11375 struct drm_i915_private *dev_priv = dev->dev_private;
11376 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011377 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011378 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011379
11380 ctl = I915_READ(PLANE_CTL(pipe, 0));
11381 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011382 switch (fb->modifier[0]) {
11383 case DRM_FORMAT_MOD_NONE:
11384 break;
11385 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011386 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011387 break;
11388 case I915_FORMAT_MOD_Y_TILED:
11389 ctl |= PLANE_CTL_TILED_Y;
11390 break;
11391 case I915_FORMAT_MOD_Yf_TILED:
11392 ctl |= PLANE_CTL_TILED_YF;
11393 break;
11394 default:
11395 MISSING_CASE(fb->modifier[0]);
11396 }
Damien Lespiauff944562014-11-20 14:58:16 +000011397
11398 /*
11399 * The stride is either expressed as a multiple of 64 bytes chunks for
11400 * linear buffers or in number of tiles for tiled buffers.
11401 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011402 if (intel_rotation_90_or_270(rotation)) {
11403 /* stride = Surface height in tiles */
11404 tile_height = intel_tile_height(dev, fb->pixel_format,
11405 fb->modifier[0], 0);
11406 stride = DIV_ROUND_UP(fb->height, tile_height);
11407 } else {
11408 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011409 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11410 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011411 }
Damien Lespiauff944562014-11-20 14:58:16 +000011412
11413 /*
11414 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11415 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11416 */
11417 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11418 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11419
Chris Wilson60426392015-10-10 10:44:32 +010011420 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011421 POSTING_READ(PLANE_SURF(pipe, 0));
11422}
11423
Chris Wilson60426392015-10-10 10:44:32 +010011424static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11425 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011426{
11427 struct drm_device *dev = intel_crtc->base.dev;
11428 struct drm_i915_private *dev_priv = dev->dev_private;
11429 struct intel_framebuffer *intel_fb =
11430 to_intel_framebuffer(intel_crtc->base.primary->fb);
11431 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011432 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011433 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011434
Sourab Gupta84c33a62014-06-02 16:47:17 +053011435 dspcntr = I915_READ(reg);
11436
Damien Lespiauc5d97472014-10-25 00:11:11 +010011437 if (obj->tiling_mode != I915_TILING_NONE)
11438 dspcntr |= DISPPLANE_TILED;
11439 else
11440 dspcntr &= ~DISPPLANE_TILED;
11441
Sourab Gupta84c33a62014-06-02 16:47:17 +053011442 I915_WRITE(reg, dspcntr);
11443
Chris Wilson60426392015-10-10 10:44:32 +010011444 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011445 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011446}
11447
11448/*
11449 * XXX: This is the temporary way to update the plane registers until we get
11450 * around to using the usual plane update functions for MMIO flips
11451 */
Chris Wilson60426392015-10-10 10:44:32 +010011452static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011453{
Chris Wilson60426392015-10-10 10:44:32 +010011454 struct intel_crtc *crtc = mmio_flip->crtc;
11455 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011456
Chris Wilson60426392015-10-10 10:44:32 +010011457 spin_lock_irq(&crtc->base.dev->event_lock);
11458 work = crtc->unpin_work;
11459 spin_unlock_irq(&crtc->base.dev->event_lock);
11460 if (work == NULL)
11461 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011462
Chris Wilson60426392015-10-10 10:44:32 +010011463 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011464
Chris Wilson60426392015-10-10 10:44:32 +010011465 intel_pipe_update_start(crtc);
11466
11467 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011468 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011469 else
11470 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011471 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011472
Chris Wilson60426392015-10-10 10:44:32 +010011473 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011474}
11475
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011476static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011477{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011478 struct intel_mmio_flip *mmio_flip =
11479 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011480 struct intel_framebuffer *intel_fb =
11481 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11482 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011483
Chris Wilson60426392015-10-10 10:44:32 +010011484 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011485 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011486 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011487 false, NULL,
11488 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011489 i915_gem_request_unreference__unlocked(mmio_flip->req);
11490 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011491
Alex Goinsfd8e0582015-11-25 18:43:38 -080011492 /* For framebuffer backed by dmabuf, wait for fence */
11493 if (obj->base.dma_buf)
11494 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11495 false, false,
11496 MAX_SCHEDULE_TIMEOUT) < 0);
11497
Chris Wilson60426392015-10-10 10:44:32 +010011498 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011499 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011500}
11501
11502static int intel_queue_mmio_flip(struct drm_device *dev,
11503 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011504 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011505{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011506 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011507
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011508 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11509 if (mmio_flip == NULL)
11510 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011511
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011512 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011513 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011514 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011515 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011516
11517 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11518 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011519
Sourab Gupta84c33a62014-06-02 16:47:17 +053011520 return 0;
11521}
11522
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011523static int intel_default_queue_flip(struct drm_device *dev,
11524 struct drm_crtc *crtc,
11525 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011526 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011527 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011528 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011529{
11530 return -ENODEV;
11531}
11532
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011533static bool __intel_pageflip_stall_check(struct drm_device *dev,
11534 struct drm_crtc *crtc)
11535{
11536 struct drm_i915_private *dev_priv = dev->dev_private;
11537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11538 struct intel_unpin_work *work = intel_crtc->unpin_work;
11539 u32 addr;
11540
11541 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11542 return true;
11543
Chris Wilson908565c2015-08-12 13:08:22 +010011544 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11545 return false;
11546
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011547 if (!work->enable_stall_check)
11548 return false;
11549
11550 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011551 if (work->flip_queued_req &&
11552 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011553 return false;
11554
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011555 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011556 }
11557
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011558 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011559 return false;
11560
11561 /* Potential stall - if we see that the flip has happened,
11562 * assume a missed interrupt. */
11563 if (INTEL_INFO(dev)->gen >= 4)
11564 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11565 else
11566 addr = I915_READ(DSPADDR(intel_crtc->plane));
11567
11568 /* There is a potential issue here with a false positive after a flip
11569 * to the same address. We could address this by checking for a
11570 * non-incrementing frame counter.
11571 */
11572 return addr == work->gtt_offset;
11573}
11574
11575void intel_check_page_flip(struct drm_device *dev, int pipe)
11576{
11577 struct drm_i915_private *dev_priv = dev->dev_private;
11578 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011580 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011581
Dave Gordon6c51d462015-03-06 15:34:26 +000011582 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011583
11584 if (crtc == NULL)
11585 return;
11586
Daniel Vetterf3260382014-09-15 14:55:23 +020011587 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011588 work = intel_crtc->unpin_work;
11589 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011590 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011591 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011592 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011593 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011594 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011595 if (work != NULL &&
11596 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11597 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011598 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011599}
11600
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011601static int intel_crtc_page_flip(struct drm_crtc *crtc,
11602 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011603 struct drm_pending_vblank_event *event,
11604 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011605{
11606 struct drm_device *dev = crtc->dev;
11607 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011608 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011609 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011611 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011612 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011613 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011614 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011615 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011616 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011617 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011618
Matt Roper2ff8fde2014-07-08 07:50:07 -070011619 /*
11620 * drm_mode_page_flip_ioctl() should already catch this, but double
11621 * check to be safe. In the future we may enable pageflipping from
11622 * a disabled primary plane.
11623 */
11624 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11625 return -EBUSY;
11626
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011627 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011628 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011629 return -EINVAL;
11630
11631 /*
11632 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11633 * Note that pitch changes could also affect these register.
11634 */
11635 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011636 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11637 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011638 return -EINVAL;
11639
Chris Wilsonf900db42014-02-20 09:26:13 +000011640 if (i915_terminally_wedged(&dev_priv->gpu_error))
11641 goto out_hang;
11642
Daniel Vetterb14c5672013-09-19 12:18:32 +020011643 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011644 if (work == NULL)
11645 return -ENOMEM;
11646
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011647 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011648 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011649 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011650 INIT_WORK(&work->work, intel_unpin_work_fn);
11651
Daniel Vetter87b6b102014-05-15 15:33:46 +020011652 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011653 if (ret)
11654 goto free_work;
11655
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011656 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011657 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011658 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011659 /* Before declaring the flip queue wedged, check if
11660 * the hardware completed the operation behind our backs.
11661 */
11662 if (__intel_pageflip_stall_check(dev, crtc)) {
11663 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11664 page_flip_completed(intel_crtc);
11665 } else {
11666 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011667 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011668
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011669 drm_crtc_vblank_put(crtc);
11670 kfree(work);
11671 return -EBUSY;
11672 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011673 }
11674 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011675 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011676
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011677 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11678 flush_workqueue(dev_priv->wq);
11679
Jesse Barnes75dfca82010-02-10 15:09:44 -080011680 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011681 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011682 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011683
Matt Roperf4510a22014-04-01 15:22:40 -070011684 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011685 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011686
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011687 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011688
Chris Wilson89ed88b2015-02-16 14:31:49 +000011689 ret = i915_mutex_lock_interruptible(dev);
11690 if (ret)
11691 goto cleanup;
11692
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011693 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011694 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011695
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011696 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011697 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011698
Wayne Boyer666a4532015-12-09 12:29:35 -080011699 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011700 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011701 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011702 /* vlv: DISPLAY_FLIP fails to change tiling */
11703 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011704 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011705 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011706 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011707 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011708 if (ring == NULL || ring->id != RCS)
11709 ring = &dev_priv->ring[BCS];
11710 } else {
11711 ring = &dev_priv->ring[RCS];
11712 }
11713
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011714 mmio_flip = use_mmio_flip(ring, obj);
11715
11716 /* When using CS flips, we want to emit semaphores between rings.
11717 * However, when using mmio flips we will create a task to do the
11718 * synchronisation, so all we want here is to pin the framebuffer
11719 * into the display plane and skip any waits.
11720 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011721 if (!mmio_flip) {
11722 ret = i915_gem_object_sync(obj, ring, &request);
11723 if (ret)
11724 goto cleanup_pending;
11725 }
11726
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011727 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011728 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011729 if (ret)
11730 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011731
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011732 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11733 obj, 0);
11734 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011735
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011736 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011737 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011738 if (ret)
11739 goto cleanup_unpin;
11740
John Harrisonf06cc1b2014-11-24 18:49:37 +000011741 i915_gem_request_assign(&work->flip_queued_req,
11742 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011743 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011744 if (!request) {
11745 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11746 if (ret)
11747 goto cleanup_unpin;
11748 }
11749
11750 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011751 page_flip_flags);
11752 if (ret)
11753 goto cleanup_unpin;
11754
John Harrison6258fbe2015-05-29 17:43:48 +010011755 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011756 }
11757
John Harrison91af1272015-06-18 13:14:56 +010011758 if (request)
John Harrison75289872015-05-29 17:43:49 +010011759 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011760
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011761 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011762 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011763
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011764 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011765 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011766 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011767
Paulo Zanonid029bca2015-10-15 10:44:46 -030011768 intel_fbc_deactivate(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011769 intel_frontbuffer_flip_prepare(dev,
11770 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011771
Jesse Barnese5510fa2010-07-01 16:48:37 -070011772 trace_i915_flip_request(intel_crtc->plane, obj);
11773
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011774 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011775
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011776cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011777 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011778cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011779 if (request)
11780 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011781 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011782 mutex_unlock(&dev->struct_mutex);
11783cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011784 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011785 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011786
Chris Wilson89ed88b2015-02-16 14:31:49 +000011787 drm_gem_object_unreference_unlocked(&obj->base);
11788 drm_framebuffer_unreference(work->old_fb);
11789
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011790 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011791 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011792 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011793
Daniel Vetter87b6b102014-05-15 15:33:46 +020011794 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011795free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011796 kfree(work);
11797
Chris Wilsonf900db42014-02-20 09:26:13 +000011798 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011799 struct drm_atomic_state *state;
11800 struct drm_plane_state *plane_state;
11801
Chris Wilsonf900db42014-02-20 09:26:13 +000011802out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011803 state = drm_atomic_state_alloc(dev);
11804 if (!state)
11805 return -ENOMEM;
11806 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11807
11808retry:
11809 plane_state = drm_atomic_get_plane_state(state, primary);
11810 ret = PTR_ERR_OR_ZERO(plane_state);
11811 if (!ret) {
11812 drm_atomic_set_fb_for_plane(plane_state, fb);
11813
11814 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11815 if (!ret)
11816 ret = drm_atomic_commit(state);
11817 }
11818
11819 if (ret == -EDEADLK) {
11820 drm_modeset_backoff(state->acquire_ctx);
11821 drm_atomic_state_clear(state);
11822 goto retry;
11823 }
11824
11825 if (ret)
11826 drm_atomic_state_free(state);
11827
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011828 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011829 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011830 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011831 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011832 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011833 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011834 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011835}
11836
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011837
11838/**
11839 * intel_wm_need_update - Check whether watermarks need updating
11840 * @plane: drm plane
11841 * @state: new plane state
11842 *
11843 * Check current plane state versus the new one to determine whether
11844 * watermarks need to be recalculated.
11845 *
11846 * Returns true or false.
11847 */
11848static bool intel_wm_need_update(struct drm_plane *plane,
11849 struct drm_plane_state *state)
11850{
Matt Roperd21fbe82015-09-24 15:53:12 -070011851 struct intel_plane_state *new = to_intel_plane_state(state);
11852 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11853
11854 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011855 if (new->visible != cur->visible)
11856 return true;
11857
11858 if (!cur->base.fb || !new->base.fb)
11859 return false;
11860
11861 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11862 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011863 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11864 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11865 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11866 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011867 return true;
11868
11869 return false;
11870}
11871
Matt Roperd21fbe82015-09-24 15:53:12 -070011872static bool needs_scaling(struct intel_plane_state *state)
11873{
11874 int src_w = drm_rect_width(&state->src) >> 16;
11875 int src_h = drm_rect_height(&state->src) >> 16;
11876 int dst_w = drm_rect_width(&state->dst);
11877 int dst_h = drm_rect_height(&state->dst);
11878
11879 return (src_w != dst_w || src_h != dst_h);
11880}
11881
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011882int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11883 struct drm_plane_state *plane_state)
11884{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011885 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011886 struct drm_crtc *crtc = crtc_state->crtc;
11887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11888 struct drm_plane *plane = plane_state->plane;
11889 struct drm_device *dev = crtc->dev;
11890 struct drm_i915_private *dev_priv = dev->dev_private;
11891 struct intel_plane_state *old_plane_state =
11892 to_intel_plane_state(plane->state);
11893 int idx = intel_crtc->base.base.id, ret;
11894 int i = drm_plane_index(plane);
11895 bool mode_changed = needs_modeset(crtc_state);
11896 bool was_crtc_enabled = crtc->state->active;
11897 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011898 bool turn_off, turn_on, visible, was_visible;
11899 struct drm_framebuffer *fb = plane_state->fb;
11900
11901 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11902 plane->type != DRM_PLANE_TYPE_CURSOR) {
11903 ret = skl_update_scaler_plane(
11904 to_intel_crtc_state(crtc_state),
11905 to_intel_plane_state(plane_state));
11906 if (ret)
11907 return ret;
11908 }
11909
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011910 was_visible = old_plane_state->visible;
11911 visible = to_intel_plane_state(plane_state)->visible;
11912
11913 if (!was_crtc_enabled && WARN_ON(was_visible))
11914 was_visible = false;
11915
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011916 /*
11917 * Visibility is calculated as if the crtc was on, but
11918 * after scaler setup everything depends on it being off
11919 * when the crtc isn't active.
11920 */
11921 if (!is_crtc_enabled)
11922 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011923
11924 if (!was_visible && !visible)
11925 return 0;
11926
11927 turn_off = was_visible && (!visible || mode_changed);
11928 turn_on = visible && (!was_visible || mode_changed);
11929
11930 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11931 plane->base.id, fb ? fb->base.id : -1);
11932
11933 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11934 plane->base.id, was_visible, visible,
11935 turn_off, turn_on, mode_changed);
11936
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011937 if (turn_on || turn_off) {
11938 pipe_config->wm_changed = true;
11939
Ville Syrjälä852eb002015-06-24 22:00:07 +030011940 /* must disable cxsr around plane enable/disable */
11941 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11942 if (is_crtc_enabled)
11943 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011944 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011945 }
11946 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011947 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011948 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011949
Matt Roper396e33a2016-01-06 11:34:30 -080011950 /* Pre-gen9 platforms need two-step watermark updates */
11951 if (pipe_config->wm_changed && INTEL_INFO(dev)->gen < 9 &&
11952 dev_priv->display.optimize_watermarks)
11953 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11954
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011955 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011956 intel_crtc->atomic.fb_bits |=
11957 to_intel_plane(plane)->frontbuffer_bit;
11958
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011959 switch (plane->type) {
11960 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011961 intel_crtc->atomic.pre_disable_primary = turn_off;
11962 intel_crtc->atomic.post_enable_primary = turn_on;
11963
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011964 if (turn_off) {
11965 /*
11966 * FIXME: Actually if we will still have any other
11967 * plane enabled on the pipe we could let IPS enabled
11968 * still, but for now lets consider that when we make
11969 * primary invisible by setting DSPCNTR to 0 on
11970 * update_primary_plane function IPS needs to be
11971 * disable.
11972 */
11973 intel_crtc->atomic.disable_ips = true;
11974
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011975 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011976 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011977
11978 /*
11979 * FBC does not work on some platforms for rotated
11980 * planes, so disable it when rotation is not 0 and
11981 * update it when rotation is set back to 0.
11982 *
11983 * FIXME: This is redundant with the fbc update done in
11984 * the primary plane enable function except that that
11985 * one is done too late. We eventually need to unify
11986 * this.
11987 */
11988
11989 if (visible &&
11990 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11991 dev_priv->fbc.crtc == intel_crtc &&
11992 plane_state->rotation != BIT(DRM_ROTATE_0))
11993 intel_crtc->atomic.disable_fbc = true;
11994
11995 /*
11996 * BDW signals flip done immediately if the plane
11997 * is disabled, even if the plane enable is already
11998 * armed to occur at the next vblank :(
11999 */
12000 if (turn_on && IS_BROADWELL(dev))
12001 intel_crtc->atomic.wait_vblank = true;
12002
12003 intel_crtc->atomic.update_fbc |= visible || mode_changed;
12004 break;
12005 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012006 break;
12007 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070012008 /*
12009 * WaCxSRDisabledForSpriteScaling:ivb
12010 *
12011 * cstate->update_wm was already set above, so this flag will
12012 * take effect when we commit and program watermarks.
12013 */
12014 if (IS_IVYBRIDGE(dev) &&
12015 needs_scaling(to_intel_plane_state(plane_state)) &&
12016 !needs_scaling(old_plane_state)) {
12017 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
12018 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012019 intel_crtc->atomic.wait_vblank = true;
12020 intel_crtc->atomic.update_sprite_watermarks |=
12021 1 << i;
12022 }
Matt Roperd21fbe82015-09-24 15:53:12 -070012023
12024 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012025 }
12026 return 0;
12027}
12028
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012029static bool encoders_cloneable(const struct intel_encoder *a,
12030 const struct intel_encoder *b)
12031{
12032 /* masks could be asymmetric, so check both ways */
12033 return a == b || (a->cloneable & (1 << b->type) &&
12034 b->cloneable & (1 << a->type));
12035}
12036
12037static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12038 struct intel_crtc *crtc,
12039 struct intel_encoder *encoder)
12040{
12041 struct intel_encoder *source_encoder;
12042 struct drm_connector *connector;
12043 struct drm_connector_state *connector_state;
12044 int i;
12045
12046 for_each_connector_in_state(state, connector, connector_state, i) {
12047 if (connector_state->crtc != &crtc->base)
12048 continue;
12049
12050 source_encoder =
12051 to_intel_encoder(connector_state->best_encoder);
12052 if (!encoders_cloneable(encoder, source_encoder))
12053 return false;
12054 }
12055
12056 return true;
12057}
12058
12059static bool check_encoder_cloning(struct drm_atomic_state *state,
12060 struct intel_crtc *crtc)
12061{
12062 struct intel_encoder *encoder;
12063 struct drm_connector *connector;
12064 struct drm_connector_state *connector_state;
12065 int i;
12066
12067 for_each_connector_in_state(state, connector, connector_state, i) {
12068 if (connector_state->crtc != &crtc->base)
12069 continue;
12070
12071 encoder = to_intel_encoder(connector_state->best_encoder);
12072 if (!check_single_encoder_cloning(state, crtc, encoder))
12073 return false;
12074 }
12075
12076 return true;
12077}
12078
12079static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12080 struct drm_crtc_state *crtc_state)
12081{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012082 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012083 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012085 struct intel_crtc_state *pipe_config =
12086 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012087 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012088 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012089 bool mode_changed = needs_modeset(crtc_state);
12090
12091 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12092 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12093 return -EINVAL;
12094 }
12095
Ville Syrjälä852eb002015-06-24 22:00:07 +030012096 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012097 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012098
Maarten Lankhorstad421372015-06-15 12:33:42 +020012099 if (mode_changed && crtc_state->enable &&
12100 dev_priv->display.crtc_compute_clock &&
12101 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12102 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12103 pipe_config);
12104 if (ret)
12105 return ret;
12106 }
12107
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012108 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012109 if (dev_priv->display.compute_pipe_wm) {
12110 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
Matt Roper396e33a2016-01-06 11:34:30 -080012111 if (ret) {
12112 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012113 return ret;
Matt Roper396e33a2016-01-06 11:34:30 -080012114 }
12115 }
12116
12117 if (dev_priv->display.compute_intermediate_wm &&
12118 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12119 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12120 return 0;
12121
12122 /*
12123 * Calculate 'intermediate' watermarks that satisfy both the
12124 * old state and the new state. We can program these
12125 * immediately.
12126 */
12127 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12128 intel_crtc,
12129 pipe_config);
12130 if (ret) {
12131 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12132 return ret;
12133 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070012134 }
12135
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012136 if (INTEL_INFO(dev)->gen >= 9) {
12137 if (mode_changed)
12138 ret = skl_update_scaler_crtc(pipe_config);
12139
12140 if (!ret)
12141 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12142 pipe_config);
12143 }
12144
12145 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012146}
12147
Jani Nikula65b38e02015-04-13 11:26:56 +030012148static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012149 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12150 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012151 .atomic_begin = intel_begin_crtc_commit,
12152 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012153 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012154};
12155
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012156static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12157{
12158 struct intel_connector *connector;
12159
12160 for_each_intel_connector(dev, connector) {
12161 if (connector->base.encoder) {
12162 connector->base.state->best_encoder =
12163 connector->base.encoder;
12164 connector->base.state->crtc =
12165 connector->base.encoder->crtc;
12166 } else {
12167 connector->base.state->best_encoder = NULL;
12168 connector->base.state->crtc = NULL;
12169 }
12170 }
12171}
12172
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012173static void
Robin Schroereba905b2014-05-18 02:24:50 +020012174connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012175 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012176{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012177 int bpp = pipe_config->pipe_bpp;
12178
12179 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12180 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012181 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012182
12183 /* Don't use an invalid EDID bpc value */
12184 if (connector->base.display_info.bpc &&
12185 connector->base.display_info.bpc * 3 < bpp) {
12186 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12187 bpp, connector->base.display_info.bpc*3);
12188 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12189 }
12190
12191 /* Clamp bpp to 8 on screens without EDID 1.4 */
12192 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12193 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12194 bpp);
12195 pipe_config->pipe_bpp = 24;
12196 }
12197}
12198
12199static int
12200compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012201 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012202{
12203 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012204 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012205 struct drm_connector *connector;
12206 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012207 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012208
Wayne Boyer666a4532015-12-09 12:29:35 -080012209 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012210 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012211 else if (INTEL_INFO(dev)->gen >= 5)
12212 bpp = 12*3;
12213 else
12214 bpp = 8*3;
12215
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012216
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012217 pipe_config->pipe_bpp = bpp;
12218
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012219 state = pipe_config->base.state;
12220
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012221 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012222 for_each_connector_in_state(state, connector, connector_state, i) {
12223 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012224 continue;
12225
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012226 connected_sink_compute_bpp(to_intel_connector(connector),
12227 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012228 }
12229
12230 return bpp;
12231}
12232
Daniel Vetter644db712013-09-19 14:53:58 +020012233static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12234{
12235 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12236 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012237 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012238 mode->crtc_hdisplay, mode->crtc_hsync_start,
12239 mode->crtc_hsync_end, mode->crtc_htotal,
12240 mode->crtc_vdisplay, mode->crtc_vsync_start,
12241 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12242}
12243
Daniel Vetterc0b03412013-05-28 12:05:54 +020012244static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012245 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012246 const char *context)
12247{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012248 struct drm_device *dev = crtc->base.dev;
12249 struct drm_plane *plane;
12250 struct intel_plane *intel_plane;
12251 struct intel_plane_state *state;
12252 struct drm_framebuffer *fb;
12253
12254 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12255 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012256
12257 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12258 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12259 pipe_config->pipe_bpp, pipe_config->dither);
12260 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12261 pipe_config->has_pch_encoder,
12262 pipe_config->fdi_lanes,
12263 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12264 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12265 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012266 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012267 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012268 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012269 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12270 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12271 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012272
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012273 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012274 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012275 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012276 pipe_config->dp_m2_n2.gmch_m,
12277 pipe_config->dp_m2_n2.gmch_n,
12278 pipe_config->dp_m2_n2.link_m,
12279 pipe_config->dp_m2_n2.link_n,
12280 pipe_config->dp_m2_n2.tu);
12281
Daniel Vetter55072d12014-11-20 16:10:28 +010012282 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12283 pipe_config->has_audio,
12284 pipe_config->has_infoframe);
12285
Daniel Vetterc0b03412013-05-28 12:05:54 +020012286 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012287 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012288 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012289 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12290 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012291 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012292 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12293 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012294 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12295 crtc->num_scalers,
12296 pipe_config->scaler_state.scaler_users,
12297 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012298 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12299 pipe_config->gmch_pfit.control,
12300 pipe_config->gmch_pfit.pgm_ratios,
12301 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012302 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012303 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012304 pipe_config->pch_pfit.size,
12305 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012306 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012307 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012308
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012309 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012310 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012311 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012312 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012313 pipe_config->ddi_pll_sel,
12314 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012315 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012316 pipe_config->dpll_hw_state.pll0,
12317 pipe_config->dpll_hw_state.pll1,
12318 pipe_config->dpll_hw_state.pll2,
12319 pipe_config->dpll_hw_state.pll3,
12320 pipe_config->dpll_hw_state.pll6,
12321 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012322 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012323 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012324 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012325 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012326 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12327 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12328 pipe_config->ddi_pll_sel,
12329 pipe_config->dpll_hw_state.ctrl1,
12330 pipe_config->dpll_hw_state.cfgcr1,
12331 pipe_config->dpll_hw_state.cfgcr2);
12332 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012333 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012334 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012335 pipe_config->dpll_hw_state.wrpll,
12336 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012337 } else {
12338 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12339 "fp0: 0x%x, fp1: 0x%x\n",
12340 pipe_config->dpll_hw_state.dpll,
12341 pipe_config->dpll_hw_state.dpll_md,
12342 pipe_config->dpll_hw_state.fp0,
12343 pipe_config->dpll_hw_state.fp1);
12344 }
12345
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012346 DRM_DEBUG_KMS("planes on this crtc\n");
12347 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12348 intel_plane = to_intel_plane(plane);
12349 if (intel_plane->pipe != crtc->pipe)
12350 continue;
12351
12352 state = to_intel_plane_state(plane->state);
12353 fb = state->base.fb;
12354 if (!fb) {
12355 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12356 "disabled, scaler_id = %d\n",
12357 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12358 plane->base.id, intel_plane->pipe,
12359 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12360 drm_plane_index(plane), state->scaler_id);
12361 continue;
12362 }
12363
12364 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12365 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12366 plane->base.id, intel_plane->pipe,
12367 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12368 drm_plane_index(plane));
12369 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12370 fb->base.id, fb->width, fb->height, fb->pixel_format);
12371 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12372 state->scaler_id,
12373 state->src.x1 >> 16, state->src.y1 >> 16,
12374 drm_rect_width(&state->src) >> 16,
12375 drm_rect_height(&state->src) >> 16,
12376 state->dst.x1, state->dst.y1,
12377 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12378 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012379}
12380
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012381static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012382{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012383 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012384 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012385 unsigned int used_ports = 0;
12386
12387 /*
12388 * Walk the connector list instead of the encoder
12389 * list to detect the problem on ddi platforms
12390 * where there's just one encoder per digital port.
12391 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012392 drm_for_each_connector(connector, dev) {
12393 struct drm_connector_state *connector_state;
12394 struct intel_encoder *encoder;
12395
12396 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12397 if (!connector_state)
12398 connector_state = connector->state;
12399
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012400 if (!connector_state->best_encoder)
12401 continue;
12402
12403 encoder = to_intel_encoder(connector_state->best_encoder);
12404
12405 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012406
12407 switch (encoder->type) {
12408 unsigned int port_mask;
12409 case INTEL_OUTPUT_UNKNOWN:
12410 if (WARN_ON(!HAS_DDI(dev)))
12411 break;
12412 case INTEL_OUTPUT_DISPLAYPORT:
12413 case INTEL_OUTPUT_HDMI:
12414 case INTEL_OUTPUT_EDP:
12415 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12416
12417 /* the same port mustn't appear more than once */
12418 if (used_ports & port_mask)
12419 return false;
12420
12421 used_ports |= port_mask;
12422 default:
12423 break;
12424 }
12425 }
12426
12427 return true;
12428}
12429
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012430static void
12431clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12432{
12433 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012434 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012435 struct intel_dpll_hw_state dpll_hw_state;
12436 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012437 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012438 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012439
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012440 /* FIXME: before the switch to atomic started, a new pipe_config was
12441 * kzalloc'd. Code that depends on any field being zero should be
12442 * fixed, so that the crtc_state can be safely duplicated. For now,
12443 * only fields that are know to not cause problems are preserved. */
12444
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012445 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012446 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012447 shared_dpll = crtc_state->shared_dpll;
12448 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012449 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012450 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012451
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012452 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012453
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012454 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012455 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012456 crtc_state->shared_dpll = shared_dpll;
12457 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012458 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012459 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012460}
12461
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012462static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012463intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012464 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012465{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012466 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012467 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012468 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012469 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012470 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012471 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012472 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012473
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012474 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012475
Daniel Vettere143a212013-07-04 12:01:15 +020012476 pipe_config->cpu_transcoder =
12477 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012478
Imre Deak2960bc92013-07-30 13:36:32 +030012479 /*
12480 * Sanitize sync polarity flags based on requested ones. If neither
12481 * positive or negative polarity is requested, treat this as meaning
12482 * negative polarity.
12483 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012484 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012485 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012486 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012487
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012488 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012489 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012490 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012491
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012492 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12493 pipe_config);
12494 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012495 goto fail;
12496
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012497 /*
12498 * Determine the real pipe dimensions. Note that stereo modes can
12499 * increase the actual pipe size due to the frame doubling and
12500 * insertion of additional space for blanks between the frame. This
12501 * is stored in the crtc timings. We use the requested mode to do this
12502 * computation to clearly distinguish it from the adjusted mode, which
12503 * can be changed by the connectors in the below retry loop.
12504 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012505 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012506 &pipe_config->pipe_src_w,
12507 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012508
Daniel Vettere29c22c2013-02-21 00:00:16 +010012509encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012510 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012511 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012512 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012513
Daniel Vetter135c81b2013-07-21 21:37:09 +020012514 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012515 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12516 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012517
Daniel Vetter7758a112012-07-08 19:40:39 +020012518 /* Pass our mode to the connectors and the CRTC to give them a chance to
12519 * adjust it according to limitations or connector properties, and also
12520 * a chance to reject the mode entirely.
12521 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012522 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012523 if (connector_state->crtc != crtc)
12524 continue;
12525
12526 encoder = to_intel_encoder(connector_state->best_encoder);
12527
Daniel Vetterefea6e82013-07-21 21:36:59 +020012528 if (!(encoder->compute_config(encoder, pipe_config))) {
12529 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012530 goto fail;
12531 }
12532 }
12533
Daniel Vetterff9a6752013-06-01 17:16:21 +020012534 /* Set default port clock if not overwritten by the encoder. Needs to be
12535 * done afterwards in case the encoder adjusts the mode. */
12536 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012537 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012538 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012539
Daniel Vettera43f6e02013-06-07 23:10:32 +020012540 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012541 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012542 DRM_DEBUG_KMS("CRTC fixup failed\n");
12543 goto fail;
12544 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012545
12546 if (ret == RETRY) {
12547 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12548 ret = -EINVAL;
12549 goto fail;
12550 }
12551
12552 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12553 retry = false;
12554 goto encoder_retry;
12555 }
12556
Daniel Vettere8fa4272015-08-12 11:43:34 +020012557 /* Dithering seems to not pass-through bits correctly when it should, so
12558 * only enable it on 6bpc panels. */
12559 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012560 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012561 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012562
Daniel Vetter7758a112012-07-08 19:40:39 +020012563fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012564 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012565}
12566
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012567static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012568intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012569{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012570 struct drm_crtc *crtc;
12571 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012572 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012573
Ville Syrjälä76688512014-01-10 11:28:06 +020012574 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012575 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012576 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012577
12578 /* Update hwmode for vblank functions */
12579 if (crtc->state->active)
12580 crtc->hwmode = crtc->state->adjusted_mode;
12581 else
12582 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012583
12584 /*
12585 * Update legacy state to satisfy fbc code. This can
12586 * be removed when fbc uses the atomic state.
12587 */
12588 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12589 struct drm_plane_state *plane_state = crtc->primary->state;
12590
12591 crtc->primary->fb = plane_state->fb;
12592 crtc->x = plane_state->src_x >> 16;
12593 crtc->y = plane_state->src_y >> 16;
12594 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012595 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012596}
12597
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012598static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012599{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012600 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012601
12602 if (clock1 == clock2)
12603 return true;
12604
12605 if (!clock1 || !clock2)
12606 return false;
12607
12608 diff = abs(clock1 - clock2);
12609
12610 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12611 return true;
12612
12613 return false;
12614}
12615
Daniel Vetter25c5b262012-07-08 22:08:04 +020012616#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12617 list_for_each_entry((intel_crtc), \
12618 &(dev)->mode_config.crtc_list, \
12619 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012620 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012621
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012622static bool
12623intel_compare_m_n(unsigned int m, unsigned int n,
12624 unsigned int m2, unsigned int n2,
12625 bool exact)
12626{
12627 if (m == m2 && n == n2)
12628 return true;
12629
12630 if (exact || !m || !n || !m2 || !n2)
12631 return false;
12632
12633 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12634
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012635 if (n > n2) {
12636 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012637 m2 <<= 1;
12638 n2 <<= 1;
12639 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012640 } else if (n < n2) {
12641 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012642 m <<= 1;
12643 n <<= 1;
12644 }
12645 }
12646
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012647 if (n != n2)
12648 return false;
12649
12650 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012651}
12652
12653static bool
12654intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12655 struct intel_link_m_n *m2_n2,
12656 bool adjust)
12657{
12658 if (m_n->tu == m2_n2->tu &&
12659 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12660 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12661 intel_compare_m_n(m_n->link_m, m_n->link_n,
12662 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12663 if (adjust)
12664 *m2_n2 = *m_n;
12665
12666 return true;
12667 }
12668
12669 return false;
12670}
12671
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012672static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012673intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012674 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012675 struct intel_crtc_state *pipe_config,
12676 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012677{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012678 bool ret = true;
12679
12680#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12681 do { \
12682 if (!adjust) \
12683 DRM_ERROR(fmt, ##__VA_ARGS__); \
12684 else \
12685 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12686 } while (0)
12687
Daniel Vetter66e985c2013-06-05 13:34:20 +020012688#define PIPE_CONF_CHECK_X(name) \
12689 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012690 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012691 "(expected 0x%08x, found 0x%08x)\n", \
12692 current_config->name, \
12693 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012694 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012695 }
12696
Daniel Vetter08a24032013-04-19 11:25:34 +020012697#define PIPE_CONF_CHECK_I(name) \
12698 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012699 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012700 "(expected %i, found %i)\n", \
12701 current_config->name, \
12702 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012703 ret = false; \
12704 }
12705
12706#define PIPE_CONF_CHECK_M_N(name) \
12707 if (!intel_compare_link_m_n(&current_config->name, \
12708 &pipe_config->name,\
12709 adjust)) { \
12710 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12711 "(expected tu %i gmch %i/%i link %i/%i, " \
12712 "found tu %i, gmch %i/%i link %i/%i)\n", \
12713 current_config->name.tu, \
12714 current_config->name.gmch_m, \
12715 current_config->name.gmch_n, \
12716 current_config->name.link_m, \
12717 current_config->name.link_n, \
12718 pipe_config->name.tu, \
12719 pipe_config->name.gmch_m, \
12720 pipe_config->name.gmch_n, \
12721 pipe_config->name.link_m, \
12722 pipe_config->name.link_n); \
12723 ret = false; \
12724 }
12725
12726#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12727 if (!intel_compare_link_m_n(&current_config->name, \
12728 &pipe_config->name, adjust) && \
12729 !intel_compare_link_m_n(&current_config->alt_name, \
12730 &pipe_config->name, adjust)) { \
12731 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12732 "(expected tu %i gmch %i/%i link %i/%i, " \
12733 "or tu %i gmch %i/%i link %i/%i, " \
12734 "found tu %i, gmch %i/%i link %i/%i)\n", \
12735 current_config->name.tu, \
12736 current_config->name.gmch_m, \
12737 current_config->name.gmch_n, \
12738 current_config->name.link_m, \
12739 current_config->name.link_n, \
12740 current_config->alt_name.tu, \
12741 current_config->alt_name.gmch_m, \
12742 current_config->alt_name.gmch_n, \
12743 current_config->alt_name.link_m, \
12744 current_config->alt_name.link_n, \
12745 pipe_config->name.tu, \
12746 pipe_config->name.gmch_m, \
12747 pipe_config->name.gmch_n, \
12748 pipe_config->name.link_m, \
12749 pipe_config->name.link_n); \
12750 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012751 }
12752
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012753/* This is required for BDW+ where there is only one set of registers for
12754 * switching between high and low RR.
12755 * This macro can be used whenever a comparison has to be made between one
12756 * hw state and multiple sw state variables.
12757 */
12758#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12759 if ((current_config->name != pipe_config->name) && \
12760 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012761 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012762 "(expected %i or %i, found %i)\n", \
12763 current_config->name, \
12764 current_config->alt_name, \
12765 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012766 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012767 }
12768
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012769#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12770 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012771 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012772 "(expected %i, found %i)\n", \
12773 current_config->name & (mask), \
12774 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012775 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012776 }
12777
Ville Syrjälä5e550652013-09-06 23:29:07 +030012778#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12779 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012780 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012781 "(expected %i, found %i)\n", \
12782 current_config->name, \
12783 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012784 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012785 }
12786
Daniel Vetterbb760062013-06-06 14:55:52 +020012787#define PIPE_CONF_QUIRK(quirk) \
12788 ((current_config->quirks | pipe_config->quirks) & (quirk))
12789
Daniel Vettereccb1402013-05-22 00:50:22 +020012790 PIPE_CONF_CHECK_I(cpu_transcoder);
12791
Daniel Vetter08a24032013-04-19 11:25:34 +020012792 PIPE_CONF_CHECK_I(has_pch_encoder);
12793 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012794 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012795
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012796 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012797 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012798
12799 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012800 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012801
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012802 if (current_config->has_drrs)
12803 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12804 } else
12805 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012806
Jani Nikulaa65347b2015-11-27 12:21:46 +020012807 PIPE_CONF_CHECK_I(has_dsi_encoder);
12808
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012809 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12810 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12811 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12812 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12813 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12814 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012815
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012816 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12817 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12818 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12819 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12820 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12821 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012822
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012823 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012824 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012825 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012826 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012827 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012828 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012829
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012830 PIPE_CONF_CHECK_I(has_audio);
12831
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012832 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012833 DRM_MODE_FLAG_INTERLACE);
12834
Daniel Vetterbb760062013-06-06 14:55:52 +020012835 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012836 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012837 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012838 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012839 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012840 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012841 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012842 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012843 DRM_MODE_FLAG_NVSYNC);
12844 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012845
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012846 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012847 /* pfit ratios are autocomputed by the hw on gen4+ */
12848 if (INTEL_INFO(dev)->gen < 4)
12849 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012850 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012851
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012852 if (!adjust) {
12853 PIPE_CONF_CHECK_I(pipe_src_w);
12854 PIPE_CONF_CHECK_I(pipe_src_h);
12855
12856 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12857 if (current_config->pch_pfit.enabled) {
12858 PIPE_CONF_CHECK_X(pch_pfit.pos);
12859 PIPE_CONF_CHECK_X(pch_pfit.size);
12860 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012861
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012862 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12863 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012864
Jesse Barnese59150d2014-01-07 13:30:45 -080012865 /* BDW+ don't expose a synchronous way to read the state */
12866 if (IS_HASWELL(dev))
12867 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012868
Ville Syrjälä282740f2013-09-04 18:30:03 +030012869 PIPE_CONF_CHECK_I(double_wide);
12870
Daniel Vetter26804af2014-06-25 22:01:55 +030012871 PIPE_CONF_CHECK_X(ddi_pll_sel);
12872
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012873 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012874 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012875 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012876 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12877 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012878 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012879 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012880 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12881 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12882 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012883
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012884 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12885 PIPE_CONF_CHECK_I(pipe_bpp);
12886
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012887 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012888 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012889
Daniel Vetter66e985c2013-06-05 13:34:20 +020012890#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012891#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012892#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012893#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012894#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012895#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012896#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012897
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012898 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012899}
12900
Damien Lespiau08db6652014-11-04 17:06:52 +000012901static void check_wm_state(struct drm_device *dev)
12902{
12903 struct drm_i915_private *dev_priv = dev->dev_private;
12904 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12905 struct intel_crtc *intel_crtc;
12906 int plane;
12907
12908 if (INTEL_INFO(dev)->gen < 9)
12909 return;
12910
12911 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12912 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12913
12914 for_each_intel_crtc(dev, intel_crtc) {
12915 struct skl_ddb_entry *hw_entry, *sw_entry;
12916 const enum pipe pipe = intel_crtc->pipe;
12917
12918 if (!intel_crtc->active)
12919 continue;
12920
12921 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012922 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012923 hw_entry = &hw_ddb.plane[pipe][plane];
12924 sw_entry = &sw_ddb->plane[pipe][plane];
12925
12926 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12927 continue;
12928
12929 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12930 "(expected (%u,%u), found (%u,%u))\n",
12931 pipe_name(pipe), plane + 1,
12932 sw_entry->start, sw_entry->end,
12933 hw_entry->start, hw_entry->end);
12934 }
12935
12936 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012937 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12938 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012939
12940 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12941 continue;
12942
12943 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12944 "(expected (%u,%u), found (%u,%u))\n",
12945 pipe_name(pipe),
12946 sw_entry->start, sw_entry->end,
12947 hw_entry->start, hw_entry->end);
12948 }
12949}
12950
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012951static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012952check_connector_state(struct drm_device *dev,
12953 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012954{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012955 struct drm_connector_state *old_conn_state;
12956 struct drm_connector *connector;
12957 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012958
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012959 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12960 struct drm_encoder *encoder = connector->encoder;
12961 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012962
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012963 /* This also checks the encoder/connector hw state with the
12964 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012965 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012966
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012967 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012968 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012969 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012970}
12971
12972static void
12973check_encoder_state(struct drm_device *dev)
12974{
12975 struct intel_encoder *encoder;
12976 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012977
Damien Lespiaub2784e12014-08-05 11:29:37 +010012978 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012979 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012980 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012981
12982 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12983 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012984 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012985
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012986 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012987 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012988 continue;
12989 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012990
12991 I915_STATE_WARN(connector->base.state->crtc !=
12992 encoder->base.crtc,
12993 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012994 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012995
Rob Clarke2c719b2014-12-15 13:56:32 -050012996 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012997 "encoder's enabled state mismatch "
12998 "(expected %i, found %i)\n",
12999 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013000
13001 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013002 bool active;
13003
13004 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013005 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013006 "encoder detached but still enabled on pipe %c.\n",
13007 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013008 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013009 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013010}
13011
13012static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013013check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013014{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013015 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013016 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013017 struct drm_crtc_state *old_crtc_state;
13018 struct drm_crtc *crtc;
13019 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013020
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013021 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
13022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13023 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020013024 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013025
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013026 if (!needs_modeset(crtc->state) &&
13027 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013028 continue;
13029
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013030 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
13031 pipe_config = to_intel_crtc_state(old_crtc_state);
13032 memset(pipe_config, 0, sizeof(*pipe_config));
13033 pipe_config->base.crtc = crtc;
13034 pipe_config->base.state = old_state;
13035
13036 DRM_DEBUG_KMS("[CRTC:%d]\n",
13037 crtc->base.id);
13038
13039 active = dev_priv->display.get_pipe_config(intel_crtc,
13040 pipe_config);
13041
13042 /* hw state is inconsistent with the pipe quirk */
13043 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13044 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13045 active = crtc->state->active;
13046
13047 I915_STATE_WARN(crtc->state->active != active,
13048 "crtc active state doesn't match with hw state "
13049 "(expected %i, found %i)\n", crtc->state->active, active);
13050
13051 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
13052 "transitional active state does not match atomic hw state "
13053 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
13054
13055 for_each_encoder_on_crtc(dev, crtc, encoder) {
13056 enum pipe pipe;
13057
13058 active = encoder->get_hw_state(encoder, &pipe);
13059 I915_STATE_WARN(active != crtc->state->active,
13060 "[ENCODER:%i] active %i with crtc active %i\n",
13061 encoder->base.base.id, active, crtc->state->active);
13062
13063 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13064 "Encoder connected to wrong pipe %c\n",
13065 pipe_name(pipe));
13066
13067 if (active)
13068 encoder->get_config(encoder, pipe_config);
13069 }
13070
13071 if (!crtc->state->active)
13072 continue;
13073
13074 sw_config = to_intel_crtc_state(crtc->state);
13075 if (!intel_pipe_config_compare(dev, sw_config,
13076 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050013077 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013078 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020013079 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013080 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020013081 "[sw state]");
13082 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013083 }
13084}
13085
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013086static void
13087check_shared_dpll_state(struct drm_device *dev)
13088{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013089 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013090 struct intel_crtc *crtc;
13091 struct intel_dpll_hw_state dpll_hw_state;
13092 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013093
13094 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13095 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13096 int enabled_crtcs = 0, active_crtcs = 0;
13097 bool active;
13098
13099 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13100
13101 DRM_DEBUG_KMS("%s\n", pll->name);
13102
13103 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13104
Rob Clarke2c719b2014-12-15 13:56:32 -050013105 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020013106 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013107 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050013108 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020013109 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013110 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020013111 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013112 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020013113 "pll on state mismatch (expected %i, found %i)\n",
13114 pll->on, active);
13115
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013116 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080013117 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020013118 enabled_crtcs++;
13119 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13120 active_crtcs++;
13121 }
Rob Clarke2c719b2014-12-15 13:56:32 -050013122 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013123 "pll active crtcs mismatch (expected %i, found %i)\n",
13124 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050013125 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013126 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013127 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013128
Rob Clarke2c719b2014-12-15 13:56:32 -050013129 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013130 sizeof(dpll_hw_state)),
13131 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013132 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013133}
13134
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013135static void
13136intel_modeset_check_state(struct drm_device *dev,
13137 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013138{
Damien Lespiau08db6652014-11-04 17:06:52 +000013139 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013140 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013141 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013142 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013143 check_shared_dpll_state(dev);
13144}
13145
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013146void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013147 int dotclock)
13148{
13149 /*
13150 * FDI already provided one idea for the dotclock.
13151 * Yell if the encoder disagrees.
13152 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013153 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013154 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013155 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013156}
13157
Ville Syrjälä80715b22014-05-15 20:23:23 +030013158static void update_scanline_offset(struct intel_crtc *crtc)
13159{
13160 struct drm_device *dev = crtc->base.dev;
13161
13162 /*
13163 * The scanline counter increments at the leading edge of hsync.
13164 *
13165 * On most platforms it starts counting from vtotal-1 on the
13166 * first active line. That means the scanline counter value is
13167 * always one less than what we would expect. Ie. just after
13168 * start of vblank, which also occurs at start of hsync (on the
13169 * last active line), the scanline counter will read vblank_start-1.
13170 *
13171 * On gen2 the scanline counter starts counting from 1 instead
13172 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13173 * to keep the value positive), instead of adding one.
13174 *
13175 * On HSW+ the behaviour of the scanline counter depends on the output
13176 * type. For DP ports it behaves like most other platforms, but on HDMI
13177 * there's an extra 1 line difference. So we need to add two instead of
13178 * one to the value.
13179 */
13180 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013181 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013182 int vtotal;
13183
Ville Syrjälä124abe02015-09-08 13:40:45 +030013184 vtotal = adjusted_mode->crtc_vtotal;
13185 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013186 vtotal /= 2;
13187
13188 crtc->scanline_offset = vtotal - 1;
13189 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013190 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013191 crtc->scanline_offset = 2;
13192 } else
13193 crtc->scanline_offset = 1;
13194}
13195
Maarten Lankhorstad421372015-06-15 12:33:42 +020013196static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013197{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013198 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013199 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013200 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013201 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013202 struct intel_crtc_state *intel_crtc_state;
13203 struct drm_crtc *crtc;
13204 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013205 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013206
13207 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013208 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013209
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013210 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013211 int dpll;
13212
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013213 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013214 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013215 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013216
Maarten Lankhorstad421372015-06-15 12:33:42 +020013217 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013218 continue;
13219
Maarten Lankhorstad421372015-06-15 12:33:42 +020013220 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013221
Maarten Lankhorstad421372015-06-15 12:33:42 +020013222 if (!shared_dpll)
13223 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13224
13225 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013226 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013227}
13228
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013229/*
13230 * This implements the workaround described in the "notes" section of the mode
13231 * set sequence documentation. When going from no pipes or single pipe to
13232 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13233 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13234 */
13235static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13236{
13237 struct drm_crtc_state *crtc_state;
13238 struct intel_crtc *intel_crtc;
13239 struct drm_crtc *crtc;
13240 struct intel_crtc_state *first_crtc_state = NULL;
13241 struct intel_crtc_state *other_crtc_state = NULL;
13242 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13243 int i;
13244
13245 /* look at all crtc's that are going to be enabled in during modeset */
13246 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13247 intel_crtc = to_intel_crtc(crtc);
13248
13249 if (!crtc_state->active || !needs_modeset(crtc_state))
13250 continue;
13251
13252 if (first_crtc_state) {
13253 other_crtc_state = to_intel_crtc_state(crtc_state);
13254 break;
13255 } else {
13256 first_crtc_state = to_intel_crtc_state(crtc_state);
13257 first_pipe = intel_crtc->pipe;
13258 }
13259 }
13260
13261 /* No workaround needed? */
13262 if (!first_crtc_state)
13263 return 0;
13264
13265 /* w/a possibly needed, check how many crtc's are already enabled. */
13266 for_each_intel_crtc(state->dev, intel_crtc) {
13267 struct intel_crtc_state *pipe_config;
13268
13269 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13270 if (IS_ERR(pipe_config))
13271 return PTR_ERR(pipe_config);
13272
13273 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13274
13275 if (!pipe_config->base.active ||
13276 needs_modeset(&pipe_config->base))
13277 continue;
13278
13279 /* 2 or more enabled crtcs means no need for w/a */
13280 if (enabled_pipe != INVALID_PIPE)
13281 return 0;
13282
13283 enabled_pipe = intel_crtc->pipe;
13284 }
13285
13286 if (enabled_pipe != INVALID_PIPE)
13287 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13288 else if (other_crtc_state)
13289 other_crtc_state->hsw_workaround_pipe = first_pipe;
13290
13291 return 0;
13292}
13293
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013294static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13295{
13296 struct drm_crtc *crtc;
13297 struct drm_crtc_state *crtc_state;
13298 int ret = 0;
13299
13300 /* add all active pipes to the state */
13301 for_each_crtc(state->dev, crtc) {
13302 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13303 if (IS_ERR(crtc_state))
13304 return PTR_ERR(crtc_state);
13305
13306 if (!crtc_state->active || needs_modeset(crtc_state))
13307 continue;
13308
13309 crtc_state->mode_changed = true;
13310
13311 ret = drm_atomic_add_affected_connectors(state, crtc);
13312 if (ret)
13313 break;
13314
13315 ret = drm_atomic_add_affected_planes(state, crtc);
13316 if (ret)
13317 break;
13318 }
13319
13320 return ret;
13321}
13322
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013323static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013324{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013325 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13326 struct drm_i915_private *dev_priv = state->dev->dev_private;
13327 struct drm_crtc *crtc;
13328 struct drm_crtc_state *crtc_state;
13329 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013330
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013331 if (!check_digital_port_conflicts(state)) {
13332 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13333 return -EINVAL;
13334 }
13335
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013336 intel_state->modeset = true;
13337 intel_state->active_crtcs = dev_priv->active_crtcs;
13338
13339 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13340 if (crtc_state->active)
13341 intel_state->active_crtcs |= 1 << i;
13342 else
13343 intel_state->active_crtcs &= ~(1 << i);
13344 }
13345
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013346 /*
13347 * See if the config requires any additional preparation, e.g.
13348 * to adjust global state with pipes off. We need to do this
13349 * here so we can get the modeset_pipe updated config for the new
13350 * mode set on this crtc. For other crtcs we need to use the
13351 * adjusted_mode bits in the crtc directly.
13352 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013353 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013354 ret = dev_priv->display.modeset_calc_cdclk(state);
13355
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013356 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013357 ret = intel_modeset_all_pipes(state);
13358
13359 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013360 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013361 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013362 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013363
Maarten Lankhorstad421372015-06-15 12:33:42 +020013364 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013365
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013366 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013367 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013368
Maarten Lankhorstad421372015-06-15 12:33:42 +020013369 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013370}
13371
Matt Roperaa363132015-09-24 15:53:18 -070013372/*
13373 * Handle calculation of various watermark data at the end of the atomic check
13374 * phase. The code here should be run after the per-crtc and per-plane 'check'
13375 * handlers to ensure that all derived state has been updated.
13376 */
13377static void calc_watermark_data(struct drm_atomic_state *state)
13378{
13379 struct drm_device *dev = state->dev;
13380 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13381 struct drm_crtc *crtc;
13382 struct drm_crtc_state *cstate;
13383 struct drm_plane *plane;
13384 struct drm_plane_state *pstate;
13385
13386 /*
13387 * Calculate watermark configuration details now that derived
13388 * plane/crtc state is all properly updated.
13389 */
13390 drm_for_each_crtc(crtc, dev) {
13391 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13392 crtc->state;
13393
13394 if (cstate->active)
13395 intel_state->wm_config.num_pipes_active++;
13396 }
13397 drm_for_each_legacy_plane(plane, dev) {
13398 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13399 plane->state;
13400
13401 if (!to_intel_plane_state(pstate)->visible)
13402 continue;
13403
13404 intel_state->wm_config.sprites_enabled = true;
13405 if (pstate->crtc_w != pstate->src_w >> 16 ||
13406 pstate->crtc_h != pstate->src_h >> 16)
13407 intel_state->wm_config.sprites_scaled = true;
13408 }
13409}
13410
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013411/**
13412 * intel_atomic_check - validate state object
13413 * @dev: drm device
13414 * @state: state to validate
13415 */
13416static int intel_atomic_check(struct drm_device *dev,
13417 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013418{
Matt Roperaa363132015-09-24 15:53:18 -070013419 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013420 struct drm_crtc *crtc;
13421 struct drm_crtc_state *crtc_state;
13422 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013423 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013424
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013425 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013426 if (ret)
13427 return ret;
13428
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013429 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013430 struct intel_crtc_state *pipe_config =
13431 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013432
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013433 memset(&to_intel_crtc(crtc)->atomic, 0,
13434 sizeof(struct intel_crtc_atomic_commit));
13435
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013436 /* Catch I915_MODE_FLAG_INHERITED */
13437 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13438 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013439
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013440 if (!crtc_state->enable) {
13441 if (needs_modeset(crtc_state))
13442 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013443 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013444 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013445
Daniel Vetter26495482015-07-15 14:15:52 +020013446 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013447 continue;
13448
Daniel Vetter26495482015-07-15 14:15:52 +020013449 /* FIXME: For only active_changed we shouldn't need to do any
13450 * state recomputation at all. */
13451
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013452 ret = drm_atomic_add_affected_connectors(state, crtc);
13453 if (ret)
13454 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013455
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013456 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013457 if (ret)
13458 return ret;
13459
Jani Nikula73831232015-11-19 10:26:30 +020013460 if (i915.fastboot &&
13461 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013462 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013463 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013464 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013465 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013466 }
13467
13468 if (needs_modeset(crtc_state)) {
13469 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013470
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013471 ret = drm_atomic_add_affected_planes(state, crtc);
13472 if (ret)
13473 return ret;
13474 }
13475
Daniel Vetter26495482015-07-15 14:15:52 +020013476 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13477 needs_modeset(crtc_state) ?
13478 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013479 }
13480
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013481 if (any_ms) {
13482 ret = intel_modeset_checks(state);
13483
13484 if (ret)
13485 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013486 } else
Matt Roperaa363132015-09-24 15:53:18 -070013487 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013488
Matt Roperaa363132015-09-24 15:53:18 -070013489 ret = drm_atomic_helper_check_planes(state->dev, state);
13490 if (ret)
13491 return ret;
13492
13493 calc_watermark_data(state);
13494
13495 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013496}
13497
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013498static int intel_atomic_prepare_commit(struct drm_device *dev,
13499 struct drm_atomic_state *state,
13500 bool async)
13501{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013502 struct drm_i915_private *dev_priv = dev->dev_private;
13503 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013504 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013505 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013506 struct drm_crtc *crtc;
13507 int i, ret;
13508
13509 if (async) {
13510 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13511 return -EINVAL;
13512 }
13513
13514 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13515 ret = intel_crtc_wait_for_pending_flips(crtc);
13516 if (ret)
13517 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013518
13519 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13520 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013521 }
13522
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013523 ret = mutex_lock_interruptible(&dev->struct_mutex);
13524 if (ret)
13525 return ret;
13526
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013527 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013528 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13529 u32 reset_counter;
13530
13531 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13532 mutex_unlock(&dev->struct_mutex);
13533
13534 for_each_plane_in_state(state, plane, plane_state, i) {
13535 struct intel_plane_state *intel_plane_state =
13536 to_intel_plane_state(plane_state);
13537
13538 if (!intel_plane_state->wait_req)
13539 continue;
13540
13541 ret = __i915_wait_request(intel_plane_state->wait_req,
13542 reset_counter, true,
13543 NULL, NULL);
13544
13545 /* Swallow -EIO errors to allow updates during hw lockup. */
13546 if (ret == -EIO)
13547 ret = 0;
13548
13549 if (ret)
13550 break;
13551 }
13552
13553 if (!ret)
13554 return 0;
13555
13556 mutex_lock(&dev->struct_mutex);
13557 drm_atomic_helper_cleanup_planes(dev, state);
13558 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013559
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013560 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013561 return ret;
13562}
13563
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013564/**
13565 * intel_atomic_commit - commit validated state object
13566 * @dev: DRM device
13567 * @state: the top-level driver state object
13568 * @async: asynchronous commit
13569 *
13570 * This function commits a top-level state object that has been validated
13571 * with drm_atomic_helper_check().
13572 *
13573 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13574 * we can only handle plane-related operations and do not yet support
13575 * asynchronous commit.
13576 *
13577 * RETURNS
13578 * Zero for success or -errno.
13579 */
13580static int intel_atomic_commit(struct drm_device *dev,
13581 struct drm_atomic_state *state,
13582 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013583{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013584 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013585 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013586 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013587 struct drm_crtc *crtc;
Matt Roper396e33a2016-01-06 11:34:30 -080013588 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013589 int ret = 0, i;
13590 bool hw_check = intel_state->modeset;
Daniel Vettera6778b32012-07-02 09:56:42 +020013591
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013592 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013593 if (ret) {
13594 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013595 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013596 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013597
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013598 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013599 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013600
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013601 if (intel_state->modeset) {
13602 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13603 sizeof(intel_state->min_pixclk));
13604 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013605 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013606 }
13607
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013608 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13610
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013611 if (!needs_modeset(crtc->state))
13612 continue;
13613
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013614 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013615
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013616 if (crtc_state->active) {
13617 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13618 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013619 intel_crtc->active = false;
13620 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013621
13622 /*
13623 * Underruns don't always raise
13624 * interrupts, so check manually.
13625 */
13626 intel_check_cpu_fifo_underruns(dev_priv);
13627 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013628
13629 if (!crtc->state->active)
13630 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013631 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013632 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013633
Daniel Vetterea9d7582012-07-10 10:42:52 +020013634 /* Only after disabling all output pipelines that will be changed can we
13635 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013636 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013637
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013638 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013639 intel_shared_dpll_commit(state);
13640
13641 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013642 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013643 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013644
Daniel Vettera6778b32012-07-02 09:56:42 +020013645 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013646 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13648 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013649 bool update_pipe = !modeset &&
13650 to_intel_crtc_state(crtc->state)->update_pipe;
13651 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013652
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013653 if (modeset)
13654 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13655
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013656 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013657 update_scanline_offset(to_intel_crtc(crtc));
13658 dev_priv->display.crtc_enable(crtc);
13659 }
13660
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013661 if (update_pipe) {
13662 put_domains = modeset_get_crtc_power_domains(crtc);
13663
13664 /* make sure intel_modeset_check_state runs */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013665 hw_check = true;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013666 }
13667
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013668 if (!modeset)
13669 intel_pre_plane_update(intel_crtc);
13670
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013671 if (crtc->state->active &&
13672 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013673 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013674
13675 if (put_domains)
13676 modeset_put_power_domains(dev_priv, put_domains);
13677
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013678 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013679
13680 if (modeset)
13681 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013682 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013683
Daniel Vettera6778b32012-07-02 09:56:42 +020013684 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013685
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013686 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013687
Matt Roper396e33a2016-01-06 11:34:30 -080013688 /*
13689 * Now that the vblank has passed, we can go ahead and program the
13690 * optimal watermarks on platforms that need two-step watermark
13691 * programming.
13692 *
13693 * TODO: Move this (and other cleanup) to an async worker eventually.
13694 */
13695 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13696 intel_cstate = to_intel_crtc_state(crtc->state);
13697
13698 if (dev_priv->display.optimize_watermarks)
13699 dev_priv->display.optimize_watermarks(intel_cstate);
13700 }
13701
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013702 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013703 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013704 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013705
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013706 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013707 intel_modeset_check_state(dev, state);
13708
13709 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013710
Mika Kuoppala75714942015-12-16 09:26:48 +020013711 /* As one of the primary mmio accessors, KMS has a high likelihood
13712 * of triggering bugs in unclaimed access. After we finish
13713 * modesetting, see if an error has been flagged, and if so
13714 * enable debugging for the next modeset - and hope we catch
13715 * the culprit.
13716 *
13717 * XXX note that we assume display power is on at this point.
13718 * This might hold true now but we need to add pm helper to check
13719 * unclaimed only when the hardware is on, as atomic commits
13720 * can happen also when the device is completely off.
13721 */
13722 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13723
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013724 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013725}
13726
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013727void intel_crtc_restore_mode(struct drm_crtc *crtc)
13728{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013729 struct drm_device *dev = crtc->dev;
13730 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013731 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013732 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013733
13734 state = drm_atomic_state_alloc(dev);
13735 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013736 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013737 crtc->base.id);
13738 return;
13739 }
13740
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013741 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013742
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013743retry:
13744 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13745 ret = PTR_ERR_OR_ZERO(crtc_state);
13746 if (!ret) {
13747 if (!crtc_state->active)
13748 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013749
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013750 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013751 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013752 }
13753
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013754 if (ret == -EDEADLK) {
13755 drm_atomic_state_clear(state);
13756 drm_modeset_backoff(state->acquire_ctx);
13757 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013758 }
13759
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013760 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013761out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013762 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013763}
13764
Daniel Vetter25c5b262012-07-08 22:08:04 +020013765#undef for_each_intel_crtc_masked
13766
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013767static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013768 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013769 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013770 .destroy = intel_crtc_destroy,
13771 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013772 .atomic_duplicate_state = intel_crtc_duplicate_state,
13773 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013774};
13775
Daniel Vetter53589012013-06-05 13:34:16 +020013776static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13777 struct intel_shared_dpll *pll,
13778 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013779{
Daniel Vetter53589012013-06-05 13:34:16 +020013780 uint32_t val;
13781
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013782 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013783 return false;
13784
Daniel Vetter53589012013-06-05 13:34:16 +020013785 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013786 hw_state->dpll = val;
13787 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13788 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013789
13790 return val & DPLL_VCO_ENABLE;
13791}
13792
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013793static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13794 struct intel_shared_dpll *pll)
13795{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013796 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13797 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013798}
13799
Daniel Vettere7b903d2013-06-05 13:34:14 +020013800static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13801 struct intel_shared_dpll *pll)
13802{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013803 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013804 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013805
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013806 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013807
13808 /* Wait for the clocks to stabilize. */
13809 POSTING_READ(PCH_DPLL(pll->id));
13810 udelay(150);
13811
13812 /* The pixel multiplier can only be updated once the
13813 * DPLL is enabled and the clocks are stable.
13814 *
13815 * So write it again.
13816 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013817 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013818 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013819 udelay(200);
13820}
13821
13822static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13823 struct intel_shared_dpll *pll)
13824{
13825 struct drm_device *dev = dev_priv->dev;
13826 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013827
13828 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013829 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013830 if (intel_crtc_to_shared_dpll(crtc) == pll)
13831 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13832 }
13833
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013834 I915_WRITE(PCH_DPLL(pll->id), 0);
13835 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013836 udelay(200);
13837}
13838
Daniel Vetter46edb022013-06-05 13:34:12 +020013839static char *ibx_pch_dpll_names[] = {
13840 "PCH DPLL A",
13841 "PCH DPLL B",
13842};
13843
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013844static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013845{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013846 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013847 int i;
13848
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013849 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013850
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013851 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013852 dev_priv->shared_dplls[i].id = i;
13853 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013854 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013855 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13856 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013857 dev_priv->shared_dplls[i].get_hw_state =
13858 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013859 }
13860}
13861
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013862static void intel_shared_dpll_init(struct drm_device *dev)
13863{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013864 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013865
Daniel Vetter9cd86932014-06-25 22:01:57 +030013866 if (HAS_DDI(dev))
13867 intel_ddi_pll_init(dev);
13868 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013869 ibx_pch_dpll_init(dev);
13870 else
13871 dev_priv->num_shared_dpll = 0;
13872
13873 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013874}
13875
Matt Roper6beb8c232014-12-01 15:40:14 -080013876/**
13877 * intel_prepare_plane_fb - Prepare fb for usage on plane
13878 * @plane: drm plane to prepare for
13879 * @fb: framebuffer to prepare for presentation
13880 *
13881 * Prepares a framebuffer for usage on a display plane. Generally this
13882 * involves pinning the underlying object and updating the frontbuffer tracking
13883 * bits. Some older platforms need special physical address handling for
13884 * cursor planes.
13885 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013886 * Must be called with struct_mutex held.
13887 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013888 * Returns 0 on success, negative error code on failure.
13889 */
13890int
13891intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013892 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013893{
13894 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013895 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013896 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013897 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013898 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013899 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013900
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013901 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013902 return 0;
13903
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013904 if (old_obj) {
13905 struct drm_crtc_state *crtc_state =
13906 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13907
13908 /* Big Hammer, we also need to ensure that any pending
13909 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13910 * current scanout is retired before unpinning the old
13911 * framebuffer. Note that we rely on userspace rendering
13912 * into the buffer attached to the pipe they are waiting
13913 * on. If not, userspace generates a GPU hang with IPEHR
13914 * point to the MI_WAIT_FOR_EVENT.
13915 *
13916 * This should only fail upon a hung GPU, in which case we
13917 * can safely continue.
13918 */
13919 if (needs_modeset(crtc_state))
13920 ret = i915_gem_object_wait_rendering(old_obj, true);
13921
13922 /* Swallow -EIO errors to allow updates during hw lockup. */
13923 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013924 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013925 }
13926
Alex Goins3c28ff22015-11-25 18:43:39 -080013927 /* For framebuffer backed by dmabuf, wait for fence */
13928 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013929 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013930
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013931 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13932 false, true,
13933 MAX_SCHEDULE_TIMEOUT);
13934 if (lret == -ERESTARTSYS)
13935 return lret;
13936
13937 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013938 }
13939
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013940 if (!obj) {
13941 ret = 0;
13942 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013943 INTEL_INFO(dev)->cursor_needs_physical) {
13944 int align = IS_I830(dev) ? 16 * 1024 : 256;
13945 ret = i915_gem_object_attach_phys(obj, align);
13946 if (ret)
13947 DRM_DEBUG_KMS("failed to attach phys object\n");
13948 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013949 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013950 }
13951
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013952 if (ret == 0) {
13953 if (obj) {
13954 struct intel_plane_state *plane_state =
13955 to_intel_plane_state(new_state);
13956
13957 i915_gem_request_assign(&plane_state->wait_req,
13958 obj->last_write_req);
13959 }
13960
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013961 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013962 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013963
Matt Roper6beb8c232014-12-01 15:40:14 -080013964 return ret;
13965}
13966
Matt Roper38f3ce32014-12-02 07:45:25 -080013967/**
13968 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13969 * @plane: drm plane to clean up for
13970 * @fb: old framebuffer that was on plane
13971 *
13972 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013973 *
13974 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013975 */
13976void
13977intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013978 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013979{
13980 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013981 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013982 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013983 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13984 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013985
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013986 old_intel_state = to_intel_plane_state(old_state);
13987
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013988 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013989 return;
13990
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013991 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13992 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013993 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013994
13995 /* prepare_fb aborted? */
13996 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13997 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13998 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013999
14000 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
14001
Matt Roper465c1202014-05-29 08:06:54 -070014002}
14003
Chandra Konduru6156a452015-04-27 13:48:39 -070014004int
14005skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14006{
14007 int max_scale;
14008 struct drm_device *dev;
14009 struct drm_i915_private *dev_priv;
14010 int crtc_clock, cdclk;
14011
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014012 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014013 return DRM_PLANE_HELPER_NO_SCALING;
14014
14015 dev = intel_crtc->base.dev;
14016 dev_priv = dev->dev_private;
14017 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014018 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014019
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014020 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014021 return DRM_PLANE_HELPER_NO_SCALING;
14022
14023 /*
14024 * skl max scale is lower of:
14025 * close to 3 but not 3, -1 is for that purpose
14026 * or
14027 * cdclk/crtc_clock
14028 */
14029 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14030
14031 return max_scale;
14032}
14033
Matt Roper465c1202014-05-29 08:06:54 -070014034static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014035intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014036 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014037 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014038{
Matt Roper2b875c22014-12-01 15:40:13 -080014039 struct drm_crtc *crtc = state->base.crtc;
14040 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070014041 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014042 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14043 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014044
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014045 /* use scaler when colorkey is not required */
14046 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020014047 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014048 min_scale = 1;
14049 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053014050 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014051 }
Sonika Jindald8106362015-04-10 14:37:28 +053014052
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014053 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14054 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014055 min_scale, max_scale,
14056 can_position, true,
14057 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070014058}
14059
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020014060static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14061 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080014062{
14063 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080014064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014065 struct intel_crtc_state *old_intel_state =
14066 to_intel_crtc_state(old_crtc_state);
14067 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030014068
Matt Roperc34c9ee2014-12-23 10:41:50 -080014069 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020014070 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020014071
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014072 if (modeset)
14073 return;
14074
14075 if (to_intel_crtc_state(crtc->state)->update_pipe)
14076 intel_update_pipe_config(intel_crtc, old_intel_state);
14077 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020014078 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080014079}
14080
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020014081static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14082 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080014083{
Matt Roper32b7eee2014-12-24 07:59:06 -080014084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080014085
Maarten Lankhorst62852622015-09-23 16:29:38 +020014086 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014087}
14088
Matt Ropercf4c7c12014-12-04 10:27:42 -080014089/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014090 * intel_plane_destroy - destroy a plane
14091 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014092 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014093 * Common destruction function for all types of planes (primary, cursor,
14094 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014095 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014096void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014097{
14098 struct intel_plane *intel_plane = to_intel_plane(plane);
14099 drm_plane_cleanup(plane);
14100 kfree(intel_plane);
14101}
14102
Matt Roper65a3fea2015-01-21 16:35:42 -080014103const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014104 .update_plane = drm_atomic_helper_update_plane,
14105 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014106 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014107 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014108 .atomic_get_property = intel_plane_atomic_get_property,
14109 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014110 .atomic_duplicate_state = intel_plane_duplicate_state,
14111 .atomic_destroy_state = intel_plane_destroy_state,
14112
Matt Roper465c1202014-05-29 08:06:54 -070014113};
14114
14115static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14116 int pipe)
14117{
14118 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080014119 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070014120 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014121 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070014122
14123 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14124 if (primary == NULL)
14125 return NULL;
14126
Matt Roper8e7d6882015-01-21 16:35:41 -080014127 state = intel_create_plane_state(&primary->base);
14128 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014129 kfree(primary);
14130 return NULL;
14131 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014132 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014133
Matt Roper465c1202014-05-29 08:06:54 -070014134 primary->can_scale = false;
14135 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014136 if (INTEL_INFO(dev)->gen >= 9) {
14137 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014138 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014139 }
Matt Roper465c1202014-05-29 08:06:54 -070014140 primary->pipe = pipe;
14141 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014142 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014143 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014144 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14145 primary->plane = !pipe;
14146
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014147 if (INTEL_INFO(dev)->gen >= 9) {
14148 intel_primary_formats = skl_primary_formats;
14149 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014150
14151 primary->update_plane = skylake_update_primary_plane;
14152 primary->disable_plane = skylake_disable_primary_plane;
14153 } else if (HAS_PCH_SPLIT(dev)) {
14154 intel_primary_formats = i965_primary_formats;
14155 num_formats = ARRAY_SIZE(i965_primary_formats);
14156
14157 primary->update_plane = ironlake_update_primary_plane;
14158 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014159 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014160 intel_primary_formats = i965_primary_formats;
14161 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014162
14163 primary->update_plane = i9xx_update_primary_plane;
14164 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014165 } else {
14166 intel_primary_formats = i8xx_primary_formats;
14167 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014168
14169 primary->update_plane = i9xx_update_primary_plane;
14170 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014171 }
14172
14173 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014174 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014175 intel_primary_formats, num_formats,
14176 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053014177
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014178 if (INTEL_INFO(dev)->gen >= 4)
14179 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014180
Matt Roperea2c67b2014-12-23 10:41:52 -080014181 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14182
Matt Roper465c1202014-05-29 08:06:54 -070014183 return &primary->base;
14184}
14185
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014186void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14187{
14188 if (!dev->mode_config.rotation_property) {
14189 unsigned long flags = BIT(DRM_ROTATE_0) |
14190 BIT(DRM_ROTATE_180);
14191
14192 if (INTEL_INFO(dev)->gen >= 9)
14193 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14194
14195 dev->mode_config.rotation_property =
14196 drm_mode_create_rotation_property(dev, flags);
14197 }
14198 if (dev->mode_config.rotation_property)
14199 drm_object_attach_property(&plane->base.base,
14200 dev->mode_config.rotation_property,
14201 plane->base.state->rotation);
14202}
14203
Matt Roper3d7d6512014-06-10 08:28:13 -070014204static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014205intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014206 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014207 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014208{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014209 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014210 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014211 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014212 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014213 unsigned stride;
14214 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014215
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014216 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14217 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014218 DRM_PLANE_HELPER_NO_SCALING,
14219 DRM_PLANE_HELPER_NO_SCALING,
14220 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014221 if (ret)
14222 return ret;
14223
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014224 /* if we want to turn off the cursor ignore width and height */
14225 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014226 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014227
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014228 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014229 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014230 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14231 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014232 return -EINVAL;
14233 }
14234
Matt Roperea2c67b2014-12-23 10:41:52 -080014235 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14236 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014237 DRM_DEBUG_KMS("buffer is too small\n");
14238 return -ENOMEM;
14239 }
14240
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014241 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014242 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014243 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014244 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014245
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014246 /*
14247 * There's something wrong with the cursor on CHV pipe C.
14248 * If it straddles the left edge of the screen then
14249 * moving it away from the edge or disabling it often
14250 * results in a pipe underrun, and often that can lead to
14251 * dead pipe (constant underrun reported, and it scans
14252 * out just a solid color). To recover from that, the
14253 * display power well must be turned off and on again.
14254 * Refuse the put the cursor into that compromised position.
14255 */
14256 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14257 state->visible && state->base.crtc_x < 0) {
14258 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14259 return -EINVAL;
14260 }
14261
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014262 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014263}
14264
Matt Roperf4a2cf22014-12-01 15:40:12 -080014265static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014266intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014267 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014268{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14270
14271 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014272 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014273}
14274
14275static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014276intel_update_cursor_plane(struct drm_plane *plane,
14277 const struct intel_crtc_state *crtc_state,
14278 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014279{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014280 struct drm_crtc *crtc = crtc_state->base.crtc;
14281 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014282 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014283 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014284 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014285
Matt Roperf4a2cf22014-12-01 15:40:12 -080014286 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014287 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014288 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014289 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014290 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014291 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014292
Gustavo Padovana912f122014-12-01 15:40:10 -080014293 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014294 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014295}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014296
Matt Roper3d7d6512014-06-10 08:28:13 -070014297static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14298 int pipe)
14299{
14300 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014301 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014302
14303 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14304 if (cursor == NULL)
14305 return NULL;
14306
Matt Roper8e7d6882015-01-21 16:35:41 -080014307 state = intel_create_plane_state(&cursor->base);
14308 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014309 kfree(cursor);
14310 return NULL;
14311 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014312 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014313
Matt Roper3d7d6512014-06-10 08:28:13 -070014314 cursor->can_scale = false;
14315 cursor->max_downscale = 1;
14316 cursor->pipe = pipe;
14317 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014318 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014319 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014320 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014321 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014322
14323 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014324 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014325 intel_cursor_formats,
14326 ARRAY_SIZE(intel_cursor_formats),
14327 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014328
14329 if (INTEL_INFO(dev)->gen >= 4) {
14330 if (!dev->mode_config.rotation_property)
14331 dev->mode_config.rotation_property =
14332 drm_mode_create_rotation_property(dev,
14333 BIT(DRM_ROTATE_0) |
14334 BIT(DRM_ROTATE_180));
14335 if (dev->mode_config.rotation_property)
14336 drm_object_attach_property(&cursor->base.base,
14337 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014338 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014339 }
14340
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014341 if (INTEL_INFO(dev)->gen >=9)
14342 state->scaler_id = -1;
14343
Matt Roperea2c67b2014-12-23 10:41:52 -080014344 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14345
Matt Roper3d7d6512014-06-10 08:28:13 -070014346 return &cursor->base;
14347}
14348
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014349static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14350 struct intel_crtc_state *crtc_state)
14351{
14352 int i;
14353 struct intel_scaler *intel_scaler;
14354 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14355
14356 for (i = 0; i < intel_crtc->num_scalers; i++) {
14357 intel_scaler = &scaler_state->scalers[i];
14358 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014359 intel_scaler->mode = PS_SCALER_MODE_DYN;
14360 }
14361
14362 scaler_state->scaler_id = -1;
14363}
14364
Hannes Ederb358d0a2008-12-18 21:18:47 +010014365static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014366{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014367 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014368 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014369 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014370 struct drm_plane *primary = NULL;
14371 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014372 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014373
Daniel Vetter955382f2013-09-19 14:05:45 +020014374 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014375 if (intel_crtc == NULL)
14376 return;
14377
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014378 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14379 if (!crtc_state)
14380 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014381 intel_crtc->config = crtc_state;
14382 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014383 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014384
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014385 /* initialize shared scalers */
14386 if (INTEL_INFO(dev)->gen >= 9) {
14387 if (pipe == PIPE_C)
14388 intel_crtc->num_scalers = 1;
14389 else
14390 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14391
14392 skl_init_scalers(dev, intel_crtc, crtc_state);
14393 }
14394
Matt Roper465c1202014-05-29 08:06:54 -070014395 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014396 if (!primary)
14397 goto fail;
14398
14399 cursor = intel_cursor_plane_create(dev, pipe);
14400 if (!cursor)
14401 goto fail;
14402
Matt Roper465c1202014-05-29 08:06:54 -070014403 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014404 cursor, &intel_crtc_funcs);
14405 if (ret)
14406 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014407
14408 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014409 for (i = 0; i < 256; i++) {
14410 intel_crtc->lut_r[i] = i;
14411 intel_crtc->lut_g[i] = i;
14412 intel_crtc->lut_b[i] = i;
14413 }
14414
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014415 /*
14416 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014417 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014418 */
Jesse Barnes80824002009-09-10 15:28:06 -070014419 intel_crtc->pipe = pipe;
14420 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014421 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014422 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014423 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014424 }
14425
Chris Wilson4b0e3332014-05-30 16:35:26 +030014426 intel_crtc->cursor_base = ~0;
14427 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014428 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014429
Ville Syrjälä852eb002015-06-24 22:00:07 +030014430 intel_crtc->wm.cxsr_allowed = true;
14431
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014432 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14433 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14434 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14435 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14436
Jesse Barnes79e53942008-11-07 14:24:08 -080014437 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014438
14439 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014440 return;
14441
14442fail:
14443 if (primary)
14444 drm_plane_cleanup(primary);
14445 if (cursor)
14446 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014447 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014448 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014449}
14450
Jesse Barnes752aa882013-10-31 18:55:49 +020014451enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14452{
14453 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014454 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014455
Rob Clark51fd3712013-11-19 12:10:12 -050014456 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014457
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014458 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014459 return INVALID_PIPE;
14460
14461 return to_intel_crtc(encoder->crtc)->pipe;
14462}
14463
Carl Worth08d7b3d2009-04-29 14:43:54 -070014464int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014465 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014466{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014467 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014468 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014469 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014470
Rob Clark7707e652014-07-17 23:30:04 -040014471 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014472
Rob Clark7707e652014-07-17 23:30:04 -040014473 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014474 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014475 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014476 }
14477
Rob Clark7707e652014-07-17 23:30:04 -040014478 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014479 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014480
Daniel Vetterc05422d2009-08-11 16:05:30 +020014481 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014482}
14483
Daniel Vetter66a92782012-07-12 20:08:18 +020014484static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014485{
Daniel Vetter66a92782012-07-12 20:08:18 +020014486 struct drm_device *dev = encoder->base.dev;
14487 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014488 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014489 int entry = 0;
14490
Damien Lespiaub2784e12014-08-05 11:29:37 +010014491 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014492 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014493 index_mask |= (1 << entry);
14494
Jesse Barnes79e53942008-11-07 14:24:08 -080014495 entry++;
14496 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014497
Jesse Barnes79e53942008-11-07 14:24:08 -080014498 return index_mask;
14499}
14500
Chris Wilson4d302442010-12-14 19:21:29 +000014501static bool has_edp_a(struct drm_device *dev)
14502{
14503 struct drm_i915_private *dev_priv = dev->dev_private;
14504
14505 if (!IS_MOBILE(dev))
14506 return false;
14507
14508 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14509 return false;
14510
Damien Lespiaue3589902014-02-07 19:12:50 +000014511 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014512 return false;
14513
14514 return true;
14515}
14516
Jesse Barnes84b4e042014-06-25 08:24:29 -070014517static bool intel_crt_present(struct drm_device *dev)
14518{
14519 struct drm_i915_private *dev_priv = dev->dev_private;
14520
Damien Lespiau884497e2013-12-03 13:56:23 +000014521 if (INTEL_INFO(dev)->gen >= 9)
14522 return false;
14523
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014524 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014525 return false;
14526
14527 if (IS_CHERRYVIEW(dev))
14528 return false;
14529
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014530 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14531 return false;
14532
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014533 /* DDI E can't be used if DDI A requires 4 lanes */
14534 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14535 return false;
14536
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014537 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014538 return false;
14539
14540 return true;
14541}
14542
Jesse Barnes79e53942008-11-07 14:24:08 -080014543static void intel_setup_outputs(struct drm_device *dev)
14544{
Eric Anholt725e30a2009-01-22 13:01:02 -080014545 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014546 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014547 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014548
Daniel Vetterc9093352013-06-06 22:22:47 +020014549 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014550
Jesse Barnes84b4e042014-06-25 08:24:29 -070014551 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014552 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014553
Vandana Kannanc776eb22014-08-19 12:05:01 +053014554 if (IS_BROXTON(dev)) {
14555 /*
14556 * FIXME: Broxton doesn't support port detection via the
14557 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14558 * detect the ports.
14559 */
14560 intel_ddi_init(dev, PORT_A);
14561 intel_ddi_init(dev, PORT_B);
14562 intel_ddi_init(dev, PORT_C);
14563 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014564 int found;
14565
Jesse Barnesde31fac2015-03-06 15:53:32 -080014566 /*
14567 * Haswell uses DDI functions to detect digital outputs.
14568 * On SKL pre-D0 the strap isn't connected, so we assume
14569 * it's there.
14570 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014571 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014572 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014573 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014574 intel_ddi_init(dev, PORT_A);
14575
14576 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14577 * register */
14578 found = I915_READ(SFUSE_STRAP);
14579
14580 if (found & SFUSE_STRAP_DDIB_DETECTED)
14581 intel_ddi_init(dev, PORT_B);
14582 if (found & SFUSE_STRAP_DDIC_DETECTED)
14583 intel_ddi_init(dev, PORT_C);
14584 if (found & SFUSE_STRAP_DDID_DETECTED)
14585 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014586 /*
14587 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14588 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014589 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014590 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14591 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14592 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14593 intel_ddi_init(dev, PORT_E);
14594
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014595 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014596 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014597 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014598
14599 if (has_edp_a(dev))
14600 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014601
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014602 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014603 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014604 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014605 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014606 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014607 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014608 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014609 }
14610
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014611 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014612 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014613
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014614 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014615 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014616
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014617 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014618 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014619
Daniel Vetter270b3042012-10-27 15:52:05 +020014620 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014621 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014622 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014623 /*
14624 * The DP_DETECTED bit is the latched state of the DDC
14625 * SDA pin at boot. However since eDP doesn't require DDC
14626 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14627 * eDP ports may have been muxed to an alternate function.
14628 * Thus we can't rely on the DP_DETECTED bit alone to detect
14629 * eDP ports. Consult the VBT as well as DP_DETECTED to
14630 * detect eDP ports.
14631 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014632 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014633 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014634 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14635 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014636 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014637 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014638
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014639 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014640 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014641 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14642 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014643 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014644 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014645
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014646 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014647 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014648 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14649 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14650 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14651 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014652 }
14653
Jani Nikula3cfca972013-08-27 15:12:26 +030014654 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014655 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014656 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014657
Paulo Zanonie2debe92013-02-18 19:00:27 -030014658 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014659 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014660 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014661 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014662 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014663 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014664 }
Ma Ling27185ae2009-08-24 13:50:23 +080014665
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014666 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014667 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014668 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014669
14670 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014671
Paulo Zanonie2debe92013-02-18 19:00:27 -030014672 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014673 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014674 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014675 }
Ma Ling27185ae2009-08-24 13:50:23 +080014676
Paulo Zanonie2debe92013-02-18 19:00:27 -030014677 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014678
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014679 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014680 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014681 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014682 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014683 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014684 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014685 }
Ma Ling27185ae2009-08-24 13:50:23 +080014686
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014687 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014688 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014689 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014690 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014691 intel_dvo_init(dev);
14692
Zhenyu Wang103a1962009-11-27 11:44:36 +080014693 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014694 intel_tv_init(dev);
14695
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014696 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014697
Damien Lespiaub2784e12014-08-05 11:29:37 +010014698 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014699 encoder->base.possible_crtcs = encoder->crtc_mask;
14700 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014701 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014702 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014703
Paulo Zanonidde86e22012-12-01 12:04:25 -020014704 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014705
14706 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014707}
14708
14709static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14710{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014711 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014712 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014713
Daniel Vetteref2d6332014-02-10 18:00:38 +010014714 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014715 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014716 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014717 drm_gem_object_unreference(&intel_fb->obj->base);
14718 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014719 kfree(intel_fb);
14720}
14721
14722static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014723 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014724 unsigned int *handle)
14725{
14726 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014727 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014728
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014729 if (obj->userptr.mm) {
14730 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14731 return -EINVAL;
14732 }
14733
Chris Wilson05394f32010-11-08 19:18:58 +000014734 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014735}
14736
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014737static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14738 struct drm_file *file,
14739 unsigned flags, unsigned color,
14740 struct drm_clip_rect *clips,
14741 unsigned num_clips)
14742{
14743 struct drm_device *dev = fb->dev;
14744 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14745 struct drm_i915_gem_object *obj = intel_fb->obj;
14746
14747 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014748 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014749 mutex_unlock(&dev->struct_mutex);
14750
14751 return 0;
14752}
14753
Jesse Barnes79e53942008-11-07 14:24:08 -080014754static const struct drm_framebuffer_funcs intel_fb_funcs = {
14755 .destroy = intel_user_framebuffer_destroy,
14756 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014757 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014758};
14759
Damien Lespiaub3218032015-02-27 11:15:18 +000014760static
14761u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14762 uint32_t pixel_format)
14763{
14764 u32 gen = INTEL_INFO(dev)->gen;
14765
14766 if (gen >= 9) {
14767 /* "The stride in bytes must not exceed the of the size of 8K
14768 * pixels and 32K bytes."
14769 */
14770 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014771 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014772 return 32*1024;
14773 } else if (gen >= 4) {
14774 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14775 return 16*1024;
14776 else
14777 return 32*1024;
14778 } else if (gen >= 3) {
14779 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14780 return 8*1024;
14781 else
14782 return 16*1024;
14783 } else {
14784 /* XXX DSPC is limited to 4k tiled */
14785 return 8*1024;
14786 }
14787}
14788
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014789static int intel_framebuffer_init(struct drm_device *dev,
14790 struct intel_framebuffer *intel_fb,
14791 struct drm_mode_fb_cmd2 *mode_cmd,
14792 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014793{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014794 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014795 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014796 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014797 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014798
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014799 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14800
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014801 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14802 /* Enforce that fb modifier and tiling mode match, but only for
14803 * X-tiled. This is needed for FBC. */
14804 if (!!(obj->tiling_mode == I915_TILING_X) !=
14805 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14806 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14807 return -EINVAL;
14808 }
14809 } else {
14810 if (obj->tiling_mode == I915_TILING_X)
14811 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14812 else if (obj->tiling_mode == I915_TILING_Y) {
14813 DRM_DEBUG("No Y tiling for legacy addfb\n");
14814 return -EINVAL;
14815 }
14816 }
14817
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014818 /* Passed in modifier sanity checking. */
14819 switch (mode_cmd->modifier[0]) {
14820 case I915_FORMAT_MOD_Y_TILED:
14821 case I915_FORMAT_MOD_Yf_TILED:
14822 if (INTEL_INFO(dev)->gen < 9) {
14823 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14824 mode_cmd->modifier[0]);
14825 return -EINVAL;
14826 }
14827 case DRM_FORMAT_MOD_NONE:
14828 case I915_FORMAT_MOD_X_TILED:
14829 break;
14830 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014831 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14832 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014833 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014834 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014835
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014836 stride_alignment = intel_fb_stride_alignment(dev_priv,
14837 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014838 mode_cmd->pixel_format);
14839 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14840 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14841 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014842 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014843 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014844
Damien Lespiaub3218032015-02-27 11:15:18 +000014845 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14846 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014847 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014848 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14849 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014850 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014851 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014852 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014853 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014854
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014855 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014856 mode_cmd->pitches[0] != obj->stride) {
14857 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14858 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014859 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014860 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014861
Ville Syrjälä57779d02012-10-31 17:50:14 +020014862 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014863 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014864 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014865 case DRM_FORMAT_RGB565:
14866 case DRM_FORMAT_XRGB8888:
14867 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014868 break;
14869 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014870 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014871 DRM_DEBUG("unsupported pixel format: %s\n",
14872 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014873 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014874 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014875 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014876 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014877 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14878 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014879 DRM_DEBUG("unsupported pixel format: %s\n",
14880 drm_get_format_name(mode_cmd->pixel_format));
14881 return -EINVAL;
14882 }
14883 break;
14884 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014885 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014886 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014887 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014888 DRM_DEBUG("unsupported pixel format: %s\n",
14889 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014890 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014891 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014892 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014893 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014894 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014895 DRM_DEBUG("unsupported pixel format: %s\n",
14896 drm_get_format_name(mode_cmd->pixel_format));
14897 return -EINVAL;
14898 }
14899 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014900 case DRM_FORMAT_YUYV:
14901 case DRM_FORMAT_UYVY:
14902 case DRM_FORMAT_YVYU:
14903 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014904 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014905 DRM_DEBUG("unsupported pixel format: %s\n",
14906 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014907 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014908 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014909 break;
14910 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014911 DRM_DEBUG("unsupported pixel format: %s\n",
14912 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014913 return -EINVAL;
14914 }
14915
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014916 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14917 if (mode_cmd->offsets[0] != 0)
14918 return -EINVAL;
14919
Damien Lespiauec2c9812015-01-20 12:51:45 +000014920 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014921 mode_cmd->pixel_format,
14922 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014923 /* FIXME drm helper for size checks (especially planar formats)? */
14924 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14925 return -EINVAL;
14926
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014927 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14928 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014929 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014930
Jesse Barnes79e53942008-11-07 14:24:08 -080014931 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14932 if (ret) {
14933 DRM_ERROR("framebuffer init failed %d\n", ret);
14934 return ret;
14935 }
14936
Jesse Barnes79e53942008-11-07 14:24:08 -080014937 return 0;
14938}
14939
Jesse Barnes79e53942008-11-07 14:24:08 -080014940static struct drm_framebuffer *
14941intel_user_framebuffer_create(struct drm_device *dev,
14942 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014943 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014944{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014945 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014946 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014947 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014948
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014949 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014950 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014951 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014952 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014953
Daniel Vetter92907cb2015-11-23 09:04:05 +010014954 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014955 if (IS_ERR(fb))
14956 drm_gem_object_unreference_unlocked(&obj->base);
14957
14958 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014959}
14960
Daniel Vetter06957262015-08-10 13:34:08 +020014961#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014962static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014963{
14964}
14965#endif
14966
Jesse Barnes79e53942008-11-07 14:24:08 -080014967static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014968 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014969 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014970 .atomic_check = intel_atomic_check,
14971 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014972 .atomic_state_alloc = intel_atomic_state_alloc,
14973 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014974};
14975
Jesse Barnese70236a2009-09-21 10:42:27 -070014976/* Set up chip specific display functions */
14977static void intel_init_display(struct drm_device *dev)
14978{
14979 struct drm_i915_private *dev_priv = dev->dev_private;
14980
Daniel Vetteree9300b2013-06-03 22:40:22 +020014981 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14982 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014983 else if (IS_CHERRYVIEW(dev))
14984 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014985 else if (IS_VALLEYVIEW(dev))
14986 dev_priv->display.find_dpll = vlv_find_best_dpll;
14987 else if (IS_PINEVIEW(dev))
14988 dev_priv->display.find_dpll = pnv_find_best_dpll;
14989 else
14990 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14991
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014992 if (INTEL_INFO(dev)->gen >= 9) {
14993 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014994 dev_priv->display.get_initial_plane_config =
14995 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014996 dev_priv->display.crtc_compute_clock =
14997 haswell_crtc_compute_clock;
14998 dev_priv->display.crtc_enable = haswell_crtc_enable;
14999 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015000 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015001 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015002 dev_priv->display.get_initial_plane_config =
15003 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015004 dev_priv->display.crtc_compute_clock =
15005 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015006 dev_priv->display.crtc_enable = haswell_crtc_enable;
15007 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030015008 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015009 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015010 dev_priv->display.get_initial_plane_config =
15011 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015012 dev_priv->display.crtc_compute_clock =
15013 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015014 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15015 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080015016 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015017 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015018 dev_priv->display.get_initial_plane_config =
15019 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015020 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015021 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15022 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015023 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015024 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015025 dev_priv->display.get_initial_plane_config =
15026 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015027 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015028 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15029 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015030 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015031
Jesse Barnese70236a2009-09-21 10:42:27 -070015032 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070015033 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015034 dev_priv->display.get_display_clock_speed =
15035 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015036 else if (IS_BROXTON(dev))
15037 dev_priv->display.get_display_clock_speed =
15038 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030015039 else if (IS_BROADWELL(dev))
15040 dev_priv->display.get_display_clock_speed =
15041 broadwell_get_display_clock_speed;
15042 else if (IS_HASWELL(dev))
15043 dev_priv->display.get_display_clock_speed =
15044 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080015045 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015046 dev_priv->display.get_display_clock_speed =
15047 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015048 else if (IS_GEN5(dev))
15049 dev_priv->display.get_display_clock_speed =
15050 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030015051 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030015052 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015053 dev_priv->display.get_display_clock_speed =
15054 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030015055 else if (IS_GM45(dev))
15056 dev_priv->display.get_display_clock_speed =
15057 gm45_get_display_clock_speed;
15058 else if (IS_CRESTLINE(dev))
15059 dev_priv->display.get_display_clock_speed =
15060 i965gm_get_display_clock_speed;
15061 else if (IS_PINEVIEW(dev))
15062 dev_priv->display.get_display_clock_speed =
15063 pnv_get_display_clock_speed;
15064 else if (IS_G33(dev) || IS_G4X(dev))
15065 dev_priv->display.get_display_clock_speed =
15066 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070015067 else if (IS_I915G(dev))
15068 dev_priv->display.get_display_clock_speed =
15069 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020015070 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015071 dev_priv->display.get_display_clock_speed =
15072 i9xx_misc_get_display_clock_speed;
15073 else if (IS_I915GM(dev))
15074 dev_priv->display.get_display_clock_speed =
15075 i915gm_get_display_clock_speed;
15076 else if (IS_I865G(dev))
15077 dev_priv->display.get_display_clock_speed =
15078 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020015079 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015080 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015081 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015082 else { /* 830 */
15083 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015084 dev_priv->display.get_display_clock_speed =
15085 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015086 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015087
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015088 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015089 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015090 } else if (IS_GEN6(dev)) {
15091 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015092 } else if (IS_IVYBRIDGE(dev)) {
15093 /* FIXME: detect B0+ stepping and use auto training */
15094 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030015095 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015096 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015097 if (IS_BROADWELL(dev)) {
15098 dev_priv->display.modeset_commit_cdclk =
15099 broadwell_modeset_commit_cdclk;
15100 dev_priv->display.modeset_calc_cdclk =
15101 broadwell_modeset_calc_cdclk;
15102 }
Wayne Boyer666a4532015-12-09 12:29:35 -080015103 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015104 dev_priv->display.modeset_commit_cdclk =
15105 valleyview_modeset_commit_cdclk;
15106 dev_priv->display.modeset_calc_cdclk =
15107 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053015108 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015109 dev_priv->display.modeset_commit_cdclk =
15110 broxton_modeset_commit_cdclk;
15111 dev_priv->display.modeset_calc_cdclk =
15112 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015113 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015114
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015115 switch (INTEL_INFO(dev)->gen) {
15116 case 2:
15117 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15118 break;
15119
15120 case 3:
15121 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15122 break;
15123
15124 case 4:
15125 case 5:
15126 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15127 break;
15128
15129 case 6:
15130 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15131 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015132 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015133 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015134 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15135 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015136 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015137 /* Drop through - unsupported since execlist only. */
15138 default:
15139 /* Default just returns -ENODEV to indicate unsupported */
15140 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015141 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020015142
Ville Syrjäläe39b9992014-09-04 14:53:14 +030015143 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070015144}
15145
Jesse Barnesb690e962010-07-19 13:53:12 -070015146/*
15147 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15148 * resume, or other times. This quirk makes sure that's the case for
15149 * affected systems.
15150 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015151static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015152{
15153 struct drm_i915_private *dev_priv = dev->dev_private;
15154
15155 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015156 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015157}
15158
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015159static void quirk_pipeb_force(struct drm_device *dev)
15160{
15161 struct drm_i915_private *dev_priv = dev->dev_private;
15162
15163 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15164 DRM_INFO("applying pipe b force quirk\n");
15165}
15166
Keith Packard435793d2011-07-12 14:56:22 -070015167/*
15168 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15169 */
15170static void quirk_ssc_force_disable(struct drm_device *dev)
15171{
15172 struct drm_i915_private *dev_priv = dev->dev_private;
15173 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015174 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015175}
15176
Carsten Emde4dca20e2012-03-15 15:56:26 +010015177/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015178 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15179 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015180 */
15181static void quirk_invert_brightness(struct drm_device *dev)
15182{
15183 struct drm_i915_private *dev_priv = dev->dev_private;
15184 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015185 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015186}
15187
Scot Doyle9c72cc62014-07-03 23:27:50 +000015188/* Some VBT's incorrectly indicate no backlight is present */
15189static void quirk_backlight_present(struct drm_device *dev)
15190{
15191 struct drm_i915_private *dev_priv = dev->dev_private;
15192 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15193 DRM_INFO("applying backlight present quirk\n");
15194}
15195
Jesse Barnesb690e962010-07-19 13:53:12 -070015196struct intel_quirk {
15197 int device;
15198 int subsystem_vendor;
15199 int subsystem_device;
15200 void (*hook)(struct drm_device *dev);
15201};
15202
Egbert Eich5f85f172012-10-14 15:46:38 +020015203/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15204struct intel_dmi_quirk {
15205 void (*hook)(struct drm_device *dev);
15206 const struct dmi_system_id (*dmi_id_list)[];
15207};
15208
15209static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15210{
15211 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15212 return 1;
15213}
15214
15215static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15216 {
15217 .dmi_id_list = &(const struct dmi_system_id[]) {
15218 {
15219 .callback = intel_dmi_reverse_brightness,
15220 .ident = "NCR Corporation",
15221 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15222 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15223 },
15224 },
15225 { } /* terminating entry */
15226 },
15227 .hook = quirk_invert_brightness,
15228 },
15229};
15230
Ben Widawskyc43b5632012-04-16 14:07:40 -070015231static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015232 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15233 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15234
Jesse Barnesb690e962010-07-19 13:53:12 -070015235 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15236 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15237
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015238 /* 830 needs to leave pipe A & dpll A up */
15239 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15240
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015241 /* 830 needs to leave pipe B & dpll B up */
15242 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15243
Keith Packard435793d2011-07-12 14:56:22 -070015244 /* Lenovo U160 cannot use SSC on LVDS */
15245 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015246
15247 /* Sony Vaio Y cannot use SSC on LVDS */
15248 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015249
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015250 /* Acer Aspire 5734Z must invert backlight brightness */
15251 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15252
15253 /* Acer/eMachines G725 */
15254 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15255
15256 /* Acer/eMachines e725 */
15257 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15258
15259 /* Acer/Packard Bell NCL20 */
15260 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15261
15262 /* Acer Aspire 4736Z */
15263 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015264
15265 /* Acer Aspire 5336 */
15266 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015267
15268 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15269 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015270
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015271 /* Acer C720 Chromebook (Core i3 4005U) */
15272 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15273
jens steinb2a96012014-10-28 20:25:53 +010015274 /* Apple Macbook 2,1 (Core 2 T7400) */
15275 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15276
Jani Nikula1b9448b2015-11-05 11:49:59 +020015277 /* Apple Macbook 4,1 */
15278 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15279
Scot Doyled4967d82014-07-03 23:27:52 +000015280 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15281 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015282
15283 /* HP Chromebook 14 (Celeron 2955U) */
15284 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015285
15286 /* Dell Chromebook 11 */
15287 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015288
15289 /* Dell Chromebook 11 (2015 version) */
15290 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015291};
15292
15293static void intel_init_quirks(struct drm_device *dev)
15294{
15295 struct pci_dev *d = dev->pdev;
15296 int i;
15297
15298 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15299 struct intel_quirk *q = &intel_quirks[i];
15300
15301 if (d->device == q->device &&
15302 (d->subsystem_vendor == q->subsystem_vendor ||
15303 q->subsystem_vendor == PCI_ANY_ID) &&
15304 (d->subsystem_device == q->subsystem_device ||
15305 q->subsystem_device == PCI_ANY_ID))
15306 q->hook(dev);
15307 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015308 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15309 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15310 intel_dmi_quirks[i].hook(dev);
15311 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015312}
15313
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015314/* Disable the VGA plane that we never use */
15315static void i915_disable_vga(struct drm_device *dev)
15316{
15317 struct drm_i915_private *dev_priv = dev->dev_private;
15318 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015319 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015320
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015321 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015322 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015323 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015324 sr1 = inb(VGA_SR_DATA);
15325 outb(sr1 | 1<<5, VGA_SR_DATA);
15326 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15327 udelay(300);
15328
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015329 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015330 POSTING_READ(vga_reg);
15331}
15332
Daniel Vetterf8175862012-04-10 15:50:11 +020015333void intel_modeset_init_hw(struct drm_device *dev)
15334{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015335 struct drm_i915_private *dev_priv = dev->dev_private;
15336
Ville Syrjäläb6283052015-06-03 15:45:07 +030015337 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015338
15339 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15340
Daniel Vetterf8175862012-04-10 15:50:11 +020015341 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015342 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015343}
15344
Matt Roperd93c0372015-12-03 11:37:41 -080015345/*
15346 * Calculate what we think the watermarks should be for the state we've read
15347 * out of the hardware and then immediately program those watermarks so that
15348 * we ensure the hardware settings match our internal state.
15349 *
15350 * We can calculate what we think WM's should be by creating a duplicate of the
15351 * current state (which was constructed during hardware readout) and running it
15352 * through the atomic check code to calculate new watermark values in the
15353 * state object.
15354 */
15355static void sanitize_watermarks(struct drm_device *dev)
15356{
15357 struct drm_i915_private *dev_priv = to_i915(dev);
15358 struct drm_atomic_state *state;
15359 struct drm_crtc *crtc;
15360 struct drm_crtc_state *cstate;
15361 struct drm_modeset_acquire_ctx ctx;
15362 int ret;
15363 int i;
15364
15365 /* Only supported on platforms that use atomic watermark design */
Matt Roper396e33a2016-01-06 11:34:30 -080015366 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015367 return;
15368
15369 /*
15370 * We need to hold connection_mutex before calling duplicate_state so
15371 * that the connector loop is protected.
15372 */
15373 drm_modeset_acquire_init(&ctx, 0);
15374retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015375 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015376 if (ret == -EDEADLK) {
15377 drm_modeset_backoff(&ctx);
15378 goto retry;
15379 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015380 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015381 }
15382
15383 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15384 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015385 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015386
Matt Roper396e33a2016-01-06 11:34:30 -080015387 /*
15388 * Hardware readout is the only time we don't want to calculate
15389 * intermediate watermarks (since we don't trust the current
15390 * watermarks).
15391 */
15392 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15393
Matt Roperd93c0372015-12-03 11:37:41 -080015394 ret = intel_atomic_check(dev, state);
15395 if (ret) {
15396 /*
15397 * If we fail here, it means that the hardware appears to be
15398 * programmed in a way that shouldn't be possible, given our
15399 * understanding of watermark requirements. This might mean a
15400 * mistake in the hardware readout code or a mistake in the
15401 * watermark calculations for a given platform. Raise a WARN
15402 * so that this is noticeable.
15403 *
15404 * If this actually happens, we'll have to just leave the
15405 * BIOS-programmed watermarks untouched and hope for the best.
15406 */
15407 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015408 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015409 }
15410
15411 /* Write calculated watermark values back */
15412 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15413 for_each_crtc_in_state(state, crtc, cstate, i) {
15414 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15415
Matt Roper396e33a2016-01-06 11:34:30 -080015416 cs->wm.need_postvbl_update = true;
15417 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015418 }
15419
15420 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015421fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015422 drm_modeset_drop_locks(&ctx);
15423 drm_modeset_acquire_fini(&ctx);
15424}
15425
Jesse Barnes79e53942008-11-07 14:24:08 -080015426void intel_modeset_init(struct drm_device *dev)
15427{
Jesse Barnes652c3932009-08-17 13:31:43 -070015428 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015429 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015430 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015431 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015432
15433 drm_mode_config_init(dev);
15434
15435 dev->mode_config.min_width = 0;
15436 dev->mode_config.min_height = 0;
15437
Dave Airlie019d96c2011-09-29 16:20:42 +010015438 dev->mode_config.preferred_depth = 24;
15439 dev->mode_config.prefer_shadow = 1;
15440
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015441 dev->mode_config.allow_fb_modifiers = true;
15442
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015443 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015444
Jesse Barnesb690e962010-07-19 13:53:12 -070015445 intel_init_quirks(dev);
15446
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015447 intel_init_pm(dev);
15448
Ben Widawskye3c74752013-04-05 13:12:39 -070015449 if (INTEL_INFO(dev)->num_pipes == 0)
15450 return;
15451
Lukas Wunner69f92f62015-07-15 13:57:35 +020015452 /*
15453 * There may be no VBT; and if the BIOS enabled SSC we can
15454 * just keep using it to avoid unnecessary flicker. Whereas if the
15455 * BIOS isn't using it, don't assume it will work even if the VBT
15456 * indicates as much.
15457 */
15458 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15459 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15460 DREF_SSC1_ENABLE);
15461
15462 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15463 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15464 bios_lvds_use_ssc ? "en" : "dis",
15465 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15466 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15467 }
15468 }
15469
Jesse Barnese70236a2009-09-21 10:42:27 -070015470 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015471 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015472
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015473 if (IS_GEN2(dev)) {
15474 dev->mode_config.max_width = 2048;
15475 dev->mode_config.max_height = 2048;
15476 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015477 dev->mode_config.max_width = 4096;
15478 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015479 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015480 dev->mode_config.max_width = 8192;
15481 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015482 }
Damien Lespiau068be562014-03-28 14:17:49 +000015483
Ville Syrjälädc41c152014-08-13 11:57:05 +030015484 if (IS_845G(dev) || IS_I865G(dev)) {
15485 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15486 dev->mode_config.cursor_height = 1023;
15487 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015488 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15489 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15490 } else {
15491 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15492 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15493 }
15494
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015495 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015496
Zhao Yakui28c97732009-10-09 11:39:41 +080015497 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015498 INTEL_INFO(dev)->num_pipes,
15499 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015500
Damien Lespiau055e3932014-08-18 13:49:10 +010015501 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015502 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015503 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015504 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015505 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015506 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015507 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015508 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015509 }
15510
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015511 intel_update_czclk(dev_priv);
15512 intel_update_cdclk(dev);
15513
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015514 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015515
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015516 /* Just disable it once at startup */
15517 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015518 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015519
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015520 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015521 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015522 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015523
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015524 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015525 struct intel_initial_plane_config plane_config = {};
15526
Jesse Barnes46f297f2014-03-07 08:57:48 -080015527 if (!crtc->active)
15528 continue;
15529
Jesse Barnes46f297f2014-03-07 08:57:48 -080015530 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015531 * Note that reserving the BIOS fb up front prevents us
15532 * from stuffing other stolen allocations like the ring
15533 * on top. This prevents some ugliness at boot time, and
15534 * can even allow for smooth boot transitions if the BIOS
15535 * fb is large enough for the active pipe configuration.
15536 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015537 dev_priv->display.get_initial_plane_config(crtc,
15538 &plane_config);
15539
15540 /*
15541 * If the fb is shared between multiple heads, we'll
15542 * just get the first one.
15543 */
15544 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015545 }
Matt Roperd93c0372015-12-03 11:37:41 -080015546
15547 /*
15548 * Make sure hardware watermarks really match the state we read out.
15549 * Note that we need to do this after reconstructing the BIOS fb's
15550 * since the watermark calculation done here will use pstate->fb.
15551 */
15552 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015553}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015554
Daniel Vetter7fad7982012-07-04 17:51:47 +020015555static void intel_enable_pipe_a(struct drm_device *dev)
15556{
15557 struct intel_connector *connector;
15558 struct drm_connector *crt = NULL;
15559 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015560 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015561
15562 /* We can't just switch on the pipe A, we need to set things up with a
15563 * proper mode and output configuration. As a gross hack, enable pipe A
15564 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015565 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015566 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15567 crt = &connector->base;
15568 break;
15569 }
15570 }
15571
15572 if (!crt)
15573 return;
15574
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015575 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015576 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015577}
15578
Daniel Vetterfa555832012-10-10 23:14:00 +020015579static bool
15580intel_check_plane_mapping(struct intel_crtc *crtc)
15581{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015582 struct drm_device *dev = crtc->base.dev;
15583 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015584 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015585
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015586 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015587 return true;
15588
Ville Syrjälä649636e2015-09-22 19:50:01 +030015589 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015590
15591 if ((val & DISPLAY_PLANE_ENABLE) &&
15592 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15593 return false;
15594
15595 return true;
15596}
15597
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015598static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15599{
15600 struct drm_device *dev = crtc->base.dev;
15601 struct intel_encoder *encoder;
15602
15603 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15604 return true;
15605
15606 return false;
15607}
15608
Daniel Vetter24929352012-07-02 20:28:59 +020015609static void intel_sanitize_crtc(struct intel_crtc *crtc)
15610{
15611 struct drm_device *dev = crtc->base.dev;
15612 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015613 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015614
Daniel Vetter24929352012-07-02 20:28:59 +020015615 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015616 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15617
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015618 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015619 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015620 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015621 struct intel_plane *plane;
15622
Daniel Vetter96256042015-02-13 21:03:42 +010015623 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015624
15625 /* Disable everything but the primary plane */
15626 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15627 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15628 continue;
15629
15630 plane->disable_plane(&plane->base, &crtc->base);
15631 }
Daniel Vetter96256042015-02-13 21:03:42 +010015632 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015633
Daniel Vetter24929352012-07-02 20:28:59 +020015634 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015635 * disable the crtc (and hence change the state) if it is wrong. Note
15636 * that gen4+ has a fixed plane -> pipe mapping. */
15637 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015638 bool plane;
15639
Daniel Vetter24929352012-07-02 20:28:59 +020015640 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15641 crtc->base.base.id);
15642
15643 /* Pipe has the wrong plane attached and the plane is active.
15644 * Temporarily change the plane mapping and disable everything
15645 * ... */
15646 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015647 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015648 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015649 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015650 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015651 }
Daniel Vetter24929352012-07-02 20:28:59 +020015652
Daniel Vetter7fad7982012-07-04 17:51:47 +020015653 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15654 crtc->pipe == PIPE_A && !crtc->active) {
15655 /* BIOS forgot to enable pipe A, this mostly happens after
15656 * resume. Force-enable the pipe to fix this, the update_dpms
15657 * call below we restore the pipe to the right state, but leave
15658 * the required bits on. */
15659 intel_enable_pipe_a(dev);
15660 }
15661
Daniel Vetter24929352012-07-02 20:28:59 +020015662 /* Adjust the state of the output pipe according to whether we
15663 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015664 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015665 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015666
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015667 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015668 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015669
15670 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015671 * functions or because of calls to intel_crtc_disable_noatomic,
15672 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015673 * pipe A quirk. */
15674 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15675 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015676 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015677 crtc->active ? "enabled" : "disabled");
15678
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015679 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015680 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015681 crtc->base.enabled = crtc->active;
15682
15683 /* Because we only establish the connector -> encoder ->
15684 * crtc links if something is active, this means the
15685 * crtc is now deactivated. Break the links. connector
15686 * -> encoder links are only establish when things are
15687 * actually up, hence no need to break them. */
15688 WARN_ON(crtc->active);
15689
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015690 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015691 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015692 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015693
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015694 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015695 /*
15696 * We start out with underrun reporting disabled to avoid races.
15697 * For correct bookkeeping mark this on active crtcs.
15698 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015699 * Also on gmch platforms we dont have any hardware bits to
15700 * disable the underrun reporting. Which means we need to start
15701 * out with underrun reporting disabled also on inactive pipes,
15702 * since otherwise we'll complain about the garbage we read when
15703 * e.g. coming up after runtime pm.
15704 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015705 * No protection against concurrent access is required - at
15706 * worst a fifo underrun happens which also sets this to false.
15707 */
15708 crtc->cpu_fifo_underrun_disabled = true;
15709 crtc->pch_fifo_underrun_disabled = true;
15710 }
Daniel Vetter24929352012-07-02 20:28:59 +020015711}
15712
15713static void intel_sanitize_encoder(struct intel_encoder *encoder)
15714{
15715 struct intel_connector *connector;
15716 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015717 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015718
15719 /* We need to check both for a crtc link (meaning that the
15720 * encoder is active and trying to read from a pipe) and the
15721 * pipe itself being active. */
15722 bool has_active_crtc = encoder->base.crtc &&
15723 to_intel_crtc(encoder->base.crtc)->active;
15724
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015725 for_each_intel_connector(dev, connector) {
15726 if (connector->base.encoder != &encoder->base)
15727 continue;
15728
15729 active = true;
15730 break;
15731 }
15732
15733 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015734 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15735 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015736 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015737
15738 /* Connector is active, but has no active pipe. This is
15739 * fallout from our resume register restoring. Disable
15740 * the encoder manually again. */
15741 if (encoder->base.crtc) {
15742 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15743 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015744 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015745 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015746 if (encoder->post_disable)
15747 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015748 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015749 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015750
15751 /* Inconsistent output/port/pipe state happens presumably due to
15752 * a bug in one of the get_hw_state functions. Or someplace else
15753 * in our code, like the register restore mess on resume. Clamp
15754 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015755 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015756 if (connector->encoder != encoder)
15757 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015758 connector->base.dpms = DRM_MODE_DPMS_OFF;
15759 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015760 }
15761 }
15762 /* Enabled encoders without active connectors will be fixed in
15763 * the crtc fixup. */
15764}
15765
Imre Deak04098752014-02-18 00:02:16 +020015766void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015767{
15768 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015769 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015770
Imre Deak04098752014-02-18 00:02:16 +020015771 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15772 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15773 i915_disable_vga(dev);
15774 }
15775}
15776
15777void i915_redisable_vga(struct drm_device *dev)
15778{
15779 struct drm_i915_private *dev_priv = dev->dev_private;
15780
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015781 /* This function can be called both from intel_modeset_setup_hw_state or
15782 * at a very early point in our resume sequence, where the power well
15783 * structures are not yet restored. Since this function is at a very
15784 * paranoid "someone might have enabled VGA while we were not looking"
15785 * level, just check if the power well is enabled instead of trying to
15786 * follow the "don't touch the power well if we don't need it" policy
15787 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015788 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015789 return;
15790
Imre Deak04098752014-02-18 00:02:16 +020015791 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015792}
15793
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015794static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015795{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015796 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015797
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015798 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015799}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015800
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015801/* FIXME read out full plane state for all planes */
15802static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015803{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015804 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015805 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015806 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015807
Matt Roper19b8d382015-09-24 15:53:17 -070015808 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015809 primary_get_hw_state(to_intel_plane(primary));
15810
15811 if (plane_state->visible)
15812 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015813}
15814
Daniel Vetter30e984d2013-06-05 13:34:17 +020015815static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015816{
15817 struct drm_i915_private *dev_priv = dev->dev_private;
15818 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015819 struct intel_crtc *crtc;
15820 struct intel_encoder *encoder;
15821 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015822 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015823
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015824 dev_priv->active_crtcs = 0;
15825
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015826 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015827 struct intel_crtc_state *crtc_state = crtc->config;
15828 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015829
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015830 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15831 memset(crtc_state, 0, sizeof(*crtc_state));
15832 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015833
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015834 crtc_state->base.active = crtc_state->base.enable =
15835 dev_priv->display.get_pipe_config(crtc, crtc_state);
15836
15837 crtc->base.enabled = crtc_state->base.enable;
15838 crtc->active = crtc_state->base.active;
15839
15840 if (crtc_state->base.active) {
15841 dev_priv->active_crtcs |= 1 << crtc->pipe;
15842
15843 if (IS_BROADWELL(dev_priv)) {
15844 pixclk = ilk_pipe_pixel_rate(crtc_state);
15845
15846 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15847 if (crtc_state->ips_enabled)
15848 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15849 } else if (IS_VALLEYVIEW(dev_priv) ||
15850 IS_CHERRYVIEW(dev_priv) ||
15851 IS_BROXTON(dev_priv))
15852 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15853 else
15854 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15855 }
15856
15857 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015858
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015859 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015860
15861 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15862 crtc->base.base.id,
15863 crtc->active ? "enabled" : "disabled");
15864 }
15865
Daniel Vetter53589012013-06-05 13:34:16 +020015866 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15867 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15868
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015869 pll->on = pll->get_hw_state(dev_priv, pll,
15870 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015871 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015872 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015873 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015874 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015875 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015876 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015877 }
Daniel Vetter53589012013-06-05 13:34:16 +020015878 }
Daniel Vetter53589012013-06-05 13:34:16 +020015879
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015880 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015881 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015882
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015883 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015884 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015885 }
15886
Damien Lespiaub2784e12014-08-05 11:29:37 +010015887 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015888 pipe = 0;
15889
15890 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015891 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15892 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015893 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015894 } else {
15895 encoder->base.crtc = NULL;
15896 }
15897
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015898 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015899 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015900 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015901 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015902 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015903 }
15904
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015905 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015906 if (connector->get_hw_state(connector)) {
15907 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015908 connector->base.encoder = &connector->encoder->base;
15909 } else {
15910 connector->base.dpms = DRM_MODE_DPMS_OFF;
15911 connector->base.encoder = NULL;
15912 }
15913 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15914 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015915 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015916 connector->base.encoder ? "enabled" : "disabled");
15917 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015918
15919 for_each_intel_crtc(dev, crtc) {
15920 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15921
15922 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15923 if (crtc->base.state->active) {
15924 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15925 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15926 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15927
15928 /*
15929 * The initial mode needs to be set in order to keep
15930 * the atomic core happy. It wants a valid mode if the
15931 * crtc's enabled, so we do the above call.
15932 *
15933 * At this point some state updated by the connectors
15934 * in their ->detect() callback has not run yet, so
15935 * no recalculation can be done yet.
15936 *
15937 * Even if we could do a recalculation and modeset
15938 * right now it would cause a double modeset if
15939 * fbdev or userspace chooses a different initial mode.
15940 *
15941 * If that happens, someone indicated they wanted a
15942 * mode change, which means it's safe to do a full
15943 * recalculation.
15944 */
15945 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015946
15947 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15948 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015949 }
15950 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015951}
15952
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015953/* Scan out the current hw modeset state,
15954 * and sanitizes it to the current state
15955 */
15956static void
15957intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015958{
15959 struct drm_i915_private *dev_priv = dev->dev_private;
15960 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015961 struct intel_crtc *crtc;
15962 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015963 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015964
15965 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015966
15967 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015968 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015969 intel_sanitize_encoder(encoder);
15970 }
15971
Damien Lespiau055e3932014-08-18 13:49:10 +010015972 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015973 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15974 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015975 intel_dump_pipe_config(crtc, crtc->config,
15976 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015977 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015978
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015979 intel_modeset_update_connector_atomic_state(dev);
15980
Daniel Vetter35c95372013-07-17 06:55:04 +020015981 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15982 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15983
15984 if (!pll->on || pll->active)
15985 continue;
15986
15987 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15988
15989 pll->disable(dev_priv, pll);
15990 pll->on = false;
15991 }
15992
Wayne Boyer666a4532015-12-09 12:29:35 -080015993 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015994 vlv_wm_get_hw_state(dev);
15995 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015996 skl_wm_get_hw_state(dev);
15997 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015998 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015999
16000 for_each_intel_crtc(dev, crtc) {
16001 unsigned long put_domains;
16002
16003 put_domains = modeset_get_crtc_power_domains(&crtc->base);
16004 if (WARN_ON(put_domains))
16005 modeset_put_power_domains(dev_priv, put_domains);
16006 }
16007 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016008}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016009
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016010void intel_display_resume(struct drm_device *dev)
16011{
16012 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
16013 struct intel_connector *conn;
16014 struct intel_plane *plane;
16015 struct drm_crtc *crtc;
16016 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020016017
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016018 if (!state)
16019 return;
16020
16021 state->acquire_ctx = dev->mode_config.acquire_ctx;
16022
16023 /* preserve complete old state, including dpll */
16024 intel_atomic_get_shared_dpll_state(state);
16025
16026 for_each_crtc(dev, crtc) {
16027 struct drm_crtc_state *crtc_state =
16028 drm_atomic_get_crtc_state(state, crtc);
16029
16030 ret = PTR_ERR_OR_ZERO(crtc_state);
16031 if (ret)
16032 goto err;
16033
16034 /* force a restore */
16035 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010016036 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020016037
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016038 for_each_intel_plane(dev, plane) {
16039 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
16040 if (ret)
16041 goto err;
16042 }
16043
16044 for_each_intel_connector(dev, conn) {
16045 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
16046 if (ret)
16047 goto err;
16048 }
16049
16050 intel_modeset_setup_hw_state(dev);
16051
16052 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020016053 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016054 if (!ret)
16055 return;
16056
16057err:
16058 DRM_ERROR("Restoring old state failed with %i\n", ret);
16059 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016060}
16061
16062void intel_modeset_gem_init(struct drm_device *dev)
16063{
Jesse Barnes484b41d2014-03-07 08:57:55 -080016064 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016065 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016066 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016067
Imre Deakae484342014-03-31 15:10:44 +030016068 mutex_lock(&dev->struct_mutex);
16069 intel_init_gt_powersave(dev);
16070 mutex_unlock(&dev->struct_mutex);
16071
Chris Wilson1833b132012-05-09 11:56:28 +010016072 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016073
16074 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016075
16076 /*
16077 * Make sure any fbs we allocated at startup are properly
16078 * pinned & fenced. When we do the allocation it's too early
16079 * for this.
16080 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016081 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016082 obj = intel_fb_obj(c->primary->fb);
16083 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016084 continue;
16085
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016086 mutex_lock(&dev->struct_mutex);
16087 ret = intel_pin_and_fence_fb_obj(c->primary,
16088 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020016089 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016090 mutex_unlock(&dev->struct_mutex);
16091 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016092 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16093 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016094 drm_framebuffer_unreference(c->primary->fb);
16095 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016096 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016097 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016098 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016099 }
16100 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016101
16102 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016103}
16104
Imre Deak4932e2c2014-02-11 17:12:48 +020016105void intel_connector_unregister(struct intel_connector *intel_connector)
16106{
16107 struct drm_connector *connector = &intel_connector->base;
16108
16109 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016110 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016111}
16112
Jesse Barnes79e53942008-11-07 14:24:08 -080016113void intel_modeset_cleanup(struct drm_device *dev)
16114{
Jesse Barnes652c3932009-08-17 13:31:43 -070016115 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016116 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016117
Imre Deak2eb52522014-11-19 15:30:05 +020016118 intel_disable_gt_powersave(dev);
16119
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016120 intel_backlight_unregister(dev);
16121
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016122 /*
16123 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016124 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016125 * experience fancy races otherwise.
16126 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016127 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016128
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016129 /*
16130 * Due to the hpd irq storm handling the hotplug work can re-arm the
16131 * poll handlers. Hence disable polling after hpd handling is shut down.
16132 */
Keith Packardf87ea762010-10-03 19:36:26 -070016133 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016134
Jesse Barnes723bfd72010-10-07 16:01:13 -070016135 intel_unregister_dsm_handler();
16136
Paulo Zanoni7733b492015-07-07 15:26:04 -030016137 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016138
Chris Wilson1630fe72011-07-08 12:22:42 +010016139 /* flush any delayed tasks or pending work */
16140 flush_scheduled_work();
16141
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016142 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016143 for_each_intel_connector(dev, connector)
16144 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016145
Jesse Barnes79e53942008-11-07 14:24:08 -080016146 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016147
16148 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016149
16150 mutex_lock(&dev->struct_mutex);
16151 intel_cleanup_gt_powersave(dev);
16152 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080016153}
16154
Dave Airlie28d52042009-09-21 14:33:58 +100016155/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016156 * Return which encoder is currently attached for connector.
16157 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016158struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016159{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016160 return &intel_attached_encoder(connector)->base;
16161}
Jesse Barnes79e53942008-11-07 14:24:08 -080016162
Chris Wilsondf0e9242010-09-09 16:20:55 +010016163void intel_connector_attach_encoder(struct intel_connector *connector,
16164 struct intel_encoder *encoder)
16165{
16166 connector->encoder = encoder;
16167 drm_mode_connector_attach_encoder(&connector->base,
16168 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016169}
Dave Airlie28d52042009-09-21 14:33:58 +100016170
16171/*
16172 * set vga decode state - true == enable VGA decode
16173 */
16174int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16175{
16176 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016177 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016178 u16 gmch_ctrl;
16179
Chris Wilson75fa0412014-02-07 18:37:02 -020016180 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16181 DRM_ERROR("failed to read control word\n");
16182 return -EIO;
16183 }
16184
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016185 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16186 return 0;
16187
Dave Airlie28d52042009-09-21 14:33:58 +100016188 if (state)
16189 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16190 else
16191 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016192
16193 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16194 DRM_ERROR("failed to write control word\n");
16195 return -EIO;
16196 }
16197
Dave Airlie28d52042009-09-21 14:33:58 +100016198 return 0;
16199}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016200
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016201struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016202
16203 u32 power_well_driver;
16204
Chris Wilson63b66e52013-08-08 15:12:06 +020016205 int num_transcoders;
16206
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016207 struct intel_cursor_error_state {
16208 u32 control;
16209 u32 position;
16210 u32 base;
16211 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016212 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016213
16214 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016215 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016216 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016217 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016218 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016219
16220 struct intel_plane_error_state {
16221 u32 control;
16222 u32 stride;
16223 u32 size;
16224 u32 pos;
16225 u32 addr;
16226 u32 surface;
16227 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016228 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016229
16230 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016231 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016232 enum transcoder cpu_transcoder;
16233
16234 u32 conf;
16235
16236 u32 htotal;
16237 u32 hblank;
16238 u32 hsync;
16239 u32 vtotal;
16240 u32 vblank;
16241 u32 vsync;
16242 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016243};
16244
16245struct intel_display_error_state *
16246intel_display_capture_error_state(struct drm_device *dev)
16247{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016248 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016249 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016250 int transcoders[] = {
16251 TRANSCODER_A,
16252 TRANSCODER_B,
16253 TRANSCODER_C,
16254 TRANSCODER_EDP,
16255 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016256 int i;
16257
Chris Wilson63b66e52013-08-08 15:12:06 +020016258 if (INTEL_INFO(dev)->num_pipes == 0)
16259 return NULL;
16260
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016261 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016262 if (error == NULL)
16263 return NULL;
16264
Imre Deak190be112013-11-25 17:15:31 +020016265 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016266 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16267
Damien Lespiau055e3932014-08-18 13:49:10 +010016268 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016269 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016270 __intel_display_power_is_enabled(dev_priv,
16271 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016272 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016273 continue;
16274
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016275 error->cursor[i].control = I915_READ(CURCNTR(i));
16276 error->cursor[i].position = I915_READ(CURPOS(i));
16277 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016278
16279 error->plane[i].control = I915_READ(DSPCNTR(i));
16280 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016281 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016282 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016283 error->plane[i].pos = I915_READ(DSPPOS(i));
16284 }
Paulo Zanonica291362013-03-06 20:03:14 -030016285 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16286 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016287 if (INTEL_INFO(dev)->gen >= 4) {
16288 error->plane[i].surface = I915_READ(DSPSURF(i));
16289 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16290 }
16291
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016292 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016293
Sonika Jindal3abfce72014-07-21 15:23:43 +053016294 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016295 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016296 }
16297
16298 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16299 if (HAS_DDI(dev_priv->dev))
16300 error->num_transcoders++; /* Account for eDP. */
16301
16302 for (i = 0; i < error->num_transcoders; i++) {
16303 enum transcoder cpu_transcoder = transcoders[i];
16304
Imre Deakddf9c532013-11-27 22:02:02 +020016305 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016306 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016307 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016308 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016309 continue;
16310
Chris Wilson63b66e52013-08-08 15:12:06 +020016311 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16312
16313 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16314 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16315 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16316 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16317 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16318 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16319 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016320 }
16321
16322 return error;
16323}
16324
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016325#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16326
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016327void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016328intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016329 struct drm_device *dev,
16330 struct intel_display_error_state *error)
16331{
Damien Lespiau055e3932014-08-18 13:49:10 +010016332 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016333 int i;
16334
Chris Wilson63b66e52013-08-08 15:12:06 +020016335 if (!error)
16336 return;
16337
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016338 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016339 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016340 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016341 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016342 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016343 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016344 err_printf(m, " Power: %s\n",
16345 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016346 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016347 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016348
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016349 err_printf(m, "Plane [%d]:\n", i);
16350 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16351 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016352 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016353 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16354 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016355 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016356 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016357 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016358 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016359 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16360 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016361 }
16362
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016363 err_printf(m, "Cursor [%d]:\n", i);
16364 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16365 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16366 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016367 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016368
16369 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016370 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016371 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016372 err_printf(m, " Power: %s\n",
16373 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020016374 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16375 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16376 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16377 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16378 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16379 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16380 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16381 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016382}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016383
16384void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16385{
16386 struct intel_crtc *crtc;
16387
16388 for_each_intel_crtc(dev, crtc) {
16389 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016390
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016391 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016392
16393 work = crtc->unpin_work;
16394
16395 if (work && work->event &&
16396 work->event->base.file_priv == file) {
16397 kfree(work->event);
16398 work->event = NULL;
16399 }
16400
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016401 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016402 }
16403}