blob: cb7d49c34eb3d2888968ed6379d016fae015383d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Chris Wilsonc37efb92016-06-17 08:28:47 +010039#include "i915_gem_dmabuf.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020040#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070041#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080042#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080043#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drm_dp_helper.h>
45#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070046#include <drm/drm_plane_helper.h>
47#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080048#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080049#include <linux/reservation.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Daniel Vetter5a21b662016-05-24 17:13:53 +020051static bool is_mmio_work(struct intel_flip_work *work)
52{
53 return work->mmio_work.func;
54}
55
Matt Roper465c1202014-05-29 08:06:54 -070056/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070060 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070062};
63
64/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010065static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010066 DRM_FORMAT_C8,
67 DRM_FORMAT_RGB565,
68 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070069 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010070 DRM_FORMAT_XRGB2101010,
71 DRM_FORMAT_XBGR2101010,
72};
73
74static const uint32_t skl_primary_formats[] = {
75 DRM_FORMAT_C8,
76 DRM_FORMAT_RGB565,
77 DRM_FORMAT_XRGB8888,
78 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010079 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070080 DRM_FORMAT_ABGR8888,
81 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070082 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053083 DRM_FORMAT_YUYV,
84 DRM_FORMAT_YVYU,
85 DRM_FORMAT_UYVY,
86 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070087};
88
Matt Roper3d7d6512014-06-10 08:28:13 -070089/* Cursor formats */
90static const uint32_t intel_cursor_formats[] = {
91 DRM_FORMAT_ARGB8888,
92};
93
Jesse Barnesf1f644d2013-06-27 00:39:25 +030094static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020095 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030096static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020097 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030098
Jesse Barneseb1bfe82014-02-12 12:26:25 -080099static int intel_framebuffer_init(struct drm_device *dev,
100 struct intel_framebuffer *ifb,
101 struct drm_mode_fb_cmd2 *mode_cmd,
102 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +0200103static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
104static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200105static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200106static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700107 struct intel_link_m_n *m_n,
108 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200109static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200110static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200111static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200112static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200113 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200114static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200115 const struct intel_crtc_state *pipe_config);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200116static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
117static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700118static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
119 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200120static void skylake_pfit_enable(struct intel_crtc *crtc);
121static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
122static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200123static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200124static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Ville Syrjälä4e5ca602016-05-11 22:44:44 +0300125static int ilk_max_pixel_rate(struct drm_atomic_state *state);
Imre Deak324513c2016-06-13 16:44:36 +0300126static int bxt_calc_cdclk(int max_pixclk);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100127
Ma Lingd4906092009-03-18 20:13:27 +0800128struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300129 struct {
130 int min, max;
131 } dot, vco, n, m, m1, m2, p, p1;
132
133 struct {
134 int dot_limit;
135 int p2_slow, p2_fast;
136 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800137};
Jesse Barnes79e53942008-11-07 14:24:08 -0800138
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300139/* returns HPLL frequency in kHz */
140static int valleyview_get_vco(struct drm_i915_private *dev_priv)
141{
142 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
143
144 /* Obtain SKU information */
145 mutex_lock(&dev_priv->sb_lock);
146 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
147 CCK_FUSE_HPLL_FREQ_MASK;
148 mutex_unlock(&dev_priv->sb_lock);
149
150 return vco_freq[hpll_freq] * 1000;
151}
152
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200153int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
154 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300155{
156 u32 val;
157 int divider;
158
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200169 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
170}
171
172static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
173 const char *name, u32 reg)
174{
175 if (dev_priv->hpll_freq == 0)
176 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
177
178 return vlv_get_cck_clock(dev_priv, name, reg,
179 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300180}
181
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200182static int
183intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200184{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200185 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200186}
187
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200188static int
189intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300190{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300191 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200192 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
193 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200194}
195
196static int
197intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
198{
Jani Nikula79e50a42015-08-26 10:58:20 +0300199 uint32_t clkcfg;
200
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200201 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300202 clkcfg = I915_READ(CLKCFG);
203 switch (clkcfg & CLKCFG_FSB_MASK) {
204 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200205 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300206 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200207 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300208 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200209 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300210 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200211 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300212 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200213 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300214 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200215 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300216 /* these two are just a guess; one of them might be right */
217 case CLKCFG_FSB_1600:
218 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200219 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300220 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200221 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300222 }
223}
224
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300225void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200226{
227 if (HAS_PCH_SPLIT(dev_priv))
228 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
229 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
230 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
231 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
232 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
233 else
234 return; /* no rawclk on other platforms, or no need to know it */
235
236 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
237}
238
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300239static void intel_update_czclk(struct drm_i915_private *dev_priv)
240{
Wayne Boyer666a4532015-12-09 12:29:35 -0800241 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300242 return;
243
244 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
245 CCK_CZ_CLOCK_CONTROL);
246
247 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
248}
249
Chris Wilson021357a2010-09-07 20:54:59 +0100250static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200251intel_fdi_link_freq(struct drm_i915_private *dev_priv,
252 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100253{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200254 if (HAS_DDI(dev_priv))
255 return pipe_config->port_clock; /* SPLL */
256 else if (IS_GEN5(dev_priv))
257 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200258 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200259 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100260}
261
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300262static const struct intel_limit intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
274
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300275static const struct intel_limit intel_limits_i8xx_dvo = {
Daniel Vetter5d536e22013-07-06 12:52:06 +0200276 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200277 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200278 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200279 .m = { .min = 96, .max = 140 },
280 .m1 = { .min = 18, .max = 26 },
281 .m2 = { .min = 6, .max = 16 },
282 .p = { .min = 4, .max = 128 },
283 .p1 = { .min = 2, .max = 33 },
284 .p2 = { .dot_limit = 165000,
285 .p2_slow = 4, .p2_fast = 4 },
286};
287
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300288static const struct intel_limit intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200290 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200291 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400292 .m = { .min = 96, .max = 140 },
293 .m1 = { .min = 18, .max = 26 },
294 .m2 = { .min = 6, .max = 16 },
295 .p = { .min = 4, .max = 128 },
296 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 165000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
Eric Anholt273e27c2011-03-30 13:01:10 -0700300
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300301static const struct intel_limit intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400302 .dot = { .min = 20000, .max = 400000 },
303 .vco = { .min = 1400000, .max = 2800000 },
304 .n = { .min = 1, .max = 6 },
305 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100306 .m1 = { .min = 8, .max = 18 },
307 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400308 .p = { .min = 5, .max = 80 },
309 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700310 .p2 = { .dot_limit = 200000,
311 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700312};
313
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300314static const struct intel_limit intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400315 .dot = { .min = 20000, .max = 400000 },
316 .vco = { .min = 1400000, .max = 2800000 },
317 .n = { .min = 1, .max = 6 },
318 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100319 .m1 = { .min = 8, .max = 18 },
320 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400321 .p = { .min = 7, .max = 98 },
322 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 112000,
324 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700325};
326
Eric Anholt273e27c2011-03-30 13:01:10 -0700327
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300328static const struct intel_limit intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 270000 },
330 .vco = { .min = 1750000, .max = 3500000},
331 .n = { .min = 1, .max = 4 },
332 .m = { .min = 104, .max = 138 },
333 .m1 = { .min = 17, .max = 23 },
334 .m2 = { .min = 5, .max = 11 },
335 .p = { .min = 10, .max = 30 },
336 .p1 = { .min = 1, .max = 3},
337 .p2 = { .dot_limit = 270000,
338 .p2_slow = 10,
339 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800340 },
Keith Packarde4b36692009-06-05 19:22:17 -0700341};
342
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300343static const struct intel_limit intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 22000, .max = 400000 },
345 .vco = { .min = 1750000, .max = 3500000},
346 .n = { .min = 1, .max = 4 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 16, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 5, .max = 80 },
351 .p1 = { .min = 1, .max = 8},
352 .p2 = { .dot_limit = 165000,
353 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700354};
355
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300356static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 20000, .max = 115000 },
358 .vco = { .min = 1750000, .max = 3500000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 104, .max = 138 },
361 .m1 = { .min = 17, .max = 23 },
362 .m2 = { .min = 5, .max = 11 },
363 .p = { .min = 28, .max = 112 },
364 .p1 = { .min = 2, .max = 8 },
365 .p2 = { .dot_limit = 0,
366 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800367 },
Keith Packarde4b36692009-06-05 19:22:17 -0700368};
369
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300370static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700371 .dot = { .min = 80000, .max = 224000 },
372 .vco = { .min = 1750000, .max = 3500000 },
373 .n = { .min = 1, .max = 3 },
374 .m = { .min = 104, .max = 138 },
375 .m1 = { .min = 17, .max = 23 },
376 .m2 = { .min = 5, .max = 11 },
377 .p = { .min = 14, .max = 42 },
378 .p1 = { .min = 2, .max = 6 },
379 .p2 = { .dot_limit = 0,
380 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800381 },
Keith Packarde4b36692009-06-05 19:22:17 -0700382};
383
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300384static const struct intel_limit intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400385 .dot = { .min = 20000, .max = 400000},
386 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700387 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 .n = { .min = 3, .max = 6 },
389 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700390 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400391 .m1 = { .min = 0, .max = 0 },
392 .m2 = { .min = 0, .max = 254 },
393 .p = { .min = 5, .max = 80 },
394 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700395 .p2 = { .dot_limit = 200000,
396 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700397};
398
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300399static const struct intel_limit intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400400 .dot = { .min = 20000, .max = 400000 },
401 .vco = { .min = 1700000, .max = 3500000 },
402 .n = { .min = 3, .max = 6 },
403 .m = { .min = 2, .max = 256 },
404 .m1 = { .min = 0, .max = 0 },
405 .m2 = { .min = 0, .max = 254 },
406 .p = { .min = 7, .max = 112 },
407 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700408 .p2 = { .dot_limit = 112000,
409 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700410};
411
Eric Anholt273e27c2011-03-30 13:01:10 -0700412/* Ironlake / Sandybridge
413 *
414 * We calculate clock using (register_value + 2) for N/M1/M2, so here
415 * the range value for them is (actual_value - 2).
416 */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300417static const struct intel_limit intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 5 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 5, .max = 80 },
425 .p1 = { .min = 1, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700428};
429
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300430static const struct intel_limit intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 3 },
434 .m = { .min = 79, .max = 118 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
438 .p1 = { .min = 2, .max = 8 },
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800441};
442
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300443static const struct intel_limit intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 127 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 56 },
451 .p1 = { .min = 2, .max = 8 },
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800454};
455
Eric Anholt273e27c2011-03-30 13:01:10 -0700456/* LVDS 100mhz refclk limits. */
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300457static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700458 .dot = { .min = 25000, .max = 350000 },
459 .vco = { .min = 1760000, .max = 3510000 },
460 .n = { .min = 1, .max = 2 },
461 .m = { .min = 79, .max = 126 },
462 .m1 = { .min = 12, .max = 22 },
463 .m2 = { .min = 5, .max = 9 },
464 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400465 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700466 .p2 = { .dot_limit = 225000,
467 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800468};
469
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300470static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700471 .dot = { .min = 25000, .max = 350000 },
472 .vco = { .min = 1760000, .max = 3510000 },
473 .n = { .min = 1, .max = 3 },
474 .m = { .min = 79, .max = 126 },
475 .m1 = { .min = 12, .max = 22 },
476 .m2 = { .min = 5, .max = 9 },
477 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400478 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700479 .p2 = { .dot_limit = 225000,
480 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800481};
482
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300483static const struct intel_limit intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300484 /*
485 * These are the data rate limits (measured in fast clocks)
486 * since those are the strictest limits we have. The fast
487 * clock and actual rate limits are more relaxed, so checking
488 * them would make no difference.
489 */
490 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200491 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700492 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700493 .m1 = { .min = 2, .max = 3 },
494 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300495 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300496 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700497};
498
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300499static const struct intel_limit intel_limits_chv = {
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300500 /*
501 * These are the data rate limits (measured in fast clocks)
502 * since those are the strictest limits we have. The fast
503 * clock and actual rate limits are more relaxed, so checking
504 * them would make no difference.
505 */
506 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200507 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300508 .n = { .min = 1, .max = 1 },
509 .m1 = { .min = 2, .max = 2 },
510 .m2 = { .min = 24 << 22, .max = 175 << 22 },
511 .p1 = { .min = 2, .max = 4 },
512 .p2 = { .p2_slow = 1, .p2_fast = 14 },
513};
514
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300515static const struct intel_limit intel_limits_bxt = {
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200516 /* FIXME: find real dot limits */
517 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530518 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200519 .n = { .min = 1, .max = 1 },
520 .m1 = { .min = 2, .max = 2 },
521 /* FIXME: find real m2 limits */
522 .m2 = { .min = 2 << 22, .max = 255 << 22 },
523 .p1 = { .min = 2, .max = 4 },
524 .p2 = { .p2_slow = 1, .p2_fast = 20 },
525};
526
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200527static bool
528needs_modeset(struct drm_crtc_state *state)
529{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200530 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200531}
532
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300533/**
534 * Returns whether any output on the specified pipe is of the specified type
535 */
Damien Lespiau40935612014-10-29 11:16:59 +0000536bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300537{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300538 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300539 struct intel_encoder *encoder;
540
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300541 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300542 if (encoder->type == type)
543 return true;
544
545 return false;
546}
547
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200548/**
549 * Returns whether any output on the specified pipe will have the specified
550 * type after a staged modeset is complete, i.e., the same as
551 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
552 * encoder->crtc.
553 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
555 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200556{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200557 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300558 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200560 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200561 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200562
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300563 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200564 if (connector_state->crtc != crtc_state->base.crtc)
565 continue;
566
567 num_connectors++;
568
569 encoder = to_intel_encoder(connector_state->best_encoder);
570 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200571 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200572 }
573
574 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200575
576 return false;
577}
578
Imre Deakdccbea32015-06-22 23:35:51 +0300579/*
580 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
581 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
582 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
583 * The helpers' return value is the rate of the clock that is fed to the
584 * display engine's pipe which can be the above fast dot clock rate or a
585 * divided-down version of it.
586 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300588static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800589{
Shaohua Li21778322009-02-23 15:19:16 +0800590 clock->m = clock->m2 + 2;
591 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200592 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300593 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300594 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
595 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300596
597 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800598}
599
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200600static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
601{
602 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
603}
604
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300605static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800606{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200607 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200609 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300610 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300611 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
612 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300613
614 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800615}
616
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300617static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300618{
619 clock->m = clock->m1 * clock->m2;
620 clock->p = clock->p1 * clock->p2;
621 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300622 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300623 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
624 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300625
626 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300627}
628
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300629int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300630{
631 clock->m = clock->m1 * clock->m2;
632 clock->p = clock->p1 * clock->p2;
633 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300634 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300635 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
636 clock->n << 22);
637 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300638
639 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300640}
641
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800642#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800643/**
644 * Returns whether the given set of divisors are valid for a given refclk with
645 * the given connectors.
646 */
647
Chris Wilson1b894b52010-12-14 20:04:54 +0000648static bool intel_PLL_is_valid(struct drm_device *dev,
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300649 const struct intel_limit *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300650 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800651{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300652 if (clock->n < limit->n.min || limit->n.max < clock->n)
653 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400655 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800656 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400657 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800658 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400659 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300660
Wayne Boyer666a4532015-12-09 12:29:35 -0800661 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
662 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300663 if (clock->m1 <= clock->m2)
664 INTELPllInvalid("m1 <= m2\n");
665
Wayne Boyer666a4532015-12-09 12:29:35 -0800666 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300667 if (clock->p < limit->p.min || limit->p.max < clock->p)
668 INTELPllInvalid("p out of range\n");
669 if (clock->m < limit->m.min || limit->m.max < clock->m)
670 INTELPllInvalid("m out of range\n");
671 }
672
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676 * connector, etc., rather than just a single range.
677 */
678 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400679 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
681 return true;
682}
683
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300684static int
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300685i9xx_select_p2_div(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686 const struct intel_crtc_state *crtc_state,
687 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800688{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300689 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800690
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200691 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800692 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100693 * For LVDS just rely on its current settings for dual-channel.
694 * We haven't figured out how to reliably set up different
695 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100697 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300698 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300700 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 } else {
702 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300703 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300705 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300707}
708
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200709/*
710 * Returns a set of divisors for the desired target clock with the given
711 * refclk, or FALSE. The returned values represent the clock equation:
712 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
713 *
714 * Target and reference clocks are specified in kHz.
715 *
716 * If match_clock is provided, then best_clock P divider must match the P
717 * divider from @match_clock used for LVDS downclocking.
718 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300719static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300720i9xx_find_best_dpll(const struct intel_limit *limit,
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300721 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300722 int target, int refclk, struct dpll *match_clock,
723 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300724{
725 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300726 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300727 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800728
Akshay Joshi0206e352011-08-16 15:34:10 -0400729 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800730
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300731 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
732
Zhao Yakui42158662009-11-20 11:24:18 +0800733 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
734 clock.m1++) {
735 for (clock.m2 = limit->m2.min;
736 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200737 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800738 break;
739 for (clock.n = limit->n.min;
740 clock.n <= limit->n.max; clock.n++) {
741 for (clock.p1 = limit->p1.min;
742 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800743 int this_err;
744
Imre Deakdccbea32015-06-22 23:35:51 +0300745 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000746 if (!intel_PLL_is_valid(dev, limit,
747 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800748 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800749 if (match_clock &&
750 clock.p != match_clock->p)
751 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
753 this_err = abs(clock.dot - target);
754 if (this_err < err) {
755 *best_clock = clock;
756 err = this_err;
757 }
758 }
759 }
760 }
761 }
762
763 return (err != target);
764}
765
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200766/*
767 * Returns a set of divisors for the desired target clock with the given
768 * refclk, or FALSE. The returned values represent the clock equation:
769 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
770 *
771 * Target and reference clocks are specified in kHz.
772 *
773 * If match_clock is provided, then best_clock P divider must match the P
774 * divider from @match_clock used for LVDS downclocking.
775 */
Ma Lingd4906092009-03-18 20:13:27 +0800776static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300777pnv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200778 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300779 int target, int refclk, struct dpll *match_clock,
780 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200781{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300782 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300783 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200784 int err = target;
785
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200786 memset(best_clock, 0, sizeof(*best_clock));
787
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300788 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
789
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200790 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
791 clock.m1++) {
792 for (clock.m2 = limit->m2.min;
793 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200794 for (clock.n = limit->n.min;
795 clock.n <= limit->n.max; clock.n++) {
796 for (clock.p1 = limit->p1.min;
797 clock.p1 <= limit->p1.max; clock.p1++) {
798 int this_err;
799
Imre Deakdccbea32015-06-22 23:35:51 +0300800 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800801 if (!intel_PLL_is_valid(dev, limit,
802 &clock))
803 continue;
804 if (match_clock &&
805 clock.p != match_clock->p)
806 continue;
807
808 this_err = abs(clock.dot - target);
809 if (this_err < err) {
810 *best_clock = clock;
811 err = this_err;
812 }
813 }
814 }
815 }
816 }
817
818 return (err != target);
819}
820
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200821/*
822 * Returns a set of divisors for the desired target clock with the given
823 * refclk, or FALSE. The returned values represent the clock equation:
824 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200825 *
826 * Target and reference clocks are specified in kHz.
827 *
828 * If match_clock is provided, then best_clock P divider must match the P
829 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200830 */
Ma Lingd4906092009-03-18 20:13:27 +0800831static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300832g4x_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200833 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300834 int target, int refclk, struct dpll *match_clock,
835 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800836{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300837 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300838 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800839 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300840 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400841 /* approximately equals target * 0.00585 */
842 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800843
844 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300845
846 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
847
Ma Lingd4906092009-03-18 20:13:27 +0800848 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200849 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800850 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200851 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800852 for (clock.m1 = limit->m1.max;
853 clock.m1 >= limit->m1.min; clock.m1--) {
854 for (clock.m2 = limit->m2.max;
855 clock.m2 >= limit->m2.min; clock.m2--) {
856 for (clock.p1 = limit->p1.max;
857 clock.p1 >= limit->p1.min; clock.p1--) {
858 int this_err;
859
Imre Deakdccbea32015-06-22 23:35:51 +0300860 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000861 if (!intel_PLL_is_valid(dev, limit,
862 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800863 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000864
865 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800866 if (this_err < err_most) {
867 *best_clock = clock;
868 err_most = this_err;
869 max_n = clock.n;
870 found = true;
871 }
872 }
873 }
874 }
875 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800876 return found;
877}
Ma Lingd4906092009-03-18 20:13:27 +0800878
Imre Deakd5dd62b2015-03-17 11:40:03 +0200879/*
880 * Check if the calculated PLL configuration is more optimal compared to the
881 * best configuration and error found so far. Return the calculated error.
882 */
883static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300884 const struct dpll *calculated_clock,
885 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200886 unsigned int best_error_ppm,
887 unsigned int *error_ppm)
888{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200889 /*
890 * For CHV ignore the error and consider only the P value.
891 * Prefer a bigger P value based on HW requirements.
892 */
893 if (IS_CHERRYVIEW(dev)) {
894 *error_ppm = 0;
895
896 return calculated_clock->p > best_clock->p;
897 }
898
Imre Deak24be4e42015-03-17 11:40:04 +0200899 if (WARN_ON_ONCE(!target_freq))
900 return false;
901
Imre Deakd5dd62b2015-03-17 11:40:03 +0200902 *error_ppm = div_u64(1000000ULL *
903 abs(target_freq - calculated_clock->dot),
904 target_freq);
905 /*
906 * Prefer a better P value over a better (smaller) error if the error
907 * is small. Ensure this preference for future configurations too by
908 * setting the error to 0.
909 */
910 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
911 *error_ppm = 0;
912
913 return true;
914 }
915
916 return *error_ppm + 10 < best_error_ppm;
917}
918
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200919/*
920 * Returns a set of divisors for the desired target clock with the given
921 * refclk, or FALSE. The returned values represent the clock equation:
922 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
923 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800924static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300925vlv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200926 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300927 int target, int refclk, struct dpll *match_clock,
928 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700929{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200930 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300931 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300932 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300933 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300934 /* min update 19.2 MHz */
935 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300936 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700937
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300938 target *= 5; /* fast clock */
939
940 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700941
942 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300943 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300944 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300945 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300946 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300947 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700948 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300949 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200950 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300951
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300952 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
953 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300954
Imre Deakdccbea32015-06-22 23:35:51 +0300955 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300956
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300957 if (!intel_PLL_is_valid(dev, limit,
958 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300959 continue;
960
Imre Deakd5dd62b2015-03-17 11:40:03 +0200961 if (!vlv_PLL_is_optimal(dev, target,
962 &clock,
963 best_clock,
964 bestppm, &ppm))
965 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300966
Imre Deakd5dd62b2015-03-17 11:40:03 +0200967 *best_clock = clock;
968 bestppm = ppm;
969 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 }
971 }
972 }
973 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700974
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300975 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700976}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700977
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200978/*
979 * Returns a set of divisors for the desired target clock with the given
980 * refclk, or FALSE. The returned values represent the clock equation:
981 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
982 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300983static bool
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +0300984chv_find_best_dpll(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200985 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300986 int target, int refclk, struct dpll *match_clock,
987 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300988{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200989 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300990 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200991 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300992 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300993 uint64_t m2;
994 int found = false;
995
996 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200997 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300998
999 /*
1000 * Based on hardware doc, the n always set to 1, and m1 always
1001 * set to 2. If requires to support 200Mhz refclk, we need to
1002 * revisit this because n may not 1 anymore.
1003 */
1004 clock.n = 1, clock.m1 = 2;
1005 target *= 5; /* fast clock */
1006
1007 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1008 for (clock.p2 = limit->p2.p2_fast;
1009 clock.p2 >= limit->p2.p2_slow;
1010 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001011 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001012
1013 clock.p = clock.p1 * clock.p2;
1014
1015 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1016 clock.n) << 22, refclk * clock.m1);
1017
1018 if (m2 > INT_MAX/clock.m1)
1019 continue;
1020
1021 clock.m2 = m2;
1022
Imre Deakdccbea32015-06-22 23:35:51 +03001023 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001024
1025 if (!intel_PLL_is_valid(dev, limit, &clock))
1026 continue;
1027
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1029 best_error_ppm, &error_ppm))
1030 continue;
1031
1032 *best_clock = clock;
1033 best_error_ppm = error_ppm;
1034 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001035 }
1036 }
1037
1038 return found;
1039}
1040
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001041bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001042 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001043{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001044 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03001045 const struct intel_limit *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001046
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001047 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001048 target_clock, refclk, NULL, best_clock);
1049}
1050
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001051bool intel_crtc_active(struct drm_crtc *crtc)
1052{
1053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1054
1055 /* Be paranoid as we can arrive here with only partial
1056 * state retrieved from the hardware during setup.
1057 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001058 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001059 * as Haswell has gained clock readout/fastboot support.
1060 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001061 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001062 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001063 *
1064 * FIXME: The intel_crtc->active here should be switched to
1065 * crtc->state->active once we have proper CRTC states wired up
1066 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001068 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001069 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001070}
1071
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001072enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1073 enum pipe pipe)
1074{
1075 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1076 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1077
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001078 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001079}
1080
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001081static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1082{
1083 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001084 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001085 u32 line1, line2;
1086 u32 line_mask;
1087
1088 if (IS_GEN2(dev))
1089 line_mask = DSL_LINEMASK_GEN2;
1090 else
1091 line_mask = DSL_LINEMASK_GEN3;
1092
1093 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001094 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001095 line2 = I915_READ(reg) & line_mask;
1096
1097 return line1 == line2;
1098}
1099
Keith Packardab7ad7f2010-10-03 00:33:06 -07001100/*
1101 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001102 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001103 *
1104 * After disabling a pipe, we can't wait for vblank in the usual way,
1105 * spinning on the vblank interrupt status bit, since we won't actually
1106 * see an interrupt when the pipe is disabled.
1107 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001108 * On Gen4 and above:
1109 * wait for the pipe register state bit to turn off
1110 *
1111 * Otherwise:
1112 * wait for the display line value to settle (it usually
1113 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001114 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001115 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001116static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001117{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001120 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001121 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001122
Keith Packardab7ad7f2010-10-03 00:33:06 -07001123 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001124 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001125
Keith Packardab7ad7f2010-10-03 00:33:06 -07001126 /* Wait for the Pipe State to go off */
Chris Wilsonb8511f52016-06-30 15:32:53 +01001127 if (intel_wait_for_register(dev_priv,
1128 reg, I965_PIPECONF_ACTIVE, 0,
1129 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001130 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001131 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001132 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001133 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001134 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001135 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001136}
1137
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001139void assert_pll(struct drm_i915_private *dev_priv,
1140 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142 u32 val;
1143 bool cur_state;
1144
Ville Syrjälä649636e2015-09-22 19:50:01 +03001145 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001146 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001147 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001148 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001149 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001150}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001151
Jani Nikula23538ef2013-08-27 15:12:22 +03001152/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001153void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001154{
1155 u32 val;
1156 bool cur_state;
1157
Ville Syrjäläa5805162015-05-26 20:42:30 +03001158 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001159 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001160 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001161
1162 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001163 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001164 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001165 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001166}
Jani Nikula23538ef2013-08-27 15:12:22 +03001167
Jesse Barnes040484a2011-01-03 12:14:26 -08001168static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1169 enum pipe pipe, bool state)
1170{
Jesse Barnes040484a2011-01-03 12:14:26 -08001171 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001172 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1173 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001174
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001175 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001176 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001177 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001178 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001180 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001181 cur_state = !!(val & FDI_TX_ENABLE);
1182 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001183 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001184 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001185 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001186}
1187#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1188#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1189
1190static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1191 enum pipe pipe, bool state)
1192{
Jesse Barnes040484a2011-01-03 12:14:26 -08001193 u32 val;
1194 bool cur_state;
1195
Ville Syrjälä649636e2015-09-22 19:50:01 +03001196 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001197 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001198 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001199 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001200 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001201}
1202#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1203#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1204
1205static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1206 enum pipe pipe)
1207{
Jesse Barnes040484a2011-01-03 12:14:26 -08001208 u32 val;
1209
1210 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001211 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001212 return;
1213
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001214 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001215 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001216 return;
1217
Ville Syrjälä649636e2015-09-22 19:50:01 +03001218 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001219 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001220}
1221
Daniel Vetter55607e82013-06-16 21:42:39 +02001222void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1223 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001224{
Jesse Barnes040484a2011-01-03 12:14:26 -08001225 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001226 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001227
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001229 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001230 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001231 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001232 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001233}
1234
Daniel Vetterb680c372014-09-19 18:27:27 +02001235void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1236 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001237{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001238 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001239 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001240 u32 val;
1241 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001242 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001243
Jani Nikulabedd4db2014-08-22 15:04:13 +03001244 if (WARN_ON(HAS_DDI(dev)))
1245 return;
1246
1247 if (HAS_PCH_SPLIT(dev)) {
1248 u32 port_sel;
1249
Jesse Barnesea0760c2011-01-04 15:09:32 -08001250 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001251 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1252
1253 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1254 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1255 panel_pipe = PIPE_B;
1256 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001257 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001258 /* presumably write lock depends on pipe, not port select */
1259 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1260 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001261 } else {
1262 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001263 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1264 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001265 }
1266
1267 val = I915_READ(pp_reg);
1268 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001269 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001270 locked = false;
1271
Rob Clarke2c719b2014-12-15 13:56:32 -05001272 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001273 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001274 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001275}
1276
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001277static void assert_cursor(struct drm_i915_private *dev_priv,
1278 enum pipe pipe, bool state)
1279{
1280 struct drm_device *dev = dev_priv->dev;
1281 bool cur_state;
1282
Paulo Zanonid9d82082014-02-27 16:30:56 -03001283 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001284 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001285 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001286 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001287
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001289 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001290 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001291}
1292#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1293#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1294
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001295void assert_pipe(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001298 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001299 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1300 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001301 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001302
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001303 /* if we need the pipe quirk it must be always on */
1304 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1305 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001306 state = true;
1307
Imre Deak4feed0e2016-02-12 18:55:14 +02001308 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1309 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001310 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001311 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001312
1313 intel_display_power_put(dev_priv, power_domain);
1314 } else {
1315 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001316 }
1317
Rob Clarke2c719b2014-12-15 13:56:32 -05001318 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001319 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001320 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001321}
1322
Chris Wilson931872f2012-01-16 23:01:13 +00001323static void assert_plane(struct drm_i915_private *dev_priv,
1324 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001326 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001327 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328
Ville Syrjälä649636e2015-09-22 19:50:01 +03001329 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001330 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001331 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001332 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001333 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001334}
1335
Chris Wilson931872f2012-01-16 23:01:13 +00001336#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1337#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1338
Jesse Barnesb24e7172011-01-04 15:09:30 -08001339static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001342 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001343 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001344
Ville Syrjälä653e1022013-06-04 13:49:05 +03001345 /* Primary planes are fixed to pipes on gen4+ */
1346 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001347 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001348 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001349 "plane %c assertion failure, should be disabled but not\n",
1350 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001351 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001352 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001353
Jesse Barnesb24e7172011-01-04 15:09:30 -08001354 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001355 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001356 u32 val = I915_READ(DSPCNTR(i));
1357 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001359 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001360 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1361 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001362 }
1363}
1364
Jesse Barnes19332d72013-03-28 09:55:38 -07001365static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe)
1367{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001368 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001369 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001370
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001371 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001372 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001373 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001374 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001375 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1376 sprite, pipe_name(pipe));
1377 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001378 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001379 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001380 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001381 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001382 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001383 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001384 }
1385 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001386 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001387 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001388 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001389 plane_name(pipe), pipe_name(pipe));
1390 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001391 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001393 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1394 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001395 }
1396}
1397
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001398static void assert_vblank_disabled(struct drm_crtc *crtc)
1399{
Rob Clarke2c719b2014-12-15 13:56:32 -05001400 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001401 drm_crtc_vblank_put(crtc);
1402}
1403
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001404void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1405 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001406{
Jesse Barnes92f25842011-01-04 15:09:34 -08001407 u32 val;
1408 bool enabled;
1409
Ville Syrjälä649636e2015-09-22 19:50:01 +03001410 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001411 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001412 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001413 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1414 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001415}
1416
Keith Packard4e634382011-08-06 10:39:45 -07001417static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1418 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001419{
1420 if ((val & DP_PORT_EN) == 0)
1421 return false;
1422
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001423 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001424 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001425 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1426 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001427 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001428 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1429 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001430 } else {
1431 if ((val & DP_PIPE_MASK) != (pipe << 30))
1432 return false;
1433 }
1434 return true;
1435}
1436
Keith Packard1519b992011-08-06 10:35:34 -07001437static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1438 enum pipe pipe, u32 val)
1439{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001440 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001441 return false;
1442
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001443 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001444 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001445 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001446 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001447 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1448 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001449 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001450 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001451 return false;
1452 }
1453 return true;
1454}
1455
1456static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1457 enum pipe pipe, u32 val)
1458{
1459 if ((val & LVDS_PORT_EN) == 0)
1460 return false;
1461
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001462 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001463 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1464 return false;
1465 } else {
1466 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1467 return false;
1468 }
1469 return true;
1470}
1471
1472static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1473 enum pipe pipe, u32 val)
1474{
1475 if ((val & ADPA_DAC_ENABLE) == 0)
1476 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001477 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001478 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1479 return false;
1480 } else {
1481 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1482 return false;
1483 }
1484 return true;
1485}
1486
Jesse Barnes291906f2011-02-02 12:28:03 -08001487static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001488 enum pipe pipe, i915_reg_t reg,
1489 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001490{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001491 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001492 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001493 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001494 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001495
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001496 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001497 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001498 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001499}
1500
1501static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001502 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001503{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001504 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001505 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001506 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001507 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001508
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001509 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001510 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001511 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001512}
1513
1514static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1515 enum pipe pipe)
1516{
Jesse Barnes291906f2011-02-02 12:28:03 -08001517 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001518
Keith Packardf0575e92011-07-25 22:12:43 -07001519 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1520 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1521 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001522
Ville Syrjälä649636e2015-09-22 19:50:01 +03001523 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001524 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001525 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001526 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001527
Ville Syrjälä649636e2015-09-22 19:50:01 +03001528 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001529 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001530 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001531 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001532
Paulo Zanonie2debe92013-02-18 19:00:27 -03001533 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1534 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1535 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001536}
1537
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001538static void _vlv_enable_pll(struct intel_crtc *crtc,
1539 const struct intel_crtc_state *pipe_config)
1540{
1541 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1542 enum pipe pipe = crtc->pipe;
1543
1544 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1545 POSTING_READ(DPLL(pipe));
1546 udelay(150);
1547
Chris Wilson2c30b432016-06-30 15:32:54 +01001548 if (intel_wait_for_register(dev_priv,
1549 DPLL(pipe),
1550 DPLL_LOCK_VLV,
1551 DPLL_LOCK_VLV,
1552 1))
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001553 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1554}
1555
Ville Syrjäläd288f652014-10-28 13:20:22 +02001556static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001557 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001558{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001559 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001560 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001561
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001562 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001563
Daniel Vetter87442f72013-06-06 00:52:17 +02001564 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001565 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001566
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001567 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1568 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001569
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001570 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1571 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001572}
1573
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001574
1575static void _chv_enable_pll(struct intel_crtc *crtc,
1576 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001577{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001578 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001579 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001580 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001581 u32 tmp;
1582
Ville Syrjäläa5805162015-05-26 20:42:30 +03001583 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584
1585 /* Enable back the 10bit clock to display controller */
1586 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1587 tmp |= DPIO_DCLKP_EN;
1588 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1589
Ville Syrjälä54433e92015-05-26 20:42:31 +03001590 mutex_unlock(&dev_priv->sb_lock);
1591
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001592 /*
1593 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1594 */
1595 udelay(1);
1596
1597 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001598 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001599
1600 /* Check PLL is locked */
Chris Wilson6b188262016-06-30 15:32:55 +01001601 if (intel_wait_for_register(dev_priv,
1602 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1603 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001604 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001605}
1606
1607static void chv_enable_pll(struct intel_crtc *crtc,
1608 const struct intel_crtc_state *pipe_config)
1609{
1610 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1611 enum pipe pipe = crtc->pipe;
1612
1613 assert_pipe_disabled(dev_priv, pipe);
1614
1615 /* PLL is protected by panel, make sure we can write it */
1616 assert_panel_unlocked(dev_priv, pipe);
1617
1618 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1619 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001620
Ville Syrjäläc2317752016-03-15 16:39:56 +02001621 if (pipe != PIPE_A) {
1622 /*
1623 * WaPixelRepeatModeFixForC0:chv
1624 *
1625 * DPLLCMD is AWOL. Use chicken bits to propagate
1626 * the value from DPLLBMD to either pipe B or C.
1627 */
1628 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1629 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1630 I915_WRITE(CBR4_VLV, 0);
1631 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1632
1633 /*
1634 * DPLLB VGA mode also seems to cause problems.
1635 * We should always have it disabled.
1636 */
1637 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1638 } else {
1639 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1640 POSTING_READ(DPLL_MD(pipe));
1641 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001642}
1643
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001644static int intel_num_dvo_pipes(struct drm_device *dev)
1645{
1646 struct intel_crtc *crtc;
1647 int count = 0;
1648
1649 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001650 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001651 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001652
1653 return count;
1654}
1655
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001657{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 struct drm_device *dev = crtc->base.dev;
1659 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001660 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001661 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001662
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001663 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001664
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001666 if (IS_MOBILE(dev) && !IS_I830(dev))
1667 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001668
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001669 /* Enable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1671 /*
1672 * It appears to be important that we don't enable this
1673 * for the current pipe before otherwise configuring the
1674 * PLL. No idea how this should be handled if multiple
1675 * DVO outputs are enabled simultaneosly.
1676 */
1677 dpll |= DPLL_DVO_2X_MODE;
1678 I915_WRITE(DPLL(!crtc->pipe),
1679 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1680 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001682 /*
1683 * Apparently we need to have VGA mode enabled prior to changing
1684 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1685 * dividers, even though the register value does change.
1686 */
1687 I915_WRITE(reg, 0);
1688
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001689 I915_WRITE(reg, dpll);
1690
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 /* Wait for the clocks to stabilize. */
1692 POSTING_READ(reg);
1693 udelay(150);
1694
1695 if (INTEL_INFO(dev)->gen >= 4) {
1696 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001697 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698 } else {
1699 /* The pixel multiplier can only be updated once the
1700 * DPLL is enabled and the clocks are stable.
1701 *
1702 * So write it again.
1703 */
1704 I915_WRITE(reg, dpll);
1705 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001706
1707 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001708 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001709 POSTING_READ(reg);
1710 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001711 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001712 POSTING_READ(reg);
1713 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001714 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001715 POSTING_READ(reg);
1716 udelay(150); /* wait for warmup */
1717}
1718
1719/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001720 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001721 * @dev_priv: i915 private structure
1722 * @pipe: pipe PLL to disable
1723 *
1724 * Disable the PLL for @pipe, making sure the pipe is off first.
1725 *
1726 * Note! This is for pre-ILK only.
1727 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001728static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001729{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001730 struct drm_device *dev = crtc->base.dev;
1731 struct drm_i915_private *dev_priv = dev->dev_private;
1732 enum pipe pipe = crtc->pipe;
1733
1734 /* Disable DVO 2x clock on both PLLs if necessary */
1735 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001736 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001737 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001738 I915_WRITE(DPLL(PIPE_B),
1739 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1740 I915_WRITE(DPLL(PIPE_A),
1741 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1742 }
1743
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001744 /* Don't disable pipe or pipe PLLs if needed */
1745 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1746 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001747 return;
1748
1749 /* Make sure the pipe isn't still relying on us */
1750 assert_pipe_disabled(dev_priv, pipe);
1751
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001752 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001753 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754}
1755
Jesse Barnesf6071162013-10-01 10:41:38 -07001756static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1757{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001758 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001759
1760 /* Make sure the pipe isn't still relying on us */
1761 assert_pipe_disabled(dev_priv, pipe);
1762
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001763 val = DPLL_INTEGRATED_REF_CLK_VLV |
1764 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1765 if (pipe != PIPE_A)
1766 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1767
Jesse Barnesf6071162013-10-01 10:41:38 -07001768 I915_WRITE(DPLL(pipe), val);
1769 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001770}
1771
1772static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1773{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001774 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001775 u32 val;
1776
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001777 /* Make sure the pipe isn't still relying on us */
1778 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001779
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001780 val = DPLL_SSC_REF_CLK_CHV |
1781 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001782 if (pipe != PIPE_A)
1783 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001784
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001785 I915_WRITE(DPLL(pipe), val);
1786 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001787
Ville Syrjäläa5805162015-05-26 20:42:30 +03001788 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001789
1790 /* Disable 10bit clock to display controller */
1791 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1792 val &= ~DPIO_DCLKP_EN;
1793 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1794
Ville Syrjäläa5805162015-05-26 20:42:30 +03001795 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001796}
1797
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001798void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001799 struct intel_digital_port *dport,
1800 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001801{
1802 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001803 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001804
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001805 switch (dport->port) {
1806 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001807 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001808 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001809 break;
1810 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001811 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001812 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001813 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001814 break;
1815 case PORT_D:
1816 port_mask = DPLL_PORTD_READY_MASK;
1817 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001818 break;
1819 default:
1820 BUG();
1821 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001822
Chris Wilson370004d2016-06-30 15:32:56 +01001823 if (intel_wait_for_register(dev_priv,
1824 dpll_reg, port_mask, expected_mask,
1825 1000))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001826 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1827 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001828}
1829
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001830static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1831 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001832{
Daniel Vetter23670b322012-11-01 09:15:30 +01001833 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001834 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001836 i915_reg_t reg;
1837 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001838
Jesse Barnes040484a2011-01-03 12:14:26 -08001839 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001840 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001841
1842 /* FDI must be feeding us bits for PCH ports */
1843 assert_fdi_tx_enabled(dev_priv, pipe);
1844 assert_fdi_rx_enabled(dev_priv, pipe);
1845
Daniel Vetter23670b322012-11-01 09:15:30 +01001846 if (HAS_PCH_CPT(dev)) {
1847 /* Workaround: Set the timing override bit before enabling the
1848 * pch transcoder. */
1849 reg = TRANS_CHICKEN2(pipe);
1850 val = I915_READ(reg);
1851 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1852 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001853 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001854
Daniel Vetterab9412b2013-05-03 11:49:46 +02001855 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001856 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001857 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001858
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001859 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001860 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001861 * Make the BPC in transcoder be consistent with
1862 * that in pipeconf reg. For HDMI we must use 8bpc
1863 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001864 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001865 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001866 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1867 val |= PIPECONF_8BPC;
1868 else
1869 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001870 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001871
1872 val &= ~TRANS_INTERLACE_MASK;
1873 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001874 if (HAS_PCH_IBX(dev_priv) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001875 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001876 val |= TRANS_LEGACY_INTERLACED_ILK;
1877 else
1878 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001879 else
1880 val |= TRANS_PROGRESSIVE;
1881
Jesse Barnes040484a2011-01-03 12:14:26 -08001882 I915_WRITE(reg, val | TRANS_ENABLE);
Chris Wilson650fbd82016-06-30 15:32:57 +01001883 if (intel_wait_for_register(dev_priv,
1884 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1885 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001886 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001887}
1888
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001889static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001890 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001891{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001892 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001893
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001894 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001895 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001896 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001897
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001898 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001899 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001900 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001901 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001902
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001903 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001904 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001905
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001906 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1907 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001908 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001909 else
1910 val |= TRANS_PROGRESSIVE;
1911
Daniel Vetterab9412b2013-05-03 11:49:46 +02001912 I915_WRITE(LPT_TRANSCONF, val);
Chris Wilsond9f96242016-06-30 15:32:58 +01001913 if (intel_wait_for_register(dev_priv,
1914 LPT_TRANSCONF,
1915 TRANS_STATE_ENABLE,
1916 TRANS_STATE_ENABLE,
1917 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001918 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001919}
1920
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001921static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1922 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001923{
Daniel Vetter23670b322012-11-01 09:15:30 +01001924 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001925 i915_reg_t reg;
1926 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001927
1928 /* FDI relies on the transcoder */
1929 assert_fdi_tx_disabled(dev_priv, pipe);
1930 assert_fdi_rx_disabled(dev_priv, pipe);
1931
Jesse Barnes291906f2011-02-02 12:28:03 -08001932 /* Ports must be off as well */
1933 assert_pch_ports_disabled(dev_priv, pipe);
1934
Daniel Vetterab9412b2013-05-03 11:49:46 +02001935 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001936 val = I915_READ(reg);
1937 val &= ~TRANS_ENABLE;
1938 I915_WRITE(reg, val);
1939 /* wait for PCH transcoder off, transcoder state */
Chris Wilsona7d04662016-06-30 15:32:59 +01001940 if (intel_wait_for_register(dev_priv,
1941 reg, TRANS_STATE_ENABLE, 0,
1942 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001943 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001944
Ville Syrjäläc4656132015-10-29 21:25:56 +02001945 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001946 /* Workaround: Clear the timing override chicken bit again. */
1947 reg = TRANS_CHICKEN2(pipe);
1948 val = I915_READ(reg);
1949 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1950 I915_WRITE(reg, val);
1951 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001952}
1953
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001954static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001955{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001956 u32 val;
1957
Daniel Vetterab9412b2013-05-03 11:49:46 +02001958 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001959 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001960 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001961 /* wait for PCH transcoder off, transcoder state */
Chris Wilsondfdb4742016-06-30 15:33:00 +01001962 if (intel_wait_for_register(dev_priv,
1963 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1964 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001965 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001966
1967 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001968 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001969 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001970 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001971}
1972
1973/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001974 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001975 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001977 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001978 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001979 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001980static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001981{
Paulo Zanoni03722642014-01-17 13:51:09 -02001982 struct drm_device *dev = crtc->base.dev;
1983 struct drm_i915_private *dev_priv = dev->dev_private;
1984 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001985 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001986 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001987 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001988 u32 val;
1989
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001990 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1991
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001992 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001993 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001994 assert_sprites_disabled(dev_priv, pipe);
1995
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001996 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001997 pch_transcoder = TRANSCODER_A;
1998 else
1999 pch_transcoder = pipe;
2000
Jesse Barnesb24e7172011-01-04 15:09:30 -08002001 /*
2002 * A pipe without a PLL won't actually be able to drive bits from
2003 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2004 * need the check.
2005 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002006 if (HAS_GMCH_DISPLAY(dev_priv))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002007 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002008 assert_dsi_pll_enabled(dev_priv);
2009 else
2010 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002011 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002012 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002013 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002014 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002015 assert_fdi_tx_pll_enabled(dev_priv,
2016 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002017 }
2018 /* FIXME: assert CPU port conditions for SNB+ */
2019 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002021 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002022 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002023 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002024 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2025 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002026 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002027 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002028
2029 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002030 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002031
2032 /*
2033 * Until the pipe starts DSL will read as 0, which would cause
2034 * an apparent vblank timestamp jump, which messes up also the
2035 * frame count when it's derived from the timestamps. So let's
2036 * wait for the pipe to start properly before we call
2037 * drm_crtc_vblank_on()
2038 */
2039 if (dev->max_vblank_count == 0 &&
2040 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2041 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002042}
2043
2044/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002045 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002046 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002048 * Disable the pipe of @crtc, making sure that various hardware
2049 * specific requirements are met, if applicable, e.g. plane
2050 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051 *
2052 * Will wait until the pipe has shut down before returning.
2053 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002054static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002055{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002056 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002057 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002058 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002059 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002060 u32 val;
2061
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002062 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2063
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064 /*
2065 * Make sure planes won't keep trying to pump pixels to us,
2066 * or we might hang the display.
2067 */
2068 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002069 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002070 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002071
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002072 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002074 if ((val & PIPECONF_ENABLE) == 0)
2075 return;
2076
Ville Syrjälä67adc642014-08-15 01:21:57 +03002077 /*
2078 * Double wide has implications for planes
2079 * so best keep it disabled when not needed.
2080 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002081 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002082 val &= ~PIPECONF_DOUBLE_WIDE;
2083
2084 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002085 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2086 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002087 val &= ~PIPECONF_ENABLE;
2088
2089 I915_WRITE(reg, val);
2090 if ((val & PIPECONF_ENABLE) == 0)
2091 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002092}
2093
Chris Wilson693db182013-03-05 14:52:39 +00002094static bool need_vtd_wa(struct drm_device *dev)
2095{
2096#ifdef CONFIG_INTEL_IOMMU
2097 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2098 return true;
2099#endif
2100 return false;
2101}
2102
Ville Syrjälä832be822016-01-12 21:08:33 +02002103static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2104{
2105 return IS_GEN2(dev_priv) ? 2048 : 4096;
2106}
2107
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002108static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2109 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002110{
2111 switch (fb_modifier) {
2112 case DRM_FORMAT_MOD_NONE:
2113 return cpp;
2114 case I915_FORMAT_MOD_X_TILED:
2115 if (IS_GEN2(dev_priv))
2116 return 128;
2117 else
2118 return 512;
2119 case I915_FORMAT_MOD_Y_TILED:
2120 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2121 return 128;
2122 else
2123 return 512;
2124 case I915_FORMAT_MOD_Yf_TILED:
2125 switch (cpp) {
2126 case 1:
2127 return 64;
2128 case 2:
2129 case 4:
2130 return 128;
2131 case 8:
2132 case 16:
2133 return 256;
2134 default:
2135 MISSING_CASE(cpp);
2136 return cpp;
2137 }
2138 break;
2139 default:
2140 MISSING_CASE(fb_modifier);
2141 return cpp;
2142 }
2143}
2144
Ville Syrjälä832be822016-01-12 21:08:33 +02002145unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2146 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002147{
Ville Syrjälä832be822016-01-12 21:08:33 +02002148 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2149 return 1;
2150 else
2151 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002152 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002153}
2154
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002155/* Return the tile dimensions in pixel units */
2156static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2157 unsigned int *tile_width,
2158 unsigned int *tile_height,
2159 uint64_t fb_modifier,
2160 unsigned int cpp)
2161{
2162 unsigned int tile_width_bytes =
2163 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2164
2165 *tile_width = tile_width_bytes / cpp;
2166 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2167}
2168
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002169unsigned int
2170intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002171 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002172{
Ville Syrjälä832be822016-01-12 21:08:33 +02002173 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2174 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2175
2176 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002177}
2178
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002179unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2180{
2181 unsigned int size = 0;
2182 int i;
2183
2184 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2185 size += rot_info->plane[i].width * rot_info->plane[i].height;
2186
2187 return size;
2188}
2189
Daniel Vetter75c82a52015-10-14 16:51:04 +02002190static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002191intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2192 const struct drm_framebuffer *fb,
2193 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002194{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002195 if (intel_rotation_90_or_270(rotation)) {
2196 *view = i915_ggtt_view_rotated;
2197 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2198 } else {
2199 *view = i915_ggtt_view_normal;
2200 }
2201}
2202
2203static void
2204intel_fill_fb_info(struct drm_i915_private *dev_priv,
2205 struct drm_framebuffer *fb)
2206{
2207 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002208 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002209
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002210 tile_size = intel_tile_size(dev_priv);
2211
2212 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002213 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2214 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002215
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002216 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2217 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002218
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002219 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002220 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002221 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2222 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002223
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002224 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002225 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2226 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002227 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002228}
2229
Ville Syrjälä603525d2016-01-12 21:08:37 +02002230static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002231{
2232 if (INTEL_INFO(dev_priv)->gen >= 9)
2233 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002234 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002235 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002236 return 128 * 1024;
2237 else if (INTEL_INFO(dev_priv)->gen >= 4)
2238 return 4 * 1024;
2239 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002240 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002241}
2242
Ville Syrjälä603525d2016-01-12 21:08:37 +02002243static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2244 uint64_t fb_modifier)
2245{
2246 switch (fb_modifier) {
2247 case DRM_FORMAT_MOD_NONE:
2248 return intel_linear_alignment(dev_priv);
2249 case I915_FORMAT_MOD_X_TILED:
2250 if (INTEL_INFO(dev_priv)->gen >= 9)
2251 return 256 * 1024;
2252 return 0;
2253 case I915_FORMAT_MOD_Y_TILED:
2254 case I915_FORMAT_MOD_Yf_TILED:
2255 return 1 * 1024 * 1024;
2256 default:
2257 MISSING_CASE(fb_modifier);
2258 return 0;
2259 }
2260}
2261
Chris Wilson127bd2a2010-07-23 23:32:05 +01002262int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002263intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2264 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002265{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002266 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002267 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002268 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002269 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002270 u32 alignment;
2271 int ret;
2272
Matt Roperebcdd392014-07-09 16:22:11 -07002273 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2274
Ville Syrjälä603525d2016-01-12 21:08:37 +02002275 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002276
Ville Syrjälä3465c582016-02-15 22:54:43 +02002277 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002278
Chris Wilson693db182013-03-05 14:52:39 +00002279 /* Note that the w/a also requires 64 PTE of padding following the
2280 * bo. We currently fill all unused PTE with the shadow page and so
2281 * we should always have valid PTE following the scanout preventing
2282 * the VT-d warning.
2283 */
2284 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2285 alignment = 256 * 1024;
2286
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002287 /*
2288 * Global gtt pte registers are special registers which actually forward
2289 * writes to a chunk of system memory. Which means that there is no risk
2290 * that the register values disappear as soon as we call
2291 * intel_runtime_pm_put(), so it is correct to wrap only the
2292 * pin/unpin/fence and not more.
2293 */
2294 intel_runtime_pm_get(dev_priv);
2295
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002296 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2297 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002298 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002299 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002300
2301 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2302 * fence, whereas 965+ only requires a fence if using
2303 * framebuffer compression. For simplicity, we always install
2304 * a fence as the cost is not that onerous.
2305 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002306 if (view.type == I915_GGTT_VIEW_NORMAL) {
2307 ret = i915_gem_object_get_fence(obj);
2308 if (ret == -EDEADLK) {
2309 /*
2310 * -EDEADLK means there are no free fences
2311 * no pending flips.
2312 *
2313 * This is propagated to atomic, but it uses
2314 * -EDEADLK to force a locking recovery, so
2315 * change the returned error to -EBUSY.
2316 */
2317 ret = -EBUSY;
2318 goto err_unpin;
2319 } else if (ret)
2320 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002321
Vivek Kasireddy98072162015-10-29 18:54:38 -07002322 i915_gem_object_pin_fence(obj);
2323 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002324
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002325 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002326 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002327
2328err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002329 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002330err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002331 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002332 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002333}
2334
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002335void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002336{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002337 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002338 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002339
Matt Roperebcdd392014-07-09 16:22:11 -07002340 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2341
Ville Syrjälä3465c582016-02-15 22:54:43 +02002342 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002343
Vivek Kasireddy98072162015-10-29 18:54:38 -07002344 if (view.type == I915_GGTT_VIEW_NORMAL)
2345 i915_gem_object_unpin_fence(obj);
2346
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002347 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002348}
2349
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002350/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002351 * Adjust the tile offset by moving the difference into
2352 * the x/y offsets.
2353 *
2354 * Input tile dimensions and pitch must already be
2355 * rotated to match x and y, and in pixel units.
2356 */
2357static u32 intel_adjust_tile_offset(int *x, int *y,
2358 unsigned int tile_width,
2359 unsigned int tile_height,
2360 unsigned int tile_size,
2361 unsigned int pitch_tiles,
2362 u32 old_offset,
2363 u32 new_offset)
2364{
2365 unsigned int tiles;
2366
2367 WARN_ON(old_offset & (tile_size - 1));
2368 WARN_ON(new_offset & (tile_size - 1));
2369 WARN_ON(new_offset > old_offset);
2370
2371 tiles = (old_offset - new_offset) / tile_size;
2372
2373 *y += tiles / pitch_tiles * tile_height;
2374 *x += tiles % pitch_tiles * tile_width;
2375
2376 return new_offset;
2377}
2378
2379/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002380 * Computes the linear offset to the base tile and adjusts
2381 * x, y. bytes per pixel is assumed to be a power-of-two.
2382 *
2383 * In the 90/270 rotated case, x and y are assumed
2384 * to be already rotated to match the rotated GTT view, and
2385 * pitch is the tile_height aligned framebuffer height.
2386 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002387u32 intel_compute_tile_offset(int *x, int *y,
2388 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002389 unsigned int pitch,
2390 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002391{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002392 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2393 uint64_t fb_modifier = fb->modifier[plane];
2394 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002395 u32 offset, offset_aligned, alignment;
2396
2397 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2398 if (alignment)
2399 alignment--;
2400
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002401 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002402 unsigned int tile_size, tile_width, tile_height;
2403 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002404
Ville Syrjäläd8433102016-01-12 21:08:35 +02002405 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002406 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2407 fb_modifier, cpp);
2408
2409 if (intel_rotation_90_or_270(rotation)) {
2410 pitch_tiles = pitch / tile_height;
2411 swap(tile_width, tile_height);
2412 } else {
2413 pitch_tiles = pitch / (tile_width * cpp);
2414 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002415
Ville Syrjäläd8433102016-01-12 21:08:35 +02002416 tile_rows = *y / tile_height;
2417 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002418
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002419 tiles = *x / tile_width;
2420 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002421
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002422 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2423 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002424
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002425 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2426 tile_size, pitch_tiles,
2427 offset, offset_aligned);
2428 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002429 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002430 offset_aligned = offset & ~alignment;
2431
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002432 *y = (offset & alignment) / pitch;
2433 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002434 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002435
2436 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002437}
2438
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002439static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002440{
2441 switch (format) {
2442 case DISPPLANE_8BPP:
2443 return DRM_FORMAT_C8;
2444 case DISPPLANE_BGRX555:
2445 return DRM_FORMAT_XRGB1555;
2446 case DISPPLANE_BGRX565:
2447 return DRM_FORMAT_RGB565;
2448 default:
2449 case DISPPLANE_BGRX888:
2450 return DRM_FORMAT_XRGB8888;
2451 case DISPPLANE_RGBX888:
2452 return DRM_FORMAT_XBGR8888;
2453 case DISPPLANE_BGRX101010:
2454 return DRM_FORMAT_XRGB2101010;
2455 case DISPPLANE_RGBX101010:
2456 return DRM_FORMAT_XBGR2101010;
2457 }
2458}
2459
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002460static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2461{
2462 switch (format) {
2463 case PLANE_CTL_FORMAT_RGB_565:
2464 return DRM_FORMAT_RGB565;
2465 default:
2466 case PLANE_CTL_FORMAT_XRGB_8888:
2467 if (rgb_order) {
2468 if (alpha)
2469 return DRM_FORMAT_ABGR8888;
2470 else
2471 return DRM_FORMAT_XBGR8888;
2472 } else {
2473 if (alpha)
2474 return DRM_FORMAT_ARGB8888;
2475 else
2476 return DRM_FORMAT_XRGB8888;
2477 }
2478 case PLANE_CTL_FORMAT_XRGB_2101010:
2479 if (rgb_order)
2480 return DRM_FORMAT_XBGR2101010;
2481 else
2482 return DRM_FORMAT_XRGB2101010;
2483 }
2484}
2485
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002486static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002487intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2488 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002489{
2490 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002491 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002492 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002493 struct drm_i915_gem_object *obj = NULL;
2494 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002495 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002496 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2497 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2498 PAGE_SIZE);
2499
2500 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002501
Chris Wilsonff2652e2014-03-10 08:07:02 +00002502 if (plane_config->size == 0)
2503 return false;
2504
Paulo Zanoni3badb492015-09-23 12:52:23 -03002505 /* If the FB is too big, just don't use it since fbdev is not very
2506 * important and we should probably use that space with FBC or other
2507 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002508 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002509 return false;
2510
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002511 mutex_lock(&dev->struct_mutex);
2512
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002513 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2514 base_aligned,
2515 base_aligned,
2516 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002517 if (!obj) {
2518 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002519 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002520 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521
Damien Lespiau49af4492015-01-20 12:51:44 +00002522 obj->tiling_mode = plane_config->tiling;
2523 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002524 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002525
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002526 mode_cmd.pixel_format = fb->pixel_format;
2527 mode_cmd.width = fb->width;
2528 mode_cmd.height = fb->height;
2529 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002530 mode_cmd.modifier[0] = fb->modifier[0];
2531 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002532
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002533 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002534 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002535 DRM_DEBUG_KMS("intel fb init failed\n");
2536 goto out_unref_obj;
2537 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002538
Jesse Barnes46f297f2014-03-07 08:57:48 -08002539 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002540
Daniel Vetterf6936e22015-03-26 12:17:05 +01002541 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002542 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002543
2544out_unref_obj:
2545 drm_gem_object_unreference(&obj->base);
2546 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002547 return false;
2548}
2549
Daniel Vetter5a21b662016-05-24 17:13:53 +02002550/* Update plane->state->fb to match plane->fb after driver-internal updates */
2551static void
2552update_state_fb(struct drm_plane *plane)
2553{
2554 if (plane->fb == plane->state->fb)
2555 return;
2556
2557 if (plane->state->fb)
2558 drm_framebuffer_unreference(plane->state->fb);
2559 plane->state->fb = plane->fb;
2560 if (plane->state->fb)
2561 drm_framebuffer_reference(plane->state->fb);
2562}
2563
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002564static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002565intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2566 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002567{
2568 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002569 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002570 struct drm_crtc *c;
2571 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002572 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002573 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002574 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002575 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2576 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002577 struct intel_plane_state *intel_state =
2578 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002579 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002580
Damien Lespiau2d140302015-02-05 17:22:18 +00002581 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002582 return;
2583
Daniel Vetterf6936e22015-03-26 12:17:05 +01002584 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002585 fb = &plane_config->fb->base;
2586 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002587 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588
Damien Lespiau2d140302015-02-05 17:22:18 +00002589 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590
2591 /*
2592 * Failed to alloc the obj, check to see if we should share
2593 * an fb with another CRTC instead
2594 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002595 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002596 i = to_intel_crtc(c);
2597
2598 if (c == &intel_crtc->base)
2599 continue;
2600
Matt Roper2ff8fde2014-07-08 07:50:07 -07002601 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602 continue;
2603
Daniel Vetter88595ac2015-03-26 12:42:24 +01002604 fb = c->primary->fb;
2605 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002606 continue;
2607
Daniel Vetter88595ac2015-03-26 12:42:24 +01002608 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002609 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002610 drm_framebuffer_reference(fb);
2611 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612 }
2613 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002614
Matt Roper200757f2015-12-03 11:37:36 -08002615 /*
2616 * We've failed to reconstruct the BIOS FB. Current display state
2617 * indicates that the primary plane is visible, but has a NULL FB,
2618 * which will lead to problems later if we don't fix it up. The
2619 * simplest solution is to just disable the primary plane now and
2620 * pretend the BIOS never had it enabled.
2621 */
2622 to_intel_plane_state(plane_state)->visible = false;
2623 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002624 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002625 intel_plane->disable_plane(primary, &intel_crtc->base);
2626
Daniel Vetter88595ac2015-03-26 12:42:24 +01002627 return;
2628
2629valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002630 plane_state->src_x = 0;
2631 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002632 plane_state->src_w = fb->width << 16;
2633 plane_state->src_h = fb->height << 16;
2634
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002635 plane_state->crtc_x = 0;
2636 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002637 plane_state->crtc_w = fb->width;
2638 plane_state->crtc_h = fb->height;
2639
Matt Roper0a8d8a82015-12-03 11:37:38 -08002640 intel_state->src.x1 = plane_state->src_x;
2641 intel_state->src.y1 = plane_state->src_y;
2642 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2643 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2644 intel_state->dst.x1 = plane_state->crtc_x;
2645 intel_state->dst.y1 = plane_state->crtc_y;
2646 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2647 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2648
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 obj = intel_fb_obj(fb);
2650 if (obj->tiling_mode != I915_TILING_NONE)
2651 dev_priv->preserve_bios_swizzle = true;
2652
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002653 drm_framebuffer_reference(fb);
2654 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002655 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002656 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002657 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002658}
2659
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002660static void i9xx_update_primary_plane(struct drm_plane *primary,
2661 const struct intel_crtc_state *crtc_state,
2662 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002663{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002664 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002665 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002666 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2667 struct drm_framebuffer *fb = plane_state->base.fb;
2668 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002669 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002670 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002671 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002672 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002673 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002674 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002675 int x = plane_state->src.x1 >> 16;
2676 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002677
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002678 dspcntr = DISPPLANE_GAMMA_ENABLE;
2679
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002680 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002681
2682 if (INTEL_INFO(dev)->gen < 4) {
2683 if (intel_crtc->pipe == PIPE_B)
2684 dspcntr |= DISPPLANE_SEL_PIPE_B;
2685
2686 /* pipesrc and dspsize control the size that is scaled from,
2687 * which should always be the user's requested size.
2688 */
2689 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002690 ((crtc_state->pipe_src_h - 1) << 16) |
2691 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002692 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002693 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2694 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002695 ((crtc_state->pipe_src_h - 1) << 16) |
2696 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002697 I915_WRITE(PRIMPOS(plane), 0);
2698 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002699 }
2700
Ville Syrjälä57779d02012-10-31 17:50:14 +02002701 switch (fb->pixel_format) {
2702 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002703 dspcntr |= DISPPLANE_8BPP;
2704 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002705 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002706 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002707 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 case DRM_FORMAT_RGB565:
2709 dspcntr |= DISPPLANE_BGRX565;
2710 break;
2711 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002712 dspcntr |= DISPPLANE_BGRX888;
2713 break;
2714 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002715 dspcntr |= DISPPLANE_RGBX888;
2716 break;
2717 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002718 dspcntr |= DISPPLANE_BGRX101010;
2719 break;
2720 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002722 break;
2723 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002724 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002725 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002726
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002727 if (INTEL_INFO(dev)->gen >= 4 &&
2728 obj->tiling_mode != I915_TILING_NONE)
2729 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002730
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002731 if (IS_G4X(dev))
2732 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2733
Ville Syrjäläac484962016-01-20 21:05:26 +02002734 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002735
Daniel Vetterc2c75132012-07-05 12:17:30 +02002736 if (INTEL_INFO(dev)->gen >= 4) {
2737 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002738 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002739 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002740 linear_offset -= intel_crtc->dspaddr_offset;
2741 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002742 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002743 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002744
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002745 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302746 dspcntr |= DISPPLANE_ROTATE_180;
2747
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002748 x += (crtc_state->pipe_src_w - 1);
2749 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302750
2751 /* Finding the last pixel of the last line of the display
2752 data and adding to linear_offset*/
2753 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002754 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002755 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302756 }
2757
Paulo Zanoni2db33662015-09-14 15:20:03 -03002758 intel_crtc->adjusted_x = x;
2759 intel_crtc->adjusted_y = y;
2760
Sonika Jindal48404c12014-08-22 14:06:04 +05302761 I915_WRITE(reg, dspcntr);
2762
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002763 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002764 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002765 I915_WRITE(DSPSURF(plane),
2766 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002767 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002768 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002770 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002771 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002772}
2773
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002774static void i9xx_disable_primary_plane(struct drm_plane *primary,
2775 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776{
2777 struct drm_device *dev = crtc->dev;
2778 struct drm_i915_private *dev_priv = dev->dev_private;
2779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002780 int plane = intel_crtc->plane;
2781
2782 I915_WRITE(DSPCNTR(plane), 0);
2783 if (INTEL_INFO(dev_priv)->gen >= 4)
2784 I915_WRITE(DSPSURF(plane), 0);
2785 else
2786 I915_WRITE(DSPADDR(plane), 0);
2787 POSTING_READ(DSPCNTR(plane));
2788}
2789
2790static void ironlake_update_primary_plane(struct drm_plane *primary,
2791 const struct intel_crtc_state *crtc_state,
2792 const struct intel_plane_state *plane_state)
2793{
2794 struct drm_device *dev = primary->dev;
2795 struct drm_i915_private *dev_priv = dev->dev_private;
2796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2797 struct drm_framebuffer *fb = plane_state->base.fb;
2798 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002799 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002800 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002801 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002802 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002803 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002804 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002805 int x = plane_state->src.x1 >> 16;
2806 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002807
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002808 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002809 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002810
2811 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2812 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2813
Ville Syrjälä57779d02012-10-31 17:50:14 +02002814 switch (fb->pixel_format) {
2815 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002816 dspcntr |= DISPPLANE_8BPP;
2817 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 case DRM_FORMAT_RGB565:
2819 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002821 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002822 dspcntr |= DISPPLANE_BGRX888;
2823 break;
2824 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002825 dspcntr |= DISPPLANE_RGBX888;
2826 break;
2827 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002828 dspcntr |= DISPPLANE_BGRX101010;
2829 break;
2830 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002831 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832 break;
2833 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002834 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002835 }
2836
2837 if (obj->tiling_mode != I915_TILING_NONE)
2838 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002839
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002840 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002841 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002842
Ville Syrjäläac484962016-01-20 21:05:26 +02002843 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002844 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002845 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002846 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002847 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002848 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302849 dspcntr |= DISPPLANE_ROTATE_180;
2850
2851 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002852 x += (crtc_state->pipe_src_w - 1);
2853 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302854
2855 /* Finding the last pixel of the last line of the display
2856 data and adding to linear_offset*/
2857 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002858 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002859 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302860 }
2861 }
2862
Paulo Zanoni2db33662015-09-14 15:20:03 -03002863 intel_crtc->adjusted_x = x;
2864 intel_crtc->adjusted_y = y;
2865
Sonika Jindal48404c12014-08-22 14:06:04 +05302866 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002867
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002868 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002869 I915_WRITE(DSPSURF(plane),
2870 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002871 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002872 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2873 } else {
2874 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2875 I915_WRITE(DSPLINOFF(plane), linear_offset);
2876 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002878}
2879
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002880u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2881 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002882{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002883 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2884 return 64;
2885 } else {
2886 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002887
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002888 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002889 }
2890}
2891
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002892u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2893 struct drm_i915_gem_object *obj,
2894 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002895{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002896 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002897 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002898 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002899
Ville Syrjäläe7941292016-01-19 18:23:17 +02002900 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002901 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002902
Daniel Vetterce7f1722015-10-14 16:51:06 +02002903 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002904 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002905 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002906 return -1;
2907
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002908 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002909
2910 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002911 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002912 PAGE_SIZE;
2913 }
2914
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002915 WARN_ON(upper_32_bits(offset));
2916
2917 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002918}
2919
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002920static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2921{
2922 struct drm_device *dev = intel_crtc->base.dev;
2923 struct drm_i915_private *dev_priv = dev->dev_private;
2924
2925 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2926 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2927 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002928}
2929
Chandra Kondurua1b22782015-04-07 15:28:45 -07002930/*
2931 * This function detaches (aka. unbinds) unused scalers in hardware
2932 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002933static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002934{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002935 struct intel_crtc_scaler_state *scaler_state;
2936 int i;
2937
Chandra Kondurua1b22782015-04-07 15:28:45 -07002938 scaler_state = &intel_crtc->config->scaler_state;
2939
2940 /* loop through and disable scalers that aren't in use */
2941 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002942 if (!scaler_state->scalers[i].in_use)
2943 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002944 }
2945}
2946
Chandra Konduru6156a452015-04-27 13:48:39 -07002947u32 skl_plane_ctl_format(uint32_t pixel_format)
2948{
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002950 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002951 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002952 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002953 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 /*
2959 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2960 * to be already pre-multiplied. We need to add a knob (or a different
2961 * DRM_FORMAT) for user-space to configure that.
2962 */
2963 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002964 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002967 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002969 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002970 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002971 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002980 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002982 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002984
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002985 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002986}
2987
2988u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2989{
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 switch (fb_modifier) {
2991 case DRM_FORMAT_MOD_NONE:
2992 break;
2993 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 default:
3000 MISSING_CASE(fb_modifier);
3001 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003002
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004}
3005
3006u32 skl_plane_ctl_rotation(unsigned int rotation)
3007{
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 switch (rotation) {
3009 case BIT(DRM_ROTATE_0):
3010 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303011 /*
3012 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3013 * while i915 HW rotation is clockwise, thats why this swapping.
3014 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303016 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303020 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 default:
3022 MISSING_CASE(rotation);
3023 }
3024
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003025 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003026}
3027
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003028static void skylake_update_primary_plane(struct drm_plane *plane,
3029 const struct intel_crtc_state *crtc_state,
3030 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003031{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003032 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003033 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3035 struct drm_framebuffer *fb = plane_state->base.fb;
3036 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003037 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303038 u32 plane_ctl, stride_div, stride;
3039 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003040 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303041 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003042 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003043 int scaler_id = plane_state->scaler_id;
3044 int src_x = plane_state->src.x1 >> 16;
3045 int src_y = plane_state->src.y1 >> 16;
3046 int src_w = drm_rect_width(&plane_state->src) >> 16;
3047 int src_h = drm_rect_height(&plane_state->src) >> 16;
3048 int dst_x = plane_state->dst.x1;
3049 int dst_y = plane_state->dst.y1;
3050 int dst_w = drm_rect_width(&plane_state->dst);
3051 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003052
3053 plane_ctl = PLANE_CTL_ENABLE |
3054 PLANE_CTL_PIPE_GAMMA_ENABLE |
3055 PLANE_CTL_PIPE_CSC_ENABLE;
3056
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3058 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003059 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003060 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003061
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003062 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003063 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003064 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303065
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003066 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003067
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303068 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003069 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3070
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303071 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003072 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303073 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003074 x_offset = stride * tile_height - src_y - src_h;
3075 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003076 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303077 } else {
3078 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003079 x_offset = src_x;
3080 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003081 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303082 }
3083 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003084
Paulo Zanoni2db33662015-09-14 15:20:03 -03003085 intel_crtc->adjusted_x = x_offset;
3086 intel_crtc->adjusted_y = y_offset;
3087
Damien Lespiau70d21f02013-07-03 21:06:04 +01003088 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303089 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3090 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3091 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003092
3093 if (scaler_id >= 0) {
3094 uint32_t ps_ctrl = 0;
3095
3096 WARN_ON(!dst_w || !dst_h);
3097 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3098 crtc_state->scaler_state.scalers[scaler_id].mode;
3099 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3100 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3101 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3102 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3103 I915_WRITE(PLANE_POS(pipe, 0), 0);
3104 } else {
3105 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3106 }
3107
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003108 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003109
3110 POSTING_READ(PLANE_SURF(pipe, 0));
3111}
3112
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003113static void skylake_disable_primary_plane(struct drm_plane *primary,
3114 struct drm_crtc *crtc)
3115{
3116 struct drm_device *dev = crtc->dev;
3117 struct drm_i915_private *dev_priv = dev->dev_private;
3118 int pipe = to_intel_crtc(crtc)->pipe;
3119
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003120 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3121 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3122 POSTING_READ(PLANE_SURF(pipe, 0));
3123}
3124
Jesse Barnes17638cd2011-06-24 12:19:23 -07003125/* Assume fb object is pinned & idle & fenced and just update base pointers */
3126static int
3127intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3128 int x, int y, enum mode_set_atomic state)
3129{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003130 /* Support for kgdboc is disabled, this needs a major rework. */
3131 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003132
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003133 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003134}
3135
Daniel Vetter5a21b662016-05-24 17:13:53 +02003136static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
3137{
3138 struct intel_crtc *crtc;
3139
3140 for_each_intel_crtc(dev_priv->dev, crtc)
3141 intel_finish_page_flip_cs(dev_priv, crtc->pipe);
3142}
3143
Ville Syrjälä75147472014-11-24 18:28:11 +02003144static void intel_update_primary_planes(struct drm_device *dev)
3145{
Ville Syrjälä75147472014-11-24 18:28:11 +02003146 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003147
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003148 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003149 struct intel_plane *plane = to_intel_plane(crtc->primary);
3150 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003151
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003152 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003153 plane_state = to_intel_plane_state(plane->base.state);
3154
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003155 if (plane_state->visible)
3156 plane->update_plane(&plane->base,
3157 to_intel_crtc_state(crtc->state),
3158 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003159
3160 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003161 }
3162}
3163
Chris Wilsonc0336662016-05-06 15:40:21 +01003164void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003165{
3166 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003167 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003168 return;
3169
3170 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003171 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003172 return;
3173
Chris Wilsonc0336662016-05-06 15:40:21 +01003174 drm_modeset_lock_all(dev_priv->dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003175 /*
3176 * Disabling the crtcs gracefully seems nicer. Also the
3177 * g33 docs say we should at least disable all the planes.
3178 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003179 intel_display_suspend(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003180}
3181
Chris Wilsonc0336662016-05-06 15:40:21 +01003182void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003183{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003184 /*
3185 * Flips in the rings will be nuked by the reset,
3186 * so complete all pending flips so that user space
3187 * will get its events and not get stuck.
3188 */
3189 intel_complete_page_flips(dev_priv);
3190
Ville Syrjälä75147472014-11-24 18:28:11 +02003191 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003192 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003193 return;
3194
3195 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003196 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä75147472014-11-24 18:28:11 +02003197 /*
3198 * Flips in the rings have been nuked by the reset,
3199 * so update the base address of all primary
3200 * planes to the the last fb to make sure we're
3201 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003202 *
3203 * FIXME: Atomic will make this obsolete since we won't schedule
3204 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003205 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003206 intel_update_primary_planes(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003207 return;
3208 }
3209
3210 /*
3211 * The display has been reset as well,
3212 * so need a full re-initialization.
3213 */
3214 intel_runtime_pm_disable_interrupts(dev_priv);
3215 intel_runtime_pm_enable_interrupts(dev_priv);
3216
Chris Wilsonc0336662016-05-06 15:40:21 +01003217 intel_modeset_init_hw(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003218
3219 spin_lock_irq(&dev_priv->irq_lock);
3220 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003221 dev_priv->display.hpd_irq_setup(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003222 spin_unlock_irq(&dev_priv->irq_lock);
3223
Chris Wilsonc0336662016-05-06 15:40:21 +01003224 intel_display_resume(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003225
3226 intel_hpd_init(dev_priv);
3227
Chris Wilsonc0336662016-05-06 15:40:21 +01003228 drm_modeset_unlock_all(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003229}
3230
Chris Wilson7d5e3792014-03-04 13:15:08 +00003231static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3232{
Daniel Vetter5a21b662016-05-24 17:13:53 +02003233 struct drm_device *dev = crtc->dev;
3234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3235 unsigned reset_counter;
3236 bool pending;
3237
3238 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3239 if (intel_crtc->reset_counter != reset_counter)
3240 return false;
3241
3242 spin_lock_irq(&dev->event_lock);
3243 pending = to_intel_crtc(crtc)->flip_work != NULL;
3244 spin_unlock_irq(&dev->event_lock);
3245
3246 return pending;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003247}
3248
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003249static void intel_update_pipe_config(struct intel_crtc *crtc,
3250 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003251{
3252 struct drm_device *dev = crtc->base.dev;
3253 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003254 struct intel_crtc_state *pipe_config =
3255 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003256
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003257 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3258 crtc->base.mode = crtc->base.state->mode;
3259
3260 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3261 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3262 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003263
3264 /*
3265 * Update pipe size and adjust fitter if needed: the reason for this is
3266 * that in compute_mode_changes we check the native mode (not the pfit
3267 * mode) to see if we can flip rather than do a full mode set. In the
3268 * fastboot case, we'll flip, but if we don't update the pipesrc and
3269 * pfit state, we'll end up with a big fb scanned out into the wrong
3270 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003271 */
3272
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003273 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003274 ((pipe_config->pipe_src_w - 1) << 16) |
3275 (pipe_config->pipe_src_h - 1));
3276
3277 /* on skylake this is done by detaching scalers */
3278 if (INTEL_INFO(dev)->gen >= 9) {
3279 skl_detach_scalers(crtc);
3280
3281 if (pipe_config->pch_pfit.enabled)
3282 skylake_pfit_enable(crtc);
3283 } else if (HAS_PCH_SPLIT(dev)) {
3284 if (pipe_config->pch_pfit.enabled)
3285 ironlake_pfit_enable(crtc);
3286 else if (old_crtc_state->pch_pfit.enabled)
3287 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003288 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003289}
3290
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003291static void intel_fdi_normal_train(struct drm_crtc *crtc)
3292{
3293 struct drm_device *dev = crtc->dev;
3294 struct drm_i915_private *dev_priv = dev->dev_private;
3295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3296 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003297 i915_reg_t reg;
3298 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003299
3300 /* enable normal train */
3301 reg = FDI_TX_CTL(pipe);
3302 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003303 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003304 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3305 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003306 } else {
3307 temp &= ~FDI_LINK_TRAIN_NONE;
3308 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003309 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003310 I915_WRITE(reg, temp);
3311
3312 reg = FDI_RX_CTL(pipe);
3313 temp = I915_READ(reg);
3314 if (HAS_PCH_CPT(dev)) {
3315 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3316 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3317 } else {
3318 temp &= ~FDI_LINK_TRAIN_NONE;
3319 temp |= FDI_LINK_TRAIN_NONE;
3320 }
3321 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3322
3323 /* wait one idle pattern time */
3324 POSTING_READ(reg);
3325 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003326
3327 /* IVB wants error correction enabled */
3328 if (IS_IVYBRIDGE(dev))
3329 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3330 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003331}
3332
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003333/* The FDI link training functions for ILK/Ibexpeak. */
3334static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3335{
3336 struct drm_device *dev = crtc->dev;
3337 struct drm_i915_private *dev_priv = dev->dev_private;
3338 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3339 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003340 i915_reg_t reg;
3341 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003342
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003343 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003344 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003345
Adam Jacksone1a44742010-06-25 15:32:14 -04003346 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3347 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003348 reg = FDI_RX_IMR(pipe);
3349 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003350 temp &= ~FDI_RX_SYMBOL_LOCK;
3351 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003352 I915_WRITE(reg, temp);
3353 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003354 udelay(150);
3355
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003356 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 reg = FDI_TX_CTL(pipe);
3358 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003359 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003360 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003361 temp &= ~FDI_LINK_TRAIN_NONE;
3362 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003363 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003364
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 reg = FDI_RX_CTL(pipe);
3366 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003367 temp &= ~FDI_LINK_TRAIN_NONE;
3368 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3370
3371 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003372 udelay(150);
3373
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003374 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003375 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3376 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3377 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003378
Chris Wilson5eddb702010-09-11 13:48:45 +01003379 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003380 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003381 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003382 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3383
3384 if ((temp & FDI_RX_BIT_LOCK)) {
3385 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387 break;
3388 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003389 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003390 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003392
3393 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 reg = FDI_TX_CTL(pipe);
3395 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003396 temp &= ~FDI_LINK_TRAIN_NONE;
3397 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003398 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003399
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 reg = FDI_RX_CTL(pipe);
3401 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003402 temp &= ~FDI_LINK_TRAIN_NONE;
3403 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 I915_WRITE(reg, temp);
3405
3406 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003407 udelay(150);
3408
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003410 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003411 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3413
3414 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003415 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003416 DRM_DEBUG_KMS("FDI train 2 done.\n");
3417 break;
3418 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003420 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003422
3423 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003424
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003425}
3426
Akshay Joshi0206e352011-08-16 15:34:10 -04003427static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3429 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3430 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3431 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3432};
3433
3434/* The FDI link training functions for SNB/Cougarpoint. */
3435static void gen6_fdi_link_train(struct drm_crtc *crtc)
3436{
3437 struct drm_device *dev = crtc->dev;
3438 struct drm_i915_private *dev_priv = dev->dev_private;
3439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3440 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003441 i915_reg_t reg;
3442 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443
Adam Jacksone1a44742010-06-25 15:32:14 -04003444 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3445 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 reg = FDI_RX_IMR(pipe);
3447 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003448 temp &= ~FDI_RX_SYMBOL_LOCK;
3449 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 I915_WRITE(reg, temp);
3451
3452 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003453 udelay(150);
3454
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 reg = FDI_TX_CTL(pipe);
3457 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003458 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003459 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 temp &= ~FDI_LINK_TRAIN_NONE;
3461 temp |= FDI_LINK_TRAIN_PATTERN_1;
3462 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3463 /* SNB-B */
3464 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466
Daniel Vetterd74cf322012-10-26 10:58:13 +02003467 I915_WRITE(FDI_RX_MISC(pipe),
3468 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3469
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 reg = FDI_RX_CTL(pipe);
3471 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 if (HAS_PCH_CPT(dev)) {
3473 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3474 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3475 } else {
3476 temp &= ~FDI_LINK_TRAIN_NONE;
3477 temp |= FDI_LINK_TRAIN_PATTERN_1;
3478 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003479 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3480
3481 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003482 udelay(150);
3483
Akshay Joshi0206e352011-08-16 15:34:10 -04003484 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003485 reg = FDI_TX_CTL(pipe);
3486 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3488 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003489 I915_WRITE(reg, temp);
3490
3491 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003492 udelay(500);
3493
Sean Paulfa37d392012-03-02 12:53:39 -05003494 for (retry = 0; retry < 5; retry++) {
3495 reg = FDI_RX_IIR(pipe);
3496 temp = I915_READ(reg);
3497 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3498 if (temp & FDI_RX_BIT_LOCK) {
3499 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3500 DRM_DEBUG_KMS("FDI train 1 done.\n");
3501 break;
3502 }
3503 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504 }
Sean Paulfa37d392012-03-02 12:53:39 -05003505 if (retry < 5)
3506 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003507 }
3508 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510
3511 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 reg = FDI_TX_CTL(pipe);
3513 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514 temp &= ~FDI_LINK_TRAIN_NONE;
3515 temp |= FDI_LINK_TRAIN_PATTERN_2;
3516 if (IS_GEN6(dev)) {
3517 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3518 /* SNB-B */
3519 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3520 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 reg = FDI_RX_CTL(pipe);
3524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 if (HAS_PCH_CPT(dev)) {
3526 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3527 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3528 } else {
3529 temp &= ~FDI_LINK_TRAIN_NONE;
3530 temp |= FDI_LINK_TRAIN_PATTERN_2;
3531 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 I915_WRITE(reg, temp);
3533
3534 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003535 udelay(150);
3536
Akshay Joshi0206e352011-08-16 15:34:10 -04003537 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 reg = FDI_TX_CTL(pipe);
3539 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3541 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 I915_WRITE(reg, temp);
3543
3544 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 udelay(500);
3546
Sean Paulfa37d392012-03-02 12:53:39 -05003547 for (retry = 0; retry < 5; retry++) {
3548 reg = FDI_RX_IIR(pipe);
3549 temp = I915_READ(reg);
3550 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3551 if (temp & FDI_RX_SYMBOL_LOCK) {
3552 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3553 DRM_DEBUG_KMS("FDI train 2 done.\n");
3554 break;
3555 }
3556 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 }
Sean Paulfa37d392012-03-02 12:53:39 -05003558 if (retry < 5)
3559 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560 }
3561 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003562 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563
3564 DRM_DEBUG_KMS("FDI train done.\n");
3565}
3566
Jesse Barnes357555c2011-04-28 15:09:55 -07003567/* Manual link training for Ivy Bridge A0 parts */
3568static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3569{
3570 struct drm_device *dev = crtc->dev;
3571 struct drm_i915_private *dev_priv = dev->dev_private;
3572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3573 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003574 i915_reg_t reg;
3575 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003576
3577 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3578 for train result */
3579 reg = FDI_RX_IMR(pipe);
3580 temp = I915_READ(reg);
3581 temp &= ~FDI_RX_SYMBOL_LOCK;
3582 temp &= ~FDI_RX_BIT_LOCK;
3583 I915_WRITE(reg, temp);
3584
3585 POSTING_READ(reg);
3586 udelay(150);
3587
Daniel Vetter01a415f2012-10-27 15:58:40 +02003588 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3589 I915_READ(FDI_RX_IIR(pipe)));
3590
Jesse Barnes139ccd32013-08-19 11:04:55 -07003591 /* Try each vswing and preemphasis setting twice before moving on */
3592 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3593 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003596 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3597 temp &= ~FDI_TX_ENABLE;
3598 I915_WRITE(reg, temp);
3599
3600 reg = FDI_RX_CTL(pipe);
3601 temp = I915_READ(reg);
3602 temp &= ~FDI_LINK_TRAIN_AUTO;
3603 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3604 temp &= ~FDI_RX_ENABLE;
3605 I915_WRITE(reg, temp);
3606
3607 /* enable CPU FDI TX and PCH FDI RX */
3608 reg = FDI_TX_CTL(pipe);
3609 temp = I915_READ(reg);
3610 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003611 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003612 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003613 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003614 temp |= snb_b_fdi_train_param[j/2];
3615 temp |= FDI_COMPOSITE_SYNC;
3616 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3617
3618 I915_WRITE(FDI_RX_MISC(pipe),
3619 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3620
3621 reg = FDI_RX_CTL(pipe);
3622 temp = I915_READ(reg);
3623 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3624 temp |= FDI_COMPOSITE_SYNC;
3625 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3626
3627 POSTING_READ(reg);
3628 udelay(1); /* should be 0.5us */
3629
3630 for (i = 0; i < 4; i++) {
3631 reg = FDI_RX_IIR(pipe);
3632 temp = I915_READ(reg);
3633 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3634
3635 if (temp & FDI_RX_BIT_LOCK ||
3636 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3637 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3638 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3639 i);
3640 break;
3641 }
3642 udelay(1); /* should be 0.5us */
3643 }
3644 if (i == 4) {
3645 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3646 continue;
3647 }
3648
3649 /* Train 2 */
3650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
3652 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3653 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3654 I915_WRITE(reg, temp);
3655
3656 reg = FDI_RX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3659 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003660 I915_WRITE(reg, temp);
3661
3662 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003663 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003664
Jesse Barnes139ccd32013-08-19 11:04:55 -07003665 for (i = 0; i < 4; i++) {
3666 reg = FDI_RX_IIR(pipe);
3667 temp = I915_READ(reg);
3668 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003669
Jesse Barnes139ccd32013-08-19 11:04:55 -07003670 if (temp & FDI_RX_SYMBOL_LOCK ||
3671 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3672 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3673 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3674 i);
3675 goto train_done;
3676 }
3677 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003678 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003679 if (i == 4)
3680 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003681 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003682
Jesse Barnes139ccd32013-08-19 11:04:55 -07003683train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003684 DRM_DEBUG_KMS("FDI train done.\n");
3685}
3686
Daniel Vetter88cefb62012-08-12 19:27:14 +02003687static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003688{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003689 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003690 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003691 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003692 i915_reg_t reg;
3693 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003694
Jesse Barnes0e23b992010-09-10 11:10:00 -07003695 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003696 reg = FDI_RX_CTL(pipe);
3697 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003698 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003699 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003700 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003701 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3702
3703 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003704 udelay(200);
3705
3706 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003707 temp = I915_READ(reg);
3708 I915_WRITE(reg, temp | FDI_PCDCLK);
3709
3710 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003711 udelay(200);
3712
Paulo Zanoni20749732012-11-23 15:30:38 -02003713 /* Enable CPU FDI TX PLL, always on for Ironlake */
3714 reg = FDI_TX_CTL(pipe);
3715 temp = I915_READ(reg);
3716 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3717 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003718
Paulo Zanoni20749732012-11-23 15:30:38 -02003719 POSTING_READ(reg);
3720 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003721 }
3722}
3723
Daniel Vetter88cefb62012-08-12 19:27:14 +02003724static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3725{
3726 struct drm_device *dev = intel_crtc->base.dev;
3727 struct drm_i915_private *dev_priv = dev->dev_private;
3728 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003729 i915_reg_t reg;
3730 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003731
3732 /* Switch from PCDclk to Rawclk */
3733 reg = FDI_RX_CTL(pipe);
3734 temp = I915_READ(reg);
3735 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3736
3737 /* Disable CPU FDI TX PLL */
3738 reg = FDI_TX_CTL(pipe);
3739 temp = I915_READ(reg);
3740 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3741
3742 POSTING_READ(reg);
3743 udelay(100);
3744
3745 reg = FDI_RX_CTL(pipe);
3746 temp = I915_READ(reg);
3747 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3748
3749 /* Wait for the clocks to turn off. */
3750 POSTING_READ(reg);
3751 udelay(100);
3752}
3753
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003754static void ironlake_fdi_disable(struct drm_crtc *crtc)
3755{
3756 struct drm_device *dev = crtc->dev;
3757 struct drm_i915_private *dev_priv = dev->dev_private;
3758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3759 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003760 i915_reg_t reg;
3761 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003762
3763 /* disable CPU FDI tx and PCH FDI rx */
3764 reg = FDI_TX_CTL(pipe);
3765 temp = I915_READ(reg);
3766 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3767 POSTING_READ(reg);
3768
3769 reg = FDI_RX_CTL(pipe);
3770 temp = I915_READ(reg);
3771 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003772 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003773 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3774
3775 POSTING_READ(reg);
3776 udelay(100);
3777
3778 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003779 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003780 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003781
3782 /* still set train pattern 1 */
3783 reg = FDI_TX_CTL(pipe);
3784 temp = I915_READ(reg);
3785 temp &= ~FDI_LINK_TRAIN_NONE;
3786 temp |= FDI_LINK_TRAIN_PATTERN_1;
3787 I915_WRITE(reg, temp);
3788
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 if (HAS_PCH_CPT(dev)) {
3792 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3793 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3794 } else {
3795 temp &= ~FDI_LINK_TRAIN_NONE;
3796 temp |= FDI_LINK_TRAIN_PATTERN_1;
3797 }
3798 /* BPC in FDI rx is consistent with that in PIPECONF */
3799 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003800 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003801 I915_WRITE(reg, temp);
3802
3803 POSTING_READ(reg);
3804 udelay(100);
3805}
3806
Chris Wilson5dce5b932014-01-20 10:17:36 +00003807bool intel_has_pending_fb_unpin(struct drm_device *dev)
3808{
3809 struct intel_crtc *crtc;
3810
3811 /* Note that we don't need to be called with mode_config.lock here
3812 * as our list of CRTC objects is static for the lifetime of the
3813 * device and so cannot disappear as we iterate. Similarly, we can
3814 * happily treat the predicates as racy, atomic checks as userspace
3815 * cannot claim and pin a new fb without at least acquring the
3816 * struct_mutex and so serialising with us.
3817 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003818 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003819 if (atomic_read(&crtc->unpin_work_count) == 0)
3820 continue;
3821
Daniel Vetter5a21b662016-05-24 17:13:53 +02003822 if (crtc->flip_work)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003823 intel_wait_for_vblank(dev, crtc->pipe);
3824
3825 return true;
3826 }
3827
3828 return false;
3829}
3830
Daniel Vetter5a21b662016-05-24 17:13:53 +02003831static void page_flip_completed(struct intel_crtc *intel_crtc)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003832{
3833 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003834 struct intel_flip_work *work = intel_crtc->flip_work;
3835
3836 intel_crtc->flip_work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003837
3838 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07003839 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003840
3841 drm_crtc_vblank_put(&intel_crtc->base);
3842
Daniel Vetter5a21b662016-05-24 17:13:53 +02003843 wake_up_all(&dev_priv->pending_flip_queue);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +02003844 queue_work(dev_priv->wq, &work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +02003845
3846 trace_i915_flip_complete(intel_crtc->plane,
3847 work->pending_flip_obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003848}
3849
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003850static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003851{
Chris Wilson0f911282012-04-17 10:05:38 +01003852 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003853 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003854 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003855
Daniel Vetter2c10d572012-12-20 21:24:07 +01003856 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003857
3858 ret = wait_event_interruptible_timeout(
3859 dev_priv->pending_flip_queue,
3860 !intel_crtc_has_pending_flip(crtc),
3861 60*HZ);
3862
3863 if (ret < 0)
3864 return ret;
3865
Daniel Vetter5a21b662016-05-24 17:13:53 +02003866 if (ret == 0) {
3867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3868 struct intel_flip_work *work;
3869
3870 spin_lock_irq(&dev->event_lock);
3871 work = intel_crtc->flip_work;
3872 if (work && !is_mmio_work(work)) {
3873 WARN_ONCE(1, "Removing stuck page flip\n");
3874 page_flip_completed(intel_crtc);
3875 }
3876 spin_unlock_irq(&dev->event_lock);
3877 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003878
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003879 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003880}
3881
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003882static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3883{
3884 u32 temp;
3885
3886 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3887
3888 mutex_lock(&dev_priv->sb_lock);
3889
3890 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3891 temp |= SBI_SSCCTL_DISABLE;
3892 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3893
3894 mutex_unlock(&dev_priv->sb_lock);
3895}
3896
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003897/* Program iCLKIP clock to the desired frequency */
3898static void lpt_program_iclkip(struct drm_crtc *crtc)
3899{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003900 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003901 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003902 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3903 u32 temp;
3904
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003905 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003906
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003907 /* The iCLK virtual clock root frequency is in MHz,
3908 * but the adjusted_mode->crtc_clock in in KHz. To get the
3909 * divisors, it is necessary to divide one by another, so we
3910 * convert the virtual clock precision to KHz here for higher
3911 * precision.
3912 */
3913 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003914 u32 iclk_virtual_root_freq = 172800 * 1000;
3915 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003916 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003917
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003918 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3919 clock << auxdiv);
3920 divsel = (desired_divisor / iclk_pi_range) - 2;
3921 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003922
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003923 /*
3924 * Near 20MHz is a corner case which is
3925 * out of range for the 7-bit divisor
3926 */
3927 if (divsel <= 0x7f)
3928 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003929 }
3930
3931 /* This should not happen with any sane values */
3932 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3933 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3934 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3935 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3936
3937 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003938 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 auxdiv,
3940 divsel,
3941 phasedir,
3942 phaseinc);
3943
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003944 mutex_lock(&dev_priv->sb_lock);
3945
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003946 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003947 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003948 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3949 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3950 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3951 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3952 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3953 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003954 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003955
3956 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003957 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3959 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003960 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961
3962 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003963 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003964 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003965 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003966
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003967 mutex_unlock(&dev_priv->sb_lock);
3968
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003969 /* Wait for initialization time */
3970 udelay(24);
3971
3972 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3973}
3974
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003975int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3976{
3977 u32 divsel, phaseinc, auxdiv;
3978 u32 iclk_virtual_root_freq = 172800 * 1000;
3979 u32 iclk_pi_range = 64;
3980 u32 desired_divisor;
3981 u32 temp;
3982
3983 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3984 return 0;
3985
3986 mutex_lock(&dev_priv->sb_lock);
3987
3988 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3989 if (temp & SBI_SSCCTL_DISABLE) {
3990 mutex_unlock(&dev_priv->sb_lock);
3991 return 0;
3992 }
3993
3994 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3995 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3996 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3997 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3998 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3999
4000 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4001 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4002 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4003
4004 mutex_unlock(&dev_priv->sb_lock);
4005
4006 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4007
4008 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4009 desired_divisor << auxdiv);
4010}
4011
Daniel Vetter275f01b22013-05-03 11:49:47 +02004012static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4013 enum pipe pch_transcoder)
4014{
4015 struct drm_device *dev = crtc->base.dev;
4016 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004017 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004018
4019 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4020 I915_READ(HTOTAL(cpu_transcoder)));
4021 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4022 I915_READ(HBLANK(cpu_transcoder)));
4023 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4024 I915_READ(HSYNC(cpu_transcoder)));
4025
4026 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4027 I915_READ(VTOTAL(cpu_transcoder)));
4028 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4029 I915_READ(VBLANK(cpu_transcoder)));
4030 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4031 I915_READ(VSYNC(cpu_transcoder)));
4032 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4033 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4034}
4035
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004036static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004037{
4038 struct drm_i915_private *dev_priv = dev->dev_private;
4039 uint32_t temp;
4040
4041 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004042 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004043 return;
4044
4045 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4046 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4047
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004048 temp &= ~FDI_BC_BIFURCATION_SELECT;
4049 if (enable)
4050 temp |= FDI_BC_BIFURCATION_SELECT;
4051
4052 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004053 I915_WRITE(SOUTH_CHICKEN1, temp);
4054 POSTING_READ(SOUTH_CHICKEN1);
4055}
4056
4057static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4058{
4059 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004060
4061 switch (intel_crtc->pipe) {
4062 case PIPE_A:
4063 break;
4064 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004065 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004066 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004067 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004068 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004069
4070 break;
4071 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004072 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004073
4074 break;
4075 default:
4076 BUG();
4077 }
4078}
4079
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004080/* Return which DP Port should be selected for Transcoder DP control */
4081static enum port
4082intel_trans_dp_port_sel(struct drm_crtc *crtc)
4083{
4084 struct drm_device *dev = crtc->dev;
4085 struct intel_encoder *encoder;
4086
4087 for_each_encoder_on_crtc(dev, crtc, encoder) {
4088 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4089 encoder->type == INTEL_OUTPUT_EDP)
4090 return enc_to_dig_port(&encoder->base)->port;
4091 }
4092
4093 return -1;
4094}
4095
Jesse Barnesf67a5592011-01-05 10:31:48 -08004096/*
4097 * Enable PCH resources required for PCH ports:
4098 * - PCH PLLs
4099 * - FDI training & RX/TX
4100 * - update transcoder timings
4101 * - DP transcoding bits
4102 * - transcoder
4103 */
4104static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004105{
4106 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004107 struct drm_i915_private *dev_priv = dev->dev_private;
4108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4109 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004110 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004111
Daniel Vetterab9412b2013-05-03 11:49:46 +02004112 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004113
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004114 if (IS_IVYBRIDGE(dev))
4115 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4116
Daniel Vettercd986ab2012-10-26 10:58:12 +02004117 /* Write the TU size bits before fdi link training, so that error
4118 * detection works. */
4119 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4120 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4121
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004122 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004123 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004124
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004125 /* We need to program the right clock selection before writing the pixel
4126 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004127 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004128 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004129
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004130 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004131 temp |= TRANS_DPLL_ENABLE(pipe);
4132 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004133 if (intel_crtc->config->shared_dpll ==
4134 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004135 temp |= sel;
4136 else
4137 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004138 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004139 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004140
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004141 /* XXX: pch pll's can be enabled any time before we enable the PCH
4142 * transcoder, and we actually should do this to not upset any PCH
4143 * transcoder that already use the clock when we share it.
4144 *
4145 * Note that enable_shared_dpll tries to do the right thing, but
4146 * get_shared_dpll unconditionally resets the pll - we need that to have
4147 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004148 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004149
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004150 /* set transcoder timing, panel must allow it */
4151 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004152 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004153
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004154 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004155
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004157 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004158 const struct drm_display_mode *adjusted_mode =
4159 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004160 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004161 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004162 temp = I915_READ(reg);
4163 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004164 TRANS_DP_SYNC_MASK |
4165 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004166 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004167 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004169 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004170 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004171 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004172 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004173
4174 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004175 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004176 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004177 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004178 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004179 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004180 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004181 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004182 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004183 break;
4184 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004185 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186 }
4187
Chris Wilson5eddb702010-09-11 13:48:45 +01004188 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004189 }
4190
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004191 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004192}
4193
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004194static void lpt_pch_enable(struct drm_crtc *crtc)
4195{
4196 struct drm_device *dev = crtc->dev;
4197 struct drm_i915_private *dev_priv = dev->dev_private;
4198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004199 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004200
Daniel Vetterab9412b2013-05-03 11:49:46 +02004201 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004202
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004203 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004204
Paulo Zanoni0540e482012-10-31 18:12:40 -02004205 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004206 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004207
Paulo Zanoni937bb612012-10-31 18:12:47 -02004208 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004209}
4210
Daniel Vettera1520312013-05-03 11:49:50 +02004211static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004212{
4213 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004214 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004215 u32 temp;
4216
4217 temp = I915_READ(dslreg);
4218 udelay(500);
4219 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004220 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004221 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004222 }
4223}
4224
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004225static int
4226skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4227 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4228 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004229{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004230 struct intel_crtc_scaler_state *scaler_state =
4231 &crtc_state->scaler_state;
4232 struct intel_crtc *intel_crtc =
4233 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004234 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004235
4236 need_scaling = intel_rotation_90_or_270(rotation) ?
4237 (src_h != dst_w || src_w != dst_h):
4238 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004239
4240 /*
4241 * if plane is being disabled or scaler is no more required or force detach
4242 * - free scaler binded to this plane/crtc
4243 * - in order to do this, update crtc->scaler_usage
4244 *
4245 * Here scaler state in crtc_state is set free so that
4246 * scaler can be assigned to other user. Actual register
4247 * update to free the scaler is done in plane/panel-fit programming.
4248 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4249 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004250 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004251 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004252 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004253 scaler_state->scalers[*scaler_id].in_use = 0;
4254
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004255 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4256 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4257 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004258 scaler_state->scaler_users);
4259 *scaler_id = -1;
4260 }
4261 return 0;
4262 }
4263
4264 /* range checks */
4265 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4266 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4267
4268 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4269 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004270 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004271 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004272 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004273 return -EINVAL;
4274 }
4275
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004276 /* mark this plane as a scaler user in crtc_state */
4277 scaler_state->scaler_users |= (1 << scaler_user);
4278 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4279 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4280 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4281 scaler_state->scaler_users);
4282
4283 return 0;
4284}
4285
4286/**
4287 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4288 *
4289 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004290 *
4291 * Return
4292 * 0 - scaler_usage updated successfully
4293 * error - requested scaling cannot be supported or other error condition
4294 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004295int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004296{
4297 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004298 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004299
Ville Syrjälä78108b72016-05-27 20:59:19 +03004300 DRM_DEBUG_KMS("Updating scaler for [CRTC:%d:%s] scaler_user index %u.%u\n",
4301 intel_crtc->base.base.id, intel_crtc->base.name,
4302 intel_crtc->pipe, SKL_CRTC_INDEX);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004303
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004304 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004305 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004306 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004307 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004308}
4309
4310/**
4311 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4312 *
4313 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004314 * @plane_state: atomic plane state to update
4315 *
4316 * Return
4317 * 0 - scaler_usage updated successfully
4318 * error - requested scaling cannot be supported or other error condition
4319 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004320static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4321 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004322{
4323
4324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004325 struct intel_plane *intel_plane =
4326 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004327 struct drm_framebuffer *fb = plane_state->base.fb;
4328 int ret;
4329
4330 bool force_detach = !fb || !plane_state->visible;
4331
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004332 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d:%s] scaler_user index %u.%u\n",
4333 intel_plane->base.base.id, intel_plane->base.name,
4334 intel_crtc->pipe, drm_plane_index(&intel_plane->base));
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004335
4336 ret = skl_update_scaler(crtc_state, force_detach,
4337 drm_plane_index(&intel_plane->base),
4338 &plane_state->scaler_id,
4339 plane_state->base.rotation,
4340 drm_rect_width(&plane_state->src) >> 16,
4341 drm_rect_height(&plane_state->src) >> 16,
4342 drm_rect_width(&plane_state->dst),
4343 drm_rect_height(&plane_state->dst));
4344
4345 if (ret || plane_state->scaler_id < 0)
4346 return ret;
4347
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004349 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004350 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4351 intel_plane->base.base.id,
4352 intel_plane->base.name);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004353 return -EINVAL;
4354 }
4355
4356 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004357 switch (fb->pixel_format) {
4358 case DRM_FORMAT_RGB565:
4359 case DRM_FORMAT_XBGR8888:
4360 case DRM_FORMAT_XRGB8888:
4361 case DRM_FORMAT_ABGR8888:
4362 case DRM_FORMAT_ARGB8888:
4363 case DRM_FORMAT_XRGB2101010:
4364 case DRM_FORMAT_XBGR2101010:
4365 case DRM_FORMAT_YUYV:
4366 case DRM_FORMAT_YVYU:
4367 case DRM_FORMAT_UYVY:
4368 case DRM_FORMAT_VYUY:
4369 break;
4370 default:
Ville Syrjälä72660ce2016-05-27 20:59:20 +03004371 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4372 intel_plane->base.base.id, intel_plane->base.name,
4373 fb->base.id, fb->pixel_format);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004374 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004375 }
4376
Chandra Kondurua1b22782015-04-07 15:28:45 -07004377 return 0;
4378}
4379
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004380static void skylake_scaler_disable(struct intel_crtc *crtc)
4381{
4382 int i;
4383
4384 for (i = 0; i < crtc->num_scalers; i++)
4385 skl_detach_scaler(crtc, i);
4386}
4387
4388static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004389{
4390 struct drm_device *dev = crtc->base.dev;
4391 struct drm_i915_private *dev_priv = dev->dev_private;
4392 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004393 struct intel_crtc_scaler_state *scaler_state =
4394 &crtc->config->scaler_state;
4395
4396 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4397
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004398 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004399 int id;
4400
4401 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4402 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4403 return;
4404 }
4405
4406 id = scaler_state->scaler_id;
4407 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4408 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4409 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4410 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4411
4412 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004413 }
4414}
4415
Jesse Barnesb074cec2013-04-25 12:55:02 -07004416static void ironlake_pfit_enable(struct intel_crtc *crtc)
4417{
4418 struct drm_device *dev = crtc->base.dev;
4419 struct drm_i915_private *dev_priv = dev->dev_private;
4420 int pipe = crtc->pipe;
4421
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004422 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004423 /* Force use of hard-coded filter coefficients
4424 * as some pre-programmed values are broken,
4425 * e.g. x201.
4426 */
4427 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4428 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4429 PF_PIPE_SEL_IVB(pipe));
4430 else
4431 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004432 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4433 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004434 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004435}
4436
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004437void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004438{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004439 struct drm_device *dev = crtc->base.dev;
4440 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004441
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004442 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004443 return;
4444
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004445 /*
4446 * We can only enable IPS after we enable a plane and wait for a vblank
4447 * This function is called from post_plane_update, which is run after
4448 * a vblank wait.
4449 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004450
Paulo Zanonid77e4532013-09-24 13:52:55 -03004451 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004452 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004453 mutex_lock(&dev_priv->rps.hw_lock);
4454 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4455 mutex_unlock(&dev_priv->rps.hw_lock);
4456 /* Quoting Art Runyan: "its not safe to expect any particular
4457 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004458 * mailbox." Moreover, the mailbox may return a bogus state,
4459 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004460 */
4461 } else {
4462 I915_WRITE(IPS_CTL, IPS_ENABLE);
4463 /* The bit only becomes 1 in the next vblank, so this wait here
4464 * is essentially intel_wait_for_vblank. If we don't have this
4465 * and don't wait for vblanks until the end of crtc_enable, then
4466 * the HW state readout code will complain that the expected
4467 * IPS_CTL value is not the one we read. */
Chris Wilson2ec9ba32016-06-30 15:33:01 +01004468 if (intel_wait_for_register(dev_priv,
4469 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4470 50))
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004471 DRM_ERROR("Timed out waiting for IPS enable\n");
4472 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004473}
4474
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004475void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004476{
4477 struct drm_device *dev = crtc->base.dev;
4478 struct drm_i915_private *dev_priv = dev->dev_private;
4479
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004480 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004481 return;
4482
4483 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004484 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004485 mutex_lock(&dev_priv->rps.hw_lock);
4486 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4487 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004488 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4489 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4490 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004491 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004492 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004493 POSTING_READ(IPS_CTL);
4494 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004495
4496 /* We need to wait for a vblank before we can disable the plane. */
4497 intel_wait_for_vblank(dev, crtc->pipe);
4498}
4499
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004500static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004501{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004502 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004503 struct drm_device *dev = intel_crtc->base.dev;
4504 struct drm_i915_private *dev_priv = dev->dev_private;
4505
4506 mutex_lock(&dev->struct_mutex);
4507 dev_priv->mm.interruptible = false;
4508 (void) intel_overlay_switch_off(intel_crtc->overlay);
4509 dev_priv->mm.interruptible = true;
4510 mutex_unlock(&dev->struct_mutex);
4511 }
4512
4513 /* Let userspace switch the overlay on again. In most cases userspace
4514 * has to recompute where to put it anyway.
4515 */
4516}
4517
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004518/**
4519 * intel_post_enable_primary - Perform operations after enabling primary plane
4520 * @crtc: the CRTC whose primary plane was just enabled
4521 *
4522 * Performs potentially sleeping operations that must be done after the primary
4523 * plane is enabled, such as updating FBC and IPS. Note that this may be
4524 * called due to an explicit primary plane update, or due to an implicit
4525 * re-enable that is caused when a sprite plane is updated to no longer
4526 * completely hide the primary plane.
4527 */
4528static void
4529intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004530{
4531 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004532 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4534 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004535
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004536 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004537 * FIXME IPS should be fine as long as one plane is
4538 * enabled, but in practice it seems to have problems
4539 * when going from primary only to sprite only and vice
4540 * versa.
4541 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004542 hsw_enable_ips(intel_crtc);
4543
Daniel Vetterf99d7062014-06-19 16:01:59 +02004544 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004545 * Gen2 reports pipe underruns whenever all planes are disabled.
4546 * So don't enable underrun reporting before at least some planes
4547 * are enabled.
4548 * FIXME: Need to fix the logic to work when we turn off all planes
4549 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004550 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004551 if (IS_GEN2(dev))
4552 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4553
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004554 /* Underruns don't always raise interrupts, so check manually. */
4555 intel_check_cpu_fifo_underruns(dev_priv);
4556 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004557}
4558
Ville Syrjälä2622a082016-03-09 19:07:26 +02004559/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004560static void
4561intel_pre_disable_primary(struct drm_crtc *crtc)
4562{
4563 struct drm_device *dev = crtc->dev;
4564 struct drm_i915_private *dev_priv = dev->dev_private;
4565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4566 int pipe = intel_crtc->pipe;
4567
4568 /*
4569 * Gen2 reports pipe underruns whenever all planes are disabled.
4570 * So diasble underrun reporting before all the planes get disabled.
4571 * FIXME: Need to fix the logic to work when we turn off all planes
4572 * but leave the pipe running.
4573 */
4574 if (IS_GEN2(dev))
4575 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4576
4577 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004578 * FIXME IPS should be fine as long as one plane is
4579 * enabled, but in practice it seems to have problems
4580 * when going from primary only to sprite only and vice
4581 * versa.
4582 */
4583 hsw_disable_ips(intel_crtc);
4584}
4585
4586/* FIXME get rid of this and use pre_plane_update */
4587static void
4588intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4589{
4590 struct drm_device *dev = crtc->dev;
4591 struct drm_i915_private *dev_priv = dev->dev_private;
4592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4593 int pipe = intel_crtc->pipe;
4594
4595 intel_pre_disable_primary(crtc);
4596
4597 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004598 * Vblank time updates from the shadow to live plane control register
4599 * are blocked if the memory self-refresh mode is active at that
4600 * moment. So to make sure the plane gets truly disabled, disable
4601 * first the self-refresh mode. The self-refresh enable bit in turn
4602 * will be checked/applied by the HW only at the next frame start
4603 * event which is after the vblank start event, so we need to have a
4604 * wait-for-vblank between disabling the plane and the pipe.
4605 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004606 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004607 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004608 dev_priv->wm.vlv.cxsr = false;
4609 intel_wait_for_vblank(dev, pipe);
4610 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004611}
4612
Daniel Vetter5a21b662016-05-24 17:13:53 +02004613static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
4614{
4615 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4616 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4617 struct intel_crtc_state *pipe_config =
4618 to_intel_crtc_state(crtc->base.state);
4619 struct drm_device *dev = crtc->base.dev;
4620 struct drm_plane *primary = crtc->base.primary;
4621 struct drm_plane_state *old_pri_state =
4622 drm_atomic_get_existing_plane_state(old_state, primary);
4623
4624 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
4625
4626 crtc->wm.cxsr_allowed = true;
4627
4628 if (pipe_config->update_wm_post && pipe_config->base.active)
4629 intel_update_watermarks(&crtc->base);
4630
4631 if (old_pri_state) {
4632 struct intel_plane_state *primary_state =
4633 to_intel_plane_state(primary->state);
4634 struct intel_plane_state *old_primary_state =
4635 to_intel_plane_state(old_pri_state);
4636
4637 intel_fbc_post_update(crtc);
4638
4639 if (primary_state->visible &&
4640 (needs_modeset(&pipe_config->base) ||
4641 !old_primary_state->visible))
4642 intel_post_enable_primary(&crtc->base);
4643 }
4644}
4645
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004646static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004647{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004648 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004649 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004650 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004651 struct intel_crtc_state *pipe_config =
4652 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004653 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4654 struct drm_plane *primary = crtc->base.primary;
4655 struct drm_plane_state *old_pri_state =
4656 drm_atomic_get_existing_plane_state(old_state, primary);
4657 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004658
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004659 if (old_pri_state) {
4660 struct intel_plane_state *primary_state =
4661 to_intel_plane_state(primary->state);
4662 struct intel_plane_state *old_primary_state =
4663 to_intel_plane_state(old_pri_state);
4664
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +02004665 intel_fbc_pre_update(crtc, pipe_config, primary_state);
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004666
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004667 if (old_primary_state->visible &&
4668 (modeset || !primary_state->visible))
4669 intel_pre_disable_primary(&crtc->base);
4670 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004671
David Weinehalla4015f92016-05-19 15:50:36 +03004672 if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev)) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004673 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004674
Ville Syrjälä2622a082016-03-09 19:07:26 +02004675 /*
4676 * Vblank time updates from the shadow to live plane control register
4677 * are blocked if the memory self-refresh mode is active at that
4678 * moment. So to make sure the plane gets truly disabled, disable
4679 * first the self-refresh mode. The self-refresh enable bit in turn
4680 * will be checked/applied by the HW only at the next frame start
4681 * event which is after the vblank start event, so we need to have a
4682 * wait-for-vblank between disabling the plane and the pipe.
4683 */
4684 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004685 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004686 dev_priv->wm.vlv.cxsr = false;
4687 intel_wait_for_vblank(dev, crtc->pipe);
4688 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004689 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004690
Matt Ropered4a6a72016-02-23 17:20:13 -08004691 /*
4692 * IVB workaround: must disable low power watermarks for at least
4693 * one frame before enabling scaling. LP watermarks can be re-enabled
4694 * when scaling is disabled.
4695 *
4696 * WaCxSRDisabledForSpriteScaling:ivb
4697 */
4698 if (pipe_config->disable_lp_wm) {
4699 ilk_disable_lp_wm(dev);
4700 intel_wait_for_vblank(dev, crtc->pipe);
4701 }
4702
4703 /*
4704 * If we're doing a modeset, we're done. No need to do any pre-vblank
4705 * watermark programming here.
4706 */
4707 if (needs_modeset(&pipe_config->base))
4708 return;
4709
4710 /*
4711 * For platforms that support atomic watermarks, program the
4712 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4713 * will be the intermediate values that are safe for both pre- and
4714 * post- vblank; when vblank happens, the 'active' values will be set
4715 * to the final 'target' values and we'll do this again to get the
4716 * optimal watermarks. For gen9+ platforms, the values we program here
4717 * will be the final target values which will get automatically latched
4718 * at vblank time; no further programming will be necessary.
4719 *
4720 * If a platform hasn't been transitioned to atomic watermarks yet,
4721 * we'll continue to update watermarks the old way, if flags tell
4722 * us to.
4723 */
4724 if (dev_priv->display.initial_watermarks != NULL)
4725 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004726 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004727 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004728}
4729
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004730static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004731{
4732 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004734 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004735 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004736
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004737 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004738
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004739 drm_for_each_plane_mask(p, dev, plane_mask)
4740 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004741
Daniel Vetterf99d7062014-06-19 16:01:59 +02004742 /*
4743 * FIXME: Once we grow proper nuclear flip support out of this we need
4744 * to compute the mask of flip planes precisely. For the time being
4745 * consider this a flip to a NULL plane.
4746 */
4747 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004748}
4749
Jesse Barnesf67a5592011-01-05 10:31:48 -08004750static void ironlake_crtc_enable(struct drm_crtc *crtc)
4751{
4752 struct drm_device *dev = crtc->dev;
4753 struct drm_i915_private *dev_priv = dev->dev_private;
4754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004755 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004756 int pipe = intel_crtc->pipe;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004757 struct intel_crtc_state *pipe_config =
4758 to_intel_crtc_state(crtc->state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004759
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004760 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004761 return;
4762
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004763 /*
4764 * Sometimes spurious CPU pipe underruns happen during FDI
4765 * training, at least with VGA+HDMI cloning. Suppress them.
4766 *
4767 * On ILK we get an occasional spurious CPU pipe underruns
4768 * between eDP port A enable and vdd enable. Also PCH port
4769 * enable seems to result in the occasional CPU pipe underrun.
4770 *
4771 * Spurious PCH underruns also occur during PCH enabling.
4772 */
4773 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4774 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004775 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004776 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4777
4778 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004779 intel_prepare_shared_dpll(intel_crtc);
4780
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004781 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304782 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004783
4784 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02004785 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004786
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004787 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004788 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004789 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004790 }
4791
4792 ironlake_set_pipeconf(crtc);
4793
Jesse Barnesf67a5592011-01-05 10:31:48 -08004794 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004795
Daniel Vetterf6736a12013-06-05 13:34:30 +02004796 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004797 if (encoder->pre_enable)
4798 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004799
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004800 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004801 /* Note: FDI PLL enabling _must_ be done before we enable the
4802 * cpu pipes, hence this is separate from all the other fdi/pch
4803 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004804 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004805 } else {
4806 assert_fdi_tx_disabled(dev_priv, pipe);
4807 assert_fdi_rx_disabled(dev_priv, pipe);
4808 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004809
Jesse Barnesb074cec2013-04-25 12:55:02 -07004810 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004811
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004812 /*
4813 * On ILK+ LUT must be loaded before the pipe is running but with
4814 * clocks enabled
4815 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004816 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004817
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004818 if (dev_priv->display.initial_watermarks != NULL)
4819 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004820 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004821
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004822 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004823 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004824
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004825 assert_vblank_disabled(crtc);
4826 drm_crtc_vblank_on(crtc);
4827
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004828 for_each_encoder_on_crtc(dev, crtc, encoder)
4829 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004830
4831 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004832 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004833
4834 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4835 if (intel_crtc->config->has_pch_encoder)
4836 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004837 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004838 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004839}
4840
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004841/* IPS only exists on ULT machines and is tied to pipe A. */
4842static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4843{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004844 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004845}
4846
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004847static void haswell_crtc_enable(struct drm_crtc *crtc)
4848{
4849 struct drm_device *dev = crtc->dev;
4850 struct drm_i915_private *dev_priv = dev->dev_private;
4851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4852 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004853 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02004854 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004855 struct intel_crtc_state *pipe_config =
4856 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004857
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004858 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004859 return;
4860
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004861 if (intel_crtc->config->has_pch_encoder)
4862 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4863 false);
4864
Imre Deak95a7a2a2016-06-13 16:44:35 +03004865 for_each_encoder_on_crtc(dev, crtc, encoder)
4866 if (encoder->pre_pll_enable)
4867 encoder->pre_pll_enable(encoder);
4868
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004869 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004870 intel_enable_shared_dpll(intel_crtc);
4871
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004872 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304873 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004874
Jani Nikula4d1de972016-03-18 17:05:42 +02004875 if (!intel_crtc->config->has_dsi_encoder)
4876 intel_set_pipe_timings(intel_crtc);
4877
Jani Nikulabc58be62016-03-18 17:05:39 +02004878 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004879
Jani Nikula4d1de972016-03-18 17:05:42 +02004880 if (cpu_transcoder != TRANSCODER_EDP &&
4881 !transcoder_is_dsi(cpu_transcoder)) {
4882 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004883 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004884 }
4885
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004886 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004887 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004888 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004889 }
4890
Jani Nikula4d1de972016-03-18 17:05:42 +02004891 if (!intel_crtc->config->has_dsi_encoder)
4892 haswell_set_pipeconf(crtc);
4893
Jani Nikula391bf042016-03-18 17:05:40 +02004894 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004895
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004896 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02004897
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004898 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004899
Daniel Vetter6b698512015-11-28 11:05:39 +01004900 if (intel_crtc->config->has_pch_encoder)
4901 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4902 else
4903 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4904
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304905 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004906 if (encoder->pre_enable)
4907 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304908 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004909
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004910 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004911 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004912
Jani Nikulaa65347b2015-11-27 12:21:46 +02004913 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304914 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004915
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004916 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004917 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004918 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004919 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004920
4921 /*
4922 * On ILK+ LUT must be loaded before the pipe is running but with
4923 * clocks enabled
4924 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004925 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004926
Paulo Zanoni1f544382012-10-24 11:32:00 -02004927 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004928 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304929 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004930
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004931 if (dev_priv->display.initial_watermarks != NULL)
4932 dev_priv->display.initial_watermarks(pipe_config);
4933 else
4934 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02004935
4936 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4937 if (!intel_crtc->config->has_dsi_encoder)
4938 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004939
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004940 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004941 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004942
Jani Nikulaa65347b2015-11-27 12:21:46 +02004943 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004944 intel_ddi_set_vc_payload_alloc(crtc, true);
4945
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004946 assert_vblank_disabled(crtc);
4947 drm_crtc_vblank_on(crtc);
4948
Jani Nikula8807e552013-08-30 19:40:32 +03004949 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004950 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004951 intel_opregion_notify_encoder(encoder, true);
4952 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004953
Daniel Vetter6b698512015-11-28 11:05:39 +01004954 if (intel_crtc->config->has_pch_encoder) {
4955 intel_wait_for_vblank(dev, pipe);
4956 intel_wait_for_vblank(dev, pipe);
4957 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004958 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4959 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004960 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004961
Paulo Zanonie4916942013-09-20 16:21:19 -03004962 /* If we change the relative order between pipe/planes enabling, we need
4963 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004964 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4965 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4966 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4967 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4968 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004969}
4970
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004971static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004972{
4973 struct drm_device *dev = crtc->base.dev;
4974 struct drm_i915_private *dev_priv = dev->dev_private;
4975 int pipe = crtc->pipe;
4976
4977 /* To avoid upsetting the power well on haswell only disable the pfit if
4978 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004979 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004980 I915_WRITE(PF_CTL(pipe), 0);
4981 I915_WRITE(PF_WIN_POS(pipe), 0);
4982 I915_WRITE(PF_WIN_SZ(pipe), 0);
4983 }
4984}
4985
Jesse Barnes6be4a602010-09-10 10:26:01 -07004986static void ironlake_crtc_disable(struct drm_crtc *crtc)
4987{
4988 struct drm_device *dev = crtc->dev;
4989 struct drm_i915_private *dev_priv = dev->dev_private;
4990 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004991 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004992 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004993
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004994 /*
4995 * Sometimes spurious CPU pipe underruns happen when the
4996 * pipe is already disabled, but FDI RX/TX is still enabled.
4997 * Happens at least with VGA+HDMI cloning. Suppress them.
4998 */
4999 if (intel_crtc->config->has_pch_encoder) {
5000 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005001 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005002 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005003
Daniel Vetterea9d7582012-07-10 10:42:52 +02005004 for_each_encoder_on_crtc(dev, crtc, encoder)
5005 encoder->disable(encoder);
5006
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005007 drm_crtc_vblank_off(crtc);
5008 assert_vblank_disabled(crtc);
5009
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005010 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005011
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005012 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005013
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005014 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005015 ironlake_fdi_disable(crtc);
5016
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005017 for_each_encoder_on_crtc(dev, crtc, encoder)
5018 if (encoder->post_disable)
5019 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005020
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005021 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005022 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005023
Daniel Vetterd925c592013-06-05 13:34:04 +02005024 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005025 i915_reg_t reg;
5026 u32 temp;
5027
Daniel Vetterd925c592013-06-05 13:34:04 +02005028 /* disable TRANS_DP_CTL */
5029 reg = TRANS_DP_CTL(pipe);
5030 temp = I915_READ(reg);
5031 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5032 TRANS_DP_PORT_SEL_MASK);
5033 temp |= TRANS_DP_PORT_SEL_NONE;
5034 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005035
Daniel Vetterd925c592013-06-05 13:34:04 +02005036 /* disable DPLL_SEL */
5037 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005038 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005039 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005040 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005041
Daniel Vetterd925c592013-06-05 13:34:04 +02005042 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005043 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005044
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005045 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005046 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005047}
5048
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005049static void haswell_crtc_disable(struct drm_crtc *crtc)
5050{
5051 struct drm_device *dev = crtc->dev;
5052 struct drm_i915_private *dev_priv = dev->dev_private;
5053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5054 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005055 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005056
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005057 if (intel_crtc->config->has_pch_encoder)
5058 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5059 false);
5060
Jani Nikula8807e552013-08-30 19:40:32 +03005061 for_each_encoder_on_crtc(dev, crtc, encoder) {
5062 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005063 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005064 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005065
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005066 drm_crtc_vblank_off(crtc);
5067 assert_vblank_disabled(crtc);
5068
Jani Nikula4d1de972016-03-18 17:05:42 +02005069 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5070 if (!intel_crtc->config->has_dsi_encoder)
5071 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005072
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005073 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005074 intel_ddi_set_vc_payload_alloc(crtc, false);
5075
Jani Nikulaa65347b2015-11-27 12:21:46 +02005076 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305077 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005078
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005079 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005080 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005081 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005082 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005083
Jani Nikulaa65347b2015-11-27 12:21:46 +02005084 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305085 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005086
Imre Deak97b040a2014-06-25 22:01:50 +03005087 for_each_encoder_on_crtc(dev, crtc, encoder)
5088 if (encoder->post_disable)
5089 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005090
Ville Syrjälä92966a32015-12-08 16:05:48 +02005091 if (intel_crtc->config->has_pch_encoder) {
5092 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005093 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005094 intel_ddi_fdi_disable(crtc);
5095
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005096 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5097 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005098 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005099}
5100
Jesse Barnes2dd24552013-04-25 12:55:01 -07005101static void i9xx_pfit_enable(struct intel_crtc *crtc)
5102{
5103 struct drm_device *dev = crtc->base.dev;
5104 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005105 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005106
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005107 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005108 return;
5109
Daniel Vetterc0b03412013-05-28 12:05:54 +02005110 /*
5111 * The panel fitter should only be adjusted whilst the pipe is disabled,
5112 * according to register description and PRM.
5113 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005114 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5115 assert_pipe_disabled(dev_priv, crtc->pipe);
5116
Jesse Barnesb074cec2013-04-25 12:55:02 -07005117 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5118 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005119
5120 /* Border color in case we don't scale up to the full screen. Black by
5121 * default, change to something else for debugging. */
5122 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005123}
5124
Dave Airlied05410f2014-06-05 13:22:59 +10005125static enum intel_display_power_domain port_to_power_domain(enum port port)
5126{
5127 switch (port) {
5128 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005129 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005130 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005131 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005132 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005133 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005134 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005135 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005136 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005137 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005138 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005139 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005140 return POWER_DOMAIN_PORT_OTHER;
5141 }
5142}
5143
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005144static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5145{
5146 switch (port) {
5147 case PORT_A:
5148 return POWER_DOMAIN_AUX_A;
5149 case PORT_B:
5150 return POWER_DOMAIN_AUX_B;
5151 case PORT_C:
5152 return POWER_DOMAIN_AUX_C;
5153 case PORT_D:
5154 return POWER_DOMAIN_AUX_D;
5155 case PORT_E:
5156 /* FIXME: Check VBT for actual wiring of PORT E */
5157 return POWER_DOMAIN_AUX_D;
5158 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005159 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005160 return POWER_DOMAIN_AUX_A;
5161 }
5162}
5163
Imre Deak319be8a2014-03-04 19:22:57 +02005164enum intel_display_power_domain
5165intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005166{
Imre Deak319be8a2014-03-04 19:22:57 +02005167 struct drm_device *dev = intel_encoder->base.dev;
5168 struct intel_digital_port *intel_dig_port;
5169
5170 switch (intel_encoder->type) {
5171 case INTEL_OUTPUT_UNKNOWN:
5172 /* Only DDI platforms should ever use this output type */
5173 WARN_ON_ONCE(!HAS_DDI(dev));
5174 case INTEL_OUTPUT_DISPLAYPORT:
5175 case INTEL_OUTPUT_HDMI:
5176 case INTEL_OUTPUT_EDP:
5177 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005178 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005179 case INTEL_OUTPUT_DP_MST:
5180 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5181 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005182 case INTEL_OUTPUT_ANALOG:
5183 return POWER_DOMAIN_PORT_CRT;
5184 case INTEL_OUTPUT_DSI:
5185 return POWER_DOMAIN_PORT_DSI;
5186 default:
5187 return POWER_DOMAIN_PORT_OTHER;
5188 }
5189}
5190
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005191enum intel_display_power_domain
5192intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5193{
5194 struct drm_device *dev = intel_encoder->base.dev;
5195 struct intel_digital_port *intel_dig_port;
5196
5197 switch (intel_encoder->type) {
5198 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005199 case INTEL_OUTPUT_HDMI:
5200 /*
5201 * Only DDI platforms should ever use these output types.
5202 * We can get here after the HDMI detect code has already set
5203 * the type of the shared encoder. Since we can't be sure
5204 * what's the status of the given connectors, play safe and
5205 * run the DP detection too.
5206 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005207 WARN_ON_ONCE(!HAS_DDI(dev));
5208 case INTEL_OUTPUT_DISPLAYPORT:
5209 case INTEL_OUTPUT_EDP:
5210 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5211 return port_to_aux_power_domain(intel_dig_port->port);
5212 case INTEL_OUTPUT_DP_MST:
5213 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5214 return port_to_aux_power_domain(intel_dig_port->port);
5215 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005216 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005217 return POWER_DOMAIN_AUX_A;
5218 }
5219}
5220
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005221static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5222 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005223{
5224 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005225 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005226 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5227 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005228 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005229 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005230
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005231 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005232 return 0;
5233
Imre Deak77d22dc2014-03-05 16:20:52 +02005234 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5235 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005236 if (crtc_state->pch_pfit.enabled ||
5237 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005238 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5239
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005240 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5241 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5242
Imre Deak319be8a2014-03-04 19:22:57 +02005243 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005244 }
Imre Deak319be8a2014-03-04 19:22:57 +02005245
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005246 if (crtc_state->shared_dpll)
5247 mask |= BIT(POWER_DOMAIN_PLLS);
5248
Imre Deak77d22dc2014-03-05 16:20:52 +02005249 return mask;
5250}
5251
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005252static unsigned long
5253modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5254 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005255{
5256 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5258 enum intel_display_power_domain domain;
Daniel Vetter5a21b662016-05-24 17:13:53 +02005259 unsigned long domains, new_domains, old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005260
5261 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005262 intel_crtc->enabled_power_domains = new_domains =
5263 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005264
Daniel Vetter5a21b662016-05-24 17:13:53 +02005265 domains = new_domains & ~old_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005266
5267 for_each_power_domain(domain, domains)
5268 intel_display_power_get(dev_priv, domain);
5269
Daniel Vetter5a21b662016-05-24 17:13:53 +02005270 return old_domains & ~new_domains;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005271}
5272
5273static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5274 unsigned long domains)
5275{
5276 enum intel_display_power_domain domain;
5277
5278 for_each_power_domain(domain, domains)
5279 intel_display_power_put(dev_priv, domain);
5280}
5281
Mika Kaholaadafdc62015-08-18 14:36:59 +03005282static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5283{
5284 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5285
5286 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5287 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5288 return max_cdclk_freq;
5289 else if (IS_CHERRYVIEW(dev_priv))
5290 return max_cdclk_freq*95/100;
5291 else if (INTEL_INFO(dev_priv)->gen < 4)
5292 return 2*max_cdclk_freq*90/100;
5293 else
5294 return max_cdclk_freq*90/100;
5295}
5296
Ville Syrjäläb2045352016-05-13 23:41:27 +03005297static int skl_calc_cdclk(int max_pixclk, int vco);
5298
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005299static void intel_update_max_cdclk(struct drm_device *dev)
5300{
5301 struct drm_i915_private *dev_priv = dev->dev_private;
5302
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005303 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005304 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005305 int max_cdclk, vco;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005306
Ville Syrjäläb2045352016-05-13 23:41:27 +03005307 vco = dev_priv->skl_preferred_vco_freq;
Ville Syrjälä63911d72016-05-13 23:41:32 +03005308 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005309
5310 /*
5311 * Use the lower (vco 8640) cdclk values as a
5312 * first guess. skl_calc_cdclk() will correct it
5313 * if the preferred vco is 8100 instead.
5314 */
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005315 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005316 max_cdclk = 617143;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005317 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005318 max_cdclk = 540000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005319 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
Ville Syrjäläb2045352016-05-13 23:41:27 +03005320 max_cdclk = 432000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005321 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005322 max_cdclk = 308571;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005323
5324 dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
Matt Roper281c1142016-04-05 14:37:19 -07005325 } else if (IS_BROXTON(dev)) {
5326 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005327 } else if (IS_BROADWELL(dev)) {
5328 /*
5329 * FIXME with extra cooling we can allow
5330 * 540 MHz for ULX and 675 Mhz for ULT.
5331 * How can we know if extra cooling is
5332 * available? PCI ID, VTB, something else?
5333 */
5334 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5335 dev_priv->max_cdclk_freq = 450000;
5336 else if (IS_BDW_ULX(dev))
5337 dev_priv->max_cdclk_freq = 450000;
5338 else if (IS_BDW_ULT(dev))
5339 dev_priv->max_cdclk_freq = 540000;
5340 else
5341 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005342 } else if (IS_CHERRYVIEW(dev)) {
5343 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005344 } else if (IS_VALLEYVIEW(dev)) {
5345 dev_priv->max_cdclk_freq = 400000;
5346 } else {
5347 /* otherwise assume cdclk is fixed */
5348 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5349 }
5350
Mika Kaholaadafdc62015-08-18 14:36:59 +03005351 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5352
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005353 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5354 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005355
5356 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5357 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005358}
5359
5360static void intel_update_cdclk(struct drm_device *dev)
5361{
5362 struct drm_i915_private *dev_priv = dev->dev_private;
5363
5364 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005365
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005366 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005367 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
5368 dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
5369 dev_priv->cdclk_pll.ref);
Ville Syrjälä2f2a1212016-05-13 23:41:25 +03005370 else
5371 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5372 dev_priv->cdclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005373
5374 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005375 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5376 * Programmng [sic] note: bit[9:2] should be programmed to the number
5377 * of cdclk that generates 4MHz reference clock freq which is used to
5378 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005379 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005380 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005381 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005382}
5383
Ville Syrjälä92891e42016-05-11 22:44:45 +03005384/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5385static int skl_cdclk_decimal(int cdclk)
5386{
5387 return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
5388}
5389
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005390static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
5391{
5392 int ratio;
5393
5394 if (cdclk == dev_priv->cdclk_pll.ref)
5395 return 0;
5396
5397 switch (cdclk) {
5398 default:
5399 MISSING_CASE(cdclk);
5400 case 144000:
5401 case 288000:
5402 case 384000:
5403 case 576000:
5404 ratio = 60;
5405 break;
5406 case 624000:
5407 ratio = 65;
5408 break;
5409 }
5410
5411 return dev_priv->cdclk_pll.ref * ratio;
5412}
5413
Ville Syrjälä2b730012016-05-13 23:41:34 +03005414static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
5415{
5416 I915_WRITE(BXT_DE_PLL_ENABLE, 0);
5417
5418 /* Timeout 200us */
5419 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
5420 DRM_ERROR("timeout waiting for DE PLL unlock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005421
5422 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005423}
5424
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005425static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005426{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005427 int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005428 u32 val;
5429
5430 val = I915_READ(BXT_DE_PLL_CTL);
5431 val &= ~BXT_DE_PLL_RATIO_MASK;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005432 val |= BXT_DE_PLL_RATIO(ratio);
Ville Syrjälä2b730012016-05-13 23:41:34 +03005433 I915_WRITE(BXT_DE_PLL_CTL, val);
5434
5435 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5436
5437 /* Timeout 200us */
5438 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
5439 DRM_ERROR("timeout waiting for DE PLL lock\n");
Ville Syrjälä83d7c812016-05-13 23:41:35 +03005440
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005441 dev_priv->cdclk_pll.vco = vco;
Ville Syrjälä2b730012016-05-13 23:41:34 +03005442}
5443
Imre Deak324513c2016-06-13 16:44:36 +03005444static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305445{
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005446 u32 val, divider;
5447 int vco, ret;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305448
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005449 vco = bxt_de_pll_vco(dev_priv, cdclk);
5450
5451 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
5452
5453 /* cdclk = vco / 2 / div{1,1.5,2,4} */
5454 switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
5455 case 8:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305456 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305457 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005458 case 4:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305459 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305460 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005461 case 3:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305462 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305463 break;
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005464 case 2:
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305465 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305466 break;
5467 default:
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005468 WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
5469 WARN_ON(vco != 0);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305470
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005471 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5472 break;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305473 }
5474
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305475 /* Inform power controller of upcoming frequency change */
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005476 mutex_lock(&dev_priv->rps.hw_lock);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305477 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5478 0x80000000);
5479 mutex_unlock(&dev_priv->rps.hw_lock);
5480
5481 if (ret) {
5482 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005483 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305484 return;
5485 }
5486
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005487 if (dev_priv->cdclk_pll.vco != 0 &&
5488 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä2b730012016-05-13 23:41:34 +03005489 bxt_de_pll_disable(dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305490
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005491 if (dev_priv->cdclk_pll.vco != vco)
5492 bxt_de_pll_enable(dev_priv, vco);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305493
Ville Syrjälä5f199df2016-05-13 23:41:38 +03005494 val = divider | skl_cdclk_decimal(cdclk);
5495 /*
5496 * FIXME if only the cd2x divider needs changing, it could be done
5497 * without shutting off the pipe (if only one pipe is active).
5498 */
5499 val |= BXT_CDCLK_CD2X_PIPE_NONE;
5500 /*
5501 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5502 * enable otherwise.
5503 */
5504 if (cdclk >= 500000)
5505 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5506 I915_WRITE(CDCLK_CTL, val);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305507
5508 mutex_lock(&dev_priv->rps.hw_lock);
5509 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005510 DIV_ROUND_UP(cdclk, 25000));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305511 mutex_unlock(&dev_priv->rps.hw_lock);
5512
5513 if (ret) {
5514 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005515 ret, cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305516 return;
5517 }
5518
Imre Deakc6c46962016-04-01 16:02:40 +03005519 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305520}
5521
Imre Deakd66a2192016-05-24 15:38:33 +03005522static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305523{
Imre Deakd66a2192016-05-24 15:38:33 +03005524 u32 cdctl, expected;
5525
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03005526 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305527
Imre Deakd66a2192016-05-24 15:38:33 +03005528 if (dev_priv->cdclk_pll.vco == 0 ||
5529 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
5530 goto sanitize;
5531
5532 /* DPLL okay; verify the cdclock
5533 *
5534 * Some BIOS versions leave an incorrect decimal frequency value and
5535 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
5536 * so sanitize this register.
5537 */
5538 cdctl = I915_READ(CDCLK_CTL);
5539 /*
5540 * Let's ignore the pipe field, since BIOS could have configured the
5541 * dividers both synching to an active pipe, or asynchronously
5542 * (PIPE_NONE).
5543 */
5544 cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
5545
5546 expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
5547 skl_cdclk_decimal(dev_priv->cdclk_freq);
5548 /*
5549 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5550 * enable otherwise.
5551 */
5552 if (dev_priv->cdclk_freq >= 500000)
5553 expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5554
5555 if (cdctl == expected)
5556 /* All well; nothing to sanitize */
5557 return;
5558
5559sanitize:
5560 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
5561
5562 /* force cdclk programming */
5563 dev_priv->cdclk_freq = 0;
5564
5565 /* force full PLL disable + enable */
5566 dev_priv->cdclk_pll.vco = -1;
5567}
5568
Imre Deak324513c2016-06-13 16:44:36 +03005569void bxt_init_cdclk(struct drm_i915_private *dev_priv)
Imre Deakd66a2192016-05-24 15:38:33 +03005570{
5571 bxt_sanitize_cdclk(dev_priv);
5572
5573 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
Ville Syrjälä089c6fd2016-05-13 23:41:36 +03005574 return;
Imre Deakc2e001e2016-04-01 16:02:43 +03005575
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305576 /*
5577 * FIXME:
5578 * - The initial CDCLK needs to be read from VBT.
5579 * Need to make this change after VBT has changes for BXT.
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305580 */
Imre Deak324513c2016-06-13 16:44:36 +03005581 bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305582}
5583
Imre Deak324513c2016-06-13 16:44:36 +03005584void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305585{
Imre Deak324513c2016-06-13 16:44:36 +03005586 bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305587}
5588
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005589static int skl_calc_cdclk(int max_pixclk, int vco)
5590{
Ville Syrjälä63911d72016-05-13 23:41:32 +03005591 if (vco == 8640000) {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005592 if (max_pixclk > 540000)
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005593 return 617143;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005594 else if (max_pixclk > 432000)
5595 return 540000;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005596 else if (max_pixclk > 308571)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005597 return 432000;
5598 else
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005599 return 308571;
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005600 } else {
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005601 if (max_pixclk > 540000)
5602 return 675000;
5603 else if (max_pixclk > 450000)
5604 return 540000;
5605 else if (max_pixclk > 337500)
5606 return 450000;
5607 else
5608 return 337500;
5609 }
5610}
5611
Ville Syrjäläea617912016-05-13 23:41:24 +03005612static void
5613skl_dpll0_update(struct drm_i915_private *dev_priv)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005614{
Ville Syrjäläea617912016-05-13 23:41:24 +03005615 u32 val;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005616
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005617 dev_priv->cdclk_pll.ref = 24000;
Imre Deak1c3f7702016-05-24 15:38:32 +03005618 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005619
Ville Syrjäläea617912016-05-13 23:41:24 +03005620 val = I915_READ(LCPLL1_CTL);
Imre Deak1c3f7702016-05-24 15:38:32 +03005621 if ((val & LCPLL_PLL_ENABLE) == 0)
Ville Syrjäläea617912016-05-13 23:41:24 +03005622 return;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005623
Imre Deak1c3f7702016-05-24 15:38:32 +03005624 if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
5625 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005626
Ville Syrjäläea617912016-05-13 23:41:24 +03005627 val = I915_READ(DPLL_CTRL1);
5628
Imre Deak1c3f7702016-05-24 15:38:32 +03005629 if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
5630 DPLL_CTRL1_SSC(SKL_DPLL0) |
5631 DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
5632 DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
5633 return;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005634
Ville Syrjäläea617912016-05-13 23:41:24 +03005635 switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
5636 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
5637 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
5638 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
5639 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03005640 dev_priv->cdclk_pll.vco = 8100000;
Ville Syrjäläea617912016-05-13 23:41:24 +03005641 break;
5642 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
5643 case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
Ville Syrjälä63911d72016-05-13 23:41:32 +03005644 dev_priv->cdclk_pll.vco = 8640000;
Ville Syrjäläea617912016-05-13 23:41:24 +03005645 break;
5646 default:
5647 MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
Ville Syrjäläea617912016-05-13 23:41:24 +03005648 break;
5649 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005650}
5651
Ville Syrjäläb2045352016-05-13 23:41:27 +03005652void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
5653{
5654 bool changed = dev_priv->skl_preferred_vco_freq != vco;
5655
5656 dev_priv->skl_preferred_vco_freq = vco;
5657
5658 if (changed)
5659 intel_update_max_cdclk(dev_priv->dev);
5660}
5661
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005662static void
Ville Syrjälä3861fc62016-05-11 22:44:50 +03005663skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005664{
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005665 int min_cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005666 u32 val;
5667
Ville Syrjälä63911d72016-05-13 23:41:32 +03005668 WARN_ON(vco != 8100000 && vco != 8640000);
Ville Syrjäläb2045352016-05-13 23:41:27 +03005669
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005670 /* select the minimum CDCLK before enabling DPLL 0 */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005671 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005672 I915_WRITE(CDCLK_CTL, val);
5673 POSTING_READ(CDCLK_CTL);
5674
5675 /*
5676 * We always enable DPLL0 with the lowest link rate possible, but still
5677 * taking into account the VCO required to operate the eDP panel at the
5678 * desired frequency. The usual DP link rates operate with a VCO of
5679 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5680 * The modeset code is responsible for the selection of the exact link
5681 * rate later on, with the constraint of choosing a frequency that
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03005682 * works with vco.
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005683 */
5684 val = I915_READ(DPLL_CTRL1);
5685
5686 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5687 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5688 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä63911d72016-05-13 23:41:32 +03005689 if (vco == 8640000)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005690 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5691 SKL_DPLL0);
5692 else
5693 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5694 SKL_DPLL0);
5695
5696 I915_WRITE(DPLL_CTRL1, val);
5697 POSTING_READ(DPLL_CTRL1);
5698
5699 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5700
5701 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5702 DRM_ERROR("DPLL0 not locked\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005703
Ville Syrjälä63911d72016-05-13 23:41:32 +03005704 dev_priv->cdclk_pll.vco = vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +03005705
5706 /* We'll want to keep using the current vco from now on. */
5707 skl_set_preferred_cdclk_vco(dev_priv, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005708}
5709
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005710static void
5711skl_dpll0_disable(struct drm_i915_private *dev_priv)
5712{
5713 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5714 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5715 DRM_ERROR("Couldn't disable DPLL0\n");
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005716
Ville Syrjälä63911d72016-05-13 23:41:32 +03005717 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä430e05d2016-05-11 22:44:47 +03005718}
5719
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005720static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5721{
5722 int ret;
5723 u32 val;
5724
5725 /* inform PCU we want to change CDCLK */
5726 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5727 mutex_lock(&dev_priv->rps.hw_lock);
5728 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5729 mutex_unlock(&dev_priv->rps.hw_lock);
5730
5731 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5732}
5733
5734static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5735{
5736 unsigned int i;
5737
5738 for (i = 0; i < 15; i++) {
5739 if (skl_cdclk_pcu_ready(dev_priv))
5740 return true;
5741 udelay(10);
5742 }
5743
5744 return false;
5745}
5746
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005747static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005748{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005749 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005750 u32 freq_select, pcu_ack;
5751
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005752 WARN_ON((cdclk == 24000) != (vco == 0));
5753
Ville Syrjälä63911d72016-05-13 23:41:32 +03005754 DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005755
5756 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5757 DRM_ERROR("failed to inform PCU about cdclk change\n");
5758 return;
5759 }
5760
5761 /* set CDCLK_CTL */
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005762 switch (cdclk) {
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005763 case 450000:
5764 case 432000:
5765 freq_select = CDCLK_FREQ_450_432;
5766 pcu_ack = 1;
5767 break;
5768 case 540000:
5769 freq_select = CDCLK_FREQ_540;
5770 pcu_ack = 2;
5771 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005772 case 308571:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005773 case 337500:
5774 default:
5775 freq_select = CDCLK_FREQ_337_308;
5776 pcu_ack = 0;
5777 break;
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03005778 case 617143:
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005779 case 675000:
5780 freq_select = CDCLK_FREQ_675_617;
5781 pcu_ack = 3;
5782 break;
5783 }
5784
Ville Syrjälä63911d72016-05-13 23:41:32 +03005785 if (dev_priv->cdclk_pll.vco != 0 &&
5786 dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005787 skl_dpll0_disable(dev_priv);
5788
Ville Syrjälä63911d72016-05-13 23:41:32 +03005789 if (dev_priv->cdclk_pll.vco != vco)
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005790 skl_dpll0_enable(dev_priv, vco);
5791
Ville Syrjälä9ef56152016-05-11 22:44:49 +03005792 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005793 POSTING_READ(CDCLK_CTL);
5794
5795 /* inform PCU of the change */
5796 mutex_lock(&dev_priv->rps.hw_lock);
5797 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5798 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005799
5800 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005801}
5802
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005803static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
5804
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005805void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5806{
Ville Syrjälä709e05c2016-05-13 23:41:33 +03005807 skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005808}
5809
5810void skl_init_cdclk(struct drm_i915_private *dev_priv)
5811{
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005812 int cdclk, vco;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005813
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005814 skl_sanitize_cdclk(dev_priv);
5815
Ville Syrjälä63911d72016-05-13 23:41:32 +03005816 if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005817 /*
5818 * Use the current vco as our initial
5819 * guess as to what the preferred vco is.
5820 */
5821 if (dev_priv->skl_preferred_vco_freq == 0)
5822 skl_set_preferred_cdclk_vco(dev_priv,
Ville Syrjälä63911d72016-05-13 23:41:32 +03005823 dev_priv->cdclk_pll.vco);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005824 return;
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03005825 }
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005826
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005827 vco = dev_priv->skl_preferred_vco_freq;
5828 if (vco == 0)
Ville Syrjälä63911d72016-05-13 23:41:32 +03005829 vco = 8100000;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005830 cdclk = skl_calc_cdclk(0, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005831
Ville Syrjälä70c2c182016-05-13 23:41:30 +03005832 skl_set_cdclk(dev_priv, cdclk, vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005833}
5834
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005835static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305836{
Ville Syrjälä09492492016-05-13 23:41:28 +03005837 uint32_t cdctl, expected;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305838
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305839 /*
5840 * check if the pre-os intialized the display
5841 * There is SWF18 scratchpad register defined which is set by the
5842 * pre-os which can be used by the OS drivers to check the status
5843 */
5844 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5845 goto sanitize;
5846
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005847 intel_update_cdclk(dev_priv->dev);
Imre Deak1c3f7702016-05-24 15:38:32 +03005848 /* Is PLL enabled and locked ? */
5849 if (dev_priv->cdclk_pll.vco == 0 ||
5850 dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
5851 goto sanitize;
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005852
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305853 /* DPLL okay; verify the cdclock
5854 *
5855 * Noticed in some instances that the freq selection is correct but
5856 * decimal part is programmed wrong from BIOS where pre-os does not
5857 * enable display. Verify the same as well.
5858 */
Ville Syrjälä09492492016-05-13 23:41:28 +03005859 cdctl = I915_READ(CDCLK_CTL);
5860 expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
5861 skl_cdclk_decimal(dev_priv->cdclk_freq);
5862 if (cdctl == expected)
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305863 /* All well; nothing to sanitize */
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005864 return;
5865
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305866sanitize:
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005867 DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
Clint Taylorc89e39f2016-05-13 23:41:21 +03005868
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03005869 /* force cdclk programming */
5870 dev_priv->cdclk_freq = 0;
5871 /* force full PLL disable + enable */
Ville Syrjälä63911d72016-05-13 23:41:32 +03005872 dev_priv->cdclk_pll.vco = -1;
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305873}
5874
Jesse Barnes30a970c2013-11-04 13:48:12 -08005875/* Adjust CDclk dividers to allow high res or save power if possible */
5876static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5877{
5878 struct drm_i915_private *dev_priv = dev->dev_private;
5879 u32 val, cmd;
5880
Vandana Kannan164dfd22014-11-24 13:37:41 +05305881 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5882 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005883
Ville Syrjälädfcab172014-06-13 13:37:47 +03005884 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005885 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005886 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005887 cmd = 1;
5888 else
5889 cmd = 0;
5890
5891 mutex_lock(&dev_priv->rps.hw_lock);
5892 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5893 val &= ~DSPFREQGUAR_MASK;
5894 val |= (cmd << DSPFREQGUAR_SHIFT);
5895 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5896 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5897 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5898 50)) {
5899 DRM_ERROR("timed out waiting for CDclk change\n");
5900 }
5901 mutex_unlock(&dev_priv->rps.hw_lock);
5902
Ville Syrjälä54433e92015-05-26 20:42:31 +03005903 mutex_lock(&dev_priv->sb_lock);
5904
Ville Syrjälädfcab172014-06-13 13:37:47 +03005905 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005906 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005907
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005908 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005909
Jesse Barnes30a970c2013-11-04 13:48:12 -08005910 /* adjust cdclk divider */
5911 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005912 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005913 val |= divider;
5914 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005915
5916 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005917 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005918 50))
5919 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005920 }
5921
Jesse Barnes30a970c2013-11-04 13:48:12 -08005922 /* adjust self-refresh exit latency value */
5923 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5924 val &= ~0x7f;
5925
5926 /*
5927 * For high bandwidth configs, we set a higher latency in the bunit
5928 * so that the core display fetch happens in time to avoid underruns.
5929 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005930 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005931 val |= 4500 / 250; /* 4.5 usec */
5932 else
5933 val |= 3000 / 250; /* 3.0 usec */
5934 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005935
Ville Syrjäläa5805162015-05-26 20:42:30 +03005936 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005937
Ville Syrjäläb6283052015-06-03 15:45:07 +03005938 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005939}
5940
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005941static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5942{
5943 struct drm_i915_private *dev_priv = dev->dev_private;
5944 u32 val, cmd;
5945
Vandana Kannan164dfd22014-11-24 13:37:41 +05305946 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5947 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005948
5949 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005950 case 333333:
5951 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005952 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005953 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005954 break;
5955 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005956 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005957 return;
5958 }
5959
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005960 /*
5961 * Specs are full of misinformation, but testing on actual
5962 * hardware has shown that we just need to write the desired
5963 * CCK divider into the Punit register.
5964 */
5965 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5966
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005967 mutex_lock(&dev_priv->rps.hw_lock);
5968 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5969 val &= ~DSPFREQGUAR_MASK_CHV;
5970 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5971 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5972 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5973 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5974 50)) {
5975 DRM_ERROR("timed out waiting for CDclk change\n");
5976 }
5977 mutex_unlock(&dev_priv->rps.hw_lock);
5978
Ville Syrjäläb6283052015-06-03 15:45:07 +03005979 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005980}
5981
Jesse Barnes30a970c2013-11-04 13:48:12 -08005982static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5983 int max_pixclk)
5984{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005985 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005986 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005987
Jesse Barnes30a970c2013-11-04 13:48:12 -08005988 /*
5989 * Really only a few cases to deal with, as only 4 CDclks are supported:
5990 * 200MHz
5991 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005992 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005993 * 400MHz (VLV only)
5994 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5995 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005996 *
5997 * We seem to get an unstable or solid color picture at 200MHz.
5998 * Not sure what's wrong. For now use 200MHz only when all pipes
5999 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006000 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006001 if (!IS_CHERRYVIEW(dev_priv) &&
6002 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006003 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006004 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006005 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006006 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006007 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006008 else
6009 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006010}
6011
Imre Deak324513c2016-06-13 16:44:36 +03006012static int bxt_calc_cdclk(int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006013{
Ville Syrjälä760e1472016-05-11 22:44:46 +03006014 if (max_pixclk > 576000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306015 return 624000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006016 else if (max_pixclk > 384000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306017 return 576000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006018 else if (max_pixclk > 288000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306019 return 384000;
Ville Syrjälä760e1472016-05-11 22:44:46 +03006020 else if (max_pixclk > 144000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306021 return 288000;
6022 else
6023 return 144000;
6024}
6025
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006026/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006027static int intel_mode_max_pixclk(struct drm_device *dev,
6028 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006029{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006030 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6031 struct drm_i915_private *dev_priv = dev->dev_private;
6032 struct drm_crtc *crtc;
6033 struct drm_crtc_state *crtc_state;
6034 unsigned max_pixclk = 0, i;
6035 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006036
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006037 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6038 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006039
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006040 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6041 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006042
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006043 if (crtc_state->enable)
6044 pixclk = crtc_state->adjusted_mode.crtc_clock;
6045
6046 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006047 }
6048
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006049 for_each_pipe(dev_priv, pipe)
6050 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6051
Jesse Barnes30a970c2013-11-04 13:48:12 -08006052 return max_pixclk;
6053}
6054
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006055static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006056{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006057 struct drm_device *dev = state->dev;
6058 struct drm_i915_private *dev_priv = dev->dev_private;
6059 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006060 struct intel_atomic_state *intel_state =
6061 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006062
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006063 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006064 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306065
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006066 if (!intel_state->active_crtcs)
6067 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6068
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006069 return 0;
6070}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006071
Imre Deak324513c2016-06-13 16:44:36 +03006072static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006073{
Ville Syrjälä4e5ca602016-05-11 22:44:44 +03006074 int max_pixclk = ilk_max_pixel_rate(state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006075 struct intel_atomic_state *intel_state =
6076 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006077
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006078 intel_state->cdclk = intel_state->dev_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +03006079 bxt_calc_cdclk(max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006080
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006081 if (!intel_state->active_crtcs)
Imre Deak324513c2016-06-13 16:44:36 +03006082 intel_state->dev_cdclk = bxt_calc_cdclk(0);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006083
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006084 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006085}
6086
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006087static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6088{
6089 unsigned int credits, default_credits;
6090
6091 if (IS_CHERRYVIEW(dev_priv))
6092 default_credits = PFI_CREDIT(12);
6093 else
6094 default_credits = PFI_CREDIT(8);
6095
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006096 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006097 /* CHV suggested value is 31 or 63 */
6098 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006099 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006100 else
6101 credits = PFI_CREDIT(15);
6102 } else {
6103 credits = default_credits;
6104 }
6105
6106 /*
6107 * WA - write default credits before re-programming
6108 * FIXME: should we also set the resend bit here?
6109 */
6110 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6111 default_credits);
6112
6113 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6114 credits | PFI_CREDIT_RESEND);
6115
6116 /*
6117 * FIXME is this guaranteed to clear
6118 * immediately or should we poll for it?
6119 */
6120 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6121}
6122
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006123static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006124{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006125 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006126 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006127 struct intel_atomic_state *old_intel_state =
6128 to_intel_atomic_state(old_state);
6129 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006130
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006131 /*
6132 * FIXME: We can end up here with all power domains off, yet
6133 * with a CDCLK frequency other than the minimum. To account
6134 * for this take the PIPE-A power domain, which covers the HW
6135 * blocks needed for the following programming. This can be
6136 * removed once it's guaranteed that we get here either with
6137 * the minimum CDCLK set, or the required power domains
6138 * enabled.
6139 */
6140 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006141
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006142 if (IS_CHERRYVIEW(dev))
6143 cherryview_set_cdclk(dev, req_cdclk);
6144 else
6145 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006146
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006147 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006148
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006149 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006150}
6151
Jesse Barnes89b667f2013-04-18 14:51:36 -07006152static void valleyview_crtc_enable(struct drm_crtc *crtc)
6153{
6154 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006155 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6157 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006158 struct intel_crtc_state *pipe_config =
6159 to_intel_crtc_state(crtc->state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006160 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006161
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006162 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006163 return;
6164
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006165 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306166 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006167
6168 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006169 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006170
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006171 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6172 struct drm_i915_private *dev_priv = dev->dev_private;
6173
6174 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6175 I915_WRITE(CHV_CANVAS(pipe), 0);
6176 }
6177
Daniel Vetter5b18e572014-04-24 23:55:06 +02006178 i9xx_set_pipeconf(intel_crtc);
6179
Jesse Barnes89b667f2013-04-18 14:51:36 -07006180 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006181
Daniel Vettera72e4c92014-09-30 10:56:47 +02006182 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006183
Jesse Barnes89b667f2013-04-18 14:51:36 -07006184 for_each_encoder_on_crtc(dev, crtc, encoder)
6185 if (encoder->pre_pll_enable)
6186 encoder->pre_pll_enable(encoder);
6187
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006188 if (IS_CHERRYVIEW(dev)) {
6189 chv_prepare_pll(intel_crtc, intel_crtc->config);
6190 chv_enable_pll(intel_crtc, intel_crtc->config);
6191 } else {
6192 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6193 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006194 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006195
6196 for_each_encoder_on_crtc(dev, crtc, encoder)
6197 if (encoder->pre_enable)
6198 encoder->pre_enable(encoder);
6199
Jesse Barnes2dd24552013-04-25 12:55:01 -07006200 i9xx_pfit_enable(intel_crtc);
6201
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006202 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006203
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006204 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006205 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006206
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006207 assert_vblank_disabled(crtc);
6208 drm_crtc_vblank_on(crtc);
6209
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006210 for_each_encoder_on_crtc(dev, crtc, encoder)
6211 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006212}
6213
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006214static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6215{
6216 struct drm_device *dev = crtc->base.dev;
6217 struct drm_i915_private *dev_priv = dev->dev_private;
6218
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006219 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6220 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006221}
6222
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006223static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006224{
6225 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006226 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006228 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006229 struct intel_crtc_state *pipe_config =
6230 to_intel_crtc_state(crtc->state);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006231 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006232
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006233 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006234 return;
6235
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006236 i9xx_set_pll_dividers(intel_crtc);
6237
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006238 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306239 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006240
6241 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006242 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006243
Daniel Vetter5b18e572014-04-24 23:55:06 +02006244 i9xx_set_pipeconf(intel_crtc);
6245
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006246 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006247
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006248 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006249 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006250
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006251 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006252 if (encoder->pre_enable)
6253 encoder->pre_enable(encoder);
6254
Daniel Vetterf6736a12013-06-05 13:34:30 +02006255 i9xx_enable_pll(intel_crtc);
6256
Jesse Barnes2dd24552013-04-25 12:55:01 -07006257 i9xx_pfit_enable(intel_crtc);
6258
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006259 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006260
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006261 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006262 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006263
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006264 assert_vblank_disabled(crtc);
6265 drm_crtc_vblank_on(crtc);
6266
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006267 for_each_encoder_on_crtc(dev, crtc, encoder)
6268 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006269}
6270
Daniel Vetter87476d62013-04-11 16:29:06 +02006271static void i9xx_pfit_disable(struct intel_crtc *crtc)
6272{
6273 struct drm_device *dev = crtc->base.dev;
6274 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006275
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006276 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006277 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006278
6279 assert_pipe_disabled(dev_priv, crtc->pipe);
6280
Daniel Vetter328d8e82013-05-08 10:36:31 +02006281 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6282 I915_READ(PFIT_CONTROL));
6283 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006284}
6285
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006286static void i9xx_crtc_disable(struct drm_crtc *crtc)
6287{
6288 struct drm_device *dev = crtc->dev;
6289 struct drm_i915_private *dev_priv = dev->dev_private;
6290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006291 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006292 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006293
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006294 /*
6295 * On gen2 planes are double buffered but the pipe isn't, so we must
6296 * wait for planes to fully turn off before disabling the pipe.
6297 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006298 if (IS_GEN2(dev))
6299 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006300
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006301 for_each_encoder_on_crtc(dev, crtc, encoder)
6302 encoder->disable(encoder);
6303
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006304 drm_crtc_vblank_off(crtc);
6305 assert_vblank_disabled(crtc);
6306
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006307 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006308
Daniel Vetter87476d62013-04-11 16:29:06 +02006309 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006310
Jesse Barnes89b667f2013-04-18 14:51:36 -07006311 for_each_encoder_on_crtc(dev, crtc, encoder)
6312 if (encoder->post_disable)
6313 encoder->post_disable(encoder);
6314
Jani Nikulaa65347b2015-11-27 12:21:46 +02006315 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006316 if (IS_CHERRYVIEW(dev))
6317 chv_disable_pll(dev_priv, pipe);
6318 else if (IS_VALLEYVIEW(dev))
6319 vlv_disable_pll(dev_priv, pipe);
6320 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006321 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006322 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006323
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006324 for_each_encoder_on_crtc(dev, crtc, encoder)
6325 if (encoder->post_pll_disable)
6326 encoder->post_pll_disable(encoder);
6327
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006328 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006329 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006330}
6331
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006332static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006333{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006334 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006336 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006337 enum intel_display_power_domain domain;
6338 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006339
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006340 if (!intel_crtc->active)
6341 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006342
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006343 if (to_intel_plane_state(crtc->primary->state)->visible) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02006344 WARN_ON(intel_crtc->flip_work);
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006345
Ville Syrjälä2622a082016-03-09 19:07:26 +02006346 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006347
6348 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6349 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006350 }
6351
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006352 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006353
Ville Syrjälä78108b72016-05-27 20:59:19 +03006354 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
6355 crtc->base.id, crtc->name);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006356
6357 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6358 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006359 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006360 crtc->enabled = false;
6361 crtc->state->connector_mask = 0;
6362 crtc->state->encoder_mask = 0;
6363
6364 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6365 encoder->base.crtc = NULL;
6366
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006367 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006368 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006369 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006370
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006371 domains = intel_crtc->enabled_power_domains;
6372 for_each_power_domain(domain, domains)
6373 intel_display_power_put(dev_priv, domain);
6374 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006375
6376 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6377 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006378}
6379
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006380/*
6381 * turn all crtc's off, but do not adjust state
6382 * This has to be paired with a call to intel_modeset_setup_hw_state.
6383 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006384int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006385{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006386 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006387 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006388 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006389
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006390 state = drm_atomic_helper_suspend(dev);
6391 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006392 if (ret)
6393 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006394 else
6395 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006396 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006397}
6398
Chris Wilsonea5b2132010-08-04 13:50:23 +01006399void intel_encoder_destroy(struct drm_encoder *encoder)
6400{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006401 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006402
Chris Wilsonea5b2132010-08-04 13:50:23 +01006403 drm_encoder_cleanup(encoder);
6404 kfree(intel_encoder);
6405}
6406
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006407/* Cross check the actual hw state with our own modeset state tracking (and it's
6408 * internal consistency). */
Daniel Vetter5a21b662016-05-24 17:13:53 +02006409static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006410{
Daniel Vetter5a21b662016-05-24 17:13:53 +02006411 struct drm_crtc *crtc = connector->base.state->crtc;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006412
6413 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6414 connector->base.base.id,
6415 connector->base.name);
6416
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006417 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006418 struct intel_encoder *encoder = connector->encoder;
Daniel Vetter5a21b662016-05-24 17:13:53 +02006419 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006420
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006421 I915_STATE_WARN(!crtc,
6422 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006423
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006424 if (!crtc)
6425 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006426
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006427 I915_STATE_WARN(!crtc->state->active,
6428 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006429
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006430 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006431 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006432
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006433 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006434 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006435
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006436 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006437 "attached encoder crtc differs from connector crtc\n");
6438 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006439 I915_STATE_WARN(crtc && crtc->state->active,
6440 "attached crtc is active, but connector isn't\n");
Daniel Vetter5a21b662016-05-24 17:13:53 +02006441 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006442 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006443 }
6444}
6445
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006446int intel_connector_init(struct intel_connector *connector)
6447{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006448 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006449
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006450 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006451 return -ENOMEM;
6452
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006453 return 0;
6454}
6455
6456struct intel_connector *intel_connector_alloc(void)
6457{
6458 struct intel_connector *connector;
6459
6460 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6461 if (!connector)
6462 return NULL;
6463
6464 if (intel_connector_init(connector) < 0) {
6465 kfree(connector);
6466 return NULL;
6467 }
6468
6469 return connector;
6470}
6471
Daniel Vetterf0947c32012-07-02 13:10:34 +02006472/* Simple connector->get_hw_state implementation for encoders that support only
6473 * one connector and no cloning and hence the encoder state determines the state
6474 * of the connector. */
6475bool intel_connector_get_hw_state(struct intel_connector *connector)
6476{
Daniel Vetter24929352012-07-02 20:28:59 +02006477 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006478 struct intel_encoder *encoder = connector->encoder;
6479
6480 return encoder->get_hw_state(encoder, &pipe);
6481}
6482
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006483static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006484{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006485 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6486 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006487
6488 return 0;
6489}
6490
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006491static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006492 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006493{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006494 struct drm_atomic_state *state = pipe_config->base.state;
6495 struct intel_crtc *other_crtc;
6496 struct intel_crtc_state *other_crtc_state;
6497
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006498 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6499 pipe_name(pipe), pipe_config->fdi_lanes);
6500 if (pipe_config->fdi_lanes > 4) {
6501 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6502 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006503 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006504 }
6505
Paulo Zanonibafb6552013-11-02 21:07:44 -07006506 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006507 if (pipe_config->fdi_lanes > 2) {
6508 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6509 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006510 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006511 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006512 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006513 }
6514 }
6515
6516 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006517 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006518
6519 /* Ivybridge 3 pipe is really complicated */
6520 switch (pipe) {
6521 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006522 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006523 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006524 if (pipe_config->fdi_lanes <= 2)
6525 return 0;
6526
6527 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6528 other_crtc_state =
6529 intel_atomic_get_crtc_state(state, other_crtc);
6530 if (IS_ERR(other_crtc_state))
6531 return PTR_ERR(other_crtc_state);
6532
6533 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006534 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6535 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006536 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006537 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006538 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006539 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006540 if (pipe_config->fdi_lanes > 2) {
6541 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6542 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006543 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006544 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006545
6546 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6547 other_crtc_state =
6548 intel_atomic_get_crtc_state(state, other_crtc);
6549 if (IS_ERR(other_crtc_state))
6550 return PTR_ERR(other_crtc_state);
6551
6552 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006553 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006554 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006555 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006556 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006557 default:
6558 BUG();
6559 }
6560}
6561
Daniel Vettere29c22c2013-02-21 00:00:16 +01006562#define RETRY 1
6563static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006564 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006565{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006566 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006567 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006568 int lane, link_bw, fdi_dotclock, ret;
6569 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006570
Daniel Vettere29c22c2013-02-21 00:00:16 +01006571retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006572 /* FDI is a binary signal running at ~2.7GHz, encoding
6573 * each output octet as 10 bits. The actual frequency
6574 * is stored as a divider into a 100MHz clock, and the
6575 * mode pixel clock is stored in units of 1KHz.
6576 * Hence the bw of each lane in terms of the mode signal
6577 * is:
6578 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006579 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006580
Damien Lespiau241bfc32013-09-25 16:45:37 +01006581 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006582
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006583 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006584 pipe_config->pipe_bpp);
6585
6586 pipe_config->fdi_lanes = lane;
6587
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006588 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006589 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006590
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006591 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006592 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006593 pipe_config->pipe_bpp -= 2*3;
6594 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6595 pipe_config->pipe_bpp);
6596 needs_recompute = true;
6597 pipe_config->bw_constrained = true;
6598
6599 goto retry;
6600 }
6601
6602 if (needs_recompute)
6603 return RETRY;
6604
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006605 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006606}
6607
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006608static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6609 struct intel_crtc_state *pipe_config)
6610{
6611 if (pipe_config->pipe_bpp > 24)
6612 return false;
6613
6614 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006615 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006616 return true;
6617
6618 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006619 * We compare against max which means we must take
6620 * the increased cdclk requirement into account when
6621 * calculating the new cdclk.
6622 *
6623 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006624 */
6625 return ilk_pipe_pixel_rate(pipe_config) <=
6626 dev_priv->max_cdclk_freq * 95 / 100;
6627}
6628
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006629static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006630 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006631{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006632 struct drm_device *dev = crtc->base.dev;
6633 struct drm_i915_private *dev_priv = dev->dev_private;
6634
Jani Nikulad330a952014-01-21 11:24:25 +02006635 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006636 hsw_crtc_supports_ips(crtc) &&
6637 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006638}
6639
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006640static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6641{
6642 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6643
6644 /* GDG double wide on either pipe, otherwise pipe A only */
6645 return INTEL_INFO(dev_priv)->gen < 4 &&
6646 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6647}
6648
Daniel Vettera43f6e02013-06-07 23:10:32 +02006649static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006650 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006651{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006652 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006653 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006654 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjäläf3261152016-05-24 21:34:18 +03006655 int clock_limit = dev_priv->max_dotclk_freq;
Chris Wilson89749352010-09-12 18:25:19 +01006656
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006657 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006658 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006659
6660 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006661 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006662 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006663 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006664 if (intel_crtc_supports_double_wide(crtc) &&
6665 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläf3261152016-05-24 21:34:18 +03006666 clock_limit = dev_priv->max_dotclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006667 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006668 }
Ville Syrjäläf3261152016-05-24 21:34:18 +03006669 }
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006670
Ville Syrjäläf3261152016-05-24 21:34:18 +03006671 if (adjusted_mode->crtc_clock > clock_limit) {
6672 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6673 adjusted_mode->crtc_clock, clock_limit,
6674 yesno(pipe_config->double_wide));
6675 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006676 }
Chris Wilson89749352010-09-12 18:25:19 +01006677
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006678 /*
6679 * Pipe horizontal size must be even in:
6680 * - DVO ganged mode
6681 * - LVDS dual channel mode
6682 * - Double wide pipe
6683 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006684 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006685 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6686 pipe_config->pipe_src_w &= ~1;
6687
Damien Lespiau8693a822013-05-03 18:48:11 +01006688 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6689 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006690 */
6691 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006692 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006693 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006694
Damien Lespiauf5adf942013-06-24 18:29:34 +01006695 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006696 hsw_compute_ips_config(crtc, pipe_config);
6697
Daniel Vetter877d48d2013-04-19 11:24:43 +02006698 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006699 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006700
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006701 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006702}
6703
Ville Syrjälä1652d192015-03-31 14:12:01 +03006704static int skylake_get_display_clock_speed(struct drm_device *dev)
6705{
6706 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläea617912016-05-13 23:41:24 +03006707 uint32_t cdctl;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006708
Ville Syrjäläea617912016-05-13 23:41:24 +03006709 skl_dpll0_update(dev_priv);
6710
Ville Syrjälä63911d72016-05-13 23:41:32 +03006711 if (dev_priv->cdclk_pll.vco == 0)
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006712 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006713
Ville Syrjäläea617912016-05-13 23:41:24 +03006714 cdctl = I915_READ(CDCLK_CTL);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006715
Ville Syrjälä63911d72016-05-13 23:41:32 +03006716 if (dev_priv->cdclk_pll.vco == 8640000) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006717 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6718 case CDCLK_FREQ_450_432:
6719 return 432000;
6720 case CDCLK_FREQ_337_308:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006721 return 308571;
Ville Syrjäläea617912016-05-13 23:41:24 +03006722 case CDCLK_FREQ_540:
6723 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006724 case CDCLK_FREQ_675_617:
Ville Syrjälä487ed2e2016-05-13 23:41:31 +03006725 return 617143;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006726 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03006727 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006728 }
6729 } else {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006730 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6731 case CDCLK_FREQ_450_432:
6732 return 450000;
6733 case CDCLK_FREQ_337_308:
6734 return 337500;
Ville Syrjäläea617912016-05-13 23:41:24 +03006735 case CDCLK_FREQ_540:
6736 return 540000;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006737 case CDCLK_FREQ_675_617:
6738 return 675000;
6739 default:
Ville Syrjäläea617912016-05-13 23:41:24 +03006740 MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
Ville Syrjälä1652d192015-03-31 14:12:01 +03006741 }
6742 }
6743
Ville Syrjälä709e05c2016-05-13 23:41:33 +03006744 return dev_priv->cdclk_pll.ref;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006745}
6746
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006747static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
6748{
6749 u32 val;
6750
6751 dev_priv->cdclk_pll.ref = 19200;
Imre Deak1c3f7702016-05-24 15:38:32 +03006752 dev_priv->cdclk_pll.vco = 0;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006753
6754 val = I915_READ(BXT_DE_PLL_ENABLE);
Imre Deak1c3f7702016-05-24 15:38:32 +03006755 if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006756 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006757
Imre Deak1c3f7702016-05-24 15:38:32 +03006758 if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
6759 return;
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006760
6761 val = I915_READ(BXT_DE_PLL_CTL);
6762 dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
6763 dev_priv->cdclk_pll.ref;
6764}
6765
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006766static int broxton_get_display_clock_speed(struct drm_device *dev)
6767{
6768 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf5986242016-05-13 23:41:37 +03006769 u32 divider;
6770 int div, vco;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006771
Ville Syrjälä83d7c812016-05-13 23:41:35 +03006772 bxt_de_pll_update(dev_priv);
6773
Ville Syrjäläf5986242016-05-13 23:41:37 +03006774 vco = dev_priv->cdclk_pll.vco;
6775 if (vco == 0)
6776 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006777
Ville Syrjäläf5986242016-05-13 23:41:37 +03006778 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006779
Ville Syrjäläf5986242016-05-13 23:41:37 +03006780 switch (divider) {
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006781 case BXT_CDCLK_CD2X_DIV_SEL_1:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006782 div = 2;
6783 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006784 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006785 div = 3;
6786 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006787 case BXT_CDCLK_CD2X_DIV_SEL_2:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006788 div = 4;
6789 break;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006790 case BXT_CDCLK_CD2X_DIV_SEL_4:
Ville Syrjäläf5986242016-05-13 23:41:37 +03006791 div = 8;
6792 break;
6793 default:
6794 MISSING_CASE(divider);
6795 return dev_priv->cdclk_pll.ref;
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006796 }
6797
Ville Syrjäläf5986242016-05-13 23:41:37 +03006798 return DIV_ROUND_CLOSEST(vco, div);
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006799}
6800
Ville Syrjälä1652d192015-03-31 14:12:01 +03006801static int broadwell_get_display_clock_speed(struct drm_device *dev)
6802{
6803 struct drm_i915_private *dev_priv = dev->dev_private;
6804 uint32_t lcpll = I915_READ(LCPLL_CTL);
6805 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6806
6807 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6808 return 800000;
6809 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6810 return 450000;
6811 else if (freq == LCPLL_CLK_FREQ_450)
6812 return 450000;
6813 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6814 return 540000;
6815 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6816 return 337500;
6817 else
6818 return 675000;
6819}
6820
6821static int haswell_get_display_clock_speed(struct drm_device *dev)
6822{
6823 struct drm_i915_private *dev_priv = dev->dev_private;
6824 uint32_t lcpll = I915_READ(LCPLL_CTL);
6825 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6826
6827 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6828 return 800000;
6829 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6830 return 450000;
6831 else if (freq == LCPLL_CLK_FREQ_450)
6832 return 450000;
6833 else if (IS_HSW_ULT(dev))
6834 return 337500;
6835 else
6836 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006837}
6838
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006839static int valleyview_get_display_clock_speed(struct drm_device *dev)
6840{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006841 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6842 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006843}
6844
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006845static int ilk_get_display_clock_speed(struct drm_device *dev)
6846{
6847 return 450000;
6848}
6849
Jesse Barnese70236a2009-09-21 10:42:27 -07006850static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006851{
Jesse Barnese70236a2009-09-21 10:42:27 -07006852 return 400000;
6853}
Jesse Barnes79e53942008-11-07 14:24:08 -08006854
Jesse Barnese70236a2009-09-21 10:42:27 -07006855static int i915_get_display_clock_speed(struct drm_device *dev)
6856{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006857 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006858}
Jesse Barnes79e53942008-11-07 14:24:08 -08006859
Jesse Barnese70236a2009-09-21 10:42:27 -07006860static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6861{
6862 return 200000;
6863}
Jesse Barnes79e53942008-11-07 14:24:08 -08006864
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006865static int pnv_get_display_clock_speed(struct drm_device *dev)
6866{
6867 u16 gcfgc = 0;
6868
6869 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6870
6871 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6872 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006873 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006874 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006875 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006876 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006877 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006878 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6879 return 200000;
6880 default:
6881 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6882 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006883 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006884 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006885 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006886 }
6887}
6888
Jesse Barnese70236a2009-09-21 10:42:27 -07006889static int i915gm_get_display_clock_speed(struct drm_device *dev)
6890{
6891 u16 gcfgc = 0;
6892
6893 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6894
6895 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006896 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006897 else {
6898 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6899 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006900 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006901 default:
6902 case GC_DISPLAY_CLOCK_190_200_MHZ:
6903 return 190000;
6904 }
6905 }
6906}
Jesse Barnes79e53942008-11-07 14:24:08 -08006907
Jesse Barnese70236a2009-09-21 10:42:27 -07006908static int i865_get_display_clock_speed(struct drm_device *dev)
6909{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006910 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006911}
6912
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006913static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006914{
6915 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006916
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006917 /*
6918 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6919 * encoding is different :(
6920 * FIXME is this the right way to detect 852GM/852GMV?
6921 */
6922 if (dev->pdev->revision == 0x1)
6923 return 133333;
6924
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006925 pci_bus_read_config_word(dev->pdev->bus,
6926 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6927
Jesse Barnese70236a2009-09-21 10:42:27 -07006928 /* Assume that the hardware is in the high speed state. This
6929 * should be the default.
6930 */
6931 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6932 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006933 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006934 case GC_CLOCK_100_200:
6935 return 200000;
6936 case GC_CLOCK_166_250:
6937 return 250000;
6938 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006939 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006940 case GC_CLOCK_133_266:
6941 case GC_CLOCK_133_266_2:
6942 case GC_CLOCK_166_266:
6943 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006944 }
6945
6946 /* Shouldn't happen */
6947 return 0;
6948}
6949
6950static int i830_get_display_clock_speed(struct drm_device *dev)
6951{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006952 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006953}
6954
Ville Syrjälä34edce22015-05-22 11:22:33 +03006955static unsigned int intel_hpll_vco(struct drm_device *dev)
6956{
6957 struct drm_i915_private *dev_priv = dev->dev_private;
6958 static const unsigned int blb_vco[8] = {
6959 [0] = 3200000,
6960 [1] = 4000000,
6961 [2] = 5333333,
6962 [3] = 4800000,
6963 [4] = 6400000,
6964 };
6965 static const unsigned int pnv_vco[8] = {
6966 [0] = 3200000,
6967 [1] = 4000000,
6968 [2] = 5333333,
6969 [3] = 4800000,
6970 [4] = 2666667,
6971 };
6972 static const unsigned int cl_vco[8] = {
6973 [0] = 3200000,
6974 [1] = 4000000,
6975 [2] = 5333333,
6976 [3] = 6400000,
6977 [4] = 3333333,
6978 [5] = 3566667,
6979 [6] = 4266667,
6980 };
6981 static const unsigned int elk_vco[8] = {
6982 [0] = 3200000,
6983 [1] = 4000000,
6984 [2] = 5333333,
6985 [3] = 4800000,
6986 };
6987 static const unsigned int ctg_vco[8] = {
6988 [0] = 3200000,
6989 [1] = 4000000,
6990 [2] = 5333333,
6991 [3] = 6400000,
6992 [4] = 2666667,
6993 [5] = 4266667,
6994 };
6995 const unsigned int *vco_table;
6996 unsigned int vco;
6997 uint8_t tmp = 0;
6998
6999 /* FIXME other chipsets? */
7000 if (IS_GM45(dev))
7001 vco_table = ctg_vco;
7002 else if (IS_G4X(dev))
7003 vco_table = elk_vco;
7004 else if (IS_CRESTLINE(dev))
7005 vco_table = cl_vco;
7006 else if (IS_PINEVIEW(dev))
7007 vco_table = pnv_vco;
7008 else if (IS_G33(dev))
7009 vco_table = blb_vco;
7010 else
7011 return 0;
7012
7013 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7014
7015 vco = vco_table[tmp & 0x7];
7016 if (vco == 0)
7017 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7018 else
7019 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7020
7021 return vco;
7022}
7023
7024static int gm45_get_display_clock_speed(struct drm_device *dev)
7025{
7026 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7027 uint16_t tmp = 0;
7028
7029 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7030
7031 cdclk_sel = (tmp >> 12) & 0x1;
7032
7033 switch (vco) {
7034 case 2666667:
7035 case 4000000:
7036 case 5333333:
7037 return cdclk_sel ? 333333 : 222222;
7038 case 3200000:
7039 return cdclk_sel ? 320000 : 228571;
7040 default:
7041 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7042 return 222222;
7043 }
7044}
7045
7046static int i965gm_get_display_clock_speed(struct drm_device *dev)
7047{
7048 static const uint8_t div_3200[] = { 16, 10, 8 };
7049 static const uint8_t div_4000[] = { 20, 12, 10 };
7050 static const uint8_t div_5333[] = { 24, 16, 14 };
7051 const uint8_t *div_table;
7052 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7053 uint16_t tmp = 0;
7054
7055 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7056
7057 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7058
7059 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7060 goto fail;
7061
7062 switch (vco) {
7063 case 3200000:
7064 div_table = div_3200;
7065 break;
7066 case 4000000:
7067 div_table = div_4000;
7068 break;
7069 case 5333333:
7070 div_table = div_5333;
7071 break;
7072 default:
7073 goto fail;
7074 }
7075
7076 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7077
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007078fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007079 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7080 return 200000;
7081}
7082
7083static int g33_get_display_clock_speed(struct drm_device *dev)
7084{
7085 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7086 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7087 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7088 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7089 const uint8_t *div_table;
7090 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7091 uint16_t tmp = 0;
7092
7093 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7094
7095 cdclk_sel = (tmp >> 4) & 0x7;
7096
7097 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7098 goto fail;
7099
7100 switch (vco) {
7101 case 3200000:
7102 div_table = div_3200;
7103 break;
7104 case 4000000:
7105 div_table = div_4000;
7106 break;
7107 case 4800000:
7108 div_table = div_4800;
7109 break;
7110 case 5333333:
7111 div_table = div_5333;
7112 break;
7113 default:
7114 goto fail;
7115 }
7116
7117 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7118
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007119fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007120 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7121 return 190476;
7122}
7123
Zhenyu Wang2c072452009-06-05 15:38:42 +08007124static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007125intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007126{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007127 while (*num > DATA_LINK_M_N_MASK ||
7128 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007129 *num >>= 1;
7130 *den >>= 1;
7131 }
7132}
7133
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007134static void compute_m_n(unsigned int m, unsigned int n,
7135 uint32_t *ret_m, uint32_t *ret_n)
7136{
7137 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7138 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7139 intel_reduce_m_n_ratio(ret_m, ret_n);
7140}
7141
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007142void
7143intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7144 int pixel_clock, int link_clock,
7145 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007146{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007147 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007148
7149 compute_m_n(bits_per_pixel * pixel_clock,
7150 link_clock * nlanes * 8,
7151 &m_n->gmch_m, &m_n->gmch_n);
7152
7153 compute_m_n(pixel_clock, link_clock,
7154 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007155}
7156
Chris Wilsona7615032011-01-12 17:04:08 +00007157static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7158{
Jani Nikulad330a952014-01-21 11:24:25 +02007159 if (i915.panel_use_ssc >= 0)
7160 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007161 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007162 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007163}
7164
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007165static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007166{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007167 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007168}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007169
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007170static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7171{
7172 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007173}
7174
Daniel Vetterf47709a2013-03-28 10:42:02 +01007175static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007176 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007177 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007178{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007179 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007180 u32 fp, fp2 = 0;
7181
7182 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007183 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007184 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007185 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007186 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007187 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007188 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007189 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007190 }
7191
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007192 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007193
Daniel Vetterf47709a2013-03-28 10:42:02 +01007194 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007195 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007196 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007197 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007198 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007199 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007200 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007201 }
7202}
7203
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007204static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7205 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007206{
7207 u32 reg_val;
7208
7209 /*
7210 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7211 * and set it to a reasonable value instead.
7212 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007213 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007214 reg_val &= 0xffffff00;
7215 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007216 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007217
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007218 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007219 reg_val &= 0x8cffffff;
7220 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007221 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007222
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007223 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007224 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007225 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007226
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007227 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007228 reg_val &= 0x00ffffff;
7229 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007230 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007231}
7232
Daniel Vetterb5518422013-05-03 11:49:48 +02007233static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7234 struct intel_link_m_n *m_n)
7235{
7236 struct drm_device *dev = crtc->base.dev;
7237 struct drm_i915_private *dev_priv = dev->dev_private;
7238 int pipe = crtc->pipe;
7239
Daniel Vettere3b95f12013-05-03 11:49:49 +02007240 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7241 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7242 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7243 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007244}
7245
7246static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007247 struct intel_link_m_n *m_n,
7248 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007249{
7250 struct drm_device *dev = crtc->base.dev;
7251 struct drm_i915_private *dev_priv = dev->dev_private;
7252 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007253 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007254
7255 if (INTEL_INFO(dev)->gen >= 5) {
7256 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7257 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7258 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7259 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007260 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7261 * for gen < 8) and if DRRS is supported (to make sure the
7262 * registers are not unnecessarily accessed).
7263 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307264 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007265 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007266 I915_WRITE(PIPE_DATA_M2(transcoder),
7267 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7268 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7269 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7270 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7271 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007272 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007273 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7274 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7275 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7276 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007277 }
7278}
7279
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307280void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007281{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307282 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7283
7284 if (m_n == M1_N1) {
7285 dp_m_n = &crtc->config->dp_m_n;
7286 dp_m2_n2 = &crtc->config->dp_m2_n2;
7287 } else if (m_n == M2_N2) {
7288
7289 /*
7290 * M2_N2 registers are not supported. Hence m2_n2 divider value
7291 * needs to be programmed into M1_N1.
7292 */
7293 dp_m_n = &crtc->config->dp_m2_n2;
7294 } else {
7295 DRM_ERROR("Unsupported divider value\n");
7296 return;
7297 }
7298
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007299 if (crtc->config->has_pch_encoder)
7300 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007301 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307302 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007303}
7304
Daniel Vetter251ac862015-06-18 10:30:24 +02007305static void vlv_compute_dpll(struct intel_crtc *crtc,
7306 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007307{
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007308 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007309 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007310 if (crtc->pipe != PIPE_A)
7311 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007312
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007313 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007314 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007315 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7316 DPLL_EXT_BUFFER_ENABLE_VLV;
7317
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007318 pipe_config->dpll_hw_state.dpll_md =
7319 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7320}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007321
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007322static void chv_compute_dpll(struct intel_crtc *crtc,
7323 struct intel_crtc_state *pipe_config)
7324{
7325 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007326 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007327 if (crtc->pipe != PIPE_A)
7328 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7329
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007330 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007331 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007332 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7333
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007334 pipe_config->dpll_hw_state.dpll_md =
7335 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007336}
7337
Ville Syrjäläd288f652014-10-28 13:20:22 +02007338static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007339 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007340{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007341 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007342 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007343 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007344 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007345 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007346 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007347
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007348 /* Enable Refclk */
7349 I915_WRITE(DPLL(pipe),
7350 pipe_config->dpll_hw_state.dpll &
7351 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7352
7353 /* No need to actually set up the DPLL with DSI */
7354 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7355 return;
7356
Ville Syrjäläa5805162015-05-26 20:42:30 +03007357 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007358
Ville Syrjäläd288f652014-10-28 13:20:22 +02007359 bestn = pipe_config->dpll.n;
7360 bestm1 = pipe_config->dpll.m1;
7361 bestm2 = pipe_config->dpll.m2;
7362 bestp1 = pipe_config->dpll.p1;
7363 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007364
Jesse Barnes89b667f2013-04-18 14:51:36 -07007365 /* See eDP HDMI DPIO driver vbios notes doc */
7366
7367 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007368 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007369 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007370
7371 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007372 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007373
7374 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007375 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007376 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007377 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007378
7379 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007380 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007381
7382 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007383 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7384 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7385 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007386 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007387
7388 /*
7389 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7390 * but we don't support that).
7391 * Note: don't use the DAC post divider as it seems unstable.
7392 */
7393 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007394 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007395
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007396 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007397 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007398
Jesse Barnes89b667f2013-04-18 14:51:36 -07007399 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007400 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007401 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7402 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007403 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007404 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007405 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007406 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007407 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007408
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007409 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007410 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007411 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007412 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007413 0x0df40000);
7414 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007415 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007416 0x0df70000);
7417 } else { /* HDMI or VGA */
7418 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007419 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007420 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007421 0x0df70000);
7422 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007423 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007424 0x0df40000);
7425 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007426
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007427 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007428 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007429 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7430 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007431 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007432 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007433
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007434 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007435 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007436}
7437
Ville Syrjäläd288f652014-10-28 13:20:22 +02007438static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007439 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007440{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007441 struct drm_device *dev = crtc->base.dev;
7442 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007443 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007444 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307445 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007446 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307447 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307448 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007449
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007450 /* Enable Refclk and SSC */
7451 I915_WRITE(DPLL(pipe),
7452 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7453
7454 /* No need to actually set up the DPLL with DSI */
7455 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7456 return;
7457
Ville Syrjäläd288f652014-10-28 13:20:22 +02007458 bestn = pipe_config->dpll.n;
7459 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7460 bestm1 = pipe_config->dpll.m1;
7461 bestm2 = pipe_config->dpll.m2 >> 22;
7462 bestp1 = pipe_config->dpll.p1;
7463 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307464 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307465 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307466 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007467
Ville Syrjäläa5805162015-05-26 20:42:30 +03007468 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007469
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007470 /* p1 and p2 divider */
7471 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7472 5 << DPIO_CHV_S1_DIV_SHIFT |
7473 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7474 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7475 1 << DPIO_CHV_K_DIV_SHIFT);
7476
7477 /* Feedback post-divider - m2 */
7478 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7479
7480 /* Feedback refclk divider - n and m1 */
7481 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7482 DPIO_CHV_M1_DIV_BY_2 |
7483 1 << DPIO_CHV_N_DIV_SHIFT);
7484
7485 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007486 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007487
7488 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307489 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7490 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7491 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7492 if (bestm2_frac)
7493 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7494 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007495
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307496 /* Program digital lock detect threshold */
7497 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7498 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7499 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7500 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7501 if (!bestm2_frac)
7502 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7503 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7504
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007505 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307506 if (vco == 5400000) {
7507 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7508 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7509 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7510 tribuf_calcntr = 0x9;
7511 } else if (vco <= 6200000) {
7512 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7513 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7514 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7515 tribuf_calcntr = 0x9;
7516 } else if (vco <= 6480000) {
7517 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7518 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7519 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7520 tribuf_calcntr = 0x8;
7521 } else {
7522 /* Not supported. Apply the same limits as in the max case */
7523 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7524 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7525 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7526 tribuf_calcntr = 0;
7527 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007528 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7529
Ville Syrjälä968040b2015-03-11 22:52:08 +02007530 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307531 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7532 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7533 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7534
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007535 /* AFC Recal */
7536 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7537 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7538 DPIO_AFC_RECAL);
7539
Ville Syrjäläa5805162015-05-26 20:42:30 +03007540 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007541}
7542
Ville Syrjäläd288f652014-10-28 13:20:22 +02007543/**
7544 * vlv_force_pll_on - forcibly enable just the PLL
7545 * @dev_priv: i915 private structure
7546 * @pipe: pipe PLL to enable
7547 * @dpll: PLL configuration
7548 *
7549 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7550 * in cases where we need the PLL enabled even when @pipe is not going to
7551 * be enabled.
7552 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007553int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7554 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007555{
7556 struct intel_crtc *crtc =
7557 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007558 struct intel_crtc_state *pipe_config;
7559
7560 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7561 if (!pipe_config)
7562 return -ENOMEM;
7563
7564 pipe_config->base.crtc = &crtc->base;
7565 pipe_config->pixel_multiplier = 1;
7566 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007567
7568 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007569 chv_compute_dpll(crtc, pipe_config);
7570 chv_prepare_pll(crtc, pipe_config);
7571 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007572 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007573 vlv_compute_dpll(crtc, pipe_config);
7574 vlv_prepare_pll(crtc, pipe_config);
7575 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007576 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007577
7578 kfree(pipe_config);
7579
7580 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007581}
7582
7583/**
7584 * vlv_force_pll_off - forcibly disable just the PLL
7585 * @dev_priv: i915 private structure
7586 * @pipe: pipe PLL to disable
7587 *
7588 * Disable the PLL for @pipe. To be used in cases where we need
7589 * the PLL enabled even when @pipe is not going to be enabled.
7590 */
7591void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7592{
7593 if (IS_CHERRYVIEW(dev))
7594 chv_disable_pll(to_i915(dev), pipe);
7595 else
7596 vlv_disable_pll(to_i915(dev), pipe);
7597}
7598
Daniel Vetter251ac862015-06-18 10:30:24 +02007599static void i9xx_compute_dpll(struct intel_crtc *crtc,
7600 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007601 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007602{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007603 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007604 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007605 u32 dpll;
7606 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007607 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007608
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007609 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307610
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007611 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7612 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007613
7614 dpll = DPLL_VGA_MODE_DIS;
7615
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007616 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007617 dpll |= DPLLB_MODE_LVDS;
7618 else
7619 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007620
Daniel Vetteref1b4602013-06-01 17:17:04 +02007621 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007622 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007623 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007624 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007625
7626 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007627 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007628
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007629 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007630 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007631
7632 /* compute bitmask from p1 value */
7633 if (IS_PINEVIEW(dev))
7634 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7635 else {
7636 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7637 if (IS_G4X(dev) && reduced_clock)
7638 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7639 }
7640 switch (clock->p2) {
7641 case 5:
7642 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7643 break;
7644 case 7:
7645 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7646 break;
7647 case 10:
7648 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7649 break;
7650 case 14:
7651 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7652 break;
7653 }
7654 if (INTEL_INFO(dev)->gen >= 4)
7655 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7656
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007657 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007658 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007659 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007660 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007661 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7662 else
7663 dpll |= PLL_REF_INPUT_DREFCLK;
7664
7665 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007666 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007667
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007668 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007669 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007670 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007671 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007672 }
7673}
7674
Daniel Vetter251ac862015-06-18 10:30:24 +02007675static void i8xx_compute_dpll(struct intel_crtc *crtc,
7676 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007677 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007678{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007679 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007680 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007681 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007682 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007683
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007684 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307685
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007686 dpll = DPLL_VGA_MODE_DIS;
7687
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007688 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007689 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7690 } else {
7691 if (clock->p1 == 2)
7692 dpll |= PLL_P1_DIVIDE_BY_TWO;
7693 else
7694 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7695 if (clock->p2 == 4)
7696 dpll |= PLL_P2_DIVIDE_BY_4;
7697 }
7698
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007699 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007700 dpll |= DPLL_DVO_2X_MODE;
7701
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007702 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007703 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007704 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7705 else
7706 dpll |= PLL_REF_INPUT_DREFCLK;
7707
7708 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007709 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007710}
7711
Daniel Vetter8a654f32013-06-01 17:16:22 +02007712static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007713{
7714 struct drm_device *dev = intel_crtc->base.dev;
7715 struct drm_i915_private *dev_priv = dev->dev_private;
7716 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007717 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007718 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007719 uint32_t crtc_vtotal, crtc_vblank_end;
7720 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007721
7722 /* We need to be careful not to changed the adjusted mode, for otherwise
7723 * the hw state checker will get angry at the mismatch. */
7724 crtc_vtotal = adjusted_mode->crtc_vtotal;
7725 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007726
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007727 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007728 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007729 crtc_vtotal -= 1;
7730 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007731
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007732 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007733 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7734 else
7735 vsyncshift = adjusted_mode->crtc_hsync_start -
7736 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007737 if (vsyncshift < 0)
7738 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007739 }
7740
7741 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007742 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007743
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007744 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007745 (adjusted_mode->crtc_hdisplay - 1) |
7746 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007747 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007748 (adjusted_mode->crtc_hblank_start - 1) |
7749 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007750 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007751 (adjusted_mode->crtc_hsync_start - 1) |
7752 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7753
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007754 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007755 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007756 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007757 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007758 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007759 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007760 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007761 (adjusted_mode->crtc_vsync_start - 1) |
7762 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7763
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007764 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7765 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7766 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7767 * bits. */
7768 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7769 (pipe == PIPE_B || pipe == PIPE_C))
7770 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7771
Jani Nikulabc58be62016-03-18 17:05:39 +02007772}
7773
7774static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7775{
7776 struct drm_device *dev = intel_crtc->base.dev;
7777 struct drm_i915_private *dev_priv = dev->dev_private;
7778 enum pipe pipe = intel_crtc->pipe;
7779
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007780 /* pipesrc controls the size that is scaled from, which should
7781 * always be the user's requested size.
7782 */
7783 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007784 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7785 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007786}
7787
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007788static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007789 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007790{
7791 struct drm_device *dev = crtc->base.dev;
7792 struct drm_i915_private *dev_priv = dev->dev_private;
7793 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7794 uint32_t tmp;
7795
7796 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007797 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7798 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007799 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007800 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7801 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007802 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007803 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7804 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007805
7806 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007807 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7808 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007809 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007810 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7811 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007812 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007813 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7814 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007815
7816 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007817 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7818 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7819 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007820 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007821}
7822
7823static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7824 struct intel_crtc_state *pipe_config)
7825{
7826 struct drm_device *dev = crtc->base.dev;
7827 struct drm_i915_private *dev_priv = dev->dev_private;
7828 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007829
7830 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007831 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7832 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7833
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007834 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7835 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007836}
7837
Daniel Vetterf6a83282014-02-11 15:28:57 -08007838void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007839 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007840{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007841 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7842 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7843 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7844 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007845
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007846 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7847 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7848 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7849 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007850
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007851 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007852 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007853
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007854 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7855 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007856
7857 mode->hsync = drm_mode_hsync(mode);
7858 mode->vrefresh = drm_mode_vrefresh(mode);
7859 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007860}
7861
Daniel Vetter84b046f2013-02-19 18:48:54 +01007862static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7863{
7864 struct drm_device *dev = intel_crtc->base.dev;
7865 struct drm_i915_private *dev_priv = dev->dev_private;
7866 uint32_t pipeconf;
7867
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007868 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007869
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007870 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7871 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7872 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007873
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007874 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007875 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007876
Daniel Vetterff9ce462013-04-24 14:57:17 +02007877 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007878 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007879 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007880 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007881 pipeconf |= PIPECONF_DITHER_EN |
7882 PIPECONF_DITHER_TYPE_SP;
7883
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007884 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007885 case 18:
7886 pipeconf |= PIPECONF_6BPC;
7887 break;
7888 case 24:
7889 pipeconf |= PIPECONF_8BPC;
7890 break;
7891 case 30:
7892 pipeconf |= PIPECONF_10BPC;
7893 break;
7894 default:
7895 /* Case prevented by intel_choose_pipe_bpp_dither. */
7896 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007897 }
7898 }
7899
7900 if (HAS_PIPE_CXSR(dev)) {
7901 if (intel_crtc->lowfreq_avail) {
7902 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7903 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7904 } else {
7905 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007906 }
7907 }
7908
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007909 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007910 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007911 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007912 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7913 else
7914 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7915 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007916 pipeconf |= PIPECONF_PROGRESSIVE;
7917
Wayne Boyer666a4532015-12-09 12:29:35 -08007918 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7919 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007920 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007921
Daniel Vetter84b046f2013-02-19 18:48:54 +01007922 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7923 POSTING_READ(PIPECONF(intel_crtc->pipe));
7924}
7925
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007926static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7927 struct intel_crtc_state *crtc_state)
7928{
7929 struct drm_device *dev = crtc->base.dev;
7930 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007931 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007932 int refclk = 48000;
7933
7934 memset(&crtc_state->dpll_hw_state, 0,
7935 sizeof(crtc_state->dpll_hw_state));
7936
7937 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7938 if (intel_panel_use_ssc(dev_priv)) {
7939 refclk = dev_priv->vbt.lvds_ssc_freq;
7940 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7941 }
7942
7943 limit = &intel_limits_i8xx_lvds;
7944 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7945 limit = &intel_limits_i8xx_dvo;
7946 } else {
7947 limit = &intel_limits_i8xx_dac;
7948 }
7949
7950 if (!crtc_state->clock_set &&
7951 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7952 refclk, NULL, &crtc_state->dpll)) {
7953 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7954 return -EINVAL;
7955 }
7956
7957 i8xx_compute_dpll(crtc, crtc_state, NULL);
7958
7959 return 0;
7960}
7961
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007962static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7963 struct intel_crtc_state *crtc_state)
7964{
7965 struct drm_device *dev = crtc->base.dev;
7966 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03007967 const struct intel_limit *limit;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007968 int refclk = 96000;
7969
7970 memset(&crtc_state->dpll_hw_state, 0,
7971 sizeof(crtc_state->dpll_hw_state));
7972
7973 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7974 if (intel_panel_use_ssc(dev_priv)) {
7975 refclk = dev_priv->vbt.lvds_ssc_freq;
7976 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7977 }
7978
7979 if (intel_is_dual_link_lvds(dev))
7980 limit = &intel_limits_g4x_dual_channel_lvds;
7981 else
7982 limit = &intel_limits_g4x_single_channel_lvds;
7983 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7984 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7985 limit = &intel_limits_g4x_hdmi;
7986 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7987 limit = &intel_limits_g4x_sdvo;
7988 } else {
7989 /* The option is for other outputs */
7990 limit = &intel_limits_i9xx_sdvo;
7991 }
7992
7993 if (!crtc_state->clock_set &&
7994 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7995 refclk, NULL, &crtc_state->dpll)) {
7996 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7997 return -EINVAL;
7998 }
7999
8000 i9xx_compute_dpll(crtc, crtc_state, NULL);
8001
8002 return 0;
8003}
8004
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008005static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
8006 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008007{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008008 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008009 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008010 const struct intel_limit *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008011 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008012
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008013 memset(&crtc_state->dpll_hw_state, 0,
8014 sizeof(crtc_state->dpll_hw_state));
8015
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008016 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8017 if (intel_panel_use_ssc(dev_priv)) {
8018 refclk = dev_priv->vbt.lvds_ssc_freq;
8019 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
8020 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008021
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008022 limit = &intel_limits_pineview_lvds;
8023 } else {
8024 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008025 }
Jani Nikulaf2335332013-09-13 11:03:09 +03008026
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008027 if (!crtc_state->clock_set &&
8028 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8029 refclk, NULL, &crtc_state->dpll)) {
8030 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8031 return -EINVAL;
8032 }
8033
8034 i9xx_compute_dpll(crtc, crtc_state, NULL);
8035
8036 return 0;
8037}
8038
8039static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8040 struct intel_crtc_state *crtc_state)
8041{
8042 struct drm_device *dev = crtc->base.dev;
8043 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008044 const struct intel_limit *limit;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008045 int refclk = 96000;
8046
8047 memset(&crtc_state->dpll_hw_state, 0,
8048 sizeof(crtc_state->dpll_hw_state));
8049
8050 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8051 if (intel_panel_use_ssc(dev_priv)) {
8052 refclk = dev_priv->vbt.lvds_ssc_freq;
8053 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008054 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02008055
8056 limit = &intel_limits_i9xx_lvds;
8057 } else {
8058 limit = &intel_limits_i9xx_sdvo;
8059 }
8060
8061 if (!crtc_state->clock_set &&
8062 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8063 refclk, NULL, &crtc_state->dpll)) {
8064 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8065 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008066 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008067
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02008068 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07008069
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008070 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008071}
8072
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008073static int chv_crtc_compute_clock(struct intel_crtc *crtc,
8074 struct intel_crtc_state *crtc_state)
8075{
8076 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008077 const struct intel_limit *limit = &intel_limits_chv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008078
8079 memset(&crtc_state->dpll_hw_state, 0,
8080 sizeof(crtc_state->dpll_hw_state));
8081
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008082 if (!crtc_state->clock_set &&
8083 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8084 refclk, NULL, &crtc_state->dpll)) {
8085 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8086 return -EINVAL;
8087 }
8088
8089 chv_compute_dpll(crtc, crtc_state);
8090
8091 return 0;
8092}
8093
8094static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
8095 struct intel_crtc_state *crtc_state)
8096{
8097 int refclk = 100000;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03008098 const struct intel_limit *limit = &intel_limits_vlv;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008099
8100 memset(&crtc_state->dpll_hw_state, 0,
8101 sizeof(crtc_state->dpll_hw_state));
8102
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02008103 if (!crtc_state->clock_set &&
8104 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8105 refclk, NULL, &crtc_state->dpll)) {
8106 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8107 return -EINVAL;
8108 }
8109
8110 vlv_compute_dpll(crtc, crtc_state);
8111
8112 return 0;
8113}
8114
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008115static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008116 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008117{
8118 struct drm_device *dev = crtc->base.dev;
8119 struct drm_i915_private *dev_priv = dev->dev_private;
8120 uint32_t tmp;
8121
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008122 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8123 return;
8124
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008125 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008126 if (!(tmp & PFIT_ENABLE))
8127 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008128
Daniel Vetter06922822013-07-11 13:35:40 +02008129 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008130 if (INTEL_INFO(dev)->gen < 4) {
8131 if (crtc->pipe != PIPE_B)
8132 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008133 } else {
8134 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8135 return;
8136 }
8137
Daniel Vetter06922822013-07-11 13:35:40 +02008138 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008139 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008140}
8141
Jesse Barnesacbec812013-09-20 11:29:32 -07008142static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008143 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008144{
8145 struct drm_device *dev = crtc->base.dev;
8146 struct drm_i915_private *dev_priv = dev->dev_private;
8147 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008148 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008149 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008150 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008151
Ville Syrjäläb5219732016-03-15 16:40:01 +02008152 /* In case of DSI, DPLL will not be used */
8153 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308154 return;
8155
Ville Syrjäläa5805162015-05-26 20:42:30 +03008156 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008157 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008158 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008159
8160 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8161 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8162 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8163 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8164 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8165
Imre Deakdccbea32015-06-22 23:35:51 +03008166 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008167}
8168
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008169static void
8170i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8171 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008172{
8173 struct drm_device *dev = crtc->base.dev;
8174 struct drm_i915_private *dev_priv = dev->dev_private;
8175 u32 val, base, offset;
8176 int pipe = crtc->pipe, plane = crtc->plane;
8177 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008178 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008179 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008180 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008181
Damien Lespiau42a7b082015-02-05 19:35:13 +00008182 val = I915_READ(DSPCNTR(plane));
8183 if (!(val & DISPLAY_PLANE_ENABLE))
8184 return;
8185
Damien Lespiaud9806c92015-01-21 14:07:19 +00008186 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008187 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008188 DRM_DEBUG_KMS("failed to alloc fb\n");
8189 return;
8190 }
8191
Damien Lespiau1b842c82015-01-21 13:50:54 +00008192 fb = &intel_fb->base;
8193
Daniel Vetter18c52472015-02-10 17:16:09 +00008194 if (INTEL_INFO(dev)->gen >= 4) {
8195 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008196 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008197 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8198 }
8199 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008200
8201 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008202 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008203 fb->pixel_format = fourcc;
8204 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008205
8206 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008207 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008208 offset = I915_READ(DSPTILEOFF(plane));
8209 else
8210 offset = I915_READ(DSPLINOFF(plane));
8211 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8212 } else {
8213 base = I915_READ(DSPADDR(plane));
8214 }
8215 plane_config->base = base;
8216
8217 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008218 fb->width = ((val >> 16) & 0xfff) + 1;
8219 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008220
8221 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008222 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008223
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008224 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008225 fb->pixel_format,
8226 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008227
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008228 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008229
Damien Lespiau2844a922015-01-20 12:51:48 +00008230 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8231 pipe_name(pipe), plane, fb->width, fb->height,
8232 fb->bits_per_pixel, base, fb->pitches[0],
8233 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008234
Damien Lespiau2d140302015-02-05 17:22:18 +00008235 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008236}
8237
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008238static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008239 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008240{
8241 struct drm_device *dev = crtc->base.dev;
8242 struct drm_i915_private *dev_priv = dev->dev_private;
8243 int pipe = pipe_config->cpu_transcoder;
8244 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008245 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008246 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008247 int refclk = 100000;
8248
Ville Syrjäläb5219732016-03-15 16:40:01 +02008249 /* In case of DSI, DPLL will not be used */
8250 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8251 return;
8252
Ville Syrjäläa5805162015-05-26 20:42:30 +03008253 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008254 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8255 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8256 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8257 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008258 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008259 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008260
8261 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008262 clock.m2 = (pll_dw0 & 0xff) << 22;
8263 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8264 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008265 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8266 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8267 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8268
Imre Deakdccbea32015-06-22 23:35:51 +03008269 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008270}
8271
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008272static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008273 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008274{
8275 struct drm_device *dev = crtc->base.dev;
8276 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008277 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008278 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008279 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008280
Imre Deak17290502016-02-12 18:55:11 +02008281 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8282 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008283 return false;
8284
Daniel Vettere143a212013-07-04 12:01:15 +02008285 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008286 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008287
Imre Deak17290502016-02-12 18:55:11 +02008288 ret = false;
8289
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008290 tmp = I915_READ(PIPECONF(crtc->pipe));
8291 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008292 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008293
Wayne Boyer666a4532015-12-09 12:29:35 -08008294 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008295 switch (tmp & PIPECONF_BPC_MASK) {
8296 case PIPECONF_6BPC:
8297 pipe_config->pipe_bpp = 18;
8298 break;
8299 case PIPECONF_8BPC:
8300 pipe_config->pipe_bpp = 24;
8301 break;
8302 case PIPECONF_10BPC:
8303 pipe_config->pipe_bpp = 30;
8304 break;
8305 default:
8306 break;
8307 }
8308 }
8309
Wayne Boyer666a4532015-12-09 12:29:35 -08008310 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8311 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008312 pipe_config->limited_color_range = true;
8313
Ville Syrjälä282740f2013-09-04 18:30:03 +03008314 if (INTEL_INFO(dev)->gen < 4)
8315 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8316
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008317 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008318 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008319
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008320 i9xx_get_pfit_config(crtc, pipe_config);
8321
Daniel Vetter6c49f242013-06-06 12:45:25 +02008322 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008323 /* No way to read it out on pipes B and C */
8324 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8325 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8326 else
8327 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008328 pipe_config->pixel_multiplier =
8329 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8330 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008331 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008332 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8333 tmp = I915_READ(DPLL(crtc->pipe));
8334 pipe_config->pixel_multiplier =
8335 ((tmp & SDVO_MULTIPLIER_MASK)
8336 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8337 } else {
8338 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8339 * port and will be fixed up in the encoder->get_config
8340 * function. */
8341 pipe_config->pixel_multiplier = 1;
8342 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008343 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008344 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008345 /*
8346 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8347 * on 830. Filter it out here so that we don't
8348 * report errors due to that.
8349 */
8350 if (IS_I830(dev))
8351 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8352
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008353 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8354 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008355 } else {
8356 /* Mask out read-only status bits. */
8357 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8358 DPLL_PORTC_READY_MASK |
8359 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008360 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008361
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008362 if (IS_CHERRYVIEW(dev))
8363 chv_crtc_clock_get(crtc, pipe_config);
8364 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008365 vlv_crtc_clock_get(crtc, pipe_config);
8366 else
8367 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008368
Ville Syrjälä0f646142015-08-26 19:39:18 +03008369 /*
8370 * Normally the dotclock is filled in by the encoder .get_config()
8371 * but in case the pipe is enabled w/o any ports we need a sane
8372 * default.
8373 */
8374 pipe_config->base.adjusted_mode.crtc_clock =
8375 pipe_config->port_clock / pipe_config->pixel_multiplier;
8376
Imre Deak17290502016-02-12 18:55:11 +02008377 ret = true;
8378
8379out:
8380 intel_display_power_put(dev_priv, power_domain);
8381
8382 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008383}
8384
Paulo Zanonidde86e22012-12-01 12:04:25 -02008385static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008386{
8387 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008388 struct intel_encoder *encoder;
Lyude1c1a24d2016-06-14 11:04:09 -04008389 int i;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008390 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008391 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008392 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008393 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008394 bool has_ck505 = false;
8395 bool can_ssc = false;
Lyude1c1a24d2016-06-14 11:04:09 -04008396 bool using_ssc_source = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008397
8398 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008399 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008400 switch (encoder->type) {
8401 case INTEL_OUTPUT_LVDS:
8402 has_panel = true;
8403 has_lvds = true;
8404 break;
8405 case INTEL_OUTPUT_EDP:
8406 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008407 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008408 has_cpu_edp = true;
8409 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008410 default:
8411 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008412 }
8413 }
8414
Keith Packard99eb6a02011-09-26 14:29:12 -07008415 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008416 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008417 can_ssc = has_ck505;
8418 } else {
8419 has_ck505 = false;
8420 can_ssc = true;
8421 }
8422
Lyude1c1a24d2016-06-14 11:04:09 -04008423 /* Check if any DPLLs are using the SSC source */
8424 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8425 u32 temp = I915_READ(PCH_DPLL(i));
8426
8427 if (!(temp & DPLL_VCO_ENABLE))
8428 continue;
8429
8430 if ((temp & PLL_REF_INPUT_MASK) ==
8431 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
8432 using_ssc_source = true;
8433 break;
8434 }
8435 }
8436
8437 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
8438 has_panel, has_lvds, has_ck505, using_ssc_source);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008439
8440 /* Ironlake: try to setup display ref clock before DPLL
8441 * enabling. This is only under driver's control after
8442 * PCH B stepping, previous chipset stepping should be
8443 * ignoring this setting.
8444 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008445 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008446
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008447 /* As we must carefully and slowly disable/enable each source in turn,
8448 * compute the final state we want first and check if we need to
8449 * make any changes at all.
8450 */
8451 final = val;
8452 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008453 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008454 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008455 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008456 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8457
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008458 final &= ~DREF_SSC_SOURCE_MASK;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008459 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Daniel Vetter8c07eb62016-06-09 18:39:07 +02008460 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008461
Keith Packard199e5d72011-09-22 12:01:57 -07008462 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008463 final |= DREF_SSC_SOURCE_ENABLE;
8464
8465 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8466 final |= DREF_SSC1_ENABLE;
8467
8468 if (has_cpu_edp) {
8469 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8470 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8471 else
8472 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8473 } else
8474 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Lyude1c1a24d2016-06-14 11:04:09 -04008475 } else if (using_ssc_source) {
8476 final |= DREF_SSC_SOURCE_ENABLE;
8477 final |= DREF_SSC1_ENABLE;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008478 }
8479
8480 if (final == val)
8481 return;
8482
8483 /* Always enable nonspread source */
8484 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8485
8486 if (has_ck505)
8487 val |= DREF_NONSPREAD_CK505_ENABLE;
8488 else
8489 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8490
8491 if (has_panel) {
8492 val &= ~DREF_SSC_SOURCE_MASK;
8493 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008494
Keith Packard199e5d72011-09-22 12:01:57 -07008495 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008496 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008497 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008498 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008499 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008500 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008501
8502 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008503 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008504 POSTING_READ(PCH_DREF_CONTROL);
8505 udelay(200);
8506
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008507 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008508
8509 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008510 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008511 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008512 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008513 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008514 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008515 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008516 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008517 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008518
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008519 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008520 POSTING_READ(PCH_DREF_CONTROL);
8521 udelay(200);
8522 } else {
Lyude1c1a24d2016-06-14 11:04:09 -04008523 DRM_DEBUG_KMS("Disabling CPU source output\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008524
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008525 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008526
8527 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008528 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008529
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008530 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008531 POSTING_READ(PCH_DREF_CONTROL);
8532 udelay(200);
8533
Lyude1c1a24d2016-06-14 11:04:09 -04008534 if (!using_ssc_source) {
8535 DRM_DEBUG_KMS("Disabling SSC source\n");
Keith Packard199e5d72011-09-22 12:01:57 -07008536
Lyude1c1a24d2016-06-14 11:04:09 -04008537 /* Turn off the SSC source */
8538 val &= ~DREF_SSC_SOURCE_MASK;
8539 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008540
Lyude1c1a24d2016-06-14 11:04:09 -04008541 /* Turn off SSC1 */
8542 val &= ~DREF_SSC1_ENABLE;
8543
8544 I915_WRITE(PCH_DREF_CONTROL, val);
8545 POSTING_READ(PCH_DREF_CONTROL);
8546 udelay(200);
8547 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07008548 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008549
8550 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008551}
8552
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008553static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008554{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008555 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008556
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008557 tmp = I915_READ(SOUTH_CHICKEN2);
8558 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8559 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008560
Imre Deakcf3598c2016-06-28 13:37:31 +03008561 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
8562 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008563 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008564
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008565 tmp = I915_READ(SOUTH_CHICKEN2);
8566 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8567 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008568
Imre Deakcf3598c2016-06-28 13:37:31 +03008569 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
8570 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008571 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008572}
8573
8574/* WaMPhyProgramming:hsw */
8575static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8576{
8577 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008578
8579 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8580 tmp &= ~(0xFF << 24);
8581 tmp |= (0x12 << 24);
8582 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8583
Paulo Zanonidde86e22012-12-01 12:04:25 -02008584 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8585 tmp |= (1 << 11);
8586 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8587
8588 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8589 tmp |= (1 << 11);
8590 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8591
Paulo Zanonidde86e22012-12-01 12:04:25 -02008592 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8593 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8594 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8595
8596 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8597 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8598 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8599
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008600 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8601 tmp &= ~(7 << 13);
8602 tmp |= (5 << 13);
8603 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008604
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008605 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8606 tmp &= ~(7 << 13);
8607 tmp |= (5 << 13);
8608 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008609
8610 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8611 tmp &= ~0xFF;
8612 tmp |= 0x1C;
8613 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8614
8615 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8616 tmp &= ~0xFF;
8617 tmp |= 0x1C;
8618 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8619
8620 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8621 tmp &= ~(0xFF << 16);
8622 tmp |= (0x1C << 16);
8623 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8624
8625 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8626 tmp &= ~(0xFF << 16);
8627 tmp |= (0x1C << 16);
8628 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8629
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008630 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8631 tmp |= (1 << 27);
8632 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008633
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008634 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8635 tmp |= (1 << 27);
8636 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008637
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008638 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8639 tmp &= ~(0xF << 28);
8640 tmp |= (4 << 28);
8641 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008642
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008643 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8644 tmp &= ~(0xF << 28);
8645 tmp |= (4 << 28);
8646 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008647}
8648
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008649/* Implements 3 different sequences from BSpec chapter "Display iCLK
8650 * Programming" based on the parameters passed:
8651 * - Sequence to enable CLKOUT_DP
8652 * - Sequence to enable CLKOUT_DP without spread
8653 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8654 */
8655static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8656 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008657{
8658 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008659 uint32_t reg, tmp;
8660
8661 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8662 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008663 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008664 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008665
Ville Syrjäläa5805162015-05-26 20:42:30 +03008666 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008667
8668 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8669 tmp &= ~SBI_SSCCTL_DISABLE;
8670 tmp |= SBI_SSCCTL_PATHALT;
8671 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8672
8673 udelay(24);
8674
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008675 if (with_spread) {
8676 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8677 tmp &= ~SBI_SSCCTL_PATHALT;
8678 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008679
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008680 if (with_fdi) {
8681 lpt_reset_fdi_mphy(dev_priv);
8682 lpt_program_fdi_mphy(dev_priv);
8683 }
8684 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008685
Ville Syrjäläc2699522015-08-27 23:55:59 +03008686 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008687 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8688 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8689 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008690
Ville Syrjäläa5805162015-05-26 20:42:30 +03008691 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008692}
8693
Paulo Zanoni47701c32013-07-23 11:19:25 -03008694/* Sequence to disable CLKOUT_DP */
8695static void lpt_disable_clkout_dp(struct drm_device *dev)
8696{
8697 struct drm_i915_private *dev_priv = dev->dev_private;
8698 uint32_t reg, tmp;
8699
Ville Syrjäläa5805162015-05-26 20:42:30 +03008700 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008701
Ville Syrjäläc2699522015-08-27 23:55:59 +03008702 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008703 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8704 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8705 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8706
8707 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8708 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8709 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8710 tmp |= SBI_SSCCTL_PATHALT;
8711 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8712 udelay(32);
8713 }
8714 tmp |= SBI_SSCCTL_DISABLE;
8715 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8716 }
8717
Ville Syrjäläa5805162015-05-26 20:42:30 +03008718 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008719}
8720
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008721#define BEND_IDX(steps) ((50 + (steps)) / 5)
8722
8723static const uint16_t sscdivintphase[] = {
8724 [BEND_IDX( 50)] = 0x3B23,
8725 [BEND_IDX( 45)] = 0x3B23,
8726 [BEND_IDX( 40)] = 0x3C23,
8727 [BEND_IDX( 35)] = 0x3C23,
8728 [BEND_IDX( 30)] = 0x3D23,
8729 [BEND_IDX( 25)] = 0x3D23,
8730 [BEND_IDX( 20)] = 0x3E23,
8731 [BEND_IDX( 15)] = 0x3E23,
8732 [BEND_IDX( 10)] = 0x3F23,
8733 [BEND_IDX( 5)] = 0x3F23,
8734 [BEND_IDX( 0)] = 0x0025,
8735 [BEND_IDX( -5)] = 0x0025,
8736 [BEND_IDX(-10)] = 0x0125,
8737 [BEND_IDX(-15)] = 0x0125,
8738 [BEND_IDX(-20)] = 0x0225,
8739 [BEND_IDX(-25)] = 0x0225,
8740 [BEND_IDX(-30)] = 0x0325,
8741 [BEND_IDX(-35)] = 0x0325,
8742 [BEND_IDX(-40)] = 0x0425,
8743 [BEND_IDX(-45)] = 0x0425,
8744 [BEND_IDX(-50)] = 0x0525,
8745};
8746
8747/*
8748 * Bend CLKOUT_DP
8749 * steps -50 to 50 inclusive, in steps of 5
8750 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8751 * change in clock period = -(steps / 10) * 5.787 ps
8752 */
8753static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8754{
8755 uint32_t tmp;
8756 int idx = BEND_IDX(steps);
8757
8758 if (WARN_ON(steps % 5 != 0))
8759 return;
8760
8761 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8762 return;
8763
8764 mutex_lock(&dev_priv->sb_lock);
8765
8766 if (steps % 10 != 0)
8767 tmp = 0xAAAAAAAB;
8768 else
8769 tmp = 0x00000000;
8770 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8771
8772 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8773 tmp &= 0xffff0000;
8774 tmp |= sscdivintphase[idx];
8775 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8776
8777 mutex_unlock(&dev_priv->sb_lock);
8778}
8779
8780#undef BEND_IDX
8781
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008782static void lpt_init_pch_refclk(struct drm_device *dev)
8783{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008784 struct intel_encoder *encoder;
8785 bool has_vga = false;
8786
Damien Lespiaub2784e12014-08-05 11:29:37 +01008787 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008788 switch (encoder->type) {
8789 case INTEL_OUTPUT_ANALOG:
8790 has_vga = true;
8791 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008792 default:
8793 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008794 }
8795 }
8796
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008797 if (has_vga) {
8798 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008799 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008800 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008801 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008802 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008803}
8804
Paulo Zanonidde86e22012-12-01 12:04:25 -02008805/*
8806 * Initialize reference clocks when the driver loads
8807 */
8808void intel_init_pch_refclk(struct drm_device *dev)
8809{
8810 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8811 ironlake_init_pch_refclk(dev);
8812 else if (HAS_PCH_LPT(dev))
8813 lpt_init_pch_refclk(dev);
8814}
8815
Daniel Vetter6ff93602013-04-19 11:24:36 +02008816static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008817{
8818 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8820 int pipe = intel_crtc->pipe;
8821 uint32_t val;
8822
Daniel Vetter78114072013-06-13 00:54:57 +02008823 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008824
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008825 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008826 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008827 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008828 break;
8829 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008830 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008831 break;
8832 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008833 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008834 break;
8835 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008836 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008837 break;
8838 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008839 /* Case prevented by intel_choose_pipe_bpp_dither. */
8840 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008841 }
8842
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008843 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008844 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8845
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008846 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008847 val |= PIPECONF_INTERLACED_ILK;
8848 else
8849 val |= PIPECONF_PROGRESSIVE;
8850
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008851 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008852 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008853
Paulo Zanonic8203562012-09-12 10:06:29 -03008854 I915_WRITE(PIPECONF(pipe), val);
8855 POSTING_READ(PIPECONF(pipe));
8856}
8857
Daniel Vetter6ff93602013-04-19 11:24:36 +02008858static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008859{
Jani Nikula391bf042016-03-18 17:05:40 +02008860 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008861 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008862 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008863 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008864
Jani Nikula391bf042016-03-18 17:05:40 +02008865 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008866 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8867
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008868 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008869 val |= PIPECONF_INTERLACED_ILK;
8870 else
8871 val |= PIPECONF_PROGRESSIVE;
8872
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008873 I915_WRITE(PIPECONF(cpu_transcoder), val);
8874 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008875}
8876
Jani Nikula391bf042016-03-18 17:05:40 +02008877static void haswell_set_pipemisc(struct drm_crtc *crtc)
8878{
8879 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8881
8882 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8883 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008884
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008885 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008886 case 18:
8887 val |= PIPEMISC_DITHER_6_BPC;
8888 break;
8889 case 24:
8890 val |= PIPEMISC_DITHER_8_BPC;
8891 break;
8892 case 30:
8893 val |= PIPEMISC_DITHER_10_BPC;
8894 break;
8895 case 36:
8896 val |= PIPEMISC_DITHER_12_BPC;
8897 break;
8898 default:
8899 /* Case prevented by pipe_config_set_bpp. */
8900 BUG();
8901 }
8902
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008903 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008904 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8905
Jani Nikula391bf042016-03-18 17:05:40 +02008906 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008907 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008908}
8909
Paulo Zanonid4b19312012-11-29 11:29:32 -02008910int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8911{
8912 /*
8913 * Account for spread spectrum to avoid
8914 * oversubscribing the link. Max center spread
8915 * is 2.5%; use 5% for safety's sake.
8916 */
8917 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008918 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008919}
8920
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008921static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008922{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008923 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008924}
8925
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008926static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8927 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008928 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008929{
8930 struct drm_crtc *crtc = &intel_crtc->base;
8931 struct drm_device *dev = crtc->dev;
8932 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008933 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008934 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008935 struct drm_connector_state *connector_state;
8936 struct intel_encoder *encoder;
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008937 u32 dpll, fp, fp2;
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008938 int factor, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008939 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008940
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008941 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008942 if (connector_state->crtc != crtc_state->base.crtc)
8943 continue;
8944
8945 encoder = to_intel_encoder(connector_state->best_encoder);
8946
8947 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008948 case INTEL_OUTPUT_LVDS:
8949 is_lvds = true;
8950 break;
8951 case INTEL_OUTPUT_SDVO:
8952 case INTEL_OUTPUT_HDMI:
8953 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008954 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008955 default:
8956 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008957 }
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008958 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008959
Chris Wilsonc1858122010-12-03 21:35:48 +00008960 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008961 factor = 21;
8962 if (is_lvds) {
8963 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008964 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008965 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008966 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008967 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008968 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008969
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008970 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008971
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008972 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8973 fp |= FP_CB_TUNE;
8974
8975 if (reduced_clock) {
8976 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8977
8978 if (reduced_clock->m < factor * reduced_clock->n)
8979 fp2 |= FP_CB_TUNE;
8980 } else {
8981 fp2 = fp;
8982 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008983
Chris Wilson5eddb702010-09-11 13:48:45 +01008984 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008985
Eric Anholta07d6782011-03-30 13:01:08 -07008986 if (is_lvds)
8987 dpll |= DPLLB_MODE_LVDS;
8988 else
8989 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008990
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008991 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008992 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008993
8994 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008995 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008996 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008997 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008998
Eric Anholta07d6782011-03-30 13:01:08 -07008999 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009000 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009001 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009002 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009003
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009004 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009005 case 5:
9006 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9007 break;
9008 case 7:
9009 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9010 break;
9011 case 10:
9012 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9013 break;
9014 case 14:
9015 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9016 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009017 }
9018
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02009019 if (is_lvds && intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009020 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009021 else
9022 dpll |= PLL_REF_INPUT_DREFCLK;
9023
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009024 dpll |= DPLL_VCO_ENABLE;
9025
9026 crtc_state->dpll_hw_state.dpll = dpll;
9027 crtc_state->dpll_hw_state.fp0 = fp;
9028 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009029}
9030
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009031static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9032 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009033{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009034 struct drm_device *dev = crtc->base.dev;
9035 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03009036 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02009037 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009038 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira1b6f4952016-05-04 12:11:59 +03009039 const struct intel_limit *limit;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009040 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08009041
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009042 memset(&crtc_state->dpll_hw_state, 0,
9043 sizeof(crtc_state->dpll_hw_state));
9044
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009045 crtc->lowfreq_avail = false;
9046
9047 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
9048 if (!crtc_state->has_pch_encoder)
9049 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009050
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009051 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
9052 if (intel_panel_use_ssc(dev_priv)) {
9053 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
9054 dev_priv->vbt.lvds_ssc_freq);
9055 refclk = dev_priv->vbt.lvds_ssc_freq;
9056 }
9057
9058 if (intel_is_dual_link_lvds(dev)) {
9059 if (refclk == 100000)
9060 limit = &intel_limits_ironlake_dual_lvds_100m;
9061 else
9062 limit = &intel_limits_ironlake_dual_lvds;
9063 } else {
9064 if (refclk == 100000)
9065 limit = &intel_limits_ironlake_single_lvds_100m;
9066 else
9067 limit = &intel_limits_ironlake_single_lvds;
9068 }
9069 } else {
9070 limit = &intel_limits_ironlake_dac;
9071 }
9072
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009073 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02009074 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
9075 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02009076 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9077 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009078 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009079
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02009080 ironlake_compute_dpll(crtc, crtc_state,
9081 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009082
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009083 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
9084 if (pll == NULL) {
9085 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
9086 pipe_name(crtc->pipe));
9087 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009088 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009089
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02009090 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
9091 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009092 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02009093
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009094 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009095}
9096
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009097static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9098 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009099{
9100 struct drm_device *dev = crtc->base.dev;
9101 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009102 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009103
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009104 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9105 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9106 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9107 & ~TU_SIZE_MASK;
9108 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9109 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9110 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9111}
9112
9113static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9114 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009115 struct intel_link_m_n *m_n,
9116 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009117{
9118 struct drm_device *dev = crtc->base.dev;
9119 struct drm_i915_private *dev_priv = dev->dev_private;
9120 enum pipe pipe = crtc->pipe;
9121
9122 if (INTEL_INFO(dev)->gen >= 5) {
9123 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9124 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9125 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9126 & ~TU_SIZE_MASK;
9127 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9128 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9129 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009130 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9131 * gen < 8) and if DRRS is supported (to make sure the
9132 * registers are not unnecessarily read).
9133 */
9134 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009135 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009136 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9137 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9138 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9139 & ~TU_SIZE_MASK;
9140 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9141 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9142 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9143 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009144 } else {
9145 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9146 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9147 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9148 & ~TU_SIZE_MASK;
9149 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9150 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9151 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9152 }
9153}
9154
9155void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009156 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009157{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009158 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009159 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9160 else
9161 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009162 &pipe_config->dp_m_n,
9163 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009164}
9165
Daniel Vetter72419202013-04-04 13:28:53 +02009166static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009167 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009168{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009169 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009170 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009171}
9172
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009173static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009174 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009175{
9176 struct drm_device *dev = crtc->base.dev;
9177 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009178 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9179 uint32_t ps_ctrl = 0;
9180 int id = -1;
9181 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009182
Chandra Kondurua1b22782015-04-07 15:28:45 -07009183 /* find scaler attached to this pipe */
9184 for (i = 0; i < crtc->num_scalers; i++) {
9185 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9186 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9187 id = i;
9188 pipe_config->pch_pfit.enabled = true;
9189 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9190 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9191 break;
9192 }
9193 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009194
Chandra Kondurua1b22782015-04-07 15:28:45 -07009195 scaler_state->scaler_id = id;
9196 if (id >= 0) {
9197 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9198 } else {
9199 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009200 }
9201}
9202
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009203static void
9204skylake_get_initial_plane_config(struct intel_crtc *crtc,
9205 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009206{
9207 struct drm_device *dev = crtc->base.dev;
9208 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009209 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009210 int pipe = crtc->pipe;
9211 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009212 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009213 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009214 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009215
Damien Lespiaud9806c92015-01-21 14:07:19 +00009216 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009217 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009218 DRM_DEBUG_KMS("failed to alloc fb\n");
9219 return;
9220 }
9221
Damien Lespiau1b842c82015-01-21 13:50:54 +00009222 fb = &intel_fb->base;
9223
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009224 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009225 if (!(val & PLANE_CTL_ENABLE))
9226 goto error;
9227
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009228 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9229 fourcc = skl_format_to_fourcc(pixel_format,
9230 val & PLANE_CTL_ORDER_RGBX,
9231 val & PLANE_CTL_ALPHA_MASK);
9232 fb->pixel_format = fourcc;
9233 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9234
Damien Lespiau40f46282015-02-27 11:15:21 +00009235 tiling = val & PLANE_CTL_TILED_MASK;
9236 switch (tiling) {
9237 case PLANE_CTL_TILED_LINEAR:
9238 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9239 break;
9240 case PLANE_CTL_TILED_X:
9241 plane_config->tiling = I915_TILING_X;
9242 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9243 break;
9244 case PLANE_CTL_TILED_Y:
9245 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9246 break;
9247 case PLANE_CTL_TILED_YF:
9248 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9249 break;
9250 default:
9251 MISSING_CASE(tiling);
9252 goto error;
9253 }
9254
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009255 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9256 plane_config->base = base;
9257
9258 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9259
9260 val = I915_READ(PLANE_SIZE(pipe, 0));
9261 fb->height = ((val >> 16) & 0xfff) + 1;
9262 fb->width = ((val >> 0) & 0x1fff) + 1;
9263
9264 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009265 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009266 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009267 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9268
9269 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009270 fb->pixel_format,
9271 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009272
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009273 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009274
9275 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9276 pipe_name(pipe), fb->width, fb->height,
9277 fb->bits_per_pixel, base, fb->pitches[0],
9278 plane_config->size);
9279
Damien Lespiau2d140302015-02-05 17:22:18 +00009280 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009281 return;
9282
9283error:
9284 kfree(fb);
9285}
9286
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009287static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009288 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009289{
9290 struct drm_device *dev = crtc->base.dev;
9291 struct drm_i915_private *dev_priv = dev->dev_private;
9292 uint32_t tmp;
9293
9294 tmp = I915_READ(PF_CTL(crtc->pipe));
9295
9296 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009297 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009298 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9299 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009300
9301 /* We currently do not free assignements of panel fitters on
9302 * ivb/hsw (since we don't use the higher upscaling modes which
9303 * differentiates them) so just WARN about this case for now. */
9304 if (IS_GEN7(dev)) {
9305 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9306 PF_PIPE_SEL_IVB(crtc->pipe));
9307 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009308 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009309}
9310
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009311static void
9312ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9313 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009314{
9315 struct drm_device *dev = crtc->base.dev;
9316 struct drm_i915_private *dev_priv = dev->dev_private;
9317 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009318 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009319 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009320 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009321 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009322 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009323
Damien Lespiau42a7b082015-02-05 19:35:13 +00009324 val = I915_READ(DSPCNTR(pipe));
9325 if (!(val & DISPLAY_PLANE_ENABLE))
9326 return;
9327
Damien Lespiaud9806c92015-01-21 14:07:19 +00009328 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009329 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009330 DRM_DEBUG_KMS("failed to alloc fb\n");
9331 return;
9332 }
9333
Damien Lespiau1b842c82015-01-21 13:50:54 +00009334 fb = &intel_fb->base;
9335
Daniel Vetter18c52472015-02-10 17:16:09 +00009336 if (INTEL_INFO(dev)->gen >= 4) {
9337 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009338 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009339 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9340 }
9341 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009342
9343 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009344 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009345 fb->pixel_format = fourcc;
9346 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009347
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009348 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009349 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009350 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009351 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009352 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009353 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009354 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009355 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009356 }
9357 plane_config->base = base;
9358
9359 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009360 fb->width = ((val >> 16) & 0xfff) + 1;
9361 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009362
9363 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009364 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009365
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009366 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009367 fb->pixel_format,
9368 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009369
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009370 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009371
Damien Lespiau2844a922015-01-20 12:51:48 +00009372 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9373 pipe_name(pipe), fb->width, fb->height,
9374 fb->bits_per_pixel, base, fb->pitches[0],
9375 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009376
Damien Lespiau2d140302015-02-05 17:22:18 +00009377 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009378}
9379
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009380static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009381 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009382{
9383 struct drm_device *dev = crtc->base.dev;
9384 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009385 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009386 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009387 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009388
Imre Deak17290502016-02-12 18:55:11 +02009389 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9390 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009391 return false;
9392
Daniel Vettere143a212013-07-04 12:01:15 +02009393 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009394 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009395
Imre Deak17290502016-02-12 18:55:11 +02009396 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009397 tmp = I915_READ(PIPECONF(crtc->pipe));
9398 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009399 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009400
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009401 switch (tmp & PIPECONF_BPC_MASK) {
9402 case PIPECONF_6BPC:
9403 pipe_config->pipe_bpp = 18;
9404 break;
9405 case PIPECONF_8BPC:
9406 pipe_config->pipe_bpp = 24;
9407 break;
9408 case PIPECONF_10BPC:
9409 pipe_config->pipe_bpp = 30;
9410 break;
9411 case PIPECONF_12BPC:
9412 pipe_config->pipe_bpp = 36;
9413 break;
9414 default:
9415 break;
9416 }
9417
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009418 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9419 pipe_config->limited_color_range = true;
9420
Daniel Vetterab9412b2013-05-03 11:49:46 +02009421 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009422 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009423 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009424
Daniel Vetter88adfff2013-03-28 10:42:01 +01009425 pipe_config->has_pch_encoder = true;
9426
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009427 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9428 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9429 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009430
9431 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009432
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009433 if (HAS_PCH_IBX(dev_priv)) {
Imre Deakd9a7bc62016-05-12 16:18:50 +03009434 /*
9435 * The pipe->pch transcoder and pch transcoder->pll
9436 * mapping is fixed.
9437 */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009438 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009439 } else {
9440 tmp = I915_READ(PCH_DPLL_SEL);
9441 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009442 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009443 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009444 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009445 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009446
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009447 pipe_config->shared_dpll =
9448 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9449 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009450
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009451 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9452 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009453
9454 tmp = pipe_config->dpll_hw_state.dpll;
9455 pipe_config->pixel_multiplier =
9456 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9457 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009458
9459 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009460 } else {
9461 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009462 }
9463
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009464 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009465 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009466
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009467 ironlake_get_pfit_config(crtc, pipe_config);
9468
Imre Deak17290502016-02-12 18:55:11 +02009469 ret = true;
9470
9471out:
9472 intel_display_power_put(dev_priv, power_domain);
9473
9474 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009475}
9476
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009477static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9478{
9479 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009480 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009481
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009482 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009483 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009484 pipe_name(crtc->pipe));
9485
Rob Clarke2c719b2014-12-15 13:56:32 -05009486 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9487 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009488 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9489 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009490 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9491 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009492 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009493 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009494 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009495 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009496 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009497 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009498 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009499 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009500 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009501
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009502 /*
9503 * In theory we can still leave IRQs enabled, as long as only the HPD
9504 * interrupts remain enabled. We used to check for that, but since it's
9505 * gen-specific and since we only disable LCPLL after we fully disable
9506 * the interrupts, the check below should be enough.
9507 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009508 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009509}
9510
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009511static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9512{
9513 struct drm_device *dev = dev_priv->dev;
9514
9515 if (IS_HASWELL(dev))
9516 return I915_READ(D_COMP_HSW);
9517 else
9518 return I915_READ(D_COMP_BDW);
9519}
9520
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009521static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9522{
9523 struct drm_device *dev = dev_priv->dev;
9524
9525 if (IS_HASWELL(dev)) {
9526 mutex_lock(&dev_priv->rps.hw_lock);
9527 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9528 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009529 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009530 mutex_unlock(&dev_priv->rps.hw_lock);
9531 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009532 I915_WRITE(D_COMP_BDW, val);
9533 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009534 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009535}
9536
9537/*
9538 * This function implements pieces of two sequences from BSpec:
9539 * - Sequence for display software to disable LCPLL
9540 * - Sequence for display software to allow package C8+
9541 * The steps implemented here are just the steps that actually touch the LCPLL
9542 * register. Callers should take care of disabling all the display engine
9543 * functions, doing the mode unset, fixing interrupts, etc.
9544 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009545static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9546 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009547{
9548 uint32_t val;
9549
9550 assert_can_disable_lcpll(dev_priv);
9551
9552 val = I915_READ(LCPLL_CTL);
9553
9554 if (switch_to_fclk) {
9555 val |= LCPLL_CD_SOURCE_FCLK;
9556 I915_WRITE(LCPLL_CTL, val);
9557
Imre Deakf53dd632016-06-28 13:37:32 +03009558 if (wait_for_us(I915_READ(LCPLL_CTL) &
9559 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009560 DRM_ERROR("Switching to FCLK failed\n");
9561
9562 val = I915_READ(LCPLL_CTL);
9563 }
9564
9565 val |= LCPLL_PLL_DISABLE;
9566 I915_WRITE(LCPLL_CTL, val);
9567 POSTING_READ(LCPLL_CTL);
9568
9569 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9570 DRM_ERROR("LCPLL still locked\n");
9571
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009572 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009573 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009574 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009575 ndelay(100);
9576
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009577 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9578 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009579 DRM_ERROR("D_COMP RCOMP still in progress\n");
9580
9581 if (allow_power_down) {
9582 val = I915_READ(LCPLL_CTL);
9583 val |= LCPLL_POWER_DOWN_ALLOW;
9584 I915_WRITE(LCPLL_CTL, val);
9585 POSTING_READ(LCPLL_CTL);
9586 }
9587}
9588
9589/*
9590 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9591 * source.
9592 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009593static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009594{
9595 uint32_t val;
9596
9597 val = I915_READ(LCPLL_CTL);
9598
9599 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9600 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9601 return;
9602
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009603 /*
9604 * Make sure we're not on PC8 state before disabling PC8, otherwise
9605 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009606 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009607 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009608
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009609 if (val & LCPLL_POWER_DOWN_ALLOW) {
9610 val &= ~LCPLL_POWER_DOWN_ALLOW;
9611 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009612 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009613 }
9614
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009615 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009616 val |= D_COMP_COMP_FORCE;
9617 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009618 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009619
9620 val = I915_READ(LCPLL_CTL);
9621 val &= ~LCPLL_PLL_DISABLE;
9622 I915_WRITE(LCPLL_CTL, val);
9623
9624 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9625 DRM_ERROR("LCPLL not locked yet\n");
9626
9627 if (val & LCPLL_CD_SOURCE_FCLK) {
9628 val = I915_READ(LCPLL_CTL);
9629 val &= ~LCPLL_CD_SOURCE_FCLK;
9630 I915_WRITE(LCPLL_CTL, val);
9631
Imre Deakf53dd632016-06-28 13:37:32 +03009632 if (wait_for_us((I915_READ(LCPLL_CTL) &
9633 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009634 DRM_ERROR("Switching back to LCPLL failed\n");
9635 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009636
Mika Kuoppala59bad942015-01-16 11:34:40 +02009637 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009638 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009639}
9640
Paulo Zanoni765dab672014-03-07 20:08:18 -03009641/*
9642 * Package states C8 and deeper are really deep PC states that can only be
9643 * reached when all the devices on the system allow it, so even if the graphics
9644 * device allows PC8+, it doesn't mean the system will actually get to these
9645 * states. Our driver only allows PC8+ when going into runtime PM.
9646 *
9647 * The requirements for PC8+ are that all the outputs are disabled, the power
9648 * well is disabled and most interrupts are disabled, and these are also
9649 * requirements for runtime PM. When these conditions are met, we manually do
9650 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9651 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9652 * hang the machine.
9653 *
9654 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9655 * the state of some registers, so when we come back from PC8+ we need to
9656 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9657 * need to take care of the registers kept by RC6. Notice that this happens even
9658 * if we don't put the device in PCI D3 state (which is what currently happens
9659 * because of the runtime PM support).
9660 *
9661 * For more, read "Display Sequences for Package C8" on the hardware
9662 * documentation.
9663 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009664void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009665{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009666 struct drm_device *dev = dev_priv->dev;
9667 uint32_t val;
9668
Paulo Zanonic67a4702013-08-19 13:18:09 -03009669 DRM_DEBUG_KMS("Enabling package C8+\n");
9670
Ville Syrjäläc2699522015-08-27 23:55:59 +03009671 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009672 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9673 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9674 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9675 }
9676
9677 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009678 hsw_disable_lcpll(dev_priv, true, true);
9679}
9680
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009681void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009682{
9683 struct drm_device *dev = dev_priv->dev;
9684 uint32_t val;
9685
Paulo Zanonic67a4702013-08-19 13:18:09 -03009686 DRM_DEBUG_KMS("Disabling package C8+\n");
9687
9688 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009689 lpt_init_pch_refclk(dev);
9690
Ville Syrjäläc2699522015-08-27 23:55:59 +03009691 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009692 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9693 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9694 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9695 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009696}
9697
Imre Deak324513c2016-06-13 16:44:36 +03009698static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309699{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009700 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009701 struct intel_atomic_state *old_intel_state =
9702 to_intel_atomic_state(old_state);
9703 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309704
Imre Deak324513c2016-06-13 16:44:36 +03009705 bxt_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309706}
9707
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009708/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009709static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009710{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009711 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9712 struct drm_i915_private *dev_priv = state->dev->dev_private;
9713 struct drm_crtc *crtc;
9714 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009715 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009716 unsigned max_pixel_rate = 0, i;
9717 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009718
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009719 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9720 sizeof(intel_state->min_pixclk));
9721
9722 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009723 int pixel_rate;
9724
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009725 crtc_state = to_intel_crtc_state(cstate);
9726 if (!crtc_state->base.enable) {
9727 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009728 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009729 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009730
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009731 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009732
9733 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009734 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009735 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9736
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009737 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009738 }
9739
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009740 for_each_pipe(dev_priv, pipe)
9741 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9742
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009743 return max_pixel_rate;
9744}
9745
9746static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9747{
9748 struct drm_i915_private *dev_priv = dev->dev_private;
9749 uint32_t val, data;
9750 int ret;
9751
9752 if (WARN((I915_READ(LCPLL_CTL) &
9753 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9754 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9755 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9756 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9757 "trying to change cdclk frequency with cdclk not enabled\n"))
9758 return;
9759
9760 mutex_lock(&dev_priv->rps.hw_lock);
9761 ret = sandybridge_pcode_write(dev_priv,
9762 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9763 mutex_unlock(&dev_priv->rps.hw_lock);
9764 if (ret) {
9765 DRM_ERROR("failed to inform pcode about cdclk change\n");
9766 return;
9767 }
9768
9769 val = I915_READ(LCPLL_CTL);
9770 val |= LCPLL_CD_SOURCE_FCLK;
9771 I915_WRITE(LCPLL_CTL, val);
9772
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009773 if (wait_for_us(I915_READ(LCPLL_CTL) &
9774 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009775 DRM_ERROR("Switching to FCLK failed\n");
9776
9777 val = I915_READ(LCPLL_CTL);
9778 val &= ~LCPLL_CLK_FREQ_MASK;
9779
9780 switch (cdclk) {
9781 case 450000:
9782 val |= LCPLL_CLK_FREQ_450;
9783 data = 0;
9784 break;
9785 case 540000:
9786 val |= LCPLL_CLK_FREQ_54O_BDW;
9787 data = 1;
9788 break;
9789 case 337500:
9790 val |= LCPLL_CLK_FREQ_337_5_BDW;
9791 data = 2;
9792 break;
9793 case 675000:
9794 val |= LCPLL_CLK_FREQ_675_BDW;
9795 data = 3;
9796 break;
9797 default:
9798 WARN(1, "invalid cdclk frequency\n");
9799 return;
9800 }
9801
9802 I915_WRITE(LCPLL_CTL, val);
9803
9804 val = I915_READ(LCPLL_CTL);
9805 val &= ~LCPLL_CD_SOURCE_FCLK;
9806 I915_WRITE(LCPLL_CTL, val);
9807
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009808 if (wait_for_us((I915_READ(LCPLL_CTL) &
9809 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009810 DRM_ERROR("Switching back to LCPLL failed\n");
9811
9812 mutex_lock(&dev_priv->rps.hw_lock);
9813 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9814 mutex_unlock(&dev_priv->rps.hw_lock);
9815
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009816 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9817
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009818 intel_update_cdclk(dev);
9819
9820 WARN(cdclk != dev_priv->cdclk_freq,
9821 "cdclk requested %d kHz but got %d kHz\n",
9822 cdclk, dev_priv->cdclk_freq);
9823}
9824
Ville Syrjälä587c7912016-05-11 22:44:41 +03009825static int broadwell_calc_cdclk(int max_pixclk)
9826{
9827 if (max_pixclk > 540000)
9828 return 675000;
9829 else if (max_pixclk > 450000)
9830 return 540000;
9831 else if (max_pixclk > 337500)
9832 return 450000;
9833 else
9834 return 337500;
9835}
9836
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009837static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009838{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009839 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009840 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009841 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009842 int cdclk;
9843
9844 /*
9845 * FIXME should also account for plane ratio
9846 * once 64bpp pixel formats are supported.
9847 */
Ville Syrjälä587c7912016-05-11 22:44:41 +03009848 cdclk = broadwell_calc_cdclk(max_pixclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009849
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009850 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009851 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9852 cdclk, dev_priv->max_cdclk_freq);
9853 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009854 }
9855
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009856 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9857 if (!intel_state->active_crtcs)
Ville Syrjälä587c7912016-05-11 22:44:41 +03009858 intel_state->dev_cdclk = broadwell_calc_cdclk(0);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009859
9860 return 0;
9861}
9862
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009863static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009864{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009865 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009866 struct intel_atomic_state *old_intel_state =
9867 to_intel_atomic_state(old_state);
9868 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009869
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009870 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009871}
9872
Clint Taylorc89e39f2016-05-13 23:41:21 +03009873static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
9874{
9875 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9876 struct drm_i915_private *dev_priv = to_i915(state->dev);
9877 const int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009878 int vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +03009879 int cdclk;
9880
9881 /*
9882 * FIXME should also account for plane ratio
9883 * once 64bpp pixel formats are supported.
9884 */
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009885 cdclk = skl_calc_cdclk(max_pixclk, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009886
9887 /*
9888 * FIXME move the cdclk caclulation to
9889 * compute_config() so we can fail gracegully.
9890 */
9891 if (cdclk > dev_priv->max_cdclk_freq) {
9892 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9893 cdclk, dev_priv->max_cdclk_freq);
9894 cdclk = dev_priv->max_cdclk_freq;
9895 }
9896
9897 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9898 if (!intel_state->active_crtcs)
Ville Syrjäläa8ca4932016-05-13 23:41:23 +03009899 intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009900
9901 return 0;
9902}
9903
9904static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
9905{
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03009906 struct drm_i915_private *dev_priv = to_i915(old_state->dev);
9907 struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
9908 unsigned int req_cdclk = intel_state->dev_cdclk;
9909 unsigned int req_vco = intel_state->cdclk_pll_vco;
Clint Taylorc89e39f2016-05-13 23:41:21 +03009910
Ville Syrjälä1cd593e2016-05-13 23:41:26 +03009911 skl_set_cdclk(dev_priv, req_cdclk, req_vco);
Clint Taylorc89e39f2016-05-13 23:41:21 +03009912}
9913
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009914static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9915 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009916{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009917 struct intel_encoder *intel_encoder =
9918 intel_ddi_get_crtc_new_encoder(crtc_state);
9919
9920 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9921 if (!intel_ddi_pll_select(crtc, crtc_state))
9922 return -EINVAL;
9923 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009924
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009925 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009926
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009927 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009928}
9929
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309930static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9931 enum port port,
9932 struct intel_crtc_state *pipe_config)
9933{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009934 enum intel_dpll_id id;
9935
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309936 switch (port) {
9937 case PORT_A:
9938 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +02009939 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309940 break;
9941 case PORT_B:
9942 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +02009943 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309944 break;
9945 case PORT_C:
9946 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +02009947 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309948 break;
9949 default:
9950 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009951 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309952 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009953
9954 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309955}
9956
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009957static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9958 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009959 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009960{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009961 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009962 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009963
9964 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9965 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9966
9967 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009968 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009969 id = DPLL_ID_SKL_DPLL0;
9970 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009971 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009972 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009973 break;
9974 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009975 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009976 break;
9977 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009978 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009979 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009980 default:
9981 MISSING_CASE(pipe_config->ddi_pll_sel);
9982 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009983 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009984
9985 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009986}
9987
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009988static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9989 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009990 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009991{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009992 enum intel_dpll_id id;
9993
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009994 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9995
9996 switch (pipe_config->ddi_pll_sel) {
9997 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009998 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009999 break;
10000 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010001 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010002 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +010010003 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010004 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +020010005 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +020010006 case PORT_CLK_SEL_LCPLL_810:
10007 id = DPLL_ID_LCPLL_810;
10008 break;
10009 case PORT_CLK_SEL_LCPLL_1350:
10010 id = DPLL_ID_LCPLL_1350;
10011 break;
10012 case PORT_CLK_SEL_LCPLL_2700:
10013 id = DPLL_ID_LCPLL_2700;
10014 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010015 default:
10016 MISSING_CASE(pipe_config->ddi_pll_sel);
10017 /* fall through */
10018 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010019 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010020 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010021
10022 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +010010023}
10024
Jani Nikulacf304292016-03-18 17:05:41 +020010025static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
10026 struct intel_crtc_state *pipe_config,
10027 unsigned long *power_domain_mask)
10028{
10029 struct drm_device *dev = crtc->base.dev;
10030 struct drm_i915_private *dev_priv = dev->dev_private;
10031 enum intel_display_power_domain power_domain;
10032 u32 tmp;
10033
Imre Deakd9a7bc62016-05-12 16:18:50 +030010034 /*
10035 * The pipe->transcoder mapping is fixed with the exception of the eDP
10036 * transcoder handled below.
10037 */
Jani Nikulacf304292016-03-18 17:05:41 +020010038 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
10039
10040 /*
10041 * XXX: Do intel_display_power_get_if_enabled before reading this (for
10042 * consistency and less surprising code; it's in always on power).
10043 */
10044 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10045 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10046 enum pipe trans_edp_pipe;
10047 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10048 default:
10049 WARN(1, "unknown pipe linked to edp transcoder\n");
10050 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10051 case TRANS_DDI_EDP_INPUT_A_ON:
10052 trans_edp_pipe = PIPE_A;
10053 break;
10054 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10055 trans_edp_pipe = PIPE_B;
10056 break;
10057 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10058 trans_edp_pipe = PIPE_C;
10059 break;
10060 }
10061
10062 if (trans_edp_pipe == crtc->pipe)
10063 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10064 }
10065
10066 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10067 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10068 return false;
10069 *power_domain_mask |= BIT(power_domain);
10070
10071 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
10072
10073 return tmp & PIPECONF_ENABLE;
10074}
10075
Jani Nikula4d1de972016-03-18 17:05:42 +020010076static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
10077 struct intel_crtc_state *pipe_config,
10078 unsigned long *power_domain_mask)
10079{
10080 struct drm_device *dev = crtc->base.dev;
10081 struct drm_i915_private *dev_priv = dev->dev_private;
10082 enum intel_display_power_domain power_domain;
10083 enum port port;
10084 enum transcoder cpu_transcoder;
10085 u32 tmp;
10086
10087 pipe_config->has_dsi_encoder = false;
10088
10089 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
10090 if (port == PORT_A)
10091 cpu_transcoder = TRANSCODER_DSI_A;
10092 else
10093 cpu_transcoder = TRANSCODER_DSI_C;
10094
10095 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
10096 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10097 continue;
10098 *power_domain_mask |= BIT(power_domain);
10099
Imre Deakdb18b6a2016-03-24 12:41:40 +020010100 /*
10101 * The PLL needs to be enabled with a valid divider
10102 * configuration, otherwise accessing DSI registers will hang
10103 * the machine. See BSpec North Display Engine
10104 * registers/MIPI[BXT]. We can break out here early, since we
10105 * need the same DSI PLL to be enabled for both DSI ports.
10106 */
10107 if (!intel_dsi_pll_is_enabled(dev_priv))
10108 break;
10109
Jani Nikula4d1de972016-03-18 17:05:42 +020010110 /* XXX: this works for video mode only */
10111 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
10112 if (!(tmp & DPI_ENABLE))
10113 continue;
10114
10115 tmp = I915_READ(MIPI_CTRL(port));
10116 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
10117 continue;
10118
10119 pipe_config->cpu_transcoder = cpu_transcoder;
10120 pipe_config->has_dsi_encoder = true;
10121 break;
10122 }
10123
10124 return pipe_config->has_dsi_encoder;
10125}
10126
Daniel Vetter26804af2014-06-25 22:01:55 +030010127static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010128 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +030010129{
10130 struct drm_device *dev = crtc->base.dev;
10131 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010132 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +030010133 enum port port;
10134 uint32_t tmp;
10135
10136 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10137
10138 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10139
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070010140 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010141 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010142 else if (IS_BROXTON(dev))
10143 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010144 else
10145 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010146
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010147 pll = pipe_config->shared_dpll;
10148 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020010149 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
10150 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010151 }
10152
Daniel Vetter26804af2014-06-25 22:01:55 +030010153 /*
10154 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10155 * DDI E. So just check whether this pipe is wired to DDI E and whether
10156 * the PCH transcoder is on.
10157 */
Damien Lespiauca370452013-12-03 13:56:24 +000010158 if (INTEL_INFO(dev)->gen < 9 &&
10159 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010160 pipe_config->has_pch_encoder = true;
10161
10162 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10163 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10164 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10165
10166 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10167 }
10168}
10169
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010170static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010171 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010172{
10173 struct drm_device *dev = crtc->base.dev;
10174 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +020010175 enum intel_display_power_domain power_domain;
10176 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +020010177 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010178
Imre Deak17290502016-02-12 18:55:11 +020010179 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10180 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010181 return false;
Imre Deak17290502016-02-12 18:55:11 +020010182 power_domain_mask = BIT(power_domain);
10183
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020010184 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010185
Jani Nikulacf304292016-03-18 17:05:41 +020010186 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +020010187
Jani Nikula4d1de972016-03-18 17:05:42 +020010188 if (IS_BROXTON(dev_priv)) {
10189 bxt_get_dsi_transcoder_state(crtc, pipe_config,
10190 &power_domain_mask);
10191 WARN_ON(active && pipe_config->has_dsi_encoder);
10192 if (pipe_config->has_dsi_encoder)
10193 active = true;
10194 }
10195
Jani Nikulacf304292016-03-18 17:05:41 +020010196 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010197 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010198
Jani Nikula4d1de972016-03-18 17:05:42 +020010199 if (!pipe_config->has_dsi_encoder) {
10200 haswell_get_ddi_port_state(crtc, pipe_config);
10201 intel_get_pipe_timings(crtc, pipe_config);
10202 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010203
Jani Nikulabc58be62016-03-18 17:05:39 +020010204 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010205
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010206 pipe_config->gamma_mode =
10207 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10208
Chandra Kondurua1b22782015-04-07 15:28:45 -070010209 if (INTEL_INFO(dev)->gen >= 9) {
10210 skl_init_scalers(dev, crtc, pipe_config);
10211 }
10212
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010213 if (INTEL_INFO(dev)->gen >= 9) {
10214 pipe_config->scaler_state.scaler_id = -1;
10215 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10216 }
10217
Imre Deak17290502016-02-12 18:55:11 +020010218 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10219 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10220 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010221 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010222 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010223 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010224 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010225 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010226
Jesse Barnese59150d2014-01-07 13:30:45 -080010227 if (IS_HASWELL(dev))
10228 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10229 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010230
Jani Nikula4d1de972016-03-18 17:05:42 +020010231 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10232 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010233 pipe_config->pixel_multiplier =
10234 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10235 } else {
10236 pipe_config->pixel_multiplier = 1;
10237 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010238
Imre Deak17290502016-02-12 18:55:11 +020010239out:
10240 for_each_power_domain(power_domain, power_domain_mask)
10241 intel_display_power_put(dev_priv, power_domain);
10242
Jani Nikulacf304292016-03-18 17:05:41 +020010243 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010244}
10245
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010246static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10247 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010248{
10249 struct drm_device *dev = crtc->dev;
10250 struct drm_i915_private *dev_priv = dev->dev_private;
10251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010252 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010253
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010254 if (plane_state && plane_state->visible) {
10255 unsigned int width = plane_state->base.crtc_w;
10256 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010257 unsigned int stride = roundup_pow_of_two(width) * 4;
10258
10259 switch (stride) {
10260 default:
10261 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10262 width, stride);
10263 stride = 256;
10264 /* fallthrough */
10265 case 256:
10266 case 512:
10267 case 1024:
10268 case 2048:
10269 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010270 }
10271
Ville Syrjälädc41c152014-08-13 11:57:05 +030010272 cntl |= CURSOR_ENABLE |
10273 CURSOR_GAMMA_ENABLE |
10274 CURSOR_FORMAT_ARGB |
10275 CURSOR_STRIDE(stride);
10276
10277 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010278 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010279
Ville Syrjälädc41c152014-08-13 11:57:05 +030010280 if (intel_crtc->cursor_cntl != 0 &&
10281 (intel_crtc->cursor_base != base ||
10282 intel_crtc->cursor_size != size ||
10283 intel_crtc->cursor_cntl != cntl)) {
10284 /* On these chipsets we can only modify the base/size/stride
10285 * whilst the cursor is disabled.
10286 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010287 I915_WRITE(CURCNTR(PIPE_A), 0);
10288 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010289 intel_crtc->cursor_cntl = 0;
10290 }
10291
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010292 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010293 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010294 intel_crtc->cursor_base = base;
10295 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010296
10297 if (intel_crtc->cursor_size != size) {
10298 I915_WRITE(CURSIZE, size);
10299 intel_crtc->cursor_size = size;
10300 }
10301
Chris Wilson4b0e3332014-05-30 16:35:26 +030010302 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010303 I915_WRITE(CURCNTR(PIPE_A), cntl);
10304 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010305 intel_crtc->cursor_cntl = cntl;
10306 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010307}
10308
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010309static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10310 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010311{
10312 struct drm_device *dev = crtc->dev;
10313 struct drm_i915_private *dev_priv = dev->dev_private;
10314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10315 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010316 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010317
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010318 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010319 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010320 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010321 case 64:
10322 cntl |= CURSOR_MODE_64_ARGB_AX;
10323 break;
10324 case 128:
10325 cntl |= CURSOR_MODE_128_ARGB_AX;
10326 break;
10327 case 256:
10328 cntl |= CURSOR_MODE_256_ARGB_AX;
10329 break;
10330 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010331 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010332 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010333 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010334 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010335
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010336 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010337 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010338
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010339 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10340 cntl |= CURSOR_ROTATE_180;
10341 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010342
Chris Wilson4b0e3332014-05-30 16:35:26 +030010343 if (intel_crtc->cursor_cntl != cntl) {
10344 I915_WRITE(CURCNTR(pipe), cntl);
10345 POSTING_READ(CURCNTR(pipe));
10346 intel_crtc->cursor_cntl = cntl;
10347 }
10348
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010349 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010350 I915_WRITE(CURBASE(pipe), base);
10351 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010352
10353 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010354}
10355
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010356/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010357static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010358 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010359{
10360 struct drm_device *dev = crtc->dev;
10361 struct drm_i915_private *dev_priv = dev->dev_private;
10362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10363 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010364 u32 base = intel_crtc->cursor_addr;
10365 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010366
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010367 if (plane_state) {
10368 int x = plane_state->base.crtc_x;
10369 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010370
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010371 if (x < 0) {
10372 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10373 x = -x;
10374 }
10375 pos |= x << CURSOR_X_SHIFT;
10376
10377 if (y < 0) {
10378 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10379 y = -y;
10380 }
10381 pos |= y << CURSOR_Y_SHIFT;
10382
10383 /* ILK+ do this automagically */
10384 if (HAS_GMCH_DISPLAY(dev) &&
10385 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10386 base += (plane_state->base.crtc_h *
10387 plane_state->base.crtc_w - 1) * 4;
10388 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010389 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010390
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010391 I915_WRITE(CURPOS(pipe), pos);
10392
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010393 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010394 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010395 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010396 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010397}
10398
Ville Syrjälädc41c152014-08-13 11:57:05 +030010399static bool cursor_size_ok(struct drm_device *dev,
10400 uint32_t width, uint32_t height)
10401{
10402 if (width == 0 || height == 0)
10403 return false;
10404
10405 /*
10406 * 845g/865g are special in that they are only limited by
10407 * the width of their cursors, the height is arbitrary up to
10408 * the precision of the register. Everything else requires
10409 * square cursors, limited to a few power-of-two sizes.
10410 */
10411 if (IS_845G(dev) || IS_I865G(dev)) {
10412 if ((width & 63) != 0)
10413 return false;
10414
10415 if (width > (IS_845G(dev) ? 64 : 512))
10416 return false;
10417
10418 if (height > 1023)
10419 return false;
10420 } else {
10421 switch (width | height) {
10422 case 256:
10423 case 128:
10424 if (IS_GEN2(dev))
10425 return false;
10426 case 64:
10427 break;
10428 default:
10429 return false;
10430 }
10431 }
10432
10433 return true;
10434}
10435
Jesse Barnes79e53942008-11-07 14:24:08 -080010436/* VESA 640x480x72Hz mode to set on the pipe */
10437static struct drm_display_mode load_detect_mode = {
10438 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10439 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10440};
10441
Daniel Vettera8bb6812014-02-10 18:00:39 +010010442struct drm_framebuffer *
10443__intel_framebuffer_create(struct drm_device *dev,
10444 struct drm_mode_fb_cmd2 *mode_cmd,
10445 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010446{
10447 struct intel_framebuffer *intel_fb;
10448 int ret;
10449
10450 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010451 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010452 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010453
10454 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010455 if (ret)
10456 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010457
10458 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010459
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010460err:
10461 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010462 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010463}
10464
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010465static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010466intel_framebuffer_create(struct drm_device *dev,
10467 struct drm_mode_fb_cmd2 *mode_cmd,
10468 struct drm_i915_gem_object *obj)
10469{
10470 struct drm_framebuffer *fb;
10471 int ret;
10472
10473 ret = i915_mutex_lock_interruptible(dev);
10474 if (ret)
10475 return ERR_PTR(ret);
10476 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10477 mutex_unlock(&dev->struct_mutex);
10478
10479 return fb;
10480}
10481
Chris Wilsond2dff872011-04-19 08:36:26 +010010482static u32
10483intel_framebuffer_pitch_for_width(int width, int bpp)
10484{
10485 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10486 return ALIGN(pitch, 64);
10487}
10488
10489static u32
10490intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10491{
10492 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010493 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010494}
10495
10496static struct drm_framebuffer *
10497intel_framebuffer_create_for_mode(struct drm_device *dev,
10498 struct drm_display_mode *mode,
10499 int depth, int bpp)
10500{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010501 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010502 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010503 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010504
Dave Gordond37cd8a2016-04-22 19:14:32 +010010505 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010010506 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010010507 if (IS_ERR(obj))
10508 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010509
10510 mode_cmd.width = mode->hdisplay;
10511 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010512 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10513 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010514 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010515
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010516 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10517 if (IS_ERR(fb))
10518 drm_gem_object_unreference_unlocked(&obj->base);
10519
10520 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010521}
10522
10523static struct drm_framebuffer *
10524mode_fits_in_fbdev(struct drm_device *dev,
10525 struct drm_display_mode *mode)
10526{
Daniel Vetter06957262015-08-10 13:34:08 +020010527#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010528 struct drm_i915_private *dev_priv = dev->dev_private;
10529 struct drm_i915_gem_object *obj;
10530 struct drm_framebuffer *fb;
10531
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010532 if (!dev_priv->fbdev)
10533 return NULL;
10534
10535 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010536 return NULL;
10537
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010538 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010539 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010540
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010541 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010542 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10543 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010544 return NULL;
10545
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010546 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010547 return NULL;
10548
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010549 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010550 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010551#else
10552 return NULL;
10553#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010554}
10555
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010556static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10557 struct drm_crtc *crtc,
10558 struct drm_display_mode *mode,
10559 struct drm_framebuffer *fb,
10560 int x, int y)
10561{
10562 struct drm_plane_state *plane_state;
10563 int hdisplay, vdisplay;
10564 int ret;
10565
10566 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10567 if (IS_ERR(plane_state))
10568 return PTR_ERR(plane_state);
10569
10570 if (mode)
10571 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10572 else
10573 hdisplay = vdisplay = 0;
10574
10575 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10576 if (ret)
10577 return ret;
10578 drm_atomic_set_fb_for_plane(plane_state, fb);
10579 plane_state->crtc_x = 0;
10580 plane_state->crtc_y = 0;
10581 plane_state->crtc_w = hdisplay;
10582 plane_state->crtc_h = vdisplay;
10583 plane_state->src_x = x << 16;
10584 plane_state->src_y = y << 16;
10585 plane_state->src_w = hdisplay << 16;
10586 plane_state->src_h = vdisplay << 16;
10587
10588 return 0;
10589}
10590
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010591bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010592 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010593 struct intel_load_detect_pipe *old,
10594 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010595{
10596 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010597 struct intel_encoder *intel_encoder =
10598 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010599 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010600 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010601 struct drm_crtc *crtc = NULL;
10602 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010603 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010604 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010605 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010606 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010607 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010608 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010609
Chris Wilsond2dff872011-04-19 08:36:26 +010010610 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010611 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010612 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010613
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010614 old->restore_state = NULL;
10615
Rob Clark51fd3712013-11-19 12:10:12 -050010616retry:
10617 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10618 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010619 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010620
Jesse Barnes79e53942008-11-07 14:24:08 -080010621 /*
10622 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010623 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010624 * - if the connector already has an assigned crtc, use it (but make
10625 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010626 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010627 * - try to find the first unused crtc that can drive this connector,
10628 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010629 */
10630
10631 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010632 if (connector->state->crtc) {
10633 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010634
Rob Clark51fd3712013-11-19 12:10:12 -050010635 ret = drm_modeset_lock(&crtc->mutex, ctx);
10636 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010637 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010638
10639 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010640 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010641 }
10642
10643 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010644 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010645 i++;
10646 if (!(encoder->possible_crtcs & (1 << i)))
10647 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010648
10649 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10650 if (ret)
10651 goto fail;
10652
10653 if (possible_crtc->state->enable) {
10654 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010655 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010656 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010657
10658 crtc = possible_crtc;
10659 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010660 }
10661
10662 /*
10663 * If we didn't find an unused CRTC, don't use any.
10664 */
10665 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010666 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010667 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010668 }
10669
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010670found:
10671 intel_crtc = to_intel_crtc(crtc);
10672
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010673 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10674 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010675 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010676
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010677 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010678 restore_state = drm_atomic_state_alloc(dev);
10679 if (!state || !restore_state) {
10680 ret = -ENOMEM;
10681 goto fail;
10682 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010683
10684 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010685 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010686
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010687 connector_state = drm_atomic_get_connector_state(state, connector);
10688 if (IS_ERR(connector_state)) {
10689 ret = PTR_ERR(connector_state);
10690 goto fail;
10691 }
10692
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010693 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10694 if (ret)
10695 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010696
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010697 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10698 if (IS_ERR(crtc_state)) {
10699 ret = PTR_ERR(crtc_state);
10700 goto fail;
10701 }
10702
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010703 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010704
Chris Wilson64927112011-04-20 07:25:26 +010010705 if (!mode)
10706 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010707
Chris Wilsond2dff872011-04-19 08:36:26 +010010708 /* We need a framebuffer large enough to accommodate all accesses
10709 * that the plane may generate whilst we perform load detection.
10710 * We can not rely on the fbcon either being present (we get called
10711 * during its initialisation to detect all boot displays, or it may
10712 * not even exist) or that it is large enough to satisfy the
10713 * requested mode.
10714 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010715 fb = mode_fits_in_fbdev(dev, mode);
10716 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010717 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010718 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010719 } else
10720 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010721 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010722 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010723 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010724 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010725
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010726 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10727 if (ret)
10728 goto fail;
10729
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010730 drm_framebuffer_unreference(fb);
10731
10732 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10733 if (ret)
10734 goto fail;
10735
10736 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10737 if (!ret)
10738 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10739 if (!ret)
10740 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10741 if (ret) {
10742 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10743 goto fail;
10744 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010745
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010746 ret = drm_atomic_commit(state);
10747 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010748 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010749 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010750 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010751
10752 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010753
Jesse Barnes79e53942008-11-07 14:24:08 -080010754 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010755 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010756 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010757
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010758fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010759 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010760 drm_atomic_state_free(restore_state);
10761 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010762
Rob Clark51fd3712013-11-19 12:10:12 -050010763 if (ret == -EDEADLK) {
10764 drm_modeset_backoff(ctx);
10765 goto retry;
10766 }
10767
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010768 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010769}
10770
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010771void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010772 struct intel_load_detect_pipe *old,
10773 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010774{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010775 struct intel_encoder *intel_encoder =
10776 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010777 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010778 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010779 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010780
Chris Wilsond2dff872011-04-19 08:36:26 +010010781 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010782 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010783 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010784
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010785 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010786 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010787
10788 ret = drm_atomic_commit(state);
10789 if (ret) {
10790 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10791 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010792 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010793}
10794
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010795static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010796 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010797{
10798 struct drm_i915_private *dev_priv = dev->dev_private;
10799 u32 dpll = pipe_config->dpll_hw_state.dpll;
10800
10801 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010802 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010803 else if (HAS_PCH_SPLIT(dev))
10804 return 120000;
10805 else if (!IS_GEN2(dev))
10806 return 96000;
10807 else
10808 return 48000;
10809}
10810
Jesse Barnes79e53942008-11-07 14:24:08 -080010811/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010812static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010813 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010814{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010815 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010816 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010817 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010818 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010819 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010820 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010821 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010822 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010823
10824 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010825 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010826 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010827 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010828
10829 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010830 if (IS_PINEVIEW(dev)) {
10831 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10832 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010833 } else {
10834 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10835 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10836 }
10837
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010838 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010839 if (IS_PINEVIEW(dev))
10840 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10841 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010842 else
10843 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010844 DPLL_FPA01_P1_POST_DIV_SHIFT);
10845
10846 switch (dpll & DPLL_MODE_MASK) {
10847 case DPLLB_MODE_DAC_SERIAL:
10848 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10849 5 : 10;
10850 break;
10851 case DPLLB_MODE_LVDS:
10852 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10853 7 : 14;
10854 break;
10855 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010856 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010857 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010858 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010859 }
10860
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010861 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010862 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010863 else
Imre Deakdccbea32015-06-22 23:35:51 +030010864 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010865 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010866 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010867 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010868
10869 if (is_lvds) {
10870 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10871 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010872
10873 if (lvds & LVDS_CLKB_POWER_UP)
10874 clock.p2 = 7;
10875 else
10876 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010877 } else {
10878 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10879 clock.p1 = 2;
10880 else {
10881 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10882 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10883 }
10884 if (dpll & PLL_P2_DIVIDE_BY_4)
10885 clock.p2 = 4;
10886 else
10887 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010888 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010889
Imre Deakdccbea32015-06-22 23:35:51 +030010890 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010891 }
10892
Ville Syrjälä18442d02013-09-13 16:00:08 +030010893 /*
10894 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010895 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010896 * encoder's get_config() function.
10897 */
Imre Deakdccbea32015-06-22 23:35:51 +030010898 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010899}
10900
Ville Syrjälä6878da02013-09-13 15:59:11 +030010901int intel_dotclock_calculate(int link_freq,
10902 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010903{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010904 /*
10905 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010906 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010907 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010908 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010909 *
10910 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010911 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010912 */
10913
Ville Syrjälä6878da02013-09-13 15:59:11 +030010914 if (!m_n->link_n)
10915 return 0;
10916
10917 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10918}
10919
Ville Syrjälä18442d02013-09-13 16:00:08 +030010920static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010921 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010922{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010923 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010924
10925 /* read out port_clock from the DPLL */
10926 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010927
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010928 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010929 * In case there is an active pipe without active ports,
10930 * we may need some idea for the dotclock anyway.
10931 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010932 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010933 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010934 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010935 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010936}
10937
10938/** Returns the currently programmed mode of the given pipe. */
10939struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10940 struct drm_crtc *crtc)
10941{
Jesse Barnes548f2452011-02-17 10:40:53 -080010942 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010944 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010945 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010946 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010947 int htot = I915_READ(HTOTAL(cpu_transcoder));
10948 int hsync = I915_READ(HSYNC(cpu_transcoder));
10949 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10950 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010951 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010952
10953 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10954 if (!mode)
10955 return NULL;
10956
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010957 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10958 if (!pipe_config) {
10959 kfree(mode);
10960 return NULL;
10961 }
10962
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010963 /*
10964 * Construct a pipe_config sufficient for getting the clock info
10965 * back out of crtc_clock_get.
10966 *
10967 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10968 * to use a real value here instead.
10969 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010970 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10971 pipe_config->pixel_multiplier = 1;
10972 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10973 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10974 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10975 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010976
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010977 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010978 mode->hdisplay = (htot & 0xffff) + 1;
10979 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10980 mode->hsync_start = (hsync & 0xffff) + 1;
10981 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10982 mode->vdisplay = (vtot & 0xffff) + 1;
10983 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10984 mode->vsync_start = (vsync & 0xffff) + 1;
10985 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10986
10987 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010988
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010989 kfree(pipe_config);
10990
Jesse Barnes79e53942008-11-07 14:24:08 -080010991 return mode;
10992}
10993
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010994void intel_mark_busy(struct drm_i915_private *dev_priv)
Jesse Barnes652c3932009-08-17 13:31:43 -070010995{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010996 if (dev_priv->mm.busy)
10997 return;
10998
Paulo Zanoni43694d62014-03-07 20:08:08 -030010999 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030011000 i915_update_gfx_val(dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010011001 if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson43cf3bf2015-03-18 09:48:22 +000011002 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000011003 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010011004}
11005
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010011006void intel_mark_idle(struct drm_i915_private *dev_priv)
Chris Wilsonf047e392012-07-21 12:31:41 +010011007{
Chris Wilsonf62a0072014-02-21 17:55:39 +000011008 if (!dev_priv->mm.busy)
11009 return;
11010
11011 dev_priv->mm.busy = false;
11012
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010011013 if (INTEL_GEN(dev_priv) >= 6)
11014 gen6_rps_idle(dev_priv);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030011015
Paulo Zanoni43694d62014-03-07 20:08:08 -030011016 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010011017}
11018
Jesse Barnes79e53942008-11-07 14:24:08 -080011019static void intel_crtc_destroy(struct drm_crtc *crtc)
11020{
11021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011022 struct drm_device *dev = crtc->dev;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011023 struct intel_flip_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020011024
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011025 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011026 work = intel_crtc->flip_work;
11027 intel_crtc->flip_work = NULL;
11028 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011029
Daniel Vetter5a21b662016-05-24 17:13:53 +020011030 if (work) {
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011031 cancel_work_sync(&work->mmio_work);
11032 cancel_work_sync(&work->unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011033 kfree(work);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011034 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011035
11036 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020011037
Jesse Barnes79e53942008-11-07 14:24:08 -080011038 kfree(intel_crtc);
11039}
11040
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011041static void intel_unpin_work_fn(struct work_struct *__work)
11042{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011043 struct intel_flip_work *work =
11044 container_of(__work, struct intel_flip_work, unpin_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011045 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11046 struct drm_device *dev = crtc->base.dev;
11047 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011048
Daniel Vetter5a21b662016-05-24 17:13:53 +020011049 if (is_mmio_work(work))
11050 flush_work(&work->mmio_work);
11051
11052 mutex_lock(&dev->struct_mutex);
11053 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
11054 drm_gem_object_unreference(&work->pending_flip_obj->base);
11055
11056 if (work->flip_queued_req)
11057 i915_gem_request_assign(&work->flip_queued_req, NULL);
11058 mutex_unlock(&dev->struct_mutex);
11059
11060 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
11061 intel_fbc_post_update(crtc);
11062 drm_framebuffer_unreference(work->old_fb);
11063
11064 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
11065 atomic_dec(&crtc->unpin_work_count);
11066
11067 kfree(work);
11068}
11069
11070/* Is 'a' after or equal to 'b'? */
11071static bool g4x_flip_count_after_eq(u32 a, u32 b)
11072{
11073 return !((a - b) & 0x80000000);
11074}
11075
11076static bool __pageflip_finished_cs(struct intel_crtc *crtc,
11077 struct intel_flip_work *work)
11078{
11079 struct drm_device *dev = crtc->base.dev;
11080 struct drm_i915_private *dev_priv = dev->dev_private;
11081 unsigned reset_counter;
11082
11083 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11084 if (crtc->reset_counter != reset_counter)
11085 return true;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011086
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011087 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011088 * The relevant registers doen't exist on pre-ctg.
11089 * As the flip done interrupt doesn't trigger for mmio
11090 * flips on gmch platforms, a flip count check isn't
11091 * really needed there. But since ctg has the registers,
11092 * include it in the check anyway.
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011093 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011094 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11095 return true;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011096
Daniel Vetter5a21b662016-05-24 17:13:53 +020011097 /*
11098 * BDW signals flip done immediately if the plane
11099 * is disabled, even if the plane enable is already
11100 * armed to occur at the next vblank :(
11101 */
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011102
Daniel Vetter5a21b662016-05-24 17:13:53 +020011103 /*
11104 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11105 * used the same base address. In that case the mmio flip might
11106 * have completed, but the CS hasn't even executed the flip yet.
11107 *
11108 * A flip count check isn't enough as the CS might have updated
11109 * the base address just after start of vblank, but before we
11110 * managed to process the interrupt. This means we'd complete the
11111 * CS flip too soon.
11112 *
11113 * Combining both checks should get us a good enough result. It may
11114 * still happen that the CS flip has been executed, but has not
11115 * yet actually completed. But in case the base address is the same
11116 * anyway, we don't really care.
11117 */
11118 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11119 crtc->flip_work->gtt_offset &&
11120 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
11121 crtc->flip_work->flip_count);
11122}
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011123
Daniel Vetter5a21b662016-05-24 17:13:53 +020011124static bool
11125__pageflip_finished_mmio(struct intel_crtc *crtc,
11126 struct intel_flip_work *work)
11127{
11128 /*
11129 * MMIO work completes when vblank is different from
11130 * flip_queued_vblank.
11131 *
11132 * Reset counter value doesn't matter, this is handled by
11133 * i915_wait_request finishing early, so no need to handle
11134 * reset here.
11135 */
11136 return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011137}
11138
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011139
11140static bool pageflip_finished(struct intel_crtc *crtc,
11141 struct intel_flip_work *work)
11142{
11143 if (!atomic_read(&work->pending))
11144 return false;
11145
11146 smp_rmb();
11147
Daniel Vetter5a21b662016-05-24 17:13:53 +020011148 if (is_mmio_work(work))
11149 return __pageflip_finished_mmio(crtc, work);
11150 else
11151 return __pageflip_finished_cs(crtc, work);
11152}
11153
11154void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
11155{
11156 struct drm_device *dev = dev_priv->dev;
11157 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11159 struct intel_flip_work *work;
11160 unsigned long flags;
11161
11162 /* Ignore early vblank irqs */
11163 if (!crtc)
11164 return;
11165
Daniel Vetterf3260382014-09-15 14:55:23 +020011166 /*
Daniel Vetter5a21b662016-05-24 17:13:53 +020011167 * This is called both by irq handlers and the reset code (to complete
11168 * lost pageflips) so needs the full irqsave spinlocks.
Chris Wilsone7d841c2012-12-03 11:36:30 +000011169 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020011170 spin_lock_irqsave(&dev->event_lock, flags);
11171 work = intel_crtc->flip_work;
11172
11173 if (work != NULL &&
11174 !is_mmio_work(work) &&
11175 pageflip_finished(intel_crtc, work))
11176 page_flip_completed(intel_crtc);
11177
11178 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011179}
11180
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011181void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011182{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011183 struct drm_device *dev = dev_priv->dev;
11184 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11186 struct intel_flip_work *work;
11187 unsigned long flags;
11188
11189 /* Ignore early vblank irqs */
11190 if (!crtc)
11191 return;
11192
11193 /*
11194 * This is called both by irq handlers and the reset code (to complete
11195 * lost pageflips) so needs the full irqsave spinlocks.
11196 */
11197 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011198 work = intel_crtc->flip_work;
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011199
Daniel Vetter5a21b662016-05-24 17:13:53 +020011200 if (work != NULL &&
11201 is_mmio_work(work) &&
11202 pageflip_finished(intel_crtc, work))
11203 page_flip_completed(intel_crtc);
Maarten Lankhorst68858432016-05-17 15:07:52 +020011204
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011205 spin_unlock_irqrestore(&dev->event_lock, flags);
11206}
11207
Daniel Vetter5a21b662016-05-24 17:13:53 +020011208static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
11209 struct intel_flip_work *work)
11210{
11211 work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
11212
11213 /* Ensure that the work item is consistent when activating it ... */
11214 smp_mb__before_atomic();
11215 atomic_set(&work->pending, 1);
11216}
11217
11218static int intel_gen2_queue_flip(struct drm_device *dev,
11219 struct drm_crtc *crtc,
11220 struct drm_framebuffer *fb,
11221 struct drm_i915_gem_object *obj,
11222 struct drm_i915_gem_request *req,
11223 uint32_t flags)
11224{
11225 struct intel_engine_cs *engine = req->engine;
11226 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11227 u32 flip_mask;
11228 int ret;
11229
11230 ret = intel_ring_begin(req, 6);
11231 if (ret)
11232 return ret;
11233
11234 /* Can't queue multiple flips, so wait for the previous
11235 * one to finish before executing the next.
11236 */
11237 if (intel_crtc->plane)
11238 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11239 else
11240 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
11241 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11242 intel_ring_emit(engine, MI_NOOP);
11243 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11244 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11245 intel_ring_emit(engine, fb->pitches[0]);
11246 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11247 intel_ring_emit(engine, 0); /* aux display base address, unused */
11248
11249 return 0;
11250}
11251
11252static int intel_gen3_queue_flip(struct drm_device *dev,
11253 struct drm_crtc *crtc,
11254 struct drm_framebuffer *fb,
11255 struct drm_i915_gem_object *obj,
11256 struct drm_i915_gem_request *req,
11257 uint32_t flags)
11258{
11259 struct intel_engine_cs *engine = req->engine;
11260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11261 u32 flip_mask;
11262 int ret;
11263
11264 ret = intel_ring_begin(req, 6);
11265 if (ret)
11266 return ret;
11267
11268 if (intel_crtc->plane)
11269 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11270 else
11271 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
11272 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11273 intel_ring_emit(engine, MI_NOOP);
11274 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
11275 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11276 intel_ring_emit(engine, fb->pitches[0]);
11277 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11278 intel_ring_emit(engine, MI_NOOP);
11279
11280 return 0;
11281}
11282
11283static int intel_gen4_queue_flip(struct drm_device *dev,
11284 struct drm_crtc *crtc,
11285 struct drm_framebuffer *fb,
11286 struct drm_i915_gem_object *obj,
11287 struct drm_i915_gem_request *req,
11288 uint32_t flags)
11289{
11290 struct intel_engine_cs *engine = req->engine;
11291 struct drm_i915_private *dev_priv = dev->dev_private;
11292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11293 uint32_t pf, pipesrc;
11294 int ret;
11295
11296 ret = intel_ring_begin(req, 4);
11297 if (ret)
11298 return ret;
11299
11300 /* i965+ uses the linear or tiled offsets from the
11301 * Display Registers (which do not change across a page-flip)
11302 * so we need only reprogram the base address.
11303 */
11304 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11305 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11306 intel_ring_emit(engine, fb->pitches[0]);
11307 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset |
11308 obj->tiling_mode);
11309
11310 /* XXX Enabling the panel-fitter across page-flip is so far
11311 * untested on non-native modes, so ignore it for now.
11312 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11313 */
11314 pf = 0;
11315 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
11316 intel_ring_emit(engine, pf | pipesrc);
11317
11318 return 0;
11319}
11320
11321static int intel_gen6_queue_flip(struct drm_device *dev,
11322 struct drm_crtc *crtc,
11323 struct drm_framebuffer *fb,
11324 struct drm_i915_gem_object *obj,
11325 struct drm_i915_gem_request *req,
11326 uint32_t flags)
11327{
11328 struct intel_engine_cs *engine = req->engine;
11329 struct drm_i915_private *dev_priv = dev->dev_private;
11330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11331 uint32_t pf, pipesrc;
11332 int ret;
11333
11334 ret = intel_ring_begin(req, 4);
11335 if (ret)
11336 return ret;
11337
11338 intel_ring_emit(engine, MI_DISPLAY_FLIP |
11339 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11340 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11341 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11342
11343 /* Contrary to the suggestions in the documentation,
11344 * "Enable Panel Fitter" does not seem to be required when page
11345 * flipping with a non-native mode, and worse causes a normal
11346 * modeset to fail.
11347 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11348 */
11349 pf = 0;
11350 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
11351 intel_ring_emit(engine, pf | pipesrc);
11352
11353 return 0;
11354}
11355
11356static int intel_gen7_queue_flip(struct drm_device *dev,
11357 struct drm_crtc *crtc,
11358 struct drm_framebuffer *fb,
11359 struct drm_i915_gem_object *obj,
11360 struct drm_i915_gem_request *req,
11361 uint32_t flags)
11362{
11363 struct intel_engine_cs *engine = req->engine;
11364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11365 uint32_t plane_bit = 0;
11366 int len, ret;
11367
11368 switch (intel_crtc->plane) {
11369 case PLANE_A:
11370 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11371 break;
11372 case PLANE_B:
11373 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11374 break;
11375 case PLANE_C:
11376 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11377 break;
11378 default:
11379 WARN_ONCE(1, "unknown plane in flip command\n");
11380 return -ENODEV;
11381 }
11382
11383 len = 4;
11384 if (engine->id == RCS) {
11385 len += 6;
11386 /*
11387 * On Gen 8, SRM is now taking an extra dword to accommodate
11388 * 48bits addresses, and we need a NOOP for the batch size to
11389 * stay even.
11390 */
11391 if (IS_GEN8(dev))
11392 len += 2;
11393 }
11394
11395 /*
11396 * BSpec MI_DISPLAY_FLIP for IVB:
11397 * "The full packet must be contained within the same cache line."
11398 *
11399 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11400 * cacheline, if we ever start emitting more commands before
11401 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11402 * then do the cacheline alignment, and finally emit the
11403 * MI_DISPLAY_FLIP.
11404 */
11405 ret = intel_ring_cacheline_align(req);
11406 if (ret)
11407 return ret;
11408
11409 ret = intel_ring_begin(req, len);
11410 if (ret)
11411 return ret;
11412
11413 /* Unmask the flip-done completion message. Note that the bspec says that
11414 * we should do this for both the BCS and RCS, and that we must not unmask
11415 * more than one flip event at any time (or ensure that one flip message
11416 * can be sent by waiting for flip-done prior to queueing new flips).
11417 * Experimentation says that BCS works despite DERRMR masking all
11418 * flip-done completion events and that unmasking all planes at once
11419 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11420 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11421 */
11422 if (engine->id == RCS) {
11423 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11424 intel_ring_emit_reg(engine, DERRMR);
11425 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11426 DERRMR_PIPEB_PRI_FLIP_DONE |
11427 DERRMR_PIPEC_PRI_FLIP_DONE));
11428 if (IS_GEN8(dev))
11429 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
11430 MI_SRM_LRM_GLOBAL_GTT);
11431 else
11432 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
11433 MI_SRM_LRM_GLOBAL_GTT);
11434 intel_ring_emit_reg(engine, DERRMR);
11435 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
11436 if (IS_GEN8(dev)) {
11437 intel_ring_emit(engine, 0);
11438 intel_ring_emit(engine, MI_NOOP);
11439 }
11440 }
11441
11442 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11443 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11444 intel_ring_emit(engine, intel_crtc->flip_work->gtt_offset);
11445 intel_ring_emit(engine, (MI_NOOP));
11446
11447 return 0;
11448}
11449
11450static bool use_mmio_flip(struct intel_engine_cs *engine,
11451 struct drm_i915_gem_object *obj)
11452{
Chris Wilsonc37efb92016-06-17 08:28:47 +010011453 struct reservation_object *resv;
11454
Daniel Vetter5a21b662016-05-24 17:13:53 +020011455 /*
11456 * This is not being used for older platforms, because
11457 * non-availability of flip done interrupt forces us to use
11458 * CS flips. Older platforms derive flip done using some clever
11459 * tricks involving the flip_pending status bits and vblank irqs.
11460 * So using MMIO flips there would disrupt this mechanism.
11461 */
11462
11463 if (engine == NULL)
11464 return true;
11465
11466 if (INTEL_GEN(engine->i915) < 5)
11467 return false;
11468
11469 if (i915.use_mmio_flip < 0)
11470 return false;
11471 else if (i915.use_mmio_flip > 0)
11472 return true;
11473 else if (i915.enable_execlists)
11474 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011475
11476 resv = i915_gem_object_get_dmabuf_resv(obj);
11477 if (resv && !reservation_object_test_signaled_rcu(resv, false))
Daniel Vetter5a21b662016-05-24 17:13:53 +020011478 return true;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011479
11480 return engine != i915_gem_request_get_engine(obj->last_write_req);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011481}
11482
11483static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11484 unsigned int rotation,
11485 struct intel_flip_work *work)
11486{
11487 struct drm_device *dev = intel_crtc->base.dev;
11488 struct drm_i915_private *dev_priv = dev->dev_private;
11489 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
11490 const enum pipe pipe = intel_crtc->pipe;
11491 u32 ctl, stride, tile_height;
11492
11493 ctl = I915_READ(PLANE_CTL(pipe, 0));
11494 ctl &= ~PLANE_CTL_TILED_MASK;
11495 switch (fb->modifier[0]) {
11496 case DRM_FORMAT_MOD_NONE:
11497 break;
11498 case I915_FORMAT_MOD_X_TILED:
11499 ctl |= PLANE_CTL_TILED_X;
11500 break;
11501 case I915_FORMAT_MOD_Y_TILED:
11502 ctl |= PLANE_CTL_TILED_Y;
11503 break;
11504 case I915_FORMAT_MOD_Yf_TILED:
11505 ctl |= PLANE_CTL_TILED_YF;
11506 break;
11507 default:
11508 MISSING_CASE(fb->modifier[0]);
11509 }
11510
11511 /*
11512 * The stride is either expressed as a multiple of 64 bytes chunks for
11513 * linear buffers or in number of tiles for tiled buffers.
11514 */
11515 if (intel_rotation_90_or_270(rotation)) {
11516 /* stride = Surface height in tiles */
11517 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
11518 stride = DIV_ROUND_UP(fb->height, tile_height);
11519 } else {
11520 stride = fb->pitches[0] /
11521 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11522 fb->pixel_format);
11523 }
11524
11525 /*
11526 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11527 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11528 */
11529 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11530 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11531
11532 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
11533 POSTING_READ(PLANE_SURF(pipe, 0));
11534}
11535
11536static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11537 struct intel_flip_work *work)
11538{
11539 struct drm_device *dev = intel_crtc->base.dev;
11540 struct drm_i915_private *dev_priv = dev->dev_private;
11541 struct intel_framebuffer *intel_fb =
11542 to_intel_framebuffer(intel_crtc->base.primary->fb);
11543 struct drm_i915_gem_object *obj = intel_fb->obj;
11544 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
11545 u32 dspcntr;
11546
11547 dspcntr = I915_READ(reg);
11548
11549 if (obj->tiling_mode != I915_TILING_NONE)
11550 dspcntr |= DISPPLANE_TILED;
11551 else
11552 dspcntr &= ~DISPPLANE_TILED;
11553
11554 I915_WRITE(reg, dspcntr);
11555
11556 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
11557 POSTING_READ(DSPSURF(intel_crtc->plane));
11558}
11559
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011560static void intel_mmio_flip_work_func(struct work_struct *w)
Damien Lespiauff944562014-11-20 14:58:16 +000011561{
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +020011562 struct intel_flip_work *work =
11563 container_of(w, struct intel_flip_work, mmio_work);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011564 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
11565 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
11566 struct intel_framebuffer *intel_fb =
11567 to_intel_framebuffer(crtc->base.primary->fb);
11568 struct drm_i915_gem_object *obj = intel_fb->obj;
Chris Wilsonc37efb92016-06-17 08:28:47 +010011569 struct reservation_object *resv;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011570
11571 if (work->flip_queued_req)
11572 WARN_ON(__i915_wait_request(work->flip_queued_req,
11573 false, NULL,
11574 &dev_priv->rps.mmioflips));
11575
11576 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010011577 resv = i915_gem_object_get_dmabuf_resv(obj);
11578 if (resv)
11579 WARN_ON(reservation_object_wait_timeout_rcu(resv, false, false,
Daniel Vetter5a21b662016-05-24 17:13:53 +020011580 MAX_SCHEDULE_TIMEOUT) < 0);
11581
11582 intel_pipe_update_start(crtc);
11583
11584 if (INTEL_GEN(dev_priv) >= 9)
11585 skl_do_mmio_flip(crtc, work->rotation, work);
11586 else
11587 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11588 ilk_do_mmio_flip(crtc, work);
11589
11590 intel_pipe_update_end(crtc, work);
11591}
11592
11593static int intel_default_queue_flip(struct drm_device *dev,
11594 struct drm_crtc *crtc,
11595 struct drm_framebuffer *fb,
11596 struct drm_i915_gem_object *obj,
11597 struct drm_i915_gem_request *req,
11598 uint32_t flags)
11599{
11600 return -ENODEV;
11601}
11602
11603static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
11604 struct intel_crtc *intel_crtc,
11605 struct intel_flip_work *work)
11606{
11607 u32 addr, vblank;
11608
11609 if (!atomic_read(&work->pending))
11610 return false;
11611
11612 smp_rmb();
11613
11614 vblank = intel_crtc_get_vblank_counter(intel_crtc);
11615 if (work->flip_ready_vblank == 0) {
11616 if (work->flip_queued_req &&
11617 !i915_gem_request_completed(work->flip_queued_req, true))
11618 return false;
11619
11620 work->flip_ready_vblank = vblank;
11621 }
11622
11623 if (vblank - work->flip_ready_vblank < 3)
11624 return false;
11625
11626 /* Potential stall - if we see that the flip has happened,
11627 * assume a missed interrupt. */
11628 if (INTEL_GEN(dev_priv) >= 4)
11629 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11630 else
11631 addr = I915_READ(DSPADDR(intel_crtc->plane));
11632
11633 /* There is a potential issue here with a false positive after a flip
11634 * to the same address. We could address this by checking for a
11635 * non-incrementing frame counter.
11636 */
11637 return addr == work->gtt_offset;
11638}
11639
11640void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
11641{
11642 struct drm_device *dev = dev_priv->dev;
11643 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011645 struct intel_flip_work *work;
11646
11647 WARN_ON(!in_interrupt());
11648
11649 if (crtc == NULL)
11650 return;
11651
11652 spin_lock(&dev->event_lock);
11653 work = intel_crtc->flip_work;
11654
11655 if (work != NULL && !is_mmio_work(work) &&
11656 __pageflip_stall_check_cs(dev_priv, intel_crtc, work)) {
11657 WARN_ONCE(1,
11658 "Kicking stuck page flip: queued at %d, now %d\n",
11659 work->flip_queued_vblank, intel_crtc_get_vblank_counter(intel_crtc));
11660 page_flip_completed(intel_crtc);
11661 work = NULL;
11662 }
11663
11664 if (work != NULL && !is_mmio_work(work) &&
11665 intel_crtc_get_vblank_counter(intel_crtc) - work->flip_queued_vblank > 1)
11666 intel_queue_rps_boost_for_request(work->flip_queued_req);
11667 spin_unlock(&dev->event_lock);
11668}
11669
11670static int intel_crtc_page_flip(struct drm_crtc *crtc,
11671 struct drm_framebuffer *fb,
11672 struct drm_pending_vblank_event *event,
11673 uint32_t page_flip_flags)
11674{
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011675 struct drm_device *dev = crtc->dev;
Maarten Lankhorstaa420dd2016-05-17 15:07:51 +020011676 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5a21b662016-05-24 17:13:53 +020011677 struct drm_framebuffer *old_fb = crtc->primary->fb;
11678 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11680 struct drm_plane *primary = crtc->primary;
11681 enum pipe pipe = intel_crtc->pipe;
11682 struct intel_flip_work *work;
11683 struct intel_engine_cs *engine;
11684 bool mmio_flip;
11685 struct drm_i915_gem_request *request = NULL;
11686 int ret;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011687
Daniel Vetter5a21b662016-05-24 17:13:53 +020011688 /*
11689 * drm_mode_page_flip_ioctl() should already catch this, but double
11690 * check to be safe. In the future we may enable pageflipping from
11691 * a disabled primary plane.
11692 */
11693 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11694 return -EBUSY;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020011695
Daniel Vetter5a21b662016-05-24 17:13:53 +020011696 /* Can't change pixel format via MI display flips. */
11697 if (fb->pixel_format != crtc->primary->fb->pixel_format)
11698 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011699
Daniel Vetter5a21b662016-05-24 17:13:53 +020011700 /*
11701 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11702 * Note that pitch changes could also affect these register.
11703 */
11704 if (INTEL_INFO(dev)->gen > 3 &&
11705 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11706 fb->pitches[0] != crtc->primary->fb->pitches[0]))
11707 return -EINVAL;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011708
Daniel Vetter5a21b662016-05-24 17:13:53 +020011709 if (i915_terminally_wedged(&dev_priv->gpu_error))
11710 goto out_hang;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011711
Daniel Vetter5a21b662016-05-24 17:13:53 +020011712 work = kzalloc(sizeof(*work), GFP_KERNEL);
11713 if (work == NULL)
11714 return -ENOMEM;
11715
11716 work->event = event;
11717 work->crtc = crtc;
11718 work->old_fb = old_fb;
11719 INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011720
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011721 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020011722 if (ret)
11723 goto free_work;
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011724
Daniel Vetter5a21b662016-05-24 17:13:53 +020011725 /* We borrow the event spin lock for protecting flip_work */
11726 spin_lock_irq(&dev->event_lock);
11727 if (intel_crtc->flip_work) {
11728 /* Before declaring the flip queue wedged, check if
11729 * the hardware completed the operation behind our backs.
11730 */
11731 if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
11732 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11733 page_flip_completed(intel_crtc);
11734 } else {
11735 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
11736 spin_unlock_irq(&dev->event_lock);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020011737
Daniel Vetter5a21b662016-05-24 17:13:53 +020011738 drm_crtc_vblank_put(crtc);
11739 kfree(work);
11740 return -EBUSY;
11741 }
11742 }
11743 intel_crtc->flip_work = work;
11744 spin_unlock_irq(&dev->event_lock);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011745
Daniel Vetter5a21b662016-05-24 17:13:53 +020011746 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11747 flush_workqueue(dev_priv->wq);
11748
11749 /* Reference the objects for the scheduled work. */
11750 drm_framebuffer_reference(work->old_fb);
11751 drm_gem_object_reference(&obj->base);
11752
11753 crtc->primary->fb = fb;
11754 update_state_fb(crtc->primary);
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020011755
11756 intel_fbc_pre_update(intel_crtc, intel_crtc->config,
11757 to_intel_plane_state(primary->state));
Daniel Vetter5a21b662016-05-24 17:13:53 +020011758
11759 work->pending_flip_obj = obj;
11760
11761 ret = i915_mutex_lock_interruptible(dev);
11762 if (ret)
11763 goto cleanup;
11764
11765 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
11766 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11767 ret = -EIO;
11768 goto cleanup;
11769 }
11770
11771 atomic_inc(&intel_crtc->unpin_work_count);
11772
11773 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
11774 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
11775
11776 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
11777 engine = &dev_priv->engine[BCS];
11778 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
11779 /* vlv: DISPLAY_FLIP fails to change tiling */
11780 engine = NULL;
11781 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
11782 engine = &dev_priv->engine[BCS];
11783 } else if (INTEL_INFO(dev)->gen >= 7) {
11784 engine = i915_gem_request_get_engine(obj->last_write_req);
11785 if (engine == NULL || engine->id != RCS)
11786 engine = &dev_priv->engine[BCS];
11787 } else {
11788 engine = &dev_priv->engine[RCS];
11789 }
11790
11791 mmio_flip = use_mmio_flip(engine, obj);
11792
11793 /* When using CS flips, we want to emit semaphores between rings.
11794 * However, when using mmio flips we will create a task to do the
11795 * synchronisation, so all we want here is to pin the framebuffer
11796 * into the display plane and skip any waits.
11797 */
11798 if (!mmio_flip) {
11799 ret = i915_gem_object_sync(obj, engine, &request);
11800 if (!ret && !request) {
11801 request = i915_gem_request_alloc(engine, NULL);
11802 ret = PTR_ERR_OR_ZERO(request);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011803 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011804
Daniel Vetter5a21b662016-05-24 17:13:53 +020011805 if (ret)
11806 goto cleanup_pending;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011807 }
11808
Daniel Vetter5a21b662016-05-24 17:13:53 +020011809 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
11810 if (ret)
11811 goto cleanup_pending;
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011812
Daniel Vetter5a21b662016-05-24 17:13:53 +020011813 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11814 obj, 0);
11815 work->gtt_offset += intel_crtc->dspaddr_offset;
11816 work->rotation = crtc->primary->state->rotation;
11817
11818 if (mmio_flip) {
11819 INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
11820
11821 i915_gem_request_assign(&work->flip_queued_req,
11822 obj->last_write_req);
11823
11824 schedule_work(&work->mmio_work);
11825 } else {
11826 i915_gem_request_assign(&work->flip_queued_req, request);
11827 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
11828 page_flip_flags);
11829 if (ret)
11830 goto cleanup_unpin;
11831
11832 intel_mark_page_flip_active(intel_crtc, work);
11833
11834 i915_add_request_no_flush(request);
Maarten Lankhorst143f73b2016-05-17 15:07:54 +020011835 }
11836
Daniel Vetter5a21b662016-05-24 17:13:53 +020011837 i915_gem_track_fb(intel_fb_obj(old_fb), obj,
11838 to_intel_plane(primary)->frontbuffer_bit);
11839 mutex_unlock(&dev->struct_mutex);
11840
11841 intel_frontbuffer_flip_prepare(dev,
11842 to_intel_plane(primary)->frontbuffer_bit);
11843
11844 trace_i915_flip_request(intel_crtc->plane, obj);
11845
11846 return 0;
11847
11848cleanup_unpin:
11849 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
11850cleanup_pending:
11851 if (!IS_ERR_OR_NULL(request))
11852 i915_add_request_no_flush(request);
11853 atomic_dec(&intel_crtc->unpin_work_count);
11854 mutex_unlock(&dev->struct_mutex);
11855cleanup:
11856 crtc->primary->fb = old_fb;
11857 update_state_fb(crtc->primary);
11858
11859 drm_gem_object_unreference_unlocked(&obj->base);
11860 drm_framebuffer_unreference(work->old_fb);
11861
11862 spin_lock_irq(&dev->event_lock);
11863 intel_crtc->flip_work = NULL;
11864 spin_unlock_irq(&dev->event_lock);
11865
11866 drm_crtc_vblank_put(crtc);
11867free_work:
11868 kfree(work);
11869
11870 if (ret == -EIO) {
11871 struct drm_atomic_state *state;
11872 struct drm_plane_state *plane_state;
11873
11874out_hang:
11875 state = drm_atomic_state_alloc(dev);
11876 if (!state)
11877 return -ENOMEM;
11878 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11879
11880retry:
11881 plane_state = drm_atomic_get_plane_state(state, primary);
11882 ret = PTR_ERR_OR_ZERO(plane_state);
11883 if (!ret) {
11884 drm_atomic_set_fb_for_plane(plane_state, fb);
11885
11886 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11887 if (!ret)
11888 ret = drm_atomic_commit(state);
11889 }
11890
11891 if (ret == -EDEADLK) {
11892 drm_modeset_backoff(state->acquire_ctx);
11893 drm_atomic_state_clear(state);
11894 goto retry;
11895 }
11896
11897 if (ret)
11898 drm_atomic_state_free(state);
11899
11900 if (ret == 0 && event) {
11901 spin_lock_irq(&dev->event_lock);
11902 drm_crtc_send_vblank_event(crtc, event);
11903 spin_unlock_irq(&dev->event_lock);
11904 }
11905 }
11906 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011907}
11908
Daniel Vetter5a21b662016-05-24 17:13:53 +020011909
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011910/**
11911 * intel_wm_need_update - Check whether watermarks need updating
11912 * @plane: drm plane
11913 * @state: new plane state
11914 *
11915 * Check current plane state versus the new one to determine whether
11916 * watermarks need to be recalculated.
11917 *
11918 * Returns true or false.
11919 */
11920static bool intel_wm_need_update(struct drm_plane *plane,
11921 struct drm_plane_state *state)
11922{
Matt Roperd21fbe82015-09-24 15:53:12 -070011923 struct intel_plane_state *new = to_intel_plane_state(state);
11924 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11925
11926 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011927 if (new->visible != cur->visible)
11928 return true;
11929
11930 if (!cur->base.fb || !new->base.fb)
11931 return false;
11932
11933 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11934 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011935 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11936 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11937 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11938 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011939 return true;
11940
11941 return false;
11942}
11943
Matt Roperd21fbe82015-09-24 15:53:12 -070011944static bool needs_scaling(struct intel_plane_state *state)
11945{
11946 int src_w = drm_rect_width(&state->src) >> 16;
11947 int src_h = drm_rect_height(&state->src) >> 16;
11948 int dst_w = drm_rect_width(&state->dst);
11949 int dst_h = drm_rect_height(&state->dst);
11950
11951 return (src_w != dst_w || src_h != dst_h);
11952}
11953
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011954int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11955 struct drm_plane_state *plane_state)
11956{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011957 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011958 struct drm_crtc *crtc = crtc_state->crtc;
11959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11960 struct drm_plane *plane = plane_state->plane;
11961 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011962 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011963 struct intel_plane_state *old_plane_state =
11964 to_intel_plane_state(plane->state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011965 bool mode_changed = needs_modeset(crtc_state);
11966 bool was_crtc_enabled = crtc->state->active;
11967 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011968 bool turn_off, turn_on, visible, was_visible;
11969 struct drm_framebuffer *fb = plane_state->fb;
Ville Syrjälä78108b72016-05-27 20:59:19 +030011970 int ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011971
11972 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11973 plane->type != DRM_PLANE_TYPE_CURSOR) {
11974 ret = skl_update_scaler_plane(
11975 to_intel_crtc_state(crtc_state),
11976 to_intel_plane_state(plane_state));
11977 if (ret)
11978 return ret;
11979 }
11980
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011981 was_visible = old_plane_state->visible;
11982 visible = to_intel_plane_state(plane_state)->visible;
11983
11984 if (!was_crtc_enabled && WARN_ON(was_visible))
11985 was_visible = false;
11986
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011987 /*
11988 * Visibility is calculated as if the crtc was on, but
11989 * after scaler setup everything depends on it being off
11990 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030011991 *
11992 * FIXME this is wrong for watermarks. Watermarks should also
11993 * be computed as if the pipe would be active. Perhaps move
11994 * per-plane wm computation to the .check_plane() hook, and
11995 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011996 */
11997 if (!is_crtc_enabled)
11998 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011999
12000 if (!was_visible && !visible)
12001 return 0;
12002
Maarten Lankhorste8861672016-02-24 11:24:26 +010012003 if (fb != old_plane_state->base.fb)
12004 pipe_config->fb_changed = true;
12005
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012006 turn_off = was_visible && (!visible || mode_changed);
12007 turn_on = visible && (!was_visible || mode_changed);
12008
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012009 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
Ville Syrjälä78108b72016-05-27 20:59:19 +030012010 intel_crtc->base.base.id,
12011 intel_crtc->base.name,
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012012 plane->base.id, plane->name,
12013 fb ? fb->base.id : -1);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012014
Ville Syrjälä72660ce2016-05-27 20:59:20 +030012015 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
12016 plane->base.id, plane->name,
12017 was_visible, visible,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012018 turn_off, turn_on, mode_changed);
12019
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012020 if (turn_on) {
12021 pipe_config->update_wm_pre = true;
12022
12023 /* must disable cxsr around plane enable/disable */
12024 if (plane->type != DRM_PLANE_TYPE_CURSOR)
12025 pipe_config->disable_cxsr = true;
12026 } else if (turn_off) {
12027 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012028
Ville Syrjälä852eb002015-06-24 22:00:07 +030012029 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010012030 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010012031 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012032 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012033 /* FIXME bollocks */
12034 pipe_config->update_wm_pre = true;
12035 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030012036 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012037
Matt Ropered4a6a72016-02-23 17:20:13 -080012038 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012039 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
12040 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080012041 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
12042
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070012043 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010012044 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030012045
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010012046 /*
12047 * WaCxSRDisabledForSpriteScaling:ivb
12048 *
12049 * cstate->update_wm was already set above, so this flag will
12050 * take effect when we commit and program watermarks.
12051 */
12052 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
12053 needs_scaling(to_intel_plane_state(plane_state)) &&
12054 !needs_scaling(old_plane_state))
12055 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012056
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012057 return 0;
12058}
12059
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012060static bool encoders_cloneable(const struct intel_encoder *a,
12061 const struct intel_encoder *b)
12062{
12063 /* masks could be asymmetric, so check both ways */
12064 return a == b || (a->cloneable & (1 << b->type) &&
12065 b->cloneable & (1 << a->type));
12066}
12067
12068static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12069 struct intel_crtc *crtc,
12070 struct intel_encoder *encoder)
12071{
12072 struct intel_encoder *source_encoder;
12073 struct drm_connector *connector;
12074 struct drm_connector_state *connector_state;
12075 int i;
12076
12077 for_each_connector_in_state(state, connector, connector_state, i) {
12078 if (connector_state->crtc != &crtc->base)
12079 continue;
12080
12081 source_encoder =
12082 to_intel_encoder(connector_state->best_encoder);
12083 if (!encoders_cloneable(encoder, source_encoder))
12084 return false;
12085 }
12086
12087 return true;
12088}
12089
12090static bool check_encoder_cloning(struct drm_atomic_state *state,
12091 struct intel_crtc *crtc)
12092{
12093 struct intel_encoder *encoder;
12094 struct drm_connector *connector;
12095 struct drm_connector_state *connector_state;
12096 int i;
12097
12098 for_each_connector_in_state(state, connector, connector_state, i) {
12099 if (connector_state->crtc != &crtc->base)
12100 continue;
12101
12102 encoder = to_intel_encoder(connector_state->best_encoder);
12103 if (!check_single_encoder_cloning(state, crtc, encoder))
12104 return false;
12105 }
12106
12107 return true;
12108}
12109
12110static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12111 struct drm_crtc_state *crtc_state)
12112{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012113 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012114 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012116 struct intel_crtc_state *pipe_config =
12117 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012118 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012119 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012120 bool mode_changed = needs_modeset(crtc_state);
12121
12122 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12123 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12124 return -EINVAL;
12125 }
12126
Ville Syrjälä852eb002015-06-24 22:00:07 +030012127 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020012128 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012129
Maarten Lankhorstad421372015-06-15 12:33:42 +020012130 if (mode_changed && crtc_state->enable &&
12131 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012132 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012133 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12134 pipe_config);
12135 if (ret)
12136 return ret;
12137 }
12138
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000012139 if (crtc_state->color_mgmt_changed) {
12140 ret = intel_color_check(crtc, crtc_state);
12141 if (ret)
12142 return ret;
12143 }
12144
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012145 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012146 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010012147 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080012148 if (ret) {
12149 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012150 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012151 }
12152 }
12153
12154 if (dev_priv->display.compute_intermediate_wm &&
12155 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12156 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12157 return 0;
12158
12159 /*
12160 * Calculate 'intermediate' watermarks that satisfy both the
12161 * old state and the new state. We can program these
12162 * immediately.
12163 */
12164 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12165 intel_crtc,
12166 pipe_config);
12167 if (ret) {
12168 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12169 return ret;
12170 }
Ville Syrjäläe3d54572016-05-13 10:10:42 -070012171 } else if (dev_priv->display.compute_intermediate_wm) {
12172 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
12173 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012174 }
12175
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012176 if (INTEL_INFO(dev)->gen >= 9) {
12177 if (mode_changed)
12178 ret = skl_update_scaler_crtc(pipe_config);
12179
12180 if (!ret)
12181 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12182 pipe_config);
12183 }
12184
12185 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012186}
12187
Jani Nikula65b38e02015-04-13 11:26:56 +030012188static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012189 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Daniel Vetter5a21b662016-05-24 17:13:53 +020012190 .atomic_begin = intel_begin_crtc_commit,
12191 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012192 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012193};
12194
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012195static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12196{
12197 struct intel_connector *connector;
12198
12199 for_each_intel_connector(dev, connector) {
Daniel Vetter8863dc72016-05-06 15:39:03 +020012200 if (connector->base.state->crtc)
12201 drm_connector_unreference(&connector->base);
12202
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012203 if (connector->base.encoder) {
12204 connector->base.state->best_encoder =
12205 connector->base.encoder;
12206 connector->base.state->crtc =
12207 connector->base.encoder->crtc;
Daniel Vetter8863dc72016-05-06 15:39:03 +020012208
12209 drm_connector_reference(&connector->base);
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012210 } else {
12211 connector->base.state->best_encoder = NULL;
12212 connector->base.state->crtc = NULL;
12213 }
12214 }
12215}
12216
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012217static void
Robin Schroereba905b2014-05-18 02:24:50 +020012218connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012219 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012220{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012221 int bpp = pipe_config->pipe_bpp;
12222
12223 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12224 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012225 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012226
12227 /* Don't use an invalid EDID bpc value */
12228 if (connector->base.display_info.bpc &&
12229 connector->base.display_info.bpc * 3 < bpp) {
12230 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12231 bpp, connector->base.display_info.bpc*3);
12232 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12233 }
12234
Jani Nikula013dd9e2016-01-13 16:35:20 +020012235 /* Clamp bpp to default limit on screens without EDID 1.4 */
12236 if (connector->base.display_info.bpc == 0) {
12237 int type = connector->base.connector_type;
12238 int clamp_bpp = 24;
12239
12240 /* Fall back to 18 bpp when DP sink capability is unknown. */
12241 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12242 type == DRM_MODE_CONNECTOR_eDP)
12243 clamp_bpp = 18;
12244
12245 if (bpp > clamp_bpp) {
12246 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12247 bpp, clamp_bpp);
12248 pipe_config->pipe_bpp = clamp_bpp;
12249 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012250 }
12251}
12252
12253static int
12254compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012255 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012256{
12257 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012258 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012259 struct drm_connector *connector;
12260 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012261 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012262
Wayne Boyer666a4532015-12-09 12:29:35 -080012263 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012264 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012265 else if (INTEL_INFO(dev)->gen >= 5)
12266 bpp = 12*3;
12267 else
12268 bpp = 8*3;
12269
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012270
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012271 pipe_config->pipe_bpp = bpp;
12272
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012273 state = pipe_config->base.state;
12274
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012275 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012276 for_each_connector_in_state(state, connector, connector_state, i) {
12277 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012278 continue;
12279
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012280 connected_sink_compute_bpp(to_intel_connector(connector),
12281 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012282 }
12283
12284 return bpp;
12285}
12286
Daniel Vetter644db712013-09-19 14:53:58 +020012287static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12288{
12289 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12290 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012291 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012292 mode->crtc_hdisplay, mode->crtc_hsync_start,
12293 mode->crtc_hsync_end, mode->crtc_htotal,
12294 mode->crtc_vdisplay, mode->crtc_vsync_start,
12295 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12296}
12297
Daniel Vetterc0b03412013-05-28 12:05:54 +020012298static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012299 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012300 const char *context)
12301{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012302 struct drm_device *dev = crtc->base.dev;
12303 struct drm_plane *plane;
12304 struct intel_plane *intel_plane;
12305 struct intel_plane_state *state;
12306 struct drm_framebuffer *fb;
12307
Ville Syrjälä78108b72016-05-27 20:59:19 +030012308 DRM_DEBUG_KMS("[CRTC:%d:%s]%s config %p for pipe %c\n",
12309 crtc->base.base.id, crtc->base.name,
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012310 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012311
Jani Nikulada205632016-03-15 21:51:10 +020012312 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012313 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12314 pipe_config->pipe_bpp, pipe_config->dither);
12315 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12316 pipe_config->has_pch_encoder,
12317 pipe_config->fdi_lanes,
12318 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12319 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12320 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012321 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012322 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012323 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012324 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12325 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12326 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012327
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012328 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012329 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012330 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012331 pipe_config->dp_m2_n2.gmch_m,
12332 pipe_config->dp_m2_n2.gmch_n,
12333 pipe_config->dp_m2_n2.link_m,
12334 pipe_config->dp_m2_n2.link_n,
12335 pipe_config->dp_m2_n2.tu);
12336
Daniel Vetter55072d12014-11-20 16:10:28 +010012337 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12338 pipe_config->has_audio,
12339 pipe_config->has_infoframe);
12340
Daniel Vetterc0b03412013-05-28 12:05:54 +020012341 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012342 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012343 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012344 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12345 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012346 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012347 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12348 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012349 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12350 crtc->num_scalers,
12351 pipe_config->scaler_state.scaler_users,
12352 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012353 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12354 pipe_config->gmch_pfit.control,
12355 pipe_config->gmch_pfit.pgm_ratios,
12356 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012357 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012358 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012359 pipe_config->pch_pfit.size,
12360 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012361 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012362 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012363
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012364 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012365 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012366 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012367 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012368 pipe_config->ddi_pll_sel,
12369 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012370 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012371 pipe_config->dpll_hw_state.pll0,
12372 pipe_config->dpll_hw_state.pll1,
12373 pipe_config->dpll_hw_state.pll2,
12374 pipe_config->dpll_hw_state.pll3,
12375 pipe_config->dpll_hw_state.pll6,
12376 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012377 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012378 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012379 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012380 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012381 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12382 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12383 pipe_config->ddi_pll_sel,
12384 pipe_config->dpll_hw_state.ctrl1,
12385 pipe_config->dpll_hw_state.cfgcr1,
12386 pipe_config->dpll_hw_state.cfgcr2);
12387 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020012388 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012389 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012390 pipe_config->dpll_hw_state.wrpll,
12391 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012392 } else {
12393 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12394 "fp0: 0x%x, fp1: 0x%x\n",
12395 pipe_config->dpll_hw_state.dpll,
12396 pipe_config->dpll_hw_state.dpll_md,
12397 pipe_config->dpll_hw_state.fp0,
12398 pipe_config->dpll_hw_state.fp1);
12399 }
12400
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012401 DRM_DEBUG_KMS("planes on this crtc\n");
12402 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12403 intel_plane = to_intel_plane(plane);
12404 if (intel_plane->pipe != crtc->pipe)
12405 continue;
12406
12407 state = to_intel_plane_state(plane->state);
12408 fb = state->base.fb;
12409 if (!fb) {
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012410 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
12411 plane->base.id, plane->name, state->scaler_id);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012412 continue;
12413 }
12414
Ville Syrjälä1d577e02016-05-27 20:59:25 +030012415 DRM_DEBUG_KMS("[PLANE:%d:%s] enabled",
12416 plane->base.id, plane->name);
12417 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = %s",
12418 fb->base.id, fb->width, fb->height,
12419 drm_get_format_name(fb->pixel_format));
12420 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
12421 state->scaler_id,
12422 state->src.x1 >> 16, state->src.y1 >> 16,
12423 drm_rect_width(&state->src) >> 16,
12424 drm_rect_height(&state->src) >> 16,
12425 state->dst.x1, state->dst.y1,
12426 drm_rect_width(&state->dst),
12427 drm_rect_height(&state->dst));
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012428 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012429}
12430
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012431static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012432{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012433 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012434 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012435 unsigned int used_ports = 0;
12436
12437 /*
12438 * Walk the connector list instead of the encoder
12439 * list to detect the problem on ddi platforms
12440 * where there's just one encoder per digital port.
12441 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012442 drm_for_each_connector(connector, dev) {
12443 struct drm_connector_state *connector_state;
12444 struct intel_encoder *encoder;
12445
12446 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12447 if (!connector_state)
12448 connector_state = connector->state;
12449
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012450 if (!connector_state->best_encoder)
12451 continue;
12452
12453 encoder = to_intel_encoder(connector_state->best_encoder);
12454
12455 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012456
12457 switch (encoder->type) {
12458 unsigned int port_mask;
12459 case INTEL_OUTPUT_UNKNOWN:
12460 if (WARN_ON(!HAS_DDI(dev)))
12461 break;
12462 case INTEL_OUTPUT_DISPLAYPORT:
12463 case INTEL_OUTPUT_HDMI:
12464 case INTEL_OUTPUT_EDP:
12465 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12466
12467 /* the same port mustn't appear more than once */
12468 if (used_ports & port_mask)
12469 return false;
12470
12471 used_ports |= port_mask;
12472 default:
12473 break;
12474 }
12475 }
12476
12477 return true;
12478}
12479
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012480static void
12481clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12482{
12483 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012484 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012485 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012486 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012487 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012488 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012489
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012490 /* FIXME: before the switch to atomic started, a new pipe_config was
12491 * kzalloc'd. Code that depends on any field being zero should be
12492 * fixed, so that the crtc_state can be safely duplicated. For now,
12493 * only fields that are know to not cause problems are preserved. */
12494
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012495 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012496 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012497 shared_dpll = crtc_state->shared_dpll;
12498 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012499 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012500 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012501
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012502 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012503
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012504 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012505 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012506 crtc_state->shared_dpll = shared_dpll;
12507 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012508 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012509 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012510}
12511
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012512static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012513intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012514 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012515{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012516 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012517 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012518 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012519 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012520 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012521 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012522 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012523
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012524 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012525
Daniel Vettere143a212013-07-04 12:01:15 +020012526 pipe_config->cpu_transcoder =
12527 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012528
Imre Deak2960bc92013-07-30 13:36:32 +030012529 /*
12530 * Sanitize sync polarity flags based on requested ones. If neither
12531 * positive or negative polarity is requested, treat this as meaning
12532 * negative polarity.
12533 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012534 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012535 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012536 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012537
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012538 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012539 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012540 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012541
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012542 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12543 pipe_config);
12544 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012545 goto fail;
12546
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012547 /*
12548 * Determine the real pipe dimensions. Note that stereo modes can
12549 * increase the actual pipe size due to the frame doubling and
12550 * insertion of additional space for blanks between the frame. This
12551 * is stored in the crtc timings. We use the requested mode to do this
12552 * computation to clearly distinguish it from the adjusted mode, which
12553 * can be changed by the connectors in the below retry loop.
12554 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012555 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012556 &pipe_config->pipe_src_w,
12557 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012558
Daniel Vettere29c22c2013-02-21 00:00:16 +010012559encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012560 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012561 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012562 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012563
Daniel Vetter135c81b2013-07-21 21:37:09 +020012564 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012565 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12566 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012567
Daniel Vetter7758a112012-07-08 19:40:39 +020012568 /* Pass our mode to the connectors and the CRTC to give them a chance to
12569 * adjust it according to limitations or connector properties, and also
12570 * a chance to reject the mode entirely.
12571 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012572 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012573 if (connector_state->crtc != crtc)
12574 continue;
12575
12576 encoder = to_intel_encoder(connector_state->best_encoder);
12577
Daniel Vetterefea6e82013-07-21 21:36:59 +020012578 if (!(encoder->compute_config(encoder, pipe_config))) {
12579 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012580 goto fail;
12581 }
12582 }
12583
Daniel Vetterff9a6752013-06-01 17:16:21 +020012584 /* Set default port clock if not overwritten by the encoder. Needs to be
12585 * done afterwards in case the encoder adjusts the mode. */
12586 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012587 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012588 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012589
Daniel Vettera43f6e02013-06-07 23:10:32 +020012590 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012591 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012592 DRM_DEBUG_KMS("CRTC fixup failed\n");
12593 goto fail;
12594 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012595
12596 if (ret == RETRY) {
12597 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12598 ret = -EINVAL;
12599 goto fail;
12600 }
12601
12602 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12603 retry = false;
12604 goto encoder_retry;
12605 }
12606
Daniel Vettere8fa4272015-08-12 11:43:34 +020012607 /* Dithering seems to not pass-through bits correctly when it should, so
12608 * only enable it on 6bpc panels. */
12609 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012610 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012611 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012612
Daniel Vetter7758a112012-07-08 19:40:39 +020012613fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012614 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012615}
12616
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012617static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012618intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012619{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012620 struct drm_crtc *crtc;
12621 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012622 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012623
Ville Syrjälä76688512014-01-10 11:28:06 +020012624 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012625 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012626 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012627
12628 /* Update hwmode for vblank functions */
12629 if (crtc->state->active)
12630 crtc->hwmode = crtc->state->adjusted_mode;
12631 else
12632 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012633
12634 /*
12635 * Update legacy state to satisfy fbc code. This can
12636 * be removed when fbc uses the atomic state.
12637 */
12638 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12639 struct drm_plane_state *plane_state = crtc->primary->state;
12640
12641 crtc->primary->fb = plane_state->fb;
12642 crtc->x = plane_state->src_x >> 16;
12643 crtc->y = plane_state->src_y >> 16;
12644 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012645 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012646}
12647
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012648static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012649{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012650 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012651
12652 if (clock1 == clock2)
12653 return true;
12654
12655 if (!clock1 || !clock2)
12656 return false;
12657
12658 diff = abs(clock1 - clock2);
12659
12660 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12661 return true;
12662
12663 return false;
12664}
12665
Daniel Vetter25c5b262012-07-08 22:08:04 +020012666#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12667 list_for_each_entry((intel_crtc), \
12668 &(dev)->mode_config.crtc_list, \
12669 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012670 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012671
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012672static bool
12673intel_compare_m_n(unsigned int m, unsigned int n,
12674 unsigned int m2, unsigned int n2,
12675 bool exact)
12676{
12677 if (m == m2 && n == n2)
12678 return true;
12679
12680 if (exact || !m || !n || !m2 || !n2)
12681 return false;
12682
12683 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12684
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012685 if (n > n2) {
12686 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012687 m2 <<= 1;
12688 n2 <<= 1;
12689 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012690 } else if (n < n2) {
12691 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012692 m <<= 1;
12693 n <<= 1;
12694 }
12695 }
12696
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012697 if (n != n2)
12698 return false;
12699
12700 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012701}
12702
12703static bool
12704intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12705 struct intel_link_m_n *m2_n2,
12706 bool adjust)
12707{
12708 if (m_n->tu == m2_n2->tu &&
12709 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12710 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12711 intel_compare_m_n(m_n->link_m, m_n->link_n,
12712 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12713 if (adjust)
12714 *m2_n2 = *m_n;
12715
12716 return true;
12717 }
12718
12719 return false;
12720}
12721
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012722static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012723intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012724 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012725 struct intel_crtc_state *pipe_config,
12726 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012727{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012728 bool ret = true;
12729
12730#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12731 do { \
12732 if (!adjust) \
12733 DRM_ERROR(fmt, ##__VA_ARGS__); \
12734 else \
12735 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12736 } while (0)
12737
Daniel Vetter66e985c2013-06-05 13:34:20 +020012738#define PIPE_CONF_CHECK_X(name) \
12739 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012740 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012741 "(expected 0x%08x, found 0x%08x)\n", \
12742 current_config->name, \
12743 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012744 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012745 }
12746
Daniel Vetter08a24032013-04-19 11:25:34 +020012747#define PIPE_CONF_CHECK_I(name) \
12748 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012749 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012750 "(expected %i, found %i)\n", \
12751 current_config->name, \
12752 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012753 ret = false; \
12754 }
12755
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012756#define PIPE_CONF_CHECK_P(name) \
12757 if (current_config->name != pipe_config->name) { \
12758 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12759 "(expected %p, found %p)\n", \
12760 current_config->name, \
12761 pipe_config->name); \
12762 ret = false; \
12763 }
12764
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012765#define PIPE_CONF_CHECK_M_N(name) \
12766 if (!intel_compare_link_m_n(&current_config->name, \
12767 &pipe_config->name,\
12768 adjust)) { \
12769 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12770 "(expected tu %i gmch %i/%i link %i/%i, " \
12771 "found tu %i, gmch %i/%i link %i/%i)\n", \
12772 current_config->name.tu, \
12773 current_config->name.gmch_m, \
12774 current_config->name.gmch_n, \
12775 current_config->name.link_m, \
12776 current_config->name.link_n, \
12777 pipe_config->name.tu, \
12778 pipe_config->name.gmch_m, \
12779 pipe_config->name.gmch_n, \
12780 pipe_config->name.link_m, \
12781 pipe_config->name.link_n); \
12782 ret = false; \
12783 }
12784
Daniel Vetter55c561a2016-03-30 11:34:36 +020012785/* This is required for BDW+ where there is only one set of registers for
12786 * switching between high and low RR.
12787 * This macro can be used whenever a comparison has to be made between one
12788 * hw state and multiple sw state variables.
12789 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012790#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12791 if (!intel_compare_link_m_n(&current_config->name, \
12792 &pipe_config->name, adjust) && \
12793 !intel_compare_link_m_n(&current_config->alt_name, \
12794 &pipe_config->name, adjust)) { \
12795 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12796 "(expected tu %i gmch %i/%i link %i/%i, " \
12797 "or tu %i gmch %i/%i link %i/%i, " \
12798 "found tu %i, gmch %i/%i link %i/%i)\n", \
12799 current_config->name.tu, \
12800 current_config->name.gmch_m, \
12801 current_config->name.gmch_n, \
12802 current_config->name.link_m, \
12803 current_config->name.link_n, \
12804 current_config->alt_name.tu, \
12805 current_config->alt_name.gmch_m, \
12806 current_config->alt_name.gmch_n, \
12807 current_config->alt_name.link_m, \
12808 current_config->alt_name.link_n, \
12809 pipe_config->name.tu, \
12810 pipe_config->name.gmch_m, \
12811 pipe_config->name.gmch_n, \
12812 pipe_config->name.link_m, \
12813 pipe_config->name.link_n); \
12814 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012815 }
12816
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012817#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12818 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012819 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012820 "(expected %i, found %i)\n", \
12821 current_config->name & (mask), \
12822 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012823 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012824 }
12825
Ville Syrjälä5e550652013-09-06 23:29:07 +030012826#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12827 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012828 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012829 "(expected %i, found %i)\n", \
12830 current_config->name, \
12831 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012832 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012833 }
12834
Daniel Vetterbb760062013-06-06 14:55:52 +020012835#define PIPE_CONF_QUIRK(quirk) \
12836 ((current_config->quirks | pipe_config->quirks) & (quirk))
12837
Daniel Vettereccb1402013-05-22 00:50:22 +020012838 PIPE_CONF_CHECK_I(cpu_transcoder);
12839
Daniel Vetter08a24032013-04-19 11:25:34 +020012840 PIPE_CONF_CHECK_I(has_pch_encoder);
12841 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012842 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012843
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012844 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012845 PIPE_CONF_CHECK_I(lane_count);
Imre Deak95a7a2a2016-06-13 16:44:35 +030012846 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012847
12848 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012849 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012850
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012851 if (current_config->has_drrs)
12852 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12853 } else
12854 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012855
Jani Nikulaa65347b2015-11-27 12:21:46 +020012856 PIPE_CONF_CHECK_I(has_dsi_encoder);
12857
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012858 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12859 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12860 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12861 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12862 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12863 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012864
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012865 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12866 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12867 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12868 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12869 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12870 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012871
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012872 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012873 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012874 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012875 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012876 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012877 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012878
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012879 PIPE_CONF_CHECK_I(has_audio);
12880
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012881 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012882 DRM_MODE_FLAG_INTERLACE);
12883
Daniel Vetterbb760062013-06-06 14:55:52 +020012884 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012885 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012886 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012887 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012888 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012889 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012890 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012891 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012892 DRM_MODE_FLAG_NVSYNC);
12893 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012894
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012895 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012896 /* pfit ratios are autocomputed by the hw on gen4+ */
12897 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020012898 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012899 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012900
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012901 if (!adjust) {
12902 PIPE_CONF_CHECK_I(pipe_src_w);
12903 PIPE_CONF_CHECK_I(pipe_src_h);
12904
12905 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12906 if (current_config->pch_pfit.enabled) {
12907 PIPE_CONF_CHECK_X(pch_pfit.pos);
12908 PIPE_CONF_CHECK_X(pch_pfit.size);
12909 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012910
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012911 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12912 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012913
Jesse Barnese59150d2014-01-07 13:30:45 -080012914 /* BDW+ don't expose a synchronous way to read the state */
12915 if (IS_HASWELL(dev))
12916 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012917
Ville Syrjälä282740f2013-09-04 18:30:03 +030012918 PIPE_CONF_CHECK_I(double_wide);
12919
Daniel Vetter26804af2014-06-25 22:01:55 +030012920 PIPE_CONF_CHECK_X(ddi_pll_sel);
12921
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012922 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012923 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012924 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012925 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12926 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012927 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012928 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012929 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12930 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12931 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012932
Ville Syrjälä47eacba2016-04-12 22:14:35 +030012933 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12934 PIPE_CONF_CHECK_X(dsi_pll.div);
12935
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012936 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12937 PIPE_CONF_CHECK_I(pipe_bpp);
12938
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012939 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012940 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012941
Daniel Vetter66e985c2013-06-05 13:34:20 +020012942#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012943#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012944#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012945#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012946#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012947#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012948#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012949
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012950 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012951}
12952
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012953static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12954 const struct intel_crtc_state *pipe_config)
12955{
12956 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012957 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012958 &pipe_config->fdi_m_n);
12959 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12960
12961 /*
12962 * FDI already provided one idea for the dotclock.
12963 * Yell if the encoder disagrees.
12964 */
12965 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12966 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12967 fdi_dotclock, dotclock);
12968 }
12969}
12970
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012971static void verify_wm_state(struct drm_crtc *crtc,
12972 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012973{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012974 struct drm_device *dev = crtc->dev;
Damien Lespiau08db6652014-11-04 17:06:52 +000012975 struct drm_i915_private *dev_priv = dev->dev_private;
12976 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012977 struct skl_ddb_entry *hw_entry, *sw_entry;
12978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12979 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000012980 int plane;
12981
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012982 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012983 return;
12984
12985 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12986 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12987
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012988 /* planes */
12989 for_each_plane(dev_priv, pipe, plane) {
12990 hw_entry = &hw_ddb.plane[pipe][plane];
12991 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012992
12993 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12994 continue;
12995
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012996 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12997 "(expected (%u,%u), found (%u,%u))\n",
12998 pipe_name(pipe), plane + 1,
12999 sw_entry->start, sw_entry->end,
13000 hw_entry->start, hw_entry->end);
13001 }
13002
13003 /* cursor */
13004 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
13005 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
13006
13007 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
Damien Lespiau08db6652014-11-04 17:06:52 +000013008 DRM_ERROR("mismatch in DDB state pipe %c cursor "
13009 "(expected (%u,%u), found (%u,%u))\n",
13010 pipe_name(pipe),
13011 sw_entry->start, sw_entry->end,
13012 hw_entry->start, hw_entry->end);
13013 }
13014}
13015
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013016static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013017verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013018{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013019 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013020
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013021 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013022 struct drm_encoder *encoder = connector->encoder;
13023 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013024
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013025 if (state->crtc != crtc)
13026 continue;
13027
Daniel Vetter5a21b662016-05-24 17:13:53 +020013028 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013029
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013030 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013031 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013032 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013033}
13034
13035static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013036verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013037{
13038 struct intel_encoder *encoder;
13039 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013040
Damien Lespiaub2784e12014-08-05 11:29:37 +010013041 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013042 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013043 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013044
13045 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
13046 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013047 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013048
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013049 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013050 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013051 continue;
13052 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020013053
13054 I915_STATE_WARN(connector->base.state->crtc !=
13055 encoder->base.crtc,
13056 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013057 }
Dave Airlie0e32b392014-05-02 14:02:48 +100013058
Rob Clarke2c719b2014-12-15 13:56:32 -050013059 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013060 "encoder's enabled state mismatch "
13061 "(expected %i, found %i)\n",
13062 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013063
13064 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013065 bool active;
13066
13067 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013068 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013069 "encoder detached but still enabled on pipe %c.\n",
13070 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013071 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013072 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013073}
13074
13075static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013076verify_crtc_state(struct drm_crtc *crtc,
13077 struct drm_crtc_state *old_crtc_state,
13078 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013079{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013080 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013081 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013082 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13084 struct intel_crtc_state *pipe_config, *sw_config;
13085 struct drm_atomic_state *old_state;
13086 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013087
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013088 old_state = old_crtc_state->state;
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020013089 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013090 pipe_config = to_intel_crtc_state(old_crtc_state);
13091 memset(pipe_config, 0, sizeof(*pipe_config));
13092 pipe_config->base.crtc = crtc;
13093 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013094
Ville Syrjälä78108b72016-05-27 20:59:19 +030013095 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013096
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013097 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013098
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013099 /* hw state is inconsistent with the pipe quirk */
13100 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13101 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13102 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013103
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013104 I915_STATE_WARN(new_crtc_state->active != active,
13105 "crtc active state doesn't match with hw state "
13106 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013107
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013108 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
13109 "transitional active state does not match atomic hw state "
13110 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013111
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013112 for_each_encoder_on_crtc(dev, crtc, encoder) {
13113 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013114
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013115 active = encoder->get_hw_state(encoder, &pipe);
13116 I915_STATE_WARN(active != new_crtc_state->active,
13117 "[ENCODER:%i] active %i with crtc active %i\n",
13118 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013119
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013120 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13121 "Encoder connected to wrong pipe %c\n",
13122 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013123
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013124 if (active)
13125 encoder->get_config(encoder, pipe_config);
13126 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013127
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013128 if (!new_crtc_state->active)
13129 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013130
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013131 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013132
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013133 sw_config = to_intel_crtc_state(crtc->state);
13134 if (!intel_pipe_config_compare(dev, sw_config,
13135 pipe_config, false)) {
13136 I915_STATE_WARN(1, "pipe state doesn't match!\n");
13137 intel_dump_pipe_config(intel_crtc, pipe_config,
13138 "[hw state]");
13139 intel_dump_pipe_config(intel_crtc, sw_config,
13140 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013141 }
13142}
13143
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013144static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013145verify_single_dpll_state(struct drm_i915_private *dev_priv,
13146 struct intel_shared_dpll *pll,
13147 struct drm_crtc *crtc,
13148 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013149{
13150 struct intel_dpll_hw_state dpll_hw_state;
13151 unsigned crtc_mask;
13152 bool active;
13153
13154 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13155
13156 DRM_DEBUG_KMS("%s\n", pll->name);
13157
13158 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
13159
13160 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
13161 I915_STATE_WARN(!pll->on && pll->active_mask,
13162 "pll in active use but not on in sw tracking\n");
13163 I915_STATE_WARN(pll->on && !pll->active_mask,
13164 "pll is on but not used by any active crtc\n");
13165 I915_STATE_WARN(pll->on != active,
13166 "pll on state mismatch (expected %i, found %i)\n",
13167 pll->on, active);
13168 }
13169
13170 if (!crtc) {
13171 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
13172 "more active pll users than references: %x vs %x\n",
13173 pll->active_mask, pll->config.crtc_mask);
13174
13175 return;
13176 }
13177
13178 crtc_mask = 1 << drm_crtc_index(crtc);
13179
13180 if (new_state->active)
13181 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13182 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13183 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13184 else
13185 I915_STATE_WARN(pll->active_mask & crtc_mask,
13186 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13187 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13188
13189 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13190 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13191 crtc_mask, pll->config.crtc_mask);
13192
13193 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13194 &dpll_hw_state,
13195 sizeof(dpll_hw_state)),
13196 "pll hw state mismatch\n");
13197}
13198
13199static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013200verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13201 struct drm_crtc_state *old_crtc_state,
13202 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013203{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013204 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013205 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13206 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13207
13208 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013209 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013210
13211 if (old_state->shared_dpll &&
13212 old_state->shared_dpll != new_state->shared_dpll) {
13213 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13214 struct intel_shared_dpll *pll = old_state->shared_dpll;
13215
13216 I915_STATE_WARN(pll->active_mask & crtc_mask,
13217 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13218 pipe_name(drm_crtc_index(crtc)));
13219 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13220 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13221 pipe_name(drm_crtc_index(crtc)));
13222 }
13223}
13224
13225static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013226intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013227 struct drm_crtc_state *old_state,
13228 struct drm_crtc_state *new_state)
13229{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013230 if (!needs_modeset(new_state) &&
13231 !to_intel_crtc_state(new_state)->update_pipe)
13232 return;
13233
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013234 verify_wm_state(crtc, new_state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013235 verify_connector_state(crtc->dev, crtc);
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013236 verify_crtc_state(crtc, old_state, new_state);
13237 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013238}
13239
13240static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013241verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013242{
13243 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013244 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013245
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013246 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013247 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013248}
Daniel Vetter53589012013-06-05 13:34:16 +020013249
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013250static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013251intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013252{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013253 verify_encoder_state(dev);
13254 verify_connector_state(dev, NULL);
13255 verify_disabled_dpll_state(dev);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013256}
13257
Ville Syrjälä80715b22014-05-15 20:23:23 +030013258static void update_scanline_offset(struct intel_crtc *crtc)
13259{
13260 struct drm_device *dev = crtc->base.dev;
13261
13262 /*
13263 * The scanline counter increments at the leading edge of hsync.
13264 *
13265 * On most platforms it starts counting from vtotal-1 on the
13266 * first active line. That means the scanline counter value is
13267 * always one less than what we would expect. Ie. just after
13268 * start of vblank, which also occurs at start of hsync (on the
13269 * last active line), the scanline counter will read vblank_start-1.
13270 *
13271 * On gen2 the scanline counter starts counting from 1 instead
13272 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13273 * to keep the value positive), instead of adding one.
13274 *
13275 * On HSW+ the behaviour of the scanline counter depends on the output
13276 * type. For DP ports it behaves like most other platforms, but on HDMI
13277 * there's an extra 1 line difference. So we need to add two instead of
13278 * one to the value.
13279 */
13280 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013281 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013282 int vtotal;
13283
Ville Syrjälä124abe02015-09-08 13:40:45 +030013284 vtotal = adjusted_mode->crtc_vtotal;
13285 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013286 vtotal /= 2;
13287
13288 crtc->scanline_offset = vtotal - 1;
13289 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013290 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013291 crtc->scanline_offset = 2;
13292 } else
13293 crtc->scanline_offset = 1;
13294}
13295
Maarten Lankhorstad421372015-06-15 12:33:42 +020013296static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013297{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013298 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013299 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013300 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013301 struct drm_crtc *crtc;
13302 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013303 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013304
13305 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013306 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013307
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013308 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013310 struct intel_shared_dpll *old_dpll =
13311 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013312
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013313 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013314 continue;
13315
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013316 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013317
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013318 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013319 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013320
Maarten Lankhorstad421372015-06-15 12:33:42 +020013321 if (!shared_dpll)
13322 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13323
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013324 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013325 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013326}
13327
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013328/*
13329 * This implements the workaround described in the "notes" section of the mode
13330 * set sequence documentation. When going from no pipes or single pipe to
13331 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13332 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13333 */
13334static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13335{
13336 struct drm_crtc_state *crtc_state;
13337 struct intel_crtc *intel_crtc;
13338 struct drm_crtc *crtc;
13339 struct intel_crtc_state *first_crtc_state = NULL;
13340 struct intel_crtc_state *other_crtc_state = NULL;
13341 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13342 int i;
13343
13344 /* look at all crtc's that are going to be enabled in during modeset */
13345 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13346 intel_crtc = to_intel_crtc(crtc);
13347
13348 if (!crtc_state->active || !needs_modeset(crtc_state))
13349 continue;
13350
13351 if (first_crtc_state) {
13352 other_crtc_state = to_intel_crtc_state(crtc_state);
13353 break;
13354 } else {
13355 first_crtc_state = to_intel_crtc_state(crtc_state);
13356 first_pipe = intel_crtc->pipe;
13357 }
13358 }
13359
13360 /* No workaround needed? */
13361 if (!first_crtc_state)
13362 return 0;
13363
13364 /* w/a possibly needed, check how many crtc's are already enabled. */
13365 for_each_intel_crtc(state->dev, intel_crtc) {
13366 struct intel_crtc_state *pipe_config;
13367
13368 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13369 if (IS_ERR(pipe_config))
13370 return PTR_ERR(pipe_config);
13371
13372 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13373
13374 if (!pipe_config->base.active ||
13375 needs_modeset(&pipe_config->base))
13376 continue;
13377
13378 /* 2 or more enabled crtcs means no need for w/a */
13379 if (enabled_pipe != INVALID_PIPE)
13380 return 0;
13381
13382 enabled_pipe = intel_crtc->pipe;
13383 }
13384
13385 if (enabled_pipe != INVALID_PIPE)
13386 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13387 else if (other_crtc_state)
13388 other_crtc_state->hsw_workaround_pipe = first_pipe;
13389
13390 return 0;
13391}
13392
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013393static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13394{
13395 struct drm_crtc *crtc;
13396 struct drm_crtc_state *crtc_state;
13397 int ret = 0;
13398
13399 /* add all active pipes to the state */
13400 for_each_crtc(state->dev, crtc) {
13401 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13402 if (IS_ERR(crtc_state))
13403 return PTR_ERR(crtc_state);
13404
13405 if (!crtc_state->active || needs_modeset(crtc_state))
13406 continue;
13407
13408 crtc_state->mode_changed = true;
13409
13410 ret = drm_atomic_add_affected_connectors(state, crtc);
13411 if (ret)
13412 break;
13413
13414 ret = drm_atomic_add_affected_planes(state, crtc);
13415 if (ret)
13416 break;
13417 }
13418
13419 return ret;
13420}
13421
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013422static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013423{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013424 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13425 struct drm_i915_private *dev_priv = state->dev->dev_private;
13426 struct drm_crtc *crtc;
13427 struct drm_crtc_state *crtc_state;
13428 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013429
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013430 if (!check_digital_port_conflicts(state)) {
13431 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13432 return -EINVAL;
13433 }
13434
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013435 intel_state->modeset = true;
13436 intel_state->active_crtcs = dev_priv->active_crtcs;
13437
13438 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13439 if (crtc_state->active)
13440 intel_state->active_crtcs |= 1 << i;
13441 else
13442 intel_state->active_crtcs &= ~(1 << i);
Matt Roper8b4a7d02016-05-12 07:06:00 -070013443
13444 if (crtc_state->active != crtc->state->active)
13445 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013446 }
13447
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013448 /*
13449 * See if the config requires any additional preparation, e.g.
13450 * to adjust global state with pipes off. We need to do this
13451 * here so we can get the modeset_pipe updated config for the new
13452 * mode set on this crtc. For other crtcs we need to use the
13453 * adjusted_mode bits in the crtc directly.
13454 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013455 if (dev_priv->display.modeset_calc_cdclk) {
Clint Taylorc89e39f2016-05-13 23:41:21 +030013456 if (!intel_state->cdclk_pll_vco)
Ville Syrjälä63911d72016-05-13 23:41:32 +030013457 intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
Ville Syrjäläb2045352016-05-13 23:41:27 +030013458 if (!intel_state->cdclk_pll_vco)
13459 intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013460
Clint Taylorc89e39f2016-05-13 23:41:21 +030013461 ret = dev_priv->display.modeset_calc_cdclk(state);
13462 if (ret < 0)
13463 return ret;
13464
13465 if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013466 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013467 ret = intel_modeset_all_pipes(state);
13468
13469 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013470 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013471
13472 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13473 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013474 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013475 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013476
Maarten Lankhorstad421372015-06-15 12:33:42 +020013477 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013478
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013479 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013480 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013481
Maarten Lankhorstad421372015-06-15 12:33:42 +020013482 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013483}
13484
Matt Roperaa363132015-09-24 15:53:18 -070013485/*
13486 * Handle calculation of various watermark data at the end of the atomic check
13487 * phase. The code here should be run after the per-crtc and per-plane 'check'
13488 * handlers to ensure that all derived state has been updated.
13489 */
Matt Roper55994c22016-05-12 07:06:08 -070013490static int calc_watermark_data(struct drm_atomic_state *state)
Matt Roperaa363132015-09-24 15:53:18 -070013491{
13492 struct drm_device *dev = state->dev;
Matt Roper98d39492016-05-12 07:06:03 -070013493 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roper98d39492016-05-12 07:06:03 -070013494
13495 /* Is there platform-specific watermark information to calculate? */
13496 if (dev_priv->display.compute_global_watermarks)
Matt Roper55994c22016-05-12 07:06:08 -070013497 return dev_priv->display.compute_global_watermarks(state);
13498
13499 return 0;
Matt Roperaa363132015-09-24 15:53:18 -070013500}
13501
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013502/**
13503 * intel_atomic_check - validate state object
13504 * @dev: drm device
13505 * @state: state to validate
13506 */
13507static int intel_atomic_check(struct drm_device *dev,
13508 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013509{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013510 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013511 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013512 struct drm_crtc *crtc;
13513 struct drm_crtc_state *crtc_state;
13514 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013515 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013516
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013517 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013518 if (ret)
13519 return ret;
13520
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013521 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013522 struct intel_crtc_state *pipe_config =
13523 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013524
13525 /* Catch I915_MODE_FLAG_INHERITED */
13526 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13527 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013528
Daniel Vetter26495482015-07-15 14:15:52 +020013529 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013530 continue;
13531
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013532 if (!crtc_state->enable) {
13533 any_ms = true;
13534 continue;
13535 }
13536
Daniel Vetter26495482015-07-15 14:15:52 +020013537 /* FIXME: For only active_changed we shouldn't need to do any
13538 * state recomputation at all. */
13539
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013540 ret = drm_atomic_add_affected_connectors(state, crtc);
13541 if (ret)
13542 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013543
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013544 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013545 if (ret) {
13546 intel_dump_pipe_config(to_intel_crtc(crtc),
13547 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013548 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013549 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013550
Jani Nikula73831232015-11-19 10:26:30 +020013551 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013552 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013553 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013554 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013555 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013556 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013557 }
13558
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013559 if (needs_modeset(crtc_state))
Daniel Vetter26495482015-07-15 14:15:52 +020013560 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013561
Daniel Vetteraf4a8792016-05-09 09:31:25 +020013562 ret = drm_atomic_add_affected_planes(state, crtc);
13563 if (ret)
13564 return ret;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013565
Daniel Vetter26495482015-07-15 14:15:52 +020013566 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13567 needs_modeset(crtc_state) ?
13568 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013569 }
13570
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013571 if (any_ms) {
13572 ret = intel_modeset_checks(state);
13573
13574 if (ret)
13575 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013576 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013577 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013578
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013579 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013580 if (ret)
13581 return ret;
13582
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013583 intel_fbc_choose_crtc(dev_priv, state);
Matt Roper55994c22016-05-12 07:06:08 -070013584 return calc_watermark_data(state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013585}
13586
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013587static int intel_atomic_prepare_commit(struct drm_device *dev,
13588 struct drm_atomic_state *state,
Maarten Lankhorst81072bf2016-04-26 16:11:45 +020013589 bool nonblock)
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013590{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013591 struct drm_i915_private *dev_priv = dev->dev_private;
13592 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013593 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013594 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013595 struct drm_crtc *crtc;
13596 int i, ret;
13597
Daniel Vetter5a21b662016-05-24 17:13:53 +020013598 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13599 if (state->legacy_cursor_update)
13600 continue;
13601
13602 ret = intel_crtc_wait_for_pending_flips(crtc);
13603 if (ret)
13604 return ret;
13605
13606 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13607 flush_workqueue(dev_priv->wq);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013608 }
13609
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013610 ret = mutex_lock_interruptible(&dev->struct_mutex);
13611 if (ret)
13612 return ret;
13613
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013614 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013615 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013616
Dave Airlie21daaee2016-05-05 09:56:30 +100013617 if (!ret && !nonblock) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013618 for_each_plane_in_state(state, plane, plane_state, i) {
13619 struct intel_plane_state *intel_plane_state =
13620 to_intel_plane_state(plane_state);
13621
13622 if (!intel_plane_state->wait_req)
13623 continue;
13624
13625 ret = __i915_wait_request(intel_plane_state->wait_req,
Chris Wilson299259a2016-04-13 17:35:06 +010013626 true, NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013627 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013628 /* Any hang should be swallowed by the wait */
13629 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013630 mutex_lock(&dev->struct_mutex);
13631 drm_atomic_helper_cleanup_planes(dev, state);
13632 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013633 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010013634 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013635 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013636 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013637
13638 return ret;
13639}
13640
Maarten Lankhorsta2991412016-05-17 15:07:48 +020013641u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
13642{
13643 struct drm_device *dev = crtc->base.dev;
13644
13645 if (!dev->max_vblank_count)
13646 return drm_accurate_vblank_count(&crtc->base);
13647
13648 return dev->driver->get_vblank_counter(dev, crtc->pipe);
13649}
13650
Daniel Vetter5a21b662016-05-24 17:13:53 +020013651static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13652 struct drm_i915_private *dev_priv,
13653 unsigned crtc_mask)
Maarten Lankhorste8861672016-02-24 11:24:26 +010013654{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013655 unsigned last_vblank_count[I915_MAX_PIPES];
13656 enum pipe pipe;
13657 int ret;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013658
Daniel Vetter5a21b662016-05-24 17:13:53 +020013659 if (!crtc_mask)
13660 return;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013661
Daniel Vetter5a21b662016-05-24 17:13:53 +020013662 for_each_pipe(dev_priv, pipe) {
13663 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Maarten Lankhorste8861672016-02-24 11:24:26 +010013664
Daniel Vetter5a21b662016-05-24 17:13:53 +020013665 if (!((1 << pipe) & crtc_mask))
Maarten Lankhorste8861672016-02-24 11:24:26 +010013666 continue;
13667
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013668 ret = drm_crtc_vblank_get(crtc);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013669 if (WARN_ON(ret != 0)) {
13670 crtc_mask &= ~(1 << pipe);
13671 continue;
13672 }
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013673
Daniel Vetter5a21b662016-05-24 17:13:53 +020013674 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13675 }
13676
13677 for_each_pipe(dev_priv, pipe) {
13678 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13679 long lret;
13680
13681 if (!((1 << pipe) & crtc_mask))
13682 continue;
13683
13684 lret = wait_event_timeout(dev->vblank[pipe].queue,
13685 last_vblank_count[pipe] !=
13686 drm_crtc_vblank_count(crtc),
13687 msecs_to_jiffies(50));
13688
13689 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
13690
13691 drm_crtc_vblank_put(crtc);
Maarten Lankhorstd55dbd02016-05-17 15:08:04 +020013692 }
13693}
13694
Daniel Vetter5a21b662016-05-24 17:13:53 +020013695static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013696{
Daniel Vetter5a21b662016-05-24 17:13:53 +020013697 /* fb updated, need to unpin old fb */
13698 if (crtc_state->fb_changed)
13699 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013700
Daniel Vetter5a21b662016-05-24 17:13:53 +020013701 /* wm changes, need vblank before final wm's */
13702 if (crtc_state->update_wm_post)
13703 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013704
Daniel Vetter5a21b662016-05-24 17:13:53 +020013705 /*
13706 * cxsr is re-enabled after vblank.
13707 * This is already handled by crtc_state->update_wm_post,
13708 * but added for clarity.
13709 */
13710 if (crtc_state->disable_cxsr)
13711 return true;
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013712
Daniel Vetter5a21b662016-05-24 17:13:53 +020013713 return false;
Maarten Lankhorste8861672016-02-24 11:24:26 +010013714}
13715
Daniel Vetter94f05022016-06-14 18:01:00 +020013716static void intel_atomic_commit_tail(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013717{
Daniel Vetter94f05022016-06-14 18:01:00 +020013718 struct drm_device *dev = state->dev;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013719 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013720 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013721 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013722 struct drm_crtc *crtc;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013723 struct intel_crtc_state *intel_cstate;
Daniel Vetter94f05022016-06-14 18:01:00 +020013724 struct drm_plane *plane;
13725 struct drm_plane_state *plane_state;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013726 bool hw_check = intel_state->modeset;
13727 unsigned long put_domains[I915_MAX_PIPES] = {};
13728 unsigned crtc_vblank_mask = 0;
Daniel Vetter94f05022016-06-14 18:01:00 +020013729 int i, ret;
Daniel Vettera6778b32012-07-02 09:56:42 +020013730
Daniel Vetter94f05022016-06-14 18:01:00 +020013731 for_each_plane_in_state(state, plane, plane_state, i) {
13732 struct intel_plane_state *intel_plane_state =
13733 to_intel_plane_state(plane_state);
Daniel Vetterea0000f2016-06-13 16:13:46 +020013734
Daniel Vetter94f05022016-06-14 18:01:00 +020013735 if (!intel_plane_state->wait_req)
13736 continue;
13737
13738 ret = __i915_wait_request(intel_plane_state->wait_req,
13739 true, NULL, NULL);
13740 /* EIO should be eaten, and we can't get interrupted in the
13741 * worker, and blocking commits have waited already. */
13742 WARN_ON(ret);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013743 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013744
Daniel Vetterea0000f2016-06-13 16:13:46 +020013745 drm_atomic_helper_wait_for_dependencies(state);
13746
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013747 if (intel_state->modeset) {
13748 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13749 sizeof(intel_state->min_pixclk));
13750 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013751 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Daniel Vetter5a21b662016-05-24 17:13:53 +020013752
13753 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013754 }
13755
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013756 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13758
Daniel Vetter5a21b662016-05-24 17:13:53 +020013759 if (needs_modeset(crtc->state) ||
13760 to_intel_crtc_state(crtc->state)->update_pipe) {
13761 hw_check = true;
13762
13763 put_domains[to_intel_crtc(crtc)->pipe] =
13764 modeset_get_crtc_power_domains(crtc,
13765 to_intel_crtc_state(crtc->state));
13766 }
13767
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013768 if (!needs_modeset(crtc->state))
13769 continue;
13770
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013771 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013772
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013773 if (old_crtc_state->active) {
13774 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013775 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013776 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013777 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013778 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013779
13780 /*
13781 * Underruns don't always raise
13782 * interrupts, so check manually.
13783 */
13784 intel_check_cpu_fifo_underruns(dev_priv);
13785 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013786
13787 if (!crtc->state->active)
13788 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013789 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013790 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013791
Daniel Vetterea9d7582012-07-10 10:42:52 +020013792 /* Only after disabling all output pipelines that will be changed can we
13793 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013794 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013795
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013796 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013797 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013798
13799 if (dev_priv->display.modeset_commit_cdclk &&
Clint Taylorc89e39f2016-05-13 23:41:21 +030013800 (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
Ville Syrjälä63911d72016-05-13 23:41:32 +030013801 intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013802 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013803
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013804 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013805 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013806
Daniel Vettera6778b32012-07-02 09:56:42 +020013807 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013808 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13810 bool modeset = needs_modeset(crtc->state);
Daniel Vetter5a21b662016-05-24 17:13:53 +020013811 struct intel_crtc_state *pipe_config =
13812 to_intel_crtc_state(crtc->state);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013813
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013814 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013815 update_scanline_offset(to_intel_crtc(crtc));
13816 dev_priv->display.crtc_enable(crtc);
13817 }
13818
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013819 /* Complete events for now disable pipes here. */
13820 if (modeset && !crtc->state->active && crtc->state->event) {
13821 spin_lock_irq(&dev->event_lock);
13822 drm_crtc_send_vblank_event(crtc, crtc->state->event);
13823 spin_unlock_irq(&dev->event_lock);
13824
13825 crtc->state->event = NULL;
13826 }
13827
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013828 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013829 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013830
Daniel Vetter5a21b662016-05-24 17:13:53 +020013831 if (crtc->state->active &&
13832 drm_atomic_get_existing_plane_state(state, crtc->primary))
Maarten Lankhorstfaf68d92016-06-14 14:24:20 +020013833 intel_fbc_enable(intel_crtc, pipe_config, to_intel_plane_state(crtc->primary->state));
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013834
Daniel Vetter1f7528c2016-06-13 16:13:45 +020013835 if (crtc->state->active)
Daniel Vetter5a21b662016-05-24 17:13:53 +020013836 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Maarten Lankhorsta6747b72016-05-17 15:08:01 +020013837
Daniel Vetter5a21b662016-05-24 17:13:53 +020013838 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13839 crtc_vblank_mask |= 1 << i;
Matt Ropered4a6a72016-02-23 17:20:13 -080013840 }
13841
Daniel Vetter94f05022016-06-14 18:01:00 +020013842 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
13843 * already, but still need the state for the delayed optimization. To
13844 * fix this:
13845 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
13846 * - schedule that vblank worker _before_ calling hw_done
13847 * - at the start of commit_tail, cancel it _synchrously
13848 * - switch over to the vblank wait helper in the core after that since
13849 * we don't need out special handling any more.
13850 */
Daniel Vetter5a21b662016-05-24 17:13:53 +020013851 if (!state->legacy_cursor_update)
13852 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
13853
13854 /*
13855 * Now that the vblank has passed, we can go ahead and program the
13856 * optimal watermarks on platforms that need two-step watermark
13857 * programming.
13858 *
13859 * TODO: Move this (and other cleanup) to an async worker eventually.
13860 */
13861 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13862 intel_cstate = to_intel_crtc_state(crtc->state);
13863
13864 if (dev_priv->display.optimize_watermarks)
13865 dev_priv->display.optimize_watermarks(intel_cstate);
13866 }
13867
13868 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13869 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13870
13871 if (put_domains[i])
13872 modeset_put_power_domains(dev_priv, put_domains[i]);
13873
13874 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
13875 }
13876
Daniel Vetter94f05022016-06-14 18:01:00 +020013877 drm_atomic_helper_commit_hw_done(state);
13878
Daniel Vetter5a21b662016-05-24 17:13:53 +020013879 if (intel_state->modeset)
13880 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13881
13882 mutex_lock(&dev->struct_mutex);
13883 drm_atomic_helper_cleanup_planes(dev, state);
13884 mutex_unlock(&dev->struct_mutex);
13885
Daniel Vetterea0000f2016-06-13 16:13:46 +020013886 drm_atomic_helper_commit_cleanup_done(state);
13887
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013888 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013889
Mika Kuoppala75714942015-12-16 09:26:48 +020013890 /* As one of the primary mmio accessors, KMS has a high likelihood
13891 * of triggering bugs in unclaimed access. After we finish
13892 * modesetting, see if an error has been flagged, and if so
13893 * enable debugging for the next modeset - and hope we catch
13894 * the culprit.
13895 *
13896 * XXX note that we assume display power is on at this point.
13897 * This might hold true now but we need to add pm helper to check
13898 * unclaimed only when the hardware is on, as atomic commits
13899 * can happen also when the device is completely off.
13900 */
13901 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
Daniel Vetter94f05022016-06-14 18:01:00 +020013902}
13903
13904static void intel_atomic_commit_work(struct work_struct *work)
13905{
13906 struct drm_atomic_state *state = container_of(work,
13907 struct drm_atomic_state,
13908 commit_work);
13909 intel_atomic_commit_tail(state);
13910}
13911
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013912static void intel_atomic_track_fbs(struct drm_atomic_state *state)
13913{
13914 struct drm_plane_state *old_plane_state;
13915 struct drm_plane *plane;
13916 struct drm_i915_gem_object *obj, *old_obj;
13917 struct intel_plane *intel_plane;
13918 int i;
13919
13920 mutex_lock(&state->dev->struct_mutex);
13921 for_each_plane_in_state(state, plane, old_plane_state, i) {
13922 obj = intel_fb_obj(plane->state->fb);
13923 old_obj = intel_fb_obj(old_plane_state->fb);
13924 intel_plane = to_intel_plane(plane);
13925
13926 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
13927 }
13928 mutex_unlock(&state->dev->struct_mutex);
13929}
13930
Daniel Vetter94f05022016-06-14 18:01:00 +020013931/**
13932 * intel_atomic_commit - commit validated state object
13933 * @dev: DRM device
13934 * @state: the top-level driver state object
13935 * @nonblock: nonblocking commit
13936 *
13937 * This function commits a top-level state object that has been validated
13938 * with drm_atomic_helper_check().
13939 *
13940 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13941 * nonblocking commits are only safe for pure plane updates. Everything else
13942 * should work though.
13943 *
13944 * RETURNS
13945 * Zero for success or -errno.
13946 */
13947static int intel_atomic_commit(struct drm_device *dev,
13948 struct drm_atomic_state *state,
13949 bool nonblock)
13950{
13951 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13952 struct drm_i915_private *dev_priv = dev->dev_private;
13953 int ret = 0;
13954
13955 if (intel_state->modeset && nonblock) {
13956 DRM_DEBUG_KMS("nonblocking commit for modeset not yet implemented.\n");
13957 return -EINVAL;
13958 }
13959
13960 ret = drm_atomic_helper_setup_commit(state, nonblock);
13961 if (ret)
13962 return ret;
13963
13964 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
13965
13966 ret = intel_atomic_prepare_commit(dev, state, nonblock);
13967 if (ret) {
13968 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
13969 return ret;
13970 }
13971
13972 drm_atomic_helper_swap_state(state, true);
13973 dev_priv->wm.distrust_bios_wm = false;
13974 dev_priv->wm.skl_results = intel_state->wm_results;
13975 intel_shared_dpll_commit(state);
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020013976 intel_atomic_track_fbs(state);
Daniel Vetter94f05022016-06-14 18:01:00 +020013977
13978 if (nonblock)
13979 queue_work(system_unbound_wq, &state->commit_work);
13980 else
13981 intel_atomic_commit_tail(state);
Mika Kuoppala75714942015-12-16 09:26:48 +020013982
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013983 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013984}
13985
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013986void intel_crtc_restore_mode(struct drm_crtc *crtc)
13987{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013988 struct drm_device *dev = crtc->dev;
13989 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013990 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013991 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013992
13993 state = drm_atomic_state_alloc(dev);
13994 if (!state) {
Ville Syrjälä78108b72016-05-27 20:59:19 +030013995 DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
13996 crtc->base.id, crtc->name);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013997 return;
13998 }
13999
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014000 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014001
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014002retry:
14003 crtc_state = drm_atomic_get_crtc_state(state, crtc);
14004 ret = PTR_ERR_OR_ZERO(crtc_state);
14005 if (!ret) {
14006 if (!crtc_state->active)
14007 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014008
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014009 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014010 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020014011 }
14012
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014013 if (ret == -EDEADLK) {
14014 drm_atomic_state_clear(state);
14015 drm_modeset_backoff(state->acquire_ctx);
14016 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030014017 }
14018
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014019 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020014020out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030014021 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000014022}
14023
Daniel Vetter25c5b262012-07-08 22:08:04 +020014024#undef for_each_intel_crtc_masked
14025
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014026static const struct drm_crtc_funcs intel_crtc_funcs = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014027 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020014028 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000014029 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014030 .destroy = intel_crtc_destroy,
Chris Wilson527b6ab2016-06-24 13:44:03 +010014031 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080014032 .atomic_duplicate_state = intel_crtc_duplicate_state,
14033 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010014034};
14035
Matt Roper6beb8c232014-12-01 15:40:14 -080014036/**
14037 * intel_prepare_plane_fb - Prepare fb for usage on plane
14038 * @plane: drm plane to prepare for
14039 * @fb: framebuffer to prepare for presentation
14040 *
14041 * Prepares a framebuffer for usage on a display plane. Generally this
14042 * involves pinning the underlying object and updating the frontbuffer tracking
14043 * bits. Some older platforms need special physical address handling for
14044 * cursor planes.
14045 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014046 * Must be called with struct_mutex held.
14047 *
Matt Roper6beb8c232014-12-01 15:40:14 -080014048 * Returns 0 on success, negative error code on failure.
14049 */
14050int
14051intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000014052 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070014053{
14054 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014055 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080014056 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014057 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Chris Wilsonc37efb92016-06-17 08:28:47 +010014058 struct reservation_object *resv;
Matt Roper6beb8c232014-12-01 15:40:14 -080014059 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070014060
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014061 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070014062 return 0;
14063
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014064 if (old_obj) {
14065 struct drm_crtc_state *crtc_state =
14066 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
14067
14068 /* Big Hammer, we also need to ensure that any pending
14069 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
14070 * current scanout is retired before unpinning the old
14071 * framebuffer. Note that we rely on userspace rendering
14072 * into the buffer attached to the pipe they are waiting
14073 * on. If not, userspace generates a GPU hang with IPEHR
14074 * point to the MI_WAIT_FOR_EVENT.
14075 *
14076 * This should only fail upon a hung GPU, in which case we
14077 * can safely continue.
14078 */
14079 if (needs_modeset(crtc_state))
14080 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014081 if (ret) {
14082 /* GPU hangs should have been swallowed by the wait */
14083 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014084 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010014085 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020014086 }
14087
Chris Wilsonc37efb92016-06-17 08:28:47 +010014088 if (!obj)
14089 return 0;
14090
Daniel Vetter5a21b662016-05-24 17:13:53 +020014091 /* For framebuffer backed by dmabuf, wait for fence */
Chris Wilsonc37efb92016-06-17 08:28:47 +010014092 resv = i915_gem_object_get_dmabuf_resv(obj);
14093 if (resv) {
Daniel Vetter5a21b662016-05-24 17:13:53 +020014094 long lret;
14095
Chris Wilsonc37efb92016-06-17 08:28:47 +010014096 lret = reservation_object_wait_timeout_rcu(resv, false, true,
Daniel Vetter5a21b662016-05-24 17:13:53 +020014097 MAX_SCHEDULE_TIMEOUT);
14098 if (lret == -ERESTARTSYS)
14099 return lret;
14100
14101 WARN(lret < 0, "waiting returns %li\n", lret);
14102 }
14103
Chris Wilsonc37efb92016-06-17 08:28:47 +010014104 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080014105 INTEL_INFO(dev)->cursor_needs_physical) {
14106 int align = IS_I830(dev) ? 16 * 1024 : 256;
14107 ret = i915_gem_object_attach_phys(obj, align);
14108 if (ret)
14109 DRM_DEBUG_KMS("failed to attach phys object\n");
14110 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020014111 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080014112 }
14113
Chris Wilsonc37efb92016-06-17 08:28:47 +010014114 if (ret == 0) {
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014115 struct intel_plane_state *plane_state =
14116 to_intel_plane_state(new_state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014117
Daniel Vetter6c9c1b32016-06-13 16:13:48 +020014118 i915_gem_request_assign(&plane_state->wait_req,
14119 obj->last_write_req);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014120 }
Matt Roper6beb8c232014-12-01 15:40:14 -080014121
Matt Roper6beb8c232014-12-01 15:40:14 -080014122 return ret;
14123}
14124
Matt Roper38f3ce32014-12-02 07:45:25 -080014125/**
14126 * intel_cleanup_plane_fb - Cleans up an fb after plane use
14127 * @plane: drm plane to clean up for
14128 * @fb: old framebuffer that was on plane
14129 *
14130 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020014131 *
14132 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080014133 */
14134void
14135intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000014136 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080014137{
14138 struct drm_device *dev = plane->dev;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014139 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014140 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14141 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014142
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014143 old_intel_state = to_intel_plane_state(old_state);
14144
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014145 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014146 return;
14147
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014148 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14149 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020014150 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014151
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014152 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070014153}
14154
Chandra Konduru6156a452015-04-27 13:48:39 -070014155int
14156skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14157{
14158 int max_scale;
14159 struct drm_device *dev;
14160 struct drm_i915_private *dev_priv;
14161 int crtc_clock, cdclk;
14162
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014163 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014164 return DRM_PLANE_HELPER_NO_SCALING;
14165
14166 dev = intel_crtc->base.dev;
14167 dev_priv = dev->dev_private;
14168 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014169 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014170
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014171 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014172 return DRM_PLANE_HELPER_NO_SCALING;
14173
14174 /*
14175 * skl max scale is lower of:
14176 * close to 3 but not 3, -1 is for that purpose
14177 * or
14178 * cdclk/crtc_clock
14179 */
14180 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14181
14182 return max_scale;
14183}
14184
Matt Roper465c1202014-05-29 08:06:54 -070014185static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014186intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014187 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014188 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014189{
Matt Roper2b875c22014-12-01 15:40:13 -080014190 struct drm_crtc *crtc = state->base.crtc;
14191 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070014192 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014193 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14194 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014195
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014196 if (INTEL_INFO(plane->dev)->gen >= 9) {
14197 /* use scaler when colorkey is not required */
14198 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14199 min_scale = 1;
14200 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14201 }
Sonika Jindald8106362015-04-10 14:37:28 +053014202 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014203 }
Sonika Jindald8106362015-04-10 14:37:28 +053014204
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014205 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14206 &state->dst, &state->clip,
Ville Syrjälä9b8b0132016-06-17 17:13:10 +030014207 state->base.rotation,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014208 min_scale, max_scale,
14209 can_position, true,
14210 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070014211}
14212
Daniel Vetter5a21b662016-05-24 17:13:53 +020014213static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14214 struct drm_crtc_state *old_crtc_state)
14215{
14216 struct drm_device *dev = crtc->dev;
14217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14218 struct intel_crtc_state *old_intel_state =
14219 to_intel_crtc_state(old_crtc_state);
14220 bool modeset = needs_modeset(crtc->state);
14221
14222 /* Perform vblank evasion around commit operation */
14223 intel_pipe_update_start(intel_crtc);
14224
14225 if (modeset)
14226 return;
14227
14228 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
14229 intel_color_set_csc(crtc->state);
14230 intel_color_load_luts(crtc->state);
14231 }
14232
14233 if (to_intel_crtc_state(crtc->state)->update_pipe)
14234 intel_update_pipe_config(intel_crtc, old_intel_state);
14235 else if (INTEL_INFO(dev)->gen >= 9)
14236 skl_detach_scalers(intel_crtc);
14237}
14238
14239static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14240 struct drm_crtc_state *old_crtc_state)
14241{
14242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14243
14244 intel_pipe_update_end(intel_crtc, NULL);
14245}
14246
Matt Ropercf4c7c12014-12-04 10:27:42 -080014247/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014248 * intel_plane_destroy - destroy a plane
14249 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014250 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014251 * Common destruction function for all types of planes (primary, cursor,
14252 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014253 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014254void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014255{
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014256 if (!plane)
14257 return;
14258
Matt Roper465c1202014-05-29 08:06:54 -070014259 drm_plane_cleanup(plane);
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014260 kfree(to_intel_plane(plane));
Matt Roper465c1202014-05-29 08:06:54 -070014261}
14262
Matt Roper65a3fea2015-01-21 16:35:42 -080014263const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014264 .update_plane = drm_atomic_helper_update_plane,
14265 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014266 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014267 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014268 .atomic_get_property = intel_plane_atomic_get_property,
14269 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014270 .atomic_duplicate_state = intel_plane_duplicate_state,
14271 .atomic_destroy_state = intel_plane_destroy_state,
14272
Matt Roper465c1202014-05-29 08:06:54 -070014273};
14274
14275static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14276 int pipe)
14277{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014278 struct intel_plane *primary = NULL;
14279 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014280 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014281 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014282 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014283
14284 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014285 if (!primary)
14286 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014287
Matt Roper8e7d6882015-01-21 16:35:41 -080014288 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014289 if (!state)
14290 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014291 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014292
Matt Roper465c1202014-05-29 08:06:54 -070014293 primary->can_scale = false;
14294 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014295 if (INTEL_INFO(dev)->gen >= 9) {
14296 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014297 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014298 }
Matt Roper465c1202014-05-29 08:06:54 -070014299 primary->pipe = pipe;
14300 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014301 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014302 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014303 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14304 primary->plane = !pipe;
14305
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014306 if (INTEL_INFO(dev)->gen >= 9) {
14307 intel_primary_formats = skl_primary_formats;
14308 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014309
14310 primary->update_plane = skylake_update_primary_plane;
14311 primary->disable_plane = skylake_disable_primary_plane;
14312 } else if (HAS_PCH_SPLIT(dev)) {
14313 intel_primary_formats = i965_primary_formats;
14314 num_formats = ARRAY_SIZE(i965_primary_formats);
14315
14316 primary->update_plane = ironlake_update_primary_plane;
14317 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014318 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014319 intel_primary_formats = i965_primary_formats;
14320 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014321
14322 primary->update_plane = i9xx_update_primary_plane;
14323 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014324 } else {
14325 intel_primary_formats = i8xx_primary_formats;
14326 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014327
14328 primary->update_plane = i9xx_update_primary_plane;
14329 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014330 }
14331
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014332 if (INTEL_INFO(dev)->gen >= 9)
14333 ret = drm_universal_plane_init(dev, &primary->base, 0,
14334 &intel_plane_funcs,
14335 intel_primary_formats, num_formats,
14336 DRM_PLANE_TYPE_PRIMARY,
14337 "plane 1%c", pipe_name(pipe));
14338 else if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14339 ret = drm_universal_plane_init(dev, &primary->base, 0,
14340 &intel_plane_funcs,
14341 intel_primary_formats, num_formats,
14342 DRM_PLANE_TYPE_PRIMARY,
14343 "primary %c", pipe_name(pipe));
14344 else
14345 ret = drm_universal_plane_init(dev, &primary->base, 0,
14346 &intel_plane_funcs,
14347 intel_primary_formats, num_formats,
14348 DRM_PLANE_TYPE_PRIMARY,
14349 "plane %c", plane_name(primary->plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014350 if (ret)
14351 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014352
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014353 if (INTEL_INFO(dev)->gen >= 4)
14354 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014355
Matt Roperea2c67b2014-12-23 10:41:52 -080014356 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14357
Matt Roper465c1202014-05-29 08:06:54 -070014358 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014359
14360fail:
14361 kfree(state);
14362 kfree(primary);
14363
14364 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014365}
14366
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014367void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14368{
14369 if (!dev->mode_config.rotation_property) {
14370 unsigned long flags = BIT(DRM_ROTATE_0) |
14371 BIT(DRM_ROTATE_180);
14372
14373 if (INTEL_INFO(dev)->gen >= 9)
14374 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14375
14376 dev->mode_config.rotation_property =
14377 drm_mode_create_rotation_property(dev, flags);
14378 }
14379 if (dev->mode_config.rotation_property)
14380 drm_object_attach_property(&plane->base.base,
14381 dev->mode_config.rotation_property,
14382 plane->base.state->rotation);
14383}
14384
Matt Roper3d7d6512014-06-10 08:28:13 -070014385static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014386intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014387 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014388 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014389{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014390 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014391 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014392 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014393 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014394 unsigned stride;
14395 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014396
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014397 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14398 &state->dst, &state->clip,
Ville Syrjälä9b8b0132016-06-17 17:13:10 +030014399 state->base.rotation,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014400 DRM_PLANE_HELPER_NO_SCALING,
14401 DRM_PLANE_HELPER_NO_SCALING,
14402 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014403 if (ret)
14404 return ret;
14405
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014406 /* if we want to turn off the cursor ignore width and height */
14407 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014408 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014409
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014410 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014411 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014412 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14413 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014414 return -EINVAL;
14415 }
14416
Matt Roperea2c67b2014-12-23 10:41:52 -080014417 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14418 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014419 DRM_DEBUG_KMS("buffer is too small\n");
14420 return -ENOMEM;
14421 }
14422
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014423 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014424 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014425 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014426 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014427
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014428 /*
14429 * There's something wrong with the cursor on CHV pipe C.
14430 * If it straddles the left edge of the screen then
14431 * moving it away from the edge or disabling it often
14432 * results in a pipe underrun, and often that can lead to
14433 * dead pipe (constant underrun reported, and it scans
14434 * out just a solid color). To recover from that, the
14435 * display power well must be turned off and on again.
14436 * Refuse the put the cursor into that compromised position.
14437 */
14438 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14439 state->visible && state->base.crtc_x < 0) {
14440 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14441 return -EINVAL;
14442 }
14443
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014444 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014445}
14446
Matt Roperf4a2cf22014-12-01 15:40:12 -080014447static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014448intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014449 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014450{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14452
14453 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014454 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014455}
14456
14457static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014458intel_update_cursor_plane(struct drm_plane *plane,
14459 const struct intel_crtc_state *crtc_state,
14460 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014461{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014462 struct drm_crtc *crtc = crtc_state->base.crtc;
14463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014464 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014465 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014466 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014467
Matt Roperf4a2cf22014-12-01 15:40:12 -080014468 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014469 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014470 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014471 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014472 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014473 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014474
Gustavo Padovana912f122014-12-01 15:40:10 -080014475 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014476 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014477}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014478
Matt Roper3d7d6512014-06-10 08:28:13 -070014479static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14480 int pipe)
14481{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014482 struct intel_plane *cursor = NULL;
14483 struct intel_plane_state *state = NULL;
14484 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070014485
14486 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014487 if (!cursor)
14488 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070014489
Matt Roper8e7d6882015-01-21 16:35:41 -080014490 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014491 if (!state)
14492 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014493 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014494
Matt Roper3d7d6512014-06-10 08:28:13 -070014495 cursor->can_scale = false;
14496 cursor->max_downscale = 1;
14497 cursor->pipe = pipe;
14498 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014499 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014500 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014501 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014502 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014503
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014504 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14505 &intel_plane_funcs,
14506 intel_cursor_formats,
14507 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjälä38573dc2016-05-27 20:59:23 +030014508 DRM_PLANE_TYPE_CURSOR,
14509 "cursor %c", pipe_name(pipe));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014510 if (ret)
14511 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014512
14513 if (INTEL_INFO(dev)->gen >= 4) {
14514 if (!dev->mode_config.rotation_property)
14515 dev->mode_config.rotation_property =
14516 drm_mode_create_rotation_property(dev,
14517 BIT(DRM_ROTATE_0) |
14518 BIT(DRM_ROTATE_180));
14519 if (dev->mode_config.rotation_property)
14520 drm_object_attach_property(&cursor->base.base,
14521 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014522 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014523 }
14524
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014525 if (INTEL_INFO(dev)->gen >=9)
14526 state->scaler_id = -1;
14527
Matt Roperea2c67b2014-12-23 10:41:52 -080014528 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14529
Matt Roper3d7d6512014-06-10 08:28:13 -070014530 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014531
14532fail:
14533 kfree(state);
14534 kfree(cursor);
14535
14536 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014537}
14538
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014539static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14540 struct intel_crtc_state *crtc_state)
14541{
14542 int i;
14543 struct intel_scaler *intel_scaler;
14544 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14545
14546 for (i = 0; i < intel_crtc->num_scalers; i++) {
14547 intel_scaler = &scaler_state->scalers[i];
14548 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014549 intel_scaler->mode = PS_SCALER_MODE_DYN;
14550 }
14551
14552 scaler_state->scaler_id = -1;
14553}
14554
Hannes Ederb358d0a2008-12-18 21:18:47 +010014555static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014556{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014557 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014558 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014559 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014560 struct drm_plane *primary = NULL;
14561 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014562 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014563
Daniel Vetter955382f2013-09-19 14:05:45 +020014564 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014565 if (intel_crtc == NULL)
14566 return;
14567
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014568 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14569 if (!crtc_state)
14570 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014571 intel_crtc->config = crtc_state;
14572 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014573 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014574
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014575 /* initialize shared scalers */
14576 if (INTEL_INFO(dev)->gen >= 9) {
14577 if (pipe == PIPE_C)
14578 intel_crtc->num_scalers = 1;
14579 else
14580 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14581
14582 skl_init_scalers(dev, intel_crtc, crtc_state);
14583 }
14584
Matt Roper465c1202014-05-29 08:06:54 -070014585 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014586 if (!primary)
14587 goto fail;
14588
14589 cursor = intel_cursor_plane_create(dev, pipe);
14590 if (!cursor)
14591 goto fail;
14592
Matt Roper465c1202014-05-29 08:06:54 -070014593 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjälä4d5d72b72016-05-27 20:59:21 +030014594 cursor, &intel_crtc_funcs,
14595 "pipe %c", pipe_name(pipe));
Matt Roper3d7d6512014-06-10 08:28:13 -070014596 if (ret)
14597 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014598
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014599 /*
14600 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014601 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014602 */
Jesse Barnes80824002009-09-10 15:28:06 -070014603 intel_crtc->pipe = pipe;
14604 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014605 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014606 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014607 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014608 }
14609
Chris Wilson4b0e3332014-05-30 16:35:26 +030014610 intel_crtc->cursor_base = ~0;
14611 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014612 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014613
Ville Syrjälä852eb002015-06-24 22:00:07 +030014614 intel_crtc->wm.cxsr_allowed = true;
14615
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014616 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14617 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14618 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14619 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14620
Jesse Barnes79e53942008-11-07 14:24:08 -080014621 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014622
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014623 intel_color_init(&intel_crtc->base);
14624
Daniel Vetter87b6b102014-05-15 15:33:46 +020014625 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014626 return;
14627
14628fail:
Ville Syrjälä69ae5612016-05-27 20:59:22 +030014629 intel_plane_destroy(primary);
14630 intel_plane_destroy(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014631 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014632 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014633}
14634
Jesse Barnes752aa882013-10-31 18:55:49 +020014635enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14636{
14637 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014638 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014639
Rob Clark51fd3712013-11-19 12:10:12 -050014640 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014641
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014642 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014643 return INVALID_PIPE;
14644
14645 return to_intel_crtc(encoder->crtc)->pipe;
14646}
14647
Carl Worth08d7b3d2009-04-29 14:43:54 -070014648int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014649 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014650{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014651 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014652 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014653 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014654
Rob Clark7707e652014-07-17 23:30:04 -040014655 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Chris Wilson71240ed2016-06-24 14:00:24 +010014656 if (!drmmode_crtc)
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014657 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014658
Rob Clark7707e652014-07-17 23:30:04 -040014659 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014660 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014661
Daniel Vetterc05422d2009-08-11 16:05:30 +020014662 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014663}
14664
Daniel Vetter66a92782012-07-12 20:08:18 +020014665static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014666{
Daniel Vetter66a92782012-07-12 20:08:18 +020014667 struct drm_device *dev = encoder->base.dev;
14668 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014669 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014670 int entry = 0;
14671
Damien Lespiaub2784e12014-08-05 11:29:37 +010014672 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014673 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014674 index_mask |= (1 << entry);
14675
Jesse Barnes79e53942008-11-07 14:24:08 -080014676 entry++;
14677 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014678
Jesse Barnes79e53942008-11-07 14:24:08 -080014679 return index_mask;
14680}
14681
Chris Wilson4d302442010-12-14 19:21:29 +000014682static bool has_edp_a(struct drm_device *dev)
14683{
14684 struct drm_i915_private *dev_priv = dev->dev_private;
14685
14686 if (!IS_MOBILE(dev))
14687 return false;
14688
14689 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14690 return false;
14691
Damien Lespiaue3589902014-02-07 19:12:50 +000014692 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014693 return false;
14694
14695 return true;
14696}
14697
Jesse Barnes84b4e042014-06-25 08:24:29 -070014698static bool intel_crt_present(struct drm_device *dev)
14699{
14700 struct drm_i915_private *dev_priv = dev->dev_private;
14701
Damien Lespiau884497e2013-12-03 13:56:23 +000014702 if (INTEL_INFO(dev)->gen >= 9)
14703 return false;
14704
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014705 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014706 return false;
14707
14708 if (IS_CHERRYVIEW(dev))
14709 return false;
14710
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014711 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14712 return false;
14713
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014714 /* DDI E can't be used if DDI A requires 4 lanes */
14715 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14716 return false;
14717
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014718 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014719 return false;
14720
14721 return true;
14722}
14723
Jesse Barnes79e53942008-11-07 14:24:08 -080014724static void intel_setup_outputs(struct drm_device *dev)
14725{
Eric Anholt725e30a2009-01-22 13:01:02 -080014726 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014727 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014728 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014729
Imre Deak97a824e12016-06-21 11:51:47 +030014730 /*
14731 * intel_edp_init_connector() depends on this completing first, to
14732 * prevent the registeration of both eDP and LVDS and the incorrect
14733 * sharing of the PPS.
14734 */
Daniel Vetterc9093352013-06-06 22:22:47 +020014735 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014736
Jesse Barnes84b4e042014-06-25 08:24:29 -070014737 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014738 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014739
Vandana Kannanc776eb22014-08-19 12:05:01 +053014740 if (IS_BROXTON(dev)) {
14741 /*
14742 * FIXME: Broxton doesn't support port detection via the
14743 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14744 * detect the ports.
14745 */
14746 intel_ddi_init(dev, PORT_A);
14747 intel_ddi_init(dev, PORT_B);
14748 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014749
14750 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053014751 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014752 int found;
14753
Jesse Barnesde31fac2015-03-06 15:53:32 -080014754 /*
14755 * Haswell uses DDI functions to detect digital outputs.
14756 * On SKL pre-D0 the strap isn't connected, so we assume
14757 * it's there.
14758 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014759 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014760 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014761 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014762 intel_ddi_init(dev, PORT_A);
14763
14764 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14765 * register */
14766 found = I915_READ(SFUSE_STRAP);
14767
14768 if (found & SFUSE_STRAP_DDIB_DETECTED)
14769 intel_ddi_init(dev, PORT_B);
14770 if (found & SFUSE_STRAP_DDIC_DETECTED)
14771 intel_ddi_init(dev, PORT_C);
14772 if (found & SFUSE_STRAP_DDID_DETECTED)
14773 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014774 /*
14775 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14776 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014777 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014778 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14779 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14780 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14781 intel_ddi_init(dev, PORT_E);
14782
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014783 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014784 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014785 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014786
14787 if (has_edp_a(dev))
14788 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014789
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014790 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014791 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014792 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014793 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014794 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014795 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014796 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014797 }
14798
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014799 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014800 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014801
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014802 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014803 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014804
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014805 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014806 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014807
Daniel Vetter270b3042012-10-27 15:52:05 +020014808 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014809 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014810 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014811 bool has_edp, has_port;
Chris Wilson457c52d2016-06-01 08:27:50 +010014812
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014813 /*
14814 * The DP_DETECTED bit is the latched state of the DDC
14815 * SDA pin at boot. However since eDP doesn't require DDC
14816 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14817 * eDP ports may have been muxed to an alternate function.
14818 * Thus we can't rely on the DP_DETECTED bit alone to detect
14819 * eDP ports. Consult the VBT as well as DP_DETECTED to
14820 * detect eDP ports.
Ville Syrjälä22f350422016-06-03 12:17:43 +030014821 *
14822 * Sadly the straps seem to be missing sometimes even for HDMI
14823 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
14824 * and VBT for the presence of the port. Additionally we can't
14825 * trust the port type the VBT declares as we've seen at least
14826 * HDMI ports that the VBT claim are DP or eDP.
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014827 */
Chris Wilson457c52d2016-06-01 08:27:50 +010014828 has_edp = intel_dp_is_edp(dev, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014829 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
14830 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010014831 has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014832 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014833 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014834
Chris Wilson457c52d2016-06-01 08:27:50 +010014835 has_edp = intel_dp_is_edp(dev, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014836 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
14837 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
Chris Wilson457c52d2016-06-01 08:27:50 +010014838 has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014839 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014840 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014841
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014842 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä22f350422016-06-03 12:17:43 +030014843 /*
14844 * eDP not supported on port D,
14845 * so no need to worry about it
14846 */
14847 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
14848 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014849 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä22f350422016-06-03 12:17:43 +030014850 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
14851 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014852 }
14853
Jani Nikula3cfca972013-08-27 15:12:26 +030014854 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014855 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014856 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014857
Paulo Zanonie2debe92013-02-18 19:00:27 -030014858 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014859 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014860 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014861 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014862 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014863 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014864 }
Ma Ling27185ae2009-08-24 13:50:23 +080014865
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014866 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014867 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014868 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014869
14870 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014871
Paulo Zanonie2debe92013-02-18 19:00:27 -030014872 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014873 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014874 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014875 }
Ma Ling27185ae2009-08-24 13:50:23 +080014876
Paulo Zanonie2debe92013-02-18 19:00:27 -030014877 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014878
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014879 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014880 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014881 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014882 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014883 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014884 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014885 }
Ma Ling27185ae2009-08-24 13:50:23 +080014886
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014887 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014888 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014889 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014890 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014891 intel_dvo_init(dev);
14892
Zhenyu Wang103a1962009-11-27 11:44:36 +080014893 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014894 intel_tv_init(dev);
14895
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014896 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014897
Damien Lespiaub2784e12014-08-05 11:29:37 +010014898 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014899 encoder->base.possible_crtcs = encoder->crtc_mask;
14900 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014901 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014902 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014903
Paulo Zanonidde86e22012-12-01 12:04:25 -020014904 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014905
14906 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014907}
14908
14909static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14910{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014911 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014912 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014913
Daniel Vetteref2d6332014-02-10 18:00:38 +010014914 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014915 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014916 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014917 drm_gem_object_unreference(&intel_fb->obj->base);
14918 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014919 kfree(intel_fb);
14920}
14921
14922static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014923 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014924 unsigned int *handle)
14925{
14926 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014927 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014928
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014929 if (obj->userptr.mm) {
14930 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14931 return -EINVAL;
14932 }
14933
Chris Wilson05394f32010-11-08 19:18:58 +000014934 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014935}
14936
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014937static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14938 struct drm_file *file,
14939 unsigned flags, unsigned color,
14940 struct drm_clip_rect *clips,
14941 unsigned num_clips)
14942{
14943 struct drm_device *dev = fb->dev;
14944 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14945 struct drm_i915_gem_object *obj = intel_fb->obj;
14946
14947 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014948 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014949 mutex_unlock(&dev->struct_mutex);
14950
14951 return 0;
14952}
14953
Jesse Barnes79e53942008-11-07 14:24:08 -080014954static const struct drm_framebuffer_funcs intel_fb_funcs = {
14955 .destroy = intel_user_framebuffer_destroy,
14956 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014957 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014958};
14959
Damien Lespiaub3218032015-02-27 11:15:18 +000014960static
14961u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14962 uint32_t pixel_format)
14963{
14964 u32 gen = INTEL_INFO(dev)->gen;
14965
14966 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014967 int cpp = drm_format_plane_cpp(pixel_format, 0);
14968
Damien Lespiaub3218032015-02-27 11:15:18 +000014969 /* "The stride in bytes must not exceed the of the size of 8K
14970 * pixels and 32K bytes."
14971 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014972 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014973 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014974 return 32*1024;
14975 } else if (gen >= 4) {
14976 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14977 return 16*1024;
14978 else
14979 return 32*1024;
14980 } else if (gen >= 3) {
14981 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14982 return 8*1024;
14983 else
14984 return 16*1024;
14985 } else {
14986 /* XXX DSPC is limited to 4k tiled */
14987 return 8*1024;
14988 }
14989}
14990
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014991static int intel_framebuffer_init(struct drm_device *dev,
14992 struct intel_framebuffer *intel_fb,
14993 struct drm_mode_fb_cmd2 *mode_cmd,
14994 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014995{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014996 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014997 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014998 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014999 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080015000
Daniel Vetterdd4916c2013-10-09 21:23:51 +020015001 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
15002
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015003 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
15004 /* Enforce that fb modifier and tiling mode match, but only for
15005 * X-tiled. This is needed for FBC. */
15006 if (!!(obj->tiling_mode == I915_TILING_X) !=
15007 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
15008 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
15009 return -EINVAL;
15010 }
15011 } else {
15012 if (obj->tiling_mode == I915_TILING_X)
15013 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
15014 else if (obj->tiling_mode == I915_TILING_Y) {
15015 DRM_DEBUG("No Y tiling for legacy addfb\n");
15016 return -EINVAL;
15017 }
15018 }
15019
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000015020 /* Passed in modifier sanity checking. */
15021 switch (mode_cmd->modifier[0]) {
15022 case I915_FORMAT_MOD_Y_TILED:
15023 case I915_FORMAT_MOD_Yf_TILED:
15024 if (INTEL_INFO(dev)->gen < 9) {
15025 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
15026 mode_cmd->modifier[0]);
15027 return -EINVAL;
15028 }
15029 case DRM_FORMAT_MOD_NONE:
15030 case I915_FORMAT_MOD_X_TILED:
15031 break;
15032 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070015033 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
15034 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010015035 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015036 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015037
Ville Syrjälä7b49f942016-01-12 21:08:32 +020015038 stride_alignment = intel_fb_stride_alignment(dev_priv,
15039 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000015040 mode_cmd->pixel_format);
15041 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
15042 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
15043 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010015044 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015045 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015046
Damien Lespiaub3218032015-02-27 11:15:18 +000015047 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
15048 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015049 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000015050 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
15051 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015052 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010015053 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015054 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015055 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015056
Daniel Vetter2a80ead2015-02-10 17:16:06 +000015057 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015058 mode_cmd->pitches[0] != obj->stride) {
15059 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
15060 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015061 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015062 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020015063
Ville Syrjälä57779d02012-10-31 17:50:14 +020015064 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080015065 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020015066 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015067 case DRM_FORMAT_RGB565:
15068 case DRM_FORMAT_XRGB8888:
15069 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015070 break;
15071 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015072 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015073 DRM_DEBUG("unsupported pixel format: %s\n",
15074 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015075 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015076 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020015077 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020015078 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080015079 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
15080 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010015081 DRM_DEBUG("unsupported pixel format: %s\n",
15082 drm_get_format_name(mode_cmd->pixel_format));
15083 return -EINVAL;
15084 }
15085 break;
15086 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020015087 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020015088 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015089 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015090 DRM_DEBUG("unsupported pixel format: %s\n",
15091 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015092 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015093 }
Jesse Barnesb5626742011-06-24 12:19:27 -070015094 break;
Damien Lespiau75312082015-05-15 19:06:01 +010015095 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080015096 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010015097 DRM_DEBUG("unsupported pixel format: %s\n",
15098 drm_get_format_name(mode_cmd->pixel_format));
15099 return -EINVAL;
15100 }
15101 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020015102 case DRM_FORMAT_YUYV:
15103 case DRM_FORMAT_UYVY:
15104 case DRM_FORMAT_YVYU:
15105 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015106 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015107 DRM_DEBUG("unsupported pixel format: %s\n",
15108 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020015109 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000015110 }
Chris Wilson57cd6502010-08-08 12:34:44 +010015111 break;
15112 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000015113 DRM_DEBUG("unsupported pixel format: %s\n",
15114 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010015115 return -EINVAL;
15116 }
15117
Ville Syrjälä90f9a332012-10-31 17:50:19 +020015118 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
15119 if (mode_cmd->offsets[0] != 0)
15120 return -EINVAL;
15121
Damien Lespiauec2c9812015-01-20 12:51:45 +000015122 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000015123 mode_cmd->pixel_format,
15124 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020015125 /* FIXME drm helper for size checks (especially planar formats)? */
15126 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
15127 return -EINVAL;
15128
Daniel Vetterc7d73f62012-12-13 23:38:38 +010015129 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
15130 intel_fb->obj = obj;
15131
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020015132 intel_fill_fb_info(dev_priv, &intel_fb->base);
15133
Jesse Barnes79e53942008-11-07 14:24:08 -080015134 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
15135 if (ret) {
15136 DRM_ERROR("framebuffer init failed %d\n", ret);
15137 return ret;
15138 }
15139
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020015140 intel_fb->obj->framebuffer_references++;
15141
Jesse Barnes79e53942008-11-07 14:24:08 -080015142 return 0;
15143}
15144
Jesse Barnes79e53942008-11-07 14:24:08 -080015145static struct drm_framebuffer *
15146intel_user_framebuffer_create(struct drm_device *dev,
15147 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020015148 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080015149{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015150 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000015151 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020015152 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080015153
Chris Wilsona8ad0bd2016-05-09 11:04:54 +010015154 obj = to_intel_bo(drm_gem_object_lookup(filp, mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000015155 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010015156 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080015157
Daniel Vetter92907cb2015-11-23 09:04:05 +010015158 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020015159 if (IS_ERR(fb))
15160 drm_gem_object_unreference_unlocked(&obj->base);
15161
15162 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080015163}
15164
Daniel Vetter06957262015-08-10 13:34:08 +020015165#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020015166static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020015167{
15168}
15169#endif
15170
Jesse Barnes79e53942008-11-07 14:24:08 -080015171static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080015172 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020015173 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080015174 .atomic_check = intel_atomic_check,
15175 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020015176 .atomic_state_alloc = intel_atomic_state_alloc,
15177 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080015178};
15179
Imre Deak88212942016-03-16 13:38:53 +020015180/**
15181 * intel_init_display_hooks - initialize the display modesetting hooks
15182 * @dev_priv: device private
15183 */
15184void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070015185{
Imre Deak88212942016-03-16 13:38:53 +020015186 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015187 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015188 dev_priv->display.get_initial_plane_config =
15189 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015190 dev_priv->display.crtc_compute_clock =
15191 haswell_crtc_compute_clock;
15192 dev_priv->display.crtc_enable = haswell_crtc_enable;
15193 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015194 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015195 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015196 dev_priv->display.get_initial_plane_config =
15197 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015198 dev_priv->display.crtc_compute_clock =
15199 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015200 dev_priv->display.crtc_enable = haswell_crtc_enable;
15201 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020015202 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015203 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015204 dev_priv->display.get_initial_plane_config =
15205 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015206 dev_priv->display.crtc_compute_clock =
15207 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015208 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15209 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015210 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015211 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015212 dev_priv->display.get_initial_plane_config =
15213 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020015214 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
15215 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15216 dev_priv->display.crtc_disable = i9xx_crtc_disable;
15217 } else if (IS_VALLEYVIEW(dev_priv)) {
15218 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15219 dev_priv->display.get_initial_plane_config =
15220 i9xx_get_initial_plane_config;
15221 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015222 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15223 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020015224 } else if (IS_G4X(dev_priv)) {
15225 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15226 dev_priv->display.get_initial_plane_config =
15227 i9xx_get_initial_plane_config;
15228 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
15229 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15230 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020015231 } else if (IS_PINEVIEW(dev_priv)) {
15232 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15233 dev_priv->display.get_initial_plane_config =
15234 i9xx_get_initial_plane_config;
15235 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
15236 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15237 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015238 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015239 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015240 dev_priv->display.get_initial_plane_config =
15241 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015242 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015243 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15244 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020015245 } else {
15246 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
15247 dev_priv->display.get_initial_plane_config =
15248 i9xx_get_initial_plane_config;
15249 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
15250 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15251 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015252 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015253
Jesse Barnese70236a2009-09-21 10:42:27 -070015254 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020015255 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015256 dev_priv->display.get_display_clock_speed =
15257 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015258 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015259 dev_priv->display.get_display_clock_speed =
15260 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015261 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015262 dev_priv->display.get_display_clock_speed =
15263 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015264 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015265 dev_priv->display.get_display_clock_speed =
15266 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015267 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015268 dev_priv->display.get_display_clock_speed =
15269 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015270 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015271 dev_priv->display.get_display_clock_speed =
15272 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015273 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
15274 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015275 dev_priv->display.get_display_clock_speed =
15276 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015277 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015278 dev_priv->display.get_display_clock_speed =
15279 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015280 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015281 dev_priv->display.get_display_clock_speed =
15282 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015283 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015284 dev_priv->display.get_display_clock_speed =
15285 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015286 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015287 dev_priv->display.get_display_clock_speed =
15288 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015289 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015290 dev_priv->display.get_display_clock_speed =
15291 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015292 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015293 dev_priv->display.get_display_clock_speed =
15294 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015295 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015296 dev_priv->display.get_display_clock_speed =
15297 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015298 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015299 dev_priv->display.get_display_clock_speed =
15300 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015301 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015302 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015303 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015304 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015305 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015306 dev_priv->display.get_display_clock_speed =
15307 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015308 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015309
Imre Deak88212942016-03-16 13:38:53 +020015310 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015311 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015312 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015313 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015314 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015315 /* FIXME: detect B0+ stepping and use auto training */
15316 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015317 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015318 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Ville Syrjälä445e7802016-05-11 22:44:42 +030015319 }
15320
15321 if (IS_BROADWELL(dev_priv)) {
15322 dev_priv->display.modeset_commit_cdclk =
15323 broadwell_modeset_commit_cdclk;
15324 dev_priv->display.modeset_calc_cdclk =
15325 broadwell_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015326 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015327 dev_priv->display.modeset_commit_cdclk =
15328 valleyview_modeset_commit_cdclk;
15329 dev_priv->display.modeset_calc_cdclk =
15330 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015331 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015332 dev_priv->display.modeset_commit_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030015333 bxt_modeset_commit_cdclk;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015334 dev_priv->display.modeset_calc_cdclk =
Imre Deak324513c2016-06-13 16:44:36 +030015335 bxt_modeset_calc_cdclk;
Clint Taylorc89e39f2016-05-13 23:41:21 +030015336 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
15337 dev_priv->display.modeset_commit_cdclk =
15338 skl_modeset_commit_cdclk;
15339 dev_priv->display.modeset_calc_cdclk =
15340 skl_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015341 }
Daniel Vetter5a21b662016-05-24 17:13:53 +020015342
15343 switch (INTEL_INFO(dev_priv)->gen) {
15344 case 2:
15345 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15346 break;
15347
15348 case 3:
15349 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15350 break;
15351
15352 case 4:
15353 case 5:
15354 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15355 break;
15356
15357 case 6:
15358 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15359 break;
15360 case 7:
15361 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
15362 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15363 break;
15364 case 9:
15365 /* Drop through - unsupported since execlist only. */
15366 default:
15367 /* Default just returns -ENODEV to indicate unsupported */
15368 dev_priv->display.queue_flip = intel_default_queue_flip;
15369 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015370}
15371
Jesse Barnesb690e962010-07-19 13:53:12 -070015372/*
15373 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15374 * resume, or other times. This quirk makes sure that's the case for
15375 * affected systems.
15376 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015377static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015378{
15379 struct drm_i915_private *dev_priv = dev->dev_private;
15380
15381 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015382 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015383}
15384
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015385static void quirk_pipeb_force(struct drm_device *dev)
15386{
15387 struct drm_i915_private *dev_priv = dev->dev_private;
15388
15389 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15390 DRM_INFO("applying pipe b force quirk\n");
15391}
15392
Keith Packard435793d2011-07-12 14:56:22 -070015393/*
15394 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15395 */
15396static void quirk_ssc_force_disable(struct drm_device *dev)
15397{
15398 struct drm_i915_private *dev_priv = dev->dev_private;
15399 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015400 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015401}
15402
Carsten Emde4dca20e2012-03-15 15:56:26 +010015403/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015404 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15405 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015406 */
15407static void quirk_invert_brightness(struct drm_device *dev)
15408{
15409 struct drm_i915_private *dev_priv = dev->dev_private;
15410 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015411 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015412}
15413
Scot Doyle9c72cc62014-07-03 23:27:50 +000015414/* Some VBT's incorrectly indicate no backlight is present */
15415static void quirk_backlight_present(struct drm_device *dev)
15416{
15417 struct drm_i915_private *dev_priv = dev->dev_private;
15418 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15419 DRM_INFO("applying backlight present quirk\n");
15420}
15421
Jesse Barnesb690e962010-07-19 13:53:12 -070015422struct intel_quirk {
15423 int device;
15424 int subsystem_vendor;
15425 int subsystem_device;
15426 void (*hook)(struct drm_device *dev);
15427};
15428
Egbert Eich5f85f172012-10-14 15:46:38 +020015429/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15430struct intel_dmi_quirk {
15431 void (*hook)(struct drm_device *dev);
15432 const struct dmi_system_id (*dmi_id_list)[];
15433};
15434
15435static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15436{
15437 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15438 return 1;
15439}
15440
15441static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15442 {
15443 .dmi_id_list = &(const struct dmi_system_id[]) {
15444 {
15445 .callback = intel_dmi_reverse_brightness,
15446 .ident = "NCR Corporation",
15447 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15448 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15449 },
15450 },
15451 { } /* terminating entry */
15452 },
15453 .hook = quirk_invert_brightness,
15454 },
15455};
15456
Ben Widawskyc43b5632012-04-16 14:07:40 -070015457static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015458 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15459 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15460
Jesse Barnesb690e962010-07-19 13:53:12 -070015461 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15462 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15463
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015464 /* 830 needs to leave pipe A & dpll A up */
15465 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15466
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015467 /* 830 needs to leave pipe B & dpll B up */
15468 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15469
Keith Packard435793d2011-07-12 14:56:22 -070015470 /* Lenovo U160 cannot use SSC on LVDS */
15471 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015472
15473 /* Sony Vaio Y cannot use SSC on LVDS */
15474 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015475
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015476 /* Acer Aspire 5734Z must invert backlight brightness */
15477 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15478
15479 /* Acer/eMachines G725 */
15480 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15481
15482 /* Acer/eMachines e725 */
15483 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15484
15485 /* Acer/Packard Bell NCL20 */
15486 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15487
15488 /* Acer Aspire 4736Z */
15489 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015490
15491 /* Acer Aspire 5336 */
15492 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015493
15494 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15495 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015496
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015497 /* Acer C720 Chromebook (Core i3 4005U) */
15498 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15499
jens steinb2a96012014-10-28 20:25:53 +010015500 /* Apple Macbook 2,1 (Core 2 T7400) */
15501 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15502
Jani Nikula1b9448b2015-11-05 11:49:59 +020015503 /* Apple Macbook 4,1 */
15504 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15505
Scot Doyled4967d82014-07-03 23:27:52 +000015506 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15507 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015508
15509 /* HP Chromebook 14 (Celeron 2955U) */
15510 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015511
15512 /* Dell Chromebook 11 */
15513 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015514
15515 /* Dell Chromebook 11 (2015 version) */
15516 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015517};
15518
15519static void intel_init_quirks(struct drm_device *dev)
15520{
15521 struct pci_dev *d = dev->pdev;
15522 int i;
15523
15524 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15525 struct intel_quirk *q = &intel_quirks[i];
15526
15527 if (d->device == q->device &&
15528 (d->subsystem_vendor == q->subsystem_vendor ||
15529 q->subsystem_vendor == PCI_ANY_ID) &&
15530 (d->subsystem_device == q->subsystem_device ||
15531 q->subsystem_device == PCI_ANY_ID))
15532 q->hook(dev);
15533 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015534 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15535 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15536 intel_dmi_quirks[i].hook(dev);
15537 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015538}
15539
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015540/* Disable the VGA plane that we never use */
15541static void i915_disable_vga(struct drm_device *dev)
15542{
15543 struct drm_i915_private *dev_priv = dev->dev_private;
15544 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015545 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015546
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015547 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015548 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015549 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015550 sr1 = inb(VGA_SR_DATA);
15551 outb(sr1 | 1<<5, VGA_SR_DATA);
15552 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15553 udelay(300);
15554
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015555 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015556 POSTING_READ(vga_reg);
15557}
15558
Daniel Vetterf8175862012-04-10 15:50:11 +020015559void intel_modeset_init_hw(struct drm_device *dev)
15560{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015561 struct drm_i915_private *dev_priv = dev->dev_private;
15562
Ville Syrjäläb6283052015-06-03 15:45:07 +030015563 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015564
15565 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15566
Daniel Vetterf8175862012-04-10 15:50:11 +020015567 intel_init_clock_gating(dev);
Chris Wilsondc979972016-05-10 14:10:04 +010015568 intel_enable_gt_powersave(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020015569}
15570
Matt Roperd93c0372015-12-03 11:37:41 -080015571/*
15572 * Calculate what we think the watermarks should be for the state we've read
15573 * out of the hardware and then immediately program those watermarks so that
15574 * we ensure the hardware settings match our internal state.
15575 *
15576 * We can calculate what we think WM's should be by creating a duplicate of the
15577 * current state (which was constructed during hardware readout) and running it
15578 * through the atomic check code to calculate new watermark values in the
15579 * state object.
15580 */
15581static void sanitize_watermarks(struct drm_device *dev)
15582{
15583 struct drm_i915_private *dev_priv = to_i915(dev);
15584 struct drm_atomic_state *state;
15585 struct drm_crtc *crtc;
15586 struct drm_crtc_state *cstate;
15587 struct drm_modeset_acquire_ctx ctx;
15588 int ret;
15589 int i;
15590
15591 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015592 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015593 return;
15594
15595 /*
15596 * We need to hold connection_mutex before calling duplicate_state so
15597 * that the connector loop is protected.
15598 */
15599 drm_modeset_acquire_init(&ctx, 0);
15600retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015601 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015602 if (ret == -EDEADLK) {
15603 drm_modeset_backoff(&ctx);
15604 goto retry;
15605 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015606 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015607 }
15608
15609 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15610 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015611 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015612
Matt Ropered4a6a72016-02-23 17:20:13 -080015613 /*
15614 * Hardware readout is the only time we don't want to calculate
15615 * intermediate watermarks (since we don't trust the current
15616 * watermarks).
15617 */
15618 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15619
Matt Roperd93c0372015-12-03 11:37:41 -080015620 ret = intel_atomic_check(dev, state);
15621 if (ret) {
15622 /*
15623 * If we fail here, it means that the hardware appears to be
15624 * programmed in a way that shouldn't be possible, given our
15625 * understanding of watermark requirements. This might mean a
15626 * mistake in the hardware readout code or a mistake in the
15627 * watermark calculations for a given platform. Raise a WARN
15628 * so that this is noticeable.
15629 *
15630 * If this actually happens, we'll have to just leave the
15631 * BIOS-programmed watermarks untouched and hope for the best.
15632 */
15633 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015634 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015635 }
15636
15637 /* Write calculated watermark values back */
Matt Roperd93c0372015-12-03 11:37:41 -080015638 for_each_crtc_in_state(state, crtc, cstate, i) {
15639 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15640
Matt Ropered4a6a72016-02-23 17:20:13 -080015641 cs->wm.need_postvbl_update = true;
15642 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015643 }
15644
15645 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015646fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015647 drm_modeset_drop_locks(&ctx);
15648 drm_modeset_acquire_fini(&ctx);
15649}
15650
Jesse Barnes79e53942008-11-07 14:24:08 -080015651void intel_modeset_init(struct drm_device *dev)
15652{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015653 struct drm_i915_private *dev_priv = to_i915(dev);
15654 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015655 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015656 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015657 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015658
15659 drm_mode_config_init(dev);
15660
15661 dev->mode_config.min_width = 0;
15662 dev->mode_config.min_height = 0;
15663
Dave Airlie019d96c2011-09-29 16:20:42 +010015664 dev->mode_config.preferred_depth = 24;
15665 dev->mode_config.prefer_shadow = 1;
15666
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015667 dev->mode_config.allow_fb_modifiers = true;
15668
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015669 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015670
Jesse Barnesb690e962010-07-19 13:53:12 -070015671 intel_init_quirks(dev);
15672
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015673 intel_init_pm(dev);
15674
Ben Widawskye3c74752013-04-05 13:12:39 -070015675 if (INTEL_INFO(dev)->num_pipes == 0)
15676 return;
15677
Lukas Wunner69f92f62015-07-15 13:57:35 +020015678 /*
15679 * There may be no VBT; and if the BIOS enabled SSC we can
15680 * just keep using it to avoid unnecessary flicker. Whereas if the
15681 * BIOS isn't using it, don't assume it will work even if the VBT
15682 * indicates as much.
15683 */
15684 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15685 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15686 DREF_SSC1_ENABLE);
15687
15688 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15689 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15690 bios_lvds_use_ssc ? "en" : "dis",
15691 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15692 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15693 }
15694 }
15695
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015696 if (IS_GEN2(dev)) {
15697 dev->mode_config.max_width = 2048;
15698 dev->mode_config.max_height = 2048;
15699 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015700 dev->mode_config.max_width = 4096;
15701 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015702 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015703 dev->mode_config.max_width = 8192;
15704 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015705 }
Damien Lespiau068be562014-03-28 14:17:49 +000015706
Ville Syrjälädc41c152014-08-13 11:57:05 +030015707 if (IS_845G(dev) || IS_I865G(dev)) {
15708 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15709 dev->mode_config.cursor_height = 1023;
15710 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015711 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15712 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15713 } else {
15714 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15715 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15716 }
15717
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015718 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015719
Zhao Yakui28c97732009-10-09 11:39:41 +080015720 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015721 INTEL_INFO(dev)->num_pipes,
15722 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015723
Damien Lespiau055e3932014-08-18 13:49:10 +010015724 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015725 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015726 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015727 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015728 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015729 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015730 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015731 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015732 }
15733
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015734 intel_update_czclk(dev_priv);
15735 intel_update_cdclk(dev);
15736
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015737 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015738
Ville Syrjäläb2045352016-05-13 23:41:27 +030015739 if (dev_priv->max_cdclk_freq == 0)
15740 intel_update_max_cdclk(dev);
15741
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015742 /* Just disable it once at startup */
15743 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015744 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015745
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015746 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015747 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015748 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015749
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015750 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015751 struct intel_initial_plane_config plane_config = {};
15752
Jesse Barnes46f297f2014-03-07 08:57:48 -080015753 if (!crtc->active)
15754 continue;
15755
Jesse Barnes46f297f2014-03-07 08:57:48 -080015756 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015757 * Note that reserving the BIOS fb up front prevents us
15758 * from stuffing other stolen allocations like the ring
15759 * on top. This prevents some ugliness at boot time, and
15760 * can even allow for smooth boot transitions if the BIOS
15761 * fb is large enough for the active pipe configuration.
15762 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015763 dev_priv->display.get_initial_plane_config(crtc,
15764 &plane_config);
15765
15766 /*
15767 * If the fb is shared between multiple heads, we'll
15768 * just get the first one.
15769 */
15770 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015771 }
Matt Roperd93c0372015-12-03 11:37:41 -080015772
15773 /*
15774 * Make sure hardware watermarks really match the state we read out.
15775 * Note that we need to do this after reconstructing the BIOS fb's
15776 * since the watermark calculation done here will use pstate->fb.
15777 */
15778 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015779}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015780
Daniel Vetter7fad7982012-07-04 17:51:47 +020015781static void intel_enable_pipe_a(struct drm_device *dev)
15782{
15783 struct intel_connector *connector;
15784 struct drm_connector *crt = NULL;
15785 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015786 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015787
15788 /* We can't just switch on the pipe A, we need to set things up with a
15789 * proper mode and output configuration. As a gross hack, enable pipe A
15790 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015791 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015792 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15793 crt = &connector->base;
15794 break;
15795 }
15796 }
15797
15798 if (!crt)
15799 return;
15800
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015801 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015802 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015803}
15804
Daniel Vetterfa555832012-10-10 23:14:00 +020015805static bool
15806intel_check_plane_mapping(struct intel_crtc *crtc)
15807{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015808 struct drm_device *dev = crtc->base.dev;
15809 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015810 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015811
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015812 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015813 return true;
15814
Ville Syrjälä649636e2015-09-22 19:50:01 +030015815 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015816
15817 if ((val & DISPLAY_PLANE_ENABLE) &&
15818 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15819 return false;
15820
15821 return true;
15822}
15823
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015824static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15825{
15826 struct drm_device *dev = crtc->base.dev;
15827 struct intel_encoder *encoder;
15828
15829 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15830 return true;
15831
15832 return false;
15833}
15834
Ville Syrjälädd756192016-02-17 21:28:45 +020015835static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15836{
15837 struct drm_device *dev = encoder->base.dev;
15838 struct intel_connector *connector;
15839
15840 for_each_connector_on_encoder(dev, &encoder->base, connector)
15841 return true;
15842
15843 return false;
15844}
15845
Daniel Vetter24929352012-07-02 20:28:59 +020015846static void intel_sanitize_crtc(struct intel_crtc *crtc)
15847{
15848 struct drm_device *dev = crtc->base.dev;
15849 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4d1de972016-03-18 17:05:42 +020015850 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015851
Daniel Vetter24929352012-07-02 20:28:59 +020015852 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015853 if (!transcoder_is_dsi(cpu_transcoder)) {
15854 i915_reg_t reg = PIPECONF(cpu_transcoder);
15855
15856 I915_WRITE(reg,
15857 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15858 }
Daniel Vetter24929352012-07-02 20:28:59 +020015859
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015860 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015861 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015862 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015863 struct intel_plane *plane;
15864
Daniel Vetter96256042015-02-13 21:03:42 +010015865 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015866
15867 /* Disable everything but the primary plane */
15868 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15869 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15870 continue;
15871
15872 plane->disable_plane(&plane->base, &crtc->base);
15873 }
Daniel Vetter96256042015-02-13 21:03:42 +010015874 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015875
Daniel Vetter24929352012-07-02 20:28:59 +020015876 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015877 * disable the crtc (and hence change the state) if it is wrong. Note
15878 * that gen4+ has a fixed plane -> pipe mapping. */
15879 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015880 bool plane;
15881
Ville Syrjälä78108b72016-05-27 20:59:19 +030015882 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
15883 crtc->base.base.id, crtc->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015884
15885 /* Pipe has the wrong plane attached and the plane is active.
15886 * Temporarily change the plane mapping and disable everything
15887 * ... */
15888 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015889 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015890 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015891 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015892 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015893 }
Daniel Vetter24929352012-07-02 20:28:59 +020015894
Daniel Vetter7fad7982012-07-04 17:51:47 +020015895 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15896 crtc->pipe == PIPE_A && !crtc->active) {
15897 /* BIOS forgot to enable pipe A, this mostly happens after
15898 * resume. Force-enable the pipe to fix this, the update_dpms
15899 * call below we restore the pipe to the right state, but leave
15900 * the required bits on. */
15901 intel_enable_pipe_a(dev);
15902 }
15903
Daniel Vetter24929352012-07-02 20:28:59 +020015904 /* Adjust the state of the output pipe according to whether we
15905 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015906 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015907 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015908
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015909 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015910 /*
15911 * We start out with underrun reporting disabled to avoid races.
15912 * For correct bookkeeping mark this on active crtcs.
15913 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015914 * Also on gmch platforms we dont have any hardware bits to
15915 * disable the underrun reporting. Which means we need to start
15916 * out with underrun reporting disabled also on inactive pipes,
15917 * since otherwise we'll complain about the garbage we read when
15918 * e.g. coming up after runtime pm.
15919 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015920 * No protection against concurrent access is required - at
15921 * worst a fifo underrun happens which also sets this to false.
15922 */
15923 crtc->cpu_fifo_underrun_disabled = true;
15924 crtc->pch_fifo_underrun_disabled = true;
15925 }
Daniel Vetter24929352012-07-02 20:28:59 +020015926}
15927
15928static void intel_sanitize_encoder(struct intel_encoder *encoder)
15929{
15930 struct intel_connector *connector;
15931 struct drm_device *dev = encoder->base.dev;
15932
15933 /* We need to check both for a crtc link (meaning that the
15934 * encoder is active and trying to read from a pipe) and the
15935 * pipe itself being active. */
15936 bool has_active_crtc = encoder->base.crtc &&
15937 to_intel_crtc(encoder->base.crtc)->active;
15938
Ville Syrjälädd756192016-02-17 21:28:45 +020015939 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015940 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15941 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015942 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015943
15944 /* Connector is active, but has no active pipe. This is
15945 * fallout from our resume register restoring. Disable
15946 * the encoder manually again. */
15947 if (encoder->base.crtc) {
15948 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15949 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015950 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015951 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015952 if (encoder->post_disable)
15953 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015954 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015955 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015956
15957 /* Inconsistent output/port/pipe state happens presumably due to
15958 * a bug in one of the get_hw_state functions. Or someplace else
15959 * in our code, like the register restore mess on resume. Clamp
15960 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015961 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015962 if (connector->encoder != encoder)
15963 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015964 connector->base.dpms = DRM_MODE_DPMS_OFF;
15965 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015966 }
15967 }
15968 /* Enabled encoders without active connectors will be fixed in
15969 * the crtc fixup. */
15970}
15971
Imre Deak04098752014-02-18 00:02:16 +020015972void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015973{
15974 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015975 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015976
Imre Deak04098752014-02-18 00:02:16 +020015977 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15978 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15979 i915_disable_vga(dev);
15980 }
15981}
15982
15983void i915_redisable_vga(struct drm_device *dev)
15984{
15985 struct drm_i915_private *dev_priv = dev->dev_private;
15986
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015987 /* This function can be called both from intel_modeset_setup_hw_state or
15988 * at a very early point in our resume sequence, where the power well
15989 * structures are not yet restored. Since this function is at a very
15990 * paranoid "someone might have enabled VGA while we were not looking"
15991 * level, just check if the power well is enabled instead of trying to
15992 * follow the "don't touch the power well if we don't need it" policy
15993 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015994 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015995 return;
15996
Imre Deak04098752014-02-18 00:02:16 +020015997 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015998
15999 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010016000}
16001
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016002static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016003{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016004 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016005
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016006 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016007}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016008
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016009/* FIXME read out full plane state for all planes */
16010static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016011{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016012 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016013 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016014 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020016015
Matt Roper19b8d382015-09-24 15:53:17 -070016016 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020016017 primary_get_hw_state(to_intel_plane(primary));
16018
16019 if (plane_state->visible)
16020 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030016021}
16022
Daniel Vetter30e984d2013-06-05 13:34:17 +020016023static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020016024{
16025 struct drm_i915_private *dev_priv = dev->dev_private;
16026 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020016027 struct intel_crtc *crtc;
16028 struct intel_encoder *encoder;
16029 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020016030 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020016031
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016032 dev_priv->active_crtcs = 0;
16033
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016034 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016035 struct intel_crtc_state *crtc_state = crtc->config;
16036 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020016037
Daniel Vetterec2dc6a2016-05-09 16:34:09 +020016038 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016039 memset(crtc_state, 0, sizeof(*crtc_state));
16040 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020016041
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016042 crtc_state->base.active = crtc_state->base.enable =
16043 dev_priv->display.get_pipe_config(crtc, crtc_state);
16044
16045 crtc->base.enabled = crtc_state->base.enable;
16046 crtc->active = crtc_state->base.active;
16047
16048 if (crtc_state->base.active) {
16049 dev_priv->active_crtcs |= 1 << crtc->pipe;
16050
Clint Taylorc89e39f2016-05-13 23:41:21 +030016051 if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016052 pixclk = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016053 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016054 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
16055 else
16056 WARN_ON(dev_priv->display.modeset_calc_cdclk);
Ville Syrjälä9558d152016-05-13 23:41:20 +030016057
16058 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
16059 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
16060 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010016061 }
16062
16063 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030016064
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030016065 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020016066
Ville Syrjälä78108b72016-05-27 20:59:19 +030016067 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
16068 crtc->base.base.id, crtc->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016069 crtc->active ? "enabled" : "disabled");
16070 }
16071
Daniel Vetter53589012013-06-05 13:34:16 +020016072 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16073 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16074
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016075 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
16076 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016077 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010016078 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016079 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016080 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020016081 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016082 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020016083
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020016084 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020016085 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020016086 }
16087
Damien Lespiaub2784e12014-08-05 11:29:37 +010016088 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016089 pipe = 0;
16090
16091 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070016092 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16093 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016094 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020016095 } else {
16096 encoder->base.crtc = NULL;
16097 }
16098
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016099 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020016100 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030016101 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016102 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010016103 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020016104 }
16105
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020016106 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020016107 if (connector->get_hw_state(connector)) {
16108 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016109
16110 encoder = connector->encoder;
16111 connector->base.encoder = &encoder->base;
16112
16113 if (encoder->base.crtc &&
16114 encoder->base.crtc->state->active) {
16115 /*
16116 * This has to be done during hardware readout
16117 * because anything calling .crtc_disable may
16118 * rely on the connector_mask being accurate.
16119 */
16120 encoder->base.crtc->state->connector_mask |=
16121 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010016122 encoder->base.crtc->state->encoder_mask |=
16123 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010016124 }
16125
Daniel Vetter24929352012-07-02 20:28:59 +020016126 } else {
16127 connector->base.dpms = DRM_MODE_DPMS_OFF;
16128 connector->base.encoder = NULL;
16129 }
16130 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
16131 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030016132 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020016133 connector->base.encoder ? "enabled" : "disabled");
16134 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016135
16136 for_each_intel_crtc(dev, crtc) {
16137 crtc->base.hwmode = crtc->config->base.adjusted_mode;
16138
16139 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
16140 if (crtc->base.state->active) {
16141 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
16142 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
16143 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
16144
16145 /*
16146 * The initial mode needs to be set in order to keep
16147 * the atomic core happy. It wants a valid mode if the
16148 * crtc's enabled, so we do the above call.
16149 *
16150 * At this point some state updated by the connectors
16151 * in their ->detect() callback has not run yet, so
16152 * no recalculation can be done yet.
16153 *
16154 * Even if we could do a recalculation and modeset
16155 * right now it would cause a double modeset if
16156 * fbdev or userspace chooses a different initial mode.
16157 *
16158 * If that happens, someone indicated they wanted a
16159 * mode change, which means it's safe to do a full
16160 * recalculation.
16161 */
16162 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030016163
16164 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
16165 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016166 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020016167
16168 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030016169 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020016170}
16171
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016172/* Scan out the current hw modeset state,
16173 * and sanitizes it to the current state
16174 */
16175static void
16176intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016177{
16178 struct drm_i915_private *dev_priv = dev->dev_private;
16179 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016180 struct intel_crtc *crtc;
16181 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016182 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016183
16184 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016185
16186 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016187 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016188 intel_sanitize_encoder(encoder);
16189 }
16190
Damien Lespiau055e3932014-08-18 13:49:10 +010016191 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020016192 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16193 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016194 intel_dump_pipe_config(crtc, crtc->config,
16195 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016196 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016197
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016198 intel_modeset_update_connector_atomic_state(dev);
16199
Daniel Vetter35c95372013-07-17 06:55:04 +020016200 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16201 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16202
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010016203 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020016204 continue;
16205
16206 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16207
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020016208 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020016209 pll->on = false;
16210 }
16211
Wayne Boyer666a4532015-12-09 12:29:35 -080016212 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030016213 vlv_wm_get_hw_state(dev);
16214 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000016215 skl_wm_get_hw_state(dev);
16216 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030016217 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016218
16219 for_each_intel_crtc(dev, crtc) {
16220 unsigned long put_domains;
16221
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010016222 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016223 if (WARN_ON(put_domains))
16224 modeset_put_power_domains(dev_priv, put_domains);
16225 }
16226 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016227
16228 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016229}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016230
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016231void intel_display_resume(struct drm_device *dev)
16232{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016233 struct drm_i915_private *dev_priv = to_i915(dev);
16234 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16235 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016236 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016237 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020016238
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016239 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016240
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016241 /*
16242 * This is a cludge because with real atomic modeset mode_config.mutex
16243 * won't be taken. Unfortunately some probed state like
16244 * audio_codec_enable is still protected by mode_config.mutex, so lock
16245 * it here for now.
16246 */
16247 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016248 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016249
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016250retry:
16251 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016252
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016253 if (ret == 0 && !setup) {
16254 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016255
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016256 intel_modeset_setup_hw_state(dev);
16257 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010016258 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020016259
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016260 if (ret == 0 && state) {
16261 struct drm_crtc_state *crtc_state;
16262 struct drm_crtc *crtc;
16263 int i;
16264
16265 state->acquire_ctx = &ctx;
16266
Ville Syrjäläe3d54572016-05-13 10:10:42 -070016267 /* ignore any reset values/BIOS leftovers in the WM registers */
16268 to_intel_atomic_state(state)->skip_intermediate_wm = true;
16269
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016270 for_each_crtc_in_state(state, crtc, crtc_state, i) {
16271 /*
16272 * Force recalculation even if we restore
16273 * current state. With fast modeset this may not result
16274 * in a modeset when the state is compatible.
16275 */
16276 crtc_state->mode_changed = true;
16277 }
16278
16279 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016280 }
16281
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016282 if (ret == -EDEADLK) {
16283 drm_modeset_backoff(&ctx);
16284 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016285 }
16286
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016287 drm_modeset_drop_locks(&ctx);
16288 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016289 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016290
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016291 if (ret) {
16292 DRM_ERROR("Restoring old state failed with %i\n", ret);
16293 drm_atomic_state_free(state);
16294 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016295}
16296
16297void intel_modeset_gem_init(struct drm_device *dev)
16298{
Chris Wilsondc979972016-05-10 14:10:04 +010016299 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016300 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016301 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016302 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016303
Chris Wilsondc979972016-05-10 14:10:04 +010016304 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016305
Chris Wilson1833b132012-05-09 11:56:28 +010016306 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016307
Chris Wilson1ee8da62016-05-12 12:43:23 +010016308 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016309
16310 /*
16311 * Make sure any fbs we allocated at startup are properly
16312 * pinned & fenced. When we do the allocation it's too early
16313 * for this.
16314 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016315 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016316 obj = intel_fb_obj(c->primary->fb);
16317 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016318 continue;
16319
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016320 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020016321 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16322 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016323 mutex_unlock(&dev->struct_mutex);
16324 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016325 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16326 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016327 drm_framebuffer_unreference(c->primary->fb);
Daniel Vetter5a21b662016-05-24 17:13:53 +020016328 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016329 c->primary->crtc = c->primary->state->crtc = NULL;
Daniel Vetter5a21b662016-05-24 17:13:53 +020016330 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016331 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016332 }
16333 }
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010016334}
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016335
Chris Wilson1ebaa0b2016-06-24 14:00:15 +010016336int intel_connector_register(struct drm_connector *connector)
16337{
16338 struct intel_connector *intel_connector = to_intel_connector(connector);
16339 int ret;
16340
16341 ret = intel_backlight_device_register(intel_connector);
16342 if (ret)
16343 goto err;
16344
16345 return 0;
16346
16347err:
16348 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080016349}
16350
Chris Wilsonc191eca2016-06-17 11:40:33 +010016351void intel_connector_unregister(struct drm_connector *connector)
Imre Deak4932e2c2014-02-11 17:12:48 +020016352{
Chris Wilsone63d87c2016-06-17 11:40:34 +010016353 struct intel_connector *intel_connector = to_intel_connector(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016354
Chris Wilsone63d87c2016-06-17 11:40:34 +010016355 intel_backlight_device_unregister(intel_connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016356 intel_panel_destroy_backlight(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016357}
16358
Jesse Barnes79e53942008-11-07 14:24:08 -080016359void intel_modeset_cleanup(struct drm_device *dev)
16360{
Jesse Barnes652c3932009-08-17 13:31:43 -070016361 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -070016362
Chris Wilsondc979972016-05-10 14:10:04 +010016363 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020016364
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016365 /*
16366 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016367 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016368 * experience fancy races otherwise.
16369 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016370 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016371
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016372 /*
16373 * Due to the hpd irq storm handling the hotplug work can re-arm the
16374 * poll handlers. Hence disable polling after hpd handling is shut down.
16375 */
Keith Packardf87ea762010-10-03 19:36:26 -070016376 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016377
Jesse Barnes723bfd72010-10-07 16:01:13 -070016378 intel_unregister_dsm_handler();
16379
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016380 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016381
Chris Wilson1630fe72011-07-08 12:22:42 +010016382 /* flush any delayed tasks or pending work */
16383 flush_scheduled_work();
16384
Jesse Barnes79e53942008-11-07 14:24:08 -080016385 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016386
Chris Wilson1ee8da62016-05-12 12:43:23 +010016387 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016388
Chris Wilsondc979972016-05-10 14:10:04 +010016389 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010016390
16391 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016392}
16393
Chris Wilsondf0e9242010-09-09 16:20:55 +010016394void intel_connector_attach_encoder(struct intel_connector *connector,
16395 struct intel_encoder *encoder)
16396{
16397 connector->encoder = encoder;
16398 drm_mode_connector_attach_encoder(&connector->base,
16399 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016400}
Dave Airlie28d52042009-09-21 14:33:58 +100016401
16402/*
16403 * set vga decode state - true == enable VGA decode
16404 */
16405int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16406{
16407 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016408 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016409 u16 gmch_ctrl;
16410
Chris Wilson75fa0412014-02-07 18:37:02 -020016411 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16412 DRM_ERROR("failed to read control word\n");
16413 return -EIO;
16414 }
16415
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016416 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16417 return 0;
16418
Dave Airlie28d52042009-09-21 14:33:58 +100016419 if (state)
16420 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16421 else
16422 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016423
16424 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16425 DRM_ERROR("failed to write control word\n");
16426 return -EIO;
16427 }
16428
Dave Airlie28d52042009-09-21 14:33:58 +100016429 return 0;
16430}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016431
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016432struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016433
16434 u32 power_well_driver;
16435
Chris Wilson63b66e52013-08-08 15:12:06 +020016436 int num_transcoders;
16437
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016438 struct intel_cursor_error_state {
16439 u32 control;
16440 u32 position;
16441 u32 base;
16442 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016443 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016444
16445 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016446 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016447 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016448 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016449 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016450
16451 struct intel_plane_error_state {
16452 u32 control;
16453 u32 stride;
16454 u32 size;
16455 u32 pos;
16456 u32 addr;
16457 u32 surface;
16458 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016459 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016460
16461 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016462 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016463 enum transcoder cpu_transcoder;
16464
16465 u32 conf;
16466
16467 u32 htotal;
16468 u32 hblank;
16469 u32 hsync;
16470 u32 vtotal;
16471 u32 vblank;
16472 u32 vsync;
16473 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016474};
16475
16476struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010016477intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016478{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016479 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016480 int transcoders[] = {
16481 TRANSCODER_A,
16482 TRANSCODER_B,
16483 TRANSCODER_C,
16484 TRANSCODER_EDP,
16485 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016486 int i;
16487
Chris Wilsonc0336662016-05-06 15:40:21 +010016488 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020016489 return NULL;
16490
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016491 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016492 if (error == NULL)
16493 return NULL;
16494
Chris Wilsonc0336662016-05-06 15:40:21 +010016495 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016496 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16497
Damien Lespiau055e3932014-08-18 13:49:10 +010016498 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016499 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016500 __intel_display_power_is_enabled(dev_priv,
16501 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016502 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016503 continue;
16504
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016505 error->cursor[i].control = I915_READ(CURCNTR(i));
16506 error->cursor[i].position = I915_READ(CURPOS(i));
16507 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016508
16509 error->plane[i].control = I915_READ(DSPCNTR(i));
16510 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016511 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016512 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016513 error->plane[i].pos = I915_READ(DSPPOS(i));
16514 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016515 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016516 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016517 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016518 error->plane[i].surface = I915_READ(DSPSURF(i));
16519 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16520 }
16521
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016522 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016523
Chris Wilsonc0336662016-05-06 15:40:21 +010016524 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030016525 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016526 }
16527
Jani Nikula4d1de972016-03-18 17:05:42 +020016528 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016529 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016530 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016531 error->num_transcoders++; /* Account for eDP. */
16532
16533 for (i = 0; i < error->num_transcoders; i++) {
16534 enum transcoder cpu_transcoder = transcoders[i];
16535
Imre Deakddf9c532013-11-27 22:02:02 +020016536 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016537 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016538 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016539 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016540 continue;
16541
Chris Wilson63b66e52013-08-08 15:12:06 +020016542 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16543
16544 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16545 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16546 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16547 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16548 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16549 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16550 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016551 }
16552
16553 return error;
16554}
16555
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016556#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16557
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016558void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016559intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016560 struct drm_device *dev,
16561 struct intel_display_error_state *error)
16562{
Damien Lespiau055e3932014-08-18 13:49:10 +010016563 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016564 int i;
16565
Chris Wilson63b66e52013-08-08 15:12:06 +020016566 if (!error)
16567 return;
16568
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016569 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016570 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016571 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016572 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016573 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016574 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016575 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016576 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016577 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016578 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016579
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016580 err_printf(m, "Plane [%d]:\n", i);
16581 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16582 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016583 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016584 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16585 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016586 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016587 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016588 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016589 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016590 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16591 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016592 }
16593
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016594 err_printf(m, "Cursor [%d]:\n", i);
16595 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16596 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16597 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016598 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016599
16600 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016601 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016602 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016603 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016604 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016605 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16606 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16607 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16608 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16609 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16610 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16611 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16612 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016613}