blob: 9427de53215d0c57bbd286f04619570848939f92 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020039#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070040#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080041#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080042#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010043#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070045#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080047#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080048#include <linux/reservation.h>
49#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Matt Roper465c1202014-05-29 08:06:54 -070051/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010052static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070055 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010056 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070057};
58
59/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010060static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070064 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010065 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
73 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010074 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070075 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070077 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053078 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070082};
83
Matt Roper3d7d6512014-06-10 08:28:13 -070084/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
Jesse Barnesf1f644d2013-06-27 00:39:25 +030089static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020090 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030091static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020092 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030093
Jesse Barneseb1bfe82014-02-12 12:26:25 -080094static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020098static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200105static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200106static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200109static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200110 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200119static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200150int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300152{
153 u32 val;
154 int divider;
155
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300156 mutex_lock(&dev_priv->sb_lock);
157 val = vlv_cck_read(dev_priv, reg);
158 mutex_unlock(&dev_priv->sb_lock);
159
160 divider = val & CCK_FREQUENCY_VALUES;
161
162 WARN((val & CCK_FREQUENCY_STATUS) !=
163 (divider << CCK_FREQUENCY_STATUS_SHIFT),
164 "%s change in progress\n", name);
165
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200166 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
167}
168
169static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
170 const char *name, u32 reg)
171{
172 if (dev_priv->hpll_freq == 0)
173 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
174
175 return vlv_get_cck_clock(dev_priv, name, reg,
176 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300177}
178
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200179static int
180intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200181{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200182 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200183}
184
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200185static int
186intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300187{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300188 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200189 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
190 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200191}
192
193static int
194intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
195{
Jani Nikula79e50a42015-08-26 10:58:20 +0300196 uint32_t clkcfg;
197
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200198 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300199 clkcfg = I915_READ(CLKCFG);
200 switch (clkcfg & CLKCFG_FSB_MASK) {
201 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200202 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300203 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200204 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300205 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200206 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300207 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200208 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300209 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200210 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300211 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200212 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300213 /* these two are just a guess; one of them might be right */
214 case CLKCFG_FSB_1600:
215 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200216 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300217 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200218 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300219 }
220}
221
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300222void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200223{
224 if (HAS_PCH_SPLIT(dev_priv))
225 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
226 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
227 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
228 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
229 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
230 else
231 return; /* no rawclk on other platforms, or no need to know it */
232
233 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
234}
235
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300236static void intel_update_czclk(struct drm_i915_private *dev_priv)
237{
Wayne Boyer666a4532015-12-09 12:29:35 -0800238 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300239 return;
240
241 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
242 CCK_CZ_CLOCK_CONTROL);
243
244 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
245}
246
Chris Wilson021357a2010-09-07 20:54:59 +0100247static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200248intel_fdi_link_freq(struct drm_i915_private *dev_priv,
249 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100250{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200251 if (HAS_DDI(dev_priv))
252 return pipe_config->port_clock; /* SPLL */
253 else if (IS_GEN5(dev_priv))
254 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200255 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200256 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100257}
258
Daniel Vetter5d536e22013-07-06 12:52:06 +0200259static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400260 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200261 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200262 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .m = { .min = 96, .max = 140 },
264 .m1 = { .min = 18, .max = 26 },
265 .m2 = { .min = 6, .max = 16 },
266 .p = { .min = 4, .max = 128 },
267 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 165000,
269 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700270};
271
Daniel Vetter5d536e22013-07-06 12:52:06 +0200272static const intel_limit_t intel_limits_i8xx_dvo = {
273 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200274 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200275 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200276 .m = { .min = 96, .max = 140 },
277 .m1 = { .min = 18, .max = 26 },
278 .m2 = { .min = 6, .max = 16 },
279 .p = { .min = 4, .max = 128 },
280 .p1 = { .min = 2, .max = 33 },
281 .p2 = { .dot_limit = 165000,
282 .p2_slow = 4, .p2_fast = 4 },
283};
284
Keith Packarde4b36692009-06-05 19:22:17 -0700285static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200287 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200288 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .m = { .min = 96, .max = 140 },
290 .m1 = { .min = 18, .max = 26 },
291 .m2 = { .min = 6, .max = 16 },
292 .p = { .min = 4, .max = 128 },
293 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 165000,
295 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
Eric Anholt273e27c2011-03-30 13:01:10 -0700297
Keith Packarde4b36692009-06-05 19:22:17 -0700298static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400299 .dot = { .min = 20000, .max = 400000 },
300 .vco = { .min = 1400000, .max = 2800000 },
301 .n = { .min = 1, .max = 6 },
302 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100303 .m1 = { .min = 8, .max = 18 },
304 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400305 .p = { .min = 5, .max = 80 },
306 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .p2 = { .dot_limit = 200000,
308 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
311static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400312 .dot = { .min = 20000, .max = 400000 },
313 .vco = { .min = 1400000, .max = 2800000 },
314 .n = { .min = 1, .max = 6 },
315 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100316 .m1 = { .min = 8, .max = 18 },
317 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400318 .p = { .min = 7, .max = 98 },
319 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700320 .p2 = { .dot_limit = 112000,
321 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700322};
323
Eric Anholt273e27c2011-03-30 13:01:10 -0700324
Keith Packarde4b36692009-06-05 19:22:17 -0700325static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .dot = { .min = 25000, .max = 270000 },
327 .vco = { .min = 1750000, .max = 3500000},
328 .n = { .min = 1, .max = 4 },
329 .m = { .min = 104, .max = 138 },
330 .m1 = { .min = 17, .max = 23 },
331 .m2 = { .min = 5, .max = 11 },
332 .p = { .min = 10, .max = 30 },
333 .p1 = { .min = 1, .max = 3},
334 .p2 = { .dot_limit = 270000,
335 .p2_slow = 10,
336 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800337 },
Keith Packarde4b36692009-06-05 19:22:17 -0700338};
339
340static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 22000, .max = 400000 },
342 .vco = { .min = 1750000, .max = 3500000},
343 .n = { .min = 1, .max = 4 },
344 .m = { .min = 104, .max = 138 },
345 .m1 = { .min = 16, .max = 23 },
346 .m2 = { .min = 5, .max = 11 },
347 .p = { .min = 5, .max = 80 },
348 .p1 = { .min = 1, .max = 8},
349 .p2 = { .dot_limit = 165000,
350 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700351};
352
353static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 20000, .max = 115000 },
355 .vco = { .min = 1750000, .max = 3500000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 104, .max = 138 },
358 .m1 = { .min = 17, .max = 23 },
359 .m2 = { .min = 5, .max = 11 },
360 .p = { .min = 28, .max = 112 },
361 .p1 = { .min = 2, .max = 8 },
362 .p2 = { .dot_limit = 0,
363 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800364 },
Keith Packarde4b36692009-06-05 19:22:17 -0700365};
366
367static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700368 .dot = { .min = 80000, .max = 224000 },
369 .vco = { .min = 1750000, .max = 3500000 },
370 .n = { .min = 1, .max = 3 },
371 .m = { .min = 104, .max = 138 },
372 .m1 = { .min = 17, .max = 23 },
373 .m2 = { .min = 5, .max = 11 },
374 .p = { .min = 14, .max = 42 },
375 .p1 = { .min = 2, .max = 6 },
376 .p2 = { .dot_limit = 0,
377 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800378 },
Keith Packarde4b36692009-06-05 19:22:17 -0700379};
380
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500381static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400382 .dot = { .min = 20000, .max = 400000},
383 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400385 .n = { .min = 3, .max = 6 },
386 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700387 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 .m1 = { .min = 0, .max = 0 },
389 .m2 = { .min = 0, .max = 254 },
390 .p = { .min = 5, .max = 80 },
391 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .p2 = { .dot_limit = 200000,
393 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700394};
395
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500396static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400397 .dot = { .min = 20000, .max = 400000 },
398 .vco = { .min = 1700000, .max = 3500000 },
399 .n = { .min = 3, .max = 6 },
400 .m = { .min = 2, .max = 256 },
401 .m1 = { .min = 0, .max = 0 },
402 .m2 = { .min = 0, .max = 254 },
403 .p = { .min = 7, .max = 112 },
404 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .p2 = { .dot_limit = 112000,
406 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700407};
408
Eric Anholt273e27c2011-03-30 13:01:10 -0700409/* Ironlake / Sandybridge
410 *
411 * We calculate clock using (register_value + 2) for N/M1/M2, so here
412 * the range value for them is (actual_value - 2).
413 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800414static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700415 .dot = { .min = 25000, .max = 350000 },
416 .vco = { .min = 1760000, .max = 3510000 },
417 .n = { .min = 1, .max = 5 },
418 .m = { .min = 79, .max = 127 },
419 .m1 = { .min = 12, .max = 22 },
420 .m2 = { .min = 5, .max = 9 },
421 .p = { .min = 5, .max = 80 },
422 .p1 = { .min = 1, .max = 8 },
423 .p2 = { .dot_limit = 225000,
424 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700425};
426
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700428 .dot = { .min = 25000, .max = 350000 },
429 .vco = { .min = 1760000, .max = 3510000 },
430 .n = { .min = 1, .max = 3 },
431 .m = { .min = 79, .max = 118 },
432 .m1 = { .min = 12, .max = 22 },
433 .m2 = { .min = 5, .max = 9 },
434 .p = { .min = 28, .max = 112 },
435 .p1 = { .min = 2, .max = 8 },
436 .p2 = { .dot_limit = 225000,
437 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800438};
439
440static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700441 .dot = { .min = 25000, .max = 350000 },
442 .vco = { .min = 1760000, .max = 3510000 },
443 .n = { .min = 1, .max = 3 },
444 .m = { .min = 79, .max = 127 },
445 .m1 = { .min = 12, .max = 22 },
446 .m2 = { .min = 5, .max = 9 },
447 .p = { .min = 14, .max = 56 },
448 .p1 = { .min = 2, .max = 8 },
449 .p2 = { .dot_limit = 225000,
450 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800451};
452
Eric Anholt273e27c2011-03-30 13:01:10 -0700453/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800454static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700455 .dot = { .min = 25000, .max = 350000 },
456 .vco = { .min = 1760000, .max = 3510000 },
457 .n = { .min = 1, .max = 2 },
458 .m = { .min = 79, .max = 126 },
459 .m1 = { .min = 12, .max = 22 },
460 .m2 = { .min = 5, .max = 9 },
461 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700463 .p2 = { .dot_limit = 225000,
464 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800465};
466
467static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700468 .dot = { .min = 25000, .max = 350000 },
469 .vco = { .min = 1760000, .max = 3510000 },
470 .n = { .min = 1, .max = 3 },
471 .m = { .min = 79, .max = 126 },
472 .m1 = { .min = 12, .max = 22 },
473 .m2 = { .min = 5, .max = 9 },
474 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400475 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700476 .p2 = { .dot_limit = 225000,
477 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800478};
479
Ville Syrjälädc730512013-09-24 21:26:30 +0300480static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300481 /*
482 * These are the data rate limits (measured in fast clocks)
483 * since those are the strictest limits we have. The fast
484 * clock and actual rate limits are more relaxed, so checking
485 * them would make no difference.
486 */
487 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200488 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700489 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700490 .m1 = { .min = 2, .max = 3 },
491 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300492 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300493 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700494};
495
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300496static const intel_limit_t intel_limits_chv = {
497 /*
498 * These are the data rate limits (measured in fast clocks)
499 * since those are the strictest limits we have. The fast
500 * clock and actual rate limits are more relaxed, so checking
501 * them would make no difference.
502 */
503 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200504 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300505 .n = { .min = 1, .max = 1 },
506 .m1 = { .min = 2, .max = 2 },
507 .m2 = { .min = 24 << 22, .max = 175 << 22 },
508 .p1 = { .min = 2, .max = 4 },
509 .p2 = { .p2_slow = 1, .p2_fast = 14 },
510};
511
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200512static const intel_limit_t intel_limits_bxt = {
513 /* FIXME: find real dot limits */
514 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530515 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200516 .n = { .min = 1, .max = 1 },
517 .m1 = { .min = 2, .max = 2 },
518 /* FIXME: find real m2 limits */
519 .m2 = { .min = 2 << 22, .max = 255 << 22 },
520 .p1 = { .min = 2, .max = 4 },
521 .p2 = { .p2_slow = 1, .p2_fast = 20 },
522};
523
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200524static bool
525needs_modeset(struct drm_crtc_state *state)
526{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200527 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200528}
529
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300530/**
531 * Returns whether any output on the specified pipe is of the specified type
532 */
Damien Lespiau40935612014-10-29 11:16:59 +0000533bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300534{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300535 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300536 struct intel_encoder *encoder;
537
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300538 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300539 if (encoder->type == type)
540 return true;
541
542 return false;
543}
544
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545/**
546 * Returns whether any output on the specified pipe will have the specified
547 * type after a staged modeset is complete, i.e., the same as
548 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
549 * encoder->crtc.
550 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200551static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
552 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200553{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200554 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300555 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200557 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200559
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300560 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200561 if (connector_state->crtc != crtc_state->base.crtc)
562 continue;
563
564 num_connectors++;
565
566 encoder = to_intel_encoder(connector_state->best_encoder);
567 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200568 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200569 }
570
571 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200572
573 return false;
574}
575
Imre Deakdccbea32015-06-22 23:35:51 +0300576/*
577 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
578 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
579 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
580 * The helpers' return value is the rate of the clock that is fed to the
581 * display engine's pipe which can be the above fast dot clock rate or a
582 * divided-down version of it.
583 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500584/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300585static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800586{
Shaohua Li21778322009-02-23 15:19:16 +0800587 clock->m = clock->m2 + 2;
588 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200589 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300590 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300591 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
592 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300593
594 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800595}
596
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200597static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
598{
599 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
600}
601
Imre Deakdccbea32015-06-22 23:35:51 +0300602static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800603{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200604 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200606 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300607 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300608 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
609 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300610
611 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800612}
613
Imre Deakdccbea32015-06-22 23:35:51 +0300614static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300615{
616 clock->m = clock->m1 * clock->m2;
617 clock->p = clock->p1 * clock->p2;
618 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300619 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300620 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
621 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300622
623 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300624}
625
Imre Deakdccbea32015-06-22 23:35:51 +0300626int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300627{
628 clock->m = clock->m1 * clock->m2;
629 clock->p = clock->p1 * clock->p2;
630 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300631 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300632 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
633 clock->n << 22);
634 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300635
636 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300637}
638
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800639#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800640/**
641 * Returns whether the given set of divisors are valid for a given refclk with
642 * the given connectors.
643 */
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static bool intel_PLL_is_valid(struct drm_device *dev,
646 const intel_limit_t *limit,
647 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300649 if (clock->n < limit->n.min || limit->n.max < clock->n)
650 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400654 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400656 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300657
Wayne Boyer666a4532015-12-09 12:29:35 -0800658 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
659 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300660 if (clock->m1 <= clock->m2)
661 INTELPllInvalid("m1 <= m2\n");
662
Wayne Boyer666a4532015-12-09 12:29:35 -0800663 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300664 if (clock->p < limit->p.min || limit->p.max < clock->p)
665 INTELPllInvalid("p out of range\n");
666 if (clock->m < limit->m.min || limit->m.max < clock->m)
667 INTELPllInvalid("m out of range\n");
668 }
669
Jesse Barnes79e53942008-11-07 14:24:08 -0800670 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400671 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
673 * connector, etc., rather than just a single range.
674 */
675 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400676 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800677
678 return true;
679}
680
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681static int
682i9xx_select_p2_div(const intel_limit_t *limit,
683 const struct intel_crtc_state *crtc_state,
684 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800685{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300686 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200688 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800689 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100690 * For LVDS just rely on its current settings for dual-channel.
691 * We haven't figured out how to reliably set up different
692 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100694 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300695 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300697 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 } else {
699 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300700 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300702 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800703 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300704}
705
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200706/*
707 * Returns a set of divisors for the desired target clock with the given
708 * refclk, or FALSE. The returned values represent the clock equation:
709 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
710 *
711 * Target and reference clocks are specified in kHz.
712 *
713 * If match_clock is provided, then best_clock P divider must match the P
714 * divider from @match_clock used for LVDS downclocking.
715 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300716static bool
717i9xx_find_best_dpll(const intel_limit_t *limit,
718 struct intel_crtc_state *crtc_state,
719 int target, int refclk, intel_clock_t *match_clock,
720 intel_clock_t *best_clock)
721{
722 struct drm_device *dev = crtc_state->base.crtc->dev;
723 intel_clock_t clock;
724 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800725
Akshay Joshi0206e352011-08-16 15:34:10 -0400726 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800727
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300728 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
729
Zhao Yakui42158662009-11-20 11:24:18 +0800730 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
731 clock.m1++) {
732 for (clock.m2 = limit->m2.min;
733 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200734 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800735 break;
736 for (clock.n = limit->n.min;
737 clock.n <= limit->n.max; clock.n++) {
738 for (clock.p1 = limit->p1.min;
739 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800740 int this_err;
741
Imre Deakdccbea32015-06-22 23:35:51 +0300742 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000743 if (!intel_PLL_is_valid(dev, limit,
744 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800746 if (match_clock &&
747 clock.p != match_clock->p)
748 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800749
750 this_err = abs(clock.dot - target);
751 if (this_err < err) {
752 *best_clock = clock;
753 err = this_err;
754 }
755 }
756 }
757 }
758 }
759
760 return (err != target);
761}
762
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200763/*
764 * Returns a set of divisors for the desired target clock with the given
765 * refclk, or FALSE. The returned values represent the clock equation:
766 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
767 *
768 * Target and reference clocks are specified in kHz.
769 *
770 * If match_clock is provided, then best_clock P divider must match the P
771 * divider from @match_clock used for LVDS downclocking.
772 */
Ma Lingd4906092009-03-18 20:13:27 +0800773static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200774pnv_find_best_dpll(const intel_limit_t *limit,
775 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200776 int target, int refclk, intel_clock_t *match_clock,
777 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200778{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300779 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200780 intel_clock_t clock;
781 int err = target;
782
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200783 memset(best_clock, 0, sizeof(*best_clock));
784
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300785 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
786
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200787 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
788 clock.m1++) {
789 for (clock.m2 = limit->m2.min;
790 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200791 for (clock.n = limit->n.min;
792 clock.n <= limit->n.max; clock.n++) {
793 for (clock.p1 = limit->p1.min;
794 clock.p1 <= limit->p1.max; clock.p1++) {
795 int this_err;
796
Imre Deakdccbea32015-06-22 23:35:51 +0300797 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800798 if (!intel_PLL_is_valid(dev, limit,
799 &clock))
800 continue;
801 if (match_clock &&
802 clock.p != match_clock->p)
803 continue;
804
805 this_err = abs(clock.dot - target);
806 if (this_err < err) {
807 *best_clock = clock;
808 err = this_err;
809 }
810 }
811 }
812 }
813 }
814
815 return (err != target);
816}
817
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200818/*
819 * Returns a set of divisors for the desired target clock with the given
820 * refclk, or FALSE. The returned values represent the clock equation:
821 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200822 *
823 * Target and reference clocks are specified in kHz.
824 *
825 * If match_clock is provided, then best_clock P divider must match the P
826 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200827 */
Ma Lingd4906092009-03-18 20:13:27 +0800828static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200829g4x_find_best_dpll(const intel_limit_t *limit,
830 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200831 int target, int refclk, intel_clock_t *match_clock,
832 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800833{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300834 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800835 intel_clock_t clock;
836 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300837 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400838 /* approximately equals target * 0.00585 */
839 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800840
841 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300842
843 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
844
Ma Lingd4906092009-03-18 20:13:27 +0800845 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200846 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800847 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200848 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800849 for (clock.m1 = limit->m1.max;
850 clock.m1 >= limit->m1.min; clock.m1--) {
851 for (clock.m2 = limit->m2.max;
852 clock.m2 >= limit->m2.min; clock.m2--) {
853 for (clock.p1 = limit->p1.max;
854 clock.p1 >= limit->p1.min; clock.p1--) {
855 int this_err;
856
Imre Deakdccbea32015-06-22 23:35:51 +0300857 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000858 if (!intel_PLL_is_valid(dev, limit,
859 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800860 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000861
862 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800863 if (this_err < err_most) {
864 *best_clock = clock;
865 err_most = this_err;
866 max_n = clock.n;
867 found = true;
868 }
869 }
870 }
871 }
872 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800873 return found;
874}
Ma Lingd4906092009-03-18 20:13:27 +0800875
Imre Deakd5dd62b2015-03-17 11:40:03 +0200876/*
877 * Check if the calculated PLL configuration is more optimal compared to the
878 * best configuration and error found so far. Return the calculated error.
879 */
880static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
881 const intel_clock_t *calculated_clock,
882 const intel_clock_t *best_clock,
883 unsigned int best_error_ppm,
884 unsigned int *error_ppm)
885{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200886 /*
887 * For CHV ignore the error and consider only the P value.
888 * Prefer a bigger P value based on HW requirements.
889 */
890 if (IS_CHERRYVIEW(dev)) {
891 *error_ppm = 0;
892
893 return calculated_clock->p > best_clock->p;
894 }
895
Imre Deak24be4e42015-03-17 11:40:04 +0200896 if (WARN_ON_ONCE(!target_freq))
897 return false;
898
Imre Deakd5dd62b2015-03-17 11:40:03 +0200899 *error_ppm = div_u64(1000000ULL *
900 abs(target_freq - calculated_clock->dot),
901 target_freq);
902 /*
903 * Prefer a better P value over a better (smaller) error if the error
904 * is small. Ensure this preference for future configurations too by
905 * setting the error to 0.
906 */
907 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
908 *error_ppm = 0;
909
910 return true;
911 }
912
913 return *error_ppm + 10 < best_error_ppm;
914}
915
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200916/*
917 * Returns a set of divisors for the desired target clock with the given
918 * refclk, or FALSE. The returned values represent the clock equation:
919 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
920 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800921static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200922vlv_find_best_dpll(const intel_limit_t *limit,
923 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200924 int target, int refclk, intel_clock_t *match_clock,
925 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700926{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200927 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300928 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300929 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300930 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300931 /* min update 19.2 MHz */
932 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300933 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700934
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300935 target *= 5; /* fast clock */
936
937 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700938
939 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300940 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300941 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300942 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300943 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300944 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700945 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300946 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200947 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300948
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300949 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
950 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300951
Imre Deakdccbea32015-06-22 23:35:51 +0300952 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300953
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300954 if (!intel_PLL_is_valid(dev, limit,
955 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300956 continue;
957
Imre Deakd5dd62b2015-03-17 11:40:03 +0200958 if (!vlv_PLL_is_optimal(dev, target,
959 &clock,
960 best_clock,
961 bestppm, &ppm))
962 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300963
Imre Deakd5dd62b2015-03-17 11:40:03 +0200964 *best_clock = clock;
965 bestppm = ppm;
966 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700967 }
968 }
969 }
970 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700971
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300972 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700973}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200975/*
976 * Returns a set of divisors for the desired target clock with the given
977 * refclk, or FALSE. The returned values represent the clock equation:
978 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
979 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300980static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200981chv_find_best_dpll(const intel_limit_t *limit,
982 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300983 int target, int refclk, intel_clock_t *match_clock,
984 intel_clock_t *best_clock)
985{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200986 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300987 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200988 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300989 intel_clock_t clock;
990 uint64_t m2;
991 int found = false;
992
993 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200994 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995
996 /*
997 * Based on hardware doc, the n always set to 1, and m1 always
998 * set to 2. If requires to support 200Mhz refclk, we need to
999 * revisit this because n may not 1 anymore.
1000 */
1001 clock.n = 1, clock.m1 = 2;
1002 target *= 5; /* fast clock */
1003
1004 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1005 for (clock.p2 = limit->p2.p2_fast;
1006 clock.p2 >= limit->p2.p2_slow;
1007 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009
1010 clock.p = clock.p1 * clock.p2;
1011
1012 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1013 clock.n) << 22, refclk * clock.m1);
1014
1015 if (m2 > INT_MAX/clock.m1)
1016 continue;
1017
1018 clock.m2 = m2;
1019
Imre Deakdccbea32015-06-22 23:35:51 +03001020 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001021
1022 if (!intel_PLL_is_valid(dev, limit, &clock))
1023 continue;
1024
Imre Deak9ca3ba02015-03-17 11:40:05 +02001025 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1026 best_error_ppm, &error_ppm))
1027 continue;
1028
1029 *best_clock = clock;
1030 best_error_ppm = error_ppm;
1031 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001032 }
1033 }
1034
1035 return found;
1036}
1037
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001038bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1039 intel_clock_t *best_clock)
1040{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001041 int refclk = 100000;
1042 const intel_limit_t *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001043
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001044 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001045 target_clock, refclk, NULL, best_clock);
1046}
1047
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001048bool intel_crtc_active(struct drm_crtc *crtc)
1049{
1050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1051
1052 /* Be paranoid as we can arrive here with only partial
1053 * state retrieved from the hardware during setup.
1054 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001055 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001056 * as Haswell has gained clock readout/fastboot support.
1057 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001058 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001059 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001060 *
1061 * FIXME: The intel_crtc->active here should be switched to
1062 * crtc->state->active once we have proper CRTC states wired up
1063 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001064 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001065 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001066 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067}
1068
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001069enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1070 enum pipe pipe)
1071{
1072 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001076}
1077
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001078static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1079{
1080 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001081 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001082 u32 line1, line2;
1083 u32 line_mask;
1084
1085 if (IS_GEN2(dev))
1086 line_mask = DSL_LINEMASK_GEN2;
1087 else
1088 line_mask = DSL_LINEMASK_GEN3;
1089
1090 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001091 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001092 line2 = I915_READ(reg) & line_mask;
1093
1094 return line1 == line2;
1095}
1096
Keith Packardab7ad7f2010-10-03 00:33:06 -07001097/*
1098 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001099 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001100 *
1101 * After disabling a pipe, we can't wait for vblank in the usual way,
1102 * spinning on the vblank interrupt status bit, since we won't actually
1103 * see an interrupt when the pipe is disabled.
1104 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001105 * On Gen4 and above:
1106 * wait for the pipe register state bit to turn off
1107 *
1108 * Otherwise:
1109 * wait for the display line value to settle (it usually
1110 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001111 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001112 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001113static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001114{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001115 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001116 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001117 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119
Keith Packardab7ad7f2010-10-03 00:33:06 -07001120 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001121 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001122
Keith Packardab7ad7f2010-10-03 00:33:06 -07001123 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001124 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1125 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001126 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001127 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001128 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001129 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001130 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001131 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001132}
1133
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001135void assert_pll(struct drm_i915_private *dev_priv,
1136 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138 u32 val;
1139 bool cur_state;
1140
Ville Syrjälä649636e2015-09-22 19:50:01 +03001141 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001143 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001144 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001145 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001146}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001147
Jani Nikula23538ef2013-08-27 15:12:22 +03001148/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001149void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001150{
1151 u32 val;
1152 bool cur_state;
1153
Ville Syrjäläa5805162015-05-26 20:42:30 +03001154 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001155 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001156 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001157
1158 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001159 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001160 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001161 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001162}
Jani Nikula23538ef2013-08-27 15:12:22 +03001163
Jesse Barnes040484a2011-01-03 12:14:26 -08001164static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1165 enum pipe pipe, bool state)
1166{
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001168 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1169 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001170
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001171 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001172 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001174 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001175 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001176 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001177 cur_state = !!(val & FDI_TX_ENABLE);
1178 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001179 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001180 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001181 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001182}
1183#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1184#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1185
1186static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1187 enum pipe pipe, bool state)
1188{
Jesse Barnes040484a2011-01-03 12:14:26 -08001189 u32 val;
1190 bool cur_state;
1191
Ville Syrjälä649636e2015-09-22 19:50:01 +03001192 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001193 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001194 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001195 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001196 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001197}
1198#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1199#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1200
1201static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1202 enum pipe pipe)
1203{
Jesse Barnes040484a2011-01-03 12:14:26 -08001204 u32 val;
1205
1206 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001207 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001208 return;
1209
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001210 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001211 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001212 return;
1213
Ville Syrjälä649636e2015-09-22 19:50:01 +03001214 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001215 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001216}
1217
Daniel Vetter55607e82013-06-16 21:42:39 +02001218void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001220{
Jesse Barnes040484a2011-01-03 12:14:26 -08001221 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001222 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001223
Ville Syrjälä649636e2015-09-22 19:50:01 +03001224 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001225 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001226 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001227 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001228 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001229}
1230
Daniel Vetterb680c372014-09-19 18:27:27 +02001231void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1232 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001233{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001234 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001235 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001236 u32 val;
1237 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001238 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001239
Jani Nikulabedd4db2014-08-22 15:04:13 +03001240 if (WARN_ON(HAS_DDI(dev)))
1241 return;
1242
1243 if (HAS_PCH_SPLIT(dev)) {
1244 u32 port_sel;
1245
Jesse Barnesea0760c2011-01-04 15:09:32 -08001246 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001247 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1248
1249 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1250 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1251 panel_pipe = PIPE_B;
1252 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001253 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001254 /* presumably write lock depends on pipe, not port select */
1255 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1256 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001257 } else {
1258 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001259 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1260 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001261 }
1262
1263 val = I915_READ(pp_reg);
1264 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001265 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001266 locked = false;
1267
Rob Clarke2c719b2014-12-15 13:56:32 -05001268 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001269 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001271}
1272
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001273static void assert_cursor(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
1275{
1276 struct drm_device *dev = dev_priv->dev;
1277 bool cur_state;
1278
Paulo Zanonid9d82082014-02-27 16:30:56 -03001279 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001280 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001281 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001282 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001283
Rob Clarke2c719b2014-12-15 13:56:32 -05001284 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001285 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001286 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001287}
1288#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1289#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1290
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001291void assert_pipe(struct drm_i915_private *dev_priv,
1292 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001293{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001294 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001295 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1296 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001297 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001298
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001299 /* if we need the pipe quirk it must be always on */
1300 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1301 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001302 state = true;
1303
Imre Deak4feed0e2016-02-12 18:55:14 +02001304 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1305 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001306 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001307 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001308
1309 intel_display_power_put(dev_priv, power_domain);
1310 } else {
1311 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001312 }
1313
Rob Clarke2c719b2014-12-15 13:56:32 -05001314 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001315 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001316 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001317}
1318
Chris Wilson931872f2012-01-16 23:01:13 +00001319static void assert_plane(struct drm_i915_private *dev_priv,
1320 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001321{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001322 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001323 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324
Ville Syrjälä649636e2015-09-22 19:50:01 +03001325 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001326 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001327 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001328 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001329 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001330}
1331
Chris Wilson931872f2012-01-16 23:01:13 +00001332#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1333#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1334
Jesse Barnesb24e7172011-01-04 15:09:30 -08001335static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1336 enum pipe pipe)
1337{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001338 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001339 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001340
Ville Syrjälä653e1022013-06-04 13:49:05 +03001341 /* Primary planes are fixed to pipes on gen4+ */
1342 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001343 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001344 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001345 "plane %c assertion failure, should be disabled but not\n",
1346 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001347 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001348 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001349
Jesse Barnesb24e7172011-01-04 15:09:30 -08001350 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001351 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001352 u32 val = I915_READ(DSPCNTR(i));
1353 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001354 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001355 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1357 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001358 }
1359}
1360
Jesse Barnes19332d72013-03-28 09:55:38 -07001361static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1362 enum pipe pipe)
1363{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001364 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001365 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001366
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001367 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001368 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001369 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001370 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001371 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1372 sprite, pipe_name(pipe));
1373 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001374 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001375 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001376 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001377 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001378 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001379 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001380 }
1381 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001382 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001383 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001384 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001385 plane_name(pipe), pipe_name(pipe));
1386 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001387 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001388 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001389 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1390 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001391 }
1392}
1393
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001394static void assert_vblank_disabled(struct drm_crtc *crtc)
1395{
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001397 drm_crtc_vblank_put(crtc);
1398}
1399
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001400void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1401 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001402{
Jesse Barnes92f25842011-01-04 15:09:34 -08001403 u32 val;
1404 bool enabled;
1405
Ville Syrjälä649636e2015-09-22 19:50:01 +03001406 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001407 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001408 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001409 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1410 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001411}
1412
Keith Packard4e634382011-08-06 10:39:45 -07001413static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001415{
1416 if ((val & DP_PORT_EN) == 0)
1417 return false;
1418
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001419 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001420 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001421 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1422 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001423 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001424 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1425 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001426 } else {
1427 if ((val & DP_PIPE_MASK) != (pipe << 30))
1428 return false;
1429 }
1430 return true;
1431}
1432
Keith Packard1519b992011-08-06 10:35:34 -07001433static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1434 enum pipe pipe, u32 val)
1435{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001436 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001437 return false;
1438
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001439 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001440 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001441 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001442 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001443 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1444 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001445 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001446 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001447 return false;
1448 }
1449 return true;
1450}
1451
1452static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1453 enum pipe pipe, u32 val)
1454{
1455 if ((val & LVDS_PORT_EN) == 0)
1456 return false;
1457
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001458 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001459 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1460 return false;
1461 } else {
1462 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1463 return false;
1464 }
1465 return true;
1466}
1467
1468static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe, u32 val)
1470{
1471 if ((val & ADPA_DAC_ENABLE) == 0)
1472 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001473 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001474 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1475 return false;
1476 } else {
1477 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1478 return false;
1479 }
1480 return true;
1481}
1482
Jesse Barnes291906f2011-02-02 12:28:03 -08001483static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001484 enum pipe pipe, i915_reg_t reg,
1485 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001486{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001487 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001488 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001489 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001490 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001491
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001492 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001493 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001494 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001495}
1496
1497static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001498 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001499{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001500 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001501 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001502 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001503 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001504
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001505 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001506 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001507 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001508}
1509
1510static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1511 enum pipe pipe)
1512{
Jesse Barnes291906f2011-02-02 12:28:03 -08001513 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001514
Keith Packardf0575e92011-07-25 22:12:43 -07001515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1516 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1517 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001518
Ville Syrjälä649636e2015-09-22 19:50:01 +03001519 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001520 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001521 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001522 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001523
Ville Syrjälä649636e2015-09-22 19:50:01 +03001524 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001525 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001526 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001527 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001528
Paulo Zanonie2debe92013-02-18 19:00:27 -03001529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1530 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1531 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001532}
1533
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001534static void _vlv_enable_pll(struct intel_crtc *crtc,
1535 const struct intel_crtc_state *pipe_config)
1536{
1537 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1538 enum pipe pipe = crtc->pipe;
1539
1540 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1541 POSTING_READ(DPLL(pipe));
1542 udelay(150);
1543
1544 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1545 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1546}
1547
Ville Syrjäläd288f652014-10-28 13:20:22 +02001548static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001549 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001550{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001551 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001552 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001553
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001554 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001555
Daniel Vetter87442f72013-06-06 00:52:17 +02001556 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001557 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001558
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001559 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1560 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001561
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001562 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1563 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001564}
1565
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001566
1567static void _chv_enable_pll(struct intel_crtc *crtc,
1568 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001569{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001570 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001571 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001572 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001573 u32 tmp;
1574
Ville Syrjäläa5805162015-05-26 20:42:30 +03001575 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576
1577 /* Enable back the 10bit clock to display controller */
1578 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1579 tmp |= DPIO_DCLKP_EN;
1580 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1581
Ville Syrjälä54433e92015-05-26 20:42:31 +03001582 mutex_unlock(&dev_priv->sb_lock);
1583
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584 /*
1585 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1586 */
1587 udelay(1);
1588
1589 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001590 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001591
1592 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001593 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001594 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001595}
1596
1597static void chv_enable_pll(struct intel_crtc *crtc,
1598 const struct intel_crtc_state *pipe_config)
1599{
1600 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1601 enum pipe pipe = crtc->pipe;
1602
1603 assert_pipe_disabled(dev_priv, pipe);
1604
1605 /* PLL is protected by panel, make sure we can write it */
1606 assert_panel_unlocked(dev_priv, pipe);
1607
1608 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1609 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001610
Ville Syrjäläc2317752016-03-15 16:39:56 +02001611 if (pipe != PIPE_A) {
1612 /*
1613 * WaPixelRepeatModeFixForC0:chv
1614 *
1615 * DPLLCMD is AWOL. Use chicken bits to propagate
1616 * the value from DPLLBMD to either pipe B or C.
1617 */
1618 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1619 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1620 I915_WRITE(CBR4_VLV, 0);
1621 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1622
1623 /*
1624 * DPLLB VGA mode also seems to cause problems.
1625 * We should always have it disabled.
1626 */
1627 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1628 } else {
1629 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1630 POSTING_READ(DPLL_MD(pipe));
1631 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001632}
1633
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001634static int intel_num_dvo_pipes(struct drm_device *dev)
1635{
1636 struct intel_crtc *crtc;
1637 int count = 0;
1638
1639 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001640 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001641 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001642
1643 return count;
1644}
1645
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001647{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 struct drm_device *dev = crtc->base.dev;
1649 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001650 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001651 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001652
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001653 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001654
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001656 if (IS_MOBILE(dev) && !IS_I830(dev))
1657 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001658
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001659 /* Enable DVO 2x clock on both PLLs if necessary */
1660 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1661 /*
1662 * It appears to be important that we don't enable this
1663 * for the current pipe before otherwise configuring the
1664 * PLL. No idea how this should be handled if multiple
1665 * DVO outputs are enabled simultaneosly.
1666 */
1667 dpll |= DPLL_DVO_2X_MODE;
1668 I915_WRITE(DPLL(!crtc->pipe),
1669 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1670 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001671
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001672 /*
1673 * Apparently we need to have VGA mode enabled prior to changing
1674 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1675 * dividers, even though the register value does change.
1676 */
1677 I915_WRITE(reg, 0);
1678
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001679 I915_WRITE(reg, dpll);
1680
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681 /* Wait for the clocks to stabilize. */
1682 POSTING_READ(reg);
1683 udelay(150);
1684
1685 if (INTEL_INFO(dev)->gen >= 4) {
1686 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001687 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001688 } else {
1689 /* The pixel multiplier can only be updated once the
1690 * DPLL is enabled and the clocks are stable.
1691 *
1692 * So write it again.
1693 */
1694 I915_WRITE(reg, dpll);
1695 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696
1697 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001699 POSTING_READ(reg);
1700 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001701 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702 POSTING_READ(reg);
1703 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001704 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001705 POSTING_READ(reg);
1706 udelay(150); /* wait for warmup */
1707}
1708
1709/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001710 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001711 * @dev_priv: i915 private structure
1712 * @pipe: pipe PLL to disable
1713 *
1714 * Disable the PLL for @pipe, making sure the pipe is off first.
1715 *
1716 * Note! This is for pre-ILK only.
1717 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001718static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001719{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001720 struct drm_device *dev = crtc->base.dev;
1721 struct drm_i915_private *dev_priv = dev->dev_private;
1722 enum pipe pipe = crtc->pipe;
1723
1724 /* Disable DVO 2x clock on both PLLs if necessary */
1725 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001726 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001727 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001728 I915_WRITE(DPLL(PIPE_B),
1729 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1730 I915_WRITE(DPLL(PIPE_A),
1731 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1732 }
1733
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001734 /* Don't disable pipe or pipe PLLs if needed */
1735 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1736 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 return;
1738
1739 /* Make sure the pipe isn't still relying on us */
1740 assert_pipe_disabled(dev_priv, pipe);
1741
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001742 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001743 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001744}
1745
Jesse Barnesf6071162013-10-01 10:41:38 -07001746static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1747{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001748 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001749
1750 /* Make sure the pipe isn't still relying on us */
1751 assert_pipe_disabled(dev_priv, pipe);
1752
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001753 val = DPLL_INTEGRATED_REF_CLK_VLV |
1754 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1755 if (pipe != PIPE_A)
1756 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1757
Jesse Barnesf6071162013-10-01 10:41:38 -07001758 I915_WRITE(DPLL(pipe), val);
1759 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001760}
1761
1762static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1763{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001764 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001765 u32 val;
1766
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001767 /* Make sure the pipe isn't still relying on us */
1768 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001769
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001770 val = DPLL_SSC_REF_CLK_CHV |
1771 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001772 if (pipe != PIPE_A)
1773 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001774
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001775 I915_WRITE(DPLL(pipe), val);
1776 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001777
Ville Syrjäläa5805162015-05-26 20:42:30 +03001778 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001779
1780 /* Disable 10bit clock to display controller */
1781 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1782 val &= ~DPIO_DCLKP_EN;
1783 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1784
Ville Syrjäläa5805162015-05-26 20:42:30 +03001785 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001786}
1787
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001788void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001789 struct intel_digital_port *dport,
1790 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001791{
1792 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001793 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001794
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001795 switch (dport->port) {
1796 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001797 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001798 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001799 break;
1800 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001801 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001802 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001803 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001804 break;
1805 case PORT_D:
1806 port_mask = DPLL_PORTD_READY_MASK;
1807 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001808 break;
1809 default:
1810 BUG();
1811 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001812
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001813 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1814 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1815 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001816}
1817
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001818static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1819 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001820{
Daniel Vetter23670b322012-11-01 09:15:30 +01001821 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001822 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001824 i915_reg_t reg;
1825 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001826
Jesse Barnes040484a2011-01-03 12:14:26 -08001827 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001828 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001829
1830 /* FDI must be feeding us bits for PCH ports */
1831 assert_fdi_tx_enabled(dev_priv, pipe);
1832 assert_fdi_rx_enabled(dev_priv, pipe);
1833
Daniel Vetter23670b322012-11-01 09:15:30 +01001834 if (HAS_PCH_CPT(dev)) {
1835 /* Workaround: Set the timing override bit before enabling the
1836 * pch transcoder. */
1837 reg = TRANS_CHICKEN2(pipe);
1838 val = I915_READ(reg);
1839 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1840 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001841 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001842
Daniel Vetterab9412b2013-05-03 11:49:46 +02001843 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001844 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001845 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001846
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001847 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001848 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001849 * Make the BPC in transcoder be consistent with
1850 * that in pipeconf reg. For HDMI we must use 8bpc
1851 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001852 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001853 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001854 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1855 val |= PIPECONF_8BPC;
1856 else
1857 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001858 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001859
1860 val &= ~TRANS_INTERLACE_MASK;
1861 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001862 if (HAS_PCH_IBX(dev_priv) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001863 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001864 val |= TRANS_LEGACY_INTERLACED_ILK;
1865 else
1866 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001867 else
1868 val |= TRANS_PROGRESSIVE;
1869
Jesse Barnes040484a2011-01-03 12:14:26 -08001870 I915_WRITE(reg, val | TRANS_ENABLE);
1871 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001872 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001873}
1874
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001875static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001876 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001877{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001878 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001879
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001880 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001881 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001882 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001883
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001884 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001885 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001886 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001887 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001888
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001889 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001890 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001891
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001892 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1893 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001894 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001895 else
1896 val |= TRANS_PROGRESSIVE;
1897
Daniel Vetterab9412b2013-05-03 11:49:46 +02001898 I915_WRITE(LPT_TRANSCONF, val);
1899 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001900 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001901}
1902
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001903static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1904 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001905{
Daniel Vetter23670b322012-11-01 09:15:30 +01001906 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001907 i915_reg_t reg;
1908 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001909
1910 /* FDI relies on the transcoder */
1911 assert_fdi_tx_disabled(dev_priv, pipe);
1912 assert_fdi_rx_disabled(dev_priv, pipe);
1913
Jesse Barnes291906f2011-02-02 12:28:03 -08001914 /* Ports must be off as well */
1915 assert_pch_ports_disabled(dev_priv, pipe);
1916
Daniel Vetterab9412b2013-05-03 11:49:46 +02001917 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001918 val = I915_READ(reg);
1919 val &= ~TRANS_ENABLE;
1920 I915_WRITE(reg, val);
1921 /* wait for PCH transcoder off, transcoder state */
1922 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001923 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001924
Ville Syrjäläc4656132015-10-29 21:25:56 +02001925 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001926 /* Workaround: Clear the timing override chicken bit again. */
1927 reg = TRANS_CHICKEN2(pipe);
1928 val = I915_READ(reg);
1929 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1930 I915_WRITE(reg, val);
1931 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001932}
1933
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001934static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001936 u32 val;
1937
Daniel Vetterab9412b2013-05-03 11:49:46 +02001938 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001939 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001940 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001941 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001942 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001943 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001944
1945 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001946 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001947 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001948 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001949}
1950
1951/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001952 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001953 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001955 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001956 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001957 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001958static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001959{
Paulo Zanoni03722642014-01-17 13:51:09 -02001960 struct drm_device *dev = crtc->base.dev;
1961 struct drm_i915_private *dev_priv = dev->dev_private;
1962 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001963 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001964 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001965 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001966 u32 val;
1967
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001968 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1969
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001970 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001971 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001972 assert_sprites_disabled(dev_priv, pipe);
1973
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001974 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001975 pch_transcoder = TRANSCODER_A;
1976 else
1977 pch_transcoder = pipe;
1978
Jesse Barnesb24e7172011-01-04 15:09:30 -08001979 /*
1980 * A pipe without a PLL won't actually be able to drive bits from
1981 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1982 * need the check.
1983 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001984 if (HAS_GMCH_DISPLAY(dev_priv))
Jani Nikulaa65347b2015-11-27 12:21:46 +02001985 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03001986 assert_dsi_pll_enabled(dev_priv);
1987 else
1988 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001989 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001990 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001991 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001992 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001993 assert_fdi_tx_pll_enabled(dev_priv,
1994 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001995 }
1996 /* FIXME: assert CPU port conditions for SNB+ */
1997 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001998
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001999 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002000 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002001 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002002 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2003 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002004 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002005 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002006
2007 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002008 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002009
2010 /*
2011 * Until the pipe starts DSL will read as 0, which would cause
2012 * an apparent vblank timestamp jump, which messes up also the
2013 * frame count when it's derived from the timestamps. So let's
2014 * wait for the pipe to start properly before we call
2015 * drm_crtc_vblank_on()
2016 */
2017 if (dev->max_vblank_count == 0 &&
2018 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2019 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020}
2021
2022/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002023 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002024 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002026 * Disable the pipe of @crtc, making sure that various hardware
2027 * specific requirements are met, if applicable, e.g. plane
2028 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 *
2030 * Will wait until the pipe has shut down before returning.
2031 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002032static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002033{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002034 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002035 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002036 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002037 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002038 u32 val;
2039
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002040 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2041
Jesse Barnesb24e7172011-01-04 15:09:30 -08002042 /*
2043 * Make sure planes won't keep trying to pump pixels to us,
2044 * or we might hang the display.
2045 */
2046 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002047 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002048 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002050 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002052 if ((val & PIPECONF_ENABLE) == 0)
2053 return;
2054
Ville Syrjälä67adc642014-08-15 01:21:57 +03002055 /*
2056 * Double wide has implications for planes
2057 * so best keep it disabled when not needed.
2058 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002059 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002060 val &= ~PIPECONF_DOUBLE_WIDE;
2061
2062 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002063 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2064 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002065 val &= ~PIPECONF_ENABLE;
2066
2067 I915_WRITE(reg, val);
2068 if ((val & PIPECONF_ENABLE) == 0)
2069 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002070}
2071
Chris Wilson693db182013-03-05 14:52:39 +00002072static bool need_vtd_wa(struct drm_device *dev)
2073{
2074#ifdef CONFIG_INTEL_IOMMU
2075 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2076 return true;
2077#endif
2078 return false;
2079}
2080
Ville Syrjälä832be822016-01-12 21:08:33 +02002081static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2082{
2083 return IS_GEN2(dev_priv) ? 2048 : 4096;
2084}
2085
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002086static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2087 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002088{
2089 switch (fb_modifier) {
2090 case DRM_FORMAT_MOD_NONE:
2091 return cpp;
2092 case I915_FORMAT_MOD_X_TILED:
2093 if (IS_GEN2(dev_priv))
2094 return 128;
2095 else
2096 return 512;
2097 case I915_FORMAT_MOD_Y_TILED:
2098 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2099 return 128;
2100 else
2101 return 512;
2102 case I915_FORMAT_MOD_Yf_TILED:
2103 switch (cpp) {
2104 case 1:
2105 return 64;
2106 case 2:
2107 case 4:
2108 return 128;
2109 case 8:
2110 case 16:
2111 return 256;
2112 default:
2113 MISSING_CASE(cpp);
2114 return cpp;
2115 }
2116 break;
2117 default:
2118 MISSING_CASE(fb_modifier);
2119 return cpp;
2120 }
2121}
2122
Ville Syrjälä832be822016-01-12 21:08:33 +02002123unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2124 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002125{
Ville Syrjälä832be822016-01-12 21:08:33 +02002126 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2127 return 1;
2128 else
2129 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002130 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002131}
2132
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002133/* Return the tile dimensions in pixel units */
2134static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2135 unsigned int *tile_width,
2136 unsigned int *tile_height,
2137 uint64_t fb_modifier,
2138 unsigned int cpp)
2139{
2140 unsigned int tile_width_bytes =
2141 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2142
2143 *tile_width = tile_width_bytes / cpp;
2144 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2145}
2146
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002147unsigned int
2148intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002149 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002150{
Ville Syrjälä832be822016-01-12 21:08:33 +02002151 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2152 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2153
2154 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002155}
2156
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002157unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2158{
2159 unsigned int size = 0;
2160 int i;
2161
2162 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2163 size += rot_info->plane[i].width * rot_info->plane[i].height;
2164
2165 return size;
2166}
2167
Daniel Vetter75c82a52015-10-14 16:51:04 +02002168static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002169intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2170 const struct drm_framebuffer *fb,
2171 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002172{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002173 if (intel_rotation_90_or_270(rotation)) {
2174 *view = i915_ggtt_view_rotated;
2175 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2176 } else {
2177 *view = i915_ggtt_view_normal;
2178 }
2179}
2180
2181static void
2182intel_fill_fb_info(struct drm_i915_private *dev_priv,
2183 struct drm_framebuffer *fb)
2184{
2185 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002186 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002187
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002188 tile_size = intel_tile_size(dev_priv);
2189
2190 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002191 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2192 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002193
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002194 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2195 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002196
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002197 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002198 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002199 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2200 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002201
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002202 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002203 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2204 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002205 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002206}
2207
Ville Syrjälä603525d2016-01-12 21:08:37 +02002208static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002209{
2210 if (INTEL_INFO(dev_priv)->gen >= 9)
2211 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002212 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002213 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002214 return 128 * 1024;
2215 else if (INTEL_INFO(dev_priv)->gen >= 4)
2216 return 4 * 1024;
2217 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002218 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002219}
2220
Ville Syrjälä603525d2016-01-12 21:08:37 +02002221static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2222 uint64_t fb_modifier)
2223{
2224 switch (fb_modifier) {
2225 case DRM_FORMAT_MOD_NONE:
2226 return intel_linear_alignment(dev_priv);
2227 case I915_FORMAT_MOD_X_TILED:
2228 if (INTEL_INFO(dev_priv)->gen >= 9)
2229 return 256 * 1024;
2230 return 0;
2231 case I915_FORMAT_MOD_Y_TILED:
2232 case I915_FORMAT_MOD_Yf_TILED:
2233 return 1 * 1024 * 1024;
2234 default:
2235 MISSING_CASE(fb_modifier);
2236 return 0;
2237 }
2238}
2239
Chris Wilson127bd2a2010-07-23 23:32:05 +01002240int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002241intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2242 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002244 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002245 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002246 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002247 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002248 u32 alignment;
2249 int ret;
2250
Matt Roperebcdd392014-07-09 16:22:11 -07002251 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2252
Ville Syrjälä603525d2016-01-12 21:08:37 +02002253 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002254
Ville Syrjälä3465c582016-02-15 22:54:43 +02002255 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002256
Chris Wilson693db182013-03-05 14:52:39 +00002257 /* Note that the w/a also requires 64 PTE of padding following the
2258 * bo. We currently fill all unused PTE with the shadow page and so
2259 * we should always have valid PTE following the scanout preventing
2260 * the VT-d warning.
2261 */
2262 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2263 alignment = 256 * 1024;
2264
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002265 /*
2266 * Global gtt pte registers are special registers which actually forward
2267 * writes to a chunk of system memory. Which means that there is no risk
2268 * that the register values disappear as soon as we call
2269 * intel_runtime_pm_put(), so it is correct to wrap only the
2270 * pin/unpin/fence and not more.
2271 */
2272 intel_runtime_pm_get(dev_priv);
2273
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002274 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2275 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002276 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002277 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002278
2279 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2280 * fence, whereas 965+ only requires a fence if using
2281 * framebuffer compression. For simplicity, we always install
2282 * a fence as the cost is not that onerous.
2283 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002284 if (view.type == I915_GGTT_VIEW_NORMAL) {
2285 ret = i915_gem_object_get_fence(obj);
2286 if (ret == -EDEADLK) {
2287 /*
2288 * -EDEADLK means there are no free fences
2289 * no pending flips.
2290 *
2291 * This is propagated to atomic, but it uses
2292 * -EDEADLK to force a locking recovery, so
2293 * change the returned error to -EBUSY.
2294 */
2295 ret = -EBUSY;
2296 goto err_unpin;
2297 } else if (ret)
2298 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002299
Vivek Kasireddy98072162015-10-29 18:54:38 -07002300 i915_gem_object_pin_fence(obj);
2301 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002302
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002303 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002304 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002305
2306err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002307 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002308err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002309 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002310 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002311}
2312
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002313void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002314{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002315 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002316 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002317
Matt Roperebcdd392014-07-09 16:22:11 -07002318 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2319
Ville Syrjälä3465c582016-02-15 22:54:43 +02002320 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002321
Vivek Kasireddy98072162015-10-29 18:54:38 -07002322 if (view.type == I915_GGTT_VIEW_NORMAL)
2323 i915_gem_object_unpin_fence(obj);
2324
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002325 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002326}
2327
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002328/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002329 * Adjust the tile offset by moving the difference into
2330 * the x/y offsets.
2331 *
2332 * Input tile dimensions and pitch must already be
2333 * rotated to match x and y, and in pixel units.
2334 */
2335static u32 intel_adjust_tile_offset(int *x, int *y,
2336 unsigned int tile_width,
2337 unsigned int tile_height,
2338 unsigned int tile_size,
2339 unsigned int pitch_tiles,
2340 u32 old_offset,
2341 u32 new_offset)
2342{
2343 unsigned int tiles;
2344
2345 WARN_ON(old_offset & (tile_size - 1));
2346 WARN_ON(new_offset & (tile_size - 1));
2347 WARN_ON(new_offset > old_offset);
2348
2349 tiles = (old_offset - new_offset) / tile_size;
2350
2351 *y += tiles / pitch_tiles * tile_height;
2352 *x += tiles % pitch_tiles * tile_width;
2353
2354 return new_offset;
2355}
2356
2357/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002358 * Computes the linear offset to the base tile and adjusts
2359 * x, y. bytes per pixel is assumed to be a power-of-two.
2360 *
2361 * In the 90/270 rotated case, x and y are assumed
2362 * to be already rotated to match the rotated GTT view, and
2363 * pitch is the tile_height aligned framebuffer height.
2364 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002365u32 intel_compute_tile_offset(int *x, int *y,
2366 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002367 unsigned int pitch,
2368 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002369{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002370 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2371 uint64_t fb_modifier = fb->modifier[plane];
2372 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002373 u32 offset, offset_aligned, alignment;
2374
2375 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2376 if (alignment)
2377 alignment--;
2378
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002379 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002380 unsigned int tile_size, tile_width, tile_height;
2381 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002382
Ville Syrjäläd8433102016-01-12 21:08:35 +02002383 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002384 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2385 fb_modifier, cpp);
2386
2387 if (intel_rotation_90_or_270(rotation)) {
2388 pitch_tiles = pitch / tile_height;
2389 swap(tile_width, tile_height);
2390 } else {
2391 pitch_tiles = pitch / (tile_width * cpp);
2392 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002393
Ville Syrjäläd8433102016-01-12 21:08:35 +02002394 tile_rows = *y / tile_height;
2395 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002396
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002397 tiles = *x / tile_width;
2398 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002399
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002400 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2401 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002402
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002403 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2404 tile_size, pitch_tiles,
2405 offset, offset_aligned);
2406 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002407 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002408 offset_aligned = offset & ~alignment;
2409
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002410 *y = (offset & alignment) / pitch;
2411 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002412 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002413
2414 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002415}
2416
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002417static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002418{
2419 switch (format) {
2420 case DISPPLANE_8BPP:
2421 return DRM_FORMAT_C8;
2422 case DISPPLANE_BGRX555:
2423 return DRM_FORMAT_XRGB1555;
2424 case DISPPLANE_BGRX565:
2425 return DRM_FORMAT_RGB565;
2426 default:
2427 case DISPPLANE_BGRX888:
2428 return DRM_FORMAT_XRGB8888;
2429 case DISPPLANE_RGBX888:
2430 return DRM_FORMAT_XBGR8888;
2431 case DISPPLANE_BGRX101010:
2432 return DRM_FORMAT_XRGB2101010;
2433 case DISPPLANE_RGBX101010:
2434 return DRM_FORMAT_XBGR2101010;
2435 }
2436}
2437
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002438static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2439{
2440 switch (format) {
2441 case PLANE_CTL_FORMAT_RGB_565:
2442 return DRM_FORMAT_RGB565;
2443 default:
2444 case PLANE_CTL_FORMAT_XRGB_8888:
2445 if (rgb_order) {
2446 if (alpha)
2447 return DRM_FORMAT_ABGR8888;
2448 else
2449 return DRM_FORMAT_XBGR8888;
2450 } else {
2451 if (alpha)
2452 return DRM_FORMAT_ARGB8888;
2453 else
2454 return DRM_FORMAT_XRGB8888;
2455 }
2456 case PLANE_CTL_FORMAT_XRGB_2101010:
2457 if (rgb_order)
2458 return DRM_FORMAT_XBGR2101010;
2459 else
2460 return DRM_FORMAT_XRGB2101010;
2461 }
2462}
2463
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002464static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002465intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2466 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002467{
2468 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002469 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002470 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002471 struct drm_i915_gem_object *obj = NULL;
2472 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002473 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002474 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2475 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2476 PAGE_SIZE);
2477
2478 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002479
Chris Wilsonff2652e2014-03-10 08:07:02 +00002480 if (plane_config->size == 0)
2481 return false;
2482
Paulo Zanoni3badb492015-09-23 12:52:23 -03002483 /* If the FB is too big, just don't use it since fbdev is not very
2484 * important and we should probably use that space with FBC or other
2485 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002486 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002487 return false;
2488
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002489 mutex_lock(&dev->struct_mutex);
2490
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002491 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2492 base_aligned,
2493 base_aligned,
2494 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002495 if (!obj) {
2496 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002497 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002498 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002499
Damien Lespiau49af4492015-01-20 12:51:44 +00002500 obj->tiling_mode = plane_config->tiling;
2501 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002502 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002503
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002504 mode_cmd.pixel_format = fb->pixel_format;
2505 mode_cmd.width = fb->width;
2506 mode_cmd.height = fb->height;
2507 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002508 mode_cmd.modifier[0] = fb->modifier[0];
2509 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002510
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002511 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002512 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002513 DRM_DEBUG_KMS("intel fb init failed\n");
2514 goto out_unref_obj;
2515 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002516
Jesse Barnes46f297f2014-03-07 08:57:48 -08002517 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002518
Daniel Vetterf6936e22015-03-26 12:17:05 +01002519 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002520 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002521
2522out_unref_obj:
2523 drm_gem_object_unreference(&obj->base);
2524 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002525 return false;
2526}
2527
Matt Roperafd65eb2015-02-03 13:10:04 -08002528/* Update plane->state->fb to match plane->fb after driver-internal updates */
2529static void
2530update_state_fb(struct drm_plane *plane)
2531{
2532 if (plane->fb == plane->state->fb)
2533 return;
2534
2535 if (plane->state->fb)
2536 drm_framebuffer_unreference(plane->state->fb);
2537 plane->state->fb = plane->fb;
2538 if (plane->state->fb)
2539 drm_framebuffer_reference(plane->state->fb);
2540}
2541
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002542static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002543intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2544 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545{
2546 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002547 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002548 struct drm_crtc *c;
2549 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002550 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002551 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002552 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002553 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2554 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002555 struct intel_plane_state *intel_state =
2556 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002557 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558
Damien Lespiau2d140302015-02-05 17:22:18 +00002559 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002560 return;
2561
Daniel Vetterf6936e22015-03-26 12:17:05 +01002562 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002563 fb = &plane_config->fb->base;
2564 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002565 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002566
Damien Lespiau2d140302015-02-05 17:22:18 +00002567 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002568
2569 /*
2570 * Failed to alloc the obj, check to see if we should share
2571 * an fb with another CRTC instead
2572 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002573 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002574 i = to_intel_crtc(c);
2575
2576 if (c == &intel_crtc->base)
2577 continue;
2578
Matt Roper2ff8fde2014-07-08 07:50:07 -07002579 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002580 continue;
2581
Daniel Vetter88595ac2015-03-26 12:42:24 +01002582 fb = c->primary->fb;
2583 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002584 continue;
2585
Daniel Vetter88595ac2015-03-26 12:42:24 +01002586 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002587 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002588 drm_framebuffer_reference(fb);
2589 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590 }
2591 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002592
Matt Roper200757f2015-12-03 11:37:36 -08002593 /*
2594 * We've failed to reconstruct the BIOS FB. Current display state
2595 * indicates that the primary plane is visible, but has a NULL FB,
2596 * which will lead to problems later if we don't fix it up. The
2597 * simplest solution is to just disable the primary plane now and
2598 * pretend the BIOS never had it enabled.
2599 */
2600 to_intel_plane_state(plane_state)->visible = false;
2601 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002602 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002603 intel_plane->disable_plane(primary, &intel_crtc->base);
2604
Daniel Vetter88595ac2015-03-26 12:42:24 +01002605 return;
2606
2607valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002608 plane_state->src_x = 0;
2609 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002610 plane_state->src_w = fb->width << 16;
2611 plane_state->src_h = fb->height << 16;
2612
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002613 plane_state->crtc_x = 0;
2614 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002615 plane_state->crtc_w = fb->width;
2616 plane_state->crtc_h = fb->height;
2617
Matt Roper0a8d8a82015-12-03 11:37:38 -08002618 intel_state->src.x1 = plane_state->src_x;
2619 intel_state->src.y1 = plane_state->src_y;
2620 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2621 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2622 intel_state->dst.x1 = plane_state->crtc_x;
2623 intel_state->dst.y1 = plane_state->crtc_y;
2624 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2625 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2626
Daniel Vetter88595ac2015-03-26 12:42:24 +01002627 obj = intel_fb_obj(fb);
2628 if (obj->tiling_mode != I915_TILING_NONE)
2629 dev_priv->preserve_bios_swizzle = true;
2630
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002631 drm_framebuffer_reference(fb);
2632 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002633 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002634 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002635 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002636}
2637
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002638static void i9xx_update_primary_plane(struct drm_plane *primary,
2639 const struct intel_crtc_state *crtc_state,
2640 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002641{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002642 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002643 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2645 struct drm_framebuffer *fb = plane_state->base.fb;
2646 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002647 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002648 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002649 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002650 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002651 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002652 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002653 int x = plane_state->src.x1 >> 16;
2654 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002655
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002656 dspcntr = DISPPLANE_GAMMA_ENABLE;
2657
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002658 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002659
2660 if (INTEL_INFO(dev)->gen < 4) {
2661 if (intel_crtc->pipe == PIPE_B)
2662 dspcntr |= DISPPLANE_SEL_PIPE_B;
2663
2664 /* pipesrc and dspsize control the size that is scaled from,
2665 * which should always be the user's requested size.
2666 */
2667 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002668 ((crtc_state->pipe_src_h - 1) << 16) |
2669 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002670 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002671 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2672 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002673 ((crtc_state->pipe_src_h - 1) << 16) |
2674 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002675 I915_WRITE(PRIMPOS(plane), 0);
2676 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002677 }
2678
Ville Syrjälä57779d02012-10-31 17:50:14 +02002679 switch (fb->pixel_format) {
2680 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002681 dspcntr |= DISPPLANE_8BPP;
2682 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002683 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002684 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002685 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002686 case DRM_FORMAT_RGB565:
2687 dspcntr |= DISPPLANE_BGRX565;
2688 break;
2689 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002690 dspcntr |= DISPPLANE_BGRX888;
2691 break;
2692 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002693 dspcntr |= DISPPLANE_RGBX888;
2694 break;
2695 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002696 dspcntr |= DISPPLANE_BGRX101010;
2697 break;
2698 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002700 break;
2701 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002702 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002703 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002704
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002705 if (INTEL_INFO(dev)->gen >= 4 &&
2706 obj->tiling_mode != I915_TILING_NONE)
2707 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002708
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002709 if (IS_G4X(dev))
2710 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2711
Ville Syrjäläac484962016-01-20 21:05:26 +02002712 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002713
Daniel Vetterc2c75132012-07-05 12:17:30 +02002714 if (INTEL_INFO(dev)->gen >= 4) {
2715 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002716 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002717 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002718 linear_offset -= intel_crtc->dspaddr_offset;
2719 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002720 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002721 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002722
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002723 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302724 dspcntr |= DISPPLANE_ROTATE_180;
2725
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002726 x += (crtc_state->pipe_src_w - 1);
2727 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302728
2729 /* Finding the last pixel of the last line of the display
2730 data and adding to linear_offset*/
2731 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002732 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002733 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302734 }
2735
Paulo Zanoni2db33662015-09-14 15:20:03 -03002736 intel_crtc->adjusted_x = x;
2737 intel_crtc->adjusted_y = y;
2738
Sonika Jindal48404c12014-08-22 14:06:04 +05302739 I915_WRITE(reg, dspcntr);
2740
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002741 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002742 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002743 I915_WRITE(DSPSURF(plane),
2744 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002745 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002746 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002747 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002748 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002749 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002750}
2751
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002752static void i9xx_disable_primary_plane(struct drm_plane *primary,
2753 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002754{
2755 struct drm_device *dev = crtc->dev;
2756 struct drm_i915_private *dev_priv = dev->dev_private;
2757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002758 int plane = intel_crtc->plane;
2759
2760 I915_WRITE(DSPCNTR(plane), 0);
2761 if (INTEL_INFO(dev_priv)->gen >= 4)
2762 I915_WRITE(DSPSURF(plane), 0);
2763 else
2764 I915_WRITE(DSPADDR(plane), 0);
2765 POSTING_READ(DSPCNTR(plane));
2766}
2767
2768static void ironlake_update_primary_plane(struct drm_plane *primary,
2769 const struct intel_crtc_state *crtc_state,
2770 const struct intel_plane_state *plane_state)
2771{
2772 struct drm_device *dev = primary->dev;
2773 struct drm_i915_private *dev_priv = dev->dev_private;
2774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2775 struct drm_framebuffer *fb = plane_state->base.fb;
2776 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002777 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002778 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002779 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002780 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002781 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002782 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002783 int x = plane_state->src.x1 >> 16;
2784 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002785
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002786 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002787 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002788
2789 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2790 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2791
Ville Syrjälä57779d02012-10-31 17:50:14 +02002792 switch (fb->pixel_format) {
2793 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002794 dspcntr |= DISPPLANE_8BPP;
2795 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002796 case DRM_FORMAT_RGB565:
2797 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002798 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002799 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002800 dspcntr |= DISPPLANE_BGRX888;
2801 break;
2802 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002803 dspcntr |= DISPPLANE_RGBX888;
2804 break;
2805 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002806 dspcntr |= DISPPLANE_BGRX101010;
2807 break;
2808 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002809 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002810 break;
2811 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002812 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002813 }
2814
2815 if (obj->tiling_mode != I915_TILING_NONE)
2816 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002817
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002818 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002819 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820
Ville Syrjäläac484962016-01-20 21:05:26 +02002821 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002822 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002823 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002824 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002825 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002826 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302827 dspcntr |= DISPPLANE_ROTATE_180;
2828
2829 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002830 x += (crtc_state->pipe_src_w - 1);
2831 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302832
2833 /* Finding the last pixel of the last line of the display
2834 data and adding to linear_offset*/
2835 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002836 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002837 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302838 }
2839 }
2840
Paulo Zanoni2db33662015-09-14 15:20:03 -03002841 intel_crtc->adjusted_x = x;
2842 intel_crtc->adjusted_y = y;
2843
Sonika Jindal48404c12014-08-22 14:06:04 +05302844 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002845
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002846 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002847 I915_WRITE(DSPSURF(plane),
2848 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002849 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002850 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2851 } else {
2852 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2853 I915_WRITE(DSPLINOFF(plane), linear_offset);
2854 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002855 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002856}
2857
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002858u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2859 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002860{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002861 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2862 return 64;
2863 } else {
2864 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002865
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002866 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002867 }
2868}
2869
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002870u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2871 struct drm_i915_gem_object *obj,
2872 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002873{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002874 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002875 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002876 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002877
Ville Syrjäläe7941292016-01-19 18:23:17 +02002878 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002879 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002880
Daniel Vetterce7f1722015-10-14 16:51:06 +02002881 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002882 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002883 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002884 return -1;
2885
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002886 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002887
2888 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002889 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002890 PAGE_SIZE;
2891 }
2892
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002893 WARN_ON(upper_32_bits(offset));
2894
2895 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002896}
2897
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002898static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2899{
2900 struct drm_device *dev = intel_crtc->base.dev;
2901 struct drm_i915_private *dev_priv = dev->dev_private;
2902
2903 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2904 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2905 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002906}
2907
Chandra Kondurua1b22782015-04-07 15:28:45 -07002908/*
2909 * This function detaches (aka. unbinds) unused scalers in hardware
2910 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002911static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002912{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002913 struct intel_crtc_scaler_state *scaler_state;
2914 int i;
2915
Chandra Kondurua1b22782015-04-07 15:28:45 -07002916 scaler_state = &intel_crtc->config->scaler_state;
2917
2918 /* loop through and disable scalers that aren't in use */
2919 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002920 if (!scaler_state->scalers[i].in_use)
2921 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002922 }
2923}
2924
Chandra Konduru6156a452015-04-27 13:48:39 -07002925u32 skl_plane_ctl_format(uint32_t pixel_format)
2926{
Chandra Konduru6156a452015-04-27 13:48:39 -07002927 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002928 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002929 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002930 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002931 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002932 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002933 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002934 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002935 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002936 /*
2937 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2938 * to be already pre-multiplied. We need to add a knob (or a different
2939 * DRM_FORMAT) for user-space to configure that.
2940 */
2941 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002942 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002943 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002944 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002945 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002946 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002948 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002950 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002952 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002953 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002954 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002955 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002956 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002960 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002962
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002963 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964}
2965
2966u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2967{
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 switch (fb_modifier) {
2969 case DRM_FORMAT_MOD_NONE:
2970 break;
2971 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002972 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002973 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002974 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002975 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977 default:
2978 MISSING_CASE(fb_modifier);
2979 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002980
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002981 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002982}
2983
2984u32 skl_plane_ctl_rotation(unsigned int rotation)
2985{
Chandra Konduru6156a452015-04-27 13:48:39 -07002986 switch (rotation) {
2987 case BIT(DRM_ROTATE_0):
2988 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302989 /*
2990 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2991 * while i915 HW rotation is clockwise, thats why this swapping.
2992 */
Chandra Konduru6156a452015-04-27 13:48:39 -07002993 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302994 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302998 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 default:
3000 MISSING_CASE(rotation);
3001 }
3002
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004}
3005
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003006static void skylake_update_primary_plane(struct drm_plane *plane,
3007 const struct intel_crtc_state *crtc_state,
3008 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003009{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003010 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003011 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3013 struct drm_framebuffer *fb = plane_state->base.fb;
3014 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003015 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303016 u32 plane_ctl, stride_div, stride;
3017 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003018 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303019 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003020 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003021 int scaler_id = plane_state->scaler_id;
3022 int src_x = plane_state->src.x1 >> 16;
3023 int src_y = plane_state->src.y1 >> 16;
3024 int src_w = drm_rect_width(&plane_state->src) >> 16;
3025 int src_h = drm_rect_height(&plane_state->src) >> 16;
3026 int dst_x = plane_state->dst.x1;
3027 int dst_y = plane_state->dst.y1;
3028 int dst_w = drm_rect_width(&plane_state->dst);
3029 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003030
3031 plane_ctl = PLANE_CTL_ENABLE |
3032 PLANE_CTL_PIPE_GAMMA_ENABLE |
3033 PLANE_CTL_PIPE_CSC_ENABLE;
3034
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3036 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003037 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003039
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003040 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003041 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003042 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303043
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003044 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003045
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303046 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003047 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3048
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303049 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003050 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303051 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003052 x_offset = stride * tile_height - src_y - src_h;
3053 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003054 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303055 } else {
3056 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003057 x_offset = src_x;
3058 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003059 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303060 }
3061 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003062
Paulo Zanoni2db33662015-09-14 15:20:03 -03003063 intel_crtc->adjusted_x = x_offset;
3064 intel_crtc->adjusted_y = y_offset;
3065
Damien Lespiau70d21f02013-07-03 21:06:04 +01003066 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303067 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3068 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3069 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003070
3071 if (scaler_id >= 0) {
3072 uint32_t ps_ctrl = 0;
3073
3074 WARN_ON(!dst_w || !dst_h);
3075 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3076 crtc_state->scaler_state.scalers[scaler_id].mode;
3077 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3078 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3079 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3080 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3081 I915_WRITE(PLANE_POS(pipe, 0), 0);
3082 } else {
3083 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3084 }
3085
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003086 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003087
3088 POSTING_READ(PLANE_SURF(pipe, 0));
3089}
3090
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003091static void skylake_disable_primary_plane(struct drm_plane *primary,
3092 struct drm_crtc *crtc)
3093{
3094 struct drm_device *dev = crtc->dev;
3095 struct drm_i915_private *dev_priv = dev->dev_private;
3096 int pipe = to_intel_crtc(crtc)->pipe;
3097
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003098 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3099 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3100 POSTING_READ(PLANE_SURF(pipe, 0));
3101}
3102
Jesse Barnes17638cd2011-06-24 12:19:23 -07003103/* Assume fb object is pinned & idle & fenced and just update base pointers */
3104static int
3105intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3106 int x, int y, enum mode_set_atomic state)
3107{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003108 /* Support for kgdboc is disabled, this needs a major rework. */
3109 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003110
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003111 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003112}
3113
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003114static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003115{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003116 struct drm_crtc *crtc;
3117
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003118 for_each_crtc(dev_priv->dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3120 enum plane plane = intel_crtc->plane;
3121
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003122 intel_prepare_page_flip(dev_priv, plane);
3123 intel_finish_page_flip_plane(dev_priv, plane);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003124 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003125}
3126
3127static void intel_update_primary_planes(struct drm_device *dev)
3128{
Ville Syrjälä75147472014-11-24 18:28:11 +02003129 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003130
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003131 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003132 struct intel_plane *plane = to_intel_plane(crtc->primary);
3133 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003134
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003135 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003136 plane_state = to_intel_plane_state(plane->base.state);
3137
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003138 if (plane_state->visible)
3139 plane->update_plane(&plane->base,
3140 to_intel_crtc_state(crtc->state),
3141 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003142
3143 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003144 }
3145}
3146
Chris Wilsonc0336662016-05-06 15:40:21 +01003147void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003148{
3149 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003150 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003151 return;
3152
3153 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003154 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003155 return;
3156
Chris Wilsonc0336662016-05-06 15:40:21 +01003157 drm_modeset_lock_all(dev_priv->dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003158 /*
3159 * Disabling the crtcs gracefully seems nicer. Also the
3160 * g33 docs say we should at least disable all the planes.
3161 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003162 intel_display_suspend(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003163}
3164
Chris Wilsonc0336662016-05-06 15:40:21 +01003165void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003166{
Ville Syrjälä75147472014-11-24 18:28:11 +02003167 /*
3168 * Flips in the rings will be nuked by the reset,
3169 * so complete all pending flips so that user space
3170 * will get its events and not get stuck.
3171 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003172 intel_complete_page_flips(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003173
3174 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003175 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003176 return;
3177
3178 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003179 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä75147472014-11-24 18:28:11 +02003180 /*
3181 * Flips in the rings have been nuked by the reset,
3182 * so update the base address of all primary
3183 * planes to the the last fb to make sure we're
3184 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003185 *
3186 * FIXME: Atomic will make this obsolete since we won't schedule
3187 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003188 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003189 intel_update_primary_planes(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003190 return;
3191 }
3192
3193 /*
3194 * The display has been reset as well,
3195 * so need a full re-initialization.
3196 */
3197 intel_runtime_pm_disable_interrupts(dev_priv);
3198 intel_runtime_pm_enable_interrupts(dev_priv);
3199
Chris Wilsonc0336662016-05-06 15:40:21 +01003200 intel_modeset_init_hw(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003201
3202 spin_lock_irq(&dev_priv->irq_lock);
3203 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003204 dev_priv->display.hpd_irq_setup(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003205 spin_unlock_irq(&dev_priv->irq_lock);
3206
Chris Wilsonc0336662016-05-06 15:40:21 +01003207 intel_display_resume(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003208
3209 intel_hpd_init(dev_priv);
3210
Chris Wilsonc0336662016-05-06 15:40:21 +01003211 drm_modeset_unlock_all(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003212}
3213
Chris Wilson7d5e3792014-03-04 13:15:08 +00003214static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3215{
3216 struct drm_device *dev = crtc->dev;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonc19ae982016-04-13 17:35:03 +01003218 unsigned reset_counter;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003219 bool pending;
3220
Chris Wilson7f1847e2016-04-13 17:35:04 +01003221 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3222 if (intel_crtc->reset_counter != reset_counter)
Chris Wilson7d5e3792014-03-04 13:15:08 +00003223 return false;
3224
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003225 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003226 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003227 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003228
3229 return pending;
3230}
3231
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003232static void intel_update_pipe_config(struct intel_crtc *crtc,
3233 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003234{
3235 struct drm_device *dev = crtc->base.dev;
3236 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003237 struct intel_crtc_state *pipe_config =
3238 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003239
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003240 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3241 crtc->base.mode = crtc->base.state->mode;
3242
3243 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3244 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3245 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003246
3247 /*
3248 * Update pipe size and adjust fitter if needed: the reason for this is
3249 * that in compute_mode_changes we check the native mode (not the pfit
3250 * mode) to see if we can flip rather than do a full mode set. In the
3251 * fastboot case, we'll flip, but if we don't update the pipesrc and
3252 * pfit state, we'll end up with a big fb scanned out into the wrong
3253 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003254 */
3255
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003256 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003257 ((pipe_config->pipe_src_w - 1) << 16) |
3258 (pipe_config->pipe_src_h - 1));
3259
3260 /* on skylake this is done by detaching scalers */
3261 if (INTEL_INFO(dev)->gen >= 9) {
3262 skl_detach_scalers(crtc);
3263
3264 if (pipe_config->pch_pfit.enabled)
3265 skylake_pfit_enable(crtc);
3266 } else if (HAS_PCH_SPLIT(dev)) {
3267 if (pipe_config->pch_pfit.enabled)
3268 ironlake_pfit_enable(crtc);
3269 else if (old_crtc_state->pch_pfit.enabled)
3270 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003271 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003272}
3273
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003274static void intel_fdi_normal_train(struct drm_crtc *crtc)
3275{
3276 struct drm_device *dev = crtc->dev;
3277 struct drm_i915_private *dev_priv = dev->dev_private;
3278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3279 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003280 i915_reg_t reg;
3281 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003282
3283 /* enable normal train */
3284 reg = FDI_TX_CTL(pipe);
3285 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003286 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003287 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3288 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003289 } else {
3290 temp &= ~FDI_LINK_TRAIN_NONE;
3291 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003292 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003293 I915_WRITE(reg, temp);
3294
3295 reg = FDI_RX_CTL(pipe);
3296 temp = I915_READ(reg);
3297 if (HAS_PCH_CPT(dev)) {
3298 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3299 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3300 } else {
3301 temp &= ~FDI_LINK_TRAIN_NONE;
3302 temp |= FDI_LINK_TRAIN_NONE;
3303 }
3304 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3305
3306 /* wait one idle pattern time */
3307 POSTING_READ(reg);
3308 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003309
3310 /* IVB wants error correction enabled */
3311 if (IS_IVYBRIDGE(dev))
3312 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3313 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003314}
3315
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003316/* The FDI link training functions for ILK/Ibexpeak. */
3317static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3318{
3319 struct drm_device *dev = crtc->dev;
3320 struct drm_i915_private *dev_priv = dev->dev_private;
3321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3322 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003323 i915_reg_t reg;
3324 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003325
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003326 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003327 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003328
Adam Jacksone1a44742010-06-25 15:32:14 -04003329 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3330 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003331 reg = FDI_RX_IMR(pipe);
3332 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003333 temp &= ~FDI_RX_SYMBOL_LOCK;
3334 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003335 I915_WRITE(reg, temp);
3336 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003337 udelay(150);
3338
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003339 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003340 reg = FDI_TX_CTL(pipe);
3341 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003342 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003343 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003344 temp &= ~FDI_LINK_TRAIN_NONE;
3345 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003346 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003347
Chris Wilson5eddb702010-09-11 13:48:45 +01003348 reg = FDI_RX_CTL(pipe);
3349 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003350 temp &= ~FDI_LINK_TRAIN_NONE;
3351 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003352 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3353
3354 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003355 udelay(150);
3356
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003357 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003358 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3359 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3360 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003361
Chris Wilson5eddb702010-09-11 13:48:45 +01003362 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003363 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003364 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003365 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3366
3367 if ((temp & FDI_RX_BIT_LOCK)) {
3368 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003370 break;
3371 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003372 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003373 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003374 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003375
3376 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003377 reg = FDI_TX_CTL(pipe);
3378 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003379 temp &= ~FDI_LINK_TRAIN_NONE;
3380 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003381 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003382
Chris Wilson5eddb702010-09-11 13:48:45 +01003383 reg = FDI_RX_CTL(pipe);
3384 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003385 temp &= ~FDI_LINK_TRAIN_NONE;
3386 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003387 I915_WRITE(reg, temp);
3388
3389 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003390 udelay(150);
3391
Chris Wilson5eddb702010-09-11 13:48:45 +01003392 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003393 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3396
3397 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003398 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003399 DRM_DEBUG_KMS("FDI train 2 done.\n");
3400 break;
3401 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003402 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003403 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405
3406 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003407
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003408}
3409
Akshay Joshi0206e352011-08-16 15:34:10 -04003410static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003411 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3412 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3413 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3414 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3415};
3416
3417/* The FDI link training functions for SNB/Cougarpoint. */
3418static void gen6_fdi_link_train(struct drm_crtc *crtc)
3419{
3420 struct drm_device *dev = crtc->dev;
3421 struct drm_i915_private *dev_priv = dev->dev_private;
3422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3423 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003424 i915_reg_t reg;
3425 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426
Adam Jacksone1a44742010-06-25 15:32:14 -04003427 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3428 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003429 reg = FDI_RX_IMR(pipe);
3430 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003431 temp &= ~FDI_RX_SYMBOL_LOCK;
3432 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003433 I915_WRITE(reg, temp);
3434
3435 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003436 udelay(150);
3437
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 reg = FDI_TX_CTL(pipe);
3440 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003441 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003442 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443 temp &= ~FDI_LINK_TRAIN_NONE;
3444 temp |= FDI_LINK_TRAIN_PATTERN_1;
3445 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3446 /* SNB-B */
3447 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449
Daniel Vetterd74cf322012-10-26 10:58:13 +02003450 I915_WRITE(FDI_RX_MISC(pipe),
3451 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3452
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_RX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 if (HAS_PCH_CPT(dev)) {
3456 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3457 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3458 } else {
3459 temp &= ~FDI_LINK_TRAIN_NONE;
3460 temp |= FDI_LINK_TRAIN_PATTERN_1;
3461 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003462 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3463
3464 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003465 udelay(150);
3466
Akshay Joshi0206e352011-08-16 15:34:10 -04003467 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 reg = FDI_TX_CTL(pipe);
3469 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003470 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3471 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 I915_WRITE(reg, temp);
3473
3474 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 udelay(500);
3476
Sean Paulfa37d392012-03-02 12:53:39 -05003477 for (retry = 0; retry < 5; retry++) {
3478 reg = FDI_RX_IIR(pipe);
3479 temp = I915_READ(reg);
3480 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3481 if (temp & FDI_RX_BIT_LOCK) {
3482 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3483 DRM_DEBUG_KMS("FDI train 1 done.\n");
3484 break;
3485 }
3486 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 }
Sean Paulfa37d392012-03-02 12:53:39 -05003488 if (retry < 5)
3489 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490 }
3491 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493
3494 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003495 reg = FDI_TX_CTL(pipe);
3496 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003497 temp &= ~FDI_LINK_TRAIN_NONE;
3498 temp |= FDI_LINK_TRAIN_PATTERN_2;
3499 if (IS_GEN6(dev)) {
3500 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3501 /* SNB-B */
3502 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3503 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003504 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003505
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 reg = FDI_RX_CTL(pipe);
3507 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003508 if (HAS_PCH_CPT(dev)) {
3509 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3510 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3511 } else {
3512 temp &= ~FDI_LINK_TRAIN_NONE;
3513 temp |= FDI_LINK_TRAIN_PATTERN_2;
3514 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003515 I915_WRITE(reg, temp);
3516
3517 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518 udelay(150);
3519
Akshay Joshi0206e352011-08-16 15:34:10 -04003520 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 reg = FDI_TX_CTL(pipe);
3522 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003523 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3524 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003525 I915_WRITE(reg, temp);
3526
3527 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003528 udelay(500);
3529
Sean Paulfa37d392012-03-02 12:53:39 -05003530 for (retry = 0; retry < 5; retry++) {
3531 reg = FDI_RX_IIR(pipe);
3532 temp = I915_READ(reg);
3533 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3534 if (temp & FDI_RX_SYMBOL_LOCK) {
3535 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3536 DRM_DEBUG_KMS("FDI train 2 done.\n");
3537 break;
3538 }
3539 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 }
Sean Paulfa37d392012-03-02 12:53:39 -05003541 if (retry < 5)
3542 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 }
3544 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003545 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003546
3547 DRM_DEBUG_KMS("FDI train done.\n");
3548}
3549
Jesse Barnes357555c2011-04-28 15:09:55 -07003550/* Manual link training for Ivy Bridge A0 parts */
3551static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3552{
3553 struct drm_device *dev = crtc->dev;
3554 struct drm_i915_private *dev_priv = dev->dev_private;
3555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3556 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003557 i915_reg_t reg;
3558 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003559
3560 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3561 for train result */
3562 reg = FDI_RX_IMR(pipe);
3563 temp = I915_READ(reg);
3564 temp &= ~FDI_RX_SYMBOL_LOCK;
3565 temp &= ~FDI_RX_BIT_LOCK;
3566 I915_WRITE(reg, temp);
3567
3568 POSTING_READ(reg);
3569 udelay(150);
3570
Daniel Vetter01a415f2012-10-27 15:58:40 +02003571 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3572 I915_READ(FDI_RX_IIR(pipe)));
3573
Jesse Barnes139ccd32013-08-19 11:04:55 -07003574 /* Try each vswing and preemphasis setting twice before moving on */
3575 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3576 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003577 reg = FDI_TX_CTL(pipe);
3578 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003579 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3580 temp &= ~FDI_TX_ENABLE;
3581 I915_WRITE(reg, temp);
3582
3583 reg = FDI_RX_CTL(pipe);
3584 temp = I915_READ(reg);
3585 temp &= ~FDI_LINK_TRAIN_AUTO;
3586 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3587 temp &= ~FDI_RX_ENABLE;
3588 I915_WRITE(reg, temp);
3589
3590 /* enable CPU FDI TX and PCH FDI RX */
3591 reg = FDI_TX_CTL(pipe);
3592 temp = I915_READ(reg);
3593 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003594 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003595 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003596 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003597 temp |= snb_b_fdi_train_param[j/2];
3598 temp |= FDI_COMPOSITE_SYNC;
3599 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3600
3601 I915_WRITE(FDI_RX_MISC(pipe),
3602 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3603
3604 reg = FDI_RX_CTL(pipe);
3605 temp = I915_READ(reg);
3606 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3607 temp |= FDI_COMPOSITE_SYNC;
3608 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3609
3610 POSTING_READ(reg);
3611 udelay(1); /* should be 0.5us */
3612
3613 for (i = 0; i < 4; i++) {
3614 reg = FDI_RX_IIR(pipe);
3615 temp = I915_READ(reg);
3616 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3617
3618 if (temp & FDI_RX_BIT_LOCK ||
3619 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3620 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3621 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3622 i);
3623 break;
3624 }
3625 udelay(1); /* should be 0.5us */
3626 }
3627 if (i == 4) {
3628 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3629 continue;
3630 }
3631
3632 /* Train 2 */
3633 reg = FDI_TX_CTL(pipe);
3634 temp = I915_READ(reg);
3635 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3636 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3637 I915_WRITE(reg, temp);
3638
3639 reg = FDI_RX_CTL(pipe);
3640 temp = I915_READ(reg);
3641 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3642 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003643 I915_WRITE(reg, temp);
3644
3645 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003646 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003647
Jesse Barnes139ccd32013-08-19 11:04:55 -07003648 for (i = 0; i < 4; i++) {
3649 reg = FDI_RX_IIR(pipe);
3650 temp = I915_READ(reg);
3651 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003652
Jesse Barnes139ccd32013-08-19 11:04:55 -07003653 if (temp & FDI_RX_SYMBOL_LOCK ||
3654 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3655 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3656 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3657 i);
3658 goto train_done;
3659 }
3660 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003661 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003662 if (i == 4)
3663 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003664 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003665
Jesse Barnes139ccd32013-08-19 11:04:55 -07003666train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003667 DRM_DEBUG_KMS("FDI train done.\n");
3668}
3669
Daniel Vetter88cefb62012-08-12 19:27:14 +02003670static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003671{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003672 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003673 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003674 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003675 i915_reg_t reg;
3676 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003677
Jesse Barnes0e23b992010-09-10 11:10:00 -07003678 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003679 reg = FDI_RX_CTL(pipe);
3680 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003681 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003682 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003683 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003684 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3685
3686 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003687 udelay(200);
3688
3689 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003690 temp = I915_READ(reg);
3691 I915_WRITE(reg, temp | FDI_PCDCLK);
3692
3693 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003694 udelay(200);
3695
Paulo Zanoni20749732012-11-23 15:30:38 -02003696 /* Enable CPU FDI TX PLL, always on for Ironlake */
3697 reg = FDI_TX_CTL(pipe);
3698 temp = I915_READ(reg);
3699 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3700 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003701
Paulo Zanoni20749732012-11-23 15:30:38 -02003702 POSTING_READ(reg);
3703 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003704 }
3705}
3706
Daniel Vetter88cefb62012-08-12 19:27:14 +02003707static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3708{
3709 struct drm_device *dev = intel_crtc->base.dev;
3710 struct drm_i915_private *dev_priv = dev->dev_private;
3711 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003712 i915_reg_t reg;
3713 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003714
3715 /* Switch from PCDclk to Rawclk */
3716 reg = FDI_RX_CTL(pipe);
3717 temp = I915_READ(reg);
3718 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3719
3720 /* Disable CPU FDI TX PLL */
3721 reg = FDI_TX_CTL(pipe);
3722 temp = I915_READ(reg);
3723 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3724
3725 POSTING_READ(reg);
3726 udelay(100);
3727
3728 reg = FDI_RX_CTL(pipe);
3729 temp = I915_READ(reg);
3730 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3731
3732 /* Wait for the clocks to turn off. */
3733 POSTING_READ(reg);
3734 udelay(100);
3735}
3736
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003737static void ironlake_fdi_disable(struct drm_crtc *crtc)
3738{
3739 struct drm_device *dev = crtc->dev;
3740 struct drm_i915_private *dev_priv = dev->dev_private;
3741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3742 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003743 i915_reg_t reg;
3744 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003745
3746 /* disable CPU FDI tx and PCH FDI rx */
3747 reg = FDI_TX_CTL(pipe);
3748 temp = I915_READ(reg);
3749 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3750 POSTING_READ(reg);
3751
3752 reg = FDI_RX_CTL(pipe);
3753 temp = I915_READ(reg);
3754 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003755 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003756 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3757
3758 POSTING_READ(reg);
3759 udelay(100);
3760
3761 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003762 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003763 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003764
3765 /* still set train pattern 1 */
3766 reg = FDI_TX_CTL(pipe);
3767 temp = I915_READ(reg);
3768 temp &= ~FDI_LINK_TRAIN_NONE;
3769 temp |= FDI_LINK_TRAIN_PATTERN_1;
3770 I915_WRITE(reg, temp);
3771
3772 reg = FDI_RX_CTL(pipe);
3773 temp = I915_READ(reg);
3774 if (HAS_PCH_CPT(dev)) {
3775 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3776 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3777 } else {
3778 temp &= ~FDI_LINK_TRAIN_NONE;
3779 temp |= FDI_LINK_TRAIN_PATTERN_1;
3780 }
3781 /* BPC in FDI rx is consistent with that in PIPECONF */
3782 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003783 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003784 I915_WRITE(reg, temp);
3785
3786 POSTING_READ(reg);
3787 udelay(100);
3788}
3789
Chris Wilson5dce5b932014-01-20 10:17:36 +00003790bool intel_has_pending_fb_unpin(struct drm_device *dev)
3791{
3792 struct intel_crtc *crtc;
3793
3794 /* Note that we don't need to be called with mode_config.lock here
3795 * as our list of CRTC objects is static for the lifetime of the
3796 * device and so cannot disappear as we iterate. Similarly, we can
3797 * happily treat the predicates as racy, atomic checks as userspace
3798 * cannot claim and pin a new fb without at least acquring the
3799 * struct_mutex and so serialising with us.
3800 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003801 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003802 if (atomic_read(&crtc->unpin_work_count) == 0)
3803 continue;
3804
3805 if (crtc->unpin_work)
3806 intel_wait_for_vblank(dev, crtc->pipe);
3807
3808 return true;
3809 }
3810
3811 return false;
3812}
3813
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003814static void page_flip_completed(struct intel_crtc *intel_crtc)
3815{
3816 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3817 struct intel_unpin_work *work = intel_crtc->unpin_work;
3818
3819 /* ensure that the unpin work is consistent wrt ->pending. */
3820 smp_rmb();
3821 intel_crtc->unpin_work = NULL;
3822
3823 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07003824 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003825
3826 drm_crtc_vblank_put(&intel_crtc->base);
3827
3828 wake_up_all(&dev_priv->pending_flip_queue);
3829 queue_work(dev_priv->wq, &work->work);
3830
3831 trace_i915_flip_complete(intel_crtc->plane,
3832 work->pending_flip_obj);
3833}
3834
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003835static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003836{
Chris Wilson0f911282012-04-17 10:05:38 +01003837 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003838 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003839 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003840
Daniel Vetter2c10d572012-12-20 21:24:07 +01003841 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003842
3843 ret = wait_event_interruptible_timeout(
3844 dev_priv->pending_flip_queue,
3845 !intel_crtc_has_pending_flip(crtc),
3846 60*HZ);
3847
3848 if (ret < 0)
3849 return ret;
3850
3851 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003853
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003854 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003855 if (intel_crtc->unpin_work) {
3856 WARN_ONCE(1, "Removing stuck page flip\n");
3857 page_flip_completed(intel_crtc);
3858 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003859 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003860 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003861
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003862 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003863}
3864
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003865static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3866{
3867 u32 temp;
3868
3869 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3870
3871 mutex_lock(&dev_priv->sb_lock);
3872
3873 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3874 temp |= SBI_SSCCTL_DISABLE;
3875 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3876
3877 mutex_unlock(&dev_priv->sb_lock);
3878}
3879
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003880/* Program iCLKIP clock to the desired frequency */
3881static void lpt_program_iclkip(struct drm_crtc *crtc)
3882{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003883 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003884 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003885 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3886 u32 temp;
3887
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003888 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003889
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003890 /* The iCLK virtual clock root frequency is in MHz,
3891 * but the adjusted_mode->crtc_clock in in KHz. To get the
3892 * divisors, it is necessary to divide one by another, so we
3893 * convert the virtual clock precision to KHz here for higher
3894 * precision.
3895 */
3896 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003897 u32 iclk_virtual_root_freq = 172800 * 1000;
3898 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003899 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003900
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003901 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3902 clock << auxdiv);
3903 divsel = (desired_divisor / iclk_pi_range) - 2;
3904 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003905
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003906 /*
3907 * Near 20MHz is a corner case which is
3908 * out of range for the 7-bit divisor
3909 */
3910 if (divsel <= 0x7f)
3911 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003912 }
3913
3914 /* This should not happen with any sane values */
3915 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3916 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3917 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3918 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3919
3920 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003921 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003922 auxdiv,
3923 divsel,
3924 phasedir,
3925 phaseinc);
3926
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003927 mutex_lock(&dev_priv->sb_lock);
3928
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003929 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003930 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003931 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3932 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3933 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3934 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3935 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3936 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003937 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003938
3939 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003940 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003941 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3942 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003943 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003944
3945 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003946 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003947 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003948 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003949
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003950 mutex_unlock(&dev_priv->sb_lock);
3951
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003952 /* Wait for initialization time */
3953 udelay(24);
3954
3955 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3956}
3957
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003958int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3959{
3960 u32 divsel, phaseinc, auxdiv;
3961 u32 iclk_virtual_root_freq = 172800 * 1000;
3962 u32 iclk_pi_range = 64;
3963 u32 desired_divisor;
3964 u32 temp;
3965
3966 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3967 return 0;
3968
3969 mutex_lock(&dev_priv->sb_lock);
3970
3971 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3972 if (temp & SBI_SSCCTL_DISABLE) {
3973 mutex_unlock(&dev_priv->sb_lock);
3974 return 0;
3975 }
3976
3977 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3978 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3979 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3980 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3981 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3982
3983 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3984 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3985 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3986
3987 mutex_unlock(&dev_priv->sb_lock);
3988
3989 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3990
3991 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3992 desired_divisor << auxdiv);
3993}
3994
Daniel Vetter275f01b22013-05-03 11:49:47 +02003995static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3996 enum pipe pch_transcoder)
3997{
3998 struct drm_device *dev = crtc->base.dev;
3999 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004000 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004001
4002 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4003 I915_READ(HTOTAL(cpu_transcoder)));
4004 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4005 I915_READ(HBLANK(cpu_transcoder)));
4006 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4007 I915_READ(HSYNC(cpu_transcoder)));
4008
4009 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4010 I915_READ(VTOTAL(cpu_transcoder)));
4011 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4012 I915_READ(VBLANK(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4014 I915_READ(VSYNC(cpu_transcoder)));
4015 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4016 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4017}
4018
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004019static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004020{
4021 struct drm_i915_private *dev_priv = dev->dev_private;
4022 uint32_t temp;
4023
4024 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004025 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004026 return;
4027
4028 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4029 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4030
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004031 temp &= ~FDI_BC_BIFURCATION_SELECT;
4032 if (enable)
4033 temp |= FDI_BC_BIFURCATION_SELECT;
4034
4035 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004036 I915_WRITE(SOUTH_CHICKEN1, temp);
4037 POSTING_READ(SOUTH_CHICKEN1);
4038}
4039
4040static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4041{
4042 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004043
4044 switch (intel_crtc->pipe) {
4045 case PIPE_A:
4046 break;
4047 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004048 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004049 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004050 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004051 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004052
4053 break;
4054 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004055 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004056
4057 break;
4058 default:
4059 BUG();
4060 }
4061}
4062
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004063/* Return which DP Port should be selected for Transcoder DP control */
4064static enum port
4065intel_trans_dp_port_sel(struct drm_crtc *crtc)
4066{
4067 struct drm_device *dev = crtc->dev;
4068 struct intel_encoder *encoder;
4069
4070 for_each_encoder_on_crtc(dev, crtc, encoder) {
4071 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4072 encoder->type == INTEL_OUTPUT_EDP)
4073 return enc_to_dig_port(&encoder->base)->port;
4074 }
4075
4076 return -1;
4077}
4078
Jesse Barnesf67a5592011-01-05 10:31:48 -08004079/*
4080 * Enable PCH resources required for PCH ports:
4081 * - PCH PLLs
4082 * - FDI training & RX/TX
4083 * - update transcoder timings
4084 * - DP transcoding bits
4085 * - transcoder
4086 */
4087static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004088{
4089 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004090 struct drm_i915_private *dev_priv = dev->dev_private;
4091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4092 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004093 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004094
Daniel Vetterab9412b2013-05-03 11:49:46 +02004095 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004096
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004097 if (IS_IVYBRIDGE(dev))
4098 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4099
Daniel Vettercd986ab2012-10-26 10:58:12 +02004100 /* Write the TU size bits before fdi link training, so that error
4101 * detection works. */
4102 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4103 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4104
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004105 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004106 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004107
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004108 /* We need to program the right clock selection before writing the pixel
4109 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004110 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004111 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004112
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004113 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004114 temp |= TRANS_DPLL_ENABLE(pipe);
4115 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004116 if (intel_crtc->config->shared_dpll ==
4117 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004118 temp |= sel;
4119 else
4120 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004121 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004122 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004123
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004124 /* XXX: pch pll's can be enabled any time before we enable the PCH
4125 * transcoder, and we actually should do this to not upset any PCH
4126 * transcoder that already use the clock when we share it.
4127 *
4128 * Note that enable_shared_dpll tries to do the right thing, but
4129 * get_shared_dpll unconditionally resets the pll - we need that to have
4130 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004131 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004132
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004133 /* set transcoder timing, panel must allow it */
4134 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004135 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004136
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004137 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004138
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004139 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004140 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004141 const struct drm_display_mode *adjusted_mode =
4142 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004143 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004144 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 temp = I915_READ(reg);
4146 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004147 TRANS_DP_SYNC_MASK |
4148 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004149 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004150 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004152 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004153 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004154 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004155 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156
4157 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004158 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004159 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004161 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004162 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004164 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004165 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166 break;
4167 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004168 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004169 }
4170
Chris Wilson5eddb702010-09-11 13:48:45 +01004171 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004172 }
4173
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004174 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004175}
4176
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004177static void lpt_pch_enable(struct drm_crtc *crtc)
4178{
4179 struct drm_device *dev = crtc->dev;
4180 struct drm_i915_private *dev_priv = dev->dev_private;
4181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004182 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004183
Daniel Vetterab9412b2013-05-03 11:49:46 +02004184 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004185
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004186 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004187
Paulo Zanoni0540e482012-10-31 18:12:40 -02004188 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004189 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004190
Paulo Zanoni937bb612012-10-31 18:12:47 -02004191 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004192}
4193
Daniel Vettera1520312013-05-03 11:49:50 +02004194static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004195{
4196 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004197 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004198 u32 temp;
4199
4200 temp = I915_READ(dslreg);
4201 udelay(500);
4202 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004203 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004204 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004205 }
4206}
4207
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004208static int
4209skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4210 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4211 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004212{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004213 struct intel_crtc_scaler_state *scaler_state =
4214 &crtc_state->scaler_state;
4215 struct intel_crtc *intel_crtc =
4216 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004217 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004218
4219 need_scaling = intel_rotation_90_or_270(rotation) ?
4220 (src_h != dst_w || src_w != dst_h):
4221 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004222
4223 /*
4224 * if plane is being disabled or scaler is no more required or force detach
4225 * - free scaler binded to this plane/crtc
4226 * - in order to do this, update crtc->scaler_usage
4227 *
4228 * Here scaler state in crtc_state is set free so that
4229 * scaler can be assigned to other user. Actual register
4230 * update to free the scaler is done in plane/panel-fit programming.
4231 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4232 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004233 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004234 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004235 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004236 scaler_state->scalers[*scaler_id].in_use = 0;
4237
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004238 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4239 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4240 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004241 scaler_state->scaler_users);
4242 *scaler_id = -1;
4243 }
4244 return 0;
4245 }
4246
4247 /* range checks */
4248 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4249 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4250
4251 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4252 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004253 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004254 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004255 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004256 return -EINVAL;
4257 }
4258
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004259 /* mark this plane as a scaler user in crtc_state */
4260 scaler_state->scaler_users |= (1 << scaler_user);
4261 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4262 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4263 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4264 scaler_state->scaler_users);
4265
4266 return 0;
4267}
4268
4269/**
4270 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4271 *
4272 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004273 *
4274 * Return
4275 * 0 - scaler_usage updated successfully
4276 * error - requested scaling cannot be supported or other error condition
4277 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004278int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004279{
4280 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004281 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004282
4283 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4284 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4285
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004286 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004287 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004288 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004289 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004290}
4291
4292/**
4293 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4294 *
4295 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004296 * @plane_state: atomic plane state to update
4297 *
4298 * Return
4299 * 0 - scaler_usage updated successfully
4300 * error - requested scaling cannot be supported or other error condition
4301 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004302static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4303 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004304{
4305
4306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004307 struct intel_plane *intel_plane =
4308 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004309 struct drm_framebuffer *fb = plane_state->base.fb;
4310 int ret;
4311
4312 bool force_detach = !fb || !plane_state->visible;
4313
4314 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4315 intel_plane->base.base.id, intel_crtc->pipe,
4316 drm_plane_index(&intel_plane->base));
4317
4318 ret = skl_update_scaler(crtc_state, force_detach,
4319 drm_plane_index(&intel_plane->base),
4320 &plane_state->scaler_id,
4321 plane_state->base.rotation,
4322 drm_rect_width(&plane_state->src) >> 16,
4323 drm_rect_height(&plane_state->src) >> 16,
4324 drm_rect_width(&plane_state->dst),
4325 drm_rect_height(&plane_state->dst));
4326
4327 if (ret || plane_state->scaler_id < 0)
4328 return ret;
4329
Chandra Kondurua1b22782015-04-07 15:28:45 -07004330 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004331 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004332 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004333 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004334 return -EINVAL;
4335 }
4336
4337 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004338 switch (fb->pixel_format) {
4339 case DRM_FORMAT_RGB565:
4340 case DRM_FORMAT_XBGR8888:
4341 case DRM_FORMAT_XRGB8888:
4342 case DRM_FORMAT_ABGR8888:
4343 case DRM_FORMAT_ARGB8888:
4344 case DRM_FORMAT_XRGB2101010:
4345 case DRM_FORMAT_XBGR2101010:
4346 case DRM_FORMAT_YUYV:
4347 case DRM_FORMAT_YVYU:
4348 case DRM_FORMAT_UYVY:
4349 case DRM_FORMAT_VYUY:
4350 break;
4351 default:
4352 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4353 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4354 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004355 }
4356
Chandra Kondurua1b22782015-04-07 15:28:45 -07004357 return 0;
4358}
4359
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004360static void skylake_scaler_disable(struct intel_crtc *crtc)
4361{
4362 int i;
4363
4364 for (i = 0; i < crtc->num_scalers; i++)
4365 skl_detach_scaler(crtc, i);
4366}
4367
4368static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004369{
4370 struct drm_device *dev = crtc->base.dev;
4371 struct drm_i915_private *dev_priv = dev->dev_private;
4372 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004373 struct intel_crtc_scaler_state *scaler_state =
4374 &crtc->config->scaler_state;
4375
4376 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4377
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004378 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004379 int id;
4380
4381 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4382 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4383 return;
4384 }
4385
4386 id = scaler_state->scaler_id;
4387 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4388 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4389 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4390 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4391
4392 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004393 }
4394}
4395
Jesse Barnesb074cec2013-04-25 12:55:02 -07004396static void ironlake_pfit_enable(struct intel_crtc *crtc)
4397{
4398 struct drm_device *dev = crtc->base.dev;
4399 struct drm_i915_private *dev_priv = dev->dev_private;
4400 int pipe = crtc->pipe;
4401
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004402 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004403 /* Force use of hard-coded filter coefficients
4404 * as some pre-programmed values are broken,
4405 * e.g. x201.
4406 */
4407 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4408 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4409 PF_PIPE_SEL_IVB(pipe));
4410 else
4411 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004412 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4413 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004414 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004415}
4416
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004417void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004418{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004419 struct drm_device *dev = crtc->base.dev;
4420 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004421
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004422 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004423 return;
4424
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004425 /*
4426 * We can only enable IPS after we enable a plane and wait for a vblank
4427 * This function is called from post_plane_update, which is run after
4428 * a vblank wait.
4429 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004430
Paulo Zanonid77e4532013-09-24 13:52:55 -03004431 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004432 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004433 mutex_lock(&dev_priv->rps.hw_lock);
4434 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4435 mutex_unlock(&dev_priv->rps.hw_lock);
4436 /* Quoting Art Runyan: "its not safe to expect any particular
4437 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004438 * mailbox." Moreover, the mailbox may return a bogus state,
4439 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004440 */
4441 } else {
4442 I915_WRITE(IPS_CTL, IPS_ENABLE);
4443 /* The bit only becomes 1 in the next vblank, so this wait here
4444 * is essentially intel_wait_for_vblank. If we don't have this
4445 * and don't wait for vblanks until the end of crtc_enable, then
4446 * the HW state readout code will complain that the expected
4447 * IPS_CTL value is not the one we read. */
4448 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4449 DRM_ERROR("Timed out waiting for IPS enable\n");
4450 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004451}
4452
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004453void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004454{
4455 struct drm_device *dev = crtc->base.dev;
4456 struct drm_i915_private *dev_priv = dev->dev_private;
4457
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004458 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004459 return;
4460
4461 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004462 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004463 mutex_lock(&dev_priv->rps.hw_lock);
4464 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4465 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004466 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4467 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4468 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004469 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004470 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004471 POSTING_READ(IPS_CTL);
4472 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004473
4474 /* We need to wait for a vblank before we can disable the plane. */
4475 intel_wait_for_vblank(dev, crtc->pipe);
4476}
4477
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004478static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004479{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004480 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004481 struct drm_device *dev = intel_crtc->base.dev;
4482 struct drm_i915_private *dev_priv = dev->dev_private;
4483
4484 mutex_lock(&dev->struct_mutex);
4485 dev_priv->mm.interruptible = false;
4486 (void) intel_overlay_switch_off(intel_crtc->overlay);
4487 dev_priv->mm.interruptible = true;
4488 mutex_unlock(&dev->struct_mutex);
4489 }
4490
4491 /* Let userspace switch the overlay on again. In most cases userspace
4492 * has to recompute where to put it anyway.
4493 */
4494}
4495
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004496/**
4497 * intel_post_enable_primary - Perform operations after enabling primary plane
4498 * @crtc: the CRTC whose primary plane was just enabled
4499 *
4500 * Performs potentially sleeping operations that must be done after the primary
4501 * plane is enabled, such as updating FBC and IPS. Note that this may be
4502 * called due to an explicit primary plane update, or due to an implicit
4503 * re-enable that is caused when a sprite plane is updated to no longer
4504 * completely hide the primary plane.
4505 */
4506static void
4507intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004508{
4509 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004510 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4512 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004513
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004514 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004515 * FIXME IPS should be fine as long as one plane is
4516 * enabled, but in practice it seems to have problems
4517 * when going from primary only to sprite only and vice
4518 * versa.
4519 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004520 hsw_enable_ips(intel_crtc);
4521
Daniel Vetterf99d7062014-06-19 16:01:59 +02004522 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004523 * Gen2 reports pipe underruns whenever all planes are disabled.
4524 * So don't enable underrun reporting before at least some planes
4525 * are enabled.
4526 * FIXME: Need to fix the logic to work when we turn off all planes
4527 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004528 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004529 if (IS_GEN2(dev))
4530 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4531
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004532 /* Underruns don't always raise interrupts, so check manually. */
4533 intel_check_cpu_fifo_underruns(dev_priv);
4534 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004535}
4536
Ville Syrjälä2622a082016-03-09 19:07:26 +02004537/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004538static void
4539intel_pre_disable_primary(struct drm_crtc *crtc)
4540{
4541 struct drm_device *dev = crtc->dev;
4542 struct drm_i915_private *dev_priv = dev->dev_private;
4543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4544 int pipe = intel_crtc->pipe;
4545
4546 /*
4547 * Gen2 reports pipe underruns whenever all planes are disabled.
4548 * So diasble underrun reporting before all the planes get disabled.
4549 * FIXME: Need to fix the logic to work when we turn off all planes
4550 * but leave the pipe running.
4551 */
4552 if (IS_GEN2(dev))
4553 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4554
4555 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004556 * FIXME IPS should be fine as long as one plane is
4557 * enabled, but in practice it seems to have problems
4558 * when going from primary only to sprite only and vice
4559 * versa.
4560 */
4561 hsw_disable_ips(intel_crtc);
4562}
4563
4564/* FIXME get rid of this and use pre_plane_update */
4565static void
4566intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4567{
4568 struct drm_device *dev = crtc->dev;
4569 struct drm_i915_private *dev_priv = dev->dev_private;
4570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4571 int pipe = intel_crtc->pipe;
4572
4573 intel_pre_disable_primary(crtc);
4574
4575 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004576 * Vblank time updates from the shadow to live plane control register
4577 * are blocked if the memory self-refresh mode is active at that
4578 * moment. So to make sure the plane gets truly disabled, disable
4579 * first the self-refresh mode. The self-refresh enable bit in turn
4580 * will be checked/applied by the HW only at the next frame start
4581 * event which is after the vblank start event, so we need to have a
4582 * wait-for-vblank between disabling the plane and the pipe.
4583 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004584 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004585 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004586 dev_priv->wm.vlv.cxsr = false;
4587 intel_wait_for_vblank(dev, pipe);
4588 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004589}
4590
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004591static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004592{
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004593 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4594 struct drm_atomic_state *old_state = old_crtc_state->base.state;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004595 struct intel_crtc_state *pipe_config =
4596 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004597 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004598 struct drm_plane *primary = crtc->base.primary;
4599 struct drm_plane_state *old_pri_state =
4600 drm_atomic_get_existing_plane_state(old_state, primary);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004601
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004602 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004603
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004604 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004605
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004606 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004607 intel_update_watermarks(&crtc->base);
4608
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004609 if (old_pri_state) {
4610 struct intel_plane_state *primary_state =
4611 to_intel_plane_state(primary->state);
4612 struct intel_plane_state *old_primary_state =
4613 to_intel_plane_state(old_pri_state);
4614
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004615 intel_fbc_post_update(crtc);
4616
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004617 if (primary_state->visible &&
4618 (needs_modeset(&pipe_config->base) ||
4619 !old_primary_state->visible))
4620 intel_post_enable_primary(&crtc->base);
4621 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004622}
4623
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004624static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004625{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004626 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004627 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004628 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004629 struct intel_crtc_state *pipe_config =
4630 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004631 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4632 struct drm_plane *primary = crtc->base.primary;
4633 struct drm_plane_state *old_pri_state =
4634 drm_atomic_get_existing_plane_state(old_state, primary);
4635 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004636
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004637 if (old_pri_state) {
4638 struct intel_plane_state *primary_state =
4639 to_intel_plane_state(primary->state);
4640 struct intel_plane_state *old_primary_state =
4641 to_intel_plane_state(old_pri_state);
4642
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004643 intel_fbc_pre_update(crtc);
4644
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004645 if (old_primary_state->visible &&
4646 (modeset || !primary_state->visible))
4647 intel_pre_disable_primary(&crtc->base);
4648 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004649
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004650 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004651 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004652
Ville Syrjälä2622a082016-03-09 19:07:26 +02004653 /*
4654 * Vblank time updates from the shadow to live plane control register
4655 * are blocked if the memory self-refresh mode is active at that
4656 * moment. So to make sure the plane gets truly disabled, disable
4657 * first the self-refresh mode. The self-refresh enable bit in turn
4658 * will be checked/applied by the HW only at the next frame start
4659 * event which is after the vblank start event, so we need to have a
4660 * wait-for-vblank between disabling the plane and the pipe.
4661 */
4662 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004663 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004664 dev_priv->wm.vlv.cxsr = false;
4665 intel_wait_for_vblank(dev, crtc->pipe);
4666 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004667 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004668
Matt Ropered4a6a72016-02-23 17:20:13 -08004669 /*
4670 * IVB workaround: must disable low power watermarks for at least
4671 * one frame before enabling scaling. LP watermarks can be re-enabled
4672 * when scaling is disabled.
4673 *
4674 * WaCxSRDisabledForSpriteScaling:ivb
4675 */
4676 if (pipe_config->disable_lp_wm) {
4677 ilk_disable_lp_wm(dev);
4678 intel_wait_for_vblank(dev, crtc->pipe);
4679 }
4680
4681 /*
4682 * If we're doing a modeset, we're done. No need to do any pre-vblank
4683 * watermark programming here.
4684 */
4685 if (needs_modeset(&pipe_config->base))
4686 return;
4687
4688 /*
4689 * For platforms that support atomic watermarks, program the
4690 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4691 * will be the intermediate values that are safe for both pre- and
4692 * post- vblank; when vblank happens, the 'active' values will be set
4693 * to the final 'target' values and we'll do this again to get the
4694 * optimal watermarks. For gen9+ platforms, the values we program here
4695 * will be the final target values which will get automatically latched
4696 * at vblank time; no further programming will be necessary.
4697 *
4698 * If a platform hasn't been transitioned to atomic watermarks yet,
4699 * we'll continue to update watermarks the old way, if flags tell
4700 * us to.
4701 */
4702 if (dev_priv->display.initial_watermarks != NULL)
4703 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004704 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004705 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004706}
4707
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004708static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004709{
4710 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004712 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004713 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004714
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004715 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004716
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004717 drm_for_each_plane_mask(p, dev, plane_mask)
4718 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004719
Daniel Vetterf99d7062014-06-19 16:01:59 +02004720 /*
4721 * FIXME: Once we grow proper nuclear flip support out of this we need
4722 * to compute the mask of flip planes precisely. For the time being
4723 * consider this a flip to a NULL plane.
4724 */
4725 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004726}
4727
Jesse Barnesf67a5592011-01-05 10:31:48 -08004728static void ironlake_crtc_enable(struct drm_crtc *crtc)
4729{
4730 struct drm_device *dev = crtc->dev;
4731 struct drm_i915_private *dev_priv = dev->dev_private;
4732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004733 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004734 int pipe = intel_crtc->pipe;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004735 struct intel_crtc_state *pipe_config =
4736 to_intel_crtc_state(crtc->state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004737
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004738 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004739 return;
4740
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004741 /*
4742 * Sometimes spurious CPU pipe underruns happen during FDI
4743 * training, at least with VGA+HDMI cloning. Suppress them.
4744 *
4745 * On ILK we get an occasional spurious CPU pipe underruns
4746 * between eDP port A enable and vdd enable. Also PCH port
4747 * enable seems to result in the occasional CPU pipe underrun.
4748 *
4749 * Spurious PCH underruns also occur during PCH enabling.
4750 */
4751 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4752 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004753 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004754 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4755
4756 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004757 intel_prepare_shared_dpll(intel_crtc);
4758
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004759 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304760 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004761
4762 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02004763 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004764
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004765 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004766 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004767 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004768 }
4769
4770 ironlake_set_pipeconf(crtc);
4771
Jesse Barnesf67a5592011-01-05 10:31:48 -08004772 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004773
Daniel Vetterf6736a12013-06-05 13:34:30 +02004774 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004775 if (encoder->pre_enable)
4776 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004777
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004778 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004779 /* Note: FDI PLL enabling _must_ be done before we enable the
4780 * cpu pipes, hence this is separate from all the other fdi/pch
4781 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004782 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004783 } else {
4784 assert_fdi_tx_disabled(dev_priv, pipe);
4785 assert_fdi_rx_disabled(dev_priv, pipe);
4786 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004787
Jesse Barnesb074cec2013-04-25 12:55:02 -07004788 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004789
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004790 /*
4791 * On ILK+ LUT must be loaded before the pipe is running but with
4792 * clocks enabled
4793 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004794 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004795
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004796 if (dev_priv->display.initial_watermarks != NULL)
4797 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004798 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004799
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004800 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004801 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004802
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004803 assert_vblank_disabled(crtc);
4804 drm_crtc_vblank_on(crtc);
4805
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004806 for_each_encoder_on_crtc(dev, crtc, encoder)
4807 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004808
4809 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004810 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004811
4812 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4813 if (intel_crtc->config->has_pch_encoder)
4814 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004815 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004816 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004817}
4818
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004819/* IPS only exists on ULT machines and is tied to pipe A. */
4820static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4821{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004822 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004823}
4824
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004825static void haswell_crtc_enable(struct drm_crtc *crtc)
4826{
4827 struct drm_device *dev = crtc->dev;
4828 struct drm_i915_private *dev_priv = dev->dev_private;
4829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4830 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004831 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02004832 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004833 struct intel_crtc_state *pipe_config =
4834 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004835
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004836 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004837 return;
4838
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004839 if (intel_crtc->config->has_pch_encoder)
4840 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4841 false);
4842
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004843 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004844 intel_enable_shared_dpll(intel_crtc);
4845
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004846 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304847 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004848
Jani Nikula4d1de972016-03-18 17:05:42 +02004849 if (!intel_crtc->config->has_dsi_encoder)
4850 intel_set_pipe_timings(intel_crtc);
4851
Jani Nikulabc58be62016-03-18 17:05:39 +02004852 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004853
Jani Nikula4d1de972016-03-18 17:05:42 +02004854 if (cpu_transcoder != TRANSCODER_EDP &&
4855 !transcoder_is_dsi(cpu_transcoder)) {
4856 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004857 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004858 }
4859
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004860 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004861 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004862 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004863 }
4864
Jani Nikula4d1de972016-03-18 17:05:42 +02004865 if (!intel_crtc->config->has_dsi_encoder)
4866 haswell_set_pipeconf(crtc);
4867
Jani Nikula391bf042016-03-18 17:05:40 +02004868 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004869
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004870 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02004871
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004872 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004873
Daniel Vetter6b698512015-11-28 11:05:39 +01004874 if (intel_crtc->config->has_pch_encoder)
4875 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4876 else
4877 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4878
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304879 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004880 if (encoder->pre_enable)
4881 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304882 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004883
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004884 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004885 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004886
Jani Nikulaa65347b2015-11-27 12:21:46 +02004887 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304888 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004889
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004890 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004891 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004892 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004893 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004894
4895 /*
4896 * On ILK+ LUT must be loaded before the pipe is running but with
4897 * clocks enabled
4898 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004899 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004900
Paulo Zanoni1f544382012-10-24 11:32:00 -02004901 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004902 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304903 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004904
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004905 if (dev_priv->display.initial_watermarks != NULL)
4906 dev_priv->display.initial_watermarks(pipe_config);
4907 else
4908 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02004909
4910 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4911 if (!intel_crtc->config->has_dsi_encoder)
4912 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004913
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004914 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004915 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004916
Jani Nikulaa65347b2015-11-27 12:21:46 +02004917 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004918 intel_ddi_set_vc_payload_alloc(crtc, true);
4919
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004920 assert_vblank_disabled(crtc);
4921 drm_crtc_vblank_on(crtc);
4922
Jani Nikula8807e552013-08-30 19:40:32 +03004923 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004924 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004925 intel_opregion_notify_encoder(encoder, true);
4926 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004927
Daniel Vetter6b698512015-11-28 11:05:39 +01004928 if (intel_crtc->config->has_pch_encoder) {
4929 intel_wait_for_vblank(dev, pipe);
4930 intel_wait_for_vblank(dev, pipe);
4931 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004932 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4933 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004934 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004935
Paulo Zanonie4916942013-09-20 16:21:19 -03004936 /* If we change the relative order between pipe/planes enabling, we need
4937 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004938 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4939 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4940 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4941 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4942 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004943}
4944
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004945static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004946{
4947 struct drm_device *dev = crtc->base.dev;
4948 struct drm_i915_private *dev_priv = dev->dev_private;
4949 int pipe = crtc->pipe;
4950
4951 /* To avoid upsetting the power well on haswell only disable the pfit if
4952 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004953 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004954 I915_WRITE(PF_CTL(pipe), 0);
4955 I915_WRITE(PF_WIN_POS(pipe), 0);
4956 I915_WRITE(PF_WIN_SZ(pipe), 0);
4957 }
4958}
4959
Jesse Barnes6be4a602010-09-10 10:26:01 -07004960static void ironlake_crtc_disable(struct drm_crtc *crtc)
4961{
4962 struct drm_device *dev = crtc->dev;
4963 struct drm_i915_private *dev_priv = dev->dev_private;
4964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004965 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004966 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004967
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004968 /*
4969 * Sometimes spurious CPU pipe underruns happen when the
4970 * pipe is already disabled, but FDI RX/TX is still enabled.
4971 * Happens at least with VGA+HDMI cloning. Suppress them.
4972 */
4973 if (intel_crtc->config->has_pch_encoder) {
4974 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004975 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004976 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004977
Daniel Vetterea9d7582012-07-10 10:42:52 +02004978 for_each_encoder_on_crtc(dev, crtc, encoder)
4979 encoder->disable(encoder);
4980
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004981 drm_crtc_vblank_off(crtc);
4982 assert_vblank_disabled(crtc);
4983
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004984 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004985
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004986 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004987
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004988 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03004989 ironlake_fdi_disable(crtc);
4990
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004991 for_each_encoder_on_crtc(dev, crtc, encoder)
4992 if (encoder->post_disable)
4993 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004994
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004995 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004996 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004997
Daniel Vetterd925c592013-06-05 13:34:04 +02004998 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004999 i915_reg_t reg;
5000 u32 temp;
5001
Daniel Vetterd925c592013-06-05 13:34:04 +02005002 /* disable TRANS_DP_CTL */
5003 reg = TRANS_DP_CTL(pipe);
5004 temp = I915_READ(reg);
5005 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5006 TRANS_DP_PORT_SEL_MASK);
5007 temp |= TRANS_DP_PORT_SEL_NONE;
5008 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005009
Daniel Vetterd925c592013-06-05 13:34:04 +02005010 /* disable DPLL_SEL */
5011 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005012 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005013 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005014 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005015
Daniel Vetterd925c592013-06-05 13:34:04 +02005016 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005017 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005018
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005019 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005020 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005021}
5022
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005023static void haswell_crtc_disable(struct drm_crtc *crtc)
5024{
5025 struct drm_device *dev = crtc->dev;
5026 struct drm_i915_private *dev_priv = dev->dev_private;
5027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5028 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005029 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005030
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005031 if (intel_crtc->config->has_pch_encoder)
5032 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5033 false);
5034
Jani Nikula8807e552013-08-30 19:40:32 +03005035 for_each_encoder_on_crtc(dev, crtc, encoder) {
5036 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005037 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005038 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005039
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005040 drm_crtc_vblank_off(crtc);
5041 assert_vblank_disabled(crtc);
5042
Jani Nikula4d1de972016-03-18 17:05:42 +02005043 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5044 if (!intel_crtc->config->has_dsi_encoder)
5045 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005046
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005047 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005048 intel_ddi_set_vc_payload_alloc(crtc, false);
5049
Jani Nikulaa65347b2015-11-27 12:21:46 +02005050 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305051 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005052
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005053 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005054 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005055 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005056 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005057
Jani Nikulaa65347b2015-11-27 12:21:46 +02005058 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305059 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005060
Imre Deak97b040a2014-06-25 22:01:50 +03005061 for_each_encoder_on_crtc(dev, crtc, encoder)
5062 if (encoder->post_disable)
5063 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005064
Ville Syrjälä92966a32015-12-08 16:05:48 +02005065 if (intel_crtc->config->has_pch_encoder) {
5066 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005067 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005068 intel_ddi_fdi_disable(crtc);
5069
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005070 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5071 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005072 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005073}
5074
Jesse Barnes2dd24552013-04-25 12:55:01 -07005075static void i9xx_pfit_enable(struct intel_crtc *crtc)
5076{
5077 struct drm_device *dev = crtc->base.dev;
5078 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005079 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005080
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005081 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005082 return;
5083
Daniel Vetterc0b03412013-05-28 12:05:54 +02005084 /*
5085 * The panel fitter should only be adjusted whilst the pipe is disabled,
5086 * according to register description and PRM.
5087 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005088 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5089 assert_pipe_disabled(dev_priv, crtc->pipe);
5090
Jesse Barnesb074cec2013-04-25 12:55:02 -07005091 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5092 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005093
5094 /* Border color in case we don't scale up to the full screen. Black by
5095 * default, change to something else for debugging. */
5096 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005097}
5098
Dave Airlied05410f2014-06-05 13:22:59 +10005099static enum intel_display_power_domain port_to_power_domain(enum port port)
5100{
5101 switch (port) {
5102 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005103 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005104 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005105 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005106 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005107 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005108 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005109 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005110 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005111 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005112 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005113 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005114 return POWER_DOMAIN_PORT_OTHER;
5115 }
5116}
5117
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005118static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5119{
5120 switch (port) {
5121 case PORT_A:
5122 return POWER_DOMAIN_AUX_A;
5123 case PORT_B:
5124 return POWER_DOMAIN_AUX_B;
5125 case PORT_C:
5126 return POWER_DOMAIN_AUX_C;
5127 case PORT_D:
5128 return POWER_DOMAIN_AUX_D;
5129 case PORT_E:
5130 /* FIXME: Check VBT for actual wiring of PORT E */
5131 return POWER_DOMAIN_AUX_D;
5132 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005133 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005134 return POWER_DOMAIN_AUX_A;
5135 }
5136}
5137
Imre Deak319be8a2014-03-04 19:22:57 +02005138enum intel_display_power_domain
5139intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005140{
Imre Deak319be8a2014-03-04 19:22:57 +02005141 struct drm_device *dev = intel_encoder->base.dev;
5142 struct intel_digital_port *intel_dig_port;
5143
5144 switch (intel_encoder->type) {
5145 case INTEL_OUTPUT_UNKNOWN:
5146 /* Only DDI platforms should ever use this output type */
5147 WARN_ON_ONCE(!HAS_DDI(dev));
5148 case INTEL_OUTPUT_DISPLAYPORT:
5149 case INTEL_OUTPUT_HDMI:
5150 case INTEL_OUTPUT_EDP:
5151 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005152 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005153 case INTEL_OUTPUT_DP_MST:
5154 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5155 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005156 case INTEL_OUTPUT_ANALOG:
5157 return POWER_DOMAIN_PORT_CRT;
5158 case INTEL_OUTPUT_DSI:
5159 return POWER_DOMAIN_PORT_DSI;
5160 default:
5161 return POWER_DOMAIN_PORT_OTHER;
5162 }
5163}
5164
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005165enum intel_display_power_domain
5166intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5167{
5168 struct drm_device *dev = intel_encoder->base.dev;
5169 struct intel_digital_port *intel_dig_port;
5170
5171 switch (intel_encoder->type) {
5172 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005173 case INTEL_OUTPUT_HDMI:
5174 /*
5175 * Only DDI platforms should ever use these output types.
5176 * We can get here after the HDMI detect code has already set
5177 * the type of the shared encoder. Since we can't be sure
5178 * what's the status of the given connectors, play safe and
5179 * run the DP detection too.
5180 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005181 WARN_ON_ONCE(!HAS_DDI(dev));
5182 case INTEL_OUTPUT_DISPLAYPORT:
5183 case INTEL_OUTPUT_EDP:
5184 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5185 return port_to_aux_power_domain(intel_dig_port->port);
5186 case INTEL_OUTPUT_DP_MST:
5187 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5188 return port_to_aux_power_domain(intel_dig_port->port);
5189 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005190 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005191 return POWER_DOMAIN_AUX_A;
5192 }
5193}
5194
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005195static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5196 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005197{
5198 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005199 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5201 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005202 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005203 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005204
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005205 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005206 return 0;
5207
Imre Deak77d22dc2014-03-05 16:20:52 +02005208 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5209 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005210 if (crtc_state->pch_pfit.enabled ||
5211 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005212 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5213
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005214 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5215 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5216
Imre Deak319be8a2014-03-04 19:22:57 +02005217 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005218 }
Imre Deak319be8a2014-03-04 19:22:57 +02005219
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005220 if (crtc_state->shared_dpll)
5221 mask |= BIT(POWER_DOMAIN_PLLS);
5222
Imre Deak77d22dc2014-03-05 16:20:52 +02005223 return mask;
5224}
5225
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005226static unsigned long
5227modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5228 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005229{
5230 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5232 enum intel_display_power_domain domain;
5233 unsigned long domains, new_domains, old_domains;
5234
5235 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005236 intel_crtc->enabled_power_domains = new_domains =
5237 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005238
5239 domains = new_domains & ~old_domains;
5240
5241 for_each_power_domain(domain, domains)
5242 intel_display_power_get(dev_priv, domain);
5243
5244 return old_domains & ~new_domains;
5245}
5246
5247static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5248 unsigned long domains)
5249{
5250 enum intel_display_power_domain domain;
5251
5252 for_each_power_domain(domain, domains)
5253 intel_display_power_put(dev_priv, domain);
5254}
5255
Mika Kaholaadafdc62015-08-18 14:36:59 +03005256static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5257{
5258 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5259
5260 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5261 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5262 return max_cdclk_freq;
5263 else if (IS_CHERRYVIEW(dev_priv))
5264 return max_cdclk_freq*95/100;
5265 else if (INTEL_INFO(dev_priv)->gen < 4)
5266 return 2*max_cdclk_freq*90/100;
5267 else
5268 return max_cdclk_freq*90/100;
5269}
5270
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005271static void intel_update_max_cdclk(struct drm_device *dev)
5272{
5273 struct drm_i915_private *dev_priv = dev->dev_private;
5274
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005275 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005276 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5277
5278 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5279 dev_priv->max_cdclk_freq = 675000;
5280 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5281 dev_priv->max_cdclk_freq = 540000;
5282 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5283 dev_priv->max_cdclk_freq = 450000;
5284 else
5285 dev_priv->max_cdclk_freq = 337500;
Matt Roper281c1142016-04-05 14:37:19 -07005286 } else if (IS_BROXTON(dev)) {
5287 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005288 } else if (IS_BROADWELL(dev)) {
5289 /*
5290 * FIXME with extra cooling we can allow
5291 * 540 MHz for ULX and 675 Mhz for ULT.
5292 * How can we know if extra cooling is
5293 * available? PCI ID, VTB, something else?
5294 */
5295 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5296 dev_priv->max_cdclk_freq = 450000;
5297 else if (IS_BDW_ULX(dev))
5298 dev_priv->max_cdclk_freq = 450000;
5299 else if (IS_BDW_ULT(dev))
5300 dev_priv->max_cdclk_freq = 540000;
5301 else
5302 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005303 } else if (IS_CHERRYVIEW(dev)) {
5304 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005305 } else if (IS_VALLEYVIEW(dev)) {
5306 dev_priv->max_cdclk_freq = 400000;
5307 } else {
5308 /* otherwise assume cdclk is fixed */
5309 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5310 }
5311
Mika Kaholaadafdc62015-08-18 14:36:59 +03005312 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5313
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005314 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5315 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005316
5317 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5318 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005319}
5320
5321static void intel_update_cdclk(struct drm_device *dev)
5322{
5323 struct drm_i915_private *dev_priv = dev->dev_private;
5324
5325 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5326 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5327 dev_priv->cdclk_freq);
5328
5329 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005330 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5331 * Programmng [sic] note: bit[9:2] should be programmed to the number
5332 * of cdclk that generates 4MHz reference clock freq which is used to
5333 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005334 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005335 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005336 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005337
5338 if (dev_priv->max_cdclk_freq == 0)
5339 intel_update_max_cdclk(dev);
5340}
5341
Imre Deakc6c46962016-04-01 16:02:40 +03005342static void broxton_set_cdclk(struct drm_i915_private *dev_priv, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305343{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305344 uint32_t divider;
5345 uint32_t ratio;
5346 uint32_t current_freq;
5347 int ret;
5348
5349 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5350 switch (frequency) {
5351 case 144000:
5352 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5353 ratio = BXT_DE_PLL_RATIO(60);
5354 break;
5355 case 288000:
5356 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5357 ratio = BXT_DE_PLL_RATIO(60);
5358 break;
5359 case 384000:
5360 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5361 ratio = BXT_DE_PLL_RATIO(60);
5362 break;
5363 case 576000:
5364 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5365 ratio = BXT_DE_PLL_RATIO(60);
5366 break;
5367 case 624000:
5368 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5369 ratio = BXT_DE_PLL_RATIO(65);
5370 break;
5371 case 19200:
5372 /*
5373 * Bypass frequency with DE PLL disabled. Init ratio, divider
5374 * to suppress GCC warning.
5375 */
5376 ratio = 0;
5377 divider = 0;
5378 break;
5379 default:
5380 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5381
5382 return;
5383 }
5384
5385 mutex_lock(&dev_priv->rps.hw_lock);
5386 /* Inform power controller of upcoming frequency change */
5387 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5388 0x80000000);
5389 mutex_unlock(&dev_priv->rps.hw_lock);
5390
5391 if (ret) {
5392 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5393 ret, frequency);
5394 return;
5395 }
5396
5397 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5398 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5399 current_freq = current_freq * 500 + 1000;
5400
5401 /*
5402 * DE PLL has to be disabled when
5403 * - setting to 19.2MHz (bypass, PLL isn't used)
5404 * - before setting to 624MHz (PLL needs toggling)
5405 * - before setting to any frequency from 624MHz (PLL needs toggling)
5406 */
5407 if (frequency == 19200 || frequency == 624000 ||
5408 current_freq == 624000) {
5409 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5410 /* Timeout 200us */
5411 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5412 1))
5413 DRM_ERROR("timout waiting for DE PLL unlock\n");
5414 }
5415
5416 if (frequency != 19200) {
5417 uint32_t val;
5418
5419 val = I915_READ(BXT_DE_PLL_CTL);
5420 val &= ~BXT_DE_PLL_RATIO_MASK;
5421 val |= ratio;
5422 I915_WRITE(BXT_DE_PLL_CTL, val);
5423
5424 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5425 /* Timeout 200us */
5426 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5427 DRM_ERROR("timeout waiting for DE PLL lock\n");
5428
5429 val = I915_READ(CDCLK_CTL);
5430 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5431 val |= divider;
5432 /*
5433 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5434 * enable otherwise.
5435 */
5436 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5437 if (frequency >= 500000)
5438 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5439
5440 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5441 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5442 val |= (frequency - 1000) / 500;
5443 I915_WRITE(CDCLK_CTL, val);
5444 }
5445
5446 mutex_lock(&dev_priv->rps.hw_lock);
5447 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5448 DIV_ROUND_UP(frequency, 25000));
5449 mutex_unlock(&dev_priv->rps.hw_lock);
5450
5451 if (ret) {
5452 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5453 ret, frequency);
5454 return;
5455 }
5456
Imre Deakc6c46962016-04-01 16:02:40 +03005457 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305458}
5459
Imre Deakc2e001e2016-04-01 16:02:43 +03005460static bool broxton_cdclk_is_enabled(struct drm_i915_private *dev_priv)
5461{
5462 if (!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE))
5463 return false;
5464
5465 /* TODO: Check for a valid CDCLK rate */
5466
5467 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_REQUEST)) {
5468 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power not requested\n");
5469
5470 return false;
5471 }
5472
5473 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE)) {
5474 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power hasn't settled\n");
5475
5476 return false;
5477 }
5478
5479 return true;
5480}
5481
Imre Deakadc7f042016-04-04 17:27:10 +03005482bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv)
5483{
5484 return broxton_cdclk_is_enabled(dev_priv);
5485}
5486
Imre Deakc6c46962016-04-01 16:02:40 +03005487void broxton_init_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305488{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305489 /* check if cd clock is enabled */
Imre Deakc2e001e2016-04-01 16:02:43 +03005490 if (broxton_cdclk_is_enabled(dev_priv)) {
5491 DRM_DEBUG_KMS("CDCLK already enabled, won't reprogram it\n");
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305492 return;
5493 }
5494
Imre Deakc2e001e2016-04-01 16:02:43 +03005495 DRM_DEBUG_KMS("CDCLK not enabled, enabling it\n");
5496
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305497 /*
5498 * FIXME:
5499 * - The initial CDCLK needs to be read from VBT.
5500 * Need to make this change after VBT has changes for BXT.
5501 * - check if setting the max (or any) cdclk freq is really necessary
5502 * here, it belongs to modeset time
5503 */
Imre Deakc6c46962016-04-01 16:02:40 +03005504 broxton_set_cdclk(dev_priv, 624000);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305505
5506 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005507 POSTING_READ(DBUF_CTL);
5508
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305509 udelay(10);
5510
5511 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5512 DRM_ERROR("DBuf power enable timeout!\n");
5513}
5514
Imre Deakc6c46962016-04-01 16:02:40 +03005515void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305516{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305517 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005518 POSTING_READ(DBUF_CTL);
5519
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305520 udelay(10);
5521
5522 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5523 DRM_ERROR("DBuf power disable timeout!\n");
5524
5525 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
Imre Deakc6c46962016-04-01 16:02:40 +03005526 broxton_set_cdclk(dev_priv, 19200);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305527}
5528
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005529static const struct skl_cdclk_entry {
5530 unsigned int freq;
5531 unsigned int vco;
5532} skl_cdclk_frequencies[] = {
5533 { .freq = 308570, .vco = 8640 },
5534 { .freq = 337500, .vco = 8100 },
5535 { .freq = 432000, .vco = 8640 },
5536 { .freq = 450000, .vco = 8100 },
5537 { .freq = 540000, .vco = 8100 },
5538 { .freq = 617140, .vco = 8640 },
5539 { .freq = 675000, .vco = 8100 },
5540};
5541
5542static unsigned int skl_cdclk_decimal(unsigned int freq)
5543{
5544 return (freq - 1000) / 500;
5545}
5546
5547static unsigned int skl_cdclk_get_vco(unsigned int freq)
5548{
5549 unsigned int i;
5550
5551 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5552 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5553
5554 if (e->freq == freq)
5555 return e->vco;
5556 }
5557
5558 return 8100;
5559}
5560
5561static void
5562skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5563{
5564 unsigned int min_freq;
5565 u32 val;
5566
5567 /* select the minimum CDCLK before enabling DPLL 0 */
5568 val = I915_READ(CDCLK_CTL);
5569 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5570 val |= CDCLK_FREQ_337_308;
5571
5572 if (required_vco == 8640)
5573 min_freq = 308570;
5574 else
5575 min_freq = 337500;
5576
5577 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5578
5579 I915_WRITE(CDCLK_CTL, val);
5580 POSTING_READ(CDCLK_CTL);
5581
5582 /*
5583 * We always enable DPLL0 with the lowest link rate possible, but still
5584 * taking into account the VCO required to operate the eDP panel at the
5585 * desired frequency. The usual DP link rates operate with a VCO of
5586 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5587 * The modeset code is responsible for the selection of the exact link
5588 * rate later on, with the constraint of choosing a frequency that
5589 * works with required_vco.
5590 */
5591 val = I915_READ(DPLL_CTRL1);
5592
5593 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5594 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5595 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5596 if (required_vco == 8640)
5597 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5598 SKL_DPLL0);
5599 else
5600 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5601 SKL_DPLL0);
5602
5603 I915_WRITE(DPLL_CTRL1, val);
5604 POSTING_READ(DPLL_CTRL1);
5605
5606 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5607
5608 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5609 DRM_ERROR("DPLL0 not locked\n");
5610}
5611
5612static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5613{
5614 int ret;
5615 u32 val;
5616
5617 /* inform PCU we want to change CDCLK */
5618 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5619 mutex_lock(&dev_priv->rps.hw_lock);
5620 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5621 mutex_unlock(&dev_priv->rps.hw_lock);
5622
5623 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5624}
5625
5626static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5627{
5628 unsigned int i;
5629
5630 for (i = 0; i < 15; i++) {
5631 if (skl_cdclk_pcu_ready(dev_priv))
5632 return true;
5633 udelay(10);
5634 }
5635
5636 return false;
5637}
5638
5639static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5640{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005641 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005642 u32 freq_select, pcu_ack;
5643
5644 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5645
5646 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5647 DRM_ERROR("failed to inform PCU about cdclk change\n");
5648 return;
5649 }
5650
5651 /* set CDCLK_CTL */
5652 switch(freq) {
5653 case 450000:
5654 case 432000:
5655 freq_select = CDCLK_FREQ_450_432;
5656 pcu_ack = 1;
5657 break;
5658 case 540000:
5659 freq_select = CDCLK_FREQ_540;
5660 pcu_ack = 2;
5661 break;
5662 case 308570:
5663 case 337500:
5664 default:
5665 freq_select = CDCLK_FREQ_337_308;
5666 pcu_ack = 0;
5667 break;
5668 case 617140:
5669 case 675000:
5670 freq_select = CDCLK_FREQ_675_617;
5671 pcu_ack = 3;
5672 break;
5673 }
5674
5675 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5676 POSTING_READ(CDCLK_CTL);
5677
5678 /* inform PCU of the change */
5679 mutex_lock(&dev_priv->rps.hw_lock);
5680 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5681 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005682
5683 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005684}
5685
5686void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5687{
5688 /* disable DBUF power */
5689 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5690 POSTING_READ(DBUF_CTL);
5691
5692 udelay(10);
5693
5694 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5695 DRM_ERROR("DBuf power disable timeout\n");
5696
Imre Deakab96c1ee2015-11-04 19:24:18 +02005697 /* disable DPLL0 */
5698 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5699 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5700 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005701}
5702
5703void skl_init_cdclk(struct drm_i915_private *dev_priv)
5704{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005705 unsigned int required_vco;
5706
Gary Wang39d9b852015-08-28 16:40:34 +08005707 /* DPLL0 not enabled (happens on early BIOS versions) */
5708 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5709 /* enable DPLL0 */
5710 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5711 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005712 }
5713
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005714 /* set CDCLK to the frequency the BIOS chose */
5715 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5716
5717 /* enable DBUF power */
5718 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5719 POSTING_READ(DBUF_CTL);
5720
5721 udelay(10);
5722
5723 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5724 DRM_ERROR("DBuf power enable timeout\n");
5725}
5726
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305727int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5728{
5729 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5730 uint32_t cdctl = I915_READ(CDCLK_CTL);
5731 int freq = dev_priv->skl_boot_cdclk;
5732
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305733 /*
5734 * check if the pre-os intialized the display
5735 * There is SWF18 scratchpad register defined which is set by the
5736 * pre-os which can be used by the OS drivers to check the status
5737 */
5738 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5739 goto sanitize;
5740
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305741 /* Is PLL enabled and locked ? */
5742 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5743 goto sanitize;
5744
5745 /* DPLL okay; verify the cdclock
5746 *
5747 * Noticed in some instances that the freq selection is correct but
5748 * decimal part is programmed wrong from BIOS where pre-os does not
5749 * enable display. Verify the same as well.
5750 */
5751 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5752 /* All well; nothing to sanitize */
5753 return false;
5754sanitize:
5755 /*
5756 * As of now initialize with max cdclk till
5757 * we get dynamic cdclk support
5758 * */
5759 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5760 skl_init_cdclk(dev_priv);
5761
5762 /* we did have to sanitize */
5763 return true;
5764}
5765
Jesse Barnes30a970c2013-11-04 13:48:12 -08005766/* Adjust CDclk dividers to allow high res or save power if possible */
5767static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5768{
5769 struct drm_i915_private *dev_priv = dev->dev_private;
5770 u32 val, cmd;
5771
Vandana Kannan164dfd22014-11-24 13:37:41 +05305772 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5773 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005774
Ville Syrjälädfcab172014-06-13 13:37:47 +03005775 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005776 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005777 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005778 cmd = 1;
5779 else
5780 cmd = 0;
5781
5782 mutex_lock(&dev_priv->rps.hw_lock);
5783 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5784 val &= ~DSPFREQGUAR_MASK;
5785 val |= (cmd << DSPFREQGUAR_SHIFT);
5786 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5787 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5788 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5789 50)) {
5790 DRM_ERROR("timed out waiting for CDclk change\n");
5791 }
5792 mutex_unlock(&dev_priv->rps.hw_lock);
5793
Ville Syrjälä54433e92015-05-26 20:42:31 +03005794 mutex_lock(&dev_priv->sb_lock);
5795
Ville Syrjälädfcab172014-06-13 13:37:47 +03005796 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005797 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005798
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005799 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005800
Jesse Barnes30a970c2013-11-04 13:48:12 -08005801 /* adjust cdclk divider */
5802 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005803 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005804 val |= divider;
5805 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005806
5807 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005808 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005809 50))
5810 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005811 }
5812
Jesse Barnes30a970c2013-11-04 13:48:12 -08005813 /* adjust self-refresh exit latency value */
5814 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5815 val &= ~0x7f;
5816
5817 /*
5818 * For high bandwidth configs, we set a higher latency in the bunit
5819 * so that the core display fetch happens in time to avoid underruns.
5820 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005821 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005822 val |= 4500 / 250; /* 4.5 usec */
5823 else
5824 val |= 3000 / 250; /* 3.0 usec */
5825 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005826
Ville Syrjäläa5805162015-05-26 20:42:30 +03005827 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005828
Ville Syrjäläb6283052015-06-03 15:45:07 +03005829 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005830}
5831
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005832static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5833{
5834 struct drm_i915_private *dev_priv = dev->dev_private;
5835 u32 val, cmd;
5836
Vandana Kannan164dfd22014-11-24 13:37:41 +05305837 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5838 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005839
5840 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005841 case 333333:
5842 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005843 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005844 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005845 break;
5846 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005847 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005848 return;
5849 }
5850
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005851 /*
5852 * Specs are full of misinformation, but testing on actual
5853 * hardware has shown that we just need to write the desired
5854 * CCK divider into the Punit register.
5855 */
5856 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5857
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005858 mutex_lock(&dev_priv->rps.hw_lock);
5859 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5860 val &= ~DSPFREQGUAR_MASK_CHV;
5861 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5862 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5863 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5864 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5865 50)) {
5866 DRM_ERROR("timed out waiting for CDclk change\n");
5867 }
5868 mutex_unlock(&dev_priv->rps.hw_lock);
5869
Ville Syrjäläb6283052015-06-03 15:45:07 +03005870 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005871}
5872
Jesse Barnes30a970c2013-11-04 13:48:12 -08005873static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5874 int max_pixclk)
5875{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005876 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005877 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005878
Jesse Barnes30a970c2013-11-04 13:48:12 -08005879 /*
5880 * Really only a few cases to deal with, as only 4 CDclks are supported:
5881 * 200MHz
5882 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005883 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005884 * 400MHz (VLV only)
5885 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5886 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005887 *
5888 * We seem to get an unstable or solid color picture at 200MHz.
5889 * Not sure what's wrong. For now use 200MHz only when all pipes
5890 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005891 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005892 if (!IS_CHERRYVIEW(dev_priv) &&
5893 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005894 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005895 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005896 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005897 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005898 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005899 else
5900 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005901}
5902
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305903static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5904 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005905{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305906 /*
5907 * FIXME:
5908 * - remove the guardband, it's not needed on BXT
5909 * - set 19.2MHz bypass frequency if there are no active pipes
5910 */
5911 if (max_pixclk > 576000*9/10)
5912 return 624000;
5913 else if (max_pixclk > 384000*9/10)
5914 return 576000;
5915 else if (max_pixclk > 288000*9/10)
5916 return 384000;
5917 else if (max_pixclk > 144000*9/10)
5918 return 288000;
5919 else
5920 return 144000;
5921}
5922
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01005923/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005924static int intel_mode_max_pixclk(struct drm_device *dev,
5925 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005926{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005927 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5928 struct drm_i915_private *dev_priv = dev->dev_private;
5929 struct drm_crtc *crtc;
5930 struct drm_crtc_state *crtc_state;
5931 unsigned max_pixclk = 0, i;
5932 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005933
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005934 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5935 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005936
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005937 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5938 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005939
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005940 if (crtc_state->enable)
5941 pixclk = crtc_state->adjusted_mode.crtc_clock;
5942
5943 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005944 }
5945
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005946 for_each_pipe(dev_priv, pipe)
5947 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5948
Jesse Barnes30a970c2013-11-04 13:48:12 -08005949 return max_pixclk;
5950}
5951
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005952static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005953{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005954 struct drm_device *dev = state->dev;
5955 struct drm_i915_private *dev_priv = dev->dev_private;
5956 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005957 struct intel_atomic_state *intel_state =
5958 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005959
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005960 if (max_pixclk < 0)
5961 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005962
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005963 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005964 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305965
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005966 if (!intel_state->active_crtcs)
5967 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5968
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005969 return 0;
5970}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005971
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005972static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5973{
5974 struct drm_device *dev = state->dev;
5975 struct drm_i915_private *dev_priv = dev->dev_private;
5976 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005977 struct intel_atomic_state *intel_state =
5978 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005979
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005980 if (max_pixclk < 0)
5981 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005982
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005983 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005984 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005985
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005986 if (!intel_state->active_crtcs)
5987 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
5988
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005989 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005990}
5991
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005992static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5993{
5994 unsigned int credits, default_credits;
5995
5996 if (IS_CHERRYVIEW(dev_priv))
5997 default_credits = PFI_CREDIT(12);
5998 else
5999 default_credits = PFI_CREDIT(8);
6000
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006001 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006002 /* CHV suggested value is 31 or 63 */
6003 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006004 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006005 else
6006 credits = PFI_CREDIT(15);
6007 } else {
6008 credits = default_credits;
6009 }
6010
6011 /*
6012 * WA - write default credits before re-programming
6013 * FIXME: should we also set the resend bit here?
6014 */
6015 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6016 default_credits);
6017
6018 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6019 credits | PFI_CREDIT_RESEND);
6020
6021 /*
6022 * FIXME is this guaranteed to clear
6023 * immediately or should we poll for it?
6024 */
6025 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6026}
6027
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006028static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006029{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006030 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006031 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006032 struct intel_atomic_state *old_intel_state =
6033 to_intel_atomic_state(old_state);
6034 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006035
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006036 /*
6037 * FIXME: We can end up here with all power domains off, yet
6038 * with a CDCLK frequency other than the minimum. To account
6039 * for this take the PIPE-A power domain, which covers the HW
6040 * blocks needed for the following programming. This can be
6041 * removed once it's guaranteed that we get here either with
6042 * the minimum CDCLK set, or the required power domains
6043 * enabled.
6044 */
6045 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006046
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006047 if (IS_CHERRYVIEW(dev))
6048 cherryview_set_cdclk(dev, req_cdclk);
6049 else
6050 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006051
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006052 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006053
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006054 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006055}
6056
Jesse Barnes89b667f2013-04-18 14:51:36 -07006057static void valleyview_crtc_enable(struct drm_crtc *crtc)
6058{
6059 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006060 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6062 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006063 struct intel_crtc_state *pipe_config =
6064 to_intel_crtc_state(crtc->state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006065 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006066
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006067 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006068 return;
6069
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006070 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306071 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006072
6073 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006074 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006075
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006076 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6077 struct drm_i915_private *dev_priv = dev->dev_private;
6078
6079 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6080 I915_WRITE(CHV_CANVAS(pipe), 0);
6081 }
6082
Daniel Vetter5b18e572014-04-24 23:55:06 +02006083 i9xx_set_pipeconf(intel_crtc);
6084
Jesse Barnes89b667f2013-04-18 14:51:36 -07006085 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006086
Daniel Vettera72e4c92014-09-30 10:56:47 +02006087 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006088
Jesse Barnes89b667f2013-04-18 14:51:36 -07006089 for_each_encoder_on_crtc(dev, crtc, encoder)
6090 if (encoder->pre_pll_enable)
6091 encoder->pre_pll_enable(encoder);
6092
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006093 if (IS_CHERRYVIEW(dev)) {
6094 chv_prepare_pll(intel_crtc, intel_crtc->config);
6095 chv_enable_pll(intel_crtc, intel_crtc->config);
6096 } else {
6097 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6098 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006099 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006100
6101 for_each_encoder_on_crtc(dev, crtc, encoder)
6102 if (encoder->pre_enable)
6103 encoder->pre_enable(encoder);
6104
Jesse Barnes2dd24552013-04-25 12:55:01 -07006105 i9xx_pfit_enable(intel_crtc);
6106
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006107 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006108
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006109 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006110 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006111
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006112 assert_vblank_disabled(crtc);
6113 drm_crtc_vblank_on(crtc);
6114
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006115 for_each_encoder_on_crtc(dev, crtc, encoder)
6116 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006117}
6118
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006119static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6120{
6121 struct drm_device *dev = crtc->base.dev;
6122 struct drm_i915_private *dev_priv = dev->dev_private;
6123
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006124 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6125 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006126}
6127
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006128static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006129{
6130 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006131 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006133 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006134 struct intel_crtc_state *pipe_config =
6135 to_intel_crtc_state(crtc->state);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006136 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006137
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006138 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006139 return;
6140
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006141 i9xx_set_pll_dividers(intel_crtc);
6142
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006143 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306144 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006145
6146 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006147 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006148
Daniel Vetter5b18e572014-04-24 23:55:06 +02006149 i9xx_set_pipeconf(intel_crtc);
6150
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006151 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006152
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006153 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006154 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006155
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006156 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006157 if (encoder->pre_enable)
6158 encoder->pre_enable(encoder);
6159
Daniel Vetterf6736a12013-06-05 13:34:30 +02006160 i9xx_enable_pll(intel_crtc);
6161
Jesse Barnes2dd24552013-04-25 12:55:01 -07006162 i9xx_pfit_enable(intel_crtc);
6163
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006164 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006165
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006166 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006167 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006168
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006169 assert_vblank_disabled(crtc);
6170 drm_crtc_vblank_on(crtc);
6171
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006172 for_each_encoder_on_crtc(dev, crtc, encoder)
6173 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006174}
6175
Daniel Vetter87476d62013-04-11 16:29:06 +02006176static void i9xx_pfit_disable(struct intel_crtc *crtc)
6177{
6178 struct drm_device *dev = crtc->base.dev;
6179 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006180
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006181 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006182 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006183
6184 assert_pipe_disabled(dev_priv, crtc->pipe);
6185
Daniel Vetter328d8e82013-05-08 10:36:31 +02006186 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6187 I915_READ(PFIT_CONTROL));
6188 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006189}
6190
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006191static void i9xx_crtc_disable(struct drm_crtc *crtc)
6192{
6193 struct drm_device *dev = crtc->dev;
6194 struct drm_i915_private *dev_priv = dev->dev_private;
6195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006196 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006197 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006198
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006199 /*
6200 * On gen2 planes are double buffered but the pipe isn't, so we must
6201 * wait for planes to fully turn off before disabling the pipe.
6202 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006203 if (IS_GEN2(dev))
6204 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006205
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006206 for_each_encoder_on_crtc(dev, crtc, encoder)
6207 encoder->disable(encoder);
6208
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006209 drm_crtc_vblank_off(crtc);
6210 assert_vblank_disabled(crtc);
6211
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006212 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006213
Daniel Vetter87476d62013-04-11 16:29:06 +02006214 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006215
Jesse Barnes89b667f2013-04-18 14:51:36 -07006216 for_each_encoder_on_crtc(dev, crtc, encoder)
6217 if (encoder->post_disable)
6218 encoder->post_disable(encoder);
6219
Jani Nikulaa65347b2015-11-27 12:21:46 +02006220 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006221 if (IS_CHERRYVIEW(dev))
6222 chv_disable_pll(dev_priv, pipe);
6223 else if (IS_VALLEYVIEW(dev))
6224 vlv_disable_pll(dev_priv, pipe);
6225 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006226 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006227 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006228
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006229 for_each_encoder_on_crtc(dev, crtc, encoder)
6230 if (encoder->post_pll_disable)
6231 encoder->post_pll_disable(encoder);
6232
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006233 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006234 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006235}
6236
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006237static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006238{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006239 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006241 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006242 enum intel_display_power_domain domain;
6243 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006244
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006245 if (!intel_crtc->active)
6246 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006247
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006248 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006249 WARN_ON(intel_crtc->unpin_work);
6250
Ville Syrjälä2622a082016-03-09 19:07:26 +02006251 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006252
6253 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6254 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006255 }
6256
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006257 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006258
6259 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6260 crtc->base.id);
6261
6262 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6263 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006264 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006265 crtc->enabled = false;
6266 crtc->state->connector_mask = 0;
6267 crtc->state->encoder_mask = 0;
6268
6269 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6270 encoder->base.crtc = NULL;
6271
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006272 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006273 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006274 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006275
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006276 domains = intel_crtc->enabled_power_domains;
6277 for_each_power_domain(domain, domains)
6278 intel_display_power_put(dev_priv, domain);
6279 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006280
6281 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6282 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006283}
6284
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006285/*
6286 * turn all crtc's off, but do not adjust state
6287 * This has to be paired with a call to intel_modeset_setup_hw_state.
6288 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006289int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006290{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006291 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006292 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006293 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006294
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006295 state = drm_atomic_helper_suspend(dev);
6296 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006297 if (ret)
6298 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006299 else
6300 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006301 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006302}
6303
Chris Wilsonea5b2132010-08-04 13:50:23 +01006304void intel_encoder_destroy(struct drm_encoder *encoder)
6305{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006306 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006307
Chris Wilsonea5b2132010-08-04 13:50:23 +01006308 drm_encoder_cleanup(encoder);
6309 kfree(intel_encoder);
6310}
6311
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006312/* Cross check the actual hw state with our own modeset state tracking (and it's
6313 * internal consistency). */
Maarten Lankhorstc0ead702016-03-30 10:00:05 +02006314static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006315{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006316 struct drm_crtc *crtc = connector->base.state->crtc;
6317
6318 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6319 connector->base.base.id,
6320 connector->base.name);
6321
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006322 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006323 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006324 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006325
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006326 I915_STATE_WARN(!crtc,
6327 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006328
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006329 if (!crtc)
6330 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006331
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006332 I915_STATE_WARN(!crtc->state->active,
6333 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006334
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006335 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006336 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006337
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006338 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006339 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006340
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006341 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006342 "attached encoder crtc differs from connector crtc\n");
6343 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006344 I915_STATE_WARN(crtc && crtc->state->active,
6345 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006346 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6347 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006348 }
6349}
6350
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006351int intel_connector_init(struct intel_connector *connector)
6352{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006353 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006354
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006355 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006356 return -ENOMEM;
6357
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006358 return 0;
6359}
6360
6361struct intel_connector *intel_connector_alloc(void)
6362{
6363 struct intel_connector *connector;
6364
6365 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6366 if (!connector)
6367 return NULL;
6368
6369 if (intel_connector_init(connector) < 0) {
6370 kfree(connector);
6371 return NULL;
6372 }
6373
6374 return connector;
6375}
6376
Daniel Vetterf0947c32012-07-02 13:10:34 +02006377/* Simple connector->get_hw_state implementation for encoders that support only
6378 * one connector and no cloning and hence the encoder state determines the state
6379 * of the connector. */
6380bool intel_connector_get_hw_state(struct intel_connector *connector)
6381{
Daniel Vetter24929352012-07-02 20:28:59 +02006382 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006383 struct intel_encoder *encoder = connector->encoder;
6384
6385 return encoder->get_hw_state(encoder, &pipe);
6386}
6387
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006388static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006389{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006390 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6391 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006392
6393 return 0;
6394}
6395
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006396static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006397 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006398{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006399 struct drm_atomic_state *state = pipe_config->base.state;
6400 struct intel_crtc *other_crtc;
6401 struct intel_crtc_state *other_crtc_state;
6402
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006403 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6404 pipe_name(pipe), pipe_config->fdi_lanes);
6405 if (pipe_config->fdi_lanes > 4) {
6406 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6407 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006408 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006409 }
6410
Paulo Zanonibafb6552013-11-02 21:07:44 -07006411 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006412 if (pipe_config->fdi_lanes > 2) {
6413 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6414 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006415 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006416 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006417 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006418 }
6419 }
6420
6421 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006422 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006423
6424 /* Ivybridge 3 pipe is really complicated */
6425 switch (pipe) {
6426 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006427 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006428 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006429 if (pipe_config->fdi_lanes <= 2)
6430 return 0;
6431
6432 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6433 other_crtc_state =
6434 intel_atomic_get_crtc_state(state, other_crtc);
6435 if (IS_ERR(other_crtc_state))
6436 return PTR_ERR(other_crtc_state);
6437
6438 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006439 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6440 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006441 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006442 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006443 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006444 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006445 if (pipe_config->fdi_lanes > 2) {
6446 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6447 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006448 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006449 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006450
6451 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6452 other_crtc_state =
6453 intel_atomic_get_crtc_state(state, other_crtc);
6454 if (IS_ERR(other_crtc_state))
6455 return PTR_ERR(other_crtc_state);
6456
6457 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006458 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006459 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006460 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006461 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006462 default:
6463 BUG();
6464 }
6465}
6466
Daniel Vettere29c22c2013-02-21 00:00:16 +01006467#define RETRY 1
6468static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006469 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006470{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006471 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006472 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006473 int lane, link_bw, fdi_dotclock, ret;
6474 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006475
Daniel Vettere29c22c2013-02-21 00:00:16 +01006476retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006477 /* FDI is a binary signal running at ~2.7GHz, encoding
6478 * each output octet as 10 bits. The actual frequency
6479 * is stored as a divider into a 100MHz clock, and the
6480 * mode pixel clock is stored in units of 1KHz.
6481 * Hence the bw of each lane in terms of the mode signal
6482 * is:
6483 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006484 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006485
Damien Lespiau241bfc32013-09-25 16:45:37 +01006486 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006487
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006488 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006489 pipe_config->pipe_bpp);
6490
6491 pipe_config->fdi_lanes = lane;
6492
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006493 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006494 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006495
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006496 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006497 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006498 pipe_config->pipe_bpp -= 2*3;
6499 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6500 pipe_config->pipe_bpp);
6501 needs_recompute = true;
6502 pipe_config->bw_constrained = true;
6503
6504 goto retry;
6505 }
6506
6507 if (needs_recompute)
6508 return RETRY;
6509
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006510 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006511}
6512
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006513static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6514 struct intel_crtc_state *pipe_config)
6515{
6516 if (pipe_config->pipe_bpp > 24)
6517 return false;
6518
6519 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006520 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006521 return true;
6522
6523 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006524 * We compare against max which means we must take
6525 * the increased cdclk requirement into account when
6526 * calculating the new cdclk.
6527 *
6528 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006529 */
6530 return ilk_pipe_pixel_rate(pipe_config) <=
6531 dev_priv->max_cdclk_freq * 95 / 100;
6532}
6533
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006534static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006535 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006536{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006537 struct drm_device *dev = crtc->base.dev;
6538 struct drm_i915_private *dev_priv = dev->dev_private;
6539
Jani Nikulad330a952014-01-21 11:24:25 +02006540 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006541 hsw_crtc_supports_ips(crtc) &&
6542 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006543}
6544
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006545static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6546{
6547 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6548
6549 /* GDG double wide on either pipe, otherwise pipe A only */
6550 return INTEL_INFO(dev_priv)->gen < 4 &&
6551 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6552}
6553
Daniel Vettera43f6e02013-06-07 23:10:32 +02006554static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006555 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006556{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006557 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006558 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006559 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006560
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006561 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006562 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006563 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006564
6565 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006566 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006567 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006568 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006569 if (intel_crtc_supports_double_wide(crtc) &&
6570 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006571 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006572 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006573 }
6574
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006575 if (adjusted_mode->crtc_clock > clock_limit) {
6576 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6577 adjusted_mode->crtc_clock, clock_limit,
6578 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006579 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006580 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006581 }
Chris Wilson89749352010-09-12 18:25:19 +01006582
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006583 /*
6584 * Pipe horizontal size must be even in:
6585 * - DVO ganged mode
6586 * - LVDS dual channel mode
6587 * - Double wide pipe
6588 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006589 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006590 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6591 pipe_config->pipe_src_w &= ~1;
6592
Damien Lespiau8693a822013-05-03 18:48:11 +01006593 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6594 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006595 */
6596 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006597 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006598 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006599
Damien Lespiauf5adf942013-06-24 18:29:34 +01006600 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006601 hsw_compute_ips_config(crtc, pipe_config);
6602
Daniel Vetter877d48d2013-04-19 11:24:43 +02006603 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006604 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006605
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006606 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006607}
6608
Ville Syrjälä1652d192015-03-31 14:12:01 +03006609static int skylake_get_display_clock_speed(struct drm_device *dev)
6610{
6611 struct drm_i915_private *dev_priv = to_i915(dev);
6612 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6613 uint32_t cdctl = I915_READ(CDCLK_CTL);
6614 uint32_t linkrate;
6615
Damien Lespiau414355a2015-06-04 18:21:31 +01006616 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006617 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006618
6619 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6620 return 540000;
6621
6622 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006623 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006624
Damien Lespiau71cd8422015-04-30 16:39:17 +01006625 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6626 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006627 /* vco 8640 */
6628 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6629 case CDCLK_FREQ_450_432:
6630 return 432000;
6631 case CDCLK_FREQ_337_308:
6632 return 308570;
6633 case CDCLK_FREQ_675_617:
6634 return 617140;
6635 default:
6636 WARN(1, "Unknown cd freq selection\n");
6637 }
6638 } else {
6639 /* vco 8100 */
6640 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6641 case CDCLK_FREQ_450_432:
6642 return 450000;
6643 case CDCLK_FREQ_337_308:
6644 return 337500;
6645 case CDCLK_FREQ_675_617:
6646 return 675000;
6647 default:
6648 WARN(1, "Unknown cd freq selection\n");
6649 }
6650 }
6651
6652 /* error case, do as if DPLL0 isn't enabled */
6653 return 24000;
6654}
6655
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006656static int broxton_get_display_clock_speed(struct drm_device *dev)
6657{
6658 struct drm_i915_private *dev_priv = to_i915(dev);
6659 uint32_t cdctl = I915_READ(CDCLK_CTL);
6660 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6661 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6662 int cdclk;
6663
6664 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6665 return 19200;
6666
6667 cdclk = 19200 * pll_ratio / 2;
6668
6669 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6670 case BXT_CDCLK_CD2X_DIV_SEL_1:
6671 return cdclk; /* 576MHz or 624MHz */
6672 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6673 return cdclk * 2 / 3; /* 384MHz */
6674 case BXT_CDCLK_CD2X_DIV_SEL_2:
6675 return cdclk / 2; /* 288MHz */
6676 case BXT_CDCLK_CD2X_DIV_SEL_4:
6677 return cdclk / 4; /* 144MHz */
6678 }
6679
6680 /* error case, do as if DE PLL isn't enabled */
6681 return 19200;
6682}
6683
Ville Syrjälä1652d192015-03-31 14:12:01 +03006684static int broadwell_get_display_clock_speed(struct drm_device *dev)
6685{
6686 struct drm_i915_private *dev_priv = dev->dev_private;
6687 uint32_t lcpll = I915_READ(LCPLL_CTL);
6688 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6689
6690 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6691 return 800000;
6692 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6693 return 450000;
6694 else if (freq == LCPLL_CLK_FREQ_450)
6695 return 450000;
6696 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6697 return 540000;
6698 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6699 return 337500;
6700 else
6701 return 675000;
6702}
6703
6704static int haswell_get_display_clock_speed(struct drm_device *dev)
6705{
6706 struct drm_i915_private *dev_priv = dev->dev_private;
6707 uint32_t lcpll = I915_READ(LCPLL_CTL);
6708 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6709
6710 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6711 return 800000;
6712 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6713 return 450000;
6714 else if (freq == LCPLL_CLK_FREQ_450)
6715 return 450000;
6716 else if (IS_HSW_ULT(dev))
6717 return 337500;
6718 else
6719 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006720}
6721
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006722static int valleyview_get_display_clock_speed(struct drm_device *dev)
6723{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006724 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6725 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006726}
6727
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006728static int ilk_get_display_clock_speed(struct drm_device *dev)
6729{
6730 return 450000;
6731}
6732
Jesse Barnese70236a2009-09-21 10:42:27 -07006733static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006734{
Jesse Barnese70236a2009-09-21 10:42:27 -07006735 return 400000;
6736}
Jesse Barnes79e53942008-11-07 14:24:08 -08006737
Jesse Barnese70236a2009-09-21 10:42:27 -07006738static int i915_get_display_clock_speed(struct drm_device *dev)
6739{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006740 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006741}
Jesse Barnes79e53942008-11-07 14:24:08 -08006742
Jesse Barnese70236a2009-09-21 10:42:27 -07006743static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6744{
6745 return 200000;
6746}
Jesse Barnes79e53942008-11-07 14:24:08 -08006747
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006748static int pnv_get_display_clock_speed(struct drm_device *dev)
6749{
6750 u16 gcfgc = 0;
6751
6752 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6753
6754 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6755 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006756 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006757 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006758 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006759 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006760 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006761 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6762 return 200000;
6763 default:
6764 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6765 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006766 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006767 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006768 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006769 }
6770}
6771
Jesse Barnese70236a2009-09-21 10:42:27 -07006772static int i915gm_get_display_clock_speed(struct drm_device *dev)
6773{
6774 u16 gcfgc = 0;
6775
6776 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6777
6778 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006779 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006780 else {
6781 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6782 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006783 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006784 default:
6785 case GC_DISPLAY_CLOCK_190_200_MHZ:
6786 return 190000;
6787 }
6788 }
6789}
Jesse Barnes79e53942008-11-07 14:24:08 -08006790
Jesse Barnese70236a2009-09-21 10:42:27 -07006791static int i865_get_display_clock_speed(struct drm_device *dev)
6792{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006793 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006794}
6795
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006796static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006797{
6798 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006799
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006800 /*
6801 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6802 * encoding is different :(
6803 * FIXME is this the right way to detect 852GM/852GMV?
6804 */
6805 if (dev->pdev->revision == 0x1)
6806 return 133333;
6807
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006808 pci_bus_read_config_word(dev->pdev->bus,
6809 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6810
Jesse Barnese70236a2009-09-21 10:42:27 -07006811 /* Assume that the hardware is in the high speed state. This
6812 * should be the default.
6813 */
6814 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6815 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006816 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006817 case GC_CLOCK_100_200:
6818 return 200000;
6819 case GC_CLOCK_166_250:
6820 return 250000;
6821 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006822 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006823 case GC_CLOCK_133_266:
6824 case GC_CLOCK_133_266_2:
6825 case GC_CLOCK_166_266:
6826 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006827 }
6828
6829 /* Shouldn't happen */
6830 return 0;
6831}
6832
6833static int i830_get_display_clock_speed(struct drm_device *dev)
6834{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006835 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006836}
6837
Ville Syrjälä34edce22015-05-22 11:22:33 +03006838static unsigned int intel_hpll_vco(struct drm_device *dev)
6839{
6840 struct drm_i915_private *dev_priv = dev->dev_private;
6841 static const unsigned int blb_vco[8] = {
6842 [0] = 3200000,
6843 [1] = 4000000,
6844 [2] = 5333333,
6845 [3] = 4800000,
6846 [4] = 6400000,
6847 };
6848 static const unsigned int pnv_vco[8] = {
6849 [0] = 3200000,
6850 [1] = 4000000,
6851 [2] = 5333333,
6852 [3] = 4800000,
6853 [4] = 2666667,
6854 };
6855 static const unsigned int cl_vco[8] = {
6856 [0] = 3200000,
6857 [1] = 4000000,
6858 [2] = 5333333,
6859 [3] = 6400000,
6860 [4] = 3333333,
6861 [5] = 3566667,
6862 [6] = 4266667,
6863 };
6864 static const unsigned int elk_vco[8] = {
6865 [0] = 3200000,
6866 [1] = 4000000,
6867 [2] = 5333333,
6868 [3] = 4800000,
6869 };
6870 static const unsigned int ctg_vco[8] = {
6871 [0] = 3200000,
6872 [1] = 4000000,
6873 [2] = 5333333,
6874 [3] = 6400000,
6875 [4] = 2666667,
6876 [5] = 4266667,
6877 };
6878 const unsigned int *vco_table;
6879 unsigned int vco;
6880 uint8_t tmp = 0;
6881
6882 /* FIXME other chipsets? */
6883 if (IS_GM45(dev))
6884 vco_table = ctg_vco;
6885 else if (IS_G4X(dev))
6886 vco_table = elk_vco;
6887 else if (IS_CRESTLINE(dev))
6888 vco_table = cl_vco;
6889 else if (IS_PINEVIEW(dev))
6890 vco_table = pnv_vco;
6891 else if (IS_G33(dev))
6892 vco_table = blb_vco;
6893 else
6894 return 0;
6895
6896 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6897
6898 vco = vco_table[tmp & 0x7];
6899 if (vco == 0)
6900 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6901 else
6902 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6903
6904 return vco;
6905}
6906
6907static int gm45_get_display_clock_speed(struct drm_device *dev)
6908{
6909 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6910 uint16_t tmp = 0;
6911
6912 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6913
6914 cdclk_sel = (tmp >> 12) & 0x1;
6915
6916 switch (vco) {
6917 case 2666667:
6918 case 4000000:
6919 case 5333333:
6920 return cdclk_sel ? 333333 : 222222;
6921 case 3200000:
6922 return cdclk_sel ? 320000 : 228571;
6923 default:
6924 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6925 return 222222;
6926 }
6927}
6928
6929static int i965gm_get_display_clock_speed(struct drm_device *dev)
6930{
6931 static const uint8_t div_3200[] = { 16, 10, 8 };
6932 static const uint8_t div_4000[] = { 20, 12, 10 };
6933 static const uint8_t div_5333[] = { 24, 16, 14 };
6934 const uint8_t *div_table;
6935 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6936 uint16_t tmp = 0;
6937
6938 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6939
6940 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6941
6942 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6943 goto fail;
6944
6945 switch (vco) {
6946 case 3200000:
6947 div_table = div_3200;
6948 break;
6949 case 4000000:
6950 div_table = div_4000;
6951 break;
6952 case 5333333:
6953 div_table = div_5333;
6954 break;
6955 default:
6956 goto fail;
6957 }
6958
6959 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6960
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006961fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006962 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6963 return 200000;
6964}
6965
6966static int g33_get_display_clock_speed(struct drm_device *dev)
6967{
6968 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6969 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6970 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6971 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6972 const uint8_t *div_table;
6973 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6974 uint16_t tmp = 0;
6975
6976 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6977
6978 cdclk_sel = (tmp >> 4) & 0x7;
6979
6980 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6981 goto fail;
6982
6983 switch (vco) {
6984 case 3200000:
6985 div_table = div_3200;
6986 break;
6987 case 4000000:
6988 div_table = div_4000;
6989 break;
6990 case 4800000:
6991 div_table = div_4800;
6992 break;
6993 case 5333333:
6994 div_table = div_5333;
6995 break;
6996 default:
6997 goto fail;
6998 }
6999
7000 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7001
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007002fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007003 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7004 return 190476;
7005}
7006
Zhenyu Wang2c072452009-06-05 15:38:42 +08007007static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007008intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007009{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007010 while (*num > DATA_LINK_M_N_MASK ||
7011 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007012 *num >>= 1;
7013 *den >>= 1;
7014 }
7015}
7016
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007017static void compute_m_n(unsigned int m, unsigned int n,
7018 uint32_t *ret_m, uint32_t *ret_n)
7019{
7020 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7021 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7022 intel_reduce_m_n_ratio(ret_m, ret_n);
7023}
7024
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007025void
7026intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7027 int pixel_clock, int link_clock,
7028 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007029{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007030 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007031
7032 compute_m_n(bits_per_pixel * pixel_clock,
7033 link_clock * nlanes * 8,
7034 &m_n->gmch_m, &m_n->gmch_n);
7035
7036 compute_m_n(pixel_clock, link_clock,
7037 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007038}
7039
Chris Wilsona7615032011-01-12 17:04:08 +00007040static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7041{
Jani Nikulad330a952014-01-21 11:24:25 +02007042 if (i915.panel_use_ssc >= 0)
7043 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007044 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007045 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007046}
7047
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007048static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007049{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007050 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007051}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007052
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007053static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7054{
7055 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007056}
7057
Daniel Vetterf47709a2013-03-28 10:42:02 +01007058static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007059 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007060 intel_clock_t *reduced_clock)
7061{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007062 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007063 u32 fp, fp2 = 0;
7064
7065 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007066 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007067 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007068 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007069 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007070 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007071 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007072 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007073 }
7074
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007075 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007076
Daniel Vetterf47709a2013-03-28 10:42:02 +01007077 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007078 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007079 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007080 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007081 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007082 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007083 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007084 }
7085}
7086
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007087static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7088 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007089{
7090 u32 reg_val;
7091
7092 /*
7093 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7094 * and set it to a reasonable value instead.
7095 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007096 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007097 reg_val &= 0xffffff00;
7098 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007099 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007100
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007101 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007102 reg_val &= 0x8cffffff;
7103 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007104 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007105
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007106 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007107 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007108 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007109
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007110 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007111 reg_val &= 0x00ffffff;
7112 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007113 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007114}
7115
Daniel Vetterb5518422013-05-03 11:49:48 +02007116static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7117 struct intel_link_m_n *m_n)
7118{
7119 struct drm_device *dev = crtc->base.dev;
7120 struct drm_i915_private *dev_priv = dev->dev_private;
7121 int pipe = crtc->pipe;
7122
Daniel Vettere3b95f12013-05-03 11:49:49 +02007123 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7124 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7125 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7126 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007127}
7128
7129static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007130 struct intel_link_m_n *m_n,
7131 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007132{
7133 struct drm_device *dev = crtc->base.dev;
7134 struct drm_i915_private *dev_priv = dev->dev_private;
7135 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007136 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007137
7138 if (INTEL_INFO(dev)->gen >= 5) {
7139 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7140 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7141 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7142 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007143 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7144 * for gen < 8) and if DRRS is supported (to make sure the
7145 * registers are not unnecessarily accessed).
7146 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307147 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007148 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007149 I915_WRITE(PIPE_DATA_M2(transcoder),
7150 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7151 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7152 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7153 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7154 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007155 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007156 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7157 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7158 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7159 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007160 }
7161}
7162
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307163void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007164{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307165 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7166
7167 if (m_n == M1_N1) {
7168 dp_m_n = &crtc->config->dp_m_n;
7169 dp_m2_n2 = &crtc->config->dp_m2_n2;
7170 } else if (m_n == M2_N2) {
7171
7172 /*
7173 * M2_N2 registers are not supported. Hence m2_n2 divider value
7174 * needs to be programmed into M1_N1.
7175 */
7176 dp_m_n = &crtc->config->dp_m2_n2;
7177 } else {
7178 DRM_ERROR("Unsupported divider value\n");
7179 return;
7180 }
7181
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007182 if (crtc->config->has_pch_encoder)
7183 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007184 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307185 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007186}
7187
Daniel Vetter251ac862015-06-18 10:30:24 +02007188static void vlv_compute_dpll(struct intel_crtc *crtc,
7189 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007190{
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007191 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007192 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007193 if (crtc->pipe != PIPE_A)
7194 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007195
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007196 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007197 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007198 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7199 DPLL_EXT_BUFFER_ENABLE_VLV;
7200
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007201 pipe_config->dpll_hw_state.dpll_md =
7202 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7203}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007204
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007205static void chv_compute_dpll(struct intel_crtc *crtc,
7206 struct intel_crtc_state *pipe_config)
7207{
7208 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007209 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007210 if (crtc->pipe != PIPE_A)
7211 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7212
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007213 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007214 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007215 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7216
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007217 pipe_config->dpll_hw_state.dpll_md =
7218 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007219}
7220
Ville Syrjäläd288f652014-10-28 13:20:22 +02007221static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007222 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007223{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007224 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007225 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007226 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007227 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007228 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007229 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007230
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007231 /* Enable Refclk */
7232 I915_WRITE(DPLL(pipe),
7233 pipe_config->dpll_hw_state.dpll &
7234 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7235
7236 /* No need to actually set up the DPLL with DSI */
7237 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7238 return;
7239
Ville Syrjäläa5805162015-05-26 20:42:30 +03007240 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007241
Ville Syrjäläd288f652014-10-28 13:20:22 +02007242 bestn = pipe_config->dpll.n;
7243 bestm1 = pipe_config->dpll.m1;
7244 bestm2 = pipe_config->dpll.m2;
7245 bestp1 = pipe_config->dpll.p1;
7246 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007247
Jesse Barnes89b667f2013-04-18 14:51:36 -07007248 /* See eDP HDMI DPIO driver vbios notes doc */
7249
7250 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007251 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007252 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007253
7254 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007255 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007256
7257 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007258 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007259 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007260 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007261
7262 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007263 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007264
7265 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007266 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7267 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7268 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007269 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007270
7271 /*
7272 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7273 * but we don't support that).
7274 * Note: don't use the DAC post divider as it seems unstable.
7275 */
7276 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007277 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007278
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007279 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007280 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007281
Jesse Barnes89b667f2013-04-18 14:51:36 -07007282 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007283 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007284 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7285 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007286 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007287 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007288 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007289 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007290 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007291
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007292 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007293 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007294 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007295 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007296 0x0df40000);
7297 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007298 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007299 0x0df70000);
7300 } else { /* HDMI or VGA */
7301 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007302 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007303 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007304 0x0df70000);
7305 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007306 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007307 0x0df40000);
7308 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007309
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007310 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007311 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007312 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7313 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007314 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007315 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007316
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007317 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007318 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007319}
7320
Ville Syrjäläd288f652014-10-28 13:20:22 +02007321static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007322 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007323{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007324 struct drm_device *dev = crtc->base.dev;
7325 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007326 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007327 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307328 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007329 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307330 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307331 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007332
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007333 /* Enable Refclk and SSC */
7334 I915_WRITE(DPLL(pipe),
7335 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7336
7337 /* No need to actually set up the DPLL with DSI */
7338 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7339 return;
7340
Ville Syrjäläd288f652014-10-28 13:20:22 +02007341 bestn = pipe_config->dpll.n;
7342 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7343 bestm1 = pipe_config->dpll.m1;
7344 bestm2 = pipe_config->dpll.m2 >> 22;
7345 bestp1 = pipe_config->dpll.p1;
7346 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307347 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307348 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307349 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007350
Ville Syrjäläa5805162015-05-26 20:42:30 +03007351 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007352
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007353 /* p1 and p2 divider */
7354 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7355 5 << DPIO_CHV_S1_DIV_SHIFT |
7356 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7357 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7358 1 << DPIO_CHV_K_DIV_SHIFT);
7359
7360 /* Feedback post-divider - m2 */
7361 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7362
7363 /* Feedback refclk divider - n and m1 */
7364 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7365 DPIO_CHV_M1_DIV_BY_2 |
7366 1 << DPIO_CHV_N_DIV_SHIFT);
7367
7368 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007369 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007370
7371 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307372 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7373 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7374 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7375 if (bestm2_frac)
7376 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7377 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007378
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307379 /* Program digital lock detect threshold */
7380 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7381 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7382 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7383 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7384 if (!bestm2_frac)
7385 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7386 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7387
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007388 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307389 if (vco == 5400000) {
7390 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7391 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7392 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7393 tribuf_calcntr = 0x9;
7394 } else if (vco <= 6200000) {
7395 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7396 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7397 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7398 tribuf_calcntr = 0x9;
7399 } else if (vco <= 6480000) {
7400 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7401 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7402 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7403 tribuf_calcntr = 0x8;
7404 } else {
7405 /* Not supported. Apply the same limits as in the max case */
7406 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7407 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7408 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7409 tribuf_calcntr = 0;
7410 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007411 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7412
Ville Syrjälä968040b2015-03-11 22:52:08 +02007413 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307414 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7415 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7416 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7417
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007418 /* AFC Recal */
7419 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7420 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7421 DPIO_AFC_RECAL);
7422
Ville Syrjäläa5805162015-05-26 20:42:30 +03007423 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007424}
7425
Ville Syrjäläd288f652014-10-28 13:20:22 +02007426/**
7427 * vlv_force_pll_on - forcibly enable just the PLL
7428 * @dev_priv: i915 private structure
7429 * @pipe: pipe PLL to enable
7430 * @dpll: PLL configuration
7431 *
7432 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7433 * in cases where we need the PLL enabled even when @pipe is not going to
7434 * be enabled.
7435 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007436int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7437 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007438{
7439 struct intel_crtc *crtc =
7440 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007441 struct intel_crtc_state *pipe_config;
7442
7443 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7444 if (!pipe_config)
7445 return -ENOMEM;
7446
7447 pipe_config->base.crtc = &crtc->base;
7448 pipe_config->pixel_multiplier = 1;
7449 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007450
7451 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007452 chv_compute_dpll(crtc, pipe_config);
7453 chv_prepare_pll(crtc, pipe_config);
7454 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007455 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007456 vlv_compute_dpll(crtc, pipe_config);
7457 vlv_prepare_pll(crtc, pipe_config);
7458 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007459 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007460
7461 kfree(pipe_config);
7462
7463 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007464}
7465
7466/**
7467 * vlv_force_pll_off - forcibly disable just the PLL
7468 * @dev_priv: i915 private structure
7469 * @pipe: pipe PLL to disable
7470 *
7471 * Disable the PLL for @pipe. To be used in cases where we need
7472 * the PLL enabled even when @pipe is not going to be enabled.
7473 */
7474void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7475{
7476 if (IS_CHERRYVIEW(dev))
7477 chv_disable_pll(to_i915(dev), pipe);
7478 else
7479 vlv_disable_pll(to_i915(dev), pipe);
7480}
7481
Daniel Vetter251ac862015-06-18 10:30:24 +02007482static void i9xx_compute_dpll(struct intel_crtc *crtc,
7483 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007484 intel_clock_t *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007485{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007486 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007487 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007488 u32 dpll;
7489 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007490 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007491
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007492 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307493
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007494 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7495 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007496
7497 dpll = DPLL_VGA_MODE_DIS;
7498
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007499 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007500 dpll |= DPLLB_MODE_LVDS;
7501 else
7502 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007503
Daniel Vetteref1b4602013-06-01 17:17:04 +02007504 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007505 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007506 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007507 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007508
7509 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007510 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007511
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007512 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007513 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007514
7515 /* compute bitmask from p1 value */
7516 if (IS_PINEVIEW(dev))
7517 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7518 else {
7519 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7520 if (IS_G4X(dev) && reduced_clock)
7521 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7522 }
7523 switch (clock->p2) {
7524 case 5:
7525 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7526 break;
7527 case 7:
7528 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7529 break;
7530 case 10:
7531 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7532 break;
7533 case 14:
7534 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7535 break;
7536 }
7537 if (INTEL_INFO(dev)->gen >= 4)
7538 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7539
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007540 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007541 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007542 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007543 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007544 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7545 else
7546 dpll |= PLL_REF_INPUT_DREFCLK;
7547
7548 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007549 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007550
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007551 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007552 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007553 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007554 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007555 }
7556}
7557
Daniel Vetter251ac862015-06-18 10:30:24 +02007558static void i8xx_compute_dpll(struct intel_crtc *crtc,
7559 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007560 intel_clock_t *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007561{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007562 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007563 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007564 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007565 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007566
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007567 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307568
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007569 dpll = DPLL_VGA_MODE_DIS;
7570
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007571 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007572 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7573 } else {
7574 if (clock->p1 == 2)
7575 dpll |= PLL_P1_DIVIDE_BY_TWO;
7576 else
7577 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7578 if (clock->p2 == 4)
7579 dpll |= PLL_P2_DIVIDE_BY_4;
7580 }
7581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007582 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007583 dpll |= DPLL_DVO_2X_MODE;
7584
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007585 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007586 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7588 else
7589 dpll |= PLL_REF_INPUT_DREFCLK;
7590
7591 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007592 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007593}
7594
Daniel Vetter8a654f32013-06-01 17:16:22 +02007595static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007596{
7597 struct drm_device *dev = intel_crtc->base.dev;
7598 struct drm_i915_private *dev_priv = dev->dev_private;
7599 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007600 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007601 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007602 uint32_t crtc_vtotal, crtc_vblank_end;
7603 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007604
7605 /* We need to be careful not to changed the adjusted mode, for otherwise
7606 * the hw state checker will get angry at the mismatch. */
7607 crtc_vtotal = adjusted_mode->crtc_vtotal;
7608 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007609
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007610 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007611 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007612 crtc_vtotal -= 1;
7613 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007614
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007615 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007616 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7617 else
7618 vsyncshift = adjusted_mode->crtc_hsync_start -
7619 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007620 if (vsyncshift < 0)
7621 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007622 }
7623
7624 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007625 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007626
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007627 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007628 (adjusted_mode->crtc_hdisplay - 1) |
7629 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007630 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007631 (adjusted_mode->crtc_hblank_start - 1) |
7632 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007633 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007634 (adjusted_mode->crtc_hsync_start - 1) |
7635 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7636
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007637 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007638 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007639 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007640 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007641 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007642 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007643 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007644 (adjusted_mode->crtc_vsync_start - 1) |
7645 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7646
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007647 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7648 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7649 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7650 * bits. */
7651 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7652 (pipe == PIPE_B || pipe == PIPE_C))
7653 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7654
Jani Nikulabc58be62016-03-18 17:05:39 +02007655}
7656
7657static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7658{
7659 struct drm_device *dev = intel_crtc->base.dev;
7660 struct drm_i915_private *dev_priv = dev->dev_private;
7661 enum pipe pipe = intel_crtc->pipe;
7662
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007663 /* pipesrc controls the size that is scaled from, which should
7664 * always be the user's requested size.
7665 */
7666 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007667 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7668 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007669}
7670
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007671static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007672 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007673{
7674 struct drm_device *dev = crtc->base.dev;
7675 struct drm_i915_private *dev_priv = dev->dev_private;
7676 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7677 uint32_t tmp;
7678
7679 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007680 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7681 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007682 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007683 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7684 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007685 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007686 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7687 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007688
7689 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007690 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7691 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007692 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007693 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7694 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007695 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007696 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7697 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007698
7699 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007700 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7701 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7702 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007703 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007704}
7705
7706static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7707 struct intel_crtc_state *pipe_config)
7708{
7709 struct drm_device *dev = crtc->base.dev;
7710 struct drm_i915_private *dev_priv = dev->dev_private;
7711 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007712
7713 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007714 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7715 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7716
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007717 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7718 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007719}
7720
Daniel Vetterf6a83282014-02-11 15:28:57 -08007721void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007722 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007723{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007724 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7725 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7726 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7727 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007728
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007729 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7730 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7731 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7732 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007733
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007734 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007735 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007736
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007737 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7738 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007739
7740 mode->hsync = drm_mode_hsync(mode);
7741 mode->vrefresh = drm_mode_vrefresh(mode);
7742 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007743}
7744
Daniel Vetter84b046f2013-02-19 18:48:54 +01007745static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7746{
7747 struct drm_device *dev = intel_crtc->base.dev;
7748 struct drm_i915_private *dev_priv = dev->dev_private;
7749 uint32_t pipeconf;
7750
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007751 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007752
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007753 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7754 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7755 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007756
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007757 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007758 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007759
Daniel Vetterff9ce462013-04-24 14:57:17 +02007760 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007761 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007762 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007763 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007764 pipeconf |= PIPECONF_DITHER_EN |
7765 PIPECONF_DITHER_TYPE_SP;
7766
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007767 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007768 case 18:
7769 pipeconf |= PIPECONF_6BPC;
7770 break;
7771 case 24:
7772 pipeconf |= PIPECONF_8BPC;
7773 break;
7774 case 30:
7775 pipeconf |= PIPECONF_10BPC;
7776 break;
7777 default:
7778 /* Case prevented by intel_choose_pipe_bpp_dither. */
7779 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007780 }
7781 }
7782
7783 if (HAS_PIPE_CXSR(dev)) {
7784 if (intel_crtc->lowfreq_avail) {
7785 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7786 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7787 } else {
7788 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007789 }
7790 }
7791
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007792 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007793 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007794 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007795 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7796 else
7797 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7798 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007799 pipeconf |= PIPECONF_PROGRESSIVE;
7800
Wayne Boyer666a4532015-12-09 12:29:35 -08007801 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7802 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007803 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007804
Daniel Vetter84b046f2013-02-19 18:48:54 +01007805 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7806 POSTING_READ(PIPECONF(intel_crtc->pipe));
7807}
7808
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007809static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7810 struct intel_crtc_state *crtc_state)
7811{
7812 struct drm_device *dev = crtc->base.dev;
7813 struct drm_i915_private *dev_priv = dev->dev_private;
7814 const intel_limit_t *limit;
7815 int refclk = 48000;
7816
7817 memset(&crtc_state->dpll_hw_state, 0,
7818 sizeof(crtc_state->dpll_hw_state));
7819
7820 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7821 if (intel_panel_use_ssc(dev_priv)) {
7822 refclk = dev_priv->vbt.lvds_ssc_freq;
7823 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7824 }
7825
7826 limit = &intel_limits_i8xx_lvds;
7827 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7828 limit = &intel_limits_i8xx_dvo;
7829 } else {
7830 limit = &intel_limits_i8xx_dac;
7831 }
7832
7833 if (!crtc_state->clock_set &&
7834 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7835 refclk, NULL, &crtc_state->dpll)) {
7836 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7837 return -EINVAL;
7838 }
7839
7840 i8xx_compute_dpll(crtc, crtc_state, NULL);
7841
7842 return 0;
7843}
7844
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007845static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7846 struct intel_crtc_state *crtc_state)
7847{
7848 struct drm_device *dev = crtc->base.dev;
7849 struct drm_i915_private *dev_priv = dev->dev_private;
7850 const intel_limit_t *limit;
7851 int refclk = 96000;
7852
7853 memset(&crtc_state->dpll_hw_state, 0,
7854 sizeof(crtc_state->dpll_hw_state));
7855
7856 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7857 if (intel_panel_use_ssc(dev_priv)) {
7858 refclk = dev_priv->vbt.lvds_ssc_freq;
7859 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7860 }
7861
7862 if (intel_is_dual_link_lvds(dev))
7863 limit = &intel_limits_g4x_dual_channel_lvds;
7864 else
7865 limit = &intel_limits_g4x_single_channel_lvds;
7866 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7867 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7868 limit = &intel_limits_g4x_hdmi;
7869 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7870 limit = &intel_limits_g4x_sdvo;
7871 } else {
7872 /* The option is for other outputs */
7873 limit = &intel_limits_i9xx_sdvo;
7874 }
7875
7876 if (!crtc_state->clock_set &&
7877 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7878 refclk, NULL, &crtc_state->dpll)) {
7879 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7880 return -EINVAL;
7881 }
7882
7883 i9xx_compute_dpll(crtc, crtc_state, NULL);
7884
7885 return 0;
7886}
7887
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007888static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7889 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007890{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007891 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007892 struct drm_i915_private *dev_priv = dev->dev_private;
Ma Lingd4906092009-03-18 20:13:27 +08007893 const intel_limit_t *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007894 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007895
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007896 memset(&crtc_state->dpll_hw_state, 0,
7897 sizeof(crtc_state->dpll_hw_state));
7898
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007899 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7900 if (intel_panel_use_ssc(dev_priv)) {
7901 refclk = dev_priv->vbt.lvds_ssc_freq;
7902 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7903 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007904
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007905 limit = &intel_limits_pineview_lvds;
7906 } else {
7907 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007908 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007909
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007910 if (!crtc_state->clock_set &&
7911 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7912 refclk, NULL, &crtc_state->dpll)) {
7913 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7914 return -EINVAL;
7915 }
7916
7917 i9xx_compute_dpll(crtc, crtc_state, NULL);
7918
7919 return 0;
7920}
7921
7922static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7923 struct intel_crtc_state *crtc_state)
7924{
7925 struct drm_device *dev = crtc->base.dev;
7926 struct drm_i915_private *dev_priv = dev->dev_private;
7927 const intel_limit_t *limit;
7928 int refclk = 96000;
7929
7930 memset(&crtc_state->dpll_hw_state, 0,
7931 sizeof(crtc_state->dpll_hw_state));
7932
7933 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7934 if (intel_panel_use_ssc(dev_priv)) {
7935 refclk = dev_priv->vbt.lvds_ssc_freq;
7936 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007937 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007938
7939 limit = &intel_limits_i9xx_lvds;
7940 } else {
7941 limit = &intel_limits_i9xx_sdvo;
7942 }
7943
7944 if (!crtc_state->clock_set &&
7945 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7946 refclk, NULL, &crtc_state->dpll)) {
7947 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7948 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007949 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007950
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007951 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007952
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007953 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007954}
7955
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007956static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7957 struct intel_crtc_state *crtc_state)
7958{
7959 int refclk = 100000;
7960 const intel_limit_t *limit = &intel_limits_chv;
7961
7962 memset(&crtc_state->dpll_hw_state, 0,
7963 sizeof(crtc_state->dpll_hw_state));
7964
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007965 if (!crtc_state->clock_set &&
7966 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7967 refclk, NULL, &crtc_state->dpll)) {
7968 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7969 return -EINVAL;
7970 }
7971
7972 chv_compute_dpll(crtc, crtc_state);
7973
7974 return 0;
7975}
7976
7977static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7978 struct intel_crtc_state *crtc_state)
7979{
7980 int refclk = 100000;
7981 const intel_limit_t *limit = &intel_limits_vlv;
7982
7983 memset(&crtc_state->dpll_hw_state, 0,
7984 sizeof(crtc_state->dpll_hw_state));
7985
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007986 if (!crtc_state->clock_set &&
7987 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7988 refclk, NULL, &crtc_state->dpll)) {
7989 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7990 return -EINVAL;
7991 }
7992
7993 vlv_compute_dpll(crtc, crtc_state);
7994
7995 return 0;
7996}
7997
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007998static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007999 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008000{
8001 struct drm_device *dev = crtc->base.dev;
8002 struct drm_i915_private *dev_priv = dev->dev_private;
8003 uint32_t tmp;
8004
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008005 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8006 return;
8007
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008008 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008009 if (!(tmp & PFIT_ENABLE))
8010 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008011
Daniel Vetter06922822013-07-11 13:35:40 +02008012 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008013 if (INTEL_INFO(dev)->gen < 4) {
8014 if (crtc->pipe != PIPE_B)
8015 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008016 } else {
8017 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8018 return;
8019 }
8020
Daniel Vetter06922822013-07-11 13:35:40 +02008021 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008022 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008023}
8024
Jesse Barnesacbec812013-09-20 11:29:32 -07008025static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008026 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008027{
8028 struct drm_device *dev = crtc->base.dev;
8029 struct drm_i915_private *dev_priv = dev->dev_private;
8030 int pipe = pipe_config->cpu_transcoder;
8031 intel_clock_t clock;
8032 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008033 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008034
Ville Syrjäläb5219732016-03-15 16:40:01 +02008035 /* In case of DSI, DPLL will not be used */
8036 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308037 return;
8038
Ville Syrjäläa5805162015-05-26 20:42:30 +03008039 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008040 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008041 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008042
8043 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8044 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8045 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8046 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8047 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8048
Imre Deakdccbea32015-06-22 23:35:51 +03008049 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008050}
8051
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008052static void
8053i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8054 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008055{
8056 struct drm_device *dev = crtc->base.dev;
8057 struct drm_i915_private *dev_priv = dev->dev_private;
8058 u32 val, base, offset;
8059 int pipe = crtc->pipe, plane = crtc->plane;
8060 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008061 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008062 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008063 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008064
Damien Lespiau42a7b082015-02-05 19:35:13 +00008065 val = I915_READ(DSPCNTR(plane));
8066 if (!(val & DISPLAY_PLANE_ENABLE))
8067 return;
8068
Damien Lespiaud9806c92015-01-21 14:07:19 +00008069 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008070 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008071 DRM_DEBUG_KMS("failed to alloc fb\n");
8072 return;
8073 }
8074
Damien Lespiau1b842c82015-01-21 13:50:54 +00008075 fb = &intel_fb->base;
8076
Daniel Vetter18c52472015-02-10 17:16:09 +00008077 if (INTEL_INFO(dev)->gen >= 4) {
8078 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008079 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008080 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8081 }
8082 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008083
8084 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008085 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008086 fb->pixel_format = fourcc;
8087 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008088
8089 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008090 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008091 offset = I915_READ(DSPTILEOFF(plane));
8092 else
8093 offset = I915_READ(DSPLINOFF(plane));
8094 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8095 } else {
8096 base = I915_READ(DSPADDR(plane));
8097 }
8098 plane_config->base = base;
8099
8100 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008101 fb->width = ((val >> 16) & 0xfff) + 1;
8102 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008103
8104 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008105 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008106
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008107 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008108 fb->pixel_format,
8109 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008110
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008111 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008112
Damien Lespiau2844a922015-01-20 12:51:48 +00008113 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8114 pipe_name(pipe), plane, fb->width, fb->height,
8115 fb->bits_per_pixel, base, fb->pitches[0],
8116 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008117
Damien Lespiau2d140302015-02-05 17:22:18 +00008118 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008119}
8120
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008121static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008122 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008123{
8124 struct drm_device *dev = crtc->base.dev;
8125 struct drm_i915_private *dev_priv = dev->dev_private;
8126 int pipe = pipe_config->cpu_transcoder;
8127 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8128 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008129 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008130 int refclk = 100000;
8131
Ville Syrjäläb5219732016-03-15 16:40:01 +02008132 /* In case of DSI, DPLL will not be used */
8133 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8134 return;
8135
Ville Syrjäläa5805162015-05-26 20:42:30 +03008136 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008137 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8138 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8139 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8140 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008141 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008142 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008143
8144 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008145 clock.m2 = (pll_dw0 & 0xff) << 22;
8146 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8147 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008148 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8149 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8150 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8151
Imre Deakdccbea32015-06-22 23:35:51 +03008152 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008153}
8154
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008155static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008156 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008157{
8158 struct drm_device *dev = crtc->base.dev;
8159 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008160 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008161 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008162 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008163
Imre Deak17290502016-02-12 18:55:11 +02008164 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8165 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008166 return false;
8167
Daniel Vettere143a212013-07-04 12:01:15 +02008168 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008169 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008170
Imre Deak17290502016-02-12 18:55:11 +02008171 ret = false;
8172
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008173 tmp = I915_READ(PIPECONF(crtc->pipe));
8174 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008175 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008176
Wayne Boyer666a4532015-12-09 12:29:35 -08008177 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008178 switch (tmp & PIPECONF_BPC_MASK) {
8179 case PIPECONF_6BPC:
8180 pipe_config->pipe_bpp = 18;
8181 break;
8182 case PIPECONF_8BPC:
8183 pipe_config->pipe_bpp = 24;
8184 break;
8185 case PIPECONF_10BPC:
8186 pipe_config->pipe_bpp = 30;
8187 break;
8188 default:
8189 break;
8190 }
8191 }
8192
Wayne Boyer666a4532015-12-09 12:29:35 -08008193 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8194 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008195 pipe_config->limited_color_range = true;
8196
Ville Syrjälä282740f2013-09-04 18:30:03 +03008197 if (INTEL_INFO(dev)->gen < 4)
8198 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8199
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008200 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008201 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008202
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008203 i9xx_get_pfit_config(crtc, pipe_config);
8204
Daniel Vetter6c49f242013-06-06 12:45:25 +02008205 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008206 /* No way to read it out on pipes B and C */
8207 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8208 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8209 else
8210 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008211 pipe_config->pixel_multiplier =
8212 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8213 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008214 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008215 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8216 tmp = I915_READ(DPLL(crtc->pipe));
8217 pipe_config->pixel_multiplier =
8218 ((tmp & SDVO_MULTIPLIER_MASK)
8219 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8220 } else {
8221 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8222 * port and will be fixed up in the encoder->get_config
8223 * function. */
8224 pipe_config->pixel_multiplier = 1;
8225 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008226 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008227 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008228 /*
8229 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8230 * on 830. Filter it out here so that we don't
8231 * report errors due to that.
8232 */
8233 if (IS_I830(dev))
8234 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8235
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008236 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8237 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008238 } else {
8239 /* Mask out read-only status bits. */
8240 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8241 DPLL_PORTC_READY_MASK |
8242 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008243 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008244
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008245 if (IS_CHERRYVIEW(dev))
8246 chv_crtc_clock_get(crtc, pipe_config);
8247 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008248 vlv_crtc_clock_get(crtc, pipe_config);
8249 else
8250 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008251
Ville Syrjälä0f646142015-08-26 19:39:18 +03008252 /*
8253 * Normally the dotclock is filled in by the encoder .get_config()
8254 * but in case the pipe is enabled w/o any ports we need a sane
8255 * default.
8256 */
8257 pipe_config->base.adjusted_mode.crtc_clock =
8258 pipe_config->port_clock / pipe_config->pixel_multiplier;
8259
Imre Deak17290502016-02-12 18:55:11 +02008260 ret = true;
8261
8262out:
8263 intel_display_power_put(dev_priv, power_domain);
8264
8265 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008266}
8267
Paulo Zanonidde86e22012-12-01 12:04:25 -02008268static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008269{
8270 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008271 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008272 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008273 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008274 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008275 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008276 bool has_ck505 = false;
8277 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008278
8279 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008280 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008281 switch (encoder->type) {
8282 case INTEL_OUTPUT_LVDS:
8283 has_panel = true;
8284 has_lvds = true;
8285 break;
8286 case INTEL_OUTPUT_EDP:
8287 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008288 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008289 has_cpu_edp = true;
8290 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008291 default:
8292 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008293 }
8294 }
8295
Keith Packard99eb6a02011-09-26 14:29:12 -07008296 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008297 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008298 can_ssc = has_ck505;
8299 } else {
8300 has_ck505 = false;
8301 can_ssc = true;
8302 }
8303
Imre Deak2de69052013-05-08 13:14:04 +03008304 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8305 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008306
8307 /* Ironlake: try to setup display ref clock before DPLL
8308 * enabling. This is only under driver's control after
8309 * PCH B stepping, previous chipset stepping should be
8310 * ignoring this setting.
8311 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008312 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008313
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008314 /* As we must carefully and slowly disable/enable each source in turn,
8315 * compute the final state we want first and check if we need to
8316 * make any changes at all.
8317 */
8318 final = val;
8319 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008320 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008321 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008322 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008323 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8324
8325 final &= ~DREF_SSC_SOURCE_MASK;
8326 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8327 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008328
Keith Packard199e5d72011-09-22 12:01:57 -07008329 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008330 final |= DREF_SSC_SOURCE_ENABLE;
8331
8332 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8333 final |= DREF_SSC1_ENABLE;
8334
8335 if (has_cpu_edp) {
8336 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8337 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8338 else
8339 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8340 } else
8341 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8342 } else {
8343 final |= DREF_SSC_SOURCE_DISABLE;
8344 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8345 }
8346
8347 if (final == val)
8348 return;
8349
8350 /* Always enable nonspread source */
8351 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8352
8353 if (has_ck505)
8354 val |= DREF_NONSPREAD_CK505_ENABLE;
8355 else
8356 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8357
8358 if (has_panel) {
8359 val &= ~DREF_SSC_SOURCE_MASK;
8360 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008361
Keith Packard199e5d72011-09-22 12:01:57 -07008362 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008363 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008364 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008365 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008366 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008367 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008368
8369 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008370 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008371 POSTING_READ(PCH_DREF_CONTROL);
8372 udelay(200);
8373
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008374 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008375
8376 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008377 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008378 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008379 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008380 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008381 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008382 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008383 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008384 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008385
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008386 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008387 POSTING_READ(PCH_DREF_CONTROL);
8388 udelay(200);
8389 } else {
8390 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8391
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008392 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008393
8394 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008395 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008396
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008397 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008398 POSTING_READ(PCH_DREF_CONTROL);
8399 udelay(200);
8400
8401 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008402 val &= ~DREF_SSC_SOURCE_MASK;
8403 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008404
8405 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008406 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008407
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008408 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008409 POSTING_READ(PCH_DREF_CONTROL);
8410 udelay(200);
8411 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008412
8413 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008414}
8415
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008416static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008417{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008418 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008419
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008420 tmp = I915_READ(SOUTH_CHICKEN2);
8421 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8422 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008423
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008424 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8425 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8426 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008427
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008428 tmp = I915_READ(SOUTH_CHICKEN2);
8429 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8430 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008431
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008432 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8433 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8434 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008435}
8436
8437/* WaMPhyProgramming:hsw */
8438static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8439{
8440 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008441
8442 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8443 tmp &= ~(0xFF << 24);
8444 tmp |= (0x12 << 24);
8445 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8446
Paulo Zanonidde86e22012-12-01 12:04:25 -02008447 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8448 tmp |= (1 << 11);
8449 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8450
8451 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8452 tmp |= (1 << 11);
8453 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8454
Paulo Zanonidde86e22012-12-01 12:04:25 -02008455 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8456 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8457 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8458
8459 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8460 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8461 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8462
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008463 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8464 tmp &= ~(7 << 13);
8465 tmp |= (5 << 13);
8466 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008467
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008468 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8469 tmp &= ~(7 << 13);
8470 tmp |= (5 << 13);
8471 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008472
8473 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8474 tmp &= ~0xFF;
8475 tmp |= 0x1C;
8476 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8477
8478 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8479 tmp &= ~0xFF;
8480 tmp |= 0x1C;
8481 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8482
8483 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8484 tmp &= ~(0xFF << 16);
8485 tmp |= (0x1C << 16);
8486 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8487
8488 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8489 tmp &= ~(0xFF << 16);
8490 tmp |= (0x1C << 16);
8491 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8492
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008493 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8494 tmp |= (1 << 27);
8495 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008496
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008497 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8498 tmp |= (1 << 27);
8499 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008500
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008501 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8502 tmp &= ~(0xF << 28);
8503 tmp |= (4 << 28);
8504 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008505
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008506 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8507 tmp &= ~(0xF << 28);
8508 tmp |= (4 << 28);
8509 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008510}
8511
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008512/* Implements 3 different sequences from BSpec chapter "Display iCLK
8513 * Programming" based on the parameters passed:
8514 * - Sequence to enable CLKOUT_DP
8515 * - Sequence to enable CLKOUT_DP without spread
8516 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8517 */
8518static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8519 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008520{
8521 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008522 uint32_t reg, tmp;
8523
8524 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8525 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008526 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008527 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008528
Ville Syrjäläa5805162015-05-26 20:42:30 +03008529 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008530
8531 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8532 tmp &= ~SBI_SSCCTL_DISABLE;
8533 tmp |= SBI_SSCCTL_PATHALT;
8534 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8535
8536 udelay(24);
8537
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008538 if (with_spread) {
8539 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8540 tmp &= ~SBI_SSCCTL_PATHALT;
8541 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008542
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008543 if (with_fdi) {
8544 lpt_reset_fdi_mphy(dev_priv);
8545 lpt_program_fdi_mphy(dev_priv);
8546 }
8547 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008548
Ville Syrjäläc2699522015-08-27 23:55:59 +03008549 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008550 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8551 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8552 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008553
Ville Syrjäläa5805162015-05-26 20:42:30 +03008554 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008555}
8556
Paulo Zanoni47701c32013-07-23 11:19:25 -03008557/* Sequence to disable CLKOUT_DP */
8558static void lpt_disable_clkout_dp(struct drm_device *dev)
8559{
8560 struct drm_i915_private *dev_priv = dev->dev_private;
8561 uint32_t reg, tmp;
8562
Ville Syrjäläa5805162015-05-26 20:42:30 +03008563 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008564
Ville Syrjäläc2699522015-08-27 23:55:59 +03008565 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008566 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8567 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8568 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8569
8570 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8571 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8572 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8573 tmp |= SBI_SSCCTL_PATHALT;
8574 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8575 udelay(32);
8576 }
8577 tmp |= SBI_SSCCTL_DISABLE;
8578 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8579 }
8580
Ville Syrjäläa5805162015-05-26 20:42:30 +03008581 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008582}
8583
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008584#define BEND_IDX(steps) ((50 + (steps)) / 5)
8585
8586static const uint16_t sscdivintphase[] = {
8587 [BEND_IDX( 50)] = 0x3B23,
8588 [BEND_IDX( 45)] = 0x3B23,
8589 [BEND_IDX( 40)] = 0x3C23,
8590 [BEND_IDX( 35)] = 0x3C23,
8591 [BEND_IDX( 30)] = 0x3D23,
8592 [BEND_IDX( 25)] = 0x3D23,
8593 [BEND_IDX( 20)] = 0x3E23,
8594 [BEND_IDX( 15)] = 0x3E23,
8595 [BEND_IDX( 10)] = 0x3F23,
8596 [BEND_IDX( 5)] = 0x3F23,
8597 [BEND_IDX( 0)] = 0x0025,
8598 [BEND_IDX( -5)] = 0x0025,
8599 [BEND_IDX(-10)] = 0x0125,
8600 [BEND_IDX(-15)] = 0x0125,
8601 [BEND_IDX(-20)] = 0x0225,
8602 [BEND_IDX(-25)] = 0x0225,
8603 [BEND_IDX(-30)] = 0x0325,
8604 [BEND_IDX(-35)] = 0x0325,
8605 [BEND_IDX(-40)] = 0x0425,
8606 [BEND_IDX(-45)] = 0x0425,
8607 [BEND_IDX(-50)] = 0x0525,
8608};
8609
8610/*
8611 * Bend CLKOUT_DP
8612 * steps -50 to 50 inclusive, in steps of 5
8613 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8614 * change in clock period = -(steps / 10) * 5.787 ps
8615 */
8616static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8617{
8618 uint32_t tmp;
8619 int idx = BEND_IDX(steps);
8620
8621 if (WARN_ON(steps % 5 != 0))
8622 return;
8623
8624 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8625 return;
8626
8627 mutex_lock(&dev_priv->sb_lock);
8628
8629 if (steps % 10 != 0)
8630 tmp = 0xAAAAAAAB;
8631 else
8632 tmp = 0x00000000;
8633 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8634
8635 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8636 tmp &= 0xffff0000;
8637 tmp |= sscdivintphase[idx];
8638 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8639
8640 mutex_unlock(&dev_priv->sb_lock);
8641}
8642
8643#undef BEND_IDX
8644
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008645static void lpt_init_pch_refclk(struct drm_device *dev)
8646{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008647 struct intel_encoder *encoder;
8648 bool has_vga = false;
8649
Damien Lespiaub2784e12014-08-05 11:29:37 +01008650 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008651 switch (encoder->type) {
8652 case INTEL_OUTPUT_ANALOG:
8653 has_vga = true;
8654 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008655 default:
8656 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008657 }
8658 }
8659
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008660 if (has_vga) {
8661 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008662 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008663 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008664 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008665 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008666}
8667
Paulo Zanonidde86e22012-12-01 12:04:25 -02008668/*
8669 * Initialize reference clocks when the driver loads
8670 */
8671void intel_init_pch_refclk(struct drm_device *dev)
8672{
8673 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8674 ironlake_init_pch_refclk(dev);
8675 else if (HAS_PCH_LPT(dev))
8676 lpt_init_pch_refclk(dev);
8677}
8678
Daniel Vetter6ff93602013-04-19 11:24:36 +02008679static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008680{
8681 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8683 int pipe = intel_crtc->pipe;
8684 uint32_t val;
8685
Daniel Vetter78114072013-06-13 00:54:57 +02008686 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008687
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008688 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008689 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008690 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008691 break;
8692 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008693 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008694 break;
8695 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008696 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008697 break;
8698 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008699 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008700 break;
8701 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008702 /* Case prevented by intel_choose_pipe_bpp_dither. */
8703 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008704 }
8705
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008706 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008707 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8708
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008709 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008710 val |= PIPECONF_INTERLACED_ILK;
8711 else
8712 val |= PIPECONF_PROGRESSIVE;
8713
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008714 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008715 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008716
Paulo Zanonic8203562012-09-12 10:06:29 -03008717 I915_WRITE(PIPECONF(pipe), val);
8718 POSTING_READ(PIPECONF(pipe));
8719}
8720
Daniel Vetter6ff93602013-04-19 11:24:36 +02008721static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008722{
Jani Nikula391bf042016-03-18 17:05:40 +02008723 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008725 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008726 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008727
Jani Nikula391bf042016-03-18 17:05:40 +02008728 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008729 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8730
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008731 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008732 val |= PIPECONF_INTERLACED_ILK;
8733 else
8734 val |= PIPECONF_PROGRESSIVE;
8735
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008736 I915_WRITE(PIPECONF(cpu_transcoder), val);
8737 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008738}
8739
Jani Nikula391bf042016-03-18 17:05:40 +02008740static void haswell_set_pipemisc(struct drm_crtc *crtc)
8741{
8742 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8743 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8744
8745 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8746 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008747
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008748 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008749 case 18:
8750 val |= PIPEMISC_DITHER_6_BPC;
8751 break;
8752 case 24:
8753 val |= PIPEMISC_DITHER_8_BPC;
8754 break;
8755 case 30:
8756 val |= PIPEMISC_DITHER_10_BPC;
8757 break;
8758 case 36:
8759 val |= PIPEMISC_DITHER_12_BPC;
8760 break;
8761 default:
8762 /* Case prevented by pipe_config_set_bpp. */
8763 BUG();
8764 }
8765
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008766 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008767 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8768
Jani Nikula391bf042016-03-18 17:05:40 +02008769 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008770 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008771}
8772
Paulo Zanonid4b19312012-11-29 11:29:32 -02008773int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8774{
8775 /*
8776 * Account for spread spectrum to avoid
8777 * oversubscribing the link. Max center spread
8778 * is 2.5%; use 5% for safety's sake.
8779 */
8780 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008781 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008782}
8783
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008784static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008785{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008786 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008787}
8788
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008789static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8790 struct intel_crtc_state *crtc_state,
8791 intel_clock_t *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008792{
8793 struct drm_crtc *crtc = &intel_crtc->base;
8794 struct drm_device *dev = crtc->dev;
8795 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008796 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008797 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008798 struct drm_connector_state *connector_state;
8799 struct intel_encoder *encoder;
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008800 u32 dpll, fp, fp2;
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008801 int factor, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008802 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008803
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008804 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008805 if (connector_state->crtc != crtc_state->base.crtc)
8806 continue;
8807
8808 encoder = to_intel_encoder(connector_state->best_encoder);
8809
8810 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008811 case INTEL_OUTPUT_LVDS:
8812 is_lvds = true;
8813 break;
8814 case INTEL_OUTPUT_SDVO:
8815 case INTEL_OUTPUT_HDMI:
8816 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008817 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008818 default:
8819 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008820 }
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008821 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008822
Chris Wilsonc1858122010-12-03 21:35:48 +00008823 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008824 factor = 21;
8825 if (is_lvds) {
8826 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008827 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008828 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008829 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008830 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008831 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008832
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008833 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008834
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008835 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8836 fp |= FP_CB_TUNE;
8837
8838 if (reduced_clock) {
8839 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8840
8841 if (reduced_clock->m < factor * reduced_clock->n)
8842 fp2 |= FP_CB_TUNE;
8843 } else {
8844 fp2 = fp;
8845 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008846
Chris Wilson5eddb702010-09-11 13:48:45 +01008847 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008848
Eric Anholta07d6782011-03-30 13:01:08 -07008849 if (is_lvds)
8850 dpll |= DPLLB_MODE_LVDS;
8851 else
8852 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008853
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008854 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008855 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008856
8857 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008858 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008859 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008860 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008861
Eric Anholta07d6782011-03-30 13:01:08 -07008862 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008863 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008864 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008865 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008866
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008867 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008868 case 5:
8869 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8870 break;
8871 case 7:
8872 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8873 break;
8874 case 10:
8875 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8876 break;
8877 case 14:
8878 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8879 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008880 }
8881
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008882 if (is_lvds && intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008883 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008884 else
8885 dpll |= PLL_REF_INPUT_DREFCLK;
8886
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008887 dpll |= DPLL_VCO_ENABLE;
8888
8889 crtc_state->dpll_hw_state.dpll = dpll;
8890 crtc_state->dpll_hw_state.fp0 = fp;
8891 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008892}
8893
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008894static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8895 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008896{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008897 struct drm_device *dev = crtc->base.dev;
8898 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008899 intel_clock_t reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008900 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008901 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008902 const intel_limit_t *limit;
8903 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008904
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008905 memset(&crtc_state->dpll_hw_state, 0,
8906 sizeof(crtc_state->dpll_hw_state));
8907
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008908 crtc->lowfreq_avail = false;
8909
8910 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8911 if (!crtc_state->has_pch_encoder)
8912 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008913
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008914 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8915 if (intel_panel_use_ssc(dev_priv)) {
8916 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8917 dev_priv->vbt.lvds_ssc_freq);
8918 refclk = dev_priv->vbt.lvds_ssc_freq;
8919 }
8920
8921 if (intel_is_dual_link_lvds(dev)) {
8922 if (refclk == 100000)
8923 limit = &intel_limits_ironlake_dual_lvds_100m;
8924 else
8925 limit = &intel_limits_ironlake_dual_lvds;
8926 } else {
8927 if (refclk == 100000)
8928 limit = &intel_limits_ironlake_single_lvds_100m;
8929 else
8930 limit = &intel_limits_ironlake_single_lvds;
8931 }
8932 } else {
8933 limit = &intel_limits_ironlake_dac;
8934 }
8935
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008936 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008937 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8938 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008939 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8940 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008941 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008942
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008943 ironlake_compute_dpll(crtc, crtc_state,
8944 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008945
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008946 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8947 if (pll == NULL) {
8948 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8949 pipe_name(crtc->pipe));
8950 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008951 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008952
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008953 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8954 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008955 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008956
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008957 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008958}
8959
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008960static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8961 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008962{
8963 struct drm_device *dev = crtc->base.dev;
8964 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008965 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008966
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008967 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8968 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8969 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8970 & ~TU_SIZE_MASK;
8971 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8972 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8973 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8974}
8975
8976static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8977 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008978 struct intel_link_m_n *m_n,
8979 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008980{
8981 struct drm_device *dev = crtc->base.dev;
8982 struct drm_i915_private *dev_priv = dev->dev_private;
8983 enum pipe pipe = crtc->pipe;
8984
8985 if (INTEL_INFO(dev)->gen >= 5) {
8986 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8987 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8988 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8989 & ~TU_SIZE_MASK;
8990 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8991 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8992 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008993 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8994 * gen < 8) and if DRRS is supported (to make sure the
8995 * registers are not unnecessarily read).
8996 */
8997 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008998 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008999 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9000 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9001 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9002 & ~TU_SIZE_MASK;
9003 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9004 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9005 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9006 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009007 } else {
9008 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9009 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9010 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9011 & ~TU_SIZE_MASK;
9012 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9013 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9014 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9015 }
9016}
9017
9018void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009019 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009020{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009021 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009022 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9023 else
9024 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009025 &pipe_config->dp_m_n,
9026 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009027}
9028
Daniel Vetter72419202013-04-04 13:28:53 +02009029static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009030 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009031{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009032 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009033 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009034}
9035
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009036static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009037 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009038{
9039 struct drm_device *dev = crtc->base.dev;
9040 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009041 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9042 uint32_t ps_ctrl = 0;
9043 int id = -1;
9044 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009045
Chandra Kondurua1b22782015-04-07 15:28:45 -07009046 /* find scaler attached to this pipe */
9047 for (i = 0; i < crtc->num_scalers; i++) {
9048 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9049 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9050 id = i;
9051 pipe_config->pch_pfit.enabled = true;
9052 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9053 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9054 break;
9055 }
9056 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009057
Chandra Kondurua1b22782015-04-07 15:28:45 -07009058 scaler_state->scaler_id = id;
9059 if (id >= 0) {
9060 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9061 } else {
9062 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009063 }
9064}
9065
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009066static void
9067skylake_get_initial_plane_config(struct intel_crtc *crtc,
9068 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009069{
9070 struct drm_device *dev = crtc->base.dev;
9071 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009072 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009073 int pipe = crtc->pipe;
9074 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009075 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009076 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009077 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009078
Damien Lespiaud9806c92015-01-21 14:07:19 +00009079 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009080 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009081 DRM_DEBUG_KMS("failed to alloc fb\n");
9082 return;
9083 }
9084
Damien Lespiau1b842c82015-01-21 13:50:54 +00009085 fb = &intel_fb->base;
9086
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009087 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009088 if (!(val & PLANE_CTL_ENABLE))
9089 goto error;
9090
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009091 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9092 fourcc = skl_format_to_fourcc(pixel_format,
9093 val & PLANE_CTL_ORDER_RGBX,
9094 val & PLANE_CTL_ALPHA_MASK);
9095 fb->pixel_format = fourcc;
9096 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9097
Damien Lespiau40f46282015-02-27 11:15:21 +00009098 tiling = val & PLANE_CTL_TILED_MASK;
9099 switch (tiling) {
9100 case PLANE_CTL_TILED_LINEAR:
9101 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9102 break;
9103 case PLANE_CTL_TILED_X:
9104 plane_config->tiling = I915_TILING_X;
9105 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9106 break;
9107 case PLANE_CTL_TILED_Y:
9108 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9109 break;
9110 case PLANE_CTL_TILED_YF:
9111 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9112 break;
9113 default:
9114 MISSING_CASE(tiling);
9115 goto error;
9116 }
9117
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009118 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9119 plane_config->base = base;
9120
9121 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9122
9123 val = I915_READ(PLANE_SIZE(pipe, 0));
9124 fb->height = ((val >> 16) & 0xfff) + 1;
9125 fb->width = ((val >> 0) & 0x1fff) + 1;
9126
9127 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009128 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009129 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009130 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9131
9132 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009133 fb->pixel_format,
9134 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009135
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009136 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009137
9138 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9139 pipe_name(pipe), fb->width, fb->height,
9140 fb->bits_per_pixel, base, fb->pitches[0],
9141 plane_config->size);
9142
Damien Lespiau2d140302015-02-05 17:22:18 +00009143 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009144 return;
9145
9146error:
9147 kfree(fb);
9148}
9149
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009150static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009151 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009152{
9153 struct drm_device *dev = crtc->base.dev;
9154 struct drm_i915_private *dev_priv = dev->dev_private;
9155 uint32_t tmp;
9156
9157 tmp = I915_READ(PF_CTL(crtc->pipe));
9158
9159 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009160 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009161 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9162 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009163
9164 /* We currently do not free assignements of panel fitters on
9165 * ivb/hsw (since we don't use the higher upscaling modes which
9166 * differentiates them) so just WARN about this case for now. */
9167 if (IS_GEN7(dev)) {
9168 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9169 PF_PIPE_SEL_IVB(crtc->pipe));
9170 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009171 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009172}
9173
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009174static void
9175ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9176 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009177{
9178 struct drm_device *dev = crtc->base.dev;
9179 struct drm_i915_private *dev_priv = dev->dev_private;
9180 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009181 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009182 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009183 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009184 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009185 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009186
Damien Lespiau42a7b082015-02-05 19:35:13 +00009187 val = I915_READ(DSPCNTR(pipe));
9188 if (!(val & DISPLAY_PLANE_ENABLE))
9189 return;
9190
Damien Lespiaud9806c92015-01-21 14:07:19 +00009191 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009192 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009193 DRM_DEBUG_KMS("failed to alloc fb\n");
9194 return;
9195 }
9196
Damien Lespiau1b842c82015-01-21 13:50:54 +00009197 fb = &intel_fb->base;
9198
Daniel Vetter18c52472015-02-10 17:16:09 +00009199 if (INTEL_INFO(dev)->gen >= 4) {
9200 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009201 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009202 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9203 }
9204 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009205
9206 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009207 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009208 fb->pixel_format = fourcc;
9209 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009210
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009211 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009212 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009213 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009214 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009215 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009216 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009217 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009218 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009219 }
9220 plane_config->base = base;
9221
9222 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009223 fb->width = ((val >> 16) & 0xfff) + 1;
9224 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009225
9226 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009227 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009228
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009229 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009230 fb->pixel_format,
9231 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009232
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009233 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009234
Damien Lespiau2844a922015-01-20 12:51:48 +00009235 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9236 pipe_name(pipe), fb->width, fb->height,
9237 fb->bits_per_pixel, base, fb->pitches[0],
9238 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009239
Damien Lespiau2d140302015-02-05 17:22:18 +00009240 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009241}
9242
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009243static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009244 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009245{
9246 struct drm_device *dev = crtc->base.dev;
9247 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009248 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009249 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009250 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009251
Imre Deak17290502016-02-12 18:55:11 +02009252 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9253 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009254 return false;
9255
Daniel Vettere143a212013-07-04 12:01:15 +02009256 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009257 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009258
Imre Deak17290502016-02-12 18:55:11 +02009259 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009260 tmp = I915_READ(PIPECONF(crtc->pipe));
9261 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009262 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009263
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009264 switch (tmp & PIPECONF_BPC_MASK) {
9265 case PIPECONF_6BPC:
9266 pipe_config->pipe_bpp = 18;
9267 break;
9268 case PIPECONF_8BPC:
9269 pipe_config->pipe_bpp = 24;
9270 break;
9271 case PIPECONF_10BPC:
9272 pipe_config->pipe_bpp = 30;
9273 break;
9274 case PIPECONF_12BPC:
9275 pipe_config->pipe_bpp = 36;
9276 break;
9277 default:
9278 break;
9279 }
9280
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009281 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9282 pipe_config->limited_color_range = true;
9283
Daniel Vetterab9412b2013-05-03 11:49:46 +02009284 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009285 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009286 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009287
Daniel Vetter88adfff2013-03-28 10:42:01 +01009288 pipe_config->has_pch_encoder = true;
9289
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009290 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9291 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9292 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009293
9294 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009295
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009296 if (HAS_PCH_IBX(dev_priv)) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009297 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009298 } else {
9299 tmp = I915_READ(PCH_DPLL_SEL);
9300 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009301 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009302 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009303 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009304 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009305
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009306 pipe_config->shared_dpll =
9307 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9308 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009309
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009310 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9311 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009312
9313 tmp = pipe_config->dpll_hw_state.dpll;
9314 pipe_config->pixel_multiplier =
9315 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9316 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009317
9318 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009319 } else {
9320 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009321 }
9322
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009323 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009324 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009325
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009326 ironlake_get_pfit_config(crtc, pipe_config);
9327
Imre Deak17290502016-02-12 18:55:11 +02009328 ret = true;
9329
9330out:
9331 intel_display_power_put(dev_priv, power_domain);
9332
9333 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009334}
9335
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009336static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9337{
9338 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009339 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009340
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009341 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009342 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009343 pipe_name(crtc->pipe));
9344
Rob Clarke2c719b2014-12-15 13:56:32 -05009345 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9346 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009347 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9348 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009349 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9350 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009351 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009352 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009353 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009354 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009355 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009356 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009357 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009358 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009359 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009360
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009361 /*
9362 * In theory we can still leave IRQs enabled, as long as only the HPD
9363 * interrupts remain enabled. We used to check for that, but since it's
9364 * gen-specific and since we only disable LCPLL after we fully disable
9365 * the interrupts, the check below should be enough.
9366 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009367 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009368}
9369
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009370static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9371{
9372 struct drm_device *dev = dev_priv->dev;
9373
9374 if (IS_HASWELL(dev))
9375 return I915_READ(D_COMP_HSW);
9376 else
9377 return I915_READ(D_COMP_BDW);
9378}
9379
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009380static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9381{
9382 struct drm_device *dev = dev_priv->dev;
9383
9384 if (IS_HASWELL(dev)) {
9385 mutex_lock(&dev_priv->rps.hw_lock);
9386 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9387 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009388 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009389 mutex_unlock(&dev_priv->rps.hw_lock);
9390 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009391 I915_WRITE(D_COMP_BDW, val);
9392 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009393 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009394}
9395
9396/*
9397 * This function implements pieces of two sequences from BSpec:
9398 * - Sequence for display software to disable LCPLL
9399 * - Sequence for display software to allow package C8+
9400 * The steps implemented here are just the steps that actually touch the LCPLL
9401 * register. Callers should take care of disabling all the display engine
9402 * functions, doing the mode unset, fixing interrupts, etc.
9403 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009404static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9405 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009406{
9407 uint32_t val;
9408
9409 assert_can_disable_lcpll(dev_priv);
9410
9411 val = I915_READ(LCPLL_CTL);
9412
9413 if (switch_to_fclk) {
9414 val |= LCPLL_CD_SOURCE_FCLK;
9415 I915_WRITE(LCPLL_CTL, val);
9416
9417 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9418 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9419 DRM_ERROR("Switching to FCLK failed\n");
9420
9421 val = I915_READ(LCPLL_CTL);
9422 }
9423
9424 val |= LCPLL_PLL_DISABLE;
9425 I915_WRITE(LCPLL_CTL, val);
9426 POSTING_READ(LCPLL_CTL);
9427
9428 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9429 DRM_ERROR("LCPLL still locked\n");
9430
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009431 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009432 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009433 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009434 ndelay(100);
9435
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009436 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9437 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009438 DRM_ERROR("D_COMP RCOMP still in progress\n");
9439
9440 if (allow_power_down) {
9441 val = I915_READ(LCPLL_CTL);
9442 val |= LCPLL_POWER_DOWN_ALLOW;
9443 I915_WRITE(LCPLL_CTL, val);
9444 POSTING_READ(LCPLL_CTL);
9445 }
9446}
9447
9448/*
9449 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9450 * source.
9451 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009452static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009453{
9454 uint32_t val;
9455
9456 val = I915_READ(LCPLL_CTL);
9457
9458 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9459 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9460 return;
9461
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009462 /*
9463 * Make sure we're not on PC8 state before disabling PC8, otherwise
9464 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009465 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009466 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009467
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009468 if (val & LCPLL_POWER_DOWN_ALLOW) {
9469 val &= ~LCPLL_POWER_DOWN_ALLOW;
9470 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009471 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009472 }
9473
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009474 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009475 val |= D_COMP_COMP_FORCE;
9476 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009477 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009478
9479 val = I915_READ(LCPLL_CTL);
9480 val &= ~LCPLL_PLL_DISABLE;
9481 I915_WRITE(LCPLL_CTL, val);
9482
9483 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9484 DRM_ERROR("LCPLL not locked yet\n");
9485
9486 if (val & LCPLL_CD_SOURCE_FCLK) {
9487 val = I915_READ(LCPLL_CTL);
9488 val &= ~LCPLL_CD_SOURCE_FCLK;
9489 I915_WRITE(LCPLL_CTL, val);
9490
9491 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9492 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9493 DRM_ERROR("Switching back to LCPLL failed\n");
9494 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009495
Mika Kuoppala59bad942015-01-16 11:34:40 +02009496 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009497 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009498}
9499
Paulo Zanoni765dab672014-03-07 20:08:18 -03009500/*
9501 * Package states C8 and deeper are really deep PC states that can only be
9502 * reached when all the devices on the system allow it, so even if the graphics
9503 * device allows PC8+, it doesn't mean the system will actually get to these
9504 * states. Our driver only allows PC8+ when going into runtime PM.
9505 *
9506 * The requirements for PC8+ are that all the outputs are disabled, the power
9507 * well is disabled and most interrupts are disabled, and these are also
9508 * requirements for runtime PM. When these conditions are met, we manually do
9509 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9510 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9511 * hang the machine.
9512 *
9513 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9514 * the state of some registers, so when we come back from PC8+ we need to
9515 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9516 * need to take care of the registers kept by RC6. Notice that this happens even
9517 * if we don't put the device in PCI D3 state (which is what currently happens
9518 * because of the runtime PM support).
9519 *
9520 * For more, read "Display Sequences for Package C8" on the hardware
9521 * documentation.
9522 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009523void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009524{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009525 struct drm_device *dev = dev_priv->dev;
9526 uint32_t val;
9527
Paulo Zanonic67a4702013-08-19 13:18:09 -03009528 DRM_DEBUG_KMS("Enabling package C8+\n");
9529
Ville Syrjäläc2699522015-08-27 23:55:59 +03009530 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009531 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9532 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9533 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9534 }
9535
9536 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009537 hsw_disable_lcpll(dev_priv, true, true);
9538}
9539
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009540void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009541{
9542 struct drm_device *dev = dev_priv->dev;
9543 uint32_t val;
9544
Paulo Zanonic67a4702013-08-19 13:18:09 -03009545 DRM_DEBUG_KMS("Disabling package C8+\n");
9546
9547 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009548 lpt_init_pch_refclk(dev);
9549
Ville Syrjäläc2699522015-08-27 23:55:59 +03009550 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009551 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9552 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9553 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9554 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009555}
9556
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009557static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309558{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009559 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009560 struct intel_atomic_state *old_intel_state =
9561 to_intel_atomic_state(old_state);
9562 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309563
Imre Deakc6c46962016-04-01 16:02:40 +03009564 broxton_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309565}
9566
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009567/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009568static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009569{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009570 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9571 struct drm_i915_private *dev_priv = state->dev->dev_private;
9572 struct drm_crtc *crtc;
9573 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009574 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009575 unsigned max_pixel_rate = 0, i;
9576 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009577
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009578 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9579 sizeof(intel_state->min_pixclk));
9580
9581 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009582 int pixel_rate;
9583
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009584 crtc_state = to_intel_crtc_state(cstate);
9585 if (!crtc_state->base.enable) {
9586 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009587 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009588 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009589
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009590 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009591
9592 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009593 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009594 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9595
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009596 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009597 }
9598
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009599 for_each_pipe(dev_priv, pipe)
9600 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9601
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009602 return max_pixel_rate;
9603}
9604
9605static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9606{
9607 struct drm_i915_private *dev_priv = dev->dev_private;
9608 uint32_t val, data;
9609 int ret;
9610
9611 if (WARN((I915_READ(LCPLL_CTL) &
9612 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9613 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9614 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9615 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9616 "trying to change cdclk frequency with cdclk not enabled\n"))
9617 return;
9618
9619 mutex_lock(&dev_priv->rps.hw_lock);
9620 ret = sandybridge_pcode_write(dev_priv,
9621 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9622 mutex_unlock(&dev_priv->rps.hw_lock);
9623 if (ret) {
9624 DRM_ERROR("failed to inform pcode about cdclk change\n");
9625 return;
9626 }
9627
9628 val = I915_READ(LCPLL_CTL);
9629 val |= LCPLL_CD_SOURCE_FCLK;
9630 I915_WRITE(LCPLL_CTL, val);
9631
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009632 if (wait_for_us(I915_READ(LCPLL_CTL) &
9633 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009634 DRM_ERROR("Switching to FCLK failed\n");
9635
9636 val = I915_READ(LCPLL_CTL);
9637 val &= ~LCPLL_CLK_FREQ_MASK;
9638
9639 switch (cdclk) {
9640 case 450000:
9641 val |= LCPLL_CLK_FREQ_450;
9642 data = 0;
9643 break;
9644 case 540000:
9645 val |= LCPLL_CLK_FREQ_54O_BDW;
9646 data = 1;
9647 break;
9648 case 337500:
9649 val |= LCPLL_CLK_FREQ_337_5_BDW;
9650 data = 2;
9651 break;
9652 case 675000:
9653 val |= LCPLL_CLK_FREQ_675_BDW;
9654 data = 3;
9655 break;
9656 default:
9657 WARN(1, "invalid cdclk frequency\n");
9658 return;
9659 }
9660
9661 I915_WRITE(LCPLL_CTL, val);
9662
9663 val = I915_READ(LCPLL_CTL);
9664 val &= ~LCPLL_CD_SOURCE_FCLK;
9665 I915_WRITE(LCPLL_CTL, val);
9666
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009667 if (wait_for_us((I915_READ(LCPLL_CTL) &
9668 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009669 DRM_ERROR("Switching back to LCPLL failed\n");
9670
9671 mutex_lock(&dev_priv->rps.hw_lock);
9672 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9673 mutex_unlock(&dev_priv->rps.hw_lock);
9674
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009675 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9676
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009677 intel_update_cdclk(dev);
9678
9679 WARN(cdclk != dev_priv->cdclk_freq,
9680 "cdclk requested %d kHz but got %d kHz\n",
9681 cdclk, dev_priv->cdclk_freq);
9682}
9683
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009684static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009685{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009686 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009687 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009688 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009689 int cdclk;
9690
9691 /*
9692 * FIXME should also account for plane ratio
9693 * once 64bpp pixel formats are supported.
9694 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009695 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009696 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009697 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009698 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009699 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009700 cdclk = 450000;
9701 else
9702 cdclk = 337500;
9703
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009704 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009705 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9706 cdclk, dev_priv->max_cdclk_freq);
9707 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009708 }
9709
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009710 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9711 if (!intel_state->active_crtcs)
9712 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009713
9714 return 0;
9715}
9716
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009717static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009718{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009719 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009720 struct intel_atomic_state *old_intel_state =
9721 to_intel_atomic_state(old_state);
9722 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009723
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009724 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009725}
9726
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009727static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9728 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009729{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009730 struct intel_encoder *intel_encoder =
9731 intel_ddi_get_crtc_new_encoder(crtc_state);
9732
9733 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9734 if (!intel_ddi_pll_select(crtc, crtc_state))
9735 return -EINVAL;
9736 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009737
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009738 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009739
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009740 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009741}
9742
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309743static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9744 enum port port,
9745 struct intel_crtc_state *pipe_config)
9746{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009747 enum intel_dpll_id id;
9748
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309749 switch (port) {
9750 case PORT_A:
9751 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +02009752 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309753 break;
9754 case PORT_B:
9755 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +02009756 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309757 break;
9758 case PORT_C:
9759 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +02009760 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309761 break;
9762 default:
9763 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009764 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309765 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009766
9767 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309768}
9769
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009770static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9771 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009772 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009773{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009774 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009775 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009776
9777 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9778 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9779
9780 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009781 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009782 id = DPLL_ID_SKL_DPLL0;
9783 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009784 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009785 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009786 break;
9787 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009788 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009789 break;
9790 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009791 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009792 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009793 default:
9794 MISSING_CASE(pipe_config->ddi_pll_sel);
9795 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009796 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009797
9798 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009799}
9800
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009801static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9802 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009803 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009804{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009805 enum intel_dpll_id id;
9806
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009807 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9808
9809 switch (pipe_config->ddi_pll_sel) {
9810 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009811 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009812 break;
9813 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009814 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009815 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009816 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009817 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009818 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009819 case PORT_CLK_SEL_LCPLL_810:
9820 id = DPLL_ID_LCPLL_810;
9821 break;
9822 case PORT_CLK_SEL_LCPLL_1350:
9823 id = DPLL_ID_LCPLL_1350;
9824 break;
9825 case PORT_CLK_SEL_LCPLL_2700:
9826 id = DPLL_ID_LCPLL_2700;
9827 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009828 default:
9829 MISSING_CASE(pipe_config->ddi_pll_sel);
9830 /* fall through */
9831 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009832 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009833 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009834
9835 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009836}
9837
Jani Nikulacf304292016-03-18 17:05:41 +02009838static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9839 struct intel_crtc_state *pipe_config,
9840 unsigned long *power_domain_mask)
9841{
9842 struct drm_device *dev = crtc->base.dev;
9843 struct drm_i915_private *dev_priv = dev->dev_private;
9844 enum intel_display_power_domain power_domain;
9845 u32 tmp;
9846
9847 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9848
9849 /*
9850 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9851 * consistency and less surprising code; it's in always on power).
9852 */
9853 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9854 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9855 enum pipe trans_edp_pipe;
9856 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9857 default:
9858 WARN(1, "unknown pipe linked to edp transcoder\n");
9859 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9860 case TRANS_DDI_EDP_INPUT_A_ON:
9861 trans_edp_pipe = PIPE_A;
9862 break;
9863 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9864 trans_edp_pipe = PIPE_B;
9865 break;
9866 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9867 trans_edp_pipe = PIPE_C;
9868 break;
9869 }
9870
9871 if (trans_edp_pipe == crtc->pipe)
9872 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9873 }
9874
9875 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9876 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9877 return false;
9878 *power_domain_mask |= BIT(power_domain);
9879
9880 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9881
9882 return tmp & PIPECONF_ENABLE;
9883}
9884
Jani Nikula4d1de972016-03-18 17:05:42 +02009885static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9886 struct intel_crtc_state *pipe_config,
9887 unsigned long *power_domain_mask)
9888{
9889 struct drm_device *dev = crtc->base.dev;
9890 struct drm_i915_private *dev_priv = dev->dev_private;
9891 enum intel_display_power_domain power_domain;
9892 enum port port;
9893 enum transcoder cpu_transcoder;
9894 u32 tmp;
9895
9896 pipe_config->has_dsi_encoder = false;
9897
9898 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9899 if (port == PORT_A)
9900 cpu_transcoder = TRANSCODER_DSI_A;
9901 else
9902 cpu_transcoder = TRANSCODER_DSI_C;
9903
9904 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9905 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9906 continue;
9907 *power_domain_mask |= BIT(power_domain);
9908
Imre Deakdb18b6a2016-03-24 12:41:40 +02009909 /*
9910 * The PLL needs to be enabled with a valid divider
9911 * configuration, otherwise accessing DSI registers will hang
9912 * the machine. See BSpec North Display Engine
9913 * registers/MIPI[BXT]. We can break out here early, since we
9914 * need the same DSI PLL to be enabled for both DSI ports.
9915 */
9916 if (!intel_dsi_pll_is_enabled(dev_priv))
9917 break;
9918
Jani Nikula4d1de972016-03-18 17:05:42 +02009919 /* XXX: this works for video mode only */
9920 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9921 if (!(tmp & DPI_ENABLE))
9922 continue;
9923
9924 tmp = I915_READ(MIPI_CTRL(port));
9925 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9926 continue;
9927
9928 pipe_config->cpu_transcoder = cpu_transcoder;
9929 pipe_config->has_dsi_encoder = true;
9930 break;
9931 }
9932
9933 return pipe_config->has_dsi_encoder;
9934}
9935
Daniel Vetter26804af2014-06-25 22:01:55 +03009936static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009937 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009938{
9939 struct drm_device *dev = crtc->base.dev;
9940 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009941 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009942 enum port port;
9943 uint32_t tmp;
9944
9945 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9946
9947 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9948
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009949 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009950 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309951 else if (IS_BROXTON(dev))
9952 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009953 else
9954 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009955
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009956 pll = pipe_config->shared_dpll;
9957 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009958 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9959 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009960 }
9961
Daniel Vetter26804af2014-06-25 22:01:55 +03009962 /*
9963 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9964 * DDI E. So just check whether this pipe is wired to DDI E and whether
9965 * the PCH transcoder is on.
9966 */
Damien Lespiauca370452013-12-03 13:56:24 +00009967 if (INTEL_INFO(dev)->gen < 9 &&
9968 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009969 pipe_config->has_pch_encoder = true;
9970
9971 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9972 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9973 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9974
9975 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9976 }
9977}
9978
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009979static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009980 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009981{
9982 struct drm_device *dev = crtc->base.dev;
9983 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009984 enum intel_display_power_domain power_domain;
9985 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009986 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009987
Imre Deak17290502016-02-12 18:55:11 +02009988 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9989 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009990 return false;
Imre Deak17290502016-02-12 18:55:11 +02009991 power_domain_mask = BIT(power_domain);
9992
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009993 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009994
Jani Nikulacf304292016-03-18 17:05:41 +02009995 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009996
Jani Nikula4d1de972016-03-18 17:05:42 +02009997 if (IS_BROXTON(dev_priv)) {
9998 bxt_get_dsi_transcoder_state(crtc, pipe_config,
9999 &power_domain_mask);
10000 WARN_ON(active && pipe_config->has_dsi_encoder);
10001 if (pipe_config->has_dsi_encoder)
10002 active = true;
10003 }
10004
Jani Nikulacf304292016-03-18 17:05:41 +020010005 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010006 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010007
Jani Nikula4d1de972016-03-18 17:05:42 +020010008 if (!pipe_config->has_dsi_encoder) {
10009 haswell_get_ddi_port_state(crtc, pipe_config);
10010 intel_get_pipe_timings(crtc, pipe_config);
10011 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010012
Jani Nikulabc58be62016-03-18 17:05:39 +020010013 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010014
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010015 pipe_config->gamma_mode =
10016 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10017
Chandra Kondurua1b22782015-04-07 15:28:45 -070010018 if (INTEL_INFO(dev)->gen >= 9) {
10019 skl_init_scalers(dev, crtc, pipe_config);
10020 }
10021
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010022 if (INTEL_INFO(dev)->gen >= 9) {
10023 pipe_config->scaler_state.scaler_id = -1;
10024 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10025 }
10026
Imre Deak17290502016-02-12 18:55:11 +020010027 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10028 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10029 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010030 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010031 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010032 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010033 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010034 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010035
Jesse Barnese59150d2014-01-07 13:30:45 -080010036 if (IS_HASWELL(dev))
10037 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10038 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010039
Jani Nikula4d1de972016-03-18 17:05:42 +020010040 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10041 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010042 pipe_config->pixel_multiplier =
10043 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10044 } else {
10045 pipe_config->pixel_multiplier = 1;
10046 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010047
Imre Deak17290502016-02-12 18:55:11 +020010048out:
10049 for_each_power_domain(power_domain, power_domain_mask)
10050 intel_display_power_put(dev_priv, power_domain);
10051
Jani Nikulacf304292016-03-18 17:05:41 +020010052 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010053}
10054
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010055static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10056 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010057{
10058 struct drm_device *dev = crtc->dev;
10059 struct drm_i915_private *dev_priv = dev->dev_private;
10060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010061 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010062
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010063 if (plane_state && plane_state->visible) {
10064 unsigned int width = plane_state->base.crtc_w;
10065 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010066 unsigned int stride = roundup_pow_of_two(width) * 4;
10067
10068 switch (stride) {
10069 default:
10070 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10071 width, stride);
10072 stride = 256;
10073 /* fallthrough */
10074 case 256:
10075 case 512:
10076 case 1024:
10077 case 2048:
10078 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010079 }
10080
Ville Syrjälädc41c152014-08-13 11:57:05 +030010081 cntl |= CURSOR_ENABLE |
10082 CURSOR_GAMMA_ENABLE |
10083 CURSOR_FORMAT_ARGB |
10084 CURSOR_STRIDE(stride);
10085
10086 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010087 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010088
Ville Syrjälädc41c152014-08-13 11:57:05 +030010089 if (intel_crtc->cursor_cntl != 0 &&
10090 (intel_crtc->cursor_base != base ||
10091 intel_crtc->cursor_size != size ||
10092 intel_crtc->cursor_cntl != cntl)) {
10093 /* On these chipsets we can only modify the base/size/stride
10094 * whilst the cursor is disabled.
10095 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010096 I915_WRITE(CURCNTR(PIPE_A), 0);
10097 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010098 intel_crtc->cursor_cntl = 0;
10099 }
10100
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010101 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010102 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010103 intel_crtc->cursor_base = base;
10104 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010105
10106 if (intel_crtc->cursor_size != size) {
10107 I915_WRITE(CURSIZE, size);
10108 intel_crtc->cursor_size = size;
10109 }
10110
Chris Wilson4b0e3332014-05-30 16:35:26 +030010111 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010112 I915_WRITE(CURCNTR(PIPE_A), cntl);
10113 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010114 intel_crtc->cursor_cntl = cntl;
10115 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010116}
10117
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010118static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10119 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010120{
10121 struct drm_device *dev = crtc->dev;
10122 struct drm_i915_private *dev_priv = dev->dev_private;
10123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10124 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010125 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010126
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010127 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010128 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010129 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010130 case 64:
10131 cntl |= CURSOR_MODE_64_ARGB_AX;
10132 break;
10133 case 128:
10134 cntl |= CURSOR_MODE_128_ARGB_AX;
10135 break;
10136 case 256:
10137 cntl |= CURSOR_MODE_256_ARGB_AX;
10138 break;
10139 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010140 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010141 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010142 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010143 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010144
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010145 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010146 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010147
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010148 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10149 cntl |= CURSOR_ROTATE_180;
10150 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010151
Chris Wilson4b0e3332014-05-30 16:35:26 +030010152 if (intel_crtc->cursor_cntl != cntl) {
10153 I915_WRITE(CURCNTR(pipe), cntl);
10154 POSTING_READ(CURCNTR(pipe));
10155 intel_crtc->cursor_cntl = cntl;
10156 }
10157
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010158 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010159 I915_WRITE(CURBASE(pipe), base);
10160 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010161
10162 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010163}
10164
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010165/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010166static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010167 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010168{
10169 struct drm_device *dev = crtc->dev;
10170 struct drm_i915_private *dev_priv = dev->dev_private;
10171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10172 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010173 u32 base = intel_crtc->cursor_addr;
10174 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010175
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010176 if (plane_state) {
10177 int x = plane_state->base.crtc_x;
10178 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010179
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010180 if (x < 0) {
10181 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10182 x = -x;
10183 }
10184 pos |= x << CURSOR_X_SHIFT;
10185
10186 if (y < 0) {
10187 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10188 y = -y;
10189 }
10190 pos |= y << CURSOR_Y_SHIFT;
10191
10192 /* ILK+ do this automagically */
10193 if (HAS_GMCH_DISPLAY(dev) &&
10194 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10195 base += (plane_state->base.crtc_h *
10196 plane_state->base.crtc_w - 1) * 4;
10197 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010198 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010199
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010200 I915_WRITE(CURPOS(pipe), pos);
10201
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010202 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010203 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010204 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010205 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010206}
10207
Ville Syrjälädc41c152014-08-13 11:57:05 +030010208static bool cursor_size_ok(struct drm_device *dev,
10209 uint32_t width, uint32_t height)
10210{
10211 if (width == 0 || height == 0)
10212 return false;
10213
10214 /*
10215 * 845g/865g are special in that they are only limited by
10216 * the width of their cursors, the height is arbitrary up to
10217 * the precision of the register. Everything else requires
10218 * square cursors, limited to a few power-of-two sizes.
10219 */
10220 if (IS_845G(dev) || IS_I865G(dev)) {
10221 if ((width & 63) != 0)
10222 return false;
10223
10224 if (width > (IS_845G(dev) ? 64 : 512))
10225 return false;
10226
10227 if (height > 1023)
10228 return false;
10229 } else {
10230 switch (width | height) {
10231 case 256:
10232 case 128:
10233 if (IS_GEN2(dev))
10234 return false;
10235 case 64:
10236 break;
10237 default:
10238 return false;
10239 }
10240 }
10241
10242 return true;
10243}
10244
Jesse Barnes79e53942008-11-07 14:24:08 -080010245/* VESA 640x480x72Hz mode to set on the pipe */
10246static struct drm_display_mode load_detect_mode = {
10247 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10248 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10249};
10250
Daniel Vettera8bb6812014-02-10 18:00:39 +010010251struct drm_framebuffer *
10252__intel_framebuffer_create(struct drm_device *dev,
10253 struct drm_mode_fb_cmd2 *mode_cmd,
10254 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010255{
10256 struct intel_framebuffer *intel_fb;
10257 int ret;
10258
10259 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010260 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010261 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010262
10263 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010264 if (ret)
10265 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010266
10267 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010268
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010269err:
10270 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010271 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010272}
10273
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010274static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010275intel_framebuffer_create(struct drm_device *dev,
10276 struct drm_mode_fb_cmd2 *mode_cmd,
10277 struct drm_i915_gem_object *obj)
10278{
10279 struct drm_framebuffer *fb;
10280 int ret;
10281
10282 ret = i915_mutex_lock_interruptible(dev);
10283 if (ret)
10284 return ERR_PTR(ret);
10285 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10286 mutex_unlock(&dev->struct_mutex);
10287
10288 return fb;
10289}
10290
Chris Wilsond2dff872011-04-19 08:36:26 +010010291static u32
10292intel_framebuffer_pitch_for_width(int width, int bpp)
10293{
10294 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10295 return ALIGN(pitch, 64);
10296}
10297
10298static u32
10299intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10300{
10301 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010302 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010303}
10304
10305static struct drm_framebuffer *
10306intel_framebuffer_create_for_mode(struct drm_device *dev,
10307 struct drm_display_mode *mode,
10308 int depth, int bpp)
10309{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010310 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010311 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010312 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010313
Dave Gordond37cd8a2016-04-22 19:14:32 +010010314 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010010315 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010010316 if (IS_ERR(obj))
10317 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010318
10319 mode_cmd.width = mode->hdisplay;
10320 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010321 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10322 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010323 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010324
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010325 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10326 if (IS_ERR(fb))
10327 drm_gem_object_unreference_unlocked(&obj->base);
10328
10329 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010330}
10331
10332static struct drm_framebuffer *
10333mode_fits_in_fbdev(struct drm_device *dev,
10334 struct drm_display_mode *mode)
10335{
Daniel Vetter06957262015-08-10 13:34:08 +020010336#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010337 struct drm_i915_private *dev_priv = dev->dev_private;
10338 struct drm_i915_gem_object *obj;
10339 struct drm_framebuffer *fb;
10340
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010341 if (!dev_priv->fbdev)
10342 return NULL;
10343
10344 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010345 return NULL;
10346
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010347 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010348 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010349
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010350 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010351 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10352 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010353 return NULL;
10354
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010355 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010356 return NULL;
10357
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010358 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010359 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010360#else
10361 return NULL;
10362#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010363}
10364
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010365static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10366 struct drm_crtc *crtc,
10367 struct drm_display_mode *mode,
10368 struct drm_framebuffer *fb,
10369 int x, int y)
10370{
10371 struct drm_plane_state *plane_state;
10372 int hdisplay, vdisplay;
10373 int ret;
10374
10375 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10376 if (IS_ERR(plane_state))
10377 return PTR_ERR(plane_state);
10378
10379 if (mode)
10380 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10381 else
10382 hdisplay = vdisplay = 0;
10383
10384 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10385 if (ret)
10386 return ret;
10387 drm_atomic_set_fb_for_plane(plane_state, fb);
10388 plane_state->crtc_x = 0;
10389 plane_state->crtc_y = 0;
10390 plane_state->crtc_w = hdisplay;
10391 plane_state->crtc_h = vdisplay;
10392 plane_state->src_x = x << 16;
10393 plane_state->src_y = y << 16;
10394 plane_state->src_w = hdisplay << 16;
10395 plane_state->src_h = vdisplay << 16;
10396
10397 return 0;
10398}
10399
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010400bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010401 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010402 struct intel_load_detect_pipe *old,
10403 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010404{
10405 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010406 struct intel_encoder *intel_encoder =
10407 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010408 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010409 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010410 struct drm_crtc *crtc = NULL;
10411 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010412 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010413 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010414 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010415 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010416 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010417 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010418
Chris Wilsond2dff872011-04-19 08:36:26 +010010419 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010420 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010421 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010422
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010423 old->restore_state = NULL;
10424
Rob Clark51fd3712013-11-19 12:10:12 -050010425retry:
10426 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10427 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010428 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010429
Jesse Barnes79e53942008-11-07 14:24:08 -080010430 /*
10431 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010432 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010433 * - if the connector already has an assigned crtc, use it (but make
10434 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010435 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010436 * - try to find the first unused crtc that can drive this connector,
10437 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010438 */
10439
10440 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010441 if (connector->state->crtc) {
10442 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010443
Rob Clark51fd3712013-11-19 12:10:12 -050010444 ret = drm_modeset_lock(&crtc->mutex, ctx);
10445 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010446 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010447
10448 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010449 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010450 }
10451
10452 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010453 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010454 i++;
10455 if (!(encoder->possible_crtcs & (1 << i)))
10456 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010457
10458 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10459 if (ret)
10460 goto fail;
10461
10462 if (possible_crtc->state->enable) {
10463 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010464 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010465 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010466
10467 crtc = possible_crtc;
10468 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010469 }
10470
10471 /*
10472 * If we didn't find an unused CRTC, don't use any.
10473 */
10474 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010475 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010476 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010477 }
10478
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010479found:
10480 intel_crtc = to_intel_crtc(crtc);
10481
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010482 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10483 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010484 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010485
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010486 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010487 restore_state = drm_atomic_state_alloc(dev);
10488 if (!state || !restore_state) {
10489 ret = -ENOMEM;
10490 goto fail;
10491 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010492
10493 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010494 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010495
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010496 connector_state = drm_atomic_get_connector_state(state, connector);
10497 if (IS_ERR(connector_state)) {
10498 ret = PTR_ERR(connector_state);
10499 goto fail;
10500 }
10501
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010502 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10503 if (ret)
10504 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010505
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010506 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10507 if (IS_ERR(crtc_state)) {
10508 ret = PTR_ERR(crtc_state);
10509 goto fail;
10510 }
10511
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010512 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010513
Chris Wilson64927112011-04-20 07:25:26 +010010514 if (!mode)
10515 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010516
Chris Wilsond2dff872011-04-19 08:36:26 +010010517 /* We need a framebuffer large enough to accommodate all accesses
10518 * that the plane may generate whilst we perform load detection.
10519 * We can not rely on the fbcon either being present (we get called
10520 * during its initialisation to detect all boot displays, or it may
10521 * not even exist) or that it is large enough to satisfy the
10522 * requested mode.
10523 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010524 fb = mode_fits_in_fbdev(dev, mode);
10525 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010526 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010527 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010528 } else
10529 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010530 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010531 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010532 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010533 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010534
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010535 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10536 if (ret)
10537 goto fail;
10538
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010539 drm_framebuffer_unreference(fb);
10540
10541 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10542 if (ret)
10543 goto fail;
10544
10545 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10546 if (!ret)
10547 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10548 if (!ret)
10549 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10550 if (ret) {
10551 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10552 goto fail;
10553 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010554
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010555 ret = drm_atomic_commit(state);
10556 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010557 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010558 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010559 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010560
10561 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010562
Jesse Barnes79e53942008-11-07 14:24:08 -080010563 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010564 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010565 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010566
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010567fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010568 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010569 drm_atomic_state_free(restore_state);
10570 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010571
Rob Clark51fd3712013-11-19 12:10:12 -050010572 if (ret == -EDEADLK) {
10573 drm_modeset_backoff(ctx);
10574 goto retry;
10575 }
10576
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010577 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010578}
10579
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010580void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010581 struct intel_load_detect_pipe *old,
10582 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010583{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010584 struct intel_encoder *intel_encoder =
10585 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010586 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010587 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010588 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010589
Chris Wilsond2dff872011-04-19 08:36:26 +010010590 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010591 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010592 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010593
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010594 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010595 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010596
10597 ret = drm_atomic_commit(state);
10598 if (ret) {
10599 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10600 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010601 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010602}
10603
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010604static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010605 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010606{
10607 struct drm_i915_private *dev_priv = dev->dev_private;
10608 u32 dpll = pipe_config->dpll_hw_state.dpll;
10609
10610 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010611 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010612 else if (HAS_PCH_SPLIT(dev))
10613 return 120000;
10614 else if (!IS_GEN2(dev))
10615 return 96000;
10616 else
10617 return 48000;
10618}
10619
Jesse Barnes79e53942008-11-07 14:24:08 -080010620/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010621static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010622 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010623{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010624 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010625 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010626 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010627 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010628 u32 fp;
10629 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010630 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010631 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010632
10633 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010634 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010635 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010636 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010637
10638 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010639 if (IS_PINEVIEW(dev)) {
10640 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10641 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010642 } else {
10643 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10644 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10645 }
10646
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010647 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010648 if (IS_PINEVIEW(dev))
10649 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10650 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010651 else
10652 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010653 DPLL_FPA01_P1_POST_DIV_SHIFT);
10654
10655 switch (dpll & DPLL_MODE_MASK) {
10656 case DPLLB_MODE_DAC_SERIAL:
10657 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10658 5 : 10;
10659 break;
10660 case DPLLB_MODE_LVDS:
10661 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10662 7 : 14;
10663 break;
10664 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010665 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010666 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010667 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010668 }
10669
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010670 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010671 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010672 else
Imre Deakdccbea32015-06-22 23:35:51 +030010673 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010674 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010675 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010676 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010677
10678 if (is_lvds) {
10679 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10680 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010681
10682 if (lvds & LVDS_CLKB_POWER_UP)
10683 clock.p2 = 7;
10684 else
10685 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010686 } else {
10687 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10688 clock.p1 = 2;
10689 else {
10690 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10691 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10692 }
10693 if (dpll & PLL_P2_DIVIDE_BY_4)
10694 clock.p2 = 4;
10695 else
10696 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010697 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010698
Imre Deakdccbea32015-06-22 23:35:51 +030010699 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010700 }
10701
Ville Syrjälä18442d02013-09-13 16:00:08 +030010702 /*
10703 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010704 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010705 * encoder's get_config() function.
10706 */
Imre Deakdccbea32015-06-22 23:35:51 +030010707 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010708}
10709
Ville Syrjälä6878da02013-09-13 15:59:11 +030010710int intel_dotclock_calculate(int link_freq,
10711 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010712{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010713 /*
10714 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010715 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010716 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010717 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010718 *
10719 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010720 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010721 */
10722
Ville Syrjälä6878da02013-09-13 15:59:11 +030010723 if (!m_n->link_n)
10724 return 0;
10725
10726 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10727}
10728
Ville Syrjälä18442d02013-09-13 16:00:08 +030010729static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010730 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010731{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010732 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010733
10734 /* read out port_clock from the DPLL */
10735 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010736
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010737 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010738 * In case there is an active pipe without active ports,
10739 * we may need some idea for the dotclock anyway.
10740 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010741 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010742 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010743 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010744 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010745}
10746
10747/** Returns the currently programmed mode of the given pipe. */
10748struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10749 struct drm_crtc *crtc)
10750{
Jesse Barnes548f2452011-02-17 10:40:53 -080010751 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010753 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010754 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010755 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010756 int htot = I915_READ(HTOTAL(cpu_transcoder));
10757 int hsync = I915_READ(HSYNC(cpu_transcoder));
10758 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10759 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010760 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010761
10762 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10763 if (!mode)
10764 return NULL;
10765
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010766 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10767 if (!pipe_config) {
10768 kfree(mode);
10769 return NULL;
10770 }
10771
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010772 /*
10773 * Construct a pipe_config sufficient for getting the clock info
10774 * back out of crtc_clock_get.
10775 *
10776 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10777 * to use a real value here instead.
10778 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010779 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10780 pipe_config->pixel_multiplier = 1;
10781 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10782 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10783 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10784 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010785
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010786 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010787 mode->hdisplay = (htot & 0xffff) + 1;
10788 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10789 mode->hsync_start = (hsync & 0xffff) + 1;
10790 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10791 mode->vdisplay = (vtot & 0xffff) + 1;
10792 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10793 mode->vsync_start = (vsync & 0xffff) + 1;
10794 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10795
10796 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010797
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010798 kfree(pipe_config);
10799
Jesse Barnes79e53942008-11-07 14:24:08 -080010800 return mode;
10801}
10802
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010803void intel_mark_busy(struct drm_i915_private *dev_priv)
Jesse Barnes652c3932009-08-17 13:31:43 -070010804{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010805 if (dev_priv->mm.busy)
10806 return;
10807
Paulo Zanoni43694d62014-03-07 20:08:08 -030010808 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010809 i915_update_gfx_val(dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010810 if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010811 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010812 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010813}
10814
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010815void intel_mark_idle(struct drm_i915_private *dev_priv)
Chris Wilsonf047e392012-07-21 12:31:41 +010010816{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010817 if (!dev_priv->mm.busy)
10818 return;
10819
10820 dev_priv->mm.busy = false;
10821
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010822 if (INTEL_GEN(dev_priv) >= 6)
10823 gen6_rps_idle(dev_priv);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010824
Paulo Zanoni43694d62014-03-07 20:08:08 -030010825 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010826}
10827
Jesse Barnes79e53942008-11-07 14:24:08 -080010828static void intel_crtc_destroy(struct drm_crtc *crtc)
10829{
10830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010831 struct drm_device *dev = crtc->dev;
10832 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010833
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010834 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010835 work = intel_crtc->unpin_work;
10836 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010837 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010838
10839 if (work) {
10840 cancel_work_sync(&work->work);
10841 kfree(work);
10842 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010843
10844 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010845
Jesse Barnes79e53942008-11-07 14:24:08 -080010846 kfree(intel_crtc);
10847}
10848
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010849static void intel_unpin_work_fn(struct work_struct *__work)
10850{
10851 struct intel_unpin_work *work =
10852 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010853 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10854 struct drm_device *dev = crtc->base.dev;
10855 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010856
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010857 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020010858 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilson05394f32010-11-08 19:18:58 +000010859 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010860
John Harrisonf06cc1b2014-11-24 18:49:37 +000010861 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010862 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010863 mutex_unlock(&dev->struct_mutex);
10864
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010865 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010866 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010867 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010868
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010869 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10870 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010871
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010872 kfree(work);
10873}
10874
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010875static void do_intel_finish_page_flip(struct drm_i915_private *dev_priv,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010876 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010877{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010878 struct drm_device *dev = dev_priv->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10880 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010881 unsigned long flags;
10882
10883 /* Ignore early vblank irqs */
10884 if (intel_crtc == NULL)
10885 return;
10886
Daniel Vetterf3260382014-09-15 14:55:23 +020010887 /*
10888 * This is called both by irq handlers and the reset code (to complete
10889 * lost pageflips) so needs the full irqsave spinlocks.
10890 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010891 spin_lock_irqsave(&dev->event_lock, flags);
10892 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010893
10894 /* Ensure we don't miss a work->pending update ... */
10895 smp_rmb();
10896
10897 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010898 spin_unlock_irqrestore(&dev->event_lock, flags);
10899 return;
10900 }
10901
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010902 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010903
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010904 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010905}
10906
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010907void intel_finish_page_flip(struct drm_i915_private *dev_priv, int pipe)
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010908{
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010909 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10910
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010911 do_intel_finish_page_flip(dev_priv, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010912}
10913
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010914void intel_finish_page_flip_plane(struct drm_i915_private *dev_priv, int plane)
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010915{
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010916 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10917
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010918 do_intel_finish_page_flip(dev_priv, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010919}
10920
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010921/* Is 'a' after or equal to 'b'? */
10922static bool g4x_flip_count_after_eq(u32 a, u32 b)
10923{
10924 return !((a - b) & 0x80000000);
10925}
10926
10927static bool page_flip_finished(struct intel_crtc *crtc)
10928{
10929 struct drm_device *dev = crtc->base.dev;
10930 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc19ae982016-04-13 17:35:03 +010010931 unsigned reset_counter;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010932
Chris Wilsonc19ae982016-04-13 17:35:03 +010010933 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Chris Wilson7f1847e2016-04-13 17:35:04 +010010934 if (crtc->reset_counter != reset_counter)
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010935 return true;
10936
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010937 /*
10938 * The relevant registers doen't exist on pre-ctg.
10939 * As the flip done interrupt doesn't trigger for mmio
10940 * flips on gmch platforms, a flip count check isn't
10941 * really needed there. But since ctg has the registers,
10942 * include it in the check anyway.
10943 */
10944 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10945 return true;
10946
10947 /*
Maarten Lankhorste8861672016-02-24 11:24:26 +010010948 * BDW signals flip done immediately if the plane
10949 * is disabled, even if the plane enable is already
10950 * armed to occur at the next vblank :(
10951 */
10952
10953 /*
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010954 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10955 * used the same base address. In that case the mmio flip might
10956 * have completed, but the CS hasn't even executed the flip yet.
10957 *
10958 * A flip count check isn't enough as the CS might have updated
10959 * the base address just after start of vblank, but before we
10960 * managed to process the interrupt. This means we'd complete the
10961 * CS flip too soon.
10962 *
10963 * Combining both checks should get us a good enough result. It may
10964 * still happen that the CS flip has been executed, but has not
10965 * yet actually completed. But in case the base address is the same
10966 * anyway, we don't really care.
10967 */
10968 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10969 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010970 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010971 crtc->unpin_work->flip_count);
10972}
10973
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010974void intel_prepare_page_flip(struct drm_i915_private *dev_priv, int plane)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010975{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010976 struct drm_device *dev = dev_priv->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010977 struct intel_crtc *intel_crtc =
10978 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10979 unsigned long flags;
10980
Daniel Vetterf3260382014-09-15 14:55:23 +020010981
10982 /*
10983 * This is called both by irq handlers and the reset code (to complete
10984 * lost pageflips) so needs the full irqsave spinlocks.
10985 *
10986 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010987 * generate a page-flip completion irq, i.e. every modeset
10988 * is also accompanied by a spurious intel_prepare_page_flip().
10989 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010990 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010991 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010992 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010993 spin_unlock_irqrestore(&dev->event_lock, flags);
10994}
10995
Chris Wilson60426392015-10-10 10:44:32 +010010996static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010997{
10998 /* Ensure that the work item is consistent when activating it ... */
10999 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011000 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011001 /* and that it is marked active as soon as the irq could fire. */
11002 smp_wmb();
11003}
11004
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011005static int intel_gen2_queue_flip(struct drm_device *dev,
11006 struct drm_crtc *crtc,
11007 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011008 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011009 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011010 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011011{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011012 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011014 u32 flip_mask;
11015 int ret;
11016
John Harrison5fb9de12015-05-29 17:44:07 +010011017 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011018 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011019 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011020
11021 /* Can't queue multiple flips, so wait for the previous
11022 * one to finish before executing the next.
11023 */
11024 if (intel_crtc->plane)
11025 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11026 else
11027 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011028 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11029 intel_ring_emit(engine, MI_NOOP);
11030 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011031 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011032 intel_ring_emit(engine, fb->pitches[0]);
11033 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11034 intel_ring_emit(engine, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011035
Chris Wilson60426392015-10-10 10:44:32 +010011036 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011037 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011038}
11039
11040static int intel_gen3_queue_flip(struct drm_device *dev,
11041 struct drm_crtc *crtc,
11042 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011043 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011044 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011045 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011046{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011047 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011049 u32 flip_mask;
11050 int ret;
11051
John Harrison5fb9de12015-05-29 17:44:07 +010011052 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011053 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011054 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011055
11056 if (intel_crtc->plane)
11057 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11058 else
11059 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011060 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11061 intel_ring_emit(engine, MI_NOOP);
11062 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011063 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011064 intel_ring_emit(engine, fb->pitches[0]);
11065 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11066 intel_ring_emit(engine, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011067
Chris Wilson60426392015-10-10 10:44:32 +010011068 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011069 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011070}
11071
11072static int intel_gen4_queue_flip(struct drm_device *dev,
11073 struct drm_crtc *crtc,
11074 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011075 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011076 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011077 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011078{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011079 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011080 struct drm_i915_private *dev_priv = dev->dev_private;
11081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11082 uint32_t pf, pipesrc;
11083 int ret;
11084
John Harrison5fb9de12015-05-29 17:44:07 +010011085 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011086 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011087 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011088
11089 /* i965+ uses the linear or tiled offsets from the
11090 * Display Registers (which do not change across a page-flip)
11091 * so we need only reprogram the base address.
11092 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011093 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011094 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011095 intel_ring_emit(engine, fb->pitches[0]);
11096 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011097 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011098
11099 /* XXX Enabling the panel-fitter across page-flip is so far
11100 * untested on non-native modes, so ignore it for now.
11101 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11102 */
11103 pf = 0;
11104 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011105 intel_ring_emit(engine, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011106
Chris Wilson60426392015-10-10 10:44:32 +010011107 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011108 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011109}
11110
11111static int intel_gen6_queue_flip(struct drm_device *dev,
11112 struct drm_crtc *crtc,
11113 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011114 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011115 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011116 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011117{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011118 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011119 struct drm_i915_private *dev_priv = dev->dev_private;
11120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11121 uint32_t pf, pipesrc;
11122 int ret;
11123
John Harrison5fb9de12015-05-29 17:44:07 +010011124 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011125 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011126 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011127
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011128 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011129 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011130 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11131 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011132
Chris Wilson99d9acd2012-04-17 20:37:00 +010011133 /* Contrary to the suggestions in the documentation,
11134 * "Enable Panel Fitter" does not seem to be required when page
11135 * flipping with a non-native mode, and worse causes a normal
11136 * modeset to fail.
11137 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11138 */
11139 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011140 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011141 intel_ring_emit(engine, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011142
Chris Wilson60426392015-10-10 10:44:32 +010011143 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011144 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011145}
11146
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011147static int intel_gen7_queue_flip(struct drm_device *dev,
11148 struct drm_crtc *crtc,
11149 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011150 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011151 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011152 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011153{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011154 struct intel_engine_cs *engine = req->engine;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011156 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011157 int len, ret;
11158
Robin Schroereba905b2014-05-18 02:24:50 +020011159 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011160 case PLANE_A:
11161 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11162 break;
11163 case PLANE_B:
11164 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11165 break;
11166 case PLANE_C:
11167 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11168 break;
11169 default:
11170 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011171 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011172 }
11173
Chris Wilsonffe74d72013-08-26 20:58:12 +010011174 len = 4;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011175 if (engine->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011176 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011177 /*
11178 * On Gen 8, SRM is now taking an extra dword to accommodate
11179 * 48bits addresses, and we need a NOOP for the batch size to
11180 * stay even.
11181 */
11182 if (IS_GEN8(dev))
11183 len += 2;
11184 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011185
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011186 /*
11187 * BSpec MI_DISPLAY_FLIP for IVB:
11188 * "The full packet must be contained within the same cache line."
11189 *
11190 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11191 * cacheline, if we ever start emitting more commands before
11192 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11193 * then do the cacheline alignment, and finally emit the
11194 * MI_DISPLAY_FLIP.
11195 */
John Harrisonbba09b12015-05-29 17:44:06 +010011196 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011197 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011198 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011199
John Harrison5fb9de12015-05-29 17:44:07 +010011200 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011201 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011202 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011203
Chris Wilsonffe74d72013-08-26 20:58:12 +010011204 /* Unmask the flip-done completion message. Note that the bspec says that
11205 * we should do this for both the BCS and RCS, and that we must not unmask
11206 * more than one flip event at any time (or ensure that one flip message
11207 * can be sent by waiting for flip-done prior to queueing new flips).
11208 * Experimentation says that BCS works despite DERRMR masking all
11209 * flip-done completion events and that unmasking all planes at once
11210 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11211 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11212 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011213 if (engine->id == RCS) {
11214 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11215 intel_ring_emit_reg(engine, DERRMR);
11216 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11217 DERRMR_PIPEB_PRI_FLIP_DONE |
11218 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011219 if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011220 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011221 MI_SRM_LRM_GLOBAL_GTT);
11222 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011223 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011224 MI_SRM_LRM_GLOBAL_GTT);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011225 intel_ring_emit_reg(engine, DERRMR);
11226 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011227 if (IS_GEN8(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011228 intel_ring_emit(engine, 0);
11229 intel_ring_emit(engine, MI_NOOP);
Damien Lespiauf4768282014-04-07 20:24:34 +010011230 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011231 }
11232
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011233 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11234 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11235 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11236 intel_ring_emit(engine, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011237
Chris Wilson60426392015-10-10 10:44:32 +010011238 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011239 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011240}
11241
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011242static bool use_mmio_flip(struct intel_engine_cs *engine,
Sourab Gupta84c33a62014-06-02 16:47:17 +053011243 struct drm_i915_gem_object *obj)
11244{
11245 /*
11246 * This is not being used for older platforms, because
11247 * non-availability of flip done interrupt forces us to use
11248 * CS flips. Older platforms derive flip done using some clever
11249 * tricks involving the flip_pending status bits and vblank irqs.
11250 * So using MMIO flips there would disrupt this mechanism.
11251 */
11252
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011253 if (engine == NULL)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011254 return true;
11255
Chris Wilsonc0336662016-05-06 15:40:21 +010011256 if (INTEL_GEN(engine->i915) < 5)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011257 return false;
11258
11259 if (i915.use_mmio_flip < 0)
11260 return false;
11261 else if (i915.use_mmio_flip > 0)
11262 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011263 else if (i915.enable_execlists)
11264 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011265 else if (obj->base.dma_buf &&
11266 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11267 false))
11268 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011269 else
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000011270 return engine != i915_gem_request_get_engine(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011271}
11272
Chris Wilson60426392015-10-10 10:44:32 +010011273static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011274 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011275 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011276{
11277 struct drm_device *dev = intel_crtc->base.dev;
11278 struct drm_i915_private *dev_priv = dev->dev_private;
11279 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011280 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011281 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011282
11283 ctl = I915_READ(PLANE_CTL(pipe, 0));
11284 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011285 switch (fb->modifier[0]) {
11286 case DRM_FORMAT_MOD_NONE:
11287 break;
11288 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011289 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011290 break;
11291 case I915_FORMAT_MOD_Y_TILED:
11292 ctl |= PLANE_CTL_TILED_Y;
11293 break;
11294 case I915_FORMAT_MOD_Yf_TILED:
11295 ctl |= PLANE_CTL_TILED_YF;
11296 break;
11297 default:
11298 MISSING_CASE(fb->modifier[0]);
11299 }
Damien Lespiauff944562014-11-20 14:58:16 +000011300
11301 /*
11302 * The stride is either expressed as a multiple of 64 bytes chunks for
11303 * linear buffers or in number of tiles for tiled buffers.
11304 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011305 if (intel_rotation_90_or_270(rotation)) {
11306 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011307 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011308 stride = DIV_ROUND_UP(fb->height, tile_height);
11309 } else {
11310 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011311 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11312 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011313 }
Damien Lespiauff944562014-11-20 14:58:16 +000011314
11315 /*
11316 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11317 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11318 */
11319 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11320 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11321
Chris Wilson60426392015-10-10 10:44:32 +010011322 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011323 POSTING_READ(PLANE_SURF(pipe, 0));
11324}
11325
Chris Wilson60426392015-10-10 10:44:32 +010011326static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11327 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011328{
11329 struct drm_device *dev = intel_crtc->base.dev;
11330 struct drm_i915_private *dev_priv = dev->dev_private;
11331 struct intel_framebuffer *intel_fb =
11332 to_intel_framebuffer(intel_crtc->base.primary->fb);
11333 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011334 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011335 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011336
Sourab Gupta84c33a62014-06-02 16:47:17 +053011337 dspcntr = I915_READ(reg);
11338
Damien Lespiauc5d97472014-10-25 00:11:11 +010011339 if (obj->tiling_mode != I915_TILING_NONE)
11340 dspcntr |= DISPPLANE_TILED;
11341 else
11342 dspcntr &= ~DISPPLANE_TILED;
11343
Sourab Gupta84c33a62014-06-02 16:47:17 +053011344 I915_WRITE(reg, dspcntr);
11345
Chris Wilson60426392015-10-10 10:44:32 +010011346 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011347 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011348}
11349
11350/*
11351 * XXX: This is the temporary way to update the plane registers until we get
11352 * around to using the usual plane update functions for MMIO flips
11353 */
Chris Wilson60426392015-10-10 10:44:32 +010011354static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011355{
Chris Wilson60426392015-10-10 10:44:32 +010011356 struct intel_crtc *crtc = mmio_flip->crtc;
11357 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011358
Chris Wilson60426392015-10-10 10:44:32 +010011359 spin_lock_irq(&crtc->base.dev->event_lock);
11360 work = crtc->unpin_work;
11361 spin_unlock_irq(&crtc->base.dev->event_lock);
11362 if (work == NULL)
11363 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011364
Chris Wilson60426392015-10-10 10:44:32 +010011365 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011366
Chris Wilson60426392015-10-10 10:44:32 +010011367 intel_pipe_update_start(crtc);
11368
11369 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011370 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011371 else
11372 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011373 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011374
Chris Wilson60426392015-10-10 10:44:32 +010011375 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011376}
11377
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011378static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011379{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011380 struct intel_mmio_flip *mmio_flip =
11381 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011382 struct intel_framebuffer *intel_fb =
11383 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11384 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011385
Chris Wilson60426392015-10-10 10:44:32 +010011386 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011387 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011388 false, NULL,
11389 &mmio_flip->i915->rps.mmioflips));
Chris Wilson73db04c2016-04-28 09:56:55 +010011390 i915_gem_request_unreference(mmio_flip->req);
Chris Wilson60426392015-10-10 10:44:32 +010011391 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011392
Alex Goinsfd8e0582015-11-25 18:43:38 -080011393 /* For framebuffer backed by dmabuf, wait for fence */
11394 if (obj->base.dma_buf)
11395 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11396 false, false,
11397 MAX_SCHEDULE_TIMEOUT) < 0);
11398
Chris Wilson60426392015-10-10 10:44:32 +010011399 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011400 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011401}
11402
11403static int intel_queue_mmio_flip(struct drm_device *dev,
11404 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011405 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011406{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011407 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011408
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011409 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11410 if (mmio_flip == NULL)
11411 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011412
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011413 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011414 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011415 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011416 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011417
11418 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11419 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011420
Sourab Gupta84c33a62014-06-02 16:47:17 +053011421 return 0;
11422}
11423
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011424static int intel_default_queue_flip(struct drm_device *dev,
11425 struct drm_crtc *crtc,
11426 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011427 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011428 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011429 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011430{
11431 return -ENODEV;
11432}
11433
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011434static bool __intel_pageflip_stall_check(struct drm_device *dev,
11435 struct drm_crtc *crtc)
11436{
11437 struct drm_i915_private *dev_priv = dev->dev_private;
11438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11439 struct intel_unpin_work *work = intel_crtc->unpin_work;
11440 u32 addr;
11441
11442 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11443 return true;
11444
Chris Wilson908565c2015-08-12 13:08:22 +010011445 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11446 return false;
11447
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011448 if (!work->enable_stall_check)
11449 return false;
11450
11451 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011452 if (work->flip_queued_req &&
11453 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011454 return false;
11455
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011456 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011457 }
11458
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011459 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011460 return false;
11461
11462 /* Potential stall - if we see that the flip has happened,
11463 * assume a missed interrupt. */
11464 if (INTEL_INFO(dev)->gen >= 4)
11465 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11466 else
11467 addr = I915_READ(DSPADDR(intel_crtc->plane));
11468
11469 /* There is a potential issue here with a false positive after a flip
11470 * to the same address. We could address this by checking for a
11471 * non-incrementing frame counter.
11472 */
11473 return addr == work->gtt_offset;
11474}
11475
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010011476void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011477{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010011478 struct drm_device *dev = dev_priv->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011479 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011481 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011482
Dave Gordon6c51d462015-03-06 15:34:26 +000011483 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011484
11485 if (crtc == NULL)
11486 return;
11487
Daniel Vetterf3260382014-09-15 14:55:23 +020011488 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011489 work = intel_crtc->unpin_work;
11490 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011491 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011492 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011493 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011494 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011495 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011496 if (work != NULL &&
11497 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010011498 intel_queue_rps_boost_for_request(work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011499 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011500}
11501
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011502static int intel_crtc_page_flip(struct drm_crtc *crtc,
11503 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011504 struct drm_pending_vblank_event *event,
11505 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011506{
11507 struct drm_device *dev = crtc->dev;
11508 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011509 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011510 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011512 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011513 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011514 struct intel_unpin_work *work;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011515 struct intel_engine_cs *engine;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011516 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011517 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011518 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011519
Matt Roper2ff8fde2014-07-08 07:50:07 -070011520 /*
11521 * drm_mode_page_flip_ioctl() should already catch this, but double
11522 * check to be safe. In the future we may enable pageflipping from
11523 * a disabled primary plane.
11524 */
11525 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11526 return -EBUSY;
11527
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011528 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011529 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011530 return -EINVAL;
11531
11532 /*
11533 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11534 * Note that pitch changes could also affect these register.
11535 */
11536 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011537 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11538 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011539 return -EINVAL;
11540
Chris Wilsonf900db42014-02-20 09:26:13 +000011541 if (i915_terminally_wedged(&dev_priv->gpu_error))
11542 goto out_hang;
11543
Daniel Vetterb14c5672013-09-19 12:18:32 +020011544 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011545 if (work == NULL)
11546 return -ENOMEM;
11547
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011548 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011549 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011550 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011551 INIT_WORK(&work->work, intel_unpin_work_fn);
11552
Daniel Vetter87b6b102014-05-15 15:33:46 +020011553 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011554 if (ret)
11555 goto free_work;
11556
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011557 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011558 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011559 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011560 /* Before declaring the flip queue wedged, check if
11561 * the hardware completed the operation behind our backs.
11562 */
11563 if (__intel_pageflip_stall_check(dev, crtc)) {
11564 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11565 page_flip_completed(intel_crtc);
11566 } else {
11567 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011568 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011569
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011570 drm_crtc_vblank_put(crtc);
11571 kfree(work);
11572 return -EBUSY;
11573 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011574 }
11575 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011576 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011577
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011578 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11579 flush_workqueue(dev_priv->wq);
11580
Jesse Barnes75dfca82010-02-10 15:09:44 -080011581 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011582 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011583 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011584
Matt Roperf4510a22014-04-01 15:22:40 -070011585 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011586 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011587 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011588
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011589 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011590
Chris Wilson89ed88b2015-02-16 14:31:49 +000011591 ret = i915_mutex_lock_interruptible(dev);
11592 if (ret)
11593 goto cleanup;
11594
Chris Wilsonc19ae982016-04-13 17:35:03 +010011595 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Chris Wilson7f1847e2016-04-13 17:35:04 +010011596 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11597 ret = -EIO;
11598 goto cleanup;
11599 }
11600
11601 atomic_inc(&intel_crtc->unpin_work_count);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011602
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011603 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011604 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011605
Wayne Boyer666a4532015-12-09 12:29:35 -080011606 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011607 engine = &dev_priv->engine[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011608 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011609 /* vlv: DISPLAY_FLIP fails to change tiling */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011610 engine = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011611 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011612 engine = &dev_priv->engine[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011613 } else if (INTEL_INFO(dev)->gen >= 7) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000011614 engine = i915_gem_request_get_engine(obj->last_write_req);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011615 if (engine == NULL || engine->id != RCS)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011616 engine = &dev_priv->engine[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011617 } else {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011618 engine = &dev_priv->engine[RCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011619 }
11620
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011621 mmio_flip = use_mmio_flip(engine, obj);
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011622
11623 /* When using CS flips, we want to emit semaphores between rings.
11624 * However, when using mmio flips we will create a task to do the
11625 * synchronisation, so all we want here is to pin the framebuffer
11626 * into the display plane and skip any waits.
11627 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011628 if (!mmio_flip) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011629 ret = i915_gem_object_sync(obj, engine, &request);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011630 if (ret)
11631 goto cleanup_pending;
11632 }
11633
Ville Syrjälä3465c582016-02-15 22:54:43 +020011634 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011635 if (ret)
11636 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011637
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011638 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11639 obj, 0);
11640 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011641
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011642 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011643 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011644 if (ret)
11645 goto cleanup_unpin;
11646
John Harrisonf06cc1b2014-11-24 18:49:37 +000011647 i915_gem_request_assign(&work->flip_queued_req,
11648 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011649 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011650 if (!request) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011651 request = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +000011652 if (IS_ERR(request)) {
11653 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011654 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011655 }
John Harrison6258fbe2015-05-29 17:43:48 +010011656 }
11657
11658 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011659 page_flip_flags);
11660 if (ret)
11661 goto cleanup_unpin;
11662
John Harrison6258fbe2015-05-29 17:43:48 +010011663 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011664 }
11665
John Harrison91af1272015-06-18 13:14:56 +010011666 if (request)
John Harrison75289872015-05-29 17:43:49 +010011667 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011668
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011669 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011670 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011671
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011672 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011673 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011674 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011675
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011676 intel_frontbuffer_flip_prepare(dev,
11677 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011678
Jesse Barnese5510fa2010-07-01 16:48:37 -070011679 trace_i915_flip_request(intel_crtc->plane, obj);
11680
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011681 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011682
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011683cleanup_unpin:
Ville Syrjälä3465c582016-02-15 22:54:43 +020011684 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011685cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011686 if (!IS_ERR_OR_NULL(request))
Chris Wilsonaa9b7812016-04-13 17:35:15 +010011687 i915_add_request_no_flush(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011688 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011689 mutex_unlock(&dev->struct_mutex);
11690cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011691 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011692 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011693
Chris Wilson89ed88b2015-02-16 14:31:49 +000011694 drm_gem_object_unreference_unlocked(&obj->base);
11695 drm_framebuffer_unreference(work->old_fb);
11696
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011697 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011698 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011699 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011700
Daniel Vetter87b6b102014-05-15 15:33:46 +020011701 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011702free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011703 kfree(work);
11704
Chris Wilsonf900db42014-02-20 09:26:13 +000011705 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011706 struct drm_atomic_state *state;
11707 struct drm_plane_state *plane_state;
11708
Chris Wilsonf900db42014-02-20 09:26:13 +000011709out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011710 state = drm_atomic_state_alloc(dev);
11711 if (!state)
11712 return -ENOMEM;
11713 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11714
11715retry:
11716 plane_state = drm_atomic_get_plane_state(state, primary);
11717 ret = PTR_ERR_OR_ZERO(plane_state);
11718 if (!ret) {
11719 drm_atomic_set_fb_for_plane(plane_state, fb);
11720
11721 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11722 if (!ret)
11723 ret = drm_atomic_commit(state);
11724 }
11725
11726 if (ret == -EDEADLK) {
11727 drm_modeset_backoff(state->acquire_ctx);
11728 drm_atomic_state_clear(state);
11729 goto retry;
11730 }
11731
11732 if (ret)
11733 drm_atomic_state_free(state);
11734
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011735 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011736 spin_lock_irq(&dev->event_lock);
Gustavo Padovan560ce1d2016-04-14 10:48:15 -070011737 drm_crtc_send_vblank_event(crtc, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011738 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011739 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011740 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011741 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011742}
11743
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011744
11745/**
11746 * intel_wm_need_update - Check whether watermarks need updating
11747 * @plane: drm plane
11748 * @state: new plane state
11749 *
11750 * Check current plane state versus the new one to determine whether
11751 * watermarks need to be recalculated.
11752 *
11753 * Returns true or false.
11754 */
11755static bool intel_wm_need_update(struct drm_plane *plane,
11756 struct drm_plane_state *state)
11757{
Matt Roperd21fbe82015-09-24 15:53:12 -070011758 struct intel_plane_state *new = to_intel_plane_state(state);
11759 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11760
11761 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011762 if (new->visible != cur->visible)
11763 return true;
11764
11765 if (!cur->base.fb || !new->base.fb)
11766 return false;
11767
11768 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11769 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011770 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11771 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11772 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11773 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011774 return true;
11775
11776 return false;
11777}
11778
Matt Roperd21fbe82015-09-24 15:53:12 -070011779static bool needs_scaling(struct intel_plane_state *state)
11780{
11781 int src_w = drm_rect_width(&state->src) >> 16;
11782 int src_h = drm_rect_height(&state->src) >> 16;
11783 int dst_w = drm_rect_width(&state->dst);
11784 int dst_h = drm_rect_height(&state->dst);
11785
11786 return (src_w != dst_w || src_h != dst_h);
11787}
11788
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011789int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11790 struct drm_plane_state *plane_state)
11791{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011792 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011793 struct drm_crtc *crtc = crtc_state->crtc;
11794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11795 struct drm_plane *plane = plane_state->plane;
11796 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011797 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011798 struct intel_plane_state *old_plane_state =
11799 to_intel_plane_state(plane->state);
11800 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011801 bool mode_changed = needs_modeset(crtc_state);
11802 bool was_crtc_enabled = crtc->state->active;
11803 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011804 bool turn_off, turn_on, visible, was_visible;
11805 struct drm_framebuffer *fb = plane_state->fb;
11806
11807 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11808 plane->type != DRM_PLANE_TYPE_CURSOR) {
11809 ret = skl_update_scaler_plane(
11810 to_intel_crtc_state(crtc_state),
11811 to_intel_plane_state(plane_state));
11812 if (ret)
11813 return ret;
11814 }
11815
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011816 was_visible = old_plane_state->visible;
11817 visible = to_intel_plane_state(plane_state)->visible;
11818
11819 if (!was_crtc_enabled && WARN_ON(was_visible))
11820 was_visible = false;
11821
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011822 /*
11823 * Visibility is calculated as if the crtc was on, but
11824 * after scaler setup everything depends on it being off
11825 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030011826 *
11827 * FIXME this is wrong for watermarks. Watermarks should also
11828 * be computed as if the pipe would be active. Perhaps move
11829 * per-plane wm computation to the .check_plane() hook, and
11830 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011831 */
11832 if (!is_crtc_enabled)
11833 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011834
11835 if (!was_visible && !visible)
11836 return 0;
11837
Maarten Lankhorste8861672016-02-24 11:24:26 +010011838 if (fb != old_plane_state->base.fb)
11839 pipe_config->fb_changed = true;
11840
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011841 turn_off = was_visible && (!visible || mode_changed);
11842 turn_on = visible && (!was_visible || mode_changed);
11843
11844 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11845 plane->base.id, fb ? fb->base.id : -1);
11846
11847 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11848 plane->base.id, was_visible, visible,
11849 turn_off, turn_on, mode_changed);
11850
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011851 if (turn_on) {
11852 pipe_config->update_wm_pre = true;
11853
11854 /* must disable cxsr around plane enable/disable */
11855 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11856 pipe_config->disable_cxsr = true;
11857 } else if (turn_off) {
11858 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011859
Ville Syrjälä852eb002015-06-24 22:00:07 +030011860 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011861 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011862 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011863 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011864 /* FIXME bollocks */
11865 pipe_config->update_wm_pre = true;
11866 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011867 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011868
Matt Ropered4a6a72016-02-23 17:20:13 -080011869 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011870 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11871 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080011872 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11873
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011874 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010011875 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011876
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011877 /*
11878 * WaCxSRDisabledForSpriteScaling:ivb
11879 *
11880 * cstate->update_wm was already set above, so this flag will
11881 * take effect when we commit and program watermarks.
11882 */
11883 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11884 needs_scaling(to_intel_plane_state(plane_state)) &&
11885 !needs_scaling(old_plane_state))
11886 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011887
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011888 return 0;
11889}
11890
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011891static bool encoders_cloneable(const struct intel_encoder *a,
11892 const struct intel_encoder *b)
11893{
11894 /* masks could be asymmetric, so check both ways */
11895 return a == b || (a->cloneable & (1 << b->type) &&
11896 b->cloneable & (1 << a->type));
11897}
11898
11899static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11900 struct intel_crtc *crtc,
11901 struct intel_encoder *encoder)
11902{
11903 struct intel_encoder *source_encoder;
11904 struct drm_connector *connector;
11905 struct drm_connector_state *connector_state;
11906 int i;
11907
11908 for_each_connector_in_state(state, connector, connector_state, i) {
11909 if (connector_state->crtc != &crtc->base)
11910 continue;
11911
11912 source_encoder =
11913 to_intel_encoder(connector_state->best_encoder);
11914 if (!encoders_cloneable(encoder, source_encoder))
11915 return false;
11916 }
11917
11918 return true;
11919}
11920
11921static bool check_encoder_cloning(struct drm_atomic_state *state,
11922 struct intel_crtc *crtc)
11923{
11924 struct intel_encoder *encoder;
11925 struct drm_connector *connector;
11926 struct drm_connector_state *connector_state;
11927 int i;
11928
11929 for_each_connector_in_state(state, connector, connector_state, i) {
11930 if (connector_state->crtc != &crtc->base)
11931 continue;
11932
11933 encoder = to_intel_encoder(connector_state->best_encoder);
11934 if (!check_single_encoder_cloning(state, crtc, encoder))
11935 return false;
11936 }
11937
11938 return true;
11939}
11940
11941static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11942 struct drm_crtc_state *crtc_state)
11943{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011944 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011945 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011946 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011947 struct intel_crtc_state *pipe_config =
11948 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011949 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011950 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011951 bool mode_changed = needs_modeset(crtc_state);
11952
11953 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11954 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11955 return -EINVAL;
11956 }
11957
Ville Syrjälä852eb002015-06-24 22:00:07 +030011958 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011959 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011960
Maarten Lankhorstad421372015-06-15 12:33:42 +020011961 if (mode_changed && crtc_state->enable &&
11962 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011963 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011964 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11965 pipe_config);
11966 if (ret)
11967 return ret;
11968 }
11969
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011970 if (crtc_state->color_mgmt_changed) {
11971 ret = intel_color_check(crtc, crtc_state);
11972 if (ret)
11973 return ret;
11974 }
11975
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011976 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011977 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011978 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011979 if (ret) {
11980 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011981 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011982 }
11983 }
11984
11985 if (dev_priv->display.compute_intermediate_wm &&
11986 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11987 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11988 return 0;
11989
11990 /*
11991 * Calculate 'intermediate' watermarks that satisfy both the
11992 * old state and the new state. We can program these
11993 * immediately.
11994 */
11995 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11996 intel_crtc,
11997 pipe_config);
11998 if (ret) {
11999 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12000 return ret;
12001 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070012002 }
12003
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012004 if (INTEL_INFO(dev)->gen >= 9) {
12005 if (mode_changed)
12006 ret = skl_update_scaler_crtc(pipe_config);
12007
12008 if (!ret)
12009 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12010 pipe_config);
12011 }
12012
12013 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012014}
12015
Jani Nikula65b38e02015-04-13 11:26:56 +030012016static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012017 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Matt Roperea2c67b2014-12-23 10:41:52 -080012018 .atomic_begin = intel_begin_crtc_commit,
12019 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012020 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012021};
12022
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012023static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12024{
12025 struct intel_connector *connector;
12026
12027 for_each_intel_connector(dev, connector) {
12028 if (connector->base.encoder) {
12029 connector->base.state->best_encoder =
12030 connector->base.encoder;
12031 connector->base.state->crtc =
12032 connector->base.encoder->crtc;
12033 } else {
12034 connector->base.state->best_encoder = NULL;
12035 connector->base.state->crtc = NULL;
12036 }
12037 }
12038}
12039
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012040static void
Robin Schroereba905b2014-05-18 02:24:50 +020012041connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012042 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012043{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012044 int bpp = pipe_config->pipe_bpp;
12045
12046 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12047 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012048 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012049
12050 /* Don't use an invalid EDID bpc value */
12051 if (connector->base.display_info.bpc &&
12052 connector->base.display_info.bpc * 3 < bpp) {
12053 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12054 bpp, connector->base.display_info.bpc*3);
12055 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12056 }
12057
Jani Nikula013dd9e2016-01-13 16:35:20 +020012058 /* Clamp bpp to default limit on screens without EDID 1.4 */
12059 if (connector->base.display_info.bpc == 0) {
12060 int type = connector->base.connector_type;
12061 int clamp_bpp = 24;
12062
12063 /* Fall back to 18 bpp when DP sink capability is unknown. */
12064 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12065 type == DRM_MODE_CONNECTOR_eDP)
12066 clamp_bpp = 18;
12067
12068 if (bpp > clamp_bpp) {
12069 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12070 bpp, clamp_bpp);
12071 pipe_config->pipe_bpp = clamp_bpp;
12072 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012073 }
12074}
12075
12076static int
12077compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012078 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012079{
12080 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012081 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012082 struct drm_connector *connector;
12083 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012084 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012085
Wayne Boyer666a4532015-12-09 12:29:35 -080012086 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012087 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012088 else if (INTEL_INFO(dev)->gen >= 5)
12089 bpp = 12*3;
12090 else
12091 bpp = 8*3;
12092
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012093
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012094 pipe_config->pipe_bpp = bpp;
12095
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012096 state = pipe_config->base.state;
12097
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012098 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012099 for_each_connector_in_state(state, connector, connector_state, i) {
12100 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012101 continue;
12102
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012103 connected_sink_compute_bpp(to_intel_connector(connector),
12104 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012105 }
12106
12107 return bpp;
12108}
12109
Daniel Vetter644db712013-09-19 14:53:58 +020012110static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12111{
12112 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12113 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012114 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012115 mode->crtc_hdisplay, mode->crtc_hsync_start,
12116 mode->crtc_hsync_end, mode->crtc_htotal,
12117 mode->crtc_vdisplay, mode->crtc_vsync_start,
12118 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12119}
12120
Daniel Vetterc0b03412013-05-28 12:05:54 +020012121static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012122 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012123 const char *context)
12124{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012125 struct drm_device *dev = crtc->base.dev;
12126 struct drm_plane *plane;
12127 struct intel_plane *intel_plane;
12128 struct intel_plane_state *state;
12129 struct drm_framebuffer *fb;
12130
12131 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12132 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012133
Jani Nikulada205632016-03-15 21:51:10 +020012134 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012135 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12136 pipe_config->pipe_bpp, pipe_config->dither);
12137 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12138 pipe_config->has_pch_encoder,
12139 pipe_config->fdi_lanes,
12140 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12141 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12142 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012143 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012144 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012145 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012146 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12147 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12148 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012149
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012150 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012151 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012152 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012153 pipe_config->dp_m2_n2.gmch_m,
12154 pipe_config->dp_m2_n2.gmch_n,
12155 pipe_config->dp_m2_n2.link_m,
12156 pipe_config->dp_m2_n2.link_n,
12157 pipe_config->dp_m2_n2.tu);
12158
Daniel Vetter55072d12014-11-20 16:10:28 +010012159 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12160 pipe_config->has_audio,
12161 pipe_config->has_infoframe);
12162
Daniel Vetterc0b03412013-05-28 12:05:54 +020012163 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012164 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012165 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012166 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12167 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012168 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012169 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12170 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012171 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12172 crtc->num_scalers,
12173 pipe_config->scaler_state.scaler_users,
12174 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012175 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12176 pipe_config->gmch_pfit.control,
12177 pipe_config->gmch_pfit.pgm_ratios,
12178 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012179 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012180 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012181 pipe_config->pch_pfit.size,
12182 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012183 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012184 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012185
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012186 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012187 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012188 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012189 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012190 pipe_config->ddi_pll_sel,
12191 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012192 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012193 pipe_config->dpll_hw_state.pll0,
12194 pipe_config->dpll_hw_state.pll1,
12195 pipe_config->dpll_hw_state.pll2,
12196 pipe_config->dpll_hw_state.pll3,
12197 pipe_config->dpll_hw_state.pll6,
12198 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012199 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012200 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012201 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012202 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012203 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12204 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12205 pipe_config->ddi_pll_sel,
12206 pipe_config->dpll_hw_state.ctrl1,
12207 pipe_config->dpll_hw_state.cfgcr1,
12208 pipe_config->dpll_hw_state.cfgcr2);
12209 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020012210 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012211 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012212 pipe_config->dpll_hw_state.wrpll,
12213 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012214 } else {
12215 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12216 "fp0: 0x%x, fp1: 0x%x\n",
12217 pipe_config->dpll_hw_state.dpll,
12218 pipe_config->dpll_hw_state.dpll_md,
12219 pipe_config->dpll_hw_state.fp0,
12220 pipe_config->dpll_hw_state.fp1);
12221 }
12222
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012223 DRM_DEBUG_KMS("planes on this crtc\n");
12224 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12225 intel_plane = to_intel_plane(plane);
12226 if (intel_plane->pipe != crtc->pipe)
12227 continue;
12228
12229 state = to_intel_plane_state(plane->state);
12230 fb = state->base.fb;
12231 if (!fb) {
12232 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12233 "disabled, scaler_id = %d\n",
12234 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12235 plane->base.id, intel_plane->pipe,
12236 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12237 drm_plane_index(plane), state->scaler_id);
12238 continue;
12239 }
12240
12241 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12242 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12243 plane->base.id, intel_plane->pipe,
12244 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12245 drm_plane_index(plane));
12246 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12247 fb->base.id, fb->width, fb->height, fb->pixel_format);
12248 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12249 state->scaler_id,
12250 state->src.x1 >> 16, state->src.y1 >> 16,
12251 drm_rect_width(&state->src) >> 16,
12252 drm_rect_height(&state->src) >> 16,
12253 state->dst.x1, state->dst.y1,
12254 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12255 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012256}
12257
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012258static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012259{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012260 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012261 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012262 unsigned int used_ports = 0;
12263
12264 /*
12265 * Walk the connector list instead of the encoder
12266 * list to detect the problem on ddi platforms
12267 * where there's just one encoder per digital port.
12268 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012269 drm_for_each_connector(connector, dev) {
12270 struct drm_connector_state *connector_state;
12271 struct intel_encoder *encoder;
12272
12273 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12274 if (!connector_state)
12275 connector_state = connector->state;
12276
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012277 if (!connector_state->best_encoder)
12278 continue;
12279
12280 encoder = to_intel_encoder(connector_state->best_encoder);
12281
12282 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012283
12284 switch (encoder->type) {
12285 unsigned int port_mask;
12286 case INTEL_OUTPUT_UNKNOWN:
12287 if (WARN_ON(!HAS_DDI(dev)))
12288 break;
12289 case INTEL_OUTPUT_DISPLAYPORT:
12290 case INTEL_OUTPUT_HDMI:
12291 case INTEL_OUTPUT_EDP:
12292 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12293
12294 /* the same port mustn't appear more than once */
12295 if (used_ports & port_mask)
12296 return false;
12297
12298 used_ports |= port_mask;
12299 default:
12300 break;
12301 }
12302 }
12303
12304 return true;
12305}
12306
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012307static void
12308clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12309{
12310 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012311 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012312 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012313 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012314 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012315 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012316
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012317 /* FIXME: before the switch to atomic started, a new pipe_config was
12318 * kzalloc'd. Code that depends on any field being zero should be
12319 * fixed, so that the crtc_state can be safely duplicated. For now,
12320 * only fields that are know to not cause problems are preserved. */
12321
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012322 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012323 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012324 shared_dpll = crtc_state->shared_dpll;
12325 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012326 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012327 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012328
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012329 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012330
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012331 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012332 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012333 crtc_state->shared_dpll = shared_dpll;
12334 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012335 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012336 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012337}
12338
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012339static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012340intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012341 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012342{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012343 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012344 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012345 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012346 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012347 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012348 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012349 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012350
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012351 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012352
Daniel Vettere143a212013-07-04 12:01:15 +020012353 pipe_config->cpu_transcoder =
12354 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012355
Imre Deak2960bc92013-07-30 13:36:32 +030012356 /*
12357 * Sanitize sync polarity flags based on requested ones. If neither
12358 * positive or negative polarity is requested, treat this as meaning
12359 * negative polarity.
12360 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012361 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012362 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012363 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012364
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012365 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012366 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012367 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012368
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012369 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12370 pipe_config);
12371 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012372 goto fail;
12373
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012374 /*
12375 * Determine the real pipe dimensions. Note that stereo modes can
12376 * increase the actual pipe size due to the frame doubling and
12377 * insertion of additional space for blanks between the frame. This
12378 * is stored in the crtc timings. We use the requested mode to do this
12379 * computation to clearly distinguish it from the adjusted mode, which
12380 * can be changed by the connectors in the below retry loop.
12381 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012382 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012383 &pipe_config->pipe_src_w,
12384 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012385
Daniel Vettere29c22c2013-02-21 00:00:16 +010012386encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012387 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012388 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012389 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012390
Daniel Vetter135c81b2013-07-21 21:37:09 +020012391 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012392 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12393 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012394
Daniel Vetter7758a112012-07-08 19:40:39 +020012395 /* Pass our mode to the connectors and the CRTC to give them a chance to
12396 * adjust it according to limitations or connector properties, and also
12397 * a chance to reject the mode entirely.
12398 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012399 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012400 if (connector_state->crtc != crtc)
12401 continue;
12402
12403 encoder = to_intel_encoder(connector_state->best_encoder);
12404
Daniel Vetterefea6e82013-07-21 21:36:59 +020012405 if (!(encoder->compute_config(encoder, pipe_config))) {
12406 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012407 goto fail;
12408 }
12409 }
12410
Daniel Vetterff9a6752013-06-01 17:16:21 +020012411 /* Set default port clock if not overwritten by the encoder. Needs to be
12412 * done afterwards in case the encoder adjusts the mode. */
12413 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012414 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012415 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012416
Daniel Vettera43f6e02013-06-07 23:10:32 +020012417 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012418 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012419 DRM_DEBUG_KMS("CRTC fixup failed\n");
12420 goto fail;
12421 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012422
12423 if (ret == RETRY) {
12424 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12425 ret = -EINVAL;
12426 goto fail;
12427 }
12428
12429 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12430 retry = false;
12431 goto encoder_retry;
12432 }
12433
Daniel Vettere8fa4272015-08-12 11:43:34 +020012434 /* Dithering seems to not pass-through bits correctly when it should, so
12435 * only enable it on 6bpc panels. */
12436 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012437 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012438 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012439
Daniel Vetter7758a112012-07-08 19:40:39 +020012440fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012441 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012442}
12443
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012444static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012445intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012446{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012447 struct drm_crtc *crtc;
12448 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012449 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012450
Ville Syrjälä76688512014-01-10 11:28:06 +020012451 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012452 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012453 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012454
12455 /* Update hwmode for vblank functions */
12456 if (crtc->state->active)
12457 crtc->hwmode = crtc->state->adjusted_mode;
12458 else
12459 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012460
12461 /*
12462 * Update legacy state to satisfy fbc code. This can
12463 * be removed when fbc uses the atomic state.
12464 */
12465 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12466 struct drm_plane_state *plane_state = crtc->primary->state;
12467
12468 crtc->primary->fb = plane_state->fb;
12469 crtc->x = plane_state->src_x >> 16;
12470 crtc->y = plane_state->src_y >> 16;
12471 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012472 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012473}
12474
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012475static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012476{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012477 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012478
12479 if (clock1 == clock2)
12480 return true;
12481
12482 if (!clock1 || !clock2)
12483 return false;
12484
12485 diff = abs(clock1 - clock2);
12486
12487 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12488 return true;
12489
12490 return false;
12491}
12492
Daniel Vetter25c5b262012-07-08 22:08:04 +020012493#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12494 list_for_each_entry((intel_crtc), \
12495 &(dev)->mode_config.crtc_list, \
12496 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012497 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012498
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012499static bool
12500intel_compare_m_n(unsigned int m, unsigned int n,
12501 unsigned int m2, unsigned int n2,
12502 bool exact)
12503{
12504 if (m == m2 && n == n2)
12505 return true;
12506
12507 if (exact || !m || !n || !m2 || !n2)
12508 return false;
12509
12510 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12511
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012512 if (n > n2) {
12513 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012514 m2 <<= 1;
12515 n2 <<= 1;
12516 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012517 } else if (n < n2) {
12518 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012519 m <<= 1;
12520 n <<= 1;
12521 }
12522 }
12523
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012524 if (n != n2)
12525 return false;
12526
12527 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012528}
12529
12530static bool
12531intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12532 struct intel_link_m_n *m2_n2,
12533 bool adjust)
12534{
12535 if (m_n->tu == m2_n2->tu &&
12536 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12537 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12538 intel_compare_m_n(m_n->link_m, m_n->link_n,
12539 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12540 if (adjust)
12541 *m2_n2 = *m_n;
12542
12543 return true;
12544 }
12545
12546 return false;
12547}
12548
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012549static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012550intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012551 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012552 struct intel_crtc_state *pipe_config,
12553 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012554{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012555 bool ret = true;
12556
12557#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12558 do { \
12559 if (!adjust) \
12560 DRM_ERROR(fmt, ##__VA_ARGS__); \
12561 else \
12562 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12563 } while (0)
12564
Daniel Vetter66e985c2013-06-05 13:34:20 +020012565#define PIPE_CONF_CHECK_X(name) \
12566 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012567 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012568 "(expected 0x%08x, found 0x%08x)\n", \
12569 current_config->name, \
12570 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012571 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012572 }
12573
Daniel Vetter08a24032013-04-19 11:25:34 +020012574#define PIPE_CONF_CHECK_I(name) \
12575 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012576 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012577 "(expected %i, found %i)\n", \
12578 current_config->name, \
12579 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012580 ret = false; \
12581 }
12582
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012583#define PIPE_CONF_CHECK_P(name) \
12584 if (current_config->name != pipe_config->name) { \
12585 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12586 "(expected %p, found %p)\n", \
12587 current_config->name, \
12588 pipe_config->name); \
12589 ret = false; \
12590 }
12591
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012592#define PIPE_CONF_CHECK_M_N(name) \
12593 if (!intel_compare_link_m_n(&current_config->name, \
12594 &pipe_config->name,\
12595 adjust)) { \
12596 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12597 "(expected tu %i gmch %i/%i link %i/%i, " \
12598 "found tu %i, gmch %i/%i link %i/%i)\n", \
12599 current_config->name.tu, \
12600 current_config->name.gmch_m, \
12601 current_config->name.gmch_n, \
12602 current_config->name.link_m, \
12603 current_config->name.link_n, \
12604 pipe_config->name.tu, \
12605 pipe_config->name.gmch_m, \
12606 pipe_config->name.gmch_n, \
12607 pipe_config->name.link_m, \
12608 pipe_config->name.link_n); \
12609 ret = false; \
12610 }
12611
Daniel Vetter55c561a2016-03-30 11:34:36 +020012612/* This is required for BDW+ where there is only one set of registers for
12613 * switching between high and low RR.
12614 * This macro can be used whenever a comparison has to be made between one
12615 * hw state and multiple sw state variables.
12616 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012617#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12618 if (!intel_compare_link_m_n(&current_config->name, \
12619 &pipe_config->name, adjust) && \
12620 !intel_compare_link_m_n(&current_config->alt_name, \
12621 &pipe_config->name, adjust)) { \
12622 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12623 "(expected tu %i gmch %i/%i link %i/%i, " \
12624 "or tu %i gmch %i/%i link %i/%i, " \
12625 "found tu %i, gmch %i/%i link %i/%i)\n", \
12626 current_config->name.tu, \
12627 current_config->name.gmch_m, \
12628 current_config->name.gmch_n, \
12629 current_config->name.link_m, \
12630 current_config->name.link_n, \
12631 current_config->alt_name.tu, \
12632 current_config->alt_name.gmch_m, \
12633 current_config->alt_name.gmch_n, \
12634 current_config->alt_name.link_m, \
12635 current_config->alt_name.link_n, \
12636 pipe_config->name.tu, \
12637 pipe_config->name.gmch_m, \
12638 pipe_config->name.gmch_n, \
12639 pipe_config->name.link_m, \
12640 pipe_config->name.link_n); \
12641 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012642 }
12643
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012644#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12645 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012646 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012647 "(expected %i, found %i)\n", \
12648 current_config->name & (mask), \
12649 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012650 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012651 }
12652
Ville Syrjälä5e550652013-09-06 23:29:07 +030012653#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12654 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012655 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012656 "(expected %i, found %i)\n", \
12657 current_config->name, \
12658 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012659 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012660 }
12661
Daniel Vetterbb760062013-06-06 14:55:52 +020012662#define PIPE_CONF_QUIRK(quirk) \
12663 ((current_config->quirks | pipe_config->quirks) & (quirk))
12664
Daniel Vettereccb1402013-05-22 00:50:22 +020012665 PIPE_CONF_CHECK_I(cpu_transcoder);
12666
Daniel Vetter08a24032013-04-19 11:25:34 +020012667 PIPE_CONF_CHECK_I(has_pch_encoder);
12668 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012669 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012670
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012671 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012672 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012673
12674 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012675 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012676
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012677 if (current_config->has_drrs)
12678 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12679 } else
12680 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012681
Jani Nikulaa65347b2015-11-27 12:21:46 +020012682 PIPE_CONF_CHECK_I(has_dsi_encoder);
12683
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012684 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12685 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12686 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12687 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12688 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12689 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012690
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012691 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12692 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12693 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12694 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12695 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12696 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012697
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012698 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012699 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012700 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012701 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012702 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012703 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012704
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012705 PIPE_CONF_CHECK_I(has_audio);
12706
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012707 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012708 DRM_MODE_FLAG_INTERLACE);
12709
Daniel Vetterbb760062013-06-06 14:55:52 +020012710 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012711 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012712 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012713 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012714 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012715 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012716 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012717 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012718 DRM_MODE_FLAG_NVSYNC);
12719 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012720
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012721 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012722 /* pfit ratios are autocomputed by the hw on gen4+ */
12723 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020012724 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012725 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012726
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012727 if (!adjust) {
12728 PIPE_CONF_CHECK_I(pipe_src_w);
12729 PIPE_CONF_CHECK_I(pipe_src_h);
12730
12731 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12732 if (current_config->pch_pfit.enabled) {
12733 PIPE_CONF_CHECK_X(pch_pfit.pos);
12734 PIPE_CONF_CHECK_X(pch_pfit.size);
12735 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012736
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012737 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12738 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012739
Jesse Barnese59150d2014-01-07 13:30:45 -080012740 /* BDW+ don't expose a synchronous way to read the state */
12741 if (IS_HASWELL(dev))
12742 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012743
Ville Syrjälä282740f2013-09-04 18:30:03 +030012744 PIPE_CONF_CHECK_I(double_wide);
12745
Daniel Vetter26804af2014-06-25 22:01:55 +030012746 PIPE_CONF_CHECK_X(ddi_pll_sel);
12747
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012748 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012749 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012750 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012751 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12752 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012753 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012754 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012755 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12756 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12757 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012758
Ville Syrjälä47eacba2016-04-12 22:14:35 +030012759 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12760 PIPE_CONF_CHECK_X(dsi_pll.div);
12761
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012762 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12763 PIPE_CONF_CHECK_I(pipe_bpp);
12764
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012765 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012766 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012767
Daniel Vetter66e985c2013-06-05 13:34:20 +020012768#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012769#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012770#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012771#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012772#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012773#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012774#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012775
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012776 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012777}
12778
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012779static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12780 const struct intel_crtc_state *pipe_config)
12781{
12782 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012783 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012784 &pipe_config->fdi_m_n);
12785 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12786
12787 /*
12788 * FDI already provided one idea for the dotclock.
12789 * Yell if the encoder disagrees.
12790 */
12791 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12792 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12793 fdi_dotclock, dotclock);
12794 }
12795}
12796
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012797static void verify_wm_state(struct drm_crtc *crtc,
12798 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012799{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012800 struct drm_device *dev = crtc->dev;
Damien Lespiau08db6652014-11-04 17:06:52 +000012801 struct drm_i915_private *dev_priv = dev->dev_private;
12802 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012803 struct skl_ddb_entry *hw_entry, *sw_entry;
12804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12805 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000012806 int plane;
12807
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012808 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012809 return;
12810
12811 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12812 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12813
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012814 /* planes */
12815 for_each_plane(dev_priv, pipe, plane) {
12816 hw_entry = &hw_ddb.plane[pipe][plane];
12817 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012818
12819 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12820 continue;
12821
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012822 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12823 "(expected (%u,%u), found (%u,%u))\n",
12824 pipe_name(pipe), plane + 1,
12825 sw_entry->start, sw_entry->end,
12826 hw_entry->start, hw_entry->end);
12827 }
12828
12829 /* cursor */
12830 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12831 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
12832
12833 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012834 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12835 "(expected (%u,%u), found (%u,%u))\n",
12836 pipe_name(pipe),
12837 sw_entry->start, sw_entry->end,
12838 hw_entry->start, hw_entry->end);
12839 }
12840}
12841
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012842static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012843verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012844{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012845 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012846
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012847 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012848 struct drm_encoder *encoder = connector->encoder;
12849 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012850
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012851 if (state->crtc != crtc)
12852 continue;
12853
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012854 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012855
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012856 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012857 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012858 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012859}
12860
12861static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012862verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012863{
12864 struct intel_encoder *encoder;
12865 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012866
Damien Lespiaub2784e12014-08-05 11:29:37 +010012867 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012868 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012869 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012870
12871 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12872 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012873 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012874
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012875 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012876 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012877 continue;
12878 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012879
12880 I915_STATE_WARN(connector->base.state->crtc !=
12881 encoder->base.crtc,
12882 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012883 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012884
Rob Clarke2c719b2014-12-15 13:56:32 -050012885 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012886 "encoder's enabled state mismatch "
12887 "(expected %i, found %i)\n",
12888 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012889
12890 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012891 bool active;
12892
12893 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012894 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012895 "encoder detached but still enabled on pipe %c.\n",
12896 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012897 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012898 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012899}
12900
12901static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012902verify_crtc_state(struct drm_crtc *crtc,
12903 struct drm_crtc_state *old_crtc_state,
12904 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012905{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012906 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012907 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012908 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12910 struct intel_crtc_state *pipe_config, *sw_config;
12911 struct drm_atomic_state *old_state;
12912 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012913
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012914 old_state = old_crtc_state->state;
12915 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12916 pipe_config = to_intel_crtc_state(old_crtc_state);
12917 memset(pipe_config, 0, sizeof(*pipe_config));
12918 pipe_config->base.crtc = crtc;
12919 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012920
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012921 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012922
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012923 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012924
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012925 /* hw state is inconsistent with the pipe quirk */
12926 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12927 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12928 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012929
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012930 I915_STATE_WARN(new_crtc_state->active != active,
12931 "crtc active state doesn't match with hw state "
12932 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012933
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012934 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12935 "transitional active state does not match atomic hw state "
12936 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012937
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012938 for_each_encoder_on_crtc(dev, crtc, encoder) {
12939 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012940
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012941 active = encoder->get_hw_state(encoder, &pipe);
12942 I915_STATE_WARN(active != new_crtc_state->active,
12943 "[ENCODER:%i] active %i with crtc active %i\n",
12944 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012945
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012946 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12947 "Encoder connected to wrong pipe %c\n",
12948 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012949
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012950 if (active)
12951 encoder->get_config(encoder, pipe_config);
12952 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012953
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012954 if (!new_crtc_state->active)
12955 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012956
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012957 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012958
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012959 sw_config = to_intel_crtc_state(crtc->state);
12960 if (!intel_pipe_config_compare(dev, sw_config,
12961 pipe_config, false)) {
12962 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12963 intel_dump_pipe_config(intel_crtc, pipe_config,
12964 "[hw state]");
12965 intel_dump_pipe_config(intel_crtc, sw_config,
12966 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012967 }
12968}
12969
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012970static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012971verify_single_dpll_state(struct drm_i915_private *dev_priv,
12972 struct intel_shared_dpll *pll,
12973 struct drm_crtc *crtc,
12974 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012975{
12976 struct intel_dpll_hw_state dpll_hw_state;
12977 unsigned crtc_mask;
12978 bool active;
12979
12980 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12981
12982 DRM_DEBUG_KMS("%s\n", pll->name);
12983
12984 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12985
12986 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12987 I915_STATE_WARN(!pll->on && pll->active_mask,
12988 "pll in active use but not on in sw tracking\n");
12989 I915_STATE_WARN(pll->on && !pll->active_mask,
12990 "pll is on but not used by any active crtc\n");
12991 I915_STATE_WARN(pll->on != active,
12992 "pll on state mismatch (expected %i, found %i)\n",
12993 pll->on, active);
12994 }
12995
12996 if (!crtc) {
12997 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
12998 "more active pll users than references: %x vs %x\n",
12999 pll->active_mask, pll->config.crtc_mask);
13000
13001 return;
13002 }
13003
13004 crtc_mask = 1 << drm_crtc_index(crtc);
13005
13006 if (new_state->active)
13007 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13008 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13009 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13010 else
13011 I915_STATE_WARN(pll->active_mask & crtc_mask,
13012 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13013 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13014
13015 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13016 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13017 crtc_mask, pll->config.crtc_mask);
13018
13019 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13020 &dpll_hw_state,
13021 sizeof(dpll_hw_state)),
13022 "pll hw state mismatch\n");
13023}
13024
13025static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013026verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13027 struct drm_crtc_state *old_crtc_state,
13028 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013029{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013030 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013031 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13032 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13033
13034 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013035 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013036
13037 if (old_state->shared_dpll &&
13038 old_state->shared_dpll != new_state->shared_dpll) {
13039 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13040 struct intel_shared_dpll *pll = old_state->shared_dpll;
13041
13042 I915_STATE_WARN(pll->active_mask & crtc_mask,
13043 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13044 pipe_name(drm_crtc_index(crtc)));
13045 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13046 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13047 pipe_name(drm_crtc_index(crtc)));
13048 }
13049}
13050
13051static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013052intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013053 struct drm_crtc_state *old_state,
13054 struct drm_crtc_state *new_state)
13055{
13056 if (!needs_modeset(new_state) &&
13057 !to_intel_crtc_state(new_state)->update_pipe)
13058 return;
13059
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013060 verify_wm_state(crtc, new_state);
13061 verify_connector_state(crtc->dev, crtc);
13062 verify_crtc_state(crtc, old_state, new_state);
13063 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013064}
13065
13066static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013067verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013068{
13069 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013070 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013071
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013072 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013073 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013074}
Daniel Vetter53589012013-06-05 13:34:16 +020013075
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013076static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013077intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013078{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013079 verify_encoder_state(dev);
13080 verify_connector_state(dev, NULL);
13081 verify_disabled_dpll_state(dev);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013082}
13083
Ville Syrjälä80715b22014-05-15 20:23:23 +030013084static void update_scanline_offset(struct intel_crtc *crtc)
13085{
13086 struct drm_device *dev = crtc->base.dev;
13087
13088 /*
13089 * The scanline counter increments at the leading edge of hsync.
13090 *
13091 * On most platforms it starts counting from vtotal-1 on the
13092 * first active line. That means the scanline counter value is
13093 * always one less than what we would expect. Ie. just after
13094 * start of vblank, which also occurs at start of hsync (on the
13095 * last active line), the scanline counter will read vblank_start-1.
13096 *
13097 * On gen2 the scanline counter starts counting from 1 instead
13098 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13099 * to keep the value positive), instead of adding one.
13100 *
13101 * On HSW+ the behaviour of the scanline counter depends on the output
13102 * type. For DP ports it behaves like most other platforms, but on HDMI
13103 * there's an extra 1 line difference. So we need to add two instead of
13104 * one to the value.
13105 */
13106 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013107 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013108 int vtotal;
13109
Ville Syrjälä124abe02015-09-08 13:40:45 +030013110 vtotal = adjusted_mode->crtc_vtotal;
13111 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013112 vtotal /= 2;
13113
13114 crtc->scanline_offset = vtotal - 1;
13115 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013116 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013117 crtc->scanline_offset = 2;
13118 } else
13119 crtc->scanline_offset = 1;
13120}
13121
Maarten Lankhorstad421372015-06-15 12:33:42 +020013122static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013123{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013124 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013125 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013126 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013127 struct drm_crtc *crtc;
13128 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013129 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013130
13131 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013132 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013133
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013134 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013136 struct intel_shared_dpll *old_dpll =
13137 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013138
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013139 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013140 continue;
13141
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013142 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013143
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013144 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013145 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013146
Maarten Lankhorstad421372015-06-15 12:33:42 +020013147 if (!shared_dpll)
13148 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13149
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013150 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013151 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013152}
13153
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013154/*
13155 * This implements the workaround described in the "notes" section of the mode
13156 * set sequence documentation. When going from no pipes or single pipe to
13157 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13158 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13159 */
13160static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13161{
13162 struct drm_crtc_state *crtc_state;
13163 struct intel_crtc *intel_crtc;
13164 struct drm_crtc *crtc;
13165 struct intel_crtc_state *first_crtc_state = NULL;
13166 struct intel_crtc_state *other_crtc_state = NULL;
13167 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13168 int i;
13169
13170 /* look at all crtc's that are going to be enabled in during modeset */
13171 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13172 intel_crtc = to_intel_crtc(crtc);
13173
13174 if (!crtc_state->active || !needs_modeset(crtc_state))
13175 continue;
13176
13177 if (first_crtc_state) {
13178 other_crtc_state = to_intel_crtc_state(crtc_state);
13179 break;
13180 } else {
13181 first_crtc_state = to_intel_crtc_state(crtc_state);
13182 first_pipe = intel_crtc->pipe;
13183 }
13184 }
13185
13186 /* No workaround needed? */
13187 if (!first_crtc_state)
13188 return 0;
13189
13190 /* w/a possibly needed, check how many crtc's are already enabled. */
13191 for_each_intel_crtc(state->dev, intel_crtc) {
13192 struct intel_crtc_state *pipe_config;
13193
13194 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13195 if (IS_ERR(pipe_config))
13196 return PTR_ERR(pipe_config);
13197
13198 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13199
13200 if (!pipe_config->base.active ||
13201 needs_modeset(&pipe_config->base))
13202 continue;
13203
13204 /* 2 or more enabled crtcs means no need for w/a */
13205 if (enabled_pipe != INVALID_PIPE)
13206 return 0;
13207
13208 enabled_pipe = intel_crtc->pipe;
13209 }
13210
13211 if (enabled_pipe != INVALID_PIPE)
13212 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13213 else if (other_crtc_state)
13214 other_crtc_state->hsw_workaround_pipe = first_pipe;
13215
13216 return 0;
13217}
13218
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013219static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13220{
13221 struct drm_crtc *crtc;
13222 struct drm_crtc_state *crtc_state;
13223 int ret = 0;
13224
13225 /* add all active pipes to the state */
13226 for_each_crtc(state->dev, crtc) {
13227 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13228 if (IS_ERR(crtc_state))
13229 return PTR_ERR(crtc_state);
13230
13231 if (!crtc_state->active || needs_modeset(crtc_state))
13232 continue;
13233
13234 crtc_state->mode_changed = true;
13235
13236 ret = drm_atomic_add_affected_connectors(state, crtc);
13237 if (ret)
13238 break;
13239
13240 ret = drm_atomic_add_affected_planes(state, crtc);
13241 if (ret)
13242 break;
13243 }
13244
13245 return ret;
13246}
13247
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013248static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013249{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013250 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13251 struct drm_i915_private *dev_priv = state->dev->dev_private;
13252 struct drm_crtc *crtc;
13253 struct drm_crtc_state *crtc_state;
13254 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013255
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013256 if (!check_digital_port_conflicts(state)) {
13257 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13258 return -EINVAL;
13259 }
13260
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013261 intel_state->modeset = true;
13262 intel_state->active_crtcs = dev_priv->active_crtcs;
13263
13264 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13265 if (crtc_state->active)
13266 intel_state->active_crtcs |= 1 << i;
13267 else
13268 intel_state->active_crtcs &= ~(1 << i);
13269 }
13270
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013271 /*
13272 * See if the config requires any additional preparation, e.g.
13273 * to adjust global state with pipes off. We need to do this
13274 * here so we can get the modeset_pipe updated config for the new
13275 * mode set on this crtc. For other crtcs we need to use the
13276 * adjusted_mode bits in the crtc directly.
13277 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013278 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013279 ret = dev_priv->display.modeset_calc_cdclk(state);
13280
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013281 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013282 ret = intel_modeset_all_pipes(state);
13283
13284 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013285 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013286
13287 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13288 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013289 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013290 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013291
Maarten Lankhorstad421372015-06-15 12:33:42 +020013292 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013293
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013294 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013295 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013296
Maarten Lankhorstad421372015-06-15 12:33:42 +020013297 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013298}
13299
Matt Roperaa363132015-09-24 15:53:18 -070013300/*
13301 * Handle calculation of various watermark data at the end of the atomic check
13302 * phase. The code here should be run after the per-crtc and per-plane 'check'
13303 * handlers to ensure that all derived state has been updated.
13304 */
13305static void calc_watermark_data(struct drm_atomic_state *state)
13306{
13307 struct drm_device *dev = state->dev;
13308 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13309 struct drm_crtc *crtc;
13310 struct drm_crtc_state *cstate;
13311 struct drm_plane *plane;
13312 struct drm_plane_state *pstate;
13313
13314 /*
13315 * Calculate watermark configuration details now that derived
13316 * plane/crtc state is all properly updated.
13317 */
13318 drm_for_each_crtc(crtc, dev) {
13319 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13320 crtc->state;
13321
13322 if (cstate->active)
13323 intel_state->wm_config.num_pipes_active++;
13324 }
13325 drm_for_each_legacy_plane(plane, dev) {
13326 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13327 plane->state;
13328
13329 if (!to_intel_plane_state(pstate)->visible)
13330 continue;
13331
13332 intel_state->wm_config.sprites_enabled = true;
13333 if (pstate->crtc_w != pstate->src_w >> 16 ||
13334 pstate->crtc_h != pstate->src_h >> 16)
13335 intel_state->wm_config.sprites_scaled = true;
13336 }
13337}
13338
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013339/**
13340 * intel_atomic_check - validate state object
13341 * @dev: drm device
13342 * @state: state to validate
13343 */
13344static int intel_atomic_check(struct drm_device *dev,
13345 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013346{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013347 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013348 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013349 struct drm_crtc *crtc;
13350 struct drm_crtc_state *crtc_state;
13351 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013352 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013353
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013354 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013355 if (ret)
13356 return ret;
13357
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013358 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013359 struct intel_crtc_state *pipe_config =
13360 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013361
13362 /* Catch I915_MODE_FLAG_INHERITED */
13363 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13364 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013365
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013366 if (!crtc_state->enable) {
13367 if (needs_modeset(crtc_state))
13368 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013369 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013370 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013371
Daniel Vetter26495482015-07-15 14:15:52 +020013372 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013373 continue;
13374
Daniel Vetter26495482015-07-15 14:15:52 +020013375 /* FIXME: For only active_changed we shouldn't need to do any
13376 * state recomputation at all. */
13377
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013378 ret = drm_atomic_add_affected_connectors(state, crtc);
13379 if (ret)
13380 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013381
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013382 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013383 if (ret) {
13384 intel_dump_pipe_config(to_intel_crtc(crtc),
13385 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013386 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013387 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013388
Jani Nikula73831232015-11-19 10:26:30 +020013389 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013390 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013391 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013392 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013393 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013394 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013395 }
13396
13397 if (needs_modeset(crtc_state)) {
13398 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013399
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013400 ret = drm_atomic_add_affected_planes(state, crtc);
13401 if (ret)
13402 return ret;
13403 }
13404
Daniel Vetter26495482015-07-15 14:15:52 +020013405 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13406 needs_modeset(crtc_state) ?
13407 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013408 }
13409
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013410 if (any_ms) {
13411 ret = intel_modeset_checks(state);
13412
13413 if (ret)
13414 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013415 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013416 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013417
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013418 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013419 if (ret)
13420 return ret;
13421
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013422 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013423 calc_watermark_data(state);
13424
13425 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013426}
13427
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013428static int intel_atomic_prepare_commit(struct drm_device *dev,
13429 struct drm_atomic_state *state,
13430 bool async)
13431{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013432 struct drm_i915_private *dev_priv = dev->dev_private;
13433 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013434 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013435 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013436 struct drm_crtc *crtc;
13437 int i, ret;
13438
13439 if (async) {
13440 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13441 return -EINVAL;
13442 }
13443
13444 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Chris Wilsonacf4e842016-04-17 20:42:46 +010013445 if (state->legacy_cursor_update)
13446 continue;
13447
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013448 ret = intel_crtc_wait_for_pending_flips(crtc);
13449 if (ret)
13450 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013451
13452 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13453 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013454 }
13455
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013456 ret = mutex_lock_interruptible(&dev->struct_mutex);
13457 if (ret)
13458 return ret;
13459
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013460 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013461 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013462
Chris Wilsonf7e58382016-04-13 17:35:07 +010013463 if (!ret && !async) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013464 for_each_plane_in_state(state, plane, plane_state, i) {
13465 struct intel_plane_state *intel_plane_state =
13466 to_intel_plane_state(plane_state);
13467
13468 if (!intel_plane_state->wait_req)
13469 continue;
13470
13471 ret = __i915_wait_request(intel_plane_state->wait_req,
Chris Wilson299259a2016-04-13 17:35:06 +010013472 true, NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013473 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013474 /* Any hang should be swallowed by the wait */
13475 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013476 mutex_lock(&dev->struct_mutex);
13477 drm_atomic_helper_cleanup_planes(dev, state);
13478 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013479 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010013480 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013481 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013482 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013483
13484 return ret;
13485}
13486
Maarten Lankhorste8861672016-02-24 11:24:26 +010013487static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13488 struct drm_i915_private *dev_priv,
13489 unsigned crtc_mask)
13490{
13491 unsigned last_vblank_count[I915_MAX_PIPES];
13492 enum pipe pipe;
13493 int ret;
13494
13495 if (!crtc_mask)
13496 return;
13497
13498 for_each_pipe(dev_priv, pipe) {
13499 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13500
13501 if (!((1 << pipe) & crtc_mask))
13502 continue;
13503
13504 ret = drm_crtc_vblank_get(crtc);
13505 if (WARN_ON(ret != 0)) {
13506 crtc_mask &= ~(1 << pipe);
13507 continue;
13508 }
13509
13510 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13511 }
13512
13513 for_each_pipe(dev_priv, pipe) {
13514 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13515 long lret;
13516
13517 if (!((1 << pipe) & crtc_mask))
13518 continue;
13519
13520 lret = wait_event_timeout(dev->vblank[pipe].queue,
13521 last_vblank_count[pipe] !=
13522 drm_crtc_vblank_count(crtc),
13523 msecs_to_jiffies(50));
13524
Ville Syrjälä8a8dae22016-04-18 14:29:32 +030013525 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
Maarten Lankhorste8861672016-02-24 11:24:26 +010013526
13527 drm_crtc_vblank_put(crtc);
13528 }
13529}
13530
13531static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13532{
13533 /* fb updated, need to unpin old fb */
13534 if (crtc_state->fb_changed)
13535 return true;
13536
13537 /* wm changes, need vblank before final wm's */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013538 if (crtc_state->update_wm_post)
Maarten Lankhorste8861672016-02-24 11:24:26 +010013539 return true;
13540
13541 /*
13542 * cxsr is re-enabled after vblank.
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013543 * This is already handled by crtc_state->update_wm_post,
Maarten Lankhorste8861672016-02-24 11:24:26 +010013544 * but added for clarity.
13545 */
13546 if (crtc_state->disable_cxsr)
13547 return true;
13548
13549 return false;
13550}
13551
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013552/**
13553 * intel_atomic_commit - commit validated state object
13554 * @dev: DRM device
13555 * @state: the top-level driver state object
13556 * @async: asynchronous commit
13557 *
13558 * This function commits a top-level state object that has been validated
13559 * with drm_atomic_helper_check().
13560 *
13561 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13562 * we can only handle plane-related operations and do not yet support
13563 * asynchronous commit.
13564 *
13565 * RETURNS
13566 * Zero for success or -errno.
13567 */
13568static int intel_atomic_commit(struct drm_device *dev,
13569 struct drm_atomic_state *state,
13570 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013571{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013572 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013573 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013574 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013575 struct drm_crtc *crtc;
Matt Ropered4a6a72016-02-23 17:20:13 -080013576 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013577 int ret = 0, i;
13578 bool hw_check = intel_state->modeset;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013579 unsigned long put_domains[I915_MAX_PIPES] = {};
Maarten Lankhorste8861672016-02-24 11:24:26 +010013580 unsigned crtc_vblank_mask = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013581
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013582 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013583 if (ret) {
13584 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013585 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013586 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013587
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013588 drm_atomic_helper_swap_state(dev, state);
Maarten Lankhorsta1475e72016-03-14 09:27:53 +010013589 dev_priv->wm.config = intel_state->wm_config;
13590 intel_shared_dpll_commit(state);
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013591
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013592 if (intel_state->modeset) {
13593 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13594 sizeof(intel_state->min_pixclk));
13595 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013596 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013597
13598 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013599 }
13600
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013601 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13603
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013604 if (needs_modeset(crtc->state) ||
13605 to_intel_crtc_state(crtc->state)->update_pipe) {
13606 hw_check = true;
13607
13608 put_domains[to_intel_crtc(crtc)->pipe] =
13609 modeset_get_crtc_power_domains(crtc,
13610 to_intel_crtc_state(crtc->state));
13611 }
13612
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013613 if (!needs_modeset(crtc->state))
13614 continue;
13615
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013616 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013617
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013618 if (old_crtc_state->active) {
13619 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013620 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013621 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013622 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013623 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013624
13625 /*
13626 * Underruns don't always raise
13627 * interrupts, so check manually.
13628 */
13629 intel_check_cpu_fifo_underruns(dev_priv);
13630 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013631
13632 if (!crtc->state->active)
13633 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013634 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013635 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013636
Daniel Vetterea9d7582012-07-10 10:42:52 +020013637 /* Only after disabling all output pipelines that will be changed can we
13638 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013639 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013640
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013641 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013642 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013643
13644 if (dev_priv->display.modeset_commit_cdclk &&
13645 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13646 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013647
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013648 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013649 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013650
Daniel Vettera6778b32012-07-02 09:56:42 +020013651 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013652 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13654 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010013655 struct intel_crtc_state *pipe_config =
13656 to_intel_crtc_state(crtc->state);
13657 bool update_pipe = !modeset && pipe_config->update_pipe;
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013658
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013659 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013660 update_scanline_offset(to_intel_crtc(crtc));
13661 dev_priv->display.crtc_enable(crtc);
13662 }
13663
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013664 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013665 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013666
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010013667 if (crtc->state->active &&
13668 drm_atomic_get_existing_plane_state(state, crtc->primary))
Paulo Zanoni49227c42016-01-19 11:35:52 -020013669 intel_fbc_enable(intel_crtc);
13670
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013671 if (crtc->state->active &&
13672 (crtc->state->planes_changed || update_pipe))
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013673 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013674
Maarten Lankhorste8861672016-02-24 11:24:26 +010013675 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13676 crtc_vblank_mask |= 1 << i;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013677 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013678
Daniel Vettera6778b32012-07-02 09:56:42 +020013679 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013680
Maarten Lankhorste8861672016-02-24 11:24:26 +010013681 if (!state->legacy_cursor_update)
13682 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013683
Matt Ropered4a6a72016-02-23 17:20:13 -080013684 /*
13685 * Now that the vblank has passed, we can go ahead and program the
13686 * optimal watermarks on platforms that need two-step watermark
13687 * programming.
13688 *
13689 * TODO: Move this (and other cleanup) to an async worker eventually.
13690 */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013691 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Matt Ropered4a6a72016-02-23 17:20:13 -080013692 intel_cstate = to_intel_crtc_state(crtc->state);
13693
13694 if (dev_priv->display.optimize_watermarks)
13695 dev_priv->display.optimize_watermarks(intel_cstate);
13696 }
13697
Matt Roper177246a2016-03-04 15:59:39 -080013698 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13699 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13700
13701 if (put_domains[i])
13702 modeset_put_power_domains(dev_priv, put_domains[i]);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013703
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013704 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
Matt Roper177246a2016-03-04 15:59:39 -080013705 }
13706
13707 if (intel_state->modeset)
13708 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13709
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013710 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013711 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013712 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013713
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013714 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013715
Mika Kuoppala75714942015-12-16 09:26:48 +020013716 /* As one of the primary mmio accessors, KMS has a high likelihood
13717 * of triggering bugs in unclaimed access. After we finish
13718 * modesetting, see if an error has been flagged, and if so
13719 * enable debugging for the next modeset - and hope we catch
13720 * the culprit.
13721 *
13722 * XXX note that we assume display power is on at this point.
13723 * This might hold true now but we need to add pm helper to check
13724 * unclaimed only when the hardware is on, as atomic commits
13725 * can happen also when the device is completely off.
13726 */
13727 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13728
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013729 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013730}
13731
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013732void intel_crtc_restore_mode(struct drm_crtc *crtc)
13733{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013734 struct drm_device *dev = crtc->dev;
13735 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013736 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013737 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013738
13739 state = drm_atomic_state_alloc(dev);
13740 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013741 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013742 crtc->base.id);
13743 return;
13744 }
13745
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013746 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013747
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013748retry:
13749 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13750 ret = PTR_ERR_OR_ZERO(crtc_state);
13751 if (!ret) {
13752 if (!crtc_state->active)
13753 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013754
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013755 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013756 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013757 }
13758
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013759 if (ret == -EDEADLK) {
13760 drm_atomic_state_clear(state);
13761 drm_modeset_backoff(state->acquire_ctx);
13762 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013763 }
13764
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013765 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013766out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013767 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013768}
13769
Daniel Vetter25c5b262012-07-08 22:08:04 +020013770#undef for_each_intel_crtc_masked
13771
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013772static const struct drm_crtc_funcs intel_crtc_funcs = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013773 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013774 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013775 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013776 .destroy = intel_crtc_destroy,
13777 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013778 .atomic_duplicate_state = intel_crtc_duplicate_state,
13779 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013780};
13781
Matt Roper6beb8c232014-12-01 15:40:14 -080013782/**
13783 * intel_prepare_plane_fb - Prepare fb for usage on plane
13784 * @plane: drm plane to prepare for
13785 * @fb: framebuffer to prepare for presentation
13786 *
13787 * Prepares a framebuffer for usage on a display plane. Generally this
13788 * involves pinning the underlying object and updating the frontbuffer tracking
13789 * bits. Some older platforms need special physical address handling for
13790 * cursor planes.
13791 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013792 * Must be called with struct_mutex held.
13793 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013794 * Returns 0 on success, negative error code on failure.
13795 */
13796int
13797intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013798 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013799{
13800 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013801 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013802 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013803 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013804 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013805 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013806
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013807 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013808 return 0;
13809
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013810 if (old_obj) {
13811 struct drm_crtc_state *crtc_state =
13812 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13813
13814 /* Big Hammer, we also need to ensure that any pending
13815 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13816 * current scanout is retired before unpinning the old
13817 * framebuffer. Note that we rely on userspace rendering
13818 * into the buffer attached to the pipe they are waiting
13819 * on. If not, userspace generates a GPU hang with IPEHR
13820 * point to the MI_WAIT_FOR_EVENT.
13821 *
13822 * This should only fail upon a hung GPU, in which case we
13823 * can safely continue.
13824 */
13825 if (needs_modeset(crtc_state))
13826 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013827 if (ret) {
13828 /* GPU hangs should have been swallowed by the wait */
13829 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013830 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013831 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013832 }
13833
Alex Goins3c28ff22015-11-25 18:43:39 -080013834 /* For framebuffer backed by dmabuf, wait for fence */
13835 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013836 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013837
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013838 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13839 false, true,
13840 MAX_SCHEDULE_TIMEOUT);
13841 if (lret == -ERESTARTSYS)
13842 return lret;
13843
13844 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013845 }
13846
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013847 if (!obj) {
13848 ret = 0;
13849 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013850 INTEL_INFO(dev)->cursor_needs_physical) {
13851 int align = IS_I830(dev) ? 16 * 1024 : 256;
13852 ret = i915_gem_object_attach_phys(obj, align);
13853 if (ret)
13854 DRM_DEBUG_KMS("failed to attach phys object\n");
13855 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020013856 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080013857 }
13858
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013859 if (ret == 0) {
13860 if (obj) {
13861 struct intel_plane_state *plane_state =
13862 to_intel_plane_state(new_state);
13863
13864 i915_gem_request_assign(&plane_state->wait_req,
13865 obj->last_write_req);
13866 }
13867
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013868 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013869 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013870
Matt Roper6beb8c232014-12-01 15:40:14 -080013871 return ret;
13872}
13873
Matt Roper38f3ce32014-12-02 07:45:25 -080013874/**
13875 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13876 * @plane: drm plane to clean up for
13877 * @fb: old framebuffer that was on plane
13878 *
13879 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013880 *
13881 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013882 */
13883void
13884intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013885 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013886{
13887 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013888 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013889 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013890 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13891 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013892
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013893 old_intel_state = to_intel_plane_state(old_state);
13894
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013895 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013896 return;
13897
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013898 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13899 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020013900 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013901
13902 /* prepare_fb aborted? */
13903 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13904 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13905 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013906
13907 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070013908}
13909
Chandra Konduru6156a452015-04-27 13:48:39 -070013910int
13911skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13912{
13913 int max_scale;
13914 struct drm_device *dev;
13915 struct drm_i915_private *dev_priv;
13916 int crtc_clock, cdclk;
13917
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013918 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013919 return DRM_PLANE_HELPER_NO_SCALING;
13920
13921 dev = intel_crtc->base.dev;
13922 dev_priv = dev->dev_private;
13923 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013924 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013925
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013926 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013927 return DRM_PLANE_HELPER_NO_SCALING;
13928
13929 /*
13930 * skl max scale is lower of:
13931 * close to 3 but not 3, -1 is for that purpose
13932 * or
13933 * cdclk/crtc_clock
13934 */
13935 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13936
13937 return max_scale;
13938}
13939
Matt Roper465c1202014-05-29 08:06:54 -070013940static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013941intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013942 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013943 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013944{
Matt Roper2b875c22014-12-01 15:40:13 -080013945 struct drm_crtc *crtc = state->base.crtc;
13946 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013947 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013948 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13949 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013950
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013951 if (INTEL_INFO(plane->dev)->gen >= 9) {
13952 /* use scaler when colorkey is not required */
13953 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13954 min_scale = 1;
13955 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13956 }
Sonika Jindald8106362015-04-10 14:37:28 +053013957 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013958 }
Sonika Jindald8106362015-04-10 14:37:28 +053013959
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013960 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13961 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013962 min_scale, max_scale,
13963 can_position, true,
13964 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013965}
13966
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013967static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13968 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013969{
13970 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013972 struct intel_crtc_state *old_intel_state =
13973 to_intel_crtc_state(old_crtc_state);
13974 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013975
Matt Roperc34c9ee2014-12-23 10:41:50 -080013976 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013977 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013978
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013979 if (modeset)
13980 return;
13981
Maarten Lankhorst20a34e72016-03-30 17:16:36 +020013982 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13983 intel_color_set_csc(crtc->state);
13984 intel_color_load_luts(crtc->state);
13985 }
13986
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013987 if (to_intel_crtc_state(crtc->state)->update_pipe)
13988 intel_update_pipe_config(intel_crtc, old_intel_state);
13989 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013990 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013991}
13992
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013993static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13994 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013995{
Matt Roper32b7eee2014-12-24 07:59:06 -080013996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013997
Maarten Lankhorst62852622015-09-23 16:29:38 +020013998 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013999}
14000
Matt Ropercf4c7c12014-12-04 10:27:42 -080014001/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014002 * intel_plane_destroy - destroy a plane
14003 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014004 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014005 * Common destruction function for all types of planes (primary, cursor,
14006 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014007 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014008void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014009{
14010 struct intel_plane *intel_plane = to_intel_plane(plane);
14011 drm_plane_cleanup(plane);
14012 kfree(intel_plane);
14013}
14014
Matt Roper65a3fea2015-01-21 16:35:42 -080014015const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014016 .update_plane = drm_atomic_helper_update_plane,
14017 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014018 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014019 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014020 .atomic_get_property = intel_plane_atomic_get_property,
14021 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014022 .atomic_duplicate_state = intel_plane_duplicate_state,
14023 .atomic_destroy_state = intel_plane_destroy_state,
14024
Matt Roper465c1202014-05-29 08:06:54 -070014025};
14026
14027static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14028 int pipe)
14029{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014030 struct intel_plane *primary = NULL;
14031 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014032 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014033 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014034 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014035
14036 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014037 if (!primary)
14038 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014039
Matt Roper8e7d6882015-01-21 16:35:41 -080014040 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014041 if (!state)
14042 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014043 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014044
Matt Roper465c1202014-05-29 08:06:54 -070014045 primary->can_scale = false;
14046 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014047 if (INTEL_INFO(dev)->gen >= 9) {
14048 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014049 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014050 }
Matt Roper465c1202014-05-29 08:06:54 -070014051 primary->pipe = pipe;
14052 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014053 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014054 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014055 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14056 primary->plane = !pipe;
14057
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014058 if (INTEL_INFO(dev)->gen >= 9) {
14059 intel_primary_formats = skl_primary_formats;
14060 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014061
14062 primary->update_plane = skylake_update_primary_plane;
14063 primary->disable_plane = skylake_disable_primary_plane;
14064 } else if (HAS_PCH_SPLIT(dev)) {
14065 intel_primary_formats = i965_primary_formats;
14066 num_formats = ARRAY_SIZE(i965_primary_formats);
14067
14068 primary->update_plane = ironlake_update_primary_plane;
14069 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014070 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014071 intel_primary_formats = i965_primary_formats;
14072 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014073
14074 primary->update_plane = i9xx_update_primary_plane;
14075 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014076 } else {
14077 intel_primary_formats = i8xx_primary_formats;
14078 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014079
14080 primary->update_plane = i9xx_update_primary_plane;
14081 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014082 }
14083
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014084 ret = drm_universal_plane_init(dev, &primary->base, 0,
14085 &intel_plane_funcs,
14086 intel_primary_formats, num_formats,
14087 DRM_PLANE_TYPE_PRIMARY, NULL);
14088 if (ret)
14089 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014090
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014091 if (INTEL_INFO(dev)->gen >= 4)
14092 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014093
Matt Roperea2c67b2014-12-23 10:41:52 -080014094 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14095
Matt Roper465c1202014-05-29 08:06:54 -070014096 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014097
14098fail:
14099 kfree(state);
14100 kfree(primary);
14101
14102 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014103}
14104
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014105void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14106{
14107 if (!dev->mode_config.rotation_property) {
14108 unsigned long flags = BIT(DRM_ROTATE_0) |
14109 BIT(DRM_ROTATE_180);
14110
14111 if (INTEL_INFO(dev)->gen >= 9)
14112 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14113
14114 dev->mode_config.rotation_property =
14115 drm_mode_create_rotation_property(dev, flags);
14116 }
14117 if (dev->mode_config.rotation_property)
14118 drm_object_attach_property(&plane->base.base,
14119 dev->mode_config.rotation_property,
14120 plane->base.state->rotation);
14121}
14122
Matt Roper3d7d6512014-06-10 08:28:13 -070014123static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014124intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014125 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014126 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014127{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014128 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014129 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014130 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014131 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014132 unsigned stride;
14133 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014134
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014135 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14136 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014137 DRM_PLANE_HELPER_NO_SCALING,
14138 DRM_PLANE_HELPER_NO_SCALING,
14139 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014140 if (ret)
14141 return ret;
14142
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014143 /* if we want to turn off the cursor ignore width and height */
14144 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014145 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014146
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014147 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014148 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014149 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14150 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014151 return -EINVAL;
14152 }
14153
Matt Roperea2c67b2014-12-23 10:41:52 -080014154 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14155 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014156 DRM_DEBUG_KMS("buffer is too small\n");
14157 return -ENOMEM;
14158 }
14159
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014160 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014161 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014162 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014163 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014164
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014165 /*
14166 * There's something wrong with the cursor on CHV pipe C.
14167 * If it straddles the left edge of the screen then
14168 * moving it away from the edge or disabling it often
14169 * results in a pipe underrun, and often that can lead to
14170 * dead pipe (constant underrun reported, and it scans
14171 * out just a solid color). To recover from that, the
14172 * display power well must be turned off and on again.
14173 * Refuse the put the cursor into that compromised position.
14174 */
14175 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14176 state->visible && state->base.crtc_x < 0) {
14177 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14178 return -EINVAL;
14179 }
14180
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014181 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014182}
14183
Matt Roperf4a2cf22014-12-01 15:40:12 -080014184static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014185intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014186 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014187{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14189
14190 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014191 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014192}
14193
14194static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014195intel_update_cursor_plane(struct drm_plane *plane,
14196 const struct intel_crtc_state *crtc_state,
14197 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014198{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014199 struct drm_crtc *crtc = crtc_state->base.crtc;
14200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014201 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014202 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014203 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014204
Matt Roperf4a2cf22014-12-01 15:40:12 -080014205 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014206 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014207 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014208 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014209 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014210 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014211
Gustavo Padovana912f122014-12-01 15:40:10 -080014212 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014213 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014214}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014215
Matt Roper3d7d6512014-06-10 08:28:13 -070014216static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14217 int pipe)
14218{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014219 struct intel_plane *cursor = NULL;
14220 struct intel_plane_state *state = NULL;
14221 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070014222
14223 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014224 if (!cursor)
14225 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070014226
Matt Roper8e7d6882015-01-21 16:35:41 -080014227 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014228 if (!state)
14229 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014230 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014231
Matt Roper3d7d6512014-06-10 08:28:13 -070014232 cursor->can_scale = false;
14233 cursor->max_downscale = 1;
14234 cursor->pipe = pipe;
14235 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014236 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014237 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014238 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014239 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014240
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014241 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14242 &intel_plane_funcs,
14243 intel_cursor_formats,
14244 ARRAY_SIZE(intel_cursor_formats),
14245 DRM_PLANE_TYPE_CURSOR, NULL);
14246 if (ret)
14247 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014248
14249 if (INTEL_INFO(dev)->gen >= 4) {
14250 if (!dev->mode_config.rotation_property)
14251 dev->mode_config.rotation_property =
14252 drm_mode_create_rotation_property(dev,
14253 BIT(DRM_ROTATE_0) |
14254 BIT(DRM_ROTATE_180));
14255 if (dev->mode_config.rotation_property)
14256 drm_object_attach_property(&cursor->base.base,
14257 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014258 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014259 }
14260
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014261 if (INTEL_INFO(dev)->gen >=9)
14262 state->scaler_id = -1;
14263
Matt Roperea2c67b2014-12-23 10:41:52 -080014264 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14265
Matt Roper3d7d6512014-06-10 08:28:13 -070014266 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014267
14268fail:
14269 kfree(state);
14270 kfree(cursor);
14271
14272 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014273}
14274
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014275static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14276 struct intel_crtc_state *crtc_state)
14277{
14278 int i;
14279 struct intel_scaler *intel_scaler;
14280 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14281
14282 for (i = 0; i < intel_crtc->num_scalers; i++) {
14283 intel_scaler = &scaler_state->scalers[i];
14284 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014285 intel_scaler->mode = PS_SCALER_MODE_DYN;
14286 }
14287
14288 scaler_state->scaler_id = -1;
14289}
14290
Hannes Ederb358d0a2008-12-18 21:18:47 +010014291static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014292{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014293 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014294 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014295 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014296 struct drm_plane *primary = NULL;
14297 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014298 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014299
Daniel Vetter955382f2013-09-19 14:05:45 +020014300 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014301 if (intel_crtc == NULL)
14302 return;
14303
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014304 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14305 if (!crtc_state)
14306 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014307 intel_crtc->config = crtc_state;
14308 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014309 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014310
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014311 /* initialize shared scalers */
14312 if (INTEL_INFO(dev)->gen >= 9) {
14313 if (pipe == PIPE_C)
14314 intel_crtc->num_scalers = 1;
14315 else
14316 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14317
14318 skl_init_scalers(dev, intel_crtc, crtc_state);
14319 }
14320
Matt Roper465c1202014-05-29 08:06:54 -070014321 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014322 if (!primary)
14323 goto fail;
14324
14325 cursor = intel_cursor_plane_create(dev, pipe);
14326 if (!cursor)
14327 goto fail;
14328
Matt Roper465c1202014-05-29 08:06:54 -070014329 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014330 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014331 if (ret)
14332 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014333
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014334 /*
14335 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014336 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014337 */
Jesse Barnes80824002009-09-10 15:28:06 -070014338 intel_crtc->pipe = pipe;
14339 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014340 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014341 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014342 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014343 }
14344
Chris Wilson4b0e3332014-05-30 16:35:26 +030014345 intel_crtc->cursor_base = ~0;
14346 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014347 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014348
Ville Syrjälä852eb002015-06-24 22:00:07 +030014349 intel_crtc->wm.cxsr_allowed = true;
14350
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014351 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14352 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14353 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14354 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14355
Jesse Barnes79e53942008-11-07 14:24:08 -080014356 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014357
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014358 intel_color_init(&intel_crtc->base);
14359
Daniel Vetter87b6b102014-05-15 15:33:46 +020014360 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014361 return;
14362
14363fail:
14364 if (primary)
14365 drm_plane_cleanup(primary);
14366 if (cursor)
14367 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014368 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014369 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014370}
14371
Jesse Barnes752aa882013-10-31 18:55:49 +020014372enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14373{
14374 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014375 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014376
Rob Clark51fd3712013-11-19 12:10:12 -050014377 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014378
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014379 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014380 return INVALID_PIPE;
14381
14382 return to_intel_crtc(encoder->crtc)->pipe;
14383}
14384
Carl Worth08d7b3d2009-04-29 14:43:54 -070014385int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014386 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014387{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014388 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014389 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014390 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014391
Rob Clark7707e652014-07-17 23:30:04 -040014392 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014393
Rob Clark7707e652014-07-17 23:30:04 -040014394 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014395 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014396 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014397 }
14398
Rob Clark7707e652014-07-17 23:30:04 -040014399 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014400 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014401
Daniel Vetterc05422d2009-08-11 16:05:30 +020014402 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014403}
14404
Daniel Vetter66a92782012-07-12 20:08:18 +020014405static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014406{
Daniel Vetter66a92782012-07-12 20:08:18 +020014407 struct drm_device *dev = encoder->base.dev;
14408 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014409 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014410 int entry = 0;
14411
Damien Lespiaub2784e12014-08-05 11:29:37 +010014412 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014413 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014414 index_mask |= (1 << entry);
14415
Jesse Barnes79e53942008-11-07 14:24:08 -080014416 entry++;
14417 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014418
Jesse Barnes79e53942008-11-07 14:24:08 -080014419 return index_mask;
14420}
14421
Chris Wilson4d302442010-12-14 19:21:29 +000014422static bool has_edp_a(struct drm_device *dev)
14423{
14424 struct drm_i915_private *dev_priv = dev->dev_private;
14425
14426 if (!IS_MOBILE(dev))
14427 return false;
14428
14429 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14430 return false;
14431
Damien Lespiaue3589902014-02-07 19:12:50 +000014432 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014433 return false;
14434
14435 return true;
14436}
14437
Jesse Barnes84b4e042014-06-25 08:24:29 -070014438static bool intel_crt_present(struct drm_device *dev)
14439{
14440 struct drm_i915_private *dev_priv = dev->dev_private;
14441
Damien Lespiau884497e2013-12-03 13:56:23 +000014442 if (INTEL_INFO(dev)->gen >= 9)
14443 return false;
14444
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014445 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014446 return false;
14447
14448 if (IS_CHERRYVIEW(dev))
14449 return false;
14450
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014451 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14452 return false;
14453
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014454 /* DDI E can't be used if DDI A requires 4 lanes */
14455 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14456 return false;
14457
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014458 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014459 return false;
14460
14461 return true;
14462}
14463
Jesse Barnes79e53942008-11-07 14:24:08 -080014464static void intel_setup_outputs(struct drm_device *dev)
14465{
Eric Anholt725e30a2009-01-22 13:01:02 -080014466 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014467 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014468 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014469
Daniel Vetterc9093352013-06-06 22:22:47 +020014470 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014471
Jesse Barnes84b4e042014-06-25 08:24:29 -070014472 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014473 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014474
Vandana Kannanc776eb22014-08-19 12:05:01 +053014475 if (IS_BROXTON(dev)) {
14476 /*
14477 * FIXME: Broxton doesn't support port detection via the
14478 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14479 * detect the ports.
14480 */
14481 intel_ddi_init(dev, PORT_A);
14482 intel_ddi_init(dev, PORT_B);
14483 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014484
14485 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053014486 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014487 int found;
14488
Jesse Barnesde31fac2015-03-06 15:53:32 -080014489 /*
14490 * Haswell uses DDI functions to detect digital outputs.
14491 * On SKL pre-D0 the strap isn't connected, so we assume
14492 * it's there.
14493 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014494 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014495 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014496 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014497 intel_ddi_init(dev, PORT_A);
14498
14499 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14500 * register */
14501 found = I915_READ(SFUSE_STRAP);
14502
14503 if (found & SFUSE_STRAP_DDIB_DETECTED)
14504 intel_ddi_init(dev, PORT_B);
14505 if (found & SFUSE_STRAP_DDIC_DETECTED)
14506 intel_ddi_init(dev, PORT_C);
14507 if (found & SFUSE_STRAP_DDID_DETECTED)
14508 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014509 /*
14510 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14511 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014512 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014513 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14514 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14515 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14516 intel_ddi_init(dev, PORT_E);
14517
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014518 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014519 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014520 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014521
14522 if (has_edp_a(dev))
14523 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014524
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014525 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014526 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014527 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014528 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014529 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014530 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014531 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014532 }
14533
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014534 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014535 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014536
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014537 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014538 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014539
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014540 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014541 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014542
Daniel Vetter270b3042012-10-27 15:52:05 +020014543 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014544 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014545 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014546 /*
14547 * The DP_DETECTED bit is the latched state of the DDC
14548 * SDA pin at boot. However since eDP doesn't require DDC
14549 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14550 * eDP ports may have been muxed to an alternate function.
14551 * Thus we can't rely on the DP_DETECTED bit alone to detect
14552 * eDP ports. Consult the VBT as well as DP_DETECTED to
14553 * detect eDP ports.
14554 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014555 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014556 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014557 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14558 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014559 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014560 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014561
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014562 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014563 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014564 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14565 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014566 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014567 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014568
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014569 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014570 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014571 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14572 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14573 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14574 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014575 }
14576
Jani Nikula3cfca972013-08-27 15:12:26 +030014577 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014578 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014579 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014580
Paulo Zanonie2debe92013-02-18 19:00:27 -030014581 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014582 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014583 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014584 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014585 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014586 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014587 }
Ma Ling27185ae2009-08-24 13:50:23 +080014588
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014589 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014590 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014591 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014592
14593 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014594
Paulo Zanonie2debe92013-02-18 19:00:27 -030014595 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014596 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014597 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014598 }
Ma Ling27185ae2009-08-24 13:50:23 +080014599
Paulo Zanonie2debe92013-02-18 19:00:27 -030014600 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014601
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014602 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014603 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014604 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014605 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014606 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014607 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014608 }
Ma Ling27185ae2009-08-24 13:50:23 +080014609
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014610 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014611 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014612 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014613 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014614 intel_dvo_init(dev);
14615
Zhenyu Wang103a1962009-11-27 11:44:36 +080014616 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014617 intel_tv_init(dev);
14618
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014619 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014620
Damien Lespiaub2784e12014-08-05 11:29:37 +010014621 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014622 encoder->base.possible_crtcs = encoder->crtc_mask;
14623 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014624 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014625 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014626
Paulo Zanonidde86e22012-12-01 12:04:25 -020014627 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014628
14629 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014630}
14631
14632static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14633{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014634 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014635 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014636
Daniel Vetteref2d6332014-02-10 18:00:38 +010014637 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014638 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014639 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014640 drm_gem_object_unreference(&intel_fb->obj->base);
14641 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014642 kfree(intel_fb);
14643}
14644
14645static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014646 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014647 unsigned int *handle)
14648{
14649 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014650 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014651
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014652 if (obj->userptr.mm) {
14653 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14654 return -EINVAL;
14655 }
14656
Chris Wilson05394f32010-11-08 19:18:58 +000014657 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014658}
14659
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014660static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14661 struct drm_file *file,
14662 unsigned flags, unsigned color,
14663 struct drm_clip_rect *clips,
14664 unsigned num_clips)
14665{
14666 struct drm_device *dev = fb->dev;
14667 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14668 struct drm_i915_gem_object *obj = intel_fb->obj;
14669
14670 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014671 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014672 mutex_unlock(&dev->struct_mutex);
14673
14674 return 0;
14675}
14676
Jesse Barnes79e53942008-11-07 14:24:08 -080014677static const struct drm_framebuffer_funcs intel_fb_funcs = {
14678 .destroy = intel_user_framebuffer_destroy,
14679 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014680 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014681};
14682
Damien Lespiaub3218032015-02-27 11:15:18 +000014683static
14684u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14685 uint32_t pixel_format)
14686{
14687 u32 gen = INTEL_INFO(dev)->gen;
14688
14689 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014690 int cpp = drm_format_plane_cpp(pixel_format, 0);
14691
Damien Lespiaub3218032015-02-27 11:15:18 +000014692 /* "The stride in bytes must not exceed the of the size of 8K
14693 * pixels and 32K bytes."
14694 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014695 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014696 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014697 return 32*1024;
14698 } else if (gen >= 4) {
14699 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14700 return 16*1024;
14701 else
14702 return 32*1024;
14703 } else if (gen >= 3) {
14704 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14705 return 8*1024;
14706 else
14707 return 16*1024;
14708 } else {
14709 /* XXX DSPC is limited to 4k tiled */
14710 return 8*1024;
14711 }
14712}
14713
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014714static int intel_framebuffer_init(struct drm_device *dev,
14715 struct intel_framebuffer *intel_fb,
14716 struct drm_mode_fb_cmd2 *mode_cmd,
14717 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014718{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014719 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014720 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014721 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014722 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014723
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014724 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14725
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014726 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14727 /* Enforce that fb modifier and tiling mode match, but only for
14728 * X-tiled. This is needed for FBC. */
14729 if (!!(obj->tiling_mode == I915_TILING_X) !=
14730 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14731 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14732 return -EINVAL;
14733 }
14734 } else {
14735 if (obj->tiling_mode == I915_TILING_X)
14736 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14737 else if (obj->tiling_mode == I915_TILING_Y) {
14738 DRM_DEBUG("No Y tiling for legacy addfb\n");
14739 return -EINVAL;
14740 }
14741 }
14742
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014743 /* Passed in modifier sanity checking. */
14744 switch (mode_cmd->modifier[0]) {
14745 case I915_FORMAT_MOD_Y_TILED:
14746 case I915_FORMAT_MOD_Yf_TILED:
14747 if (INTEL_INFO(dev)->gen < 9) {
14748 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14749 mode_cmd->modifier[0]);
14750 return -EINVAL;
14751 }
14752 case DRM_FORMAT_MOD_NONE:
14753 case I915_FORMAT_MOD_X_TILED:
14754 break;
14755 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014756 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14757 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014758 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014759 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014760
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014761 stride_alignment = intel_fb_stride_alignment(dev_priv,
14762 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014763 mode_cmd->pixel_format);
14764 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14765 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14766 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014767 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014768 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014769
Damien Lespiaub3218032015-02-27 11:15:18 +000014770 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14771 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014772 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014773 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14774 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014775 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014776 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014777 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014778 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014779
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014780 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014781 mode_cmd->pitches[0] != obj->stride) {
14782 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14783 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014784 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014785 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014786
Ville Syrjälä57779d02012-10-31 17:50:14 +020014787 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014788 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014789 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014790 case DRM_FORMAT_RGB565:
14791 case DRM_FORMAT_XRGB8888:
14792 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014793 break;
14794 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014795 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014796 DRM_DEBUG("unsupported pixel format: %s\n",
14797 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014798 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014799 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014800 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014801 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014802 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14803 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014804 DRM_DEBUG("unsupported pixel format: %s\n",
14805 drm_get_format_name(mode_cmd->pixel_format));
14806 return -EINVAL;
14807 }
14808 break;
14809 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014810 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014811 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014812 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014813 DRM_DEBUG("unsupported pixel format: %s\n",
14814 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014815 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014816 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014817 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014818 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014819 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014820 DRM_DEBUG("unsupported pixel format: %s\n",
14821 drm_get_format_name(mode_cmd->pixel_format));
14822 return -EINVAL;
14823 }
14824 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014825 case DRM_FORMAT_YUYV:
14826 case DRM_FORMAT_UYVY:
14827 case DRM_FORMAT_YVYU:
14828 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014829 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014830 DRM_DEBUG("unsupported pixel format: %s\n",
14831 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014832 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014833 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014834 break;
14835 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014836 DRM_DEBUG("unsupported pixel format: %s\n",
14837 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014838 return -EINVAL;
14839 }
14840
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014841 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14842 if (mode_cmd->offsets[0] != 0)
14843 return -EINVAL;
14844
Damien Lespiauec2c9812015-01-20 12:51:45 +000014845 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014846 mode_cmd->pixel_format,
14847 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014848 /* FIXME drm helper for size checks (especially planar formats)? */
14849 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14850 return -EINVAL;
14851
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014852 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14853 intel_fb->obj = obj;
14854
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014855 intel_fill_fb_info(dev_priv, &intel_fb->base);
14856
Jesse Barnes79e53942008-11-07 14:24:08 -080014857 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14858 if (ret) {
14859 DRM_ERROR("framebuffer init failed %d\n", ret);
14860 return ret;
14861 }
14862
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014863 intel_fb->obj->framebuffer_references++;
14864
Jesse Barnes79e53942008-11-07 14:24:08 -080014865 return 0;
14866}
14867
Jesse Barnes79e53942008-11-07 14:24:08 -080014868static struct drm_framebuffer *
14869intel_user_framebuffer_create(struct drm_device *dev,
14870 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014871 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014872{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014873 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014874 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014875 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014876
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014877 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014878 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014879 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014880 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014881
Daniel Vetter92907cb2015-11-23 09:04:05 +010014882 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014883 if (IS_ERR(fb))
14884 drm_gem_object_unreference_unlocked(&obj->base);
14885
14886 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014887}
14888
Daniel Vetter06957262015-08-10 13:34:08 +020014889#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014890static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014891{
14892}
14893#endif
14894
Jesse Barnes79e53942008-11-07 14:24:08 -080014895static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014896 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014897 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014898 .atomic_check = intel_atomic_check,
14899 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014900 .atomic_state_alloc = intel_atomic_state_alloc,
14901 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014902};
14903
Imre Deak88212942016-03-16 13:38:53 +020014904/**
14905 * intel_init_display_hooks - initialize the display modesetting hooks
14906 * @dev_priv: device private
14907 */
14908void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014909{
Imre Deak88212942016-03-16 13:38:53 +020014910 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014911 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014912 dev_priv->display.get_initial_plane_config =
14913 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014914 dev_priv->display.crtc_compute_clock =
14915 haswell_crtc_compute_clock;
14916 dev_priv->display.crtc_enable = haswell_crtc_enable;
14917 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014918 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014919 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014920 dev_priv->display.get_initial_plane_config =
14921 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014922 dev_priv->display.crtc_compute_clock =
14923 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014924 dev_priv->display.crtc_enable = haswell_crtc_enable;
14925 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014926 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014927 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014928 dev_priv->display.get_initial_plane_config =
14929 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014930 dev_priv->display.crtc_compute_clock =
14931 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014932 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14933 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014934 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014935 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014936 dev_priv->display.get_initial_plane_config =
14937 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014938 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14939 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14940 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14941 } else if (IS_VALLEYVIEW(dev_priv)) {
14942 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14943 dev_priv->display.get_initial_plane_config =
14944 i9xx_get_initial_plane_config;
14945 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014946 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14947 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014948 } else if (IS_G4X(dev_priv)) {
14949 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14950 dev_priv->display.get_initial_plane_config =
14951 i9xx_get_initial_plane_config;
14952 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14953 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14954 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014955 } else if (IS_PINEVIEW(dev_priv)) {
14956 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14957 dev_priv->display.get_initial_plane_config =
14958 i9xx_get_initial_plane_config;
14959 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14960 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14961 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014962 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014963 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014964 dev_priv->display.get_initial_plane_config =
14965 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014966 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014967 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14968 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014969 } else {
14970 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14971 dev_priv->display.get_initial_plane_config =
14972 i9xx_get_initial_plane_config;
14973 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14974 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14975 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014976 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014977
Jesse Barnese70236a2009-09-21 10:42:27 -070014978 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020014979 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014980 dev_priv->display.get_display_clock_speed =
14981 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014982 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014983 dev_priv->display.get_display_clock_speed =
14984 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014985 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014986 dev_priv->display.get_display_clock_speed =
14987 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014988 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014989 dev_priv->display.get_display_clock_speed =
14990 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014991 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014992 dev_priv->display.get_display_clock_speed =
14993 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014994 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014995 dev_priv->display.get_display_clock_speed =
14996 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014997 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
14998 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014999 dev_priv->display.get_display_clock_speed =
15000 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015001 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015002 dev_priv->display.get_display_clock_speed =
15003 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015004 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015005 dev_priv->display.get_display_clock_speed =
15006 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015007 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015008 dev_priv->display.get_display_clock_speed =
15009 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015010 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015011 dev_priv->display.get_display_clock_speed =
15012 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015013 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015014 dev_priv->display.get_display_clock_speed =
15015 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015016 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015017 dev_priv->display.get_display_clock_speed =
15018 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015019 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015020 dev_priv->display.get_display_clock_speed =
15021 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015022 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015023 dev_priv->display.get_display_clock_speed =
15024 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015025 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015026 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015027 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015028 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015029 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015030 dev_priv->display.get_display_clock_speed =
15031 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015032 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015033
Imre Deak88212942016-03-16 13:38:53 +020015034 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015035 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015036 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015037 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015038 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015039 /* FIXME: detect B0+ stepping and use auto training */
15040 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015041 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015042 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015043 if (IS_BROADWELL(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015044 dev_priv->display.modeset_commit_cdclk =
15045 broadwell_modeset_commit_cdclk;
15046 dev_priv->display.modeset_calc_cdclk =
15047 broadwell_modeset_calc_cdclk;
15048 }
Imre Deak88212942016-03-16 13:38:53 +020015049 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015050 dev_priv->display.modeset_commit_cdclk =
15051 valleyview_modeset_commit_cdclk;
15052 dev_priv->display.modeset_calc_cdclk =
15053 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015054 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015055 dev_priv->display.modeset_commit_cdclk =
15056 broxton_modeset_commit_cdclk;
15057 dev_priv->display.modeset_calc_cdclk =
15058 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015059 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015060
Imre Deak88212942016-03-16 13:38:53 +020015061 switch (INTEL_INFO(dev_priv)->gen) {
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015062 case 2:
15063 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15064 break;
15065
15066 case 3:
15067 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15068 break;
15069
15070 case 4:
15071 case 5:
15072 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15073 break;
15074
15075 case 6:
15076 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15077 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015078 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015079 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015080 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15081 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015082 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015083 /* Drop through - unsupported since execlist only. */
15084 default:
15085 /* Default just returns -ENODEV to indicate unsupported */
15086 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015087 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015088}
15089
Jesse Barnesb690e962010-07-19 13:53:12 -070015090/*
15091 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15092 * resume, or other times. This quirk makes sure that's the case for
15093 * affected systems.
15094 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015095static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015096{
15097 struct drm_i915_private *dev_priv = dev->dev_private;
15098
15099 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015100 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015101}
15102
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015103static void quirk_pipeb_force(struct drm_device *dev)
15104{
15105 struct drm_i915_private *dev_priv = dev->dev_private;
15106
15107 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15108 DRM_INFO("applying pipe b force quirk\n");
15109}
15110
Keith Packard435793d2011-07-12 14:56:22 -070015111/*
15112 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15113 */
15114static void quirk_ssc_force_disable(struct drm_device *dev)
15115{
15116 struct drm_i915_private *dev_priv = dev->dev_private;
15117 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015118 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015119}
15120
Carsten Emde4dca20e2012-03-15 15:56:26 +010015121/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015122 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15123 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015124 */
15125static void quirk_invert_brightness(struct drm_device *dev)
15126{
15127 struct drm_i915_private *dev_priv = dev->dev_private;
15128 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015129 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015130}
15131
Scot Doyle9c72cc62014-07-03 23:27:50 +000015132/* Some VBT's incorrectly indicate no backlight is present */
15133static void quirk_backlight_present(struct drm_device *dev)
15134{
15135 struct drm_i915_private *dev_priv = dev->dev_private;
15136 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15137 DRM_INFO("applying backlight present quirk\n");
15138}
15139
Jesse Barnesb690e962010-07-19 13:53:12 -070015140struct intel_quirk {
15141 int device;
15142 int subsystem_vendor;
15143 int subsystem_device;
15144 void (*hook)(struct drm_device *dev);
15145};
15146
Egbert Eich5f85f172012-10-14 15:46:38 +020015147/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15148struct intel_dmi_quirk {
15149 void (*hook)(struct drm_device *dev);
15150 const struct dmi_system_id (*dmi_id_list)[];
15151};
15152
15153static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15154{
15155 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15156 return 1;
15157}
15158
15159static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15160 {
15161 .dmi_id_list = &(const struct dmi_system_id[]) {
15162 {
15163 .callback = intel_dmi_reverse_brightness,
15164 .ident = "NCR Corporation",
15165 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15166 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15167 },
15168 },
15169 { } /* terminating entry */
15170 },
15171 .hook = quirk_invert_brightness,
15172 },
15173};
15174
Ben Widawskyc43b5632012-04-16 14:07:40 -070015175static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015176 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15177 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15178
Jesse Barnesb690e962010-07-19 13:53:12 -070015179 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15180 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15181
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015182 /* 830 needs to leave pipe A & dpll A up */
15183 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15184
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015185 /* 830 needs to leave pipe B & dpll B up */
15186 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15187
Keith Packard435793d2011-07-12 14:56:22 -070015188 /* Lenovo U160 cannot use SSC on LVDS */
15189 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015190
15191 /* Sony Vaio Y cannot use SSC on LVDS */
15192 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015193
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015194 /* Acer Aspire 5734Z must invert backlight brightness */
15195 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15196
15197 /* Acer/eMachines G725 */
15198 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15199
15200 /* Acer/eMachines e725 */
15201 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15202
15203 /* Acer/Packard Bell NCL20 */
15204 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15205
15206 /* Acer Aspire 4736Z */
15207 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015208
15209 /* Acer Aspire 5336 */
15210 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015211
15212 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15213 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015214
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015215 /* Acer C720 Chromebook (Core i3 4005U) */
15216 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15217
jens steinb2a96012014-10-28 20:25:53 +010015218 /* Apple Macbook 2,1 (Core 2 T7400) */
15219 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15220
Jani Nikula1b9448b2015-11-05 11:49:59 +020015221 /* Apple Macbook 4,1 */
15222 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15223
Scot Doyled4967d82014-07-03 23:27:52 +000015224 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15225 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015226
15227 /* HP Chromebook 14 (Celeron 2955U) */
15228 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015229
15230 /* Dell Chromebook 11 */
15231 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015232
15233 /* Dell Chromebook 11 (2015 version) */
15234 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015235};
15236
15237static void intel_init_quirks(struct drm_device *dev)
15238{
15239 struct pci_dev *d = dev->pdev;
15240 int i;
15241
15242 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15243 struct intel_quirk *q = &intel_quirks[i];
15244
15245 if (d->device == q->device &&
15246 (d->subsystem_vendor == q->subsystem_vendor ||
15247 q->subsystem_vendor == PCI_ANY_ID) &&
15248 (d->subsystem_device == q->subsystem_device ||
15249 q->subsystem_device == PCI_ANY_ID))
15250 q->hook(dev);
15251 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015252 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15253 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15254 intel_dmi_quirks[i].hook(dev);
15255 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015256}
15257
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015258/* Disable the VGA plane that we never use */
15259static void i915_disable_vga(struct drm_device *dev)
15260{
15261 struct drm_i915_private *dev_priv = dev->dev_private;
15262 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015263 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015264
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015265 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015266 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015267 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015268 sr1 = inb(VGA_SR_DATA);
15269 outb(sr1 | 1<<5, VGA_SR_DATA);
15270 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15271 udelay(300);
15272
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015273 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015274 POSTING_READ(vga_reg);
15275}
15276
Daniel Vetterf8175862012-04-10 15:50:11 +020015277void intel_modeset_init_hw(struct drm_device *dev)
15278{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015279 struct drm_i915_private *dev_priv = dev->dev_private;
15280
Ville Syrjäläb6283052015-06-03 15:45:07 +030015281 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015282
15283 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15284
Daniel Vetterf8175862012-04-10 15:50:11 +020015285 intel_init_clock_gating(dev);
Chris Wilsondc979972016-05-10 14:10:04 +010015286 intel_enable_gt_powersave(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020015287}
15288
Matt Roperd93c0372015-12-03 11:37:41 -080015289/*
15290 * Calculate what we think the watermarks should be for the state we've read
15291 * out of the hardware and then immediately program those watermarks so that
15292 * we ensure the hardware settings match our internal state.
15293 *
15294 * We can calculate what we think WM's should be by creating a duplicate of the
15295 * current state (which was constructed during hardware readout) and running it
15296 * through the atomic check code to calculate new watermark values in the
15297 * state object.
15298 */
15299static void sanitize_watermarks(struct drm_device *dev)
15300{
15301 struct drm_i915_private *dev_priv = to_i915(dev);
15302 struct drm_atomic_state *state;
15303 struct drm_crtc *crtc;
15304 struct drm_crtc_state *cstate;
15305 struct drm_modeset_acquire_ctx ctx;
15306 int ret;
15307 int i;
15308
15309 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015310 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015311 return;
15312
15313 /*
15314 * We need to hold connection_mutex before calling duplicate_state so
15315 * that the connector loop is protected.
15316 */
15317 drm_modeset_acquire_init(&ctx, 0);
15318retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015319 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015320 if (ret == -EDEADLK) {
15321 drm_modeset_backoff(&ctx);
15322 goto retry;
15323 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015324 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015325 }
15326
15327 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15328 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015329 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015330
Matt Ropered4a6a72016-02-23 17:20:13 -080015331 /*
15332 * Hardware readout is the only time we don't want to calculate
15333 * intermediate watermarks (since we don't trust the current
15334 * watermarks).
15335 */
15336 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15337
Matt Roperd93c0372015-12-03 11:37:41 -080015338 ret = intel_atomic_check(dev, state);
15339 if (ret) {
15340 /*
15341 * If we fail here, it means that the hardware appears to be
15342 * programmed in a way that shouldn't be possible, given our
15343 * understanding of watermark requirements. This might mean a
15344 * mistake in the hardware readout code or a mistake in the
15345 * watermark calculations for a given platform. Raise a WARN
15346 * so that this is noticeable.
15347 *
15348 * If this actually happens, we'll have to just leave the
15349 * BIOS-programmed watermarks untouched and hope for the best.
15350 */
15351 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015352 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015353 }
15354
15355 /* Write calculated watermark values back */
15356 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15357 for_each_crtc_in_state(state, crtc, cstate, i) {
15358 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15359
Matt Ropered4a6a72016-02-23 17:20:13 -080015360 cs->wm.need_postvbl_update = true;
15361 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015362 }
15363
15364 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015365fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015366 drm_modeset_drop_locks(&ctx);
15367 drm_modeset_acquire_fini(&ctx);
15368}
15369
Jesse Barnes79e53942008-11-07 14:24:08 -080015370void intel_modeset_init(struct drm_device *dev)
15371{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015372 struct drm_i915_private *dev_priv = to_i915(dev);
15373 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015374 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015375 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015376 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015377
15378 drm_mode_config_init(dev);
15379
15380 dev->mode_config.min_width = 0;
15381 dev->mode_config.min_height = 0;
15382
Dave Airlie019d96c2011-09-29 16:20:42 +010015383 dev->mode_config.preferred_depth = 24;
15384 dev->mode_config.prefer_shadow = 1;
15385
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015386 dev->mode_config.allow_fb_modifiers = true;
15387
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015388 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015389
Jesse Barnesb690e962010-07-19 13:53:12 -070015390 intel_init_quirks(dev);
15391
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015392 intel_init_pm(dev);
15393
Ben Widawskye3c74752013-04-05 13:12:39 -070015394 if (INTEL_INFO(dev)->num_pipes == 0)
15395 return;
15396
Lukas Wunner69f92f62015-07-15 13:57:35 +020015397 /*
15398 * There may be no VBT; and if the BIOS enabled SSC we can
15399 * just keep using it to avoid unnecessary flicker. Whereas if the
15400 * BIOS isn't using it, don't assume it will work even if the VBT
15401 * indicates as much.
15402 */
15403 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15404 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15405 DREF_SSC1_ENABLE);
15406
15407 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15408 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15409 bios_lvds_use_ssc ? "en" : "dis",
15410 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15411 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15412 }
15413 }
15414
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015415 if (IS_GEN2(dev)) {
15416 dev->mode_config.max_width = 2048;
15417 dev->mode_config.max_height = 2048;
15418 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015419 dev->mode_config.max_width = 4096;
15420 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015421 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015422 dev->mode_config.max_width = 8192;
15423 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015424 }
Damien Lespiau068be562014-03-28 14:17:49 +000015425
Ville Syrjälädc41c152014-08-13 11:57:05 +030015426 if (IS_845G(dev) || IS_I865G(dev)) {
15427 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15428 dev->mode_config.cursor_height = 1023;
15429 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015430 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15431 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15432 } else {
15433 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15434 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15435 }
15436
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015437 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015438
Zhao Yakui28c97732009-10-09 11:39:41 +080015439 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015440 INTEL_INFO(dev)->num_pipes,
15441 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015442
Damien Lespiau055e3932014-08-18 13:49:10 +010015443 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015444 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015445 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015446 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015447 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015448 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015449 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015450 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015451 }
15452
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015453 intel_update_czclk(dev_priv);
15454 intel_update_cdclk(dev);
15455
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015456 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015457
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015458 /* Just disable it once at startup */
15459 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015460 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015461
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015462 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015463 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015464 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015465
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015466 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015467 struct intel_initial_plane_config plane_config = {};
15468
Jesse Barnes46f297f2014-03-07 08:57:48 -080015469 if (!crtc->active)
15470 continue;
15471
Jesse Barnes46f297f2014-03-07 08:57:48 -080015472 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015473 * Note that reserving the BIOS fb up front prevents us
15474 * from stuffing other stolen allocations like the ring
15475 * on top. This prevents some ugliness at boot time, and
15476 * can even allow for smooth boot transitions if the BIOS
15477 * fb is large enough for the active pipe configuration.
15478 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015479 dev_priv->display.get_initial_plane_config(crtc,
15480 &plane_config);
15481
15482 /*
15483 * If the fb is shared between multiple heads, we'll
15484 * just get the first one.
15485 */
15486 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015487 }
Matt Roperd93c0372015-12-03 11:37:41 -080015488
15489 /*
15490 * Make sure hardware watermarks really match the state we read out.
15491 * Note that we need to do this after reconstructing the BIOS fb's
15492 * since the watermark calculation done here will use pstate->fb.
15493 */
15494 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015495}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015496
Daniel Vetter7fad7982012-07-04 17:51:47 +020015497static void intel_enable_pipe_a(struct drm_device *dev)
15498{
15499 struct intel_connector *connector;
15500 struct drm_connector *crt = NULL;
15501 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015502 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015503
15504 /* We can't just switch on the pipe A, we need to set things up with a
15505 * proper mode and output configuration. As a gross hack, enable pipe A
15506 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015507 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015508 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15509 crt = &connector->base;
15510 break;
15511 }
15512 }
15513
15514 if (!crt)
15515 return;
15516
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015517 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015518 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015519}
15520
Daniel Vetterfa555832012-10-10 23:14:00 +020015521static bool
15522intel_check_plane_mapping(struct intel_crtc *crtc)
15523{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015524 struct drm_device *dev = crtc->base.dev;
15525 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015526 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015527
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015528 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015529 return true;
15530
Ville Syrjälä649636e2015-09-22 19:50:01 +030015531 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015532
15533 if ((val & DISPLAY_PLANE_ENABLE) &&
15534 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15535 return false;
15536
15537 return true;
15538}
15539
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015540static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15541{
15542 struct drm_device *dev = crtc->base.dev;
15543 struct intel_encoder *encoder;
15544
15545 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15546 return true;
15547
15548 return false;
15549}
15550
Ville Syrjälädd756192016-02-17 21:28:45 +020015551static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15552{
15553 struct drm_device *dev = encoder->base.dev;
15554 struct intel_connector *connector;
15555
15556 for_each_connector_on_encoder(dev, &encoder->base, connector)
15557 return true;
15558
15559 return false;
15560}
15561
Daniel Vetter24929352012-07-02 20:28:59 +020015562static void intel_sanitize_crtc(struct intel_crtc *crtc)
15563{
15564 struct drm_device *dev = crtc->base.dev;
15565 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4d1de972016-03-18 17:05:42 +020015566 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015567
Daniel Vetter24929352012-07-02 20:28:59 +020015568 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015569 if (!transcoder_is_dsi(cpu_transcoder)) {
15570 i915_reg_t reg = PIPECONF(cpu_transcoder);
15571
15572 I915_WRITE(reg,
15573 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15574 }
Daniel Vetter24929352012-07-02 20:28:59 +020015575
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015576 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015577 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015578 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015579 struct intel_plane *plane;
15580
Daniel Vetter96256042015-02-13 21:03:42 +010015581 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015582
15583 /* Disable everything but the primary plane */
15584 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15585 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15586 continue;
15587
15588 plane->disable_plane(&plane->base, &crtc->base);
15589 }
Daniel Vetter96256042015-02-13 21:03:42 +010015590 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015591
Daniel Vetter24929352012-07-02 20:28:59 +020015592 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015593 * disable the crtc (and hence change the state) if it is wrong. Note
15594 * that gen4+ has a fixed plane -> pipe mapping. */
15595 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015596 bool plane;
15597
Daniel Vetter24929352012-07-02 20:28:59 +020015598 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15599 crtc->base.base.id);
15600
15601 /* Pipe has the wrong plane attached and the plane is active.
15602 * Temporarily change the plane mapping and disable everything
15603 * ... */
15604 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015605 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015606 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015607 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015608 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015609 }
Daniel Vetter24929352012-07-02 20:28:59 +020015610
Daniel Vetter7fad7982012-07-04 17:51:47 +020015611 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15612 crtc->pipe == PIPE_A && !crtc->active) {
15613 /* BIOS forgot to enable pipe A, this mostly happens after
15614 * resume. Force-enable the pipe to fix this, the update_dpms
15615 * call below we restore the pipe to the right state, but leave
15616 * the required bits on. */
15617 intel_enable_pipe_a(dev);
15618 }
15619
Daniel Vetter24929352012-07-02 20:28:59 +020015620 /* Adjust the state of the output pipe according to whether we
15621 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015622 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015623 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015624
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015625 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015626 /*
15627 * We start out with underrun reporting disabled to avoid races.
15628 * For correct bookkeeping mark this on active crtcs.
15629 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015630 * Also on gmch platforms we dont have any hardware bits to
15631 * disable the underrun reporting. Which means we need to start
15632 * out with underrun reporting disabled also on inactive pipes,
15633 * since otherwise we'll complain about the garbage we read when
15634 * e.g. coming up after runtime pm.
15635 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015636 * No protection against concurrent access is required - at
15637 * worst a fifo underrun happens which also sets this to false.
15638 */
15639 crtc->cpu_fifo_underrun_disabled = true;
15640 crtc->pch_fifo_underrun_disabled = true;
15641 }
Daniel Vetter24929352012-07-02 20:28:59 +020015642}
15643
15644static void intel_sanitize_encoder(struct intel_encoder *encoder)
15645{
15646 struct intel_connector *connector;
15647 struct drm_device *dev = encoder->base.dev;
15648
15649 /* We need to check both for a crtc link (meaning that the
15650 * encoder is active and trying to read from a pipe) and the
15651 * pipe itself being active. */
15652 bool has_active_crtc = encoder->base.crtc &&
15653 to_intel_crtc(encoder->base.crtc)->active;
15654
Ville Syrjälädd756192016-02-17 21:28:45 +020015655 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015656 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15657 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015658 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015659
15660 /* Connector is active, but has no active pipe. This is
15661 * fallout from our resume register restoring. Disable
15662 * the encoder manually again. */
15663 if (encoder->base.crtc) {
15664 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15665 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015666 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015667 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015668 if (encoder->post_disable)
15669 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015670 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015671 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015672
15673 /* Inconsistent output/port/pipe state happens presumably due to
15674 * a bug in one of the get_hw_state functions. Or someplace else
15675 * in our code, like the register restore mess on resume. Clamp
15676 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015677 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015678 if (connector->encoder != encoder)
15679 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015680 connector->base.dpms = DRM_MODE_DPMS_OFF;
15681 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015682 }
15683 }
15684 /* Enabled encoders without active connectors will be fixed in
15685 * the crtc fixup. */
15686}
15687
Imre Deak04098752014-02-18 00:02:16 +020015688void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015689{
15690 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015691 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015692
Imre Deak04098752014-02-18 00:02:16 +020015693 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15694 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15695 i915_disable_vga(dev);
15696 }
15697}
15698
15699void i915_redisable_vga(struct drm_device *dev)
15700{
15701 struct drm_i915_private *dev_priv = dev->dev_private;
15702
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015703 /* This function can be called both from intel_modeset_setup_hw_state or
15704 * at a very early point in our resume sequence, where the power well
15705 * structures are not yet restored. Since this function is at a very
15706 * paranoid "someone might have enabled VGA while we were not looking"
15707 * level, just check if the power well is enabled instead of trying to
15708 * follow the "don't touch the power well if we don't need it" policy
15709 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015710 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015711 return;
15712
Imre Deak04098752014-02-18 00:02:16 +020015713 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015714
15715 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015716}
15717
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015718static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015719{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015720 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015721
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015722 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015723}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015724
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015725/* FIXME read out full plane state for all planes */
15726static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015727{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015728 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015729 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015730 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015731
Matt Roper19b8d382015-09-24 15:53:17 -070015732 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015733 primary_get_hw_state(to_intel_plane(primary));
15734
15735 if (plane_state->visible)
15736 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015737}
15738
Daniel Vetter30e984d2013-06-05 13:34:17 +020015739static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015740{
15741 struct drm_i915_private *dev_priv = dev->dev_private;
15742 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015743 struct intel_crtc *crtc;
15744 struct intel_encoder *encoder;
15745 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015746 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015747
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015748 dev_priv->active_crtcs = 0;
15749
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015750 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015751 struct intel_crtc_state *crtc_state = crtc->config;
15752 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015753
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015754 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15755 memset(crtc_state, 0, sizeof(*crtc_state));
15756 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015757
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015758 crtc_state->base.active = crtc_state->base.enable =
15759 dev_priv->display.get_pipe_config(crtc, crtc_state);
15760
15761 crtc->base.enabled = crtc_state->base.enable;
15762 crtc->active = crtc_state->base.active;
15763
15764 if (crtc_state->base.active) {
15765 dev_priv->active_crtcs |= 1 << crtc->pipe;
15766
15767 if (IS_BROADWELL(dev_priv)) {
15768 pixclk = ilk_pipe_pixel_rate(crtc_state);
15769
15770 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15771 if (crtc_state->ips_enabled)
15772 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15773 } else if (IS_VALLEYVIEW(dev_priv) ||
15774 IS_CHERRYVIEW(dev_priv) ||
15775 IS_BROXTON(dev_priv))
15776 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15777 else
15778 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15779 }
15780
15781 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015782
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015783 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015784
15785 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15786 crtc->base.base.id,
15787 crtc->active ? "enabled" : "disabled");
15788 }
15789
Daniel Vetter53589012013-06-05 13:34:16 +020015790 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15791 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15792
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015793 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15794 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015795 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015796 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015797 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015798 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015799 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015800 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015801
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015802 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015803 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015804 }
15805
Damien Lespiaub2784e12014-08-05 11:29:37 +010015806 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015807 pipe = 0;
15808
15809 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015810 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15811 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015812 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015813 } else {
15814 encoder->base.crtc = NULL;
15815 }
15816
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015817 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015818 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015819 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015820 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015821 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015822 }
15823
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015824 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015825 if (connector->get_hw_state(connector)) {
15826 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015827
15828 encoder = connector->encoder;
15829 connector->base.encoder = &encoder->base;
15830
15831 if (encoder->base.crtc &&
15832 encoder->base.crtc->state->active) {
15833 /*
15834 * This has to be done during hardware readout
15835 * because anything calling .crtc_disable may
15836 * rely on the connector_mask being accurate.
15837 */
15838 encoder->base.crtc->state->connector_mask |=
15839 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015840 encoder->base.crtc->state->encoder_mask |=
15841 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015842 }
15843
Daniel Vetter24929352012-07-02 20:28:59 +020015844 } else {
15845 connector->base.dpms = DRM_MODE_DPMS_OFF;
15846 connector->base.encoder = NULL;
15847 }
15848 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15849 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015850 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015851 connector->base.encoder ? "enabled" : "disabled");
15852 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015853
15854 for_each_intel_crtc(dev, crtc) {
15855 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15856
15857 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15858 if (crtc->base.state->active) {
15859 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15860 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15861 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15862
15863 /*
15864 * The initial mode needs to be set in order to keep
15865 * the atomic core happy. It wants a valid mode if the
15866 * crtc's enabled, so we do the above call.
15867 *
15868 * At this point some state updated by the connectors
15869 * in their ->detect() callback has not run yet, so
15870 * no recalculation can be done yet.
15871 *
15872 * Even if we could do a recalculation and modeset
15873 * right now it would cause a double modeset if
15874 * fbdev or userspace chooses a different initial mode.
15875 *
15876 * If that happens, someone indicated they wanted a
15877 * mode change, which means it's safe to do a full
15878 * recalculation.
15879 */
15880 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015881
15882 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15883 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015884 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015885
15886 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015887 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015888}
15889
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015890/* Scan out the current hw modeset state,
15891 * and sanitizes it to the current state
15892 */
15893static void
15894intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015895{
15896 struct drm_i915_private *dev_priv = dev->dev_private;
15897 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015898 struct intel_crtc *crtc;
15899 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015900 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015901
15902 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015903
15904 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015905 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015906 intel_sanitize_encoder(encoder);
15907 }
15908
Damien Lespiau055e3932014-08-18 13:49:10 +010015909 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015910 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15911 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015912 intel_dump_pipe_config(crtc, crtc->config,
15913 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015914 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015915
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015916 intel_modeset_update_connector_atomic_state(dev);
15917
Daniel Vetter35c95372013-07-17 06:55:04 +020015918 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15919 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15920
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015921 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015922 continue;
15923
15924 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15925
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015926 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015927 pll->on = false;
15928 }
15929
Wayne Boyer666a4532015-12-09 12:29:35 -080015930 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015931 vlv_wm_get_hw_state(dev);
15932 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015933 skl_wm_get_hw_state(dev);
15934 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015935 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015936
15937 for_each_intel_crtc(dev, crtc) {
15938 unsigned long put_domains;
15939
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015940 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015941 if (WARN_ON(put_domains))
15942 modeset_put_power_domains(dev_priv, put_domains);
15943 }
15944 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015945
15946 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015947}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015948
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015949void intel_display_resume(struct drm_device *dev)
15950{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015951 struct drm_i915_private *dev_priv = to_i915(dev);
15952 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15953 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015954 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015955 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015956
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015957 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015958
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015959 /*
15960 * This is a cludge because with real atomic modeset mode_config.mutex
15961 * won't be taken. Unfortunately some probed state like
15962 * audio_codec_enable is still protected by mode_config.mutex, so lock
15963 * it here for now.
15964 */
15965 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015966 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015967
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015968retry:
15969 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015970
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015971 if (ret == 0 && !setup) {
15972 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015973
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015974 intel_modeset_setup_hw_state(dev);
15975 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015976 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015977
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015978 if (ret == 0 && state) {
15979 struct drm_crtc_state *crtc_state;
15980 struct drm_crtc *crtc;
15981 int i;
15982
15983 state->acquire_ctx = &ctx;
15984
15985 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15986 /*
15987 * Force recalculation even if we restore
15988 * current state. With fast modeset this may not result
15989 * in a modeset when the state is compatible.
15990 */
15991 crtc_state->mode_changed = true;
15992 }
15993
15994 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015995 }
15996
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015997 if (ret == -EDEADLK) {
15998 drm_modeset_backoff(&ctx);
15999 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016000 }
16001
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016002 drm_modeset_drop_locks(&ctx);
16003 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016004 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016005
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016006 if (ret) {
16007 DRM_ERROR("Restoring old state failed with %i\n", ret);
16008 drm_atomic_state_free(state);
16009 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016010}
16011
16012void intel_modeset_gem_init(struct drm_device *dev)
16013{
Chris Wilsondc979972016-05-10 14:10:04 +010016014 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016015 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016016 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016017 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016018
Chris Wilsondc979972016-05-10 14:10:04 +010016019 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016020
Chris Wilson1833b132012-05-09 11:56:28 +010016021 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016022
16023 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016024
16025 /*
16026 * Make sure any fbs we allocated at startup are properly
16027 * pinned & fenced. When we do the allocation it's too early
16028 * for this.
16029 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016030 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016031 obj = intel_fb_obj(c->primary->fb);
16032 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016033 continue;
16034
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016035 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020016036 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16037 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016038 mutex_unlock(&dev->struct_mutex);
16039 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016040 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16041 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016042 drm_framebuffer_unreference(c->primary->fb);
16043 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016044 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016045 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016046 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016047 }
16048 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016049
16050 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016051}
16052
Imre Deak4932e2c2014-02-11 17:12:48 +020016053void intel_connector_unregister(struct intel_connector *intel_connector)
16054{
16055 struct drm_connector *connector = &intel_connector->base;
16056
16057 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016058 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016059}
16060
Jesse Barnes79e53942008-11-07 14:24:08 -080016061void intel_modeset_cleanup(struct drm_device *dev)
16062{
Jesse Barnes652c3932009-08-17 13:31:43 -070016063 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016064 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016065
Chris Wilsondc979972016-05-10 14:10:04 +010016066 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020016067
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016068 intel_backlight_unregister(dev);
16069
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016070 /*
16071 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016072 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016073 * experience fancy races otherwise.
16074 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016075 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016076
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016077 /*
16078 * Due to the hpd irq storm handling the hotplug work can re-arm the
16079 * poll handlers. Hence disable polling after hpd handling is shut down.
16080 */
Keith Packardf87ea762010-10-03 19:36:26 -070016081 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016082
Jesse Barnes723bfd72010-10-07 16:01:13 -070016083 intel_unregister_dsm_handler();
16084
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016085 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016086
Chris Wilson1630fe72011-07-08 12:22:42 +010016087 /* flush any delayed tasks or pending work */
16088 flush_scheduled_work();
16089
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016090 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016091 for_each_intel_connector(dev, connector)
16092 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016093
Jesse Barnes79e53942008-11-07 14:24:08 -080016094 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016095
16096 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016097
Chris Wilsondc979972016-05-10 14:10:04 +010016098 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010016099
16100 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016101}
16102
Dave Airlie28d52042009-09-21 14:33:58 +100016103/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016104 * Return which encoder is currently attached for connector.
16105 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016106struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016107{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016108 return &intel_attached_encoder(connector)->base;
16109}
Jesse Barnes79e53942008-11-07 14:24:08 -080016110
Chris Wilsondf0e9242010-09-09 16:20:55 +010016111void intel_connector_attach_encoder(struct intel_connector *connector,
16112 struct intel_encoder *encoder)
16113{
16114 connector->encoder = encoder;
16115 drm_mode_connector_attach_encoder(&connector->base,
16116 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016117}
Dave Airlie28d52042009-09-21 14:33:58 +100016118
16119/*
16120 * set vga decode state - true == enable VGA decode
16121 */
16122int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16123{
16124 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016125 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016126 u16 gmch_ctrl;
16127
Chris Wilson75fa0412014-02-07 18:37:02 -020016128 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16129 DRM_ERROR("failed to read control word\n");
16130 return -EIO;
16131 }
16132
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016133 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16134 return 0;
16135
Dave Airlie28d52042009-09-21 14:33:58 +100016136 if (state)
16137 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16138 else
16139 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016140
16141 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16142 DRM_ERROR("failed to write control word\n");
16143 return -EIO;
16144 }
16145
Dave Airlie28d52042009-09-21 14:33:58 +100016146 return 0;
16147}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016148
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016149struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016150
16151 u32 power_well_driver;
16152
Chris Wilson63b66e52013-08-08 15:12:06 +020016153 int num_transcoders;
16154
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016155 struct intel_cursor_error_state {
16156 u32 control;
16157 u32 position;
16158 u32 base;
16159 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016160 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016161
16162 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016163 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016164 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016165 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016166 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016167
16168 struct intel_plane_error_state {
16169 u32 control;
16170 u32 stride;
16171 u32 size;
16172 u32 pos;
16173 u32 addr;
16174 u32 surface;
16175 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016176 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016177
16178 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016179 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016180 enum transcoder cpu_transcoder;
16181
16182 u32 conf;
16183
16184 u32 htotal;
16185 u32 hblank;
16186 u32 hsync;
16187 u32 vtotal;
16188 u32 vblank;
16189 u32 vsync;
16190 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016191};
16192
16193struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010016194intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016195{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016196 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016197 int transcoders[] = {
16198 TRANSCODER_A,
16199 TRANSCODER_B,
16200 TRANSCODER_C,
16201 TRANSCODER_EDP,
16202 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016203 int i;
16204
Chris Wilsonc0336662016-05-06 15:40:21 +010016205 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020016206 return NULL;
16207
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016208 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016209 if (error == NULL)
16210 return NULL;
16211
Chris Wilsonc0336662016-05-06 15:40:21 +010016212 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016213 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16214
Damien Lespiau055e3932014-08-18 13:49:10 +010016215 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016216 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016217 __intel_display_power_is_enabled(dev_priv,
16218 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016219 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016220 continue;
16221
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016222 error->cursor[i].control = I915_READ(CURCNTR(i));
16223 error->cursor[i].position = I915_READ(CURPOS(i));
16224 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016225
16226 error->plane[i].control = I915_READ(DSPCNTR(i));
16227 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016228 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016229 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016230 error->plane[i].pos = I915_READ(DSPPOS(i));
16231 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016232 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016233 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016234 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016235 error->plane[i].surface = I915_READ(DSPSURF(i));
16236 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16237 }
16238
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016239 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016240
Chris Wilsonc0336662016-05-06 15:40:21 +010016241 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030016242 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016243 }
16244
Jani Nikula4d1de972016-03-18 17:05:42 +020016245 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016246 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016247 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016248 error->num_transcoders++; /* Account for eDP. */
16249
16250 for (i = 0; i < error->num_transcoders; i++) {
16251 enum transcoder cpu_transcoder = transcoders[i];
16252
Imre Deakddf9c532013-11-27 22:02:02 +020016253 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016254 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016255 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016256 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016257 continue;
16258
Chris Wilson63b66e52013-08-08 15:12:06 +020016259 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16260
16261 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16262 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16263 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16264 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16265 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16266 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16267 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016268 }
16269
16270 return error;
16271}
16272
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016273#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16274
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016275void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016276intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016277 struct drm_device *dev,
16278 struct intel_display_error_state *error)
16279{
Damien Lespiau055e3932014-08-18 13:49:10 +010016280 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016281 int i;
16282
Chris Wilson63b66e52013-08-08 15:12:06 +020016283 if (!error)
16284 return;
16285
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016286 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016287 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016288 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016289 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016290 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016291 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016292 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016293 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016294 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016295 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016296
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016297 err_printf(m, "Plane [%d]:\n", i);
16298 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16299 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016300 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016301 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16302 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016303 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016304 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016305 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016306 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016307 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16308 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016309 }
16310
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016311 err_printf(m, "Cursor [%d]:\n", i);
16312 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16313 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16314 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016315 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016316
16317 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016318 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016319 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016320 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016321 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016322 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16323 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16324 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16325 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16326 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16327 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16328 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16329 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016330}