blob: afcabe455ad1490c8c340029e508c4542852387c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Daniel Vetterd2acd212012-10-20 20:57:43 +0200172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
Jani Nikula79e50a42015-08-26 10:58:20 +0300182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
Wayne Boyer666a4532015-12-09 12:29:35 -0800189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jani Nikula79e50a42015-08-26 10:58:20 +0300190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
Wayne Boyer666a4532015-12-09 12:29:35 -0800217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
Chris Wilson021357a2010-09-07 20:54:59 +0100226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
Chris Wilson8b99e682010-10-13 09:59:17 +0100229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100234}
235
Daniel Vetter5d536e22013-07-06 12:52:06 +0200236static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200238 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200239 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
Daniel Vetter5d536e22013-07-06 12:52:06 +0200249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200251 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200252 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
Keith Packarde4b36692009-06-05 19:22:17 -0700262static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
Eric Anholt273e27c2011-03-30 13:01:10 -0700274
Keith Packarde4b36692009-06-05 19:22:17 -0700275static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Keith Packarde4b36692009-06-05 19:22:17 -0700302static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800355 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Eric Anholt273e27c2011-03-30 13:01:10 -0700386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428};
429
Eric Anholt273e27c2011-03-30 13:01:10 -0700430/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400439 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400452 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800455};
456
Ville Syrjälädc730512013-09-24 21:26:30 +0300457static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200465 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300469 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700471};
472
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200481 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530492 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200504 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200505}
506
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
Damien Lespiau40935612014-10-29 11:16:59 +0000510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300511{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300512 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300513 struct intel_encoder *encoder;
514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200530{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300532 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200534 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
542
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 }
547
548 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549
550 return false;
551}
552
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800555{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800557 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100560 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000566 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200571 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800573
574 return limit;
575}
576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800579{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800581 const intel_limit_t *limit;
582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100584 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700585 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800586 else
Keith Packarde4b36692009-06-05 19:22:17 -0700587 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700590 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700592 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800593 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700594 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800595
596 return limit;
597}
598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200602 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 const intel_limit_t *limit;
604
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200608 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800609 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200610 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800614 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700618 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300619 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700627 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700629 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200630 else
631 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 }
633 return limit;
634}
635
Imre Deakdccbea32015-06-22 23:35:51 +0300636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Shaohua Li21778322009-02-23 15:19:16 +0800647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200649 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300650 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300653
654 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800655}
656
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
Imre Deakdccbea32015-06-22 23:35:51 +0300662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800663{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200664 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300667 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300670
671 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Imre Deakdccbea32015-06-22 23:35:51 +0300674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300679 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300682
683 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300684}
685
Imre Deakdccbea32015-06-22 23:35:51 +0300686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300691 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300695
696 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300697}
698
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
Chris Wilson1b894b52010-12-14 20:04:54 +0000705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300717
Wayne Boyer666a4532015-12-09 12:29:35 -0800718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Wayne Boyer666a4532015-12-09 12:29:35 -0800723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001156{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157 u32 val;
1158 bool cur_state;
1159
Ville Syrjälä649636e2015-09-22 19:50:01 +03001160 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001163 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001164 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001165}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166
Jani Nikula23538ef2013-08-27 15:12:22 +03001167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
Ville Syrjäläa5805162015-05-26 20:42:30 +03001173 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001175 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001176
1177 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001178 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001180 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
Daniel Vetter55607e82013-06-16 21:42:39 +02001185struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001187{
Daniel Vettere2b78262013-06-07 23:10:03 +02001188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001190 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 return NULL;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001194}
1195
Jesse Barnesb24e7172011-01-04 15:09:30 -08001196/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001200{
Jesse Barnes040484a2011-01-03 12:14:26 -08001201 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001202 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001203
Jani Nikula87ad3212016-01-14 12:53:34 +02001204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001205 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001206
Daniel Vetter53589012013-06-05 13:34:16 +02001207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001209 "%s assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001210 pll->name, onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001211}
Jesse Barnes040484a2011-01-03 12:14:26 -08001212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
Jesse Barnes040484a2011-01-03 12:14:26 -08001216 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001219
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001224 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001225 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001228 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001229 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001230 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
Jesse Barnes040484a2011-01-03 12:14:26 -08001238 u32 val;
1239 bool cur_state;
1240
Ville Syrjälä649636e2015-09-22 19:50:01 +03001241 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001242 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001245 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
Jesse Barnes040484a2011-01-03 12:14:26 -08001253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 return;
1258
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001260 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001261 return;
1262
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001265}
1266
Daniel Vetter55607e82013-06-16 21:42:39 +02001267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001269{
Jesse Barnes040484a2011-01-03 12:14:26 -08001270 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001271 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001272
Ville Syrjälä649636e2015-09-22 19:50:01 +03001273 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001275 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001277 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001278}
1279
Daniel Vetterb680c372014-09-19 18:27:27 +02001280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001282{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001283 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001284 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001287 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001306 } else {
1307 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001315 locked = false;
1316
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001318 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001320}
1321
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
Paulo Zanonid9d82082014-02-27 16:30:56 -03001328 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001330 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001332
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001335 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001346 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001348 /* if we need the pipe quirk it must be always on */
1349 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1350 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001351 state = true;
1352
Imre Deak4feed0e2016-02-12 18:55:14 +02001353 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1354 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001355 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001356 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001357
1358 intel_display_power_put(dev_priv, power_domain);
1359 } else {
1360 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 }
1362
Rob Clarke2c719b2014-12-15 13:56:32 -05001363 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001364 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001365 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001366}
1367
Chris Wilson931872f2012-01-16 23:01:13 +00001368static void assert_plane(struct drm_i915_private *dev_priv,
1369 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001370{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001372 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373
Ville Syrjälä649636e2015-09-22 19:50:01 +03001374 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001375 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001376 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001377 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001378 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001379}
1380
Chris Wilson931872f2012-01-16 23:01:13 +00001381#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1382#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1383
Jesse Barnesb24e7172011-01-04 15:09:30 -08001384static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe)
1386{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001387 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001388 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001389
Ville Syrjälä653e1022013-06-04 13:49:05 +03001390 /* Primary planes are fixed to pipes on gen4+ */
1391 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001392 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001393 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001394 "plane %c assertion failure, should be disabled but not\n",
1395 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001396 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001397 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001398
Jesse Barnesb24e7172011-01-04 15:09:30 -08001399 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001400 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001401 u32 val = I915_READ(DSPCNTR(i));
1402 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001403 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001404 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001405 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1406 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001407 }
1408}
1409
Jesse Barnes19332d72013-03-28 09:55:38 -07001410static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe)
1412{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001413 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001414 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001415
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001416 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001417 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001420 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1421 sprite, pipe_name(pipe));
1422 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001423 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001424 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001425 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001426 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001427 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001428 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001429 }
1430 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001431 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001432 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001433 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001434 plane_name(pipe), pipe_name(pipe));
1435 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001436 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001437 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001438 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1439 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001440 }
1441}
1442
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001443static void assert_vblank_disabled(struct drm_crtc *crtc)
1444{
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001446 drm_crtc_vblank_put(crtc);
1447}
1448
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001449static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001450{
1451 u32 val;
1452 bool enabled;
1453
Rob Clarke2c719b2014-12-15 13:56:32 -05001454 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001455
Jesse Barnes92f25842011-01-04 15:09:34 -08001456 val = I915_READ(PCH_DREF_CONTROL);
1457 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1458 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001459 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001460}
1461
Daniel Vetterab9412b2013-05-03 11:49:46 +02001462static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001464{
Jesse Barnes92f25842011-01-04 15:09:34 -08001465 u32 val;
1466 bool enabled;
1467
Ville Syrjälä649636e2015-09-22 19:50:01 +03001468 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001469 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001470 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001471 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1472 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001473}
1474
Keith Packard4e634382011-08-06 10:39:45 -07001475static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1476 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001477{
1478 if ((val & DP_PORT_EN) == 0)
1479 return false;
1480
1481 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001482 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001483 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1484 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001485 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1486 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1487 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001488 } else {
1489 if ((val & DP_PIPE_MASK) != (pipe << 30))
1490 return false;
1491 }
1492 return true;
1493}
1494
Keith Packard1519b992011-08-06 10:35:34 -07001495static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1496 enum pipe pipe, u32 val)
1497{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001498 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001499 return false;
1500
1501 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001502 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001503 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001504 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1505 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1506 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001507 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001508 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001509 return false;
1510 }
1511 return true;
1512}
1513
1514static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1515 enum pipe pipe, u32 val)
1516{
1517 if ((val & LVDS_PORT_EN) == 0)
1518 return false;
1519
1520 if (HAS_PCH_CPT(dev_priv->dev)) {
1521 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1522 return false;
1523 } else {
1524 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1525 return false;
1526 }
1527 return true;
1528}
1529
1530static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1531 enum pipe pipe, u32 val)
1532{
1533 if ((val & ADPA_DAC_ENABLE) == 0)
1534 return false;
1535 if (HAS_PCH_CPT(dev_priv->dev)) {
1536 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1537 return false;
1538 } else {
1539 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1540 return false;
1541 }
1542 return true;
1543}
1544
Jesse Barnes291906f2011-02-02 12:28:03 -08001545static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001546 enum pipe pipe, i915_reg_t reg,
1547 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001548{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001549 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001550 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001551 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001552 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001553
Rob Clarke2c719b2014-12-15 13:56:32 -05001554 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001555 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001556 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001557}
1558
1559static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001560 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001561{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001562 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001563 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001564 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001565 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001566
Rob Clarke2c719b2014-12-15 13:56:32 -05001567 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001568 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001569 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001570}
1571
1572static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1573 enum pipe pipe)
1574{
Jesse Barnes291906f2011-02-02 12:28:03 -08001575 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001576
Keith Packardf0575e92011-07-25 22:12:43 -07001577 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001580
Ville Syrjälä649636e2015-09-22 19:50:01 +03001581 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001582 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001583 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001584 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001585
Ville Syrjälä649636e2015-09-22 19:50:01 +03001586 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001587 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001588 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001589 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001590
Paulo Zanonie2debe92013-02-18 19:00:27 -03001591 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001594}
1595
Ville Syrjäläd288f652014-10-28 13:20:22 +02001596static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001597 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001598{
Daniel Vetter426115c2013-07-11 22:13:42 +02001599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001601 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001602 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001603
Daniel Vetter426115c2013-07-11 22:13:42 +02001604 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001605
Daniel Vetter87442f72013-06-06 00:52:17 +02001606 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001607 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001608 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001609
Daniel Vetter426115c2013-07-11 22:13:42 +02001610 I915_WRITE(reg, dpll);
1611 POSTING_READ(reg);
1612 udelay(150);
1613
1614 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1615 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1616
Ville Syrjäläd288f652014-10-28 13:20:22 +02001617 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001618 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001619
1620 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
1630}
1631
Ville Syrjäläd288f652014-10-28 13:20:22 +02001632static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001633 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001634{
1635 struct drm_device *dev = crtc->base.dev;
1636 struct drm_i915_private *dev_priv = dev->dev_private;
1637 int pipe = crtc->pipe;
1638 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001639 u32 tmp;
1640
1641 assert_pipe_disabled(dev_priv, crtc->pipe);
1642
Ville Syrjäläa5805162015-05-26 20:42:30 +03001643 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001644
1645 /* Enable back the 10bit clock to display controller */
1646 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1647 tmp |= DPIO_DCLKP_EN;
1648 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1649
Ville Syrjälä54433e92015-05-26 20:42:31 +03001650 mutex_unlock(&dev_priv->sb_lock);
1651
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001652 /*
1653 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1654 */
1655 udelay(1);
1656
1657 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001658 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659
1660 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001661 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001662 DRM_ERROR("PLL %d failed to lock\n", pipe);
1663
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001664 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001665 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001667}
1668
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001669static int intel_num_dvo_pipes(struct drm_device *dev)
1670{
1671 struct intel_crtc *crtc;
1672 int count = 0;
1673
1674 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001675 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001676 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001677
1678 return count;
1679}
1680
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001682{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001683 struct drm_device *dev = crtc->base.dev;
1684 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001685 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001686 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001687
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001688 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001689
1690 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001691 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001692
1693 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 if (IS_MOBILE(dev) && !IS_I830(dev))
1695 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001697 /* Enable DVO 2x clock on both PLLs if necessary */
1698 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1699 /*
1700 * It appears to be important that we don't enable this
1701 * for the current pipe before otherwise configuring the
1702 * PLL. No idea how this should be handled if multiple
1703 * DVO outputs are enabled simultaneosly.
1704 */
1705 dpll |= DPLL_DVO_2X_MODE;
1706 I915_WRITE(DPLL(!crtc->pipe),
1707 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1708 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001710 /*
1711 * Apparently we need to have VGA mode enabled prior to changing
1712 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1713 * dividers, even though the register value does change.
1714 */
1715 I915_WRITE(reg, 0);
1716
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001717 I915_WRITE(reg, dpll);
1718
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001719 /* Wait for the clocks to stabilize. */
1720 POSTING_READ(reg);
1721 udelay(150);
1722
1723 if (INTEL_INFO(dev)->gen >= 4) {
1724 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001725 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001726 } else {
1727 /* The pixel multiplier can only be updated once the
1728 * DPLL is enabled and the clocks are stable.
1729 *
1730 * So write it again.
1731 */
1732 I915_WRITE(reg, dpll);
1733 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734
1735 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001742 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
1745}
1746
1747/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001748 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 * @dev_priv: i915 private structure
1750 * @pipe: pipe PLL to disable
1751 *
1752 * Disable the PLL for @pipe, making sure the pipe is off first.
1753 *
1754 * Note! This is for pre-ILK only.
1755 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001756static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001758 struct drm_device *dev = crtc->base.dev;
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 enum pipe pipe = crtc->pipe;
1761
1762 /* Disable DVO 2x clock on both PLLs if necessary */
1763 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001764 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001765 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001766 I915_WRITE(DPLL(PIPE_B),
1767 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1768 I915_WRITE(DPLL(PIPE_A),
1769 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1770 }
1771
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001772 /* Don't disable pipe or pipe PLLs if needed */
1773 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1774 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001775 return;
1776
1777 /* Make sure the pipe isn't still relying on us */
1778 assert_pipe_disabled(dev_priv, pipe);
1779
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001780 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001781 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001782}
1783
Jesse Barnesf6071162013-10-01 10:41:38 -07001784static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1785{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001786 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001787
1788 /* Make sure the pipe isn't still relying on us */
1789 assert_pipe_disabled(dev_priv, pipe);
1790
Imre Deake5cbfbf2014-01-09 17:08:16 +02001791 /*
1792 * Leave integrated clock source and reference clock enabled for pipe B.
1793 * The latter is needed for VGA hotplug / manual detection.
1794 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001795 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001796 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001797 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001798 I915_WRITE(DPLL(pipe), val);
1799 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001800
1801}
1802
1803static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1804{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001805 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001806 u32 val;
1807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Make sure the pipe isn't still relying on us */
1809 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001810
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001812 val = DPLL_SSC_REF_CLK_CHV |
1813 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001814 if (pipe != PIPE_A)
1815 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1816 I915_WRITE(DPLL(pipe), val);
1817 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001818
Ville Syrjäläa5805162015-05-26 20:42:30 +03001819 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001820
1821 /* Disable 10bit clock to display controller */
1822 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1823 val &= ~DPIO_DCLKP_EN;
1824 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1825
Ville Syrjäläa5805162015-05-26 20:42:30 +03001826 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001827}
1828
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001829void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001830 struct intel_digital_port *dport,
1831 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832{
1833 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001834 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001836 switch (dport->port) {
1837 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001839 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001840 break;
1841 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001842 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001843 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001844 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001845 break;
1846 case PORT_D:
1847 port_mask = DPLL_PORTD_READY_MASK;
1848 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001849 break;
1850 default:
1851 BUG();
1852 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001853
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001854 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1855 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1856 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001857}
1858
Daniel Vetterb14b1052014-04-24 23:55:13 +02001859static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1860{
1861 struct drm_device *dev = crtc->base.dev;
1862 struct drm_i915_private *dev_priv = dev->dev_private;
1863 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1864
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001865 if (WARN_ON(pll == NULL))
1866 return;
1867
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001868 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001869 if (pll->active == 0) {
1870 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1871 WARN_ON(pll->on);
1872 assert_shared_dpll_disabled(dev_priv, pll);
1873
1874 pll->mode_set(dev_priv, pll);
1875 }
1876}
1877
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001878/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001879 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001880 * @dev_priv: i915 private structure
1881 * @pipe: pipe PLL to enable
1882 *
1883 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1884 * drives the transcoder clock.
1885 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001886static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001887{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001888 struct drm_device *dev = crtc->base.dev;
1889 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001890 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001891
Daniel Vetter87a875b2013-06-05 13:34:19 +02001892 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
1894
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001895 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001896 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001897
Damien Lespiau74dd6922014-07-29 18:06:17 +01001898 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001899 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001900 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001901
Daniel Vettercdbd2312013-06-05 13:34:03 +02001902 if (pll->active++) {
1903 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001904 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905 return;
1906 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001907 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001908
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001909 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1910
Daniel Vetter46edb022013-06-05 13:34:12 +02001911 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001912 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001913 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001914}
1915
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001916static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001917{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001918 struct drm_device *dev = crtc->base.dev;
1919 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001920 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001921
Jesse Barnes92f25842011-01-04 15:09:34 -08001922 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001923 if (INTEL_INFO(dev)->gen < 5)
1924 return;
1925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (pll == NULL)
1927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001929 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001930 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001931
Daniel Vetter46edb022013-06-05 13:34:12 +02001932 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1933 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001934 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001935
Chris Wilson48da64a2012-05-13 20:16:12 +01001936 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001937 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001938 return;
1939 }
1940
Daniel Vettere9d69442013-06-05 13:34:15 +02001941 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001942 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001943 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001944 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945
Daniel Vetter46edb022013-06-05 13:34:12 +02001946 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001947 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001948 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001949
1950 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001951}
1952
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001953static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1954 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001955{
Daniel Vetter23670b322012-11-01 09:15:30 +01001956 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001957 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001959 i915_reg_t reg;
1960 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001961
1962 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001963 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001966 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001967 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001968
1969 /* FDI must be feeding us bits for PCH ports */
1970 assert_fdi_tx_enabled(dev_priv, pipe);
1971 assert_fdi_rx_enabled(dev_priv, pipe);
1972
Daniel Vetter23670b322012-11-01 09:15:30 +01001973 if (HAS_PCH_CPT(dev)) {
1974 /* Workaround: Set the timing override bit before enabling the
1975 * pch transcoder. */
1976 reg = TRANS_CHICKEN2(pipe);
1977 val = I915_READ(reg);
1978 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1979 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001980 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001981
Daniel Vetterab9412b2013-05-03 11:49:46 +02001982 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001983 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001984 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001985
1986 if (HAS_PCH_IBX(dev_priv->dev)) {
1987 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001988 * Make the BPC in transcoder be consistent with
1989 * that in pipeconf reg. For HDMI we must use 8bpc
1990 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001991 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001992 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001993 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1994 val |= PIPECONF_8BPC;
1995 else
1996 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001997 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001998
1999 val &= ~TRANS_INTERLACE_MASK;
2000 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002001 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002002 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002003 val |= TRANS_LEGACY_INTERLACED_ILK;
2004 else
2005 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002006 else
2007 val |= TRANS_PROGRESSIVE;
2008
Jesse Barnes040484a2011-01-03 12:14:26 -08002009 I915_WRITE(reg, val | TRANS_ENABLE);
2010 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002011 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002012}
2013
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002015 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002016{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018
2019 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002020 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002023 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002024 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002027 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002028 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002029 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002030
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002031 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002032 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002034 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2035 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002036 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037 else
2038 val |= TRANS_PROGRESSIVE;
2039
Daniel Vetterab9412b2013-05-03 11:49:46 +02002040 I915_WRITE(LPT_TRANSCONF, val);
2041 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002042 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002043}
2044
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002045static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2046 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002047{
Daniel Vetter23670b322012-11-01 09:15:30 +01002048 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002049 i915_reg_t reg;
2050 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002051
2052 /* FDI relies on the transcoder */
2053 assert_fdi_tx_disabled(dev_priv, pipe);
2054 assert_fdi_rx_disabled(dev_priv, pipe);
2055
Jesse Barnes291906f2011-02-02 12:28:03 -08002056 /* Ports must be off as well */
2057 assert_pch_ports_disabled(dev_priv, pipe);
2058
Daniel Vetterab9412b2013-05-03 11:49:46 +02002059 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002060 val = I915_READ(reg);
2061 val &= ~TRANS_ENABLE;
2062 I915_WRITE(reg, val);
2063 /* wait for PCH transcoder off, transcoder state */
2064 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002065 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002066
Ville Syrjäläc4656132015-10-29 21:25:56 +02002067 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002068 /* Workaround: Clear the timing override chicken bit again. */
2069 reg = TRANS_CHICKEN2(pipe);
2070 val = I915_READ(reg);
2071 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2072 I915_WRITE(reg, val);
2073 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002074}
2075
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002076static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002077{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 u32 val;
2079
Daniel Vetterab9412b2013-05-03 11:49:46 +02002080 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002081 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002082 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002083 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002084 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002085 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002086
2087 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002088 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002089 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002090 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002091}
2092
2093/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002094 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002095 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002099 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002100static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002101{
Paulo Zanoni03722642014-01-17 13:51:09 -02002102 struct drm_device *dev = crtc->base.dev;
2103 struct drm_i915_private *dev_priv = dev->dev_private;
2104 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002105 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002106 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002107 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002108 u32 val;
2109
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002110 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2111
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002112 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002113 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002114 assert_sprites_disabled(dev_priv, pipe);
2115
Paulo Zanoni681e5812012-12-06 11:12:38 -02002116 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002117 pch_transcoder = TRANSCODER_A;
2118 else
2119 pch_transcoder = pipe;
2120
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 /*
2122 * A pipe without a PLL won't actually be able to drive bits from
2123 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2124 * need the check.
2125 */
Imre Deak50360402015-01-16 00:55:16 -08002126 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002127 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002128 assert_dsi_pll_enabled(dev_priv);
2129 else
2130 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002131 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002132 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002133 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002134 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002135 assert_fdi_tx_pll_enabled(dev_priv,
2136 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002137 }
2138 /* FIXME: assert CPU port conditions for SNB+ */
2139 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002140
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002141 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002142 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002143 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002144 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2145 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002146 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002147 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002148
2149 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002150 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002151
2152 /*
2153 * Until the pipe starts DSL will read as 0, which would cause
2154 * an apparent vblank timestamp jump, which messes up also the
2155 * frame count when it's derived from the timestamps. So let's
2156 * wait for the pipe to start properly before we call
2157 * drm_crtc_vblank_on()
2158 */
2159 if (dev->max_vblank_count == 0 &&
2160 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2161 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162}
2163
2164/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002165 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002166 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002168 * Disable the pipe of @crtc, making sure that various hardware
2169 * specific requirements are met, if applicable, e.g. plane
2170 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 *
2172 * Will wait until the pipe has shut down before returning.
2173 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002174static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002176 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002177 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002178 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002179 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180 u32 val;
2181
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002182 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2183
Jesse Barnesb24e7172011-01-04 15:09:30 -08002184 /*
2185 * Make sure planes won't keep trying to pump pixels to us,
2186 * or we might hang the display.
2187 */
2188 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002189 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002190 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002191
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002192 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002193 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002194 if ((val & PIPECONF_ENABLE) == 0)
2195 return;
2196
Ville Syrjälä67adc642014-08-15 01:21:57 +03002197 /*
2198 * Double wide has implications for planes
2199 * so best keep it disabled when not needed.
2200 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002201 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002202 val &= ~PIPECONF_DOUBLE_WIDE;
2203
2204 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002205 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2206 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002207 val &= ~PIPECONF_ENABLE;
2208
2209 I915_WRITE(reg, val);
2210 if ((val & PIPECONF_ENABLE) == 0)
2211 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002212}
2213
Chris Wilson693db182013-03-05 14:52:39 +00002214static bool need_vtd_wa(struct drm_device *dev)
2215{
2216#ifdef CONFIG_INTEL_IOMMU
2217 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2218 return true;
2219#endif
2220 return false;
2221}
2222
Ville Syrjälä832be822016-01-12 21:08:33 +02002223static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2224{
2225 return IS_GEN2(dev_priv) ? 2048 : 4096;
2226}
2227
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002228static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2229 uint64_t fb_modifier, unsigned int cpp)
2230{
2231 switch (fb_modifier) {
2232 case DRM_FORMAT_MOD_NONE:
2233 return cpp;
2234 case I915_FORMAT_MOD_X_TILED:
2235 if (IS_GEN2(dev_priv))
2236 return 128;
2237 else
2238 return 512;
2239 case I915_FORMAT_MOD_Y_TILED:
2240 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2241 return 128;
2242 else
2243 return 512;
2244 case I915_FORMAT_MOD_Yf_TILED:
2245 switch (cpp) {
2246 case 1:
2247 return 64;
2248 case 2:
2249 case 4:
2250 return 128;
2251 case 8:
2252 case 16:
2253 return 256;
2254 default:
2255 MISSING_CASE(cpp);
2256 return cpp;
2257 }
2258 break;
2259 default:
2260 MISSING_CASE(fb_modifier);
2261 return cpp;
2262 }
2263}
2264
Ville Syrjälä832be822016-01-12 21:08:33 +02002265unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2266 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002267{
Ville Syrjälä832be822016-01-12 21:08:33 +02002268 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2269 return 1;
2270 else
2271 return intel_tile_size(dev_priv) /
2272 intel_tile_width(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002273}
2274
2275unsigned int
2276intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002277 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002278{
Ville Syrjälä832be822016-01-12 21:08:33 +02002279 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2280 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2281
2282 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002283}
2284
Daniel Vetter75c82a52015-10-14 16:51:04 +02002285static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002286intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2287 const struct drm_plane_state *plane_state)
2288{
Ville Syrjälä832be822016-01-12 21:08:33 +02002289 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002290 struct intel_rotation_info *info = &view->params.rotated;
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002291 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002293 *view = i915_ggtt_view_normal;
2294
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002295 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002296 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002297
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002298 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002299 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002300
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002301 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002302
2303 info->height = fb->height;
2304 info->pixel_format = fb->pixel_format;
2305 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002306 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002307 info->fb_modifier = fb->modifier[0];
2308
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002309 tile_size = intel_tile_size(dev_priv);
2310
2311 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjäläb16bb012016-01-20 21:05:28 +02002312 tile_width = intel_tile_width(dev_priv, fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002313 tile_height = tile_size / tile_width;
2314
2315 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002316 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002317 info->size = info->width_pages * info->height_pages * tile_size;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002318
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002319 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002320 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002321 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2322 tile_height = tile_size / tile_width;
2323
2324 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
Ville Syrjälä832be822016-01-12 21:08:33 +02002325 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002326 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002327 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002328}
2329
Ville Syrjälä603525d2016-01-12 21:08:37 +02002330static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002331{
2332 if (INTEL_INFO(dev_priv)->gen >= 9)
2333 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002334 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002335 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002336 return 128 * 1024;
2337 else if (INTEL_INFO(dev_priv)->gen >= 4)
2338 return 4 * 1024;
2339 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002340 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002341}
2342
Ville Syrjälä603525d2016-01-12 21:08:37 +02002343static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2344 uint64_t fb_modifier)
2345{
2346 switch (fb_modifier) {
2347 case DRM_FORMAT_MOD_NONE:
2348 return intel_linear_alignment(dev_priv);
2349 case I915_FORMAT_MOD_X_TILED:
2350 if (INTEL_INFO(dev_priv)->gen >= 9)
2351 return 256 * 1024;
2352 return 0;
2353 case I915_FORMAT_MOD_Y_TILED:
2354 case I915_FORMAT_MOD_Yf_TILED:
2355 return 1 * 1024 * 1024;
2356 default:
2357 MISSING_CASE(fb_modifier);
2358 return 0;
2359 }
2360}
2361
Chris Wilson127bd2a2010-07-23 23:32:05 +01002362int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002363intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2364 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002365 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002367 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002368 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002369 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002370 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002371 u32 alignment;
2372 int ret;
2373
Matt Roperebcdd392014-07-09 16:22:11 -07002374 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2375
Ville Syrjälä603525d2016-01-12 21:08:37 +02002376 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002377
Daniel Vetter75c82a52015-10-14 16:51:04 +02002378 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002379
Chris Wilson693db182013-03-05 14:52:39 +00002380 /* Note that the w/a also requires 64 PTE of padding following the
2381 * bo. We currently fill all unused PTE with the shadow page and so
2382 * we should always have valid PTE following the scanout preventing
2383 * the VT-d warning.
2384 */
2385 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2386 alignment = 256 * 1024;
2387
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002388 /*
2389 * Global gtt pte registers are special registers which actually forward
2390 * writes to a chunk of system memory. Which means that there is no risk
2391 * that the register values disappear as soon as we call
2392 * intel_runtime_pm_put(), so it is correct to wrap only the
2393 * pin/unpin/fence and not more.
2394 */
2395 intel_runtime_pm_get(dev_priv);
2396
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002397 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2398 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002399 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002400 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002401
2402 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2403 * fence, whereas 965+ only requires a fence if using
2404 * framebuffer compression. For simplicity, we always install
2405 * a fence as the cost is not that onerous.
2406 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002407 if (view.type == I915_GGTT_VIEW_NORMAL) {
2408 ret = i915_gem_object_get_fence(obj);
2409 if (ret == -EDEADLK) {
2410 /*
2411 * -EDEADLK means there are no free fences
2412 * no pending flips.
2413 *
2414 * This is propagated to atomic, but it uses
2415 * -EDEADLK to force a locking recovery, so
2416 * change the returned error to -EBUSY.
2417 */
2418 ret = -EBUSY;
2419 goto err_unpin;
2420 } else if (ret)
2421 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002422
Vivek Kasireddy98072162015-10-29 18:54:38 -07002423 i915_gem_object_pin_fence(obj);
2424 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002425
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002426 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002427 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002428
2429err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002431err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002432 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002433 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002434}
2435
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002436static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2437 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002438{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002439 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002440 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002441
Matt Roperebcdd392014-07-09 16:22:11 -07002442 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2443
Daniel Vetter75c82a52015-10-14 16:51:04 +02002444 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002445
Vivek Kasireddy98072162015-10-29 18:54:38 -07002446 if (view.type == I915_GGTT_VIEW_NORMAL)
2447 i915_gem_object_unpin_fence(obj);
2448
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002449 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002450}
2451
Daniel Vetterc2c75132012-07-05 12:17:30 +02002452/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2453 * is assumed to be a power-of-two. */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002454u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2455 int *x, int *y,
2456 uint64_t fb_modifier,
2457 unsigned int cpp,
2458 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002459{
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002460 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjäläd8433102016-01-12 21:08:35 +02002461 unsigned int tile_size, tile_width, tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002462 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002463
Ville Syrjäläd8433102016-01-12 21:08:35 +02002464 tile_size = intel_tile_size(dev_priv);
2465 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2466 tile_height = tile_size / tile_width;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002467
Ville Syrjäläd8433102016-01-12 21:08:35 +02002468 tile_rows = *y / tile_height;
2469 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002470
Ville Syrjäläd8433102016-01-12 21:08:35 +02002471 tiles = *x / (tile_width/cpp);
2472 *x %= tile_width/cpp;
2473
2474 return tile_rows * pitch * tile_height + tiles * tile_size;
Chris Wilsonbc752862013-02-21 20:04:31 +00002475 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002476 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002477 unsigned int offset;
2478
2479 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002480 *y = (offset & alignment) / pitch;
2481 *x = ((offset & alignment) - *y * pitch) / cpp;
2482 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002483 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002484}
2485
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002486static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002487{
2488 switch (format) {
2489 case DISPPLANE_8BPP:
2490 return DRM_FORMAT_C8;
2491 case DISPPLANE_BGRX555:
2492 return DRM_FORMAT_XRGB1555;
2493 case DISPPLANE_BGRX565:
2494 return DRM_FORMAT_RGB565;
2495 default:
2496 case DISPPLANE_BGRX888:
2497 return DRM_FORMAT_XRGB8888;
2498 case DISPPLANE_RGBX888:
2499 return DRM_FORMAT_XBGR8888;
2500 case DISPPLANE_BGRX101010:
2501 return DRM_FORMAT_XRGB2101010;
2502 case DISPPLANE_RGBX101010:
2503 return DRM_FORMAT_XBGR2101010;
2504 }
2505}
2506
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002507static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2508{
2509 switch (format) {
2510 case PLANE_CTL_FORMAT_RGB_565:
2511 return DRM_FORMAT_RGB565;
2512 default:
2513 case PLANE_CTL_FORMAT_XRGB_8888:
2514 if (rgb_order) {
2515 if (alpha)
2516 return DRM_FORMAT_ABGR8888;
2517 else
2518 return DRM_FORMAT_XBGR8888;
2519 } else {
2520 if (alpha)
2521 return DRM_FORMAT_ARGB8888;
2522 else
2523 return DRM_FORMAT_XRGB8888;
2524 }
2525 case PLANE_CTL_FORMAT_XRGB_2101010:
2526 if (rgb_order)
2527 return DRM_FORMAT_XBGR2101010;
2528 else
2529 return DRM_FORMAT_XRGB2101010;
2530 }
2531}
2532
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002533static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002534intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2535 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536{
2537 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002538 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002539 struct drm_i915_gem_object *obj = NULL;
2540 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002541 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002542 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2543 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2544 PAGE_SIZE);
2545
2546 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547
Chris Wilsonff2652e2014-03-10 08:07:02 +00002548 if (plane_config->size == 0)
2549 return false;
2550
Paulo Zanoni3badb492015-09-23 12:52:23 -03002551 /* If the FB is too big, just don't use it since fbdev is not very
2552 * important and we should probably use that space with FBC or other
2553 * features. */
2554 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2555 return false;
2556
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002557 mutex_lock(&dev->struct_mutex);
2558
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002559 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2560 base_aligned,
2561 base_aligned,
2562 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002563 if (!obj) {
2564 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002566 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002567
Damien Lespiau49af4492015-01-20 12:51:44 +00002568 obj->tiling_mode = plane_config->tiling;
2569 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002570 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002571
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002572 mode_cmd.pixel_format = fb->pixel_format;
2573 mode_cmd.width = fb->width;
2574 mode_cmd.height = fb->height;
2575 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002576 mode_cmd.modifier[0] = fb->modifier[0];
2577 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002578
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002579 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002580 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002581 DRM_DEBUG_KMS("intel fb init failed\n");
2582 goto out_unref_obj;
2583 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002584
Jesse Barnes46f297f2014-03-07 08:57:48 -08002585 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002586
Daniel Vetterf6936e22015-03-26 12:17:05 +01002587 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002588 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002589
2590out_unref_obj:
2591 drm_gem_object_unreference(&obj->base);
2592 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002593 return false;
2594}
2595
Matt Roperafd65eb2015-02-03 13:10:04 -08002596/* Update plane->state->fb to match plane->fb after driver-internal updates */
2597static void
2598update_state_fb(struct drm_plane *plane)
2599{
2600 if (plane->fb == plane->state->fb)
2601 return;
2602
2603 if (plane->state->fb)
2604 drm_framebuffer_unreference(plane->state->fb);
2605 plane->state->fb = plane->fb;
2606 if (plane->state->fb)
2607 drm_framebuffer_reference(plane->state->fb);
2608}
2609
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002610static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002611intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2612 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613{
2614 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002615 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002616 struct drm_crtc *c;
2617 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002618 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002619 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002620 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002621 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2622 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002623 struct intel_plane_state *intel_state =
2624 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002625 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002626
Damien Lespiau2d140302015-02-05 17:22:18 +00002627 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002628 return;
2629
Daniel Vetterf6936e22015-03-26 12:17:05 +01002630 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002631 fb = &plane_config->fb->base;
2632 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002633 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002634
Damien Lespiau2d140302015-02-05 17:22:18 +00002635 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002636
2637 /*
2638 * Failed to alloc the obj, check to see if we should share
2639 * an fb with another CRTC instead
2640 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002641 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002642 i = to_intel_crtc(c);
2643
2644 if (c == &intel_crtc->base)
2645 continue;
2646
Matt Roper2ff8fde2014-07-08 07:50:07 -07002647 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002648 continue;
2649
Daniel Vetter88595ac2015-03-26 12:42:24 +01002650 fb = c->primary->fb;
2651 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002652 continue;
2653
Daniel Vetter88595ac2015-03-26 12:42:24 +01002654 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002655 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002656 drm_framebuffer_reference(fb);
2657 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002658 }
2659 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002660
Matt Roper200757f2015-12-03 11:37:36 -08002661 /*
2662 * We've failed to reconstruct the BIOS FB. Current display state
2663 * indicates that the primary plane is visible, but has a NULL FB,
2664 * which will lead to problems later if we don't fix it up. The
2665 * simplest solution is to just disable the primary plane now and
2666 * pretend the BIOS never had it enabled.
2667 */
2668 to_intel_plane_state(plane_state)->visible = false;
2669 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2670 intel_pre_disable_primary(&intel_crtc->base);
2671 intel_plane->disable_plane(primary, &intel_crtc->base);
2672
Daniel Vetter88595ac2015-03-26 12:42:24 +01002673 return;
2674
2675valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002676 plane_state->src_x = 0;
2677 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002678 plane_state->src_w = fb->width << 16;
2679 plane_state->src_h = fb->height << 16;
2680
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002681 plane_state->crtc_x = 0;
2682 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002683 plane_state->crtc_w = fb->width;
2684 plane_state->crtc_h = fb->height;
2685
Matt Roper0a8d8a82015-12-03 11:37:38 -08002686 intel_state->src.x1 = plane_state->src_x;
2687 intel_state->src.y1 = plane_state->src_y;
2688 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2689 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2690 intel_state->dst.x1 = plane_state->crtc_x;
2691 intel_state->dst.y1 = plane_state->crtc_y;
2692 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2693 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2694
Daniel Vetter88595ac2015-03-26 12:42:24 +01002695 obj = intel_fb_obj(fb);
2696 if (obj->tiling_mode != I915_TILING_NONE)
2697 dev_priv->preserve_bios_swizzle = true;
2698
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002699 drm_framebuffer_reference(fb);
2700 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002701 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002702 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002703 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002704}
2705
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002706static void i9xx_update_primary_plane(struct drm_plane *primary,
2707 const struct intel_crtc_state *crtc_state,
2708 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002709{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002710 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002711 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002712 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2713 struct drm_framebuffer *fb = plane_state->base.fb;
2714 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002715 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002716 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002717 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002718 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002719 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002720 int x = plane_state->src.x1 >> 16;
2721 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002722
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002723 dspcntr = DISPPLANE_GAMMA_ENABLE;
2724
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002725 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002726
2727 if (INTEL_INFO(dev)->gen < 4) {
2728 if (intel_crtc->pipe == PIPE_B)
2729 dspcntr |= DISPPLANE_SEL_PIPE_B;
2730
2731 /* pipesrc and dspsize control the size that is scaled from,
2732 * which should always be the user's requested size.
2733 */
2734 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002735 ((crtc_state->pipe_src_h - 1) << 16) |
2736 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002737 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002738 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2739 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002740 ((crtc_state->pipe_src_h - 1) << 16) |
2741 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002742 I915_WRITE(PRIMPOS(plane), 0);
2743 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002744 }
2745
Ville Syrjälä57779d02012-10-31 17:50:14 +02002746 switch (fb->pixel_format) {
2747 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002748 dspcntr |= DISPPLANE_8BPP;
2749 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002750 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002751 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002752 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002753 case DRM_FORMAT_RGB565:
2754 dspcntr |= DISPPLANE_BGRX565;
2755 break;
2756 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002757 dspcntr |= DISPPLANE_BGRX888;
2758 break;
2759 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002760 dspcntr |= DISPPLANE_RGBX888;
2761 break;
2762 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002763 dspcntr |= DISPPLANE_BGRX101010;
2764 break;
2765 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002766 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002767 break;
2768 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002769 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002770 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002771
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002772 if (INTEL_INFO(dev)->gen >= 4 &&
2773 obj->tiling_mode != I915_TILING_NONE)
2774 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002775
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002776 if (IS_G4X(dev))
2777 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2778
Ville Syrjäläac484962016-01-20 21:05:26 +02002779 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002780
Daniel Vetterc2c75132012-07-05 12:17:30 +02002781 if (INTEL_INFO(dev)->gen >= 4) {
2782 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002783 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002784 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002785 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002786 linear_offset -= intel_crtc->dspaddr_offset;
2787 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002788 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002789 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002790
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002791 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302792 dspcntr |= DISPPLANE_ROTATE_180;
2793
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002794 x += (crtc_state->pipe_src_w - 1);
2795 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302796
2797 /* Finding the last pixel of the last line of the display
2798 data and adding to linear_offset*/
2799 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002800 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002801 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302802 }
2803
Paulo Zanoni2db33662015-09-14 15:20:03 -03002804 intel_crtc->adjusted_x = x;
2805 intel_crtc->adjusted_y = y;
2806
Sonika Jindal48404c12014-08-22 14:06:04 +05302807 I915_WRITE(reg, dspcntr);
2808
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002809 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002810 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002811 I915_WRITE(DSPSURF(plane),
2812 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002813 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002814 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002815 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002816 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002817 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002818}
2819
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002820static void i9xx_disable_primary_plane(struct drm_plane *primary,
2821 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002822{
2823 struct drm_device *dev = crtc->dev;
2824 struct drm_i915_private *dev_priv = dev->dev_private;
2825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002826 int plane = intel_crtc->plane;
2827
2828 I915_WRITE(DSPCNTR(plane), 0);
2829 if (INTEL_INFO(dev_priv)->gen >= 4)
2830 I915_WRITE(DSPSURF(plane), 0);
2831 else
2832 I915_WRITE(DSPADDR(plane), 0);
2833 POSTING_READ(DSPCNTR(plane));
2834}
2835
2836static void ironlake_update_primary_plane(struct drm_plane *primary,
2837 const struct intel_crtc_state *crtc_state,
2838 const struct intel_plane_state *plane_state)
2839{
2840 struct drm_device *dev = primary->dev;
2841 struct drm_i915_private *dev_priv = dev->dev_private;
2842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2843 struct drm_framebuffer *fb = plane_state->base.fb;
2844 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002845 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002846 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002847 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002848 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002849 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002850 int x = plane_state->src.x1 >> 16;
2851 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002852
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002853 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002854 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002855
2856 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2857 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2858
Ville Syrjälä57779d02012-10-31 17:50:14 +02002859 switch (fb->pixel_format) {
2860 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002861 dspcntr |= DISPPLANE_8BPP;
2862 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002863 case DRM_FORMAT_RGB565:
2864 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002865 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002866 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002867 dspcntr |= DISPPLANE_BGRX888;
2868 break;
2869 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002870 dspcntr |= DISPPLANE_RGBX888;
2871 break;
2872 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002873 dspcntr |= DISPPLANE_BGRX101010;
2874 break;
2875 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002876 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877 break;
2878 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002879 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002880 }
2881
2882 if (obj->tiling_mode != I915_TILING_NONE)
2883 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002884
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002885 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002886 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002887
Ville Syrjäläac484962016-01-20 21:05:26 +02002888 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002889 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002890 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002891 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002892 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002893 linear_offset -= intel_crtc->dspaddr_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002894 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302895 dspcntr |= DISPPLANE_ROTATE_180;
2896
2897 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002898 x += (crtc_state->pipe_src_w - 1);
2899 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302900
2901 /* Finding the last pixel of the last line of the display
2902 data and adding to linear_offset*/
2903 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002904 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002905 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302906 }
2907 }
2908
Paulo Zanoni2db33662015-09-14 15:20:03 -03002909 intel_crtc->adjusted_x = x;
2910 intel_crtc->adjusted_y = y;
2911
Sonika Jindal48404c12014-08-22 14:06:04 +05302912 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002913
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002914 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002915 I915_WRITE(DSPSURF(plane),
2916 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002917 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002918 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2919 } else {
2920 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2921 I915_WRITE(DSPLINOFF(plane), linear_offset);
2922 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002923 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002924}
2925
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002926u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2927 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002928{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002929 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2930 return 64;
2931 } else {
2932 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002933
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002934 return intel_tile_width(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002935 }
2936}
2937
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002938u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2939 struct drm_i915_gem_object *obj,
2940 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002941{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002942 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002943 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002944 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002945
Ville Syrjäläe7941292016-01-19 18:23:17 +02002946 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Daniel Vetterce7f1722015-10-14 16:51:06 +02002947 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002948
Daniel Vetterce7f1722015-10-14 16:51:06 +02002949 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002950 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002951 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002952 return -1;
2953
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002954 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002955
2956 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002957 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002958 PAGE_SIZE;
2959 }
2960
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002961 WARN_ON(upper_32_bits(offset));
2962
2963 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002964}
2965
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002966static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2967{
2968 struct drm_device *dev = intel_crtc->base.dev;
2969 struct drm_i915_private *dev_priv = dev->dev_private;
2970
2971 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2972 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2973 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002974}
2975
Chandra Kondurua1b22782015-04-07 15:28:45 -07002976/*
2977 * This function detaches (aka. unbinds) unused scalers in hardware
2978 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002979static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002980{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002981 struct intel_crtc_scaler_state *scaler_state;
2982 int i;
2983
Chandra Kondurua1b22782015-04-07 15:28:45 -07002984 scaler_state = &intel_crtc->config->scaler_state;
2985
2986 /* loop through and disable scalers that aren't in use */
2987 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002988 if (!scaler_state->scalers[i].in_use)
2989 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002990 }
2991}
2992
Chandra Konduru6156a452015-04-27 13:48:39 -07002993u32 skl_plane_ctl_format(uint32_t pixel_format)
2994{
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002996 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002997 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002998 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002999 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003000 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003001 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003002 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003003 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003004 /*
3005 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3006 * to be already pre-multiplied. We need to add a knob (or a different
3007 * DRM_FORMAT) for user-space to configure that.
3008 */
3009 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003011 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003015 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003020 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003021 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003022 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003024 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003026 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003027 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003028 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003029 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003030
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003031 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003032}
3033
3034u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3035{
Chandra Konduru6156a452015-04-27 13:48:39 -07003036 switch (fb_modifier) {
3037 case DRM_FORMAT_MOD_NONE:
3038 break;
3039 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003040 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003042 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003044 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003045 default:
3046 MISSING_CASE(fb_modifier);
3047 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003048
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003049 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003050}
3051
3052u32 skl_plane_ctl_rotation(unsigned int rotation)
3053{
Chandra Konduru6156a452015-04-27 13:48:39 -07003054 switch (rotation) {
3055 case BIT(DRM_ROTATE_0):
3056 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303057 /*
3058 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3059 * while i915 HW rotation is clockwise, thats why this swapping.
3060 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003061 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303062 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003063 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003064 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003065 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303066 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003067 default:
3068 MISSING_CASE(rotation);
3069 }
3070
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003071 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003072}
3073
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003074static void skylake_update_primary_plane(struct drm_plane *plane,
3075 const struct intel_crtc_state *crtc_state,
3076 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003077{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003078 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003079 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3081 struct drm_framebuffer *fb = plane_state->base.fb;
3082 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003083 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303084 u32 plane_ctl, stride_div, stride;
3085 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003086 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303087 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003088 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003089 int scaler_id = plane_state->scaler_id;
3090 int src_x = plane_state->src.x1 >> 16;
3091 int src_y = plane_state->src.y1 >> 16;
3092 int src_w = drm_rect_width(&plane_state->src) >> 16;
3093 int src_h = drm_rect_height(&plane_state->src) >> 16;
3094 int dst_x = plane_state->dst.x1;
3095 int dst_y = plane_state->dst.y1;
3096 int dst_w = drm_rect_width(&plane_state->dst);
3097 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003098
3099 plane_ctl = PLANE_CTL_ENABLE |
3100 PLANE_CTL_PIPE_GAMMA_ENABLE |
3101 PLANE_CTL_PIPE_CSC_ENABLE;
3102
Chandra Konduru6156a452015-04-27 13:48:39 -07003103 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3104 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003105 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003106 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003107
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003108 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003109 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003110 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303111
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003112 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003113
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303114 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003115 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3116
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303117 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003118 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303119 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003120 x_offset = stride * tile_height - src_y - src_h;
3121 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003122 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303123 } else {
3124 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003125 x_offset = src_x;
3126 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003127 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303128 }
3129 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003130
Paulo Zanoni2db33662015-09-14 15:20:03 -03003131 intel_crtc->adjusted_x = x_offset;
3132 intel_crtc->adjusted_y = y_offset;
3133
Damien Lespiau70d21f02013-07-03 21:06:04 +01003134 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303135 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3136 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3137 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003138
3139 if (scaler_id >= 0) {
3140 uint32_t ps_ctrl = 0;
3141
3142 WARN_ON(!dst_w || !dst_h);
3143 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3144 crtc_state->scaler_state.scalers[scaler_id].mode;
3145 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3146 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3147 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3148 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3149 I915_WRITE(PLANE_POS(pipe, 0), 0);
3150 } else {
3151 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3152 }
3153
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003154 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003155
3156 POSTING_READ(PLANE_SURF(pipe, 0));
3157}
3158
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003159static void skylake_disable_primary_plane(struct drm_plane *primary,
3160 struct drm_crtc *crtc)
3161{
3162 struct drm_device *dev = crtc->dev;
3163 struct drm_i915_private *dev_priv = dev->dev_private;
3164 int pipe = to_intel_crtc(crtc)->pipe;
3165
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003166 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3167 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3168 POSTING_READ(PLANE_SURF(pipe, 0));
3169}
3170
Jesse Barnes17638cd2011-06-24 12:19:23 -07003171/* Assume fb object is pinned & idle & fenced and just update base pointers */
3172static int
3173intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3174 int x, int y, enum mode_set_atomic state)
3175{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003176 /* Support for kgdboc is disabled, this needs a major rework. */
3177 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003178
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003179 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003180}
3181
Ville Syrjälä75147472014-11-24 18:28:11 +02003182static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003183{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003184 struct drm_crtc *crtc;
3185
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003186 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3188 enum plane plane = intel_crtc->plane;
3189
3190 intel_prepare_page_flip(dev, plane);
3191 intel_finish_page_flip_plane(dev, plane);
3192 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003193}
3194
3195static void intel_update_primary_planes(struct drm_device *dev)
3196{
Ville Syrjälä75147472014-11-24 18:28:11 +02003197 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003198
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003199 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003200 struct intel_plane *plane = to_intel_plane(crtc->primary);
3201 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003202
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003203 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003204 plane_state = to_intel_plane_state(plane->base.state);
3205
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003206 if (plane_state->visible)
3207 plane->update_plane(&plane->base,
3208 to_intel_crtc_state(crtc->state),
3209 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003210
3211 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003212 }
3213}
3214
Ville Syrjälä75147472014-11-24 18:28:11 +02003215void intel_prepare_reset(struct drm_device *dev)
3216{
3217 /* no reset support for gen2 */
3218 if (IS_GEN2(dev))
3219 return;
3220
3221 /* reset doesn't touch the display */
3222 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3223 return;
3224
3225 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003226 /*
3227 * Disabling the crtcs gracefully seems nicer. Also the
3228 * g33 docs say we should at least disable all the planes.
3229 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003230 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003231}
3232
3233void intel_finish_reset(struct drm_device *dev)
3234{
3235 struct drm_i915_private *dev_priv = to_i915(dev);
3236
3237 /*
3238 * Flips in the rings will be nuked by the reset,
3239 * so complete all pending flips so that user space
3240 * will get its events and not get stuck.
3241 */
3242 intel_complete_page_flips(dev);
3243
3244 /* no reset support for gen2 */
3245 if (IS_GEN2(dev))
3246 return;
3247
3248 /* reset doesn't touch the display */
3249 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3250 /*
3251 * Flips in the rings have been nuked by the reset,
3252 * so update the base address of all primary
3253 * planes to the the last fb to make sure we're
3254 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003255 *
3256 * FIXME: Atomic will make this obsolete since we won't schedule
3257 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003258 */
3259 intel_update_primary_planes(dev);
3260 return;
3261 }
3262
3263 /*
3264 * The display has been reset as well,
3265 * so need a full re-initialization.
3266 */
3267 intel_runtime_pm_disable_interrupts(dev_priv);
3268 intel_runtime_pm_enable_interrupts(dev_priv);
3269
3270 intel_modeset_init_hw(dev);
3271
3272 spin_lock_irq(&dev_priv->irq_lock);
3273 if (dev_priv->display.hpd_irq_setup)
3274 dev_priv->display.hpd_irq_setup(dev);
3275 spin_unlock_irq(&dev_priv->irq_lock);
3276
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003277 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003278
3279 intel_hpd_init(dev_priv);
3280
3281 drm_modeset_unlock_all(dev);
3282}
3283
Chris Wilson7d5e3792014-03-04 13:15:08 +00003284static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3285{
3286 struct drm_device *dev = crtc->dev;
3287 struct drm_i915_private *dev_priv = dev->dev_private;
3288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289 bool pending;
3290
3291 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3292 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3293 return false;
3294
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003295 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003296 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003297 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003298
3299 return pending;
3300}
3301
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003302static void intel_update_pipe_config(struct intel_crtc *crtc,
3303 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003304{
3305 struct drm_device *dev = crtc->base.dev;
3306 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003307 struct intel_crtc_state *pipe_config =
3308 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003309
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003310 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3311 crtc->base.mode = crtc->base.state->mode;
3312
3313 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3314 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3315 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003316
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003317 if (HAS_DDI(dev))
3318 intel_set_pipe_csc(&crtc->base);
3319
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003320 /*
3321 * Update pipe size and adjust fitter if needed: the reason for this is
3322 * that in compute_mode_changes we check the native mode (not the pfit
3323 * mode) to see if we can flip rather than do a full mode set. In the
3324 * fastboot case, we'll flip, but if we don't update the pipesrc and
3325 * pfit state, we'll end up with a big fb scanned out into the wrong
3326 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003327 */
3328
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003329 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003330 ((pipe_config->pipe_src_w - 1) << 16) |
3331 (pipe_config->pipe_src_h - 1));
3332
3333 /* on skylake this is done by detaching scalers */
3334 if (INTEL_INFO(dev)->gen >= 9) {
3335 skl_detach_scalers(crtc);
3336
3337 if (pipe_config->pch_pfit.enabled)
3338 skylake_pfit_enable(crtc);
3339 } else if (HAS_PCH_SPLIT(dev)) {
3340 if (pipe_config->pch_pfit.enabled)
3341 ironlake_pfit_enable(crtc);
3342 else if (old_crtc_state->pch_pfit.enabled)
3343 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003344 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003345}
3346
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003347static void intel_fdi_normal_train(struct drm_crtc *crtc)
3348{
3349 struct drm_device *dev = crtc->dev;
3350 struct drm_i915_private *dev_priv = dev->dev_private;
3351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3352 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003353 i915_reg_t reg;
3354 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003355
3356 /* enable normal train */
3357 reg = FDI_TX_CTL(pipe);
3358 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003359 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003360 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3361 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003362 } else {
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003365 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003366 I915_WRITE(reg, temp);
3367
3368 reg = FDI_RX_CTL(pipe);
3369 temp = I915_READ(reg);
3370 if (HAS_PCH_CPT(dev)) {
3371 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3372 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3373 } else {
3374 temp &= ~FDI_LINK_TRAIN_NONE;
3375 temp |= FDI_LINK_TRAIN_NONE;
3376 }
3377 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3378
3379 /* wait one idle pattern time */
3380 POSTING_READ(reg);
3381 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003382
3383 /* IVB wants error correction enabled */
3384 if (IS_IVYBRIDGE(dev))
3385 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3386 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003387}
3388
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003389/* The FDI link training functions for ILK/Ibexpeak. */
3390static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3391{
3392 struct drm_device *dev = crtc->dev;
3393 struct drm_i915_private *dev_priv = dev->dev_private;
3394 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3395 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003396 i915_reg_t reg;
3397 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003398
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003399 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003400 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003401
Adam Jacksone1a44742010-06-25 15:32:14 -04003402 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3403 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 reg = FDI_RX_IMR(pipe);
3405 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003406 temp &= ~FDI_RX_SYMBOL_LOCK;
3407 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 I915_WRITE(reg, temp);
3409 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003410 udelay(150);
3411
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003413 reg = FDI_TX_CTL(pipe);
3414 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003415 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003416 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417 temp &= ~FDI_LINK_TRAIN_NONE;
3418 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003419 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420
Chris Wilson5eddb702010-09-11 13:48:45 +01003421 reg = FDI_RX_CTL(pipe);
3422 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423 temp &= ~FDI_LINK_TRAIN_NONE;
3424 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3426
3427 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 udelay(150);
3429
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003430 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003431 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3433 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003434
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003436 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3439
3440 if ((temp & FDI_RX_BIT_LOCK)) {
3441 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443 break;
3444 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003446 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003448
3449 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 reg = FDI_TX_CTL(pipe);
3451 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452 temp &= ~FDI_LINK_TRAIN_NONE;
3453 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 reg = FDI_RX_CTL(pipe);
3457 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 temp &= ~FDI_LINK_TRAIN_NONE;
3459 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 I915_WRITE(reg, temp);
3461
3462 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003463 udelay(150);
3464
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003466 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003467 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3469
3470 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 DRM_DEBUG_KMS("FDI train 2 done.\n");
3473 break;
3474 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003476 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478
3479 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003480
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481}
3482
Akshay Joshi0206e352011-08-16 15:34:10 -04003483static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3485 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3486 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3487 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3488};
3489
3490/* The FDI link training functions for SNB/Cougarpoint. */
3491static void gen6_fdi_link_train(struct drm_crtc *crtc)
3492{
3493 struct drm_device *dev = crtc->dev;
3494 struct drm_i915_private *dev_priv = dev->dev_private;
3495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3496 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003497 i915_reg_t reg;
3498 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003499
Adam Jacksone1a44742010-06-25 15:32:14 -04003500 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3501 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003502 reg = FDI_RX_IMR(pipe);
3503 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003504 temp &= ~FDI_RX_SYMBOL_LOCK;
3505 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 I915_WRITE(reg, temp);
3507
3508 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003509 udelay(150);
3510
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003511 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 reg = FDI_TX_CTL(pipe);
3513 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003514 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003515 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003516 temp &= ~FDI_LINK_TRAIN_NONE;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1;
3518 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3519 /* SNB-B */
3520 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522
Daniel Vetterd74cf322012-10-26 10:58:13 +02003523 I915_WRITE(FDI_RX_MISC(pipe),
3524 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3525
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003528 if (HAS_PCH_CPT(dev)) {
3529 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3530 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3531 } else {
3532 temp &= ~FDI_LINK_TRAIN_NONE;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1;
3534 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3536
3537 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003538 udelay(150);
3539
Akshay Joshi0206e352011-08-16 15:34:10 -04003540 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003541 reg = FDI_TX_CTL(pipe);
3542 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3544 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003545 I915_WRITE(reg, temp);
3546
3547 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548 udelay(500);
3549
Sean Paulfa37d392012-03-02 12:53:39 -05003550 for (retry = 0; retry < 5; retry++) {
3551 reg = FDI_RX_IIR(pipe);
3552 temp = I915_READ(reg);
3553 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3554 if (temp & FDI_RX_BIT_LOCK) {
3555 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3556 DRM_DEBUG_KMS("FDI train 1 done.\n");
3557 break;
3558 }
3559 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560 }
Sean Paulfa37d392012-03-02 12:53:39 -05003561 if (retry < 5)
3562 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 }
3564 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566
3567 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 reg = FDI_TX_CTL(pipe);
3569 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003570 temp &= ~FDI_LINK_TRAIN_NONE;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2;
3572 if (IS_GEN6(dev)) {
3573 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3574 /* SNB-B */
3575 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3576 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003577 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 reg = FDI_RX_CTL(pipe);
3580 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581 if (HAS_PCH_CPT(dev)) {
3582 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3583 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3584 } else {
3585 temp &= ~FDI_LINK_TRAIN_NONE;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2;
3587 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 I915_WRITE(reg, temp);
3589
3590 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003591 udelay(150);
3592
Akshay Joshi0206e352011-08-16 15:34:10 -04003593 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3597 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 I915_WRITE(reg, temp);
3599
3600 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601 udelay(500);
3602
Sean Paulfa37d392012-03-02 12:53:39 -05003603 for (retry = 0; retry < 5; retry++) {
3604 reg = FDI_RX_IIR(pipe);
3605 temp = I915_READ(reg);
3606 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3607 if (temp & FDI_RX_SYMBOL_LOCK) {
3608 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3609 DRM_DEBUG_KMS("FDI train 2 done.\n");
3610 break;
3611 }
3612 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003613 }
Sean Paulfa37d392012-03-02 12:53:39 -05003614 if (retry < 5)
3615 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003616 }
3617 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003618 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003619
3620 DRM_DEBUG_KMS("FDI train done.\n");
3621}
3622
Jesse Barnes357555c2011-04-28 15:09:55 -07003623/* Manual link training for Ivy Bridge A0 parts */
3624static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3625{
3626 struct drm_device *dev = crtc->dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003630 i915_reg_t reg;
3631 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003632
3633 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3634 for train result */
3635 reg = FDI_RX_IMR(pipe);
3636 temp = I915_READ(reg);
3637 temp &= ~FDI_RX_SYMBOL_LOCK;
3638 temp &= ~FDI_RX_BIT_LOCK;
3639 I915_WRITE(reg, temp);
3640
3641 POSTING_READ(reg);
3642 udelay(150);
3643
Daniel Vetter01a415f2012-10-27 15:58:40 +02003644 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3645 I915_READ(FDI_RX_IIR(pipe)));
3646
Jesse Barnes139ccd32013-08-19 11:04:55 -07003647 /* Try each vswing and preemphasis setting twice before moving on */
3648 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3649 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003650 reg = FDI_TX_CTL(pipe);
3651 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003652 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3653 temp &= ~FDI_TX_ENABLE;
3654 I915_WRITE(reg, temp);
3655
3656 reg = FDI_RX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp &= ~FDI_LINK_TRAIN_AUTO;
3659 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3660 temp &= ~FDI_RX_ENABLE;
3661 I915_WRITE(reg, temp);
3662
3663 /* enable CPU FDI TX and PCH FDI RX */
3664 reg = FDI_TX_CTL(pipe);
3665 temp = I915_READ(reg);
3666 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003667 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003668 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003669 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003670 temp |= snb_b_fdi_train_param[j/2];
3671 temp |= FDI_COMPOSITE_SYNC;
3672 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3673
3674 I915_WRITE(FDI_RX_MISC(pipe),
3675 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3676
3677 reg = FDI_RX_CTL(pipe);
3678 temp = I915_READ(reg);
3679 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3680 temp |= FDI_COMPOSITE_SYNC;
3681 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3682
3683 POSTING_READ(reg);
3684 udelay(1); /* should be 0.5us */
3685
3686 for (i = 0; i < 4; i++) {
3687 reg = FDI_RX_IIR(pipe);
3688 temp = I915_READ(reg);
3689 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3690
3691 if (temp & FDI_RX_BIT_LOCK ||
3692 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3693 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3694 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3695 i);
3696 break;
3697 }
3698 udelay(1); /* should be 0.5us */
3699 }
3700 if (i == 4) {
3701 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3702 continue;
3703 }
3704
3705 /* Train 2 */
3706 reg = FDI_TX_CTL(pipe);
3707 temp = I915_READ(reg);
3708 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3709 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3710 I915_WRITE(reg, temp);
3711
3712 reg = FDI_RX_CTL(pipe);
3713 temp = I915_READ(reg);
3714 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3715 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003716 I915_WRITE(reg, temp);
3717
3718 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003719 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003720
Jesse Barnes139ccd32013-08-19 11:04:55 -07003721 for (i = 0; i < 4; i++) {
3722 reg = FDI_RX_IIR(pipe);
3723 temp = I915_READ(reg);
3724 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003725
Jesse Barnes139ccd32013-08-19 11:04:55 -07003726 if (temp & FDI_RX_SYMBOL_LOCK ||
3727 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3728 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3729 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3730 i);
3731 goto train_done;
3732 }
3733 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003734 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003735 if (i == 4)
3736 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003737 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003738
Jesse Barnes139ccd32013-08-19 11:04:55 -07003739train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003740 DRM_DEBUG_KMS("FDI train done.\n");
3741}
3742
Daniel Vetter88cefb62012-08-12 19:27:14 +02003743static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003744{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003745 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003746 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003747 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003748 i915_reg_t reg;
3749 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003750
Jesse Barnes0e23b992010-09-10 11:10:00 -07003751 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003752 reg = FDI_RX_CTL(pipe);
3753 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003754 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003755 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003756 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003757 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3758
3759 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003760 udelay(200);
3761
3762 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003763 temp = I915_READ(reg);
3764 I915_WRITE(reg, temp | FDI_PCDCLK);
3765
3766 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003767 udelay(200);
3768
Paulo Zanoni20749732012-11-23 15:30:38 -02003769 /* Enable CPU FDI TX PLL, always on for Ironlake */
3770 reg = FDI_TX_CTL(pipe);
3771 temp = I915_READ(reg);
3772 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3773 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003774
Paulo Zanoni20749732012-11-23 15:30:38 -02003775 POSTING_READ(reg);
3776 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003777 }
3778}
3779
Daniel Vetter88cefb62012-08-12 19:27:14 +02003780static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3781{
3782 struct drm_device *dev = intel_crtc->base.dev;
3783 struct drm_i915_private *dev_priv = dev->dev_private;
3784 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003785 i915_reg_t reg;
3786 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003787
3788 /* Switch from PCDclk to Rawclk */
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3792
3793 /* Disable CPU FDI TX PLL */
3794 reg = FDI_TX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3797
3798 POSTING_READ(reg);
3799 udelay(100);
3800
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3804
3805 /* Wait for the clocks to turn off. */
3806 POSTING_READ(reg);
3807 udelay(100);
3808}
3809
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003810static void ironlake_fdi_disable(struct drm_crtc *crtc)
3811{
3812 struct drm_device *dev = crtc->dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3815 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003816 i915_reg_t reg;
3817 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003818
3819 /* disable CPU FDI tx and PCH FDI rx */
3820 reg = FDI_TX_CTL(pipe);
3821 temp = I915_READ(reg);
3822 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3823 POSTING_READ(reg);
3824
3825 reg = FDI_RX_CTL(pipe);
3826 temp = I915_READ(reg);
3827 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003828 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003829 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3830
3831 POSTING_READ(reg);
3832 udelay(100);
3833
3834 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003835 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003836 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003837
3838 /* still set train pattern 1 */
3839 reg = FDI_TX_CTL(pipe);
3840 temp = I915_READ(reg);
3841 temp &= ~FDI_LINK_TRAIN_NONE;
3842 temp |= FDI_LINK_TRAIN_PATTERN_1;
3843 I915_WRITE(reg, temp);
3844
3845 reg = FDI_RX_CTL(pipe);
3846 temp = I915_READ(reg);
3847 if (HAS_PCH_CPT(dev)) {
3848 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3850 } else {
3851 temp &= ~FDI_LINK_TRAIN_NONE;
3852 temp |= FDI_LINK_TRAIN_PATTERN_1;
3853 }
3854 /* BPC in FDI rx is consistent with that in PIPECONF */
3855 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003856 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003857 I915_WRITE(reg, temp);
3858
3859 POSTING_READ(reg);
3860 udelay(100);
3861}
3862
Chris Wilson5dce5b932014-01-20 10:17:36 +00003863bool intel_has_pending_fb_unpin(struct drm_device *dev)
3864{
3865 struct intel_crtc *crtc;
3866
3867 /* Note that we don't need to be called with mode_config.lock here
3868 * as our list of CRTC objects is static for the lifetime of the
3869 * device and so cannot disappear as we iterate. Similarly, we can
3870 * happily treat the predicates as racy, atomic checks as userspace
3871 * cannot claim and pin a new fb without at least acquring the
3872 * struct_mutex and so serialising with us.
3873 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003874 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003875 if (atomic_read(&crtc->unpin_work_count) == 0)
3876 continue;
3877
3878 if (crtc->unpin_work)
3879 intel_wait_for_vblank(dev, crtc->pipe);
3880
3881 return true;
3882 }
3883
3884 return false;
3885}
3886
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003887static void page_flip_completed(struct intel_crtc *intel_crtc)
3888{
3889 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3890 struct intel_unpin_work *work = intel_crtc->unpin_work;
3891
3892 /* ensure that the unpin work is consistent wrt ->pending. */
3893 smp_rmb();
3894 intel_crtc->unpin_work = NULL;
3895
3896 if (work->event)
3897 drm_send_vblank_event(intel_crtc->base.dev,
3898 intel_crtc->pipe,
3899 work->event);
3900
3901 drm_crtc_vblank_put(&intel_crtc->base);
3902
3903 wake_up_all(&dev_priv->pending_flip_queue);
3904 queue_work(dev_priv->wq, &work->work);
3905
3906 trace_i915_flip_complete(intel_crtc->plane,
3907 work->pending_flip_obj);
3908}
3909
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003910static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003911{
Chris Wilson0f911282012-04-17 10:05:38 +01003912 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003913 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003914 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003915
Daniel Vetter2c10d572012-12-20 21:24:07 +01003916 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003917
3918 ret = wait_event_interruptible_timeout(
3919 dev_priv->pending_flip_queue,
3920 !intel_crtc_has_pending_flip(crtc),
3921 60*HZ);
3922
3923 if (ret < 0)
3924 return ret;
3925
3926 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003928
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003929 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003930 if (intel_crtc->unpin_work) {
3931 WARN_ONCE(1, "Removing stuck page flip\n");
3932 page_flip_completed(intel_crtc);
3933 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003934 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003935 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003936
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003937 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003938}
3939
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003940static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3941{
3942 u32 temp;
3943
3944 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3945
3946 mutex_lock(&dev_priv->sb_lock);
3947
3948 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3949 temp |= SBI_SSCCTL_DISABLE;
3950 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3951
3952 mutex_unlock(&dev_priv->sb_lock);
3953}
3954
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003955/* Program iCLKIP clock to the desired frequency */
3956static void lpt_program_iclkip(struct drm_crtc *crtc)
3957{
3958 struct drm_device *dev = crtc->dev;
3959 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003960 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003961 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3962 u32 temp;
3963
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003964 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003965
3966 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003967 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 auxdiv = 1;
3969 divsel = 0x41;
3970 phaseinc = 0x20;
3971 } else {
3972 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003973 * but the adjusted_mode->crtc_clock in in KHz. To get the
3974 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003975 * convert the virtual clock precision to KHz here for higher
3976 * precision.
3977 */
3978 u32 iclk_virtual_root_freq = 172800 * 1000;
3979 u32 iclk_pi_range = 64;
3980 u32 desired_divisor, msb_divisor_value, pi_value;
3981
Ville Syrjäläa2572f52015-12-04 22:20:21 +02003982 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003983 msb_divisor_value = desired_divisor / iclk_pi_range;
3984 pi_value = desired_divisor % iclk_pi_range;
3985
3986 auxdiv = 0;
3987 divsel = msb_divisor_value - 2;
3988 phaseinc = pi_value;
3989 }
3990
3991 /* This should not happen with any sane values */
3992 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3993 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3994 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3995 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3996
3997 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003998 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003999 auxdiv,
4000 divsel,
4001 phasedir,
4002 phaseinc);
4003
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004004 mutex_lock(&dev_priv->sb_lock);
4005
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004006 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004007 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004008 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4009 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4010 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4011 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4012 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4013 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004014 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015
4016 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004017 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004018 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4019 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021
4022 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004023 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004024 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004025 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004026
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004027 mutex_unlock(&dev_priv->sb_lock);
4028
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004029 /* Wait for initialization time */
4030 udelay(24);
4031
4032 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4033}
4034
Daniel Vetter275f01b22013-05-03 11:49:47 +02004035static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4036 enum pipe pch_transcoder)
4037{
4038 struct drm_device *dev = crtc->base.dev;
4039 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004040 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004041
4042 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4043 I915_READ(HTOTAL(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4045 I915_READ(HBLANK(cpu_transcoder)));
4046 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4047 I915_READ(HSYNC(cpu_transcoder)));
4048
4049 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4050 I915_READ(VTOTAL(cpu_transcoder)));
4051 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4052 I915_READ(VBLANK(cpu_transcoder)));
4053 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4054 I915_READ(VSYNC(cpu_transcoder)));
4055 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4056 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4057}
4058
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004059static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004060{
4061 struct drm_i915_private *dev_priv = dev->dev_private;
4062 uint32_t temp;
4063
4064 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004065 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004066 return;
4067
4068 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4070
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004071 temp &= ~FDI_BC_BIFURCATION_SELECT;
4072 if (enable)
4073 temp |= FDI_BC_BIFURCATION_SELECT;
4074
4075 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004076 I915_WRITE(SOUTH_CHICKEN1, temp);
4077 POSTING_READ(SOUTH_CHICKEN1);
4078}
4079
4080static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4081{
4082 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004083
4084 switch (intel_crtc->pipe) {
4085 case PIPE_A:
4086 break;
4087 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004088 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004089 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004090 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004091 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004092
4093 break;
4094 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004095 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004096
4097 break;
4098 default:
4099 BUG();
4100 }
4101}
4102
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004103/* Return which DP Port should be selected for Transcoder DP control */
4104static enum port
4105intel_trans_dp_port_sel(struct drm_crtc *crtc)
4106{
4107 struct drm_device *dev = crtc->dev;
4108 struct intel_encoder *encoder;
4109
4110 for_each_encoder_on_crtc(dev, crtc, encoder) {
4111 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4112 encoder->type == INTEL_OUTPUT_EDP)
4113 return enc_to_dig_port(&encoder->base)->port;
4114 }
4115
4116 return -1;
4117}
4118
Jesse Barnesf67a5592011-01-05 10:31:48 -08004119/*
4120 * Enable PCH resources required for PCH ports:
4121 * - PCH PLLs
4122 * - FDI training & RX/TX
4123 * - update transcoder timings
4124 * - DP transcoding bits
4125 * - transcoder
4126 */
4127static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004128{
4129 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004130 struct drm_i915_private *dev_priv = dev->dev_private;
4131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4132 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004133 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004134
Daniel Vetterab9412b2013-05-03 11:49:46 +02004135 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004136
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004137 if (IS_IVYBRIDGE(dev))
4138 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4139
Daniel Vettercd986ab2012-10-26 10:58:12 +02004140 /* Write the TU size bits before fdi link training, so that error
4141 * detection works. */
4142 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4143 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4144
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004145 /*
4146 * Sometimes spurious CPU pipe underruns happen during FDI
4147 * training, at least with VGA+HDMI cloning. Suppress them.
4148 */
4149 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4150
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004152 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004153
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004154 /* We need to program the right clock selection before writing the pixel
4155 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004156 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004157 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004158
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004160 temp |= TRANS_DPLL_ENABLE(pipe);
4161 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004162 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004163 temp |= sel;
4164 else
4165 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004167 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004168
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004169 /* XXX: pch pll's can be enabled any time before we enable the PCH
4170 * transcoder, and we actually should do this to not upset any PCH
4171 * transcoder that already use the clock when we share it.
4172 *
4173 * Note that enable_shared_dpll tries to do the right thing, but
4174 * get_shared_dpll unconditionally resets the pll - we need that to have
4175 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004176 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004177
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004178 /* set transcoder timing, panel must allow it */
4179 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004180 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004181
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004182 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004183
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004184 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4185
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004186 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004187 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004188 const struct drm_display_mode *adjusted_mode =
4189 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004190 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004191 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004192 temp = I915_READ(reg);
4193 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004194 TRANS_DP_SYNC_MASK |
4195 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004196 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004197 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004198
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004199 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004200 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004201 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004202 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004203
4204 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004205 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004208 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004209 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004210 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004211 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004212 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004213 break;
4214 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004215 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 }
4217
Chris Wilson5eddb702010-09-11 13:48:45 +01004218 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004219 }
4220
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004221 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004222}
4223
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004224static void lpt_pch_enable(struct drm_crtc *crtc)
4225{
4226 struct drm_device *dev = crtc->dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
4228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004229 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004230
Daniel Vetterab9412b2013-05-03 11:49:46 +02004231 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004232
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004233 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004234
Paulo Zanoni0540e482012-10-31 18:12:40 -02004235 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004236 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004237
Paulo Zanoni937bb612012-10-31 18:12:47 -02004238 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004239}
4240
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004241struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4242 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004243{
Daniel Vettere2b78262013-06-07 23:10:03 +02004244 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004245 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004246 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004247 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004248 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004250 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4251
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004252 if (HAS_PCH_IBX(dev_priv->dev)) {
4253 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004254 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004255 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004256
Daniel Vetter46edb022013-06-05 13:34:12 +02004257 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4258 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004259
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004260 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004261
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004262 goto found;
4263 }
4264
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304265 if (IS_BROXTON(dev_priv->dev)) {
4266 /* PLL is attached to port in bxt */
4267 struct intel_encoder *encoder;
4268 struct intel_digital_port *intel_dig_port;
4269
4270 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4271 if (WARN_ON(!encoder))
4272 return NULL;
4273
4274 intel_dig_port = enc_to_dig_port(&encoder->base);
4275 /* 1:1 mapping between ports and PLLs */
4276 i = (enum intel_dpll_id)intel_dig_port->port;
4277 pll = &dev_priv->shared_dplls[i];
4278 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4279 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004280 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304281
4282 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004283 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4284 /* Do not consider SPLL */
4285 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304286
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004287 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004288 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004289
4290 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004291 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004292 continue;
4293
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004294 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004295 &shared_dpll[i].hw_state,
4296 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004297 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004298 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004299 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004300 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004301 goto found;
4302 }
4303 }
4304
4305 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004306 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4307 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004308 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004309 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4310 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004311 goto found;
4312 }
4313 }
4314
4315 return NULL;
4316
4317found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004318 if (shared_dpll[i].crtc_mask == 0)
4319 shared_dpll[i].hw_state =
4320 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004321
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004322 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004323 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4324 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004325
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004326 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004327
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004328 return pll;
4329}
4330
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004331static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004332{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004333 struct drm_i915_private *dev_priv = to_i915(state->dev);
4334 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004335 struct intel_shared_dpll *pll;
4336 enum intel_dpll_id i;
4337
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004338 if (!to_intel_atomic_state(state)->dpll_set)
4339 return;
4340
4341 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004342 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4343 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004344 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004345 }
4346}
4347
Daniel Vettera1520312013-05-03 11:49:50 +02004348static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004349{
4350 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004351 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004352 u32 temp;
4353
4354 temp = I915_READ(dslreg);
4355 udelay(500);
4356 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004357 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004358 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004359 }
4360}
4361
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004362static int
4363skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4364 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4365 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004366{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004367 struct intel_crtc_scaler_state *scaler_state =
4368 &crtc_state->scaler_state;
4369 struct intel_crtc *intel_crtc =
4370 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004371 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004372
4373 need_scaling = intel_rotation_90_or_270(rotation) ?
4374 (src_h != dst_w || src_w != dst_h):
4375 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004376
4377 /*
4378 * if plane is being disabled or scaler is no more required or force detach
4379 * - free scaler binded to this plane/crtc
4380 * - in order to do this, update crtc->scaler_usage
4381 *
4382 * Here scaler state in crtc_state is set free so that
4383 * scaler can be assigned to other user. Actual register
4384 * update to free the scaler is done in plane/panel-fit programming.
4385 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4386 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004387 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004388 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004389 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004390 scaler_state->scalers[*scaler_id].in_use = 0;
4391
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004392 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4393 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4394 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004395 scaler_state->scaler_users);
4396 *scaler_id = -1;
4397 }
4398 return 0;
4399 }
4400
4401 /* range checks */
4402 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4403 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4404
4405 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4406 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004407 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004408 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004409 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004410 return -EINVAL;
4411 }
4412
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004413 /* mark this plane as a scaler user in crtc_state */
4414 scaler_state->scaler_users |= (1 << scaler_user);
4415 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4416 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4417 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4418 scaler_state->scaler_users);
4419
4420 return 0;
4421}
4422
4423/**
4424 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4425 *
4426 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004427 *
4428 * Return
4429 * 0 - scaler_usage updated successfully
4430 * error - requested scaling cannot be supported or other error condition
4431 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004432int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433{
4434 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004435 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004436
4437 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4438 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4439
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004440 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004441 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004442 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004443 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004444}
4445
4446/**
4447 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4448 *
4449 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004450 * @plane_state: atomic plane state to update
4451 *
4452 * Return
4453 * 0 - scaler_usage updated successfully
4454 * error - requested scaling cannot be supported or other error condition
4455 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004456static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4457 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004458{
4459
4460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004461 struct intel_plane *intel_plane =
4462 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004463 struct drm_framebuffer *fb = plane_state->base.fb;
4464 int ret;
4465
4466 bool force_detach = !fb || !plane_state->visible;
4467
4468 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4469 intel_plane->base.base.id, intel_crtc->pipe,
4470 drm_plane_index(&intel_plane->base));
4471
4472 ret = skl_update_scaler(crtc_state, force_detach,
4473 drm_plane_index(&intel_plane->base),
4474 &plane_state->scaler_id,
4475 plane_state->base.rotation,
4476 drm_rect_width(&plane_state->src) >> 16,
4477 drm_rect_height(&plane_state->src) >> 16,
4478 drm_rect_width(&plane_state->dst),
4479 drm_rect_height(&plane_state->dst));
4480
4481 if (ret || plane_state->scaler_id < 0)
4482 return ret;
4483
Chandra Kondurua1b22782015-04-07 15:28:45 -07004484 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004485 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004486 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004487 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004488 return -EINVAL;
4489 }
4490
4491 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004492 switch (fb->pixel_format) {
4493 case DRM_FORMAT_RGB565:
4494 case DRM_FORMAT_XBGR8888:
4495 case DRM_FORMAT_XRGB8888:
4496 case DRM_FORMAT_ABGR8888:
4497 case DRM_FORMAT_ARGB8888:
4498 case DRM_FORMAT_XRGB2101010:
4499 case DRM_FORMAT_XBGR2101010:
4500 case DRM_FORMAT_YUYV:
4501 case DRM_FORMAT_YVYU:
4502 case DRM_FORMAT_UYVY:
4503 case DRM_FORMAT_VYUY:
4504 break;
4505 default:
4506 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4507 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4508 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004509 }
4510
Chandra Kondurua1b22782015-04-07 15:28:45 -07004511 return 0;
4512}
4513
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004514static void skylake_scaler_disable(struct intel_crtc *crtc)
4515{
4516 int i;
4517
4518 for (i = 0; i < crtc->num_scalers; i++)
4519 skl_detach_scaler(crtc, i);
4520}
4521
4522static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004523{
4524 struct drm_device *dev = crtc->base.dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004527 struct intel_crtc_scaler_state *scaler_state =
4528 &crtc->config->scaler_state;
4529
4530 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4531
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004532 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004533 int id;
4534
4535 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4536 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4537 return;
4538 }
4539
4540 id = scaler_state->scaler_id;
4541 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4542 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4543 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4544 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4545
4546 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004547 }
4548}
4549
Jesse Barnesb074cec2013-04-25 12:55:02 -07004550static void ironlake_pfit_enable(struct intel_crtc *crtc)
4551{
4552 struct drm_device *dev = crtc->base.dev;
4553 struct drm_i915_private *dev_priv = dev->dev_private;
4554 int pipe = crtc->pipe;
4555
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004556 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004557 /* Force use of hard-coded filter coefficients
4558 * as some pre-programmed values are broken,
4559 * e.g. x201.
4560 */
4561 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4563 PF_PIPE_SEL_IVB(pipe));
4564 else
4565 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004566 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4567 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004568 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004569}
4570
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004571void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004573 struct drm_device *dev = crtc->base.dev;
4574 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004575
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004576 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004577 return;
4578
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004579 /* We can only enable IPS after we enable a plane and wait for a vblank */
4580 intel_wait_for_vblank(dev, crtc->pipe);
4581
Paulo Zanonid77e4532013-09-24 13:52:55 -03004582 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004583 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004584 mutex_lock(&dev_priv->rps.hw_lock);
4585 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4586 mutex_unlock(&dev_priv->rps.hw_lock);
4587 /* Quoting Art Runyan: "its not safe to expect any particular
4588 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004589 * mailbox." Moreover, the mailbox may return a bogus state,
4590 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004591 */
4592 } else {
4593 I915_WRITE(IPS_CTL, IPS_ENABLE);
4594 /* The bit only becomes 1 in the next vblank, so this wait here
4595 * is essentially intel_wait_for_vblank. If we don't have this
4596 * and don't wait for vblanks until the end of crtc_enable, then
4597 * the HW state readout code will complain that the expected
4598 * IPS_CTL value is not the one we read. */
4599 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4600 DRM_ERROR("Timed out waiting for IPS enable\n");
4601 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004602}
4603
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004604void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004605{
4606 struct drm_device *dev = crtc->base.dev;
4607 struct drm_i915_private *dev_priv = dev->dev_private;
4608
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004609 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004610 return;
4611
4612 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004613 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004614 mutex_lock(&dev_priv->rps.hw_lock);
4615 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4616 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004617 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4618 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4619 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004620 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004621 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004622 POSTING_READ(IPS_CTL);
4623 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004624
4625 /* We need to wait for a vblank before we can disable the plane. */
4626 intel_wait_for_vblank(dev, crtc->pipe);
4627}
4628
4629/** Loads the palette/gamma unit for the CRTC with the prepared values */
4630static void intel_crtc_load_lut(struct drm_crtc *crtc)
4631{
4632 struct drm_device *dev = crtc->dev;
4633 struct drm_i915_private *dev_priv = dev->dev_private;
4634 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4635 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004636 int i;
4637 bool reenable_ips = false;
4638
4639 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004640 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004641 return;
4642
Imre Deak50360402015-01-16 00:55:16 -08004643 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004644 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004645 assert_dsi_pll_enabled(dev_priv);
4646 else
4647 assert_pll_enabled(dev_priv, pipe);
4648 }
4649
Paulo Zanonid77e4532013-09-24 13:52:55 -03004650 /* Workaround : Do not read or write the pipe palette/gamma data while
4651 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4652 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004653 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004654 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4655 GAMMA_MODE_MODE_SPLIT)) {
4656 hsw_disable_ips(intel_crtc);
4657 reenable_ips = true;
4658 }
4659
4660 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004661 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004662
4663 if (HAS_GMCH_DISPLAY(dev))
4664 palreg = PALETTE(pipe, i);
4665 else
4666 palreg = LGC_PALETTE(pipe, i);
4667
4668 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004669 (intel_crtc->lut_r[i] << 16) |
4670 (intel_crtc->lut_g[i] << 8) |
4671 intel_crtc->lut_b[i]);
4672 }
4673
4674 if (reenable_ips)
4675 hsw_enable_ips(intel_crtc);
4676}
4677
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004678static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004679{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004680 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004681 struct drm_device *dev = intel_crtc->base.dev;
4682 struct drm_i915_private *dev_priv = dev->dev_private;
4683
4684 mutex_lock(&dev->struct_mutex);
4685 dev_priv->mm.interruptible = false;
4686 (void) intel_overlay_switch_off(intel_crtc->overlay);
4687 dev_priv->mm.interruptible = true;
4688 mutex_unlock(&dev->struct_mutex);
4689 }
4690
4691 /* Let userspace switch the overlay on again. In most cases userspace
4692 * has to recompute where to put it anyway.
4693 */
4694}
4695
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004696/**
4697 * intel_post_enable_primary - Perform operations after enabling primary plane
4698 * @crtc: the CRTC whose primary plane was just enabled
4699 *
4700 * Performs potentially sleeping operations that must be done after the primary
4701 * plane is enabled, such as updating FBC and IPS. Note that this may be
4702 * called due to an explicit primary plane update, or due to an implicit
4703 * re-enable that is caused when a sprite plane is updated to no longer
4704 * completely hide the primary plane.
4705 */
4706static void
4707intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708{
4709 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004710 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4712 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004713
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004714 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004715 * FIXME IPS should be fine as long as one plane is
4716 * enabled, but in practice it seems to have problems
4717 * when going from primary only to sprite only and vice
4718 * versa.
4719 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004720 hsw_enable_ips(intel_crtc);
4721
Daniel Vetterf99d7062014-06-19 16:01:59 +02004722 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004723 * Gen2 reports pipe underruns whenever all planes are disabled.
4724 * So don't enable underrun reporting before at least some planes
4725 * are enabled.
4726 * FIXME: Need to fix the logic to work when we turn off all planes
4727 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004728 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004729 if (IS_GEN2(dev))
4730 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4731
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004732 /* Underruns don't always raise interrupts, so check manually. */
4733 intel_check_cpu_fifo_underruns(dev_priv);
4734 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004735}
4736
4737/**
4738 * intel_pre_disable_primary - Perform operations before disabling primary plane
4739 * @crtc: the CRTC whose primary plane is to be disabled
4740 *
4741 * Performs potentially sleeping operations that must be done before the
4742 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4743 * be called due to an explicit primary plane update, or due to an implicit
4744 * disable that is caused when a sprite plane completely hides the primary
4745 * plane.
4746 */
4747static void
4748intel_pre_disable_primary(struct drm_crtc *crtc)
4749{
4750 struct drm_device *dev = crtc->dev;
4751 struct drm_i915_private *dev_priv = dev->dev_private;
4752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4753 int pipe = intel_crtc->pipe;
4754
4755 /*
4756 * Gen2 reports pipe underruns whenever all planes are disabled.
4757 * So diasble underrun reporting before all the planes get disabled.
4758 * FIXME: Need to fix the logic to work when we turn off all planes
4759 * but leave the pipe running.
4760 */
4761 if (IS_GEN2(dev))
4762 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4763
4764 /*
4765 * Vblank time updates from the shadow to live plane control register
4766 * are blocked if the memory self-refresh mode is active at that
4767 * moment. So to make sure the plane gets truly disabled, disable
4768 * first the self-refresh mode. The self-refresh enable bit in turn
4769 * will be checked/applied by the HW only at the next frame start
4770 * event which is after the vblank start event, so we need to have a
4771 * wait-for-vblank between disabling the plane and the pipe.
4772 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004773 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004774 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004775 dev_priv->wm.vlv.cxsr = false;
4776 intel_wait_for_vblank(dev, pipe);
4777 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004778
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004779 /*
4780 * FIXME IPS should be fine as long as one plane is
4781 * enabled, but in practice it seems to have problems
4782 * when going from primary only to sprite only and vice
4783 * versa.
4784 */
4785 hsw_disable_ips(intel_crtc);
4786}
4787
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004788static void intel_post_plane_update(struct intel_crtc *crtc)
4789{
4790 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004791 struct intel_crtc_state *pipe_config =
4792 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004793 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004794
4795 if (atomic->wait_vblank)
4796 intel_wait_for_vblank(dev, crtc->pipe);
4797
4798 intel_frontbuffer_flip(dev, atomic->fb_bits);
4799
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004800 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004801
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004802 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004803 intel_update_watermarks(&crtc->base);
4804
Paulo Zanonic80ac852015-07-02 19:25:13 -03004805 if (atomic->update_fbc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004806 intel_fbc_post_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004807
4808 if (atomic->post_enable_primary)
4809 intel_post_enable_primary(&crtc->base);
4810
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004811 memset(atomic, 0, sizeof(*atomic));
4812}
4813
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004814static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004815{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004816 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004817 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004818 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004819 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004820 struct intel_crtc_state *pipe_config =
4821 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004822 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4823 struct drm_plane *primary = crtc->base.primary;
4824 struct drm_plane_state *old_pri_state =
4825 drm_atomic_get_existing_plane_state(old_state, primary);
4826 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004827
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004828 if (atomic->update_fbc)
4829 intel_fbc_pre_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004830
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004831 if (old_pri_state) {
4832 struct intel_plane_state *primary_state =
4833 to_intel_plane_state(primary->state);
4834 struct intel_plane_state *old_primary_state =
4835 to_intel_plane_state(old_pri_state);
4836
4837 if (old_primary_state->visible &&
4838 (modeset || !primary_state->visible))
4839 intel_pre_disable_primary(&crtc->base);
4840 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004841
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004842 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004843 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004844
4845 if (old_crtc_state->base.active)
4846 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004847 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004848
Matt Roperbf220452016-01-19 11:43:04 -08004849 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004850 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004851}
4852
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004853static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004854{
4855 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004857 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004858 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004859
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004860 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004861
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004862 drm_for_each_plane_mask(p, dev, plane_mask)
4863 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004864
Daniel Vetterf99d7062014-06-19 16:01:59 +02004865 /*
4866 * FIXME: Once we grow proper nuclear flip support out of this we need
4867 * to compute the mask of flip planes precisely. For the time being
4868 * consider this a flip to a NULL plane.
4869 */
4870 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004871}
4872
Jesse Barnesf67a5592011-01-05 10:31:48 -08004873static void ironlake_crtc_enable(struct drm_crtc *crtc)
4874{
4875 struct drm_device *dev = crtc->dev;
4876 struct drm_i915_private *dev_priv = dev->dev_private;
4877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004878 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004879 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004880
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004881 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004882 return;
4883
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004884 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004885 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4886
4887 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004888 intel_prepare_shared_dpll(intel_crtc);
4889
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004890 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304891 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004892
4893 intel_set_pipe_timings(intel_crtc);
4894
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004895 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004896 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004897 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004898 }
4899
4900 ironlake_set_pipeconf(crtc);
4901
Jesse Barnesf67a5592011-01-05 10:31:48 -08004902 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004903
Daniel Vettera72e4c92014-09-30 10:56:47 +02004904 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004905
Daniel Vetterf6736a12013-06-05 13:34:30 +02004906 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004907 if (encoder->pre_enable)
4908 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004910 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004911 /* Note: FDI PLL enabling _must_ be done before we enable the
4912 * cpu pipes, hence this is separate from all the other fdi/pch
4913 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004914 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004915 } else {
4916 assert_fdi_tx_disabled(dev_priv, pipe);
4917 assert_fdi_rx_disabled(dev_priv, pipe);
4918 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004919
Jesse Barnesb074cec2013-04-25 12:55:02 -07004920 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004921
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004922 /*
4923 * On ILK+ LUT must be loaded before the pipe is running but with
4924 * clocks enabled
4925 */
4926 intel_crtc_load_lut(crtc);
4927
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004928 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004929 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004930
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004931 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004932 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004933
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004934 assert_vblank_disabled(crtc);
4935 drm_crtc_vblank_on(crtc);
4936
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004937 for_each_encoder_on_crtc(dev, crtc, encoder)
4938 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004939
4940 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004941 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004942
4943 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4944 if (intel_crtc->config->has_pch_encoder)
4945 intel_wait_for_vblank(dev, pipe);
4946 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004947}
4948
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004949/* IPS only exists on ULT machines and is tied to pipe A. */
4950static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4951{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004952 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004953}
4954
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004955static void haswell_crtc_enable(struct drm_crtc *crtc)
4956{
4957 struct drm_device *dev = crtc->dev;
4958 struct drm_i915_private *dev_priv = dev->dev_private;
4959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4960 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004961 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4962 struct intel_crtc_state *pipe_config =
4963 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004964
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004965 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004966 return;
4967
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004968 if (intel_crtc->config->has_pch_encoder)
4969 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4970 false);
4971
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004972 if (intel_crtc_to_shared_dpll(intel_crtc))
4973 intel_enable_shared_dpll(intel_crtc);
4974
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004975 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304976 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004977
4978 intel_set_pipe_timings(intel_crtc);
4979
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004980 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4981 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4982 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004983 }
4984
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004985 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004986 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004987 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004988 }
4989
4990 haswell_set_pipeconf(crtc);
4991
4992 intel_set_pipe_csc(crtc);
4993
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004994 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004995
Daniel Vetter6b698512015-11-28 11:05:39 +01004996 if (intel_crtc->config->has_pch_encoder)
4997 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4998 else
4999 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5000
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305001 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005002 if (encoder->pre_enable)
5003 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305004 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005005
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005006 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005007 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005008
Jani Nikulaa65347b2015-11-27 12:21:46 +02005009 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305010 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005011
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005012 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005013 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005014 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005015 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005016
5017 /*
5018 * On ILK+ LUT must be loaded before the pipe is running but with
5019 * clocks enabled
5020 */
5021 intel_crtc_load_lut(crtc);
5022
Paulo Zanoni1f544382012-10-24 11:32:00 -02005023 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005024 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305025 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005026
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005027 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005028 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005029
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005030 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005031 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005032
Jani Nikulaa65347b2015-11-27 12:21:46 +02005033 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005034 intel_ddi_set_vc_payload_alloc(crtc, true);
5035
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005036 assert_vblank_disabled(crtc);
5037 drm_crtc_vblank_on(crtc);
5038
Jani Nikula8807e552013-08-30 19:40:32 +03005039 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005040 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005041 intel_opregion_notify_encoder(encoder, true);
5042 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005043
Daniel Vetter6b698512015-11-28 11:05:39 +01005044 if (intel_crtc->config->has_pch_encoder) {
5045 intel_wait_for_vblank(dev, pipe);
5046 intel_wait_for_vblank(dev, pipe);
5047 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005048 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5049 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005050 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005051
Paulo Zanonie4916942013-09-20 16:21:19 -03005052 /* If we change the relative order between pipe/planes enabling, we need
5053 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005054 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5055 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5056 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5057 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5058 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005059}
5060
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005061static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005062{
5063 struct drm_device *dev = crtc->base.dev;
5064 struct drm_i915_private *dev_priv = dev->dev_private;
5065 int pipe = crtc->pipe;
5066
5067 /* To avoid upsetting the power well on haswell only disable the pfit if
5068 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005069 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005070 I915_WRITE(PF_CTL(pipe), 0);
5071 I915_WRITE(PF_WIN_POS(pipe), 0);
5072 I915_WRITE(PF_WIN_SZ(pipe), 0);
5073 }
5074}
5075
Jesse Barnes6be4a602010-09-10 10:26:01 -07005076static void ironlake_crtc_disable(struct drm_crtc *crtc)
5077{
5078 struct drm_device *dev = crtc->dev;
5079 struct drm_i915_private *dev_priv = dev->dev_private;
5080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005081 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005082 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005083
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005084 if (intel_crtc->config->has_pch_encoder)
5085 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5086
Daniel Vetterea9d7582012-07-10 10:42:52 +02005087 for_each_encoder_on_crtc(dev, crtc, encoder)
5088 encoder->disable(encoder);
5089
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005090 drm_crtc_vblank_off(crtc);
5091 assert_vblank_disabled(crtc);
5092
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005093 /*
5094 * Sometimes spurious CPU pipe underruns happen when the
5095 * pipe is already disabled, but FDI RX/TX is still enabled.
5096 * Happens at least with VGA+HDMI cloning. Suppress them.
5097 */
5098 if (intel_crtc->config->has_pch_encoder)
5099 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5100
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005101 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005102
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005103 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005104
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005105 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005106 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005107 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5108 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005109
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005110 for_each_encoder_on_crtc(dev, crtc, encoder)
5111 if (encoder->post_disable)
5112 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005113
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005114 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005115 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005116
Daniel Vetterd925c592013-06-05 13:34:04 +02005117 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005118 i915_reg_t reg;
5119 u32 temp;
5120
Daniel Vetterd925c592013-06-05 13:34:04 +02005121 /* disable TRANS_DP_CTL */
5122 reg = TRANS_DP_CTL(pipe);
5123 temp = I915_READ(reg);
5124 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5125 TRANS_DP_PORT_SEL_MASK);
5126 temp |= TRANS_DP_PORT_SEL_NONE;
5127 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005128
Daniel Vetterd925c592013-06-05 13:34:04 +02005129 /* disable DPLL_SEL */
5130 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005131 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005132 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005133 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005134
Daniel Vetterd925c592013-06-05 13:34:04 +02005135 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005136 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005137
5138 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005139}
5140
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005141static void haswell_crtc_disable(struct drm_crtc *crtc)
5142{
5143 struct drm_device *dev = crtc->dev;
5144 struct drm_i915_private *dev_priv = dev->dev_private;
5145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5146 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005147 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005148
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005149 if (intel_crtc->config->has_pch_encoder)
5150 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5151 false);
5152
Jani Nikula8807e552013-08-30 19:40:32 +03005153 for_each_encoder_on_crtc(dev, crtc, encoder) {
5154 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005155 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005156 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005157
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005158 drm_crtc_vblank_off(crtc);
5159 assert_vblank_disabled(crtc);
5160
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005161 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005162
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005163 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005164 intel_ddi_set_vc_payload_alloc(crtc, false);
5165
Jani Nikulaa65347b2015-11-27 12:21:46 +02005166 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305167 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005168
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005169 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005170 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005171 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005172 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005173
Jani Nikulaa65347b2015-11-27 12:21:46 +02005174 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305175 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005176
Imre Deak97b040a2014-06-25 22:01:50 +03005177 for_each_encoder_on_crtc(dev, crtc, encoder)
5178 if (encoder->post_disable)
5179 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005180
Ville Syrjälä92966a32015-12-08 16:05:48 +02005181 if (intel_crtc->config->has_pch_encoder) {
5182 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005183 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005184 intel_ddi_fdi_disable(crtc);
5185
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005186 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5187 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005188 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005189}
5190
Jesse Barnes2dd24552013-04-25 12:55:01 -07005191static void i9xx_pfit_enable(struct intel_crtc *crtc)
5192{
5193 struct drm_device *dev = crtc->base.dev;
5194 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005195 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005196
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005197 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005198 return;
5199
Daniel Vetterc0b03412013-05-28 12:05:54 +02005200 /*
5201 * The panel fitter should only be adjusted whilst the pipe is disabled,
5202 * according to register description and PRM.
5203 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005204 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5205 assert_pipe_disabled(dev_priv, crtc->pipe);
5206
Jesse Barnesb074cec2013-04-25 12:55:02 -07005207 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5208 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005209
5210 /* Border color in case we don't scale up to the full screen. Black by
5211 * default, change to something else for debugging. */
5212 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005213}
5214
Dave Airlied05410f2014-06-05 13:22:59 +10005215static enum intel_display_power_domain port_to_power_domain(enum port port)
5216{
5217 switch (port) {
5218 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005219 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005220 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005221 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005222 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005223 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005224 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005225 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005226 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005227 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005228 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005229 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005230 return POWER_DOMAIN_PORT_OTHER;
5231 }
5232}
5233
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005234static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5235{
5236 switch (port) {
5237 case PORT_A:
5238 return POWER_DOMAIN_AUX_A;
5239 case PORT_B:
5240 return POWER_DOMAIN_AUX_B;
5241 case PORT_C:
5242 return POWER_DOMAIN_AUX_C;
5243 case PORT_D:
5244 return POWER_DOMAIN_AUX_D;
5245 case PORT_E:
5246 /* FIXME: Check VBT for actual wiring of PORT E */
5247 return POWER_DOMAIN_AUX_D;
5248 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005249 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005250 return POWER_DOMAIN_AUX_A;
5251 }
5252}
5253
Imre Deak319be8a2014-03-04 19:22:57 +02005254enum intel_display_power_domain
5255intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005256{
Imre Deak319be8a2014-03-04 19:22:57 +02005257 struct drm_device *dev = intel_encoder->base.dev;
5258 struct intel_digital_port *intel_dig_port;
5259
5260 switch (intel_encoder->type) {
5261 case INTEL_OUTPUT_UNKNOWN:
5262 /* Only DDI platforms should ever use this output type */
5263 WARN_ON_ONCE(!HAS_DDI(dev));
5264 case INTEL_OUTPUT_DISPLAYPORT:
5265 case INTEL_OUTPUT_HDMI:
5266 case INTEL_OUTPUT_EDP:
5267 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005268 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005269 case INTEL_OUTPUT_DP_MST:
5270 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5271 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005272 case INTEL_OUTPUT_ANALOG:
5273 return POWER_DOMAIN_PORT_CRT;
5274 case INTEL_OUTPUT_DSI:
5275 return POWER_DOMAIN_PORT_DSI;
5276 default:
5277 return POWER_DOMAIN_PORT_OTHER;
5278 }
5279}
5280
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005281enum intel_display_power_domain
5282intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5283{
5284 struct drm_device *dev = intel_encoder->base.dev;
5285 struct intel_digital_port *intel_dig_port;
5286
5287 switch (intel_encoder->type) {
5288 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005289 case INTEL_OUTPUT_HDMI:
5290 /*
5291 * Only DDI platforms should ever use these output types.
5292 * We can get here after the HDMI detect code has already set
5293 * the type of the shared encoder. Since we can't be sure
5294 * what's the status of the given connectors, play safe and
5295 * run the DP detection too.
5296 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005297 WARN_ON_ONCE(!HAS_DDI(dev));
5298 case INTEL_OUTPUT_DISPLAYPORT:
5299 case INTEL_OUTPUT_EDP:
5300 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5301 return port_to_aux_power_domain(intel_dig_port->port);
5302 case INTEL_OUTPUT_DP_MST:
5303 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5304 return port_to_aux_power_domain(intel_dig_port->port);
5305 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005306 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005307 return POWER_DOMAIN_AUX_A;
5308 }
5309}
5310
Imre Deak319be8a2014-03-04 19:22:57 +02005311static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5312{
5313 struct drm_device *dev = crtc->dev;
5314 struct intel_encoder *intel_encoder;
5315 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5316 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005317 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005318 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005319
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005320 if (!crtc->state->active)
5321 return 0;
5322
Imre Deak77d22dc2014-03-05 16:20:52 +02005323 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5324 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005325 if (intel_crtc->config->pch_pfit.enabled ||
5326 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005327 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5328
Imre Deak319be8a2014-03-04 19:22:57 +02005329 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5330 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5331
Imre Deak77d22dc2014-03-05 16:20:52 +02005332 return mask;
5333}
5334
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005335static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5336{
5337 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5338 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5339 enum intel_display_power_domain domain;
5340 unsigned long domains, new_domains, old_domains;
5341
5342 old_domains = intel_crtc->enabled_power_domains;
5343 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5344
5345 domains = new_domains & ~old_domains;
5346
5347 for_each_power_domain(domain, domains)
5348 intel_display_power_get(dev_priv, domain);
5349
5350 return old_domains & ~new_domains;
5351}
5352
5353static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5354 unsigned long domains)
5355{
5356 enum intel_display_power_domain domain;
5357
5358 for_each_power_domain(domain, domains)
5359 intel_display_power_put(dev_priv, domain);
5360}
5361
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005362static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005363{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005364 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005365 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005366 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005367 unsigned long put_domains[I915_MAX_PIPES] = {};
5368 struct drm_crtc_state *crtc_state;
5369 struct drm_crtc *crtc;
5370 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005371
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005372 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5373 if (needs_modeset(crtc->state))
5374 put_domains[to_intel_crtc(crtc)->pipe] =
5375 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005376 }
5377
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005378 if (dev_priv->display.modeset_commit_cdclk &&
5379 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5380 dev_priv->display.modeset_commit_cdclk(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005381
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005382 for (i = 0; i < I915_MAX_PIPES; i++)
5383 if (put_domains[i])
5384 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005385}
5386
Mika Kaholaadafdc62015-08-18 14:36:59 +03005387static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5388{
5389 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5390
5391 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5392 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5393 return max_cdclk_freq;
5394 else if (IS_CHERRYVIEW(dev_priv))
5395 return max_cdclk_freq*95/100;
5396 else if (INTEL_INFO(dev_priv)->gen < 4)
5397 return 2*max_cdclk_freq*90/100;
5398 else
5399 return max_cdclk_freq*90/100;
5400}
5401
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005402static void intel_update_max_cdclk(struct drm_device *dev)
5403{
5404 struct drm_i915_private *dev_priv = dev->dev_private;
5405
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005406 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005407 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5408
5409 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5410 dev_priv->max_cdclk_freq = 675000;
5411 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5412 dev_priv->max_cdclk_freq = 540000;
5413 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5414 dev_priv->max_cdclk_freq = 450000;
5415 else
5416 dev_priv->max_cdclk_freq = 337500;
5417 } else if (IS_BROADWELL(dev)) {
5418 /*
5419 * FIXME with extra cooling we can allow
5420 * 540 MHz for ULX and 675 Mhz for ULT.
5421 * How can we know if extra cooling is
5422 * available? PCI ID, VTB, something else?
5423 */
5424 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5425 dev_priv->max_cdclk_freq = 450000;
5426 else if (IS_BDW_ULX(dev))
5427 dev_priv->max_cdclk_freq = 450000;
5428 else if (IS_BDW_ULT(dev))
5429 dev_priv->max_cdclk_freq = 540000;
5430 else
5431 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005432 } else if (IS_CHERRYVIEW(dev)) {
5433 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005434 } else if (IS_VALLEYVIEW(dev)) {
5435 dev_priv->max_cdclk_freq = 400000;
5436 } else {
5437 /* otherwise assume cdclk is fixed */
5438 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5439 }
5440
Mika Kaholaadafdc62015-08-18 14:36:59 +03005441 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5442
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005443 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5444 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005445
5446 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5447 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005448}
5449
5450static void intel_update_cdclk(struct drm_device *dev)
5451{
5452 struct drm_i915_private *dev_priv = dev->dev_private;
5453
5454 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5455 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5456 dev_priv->cdclk_freq);
5457
5458 /*
5459 * Program the gmbus_freq based on the cdclk frequency.
5460 * BSpec erroneously claims we should aim for 4MHz, but
5461 * in fact 1MHz is the correct frequency.
5462 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005463 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005464 /*
5465 * Program the gmbus_freq based on the cdclk frequency.
5466 * BSpec erroneously claims we should aim for 4MHz, but
5467 * in fact 1MHz is the correct frequency.
5468 */
5469 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5470 }
5471
5472 if (dev_priv->max_cdclk_freq == 0)
5473 intel_update_max_cdclk(dev);
5474}
5475
Damien Lespiau70d0c572015-06-04 18:21:29 +01005476static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305477{
5478 struct drm_i915_private *dev_priv = dev->dev_private;
5479 uint32_t divider;
5480 uint32_t ratio;
5481 uint32_t current_freq;
5482 int ret;
5483
5484 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5485 switch (frequency) {
5486 case 144000:
5487 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5488 ratio = BXT_DE_PLL_RATIO(60);
5489 break;
5490 case 288000:
5491 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5492 ratio = BXT_DE_PLL_RATIO(60);
5493 break;
5494 case 384000:
5495 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5496 ratio = BXT_DE_PLL_RATIO(60);
5497 break;
5498 case 576000:
5499 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5500 ratio = BXT_DE_PLL_RATIO(60);
5501 break;
5502 case 624000:
5503 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5504 ratio = BXT_DE_PLL_RATIO(65);
5505 break;
5506 case 19200:
5507 /*
5508 * Bypass frequency with DE PLL disabled. Init ratio, divider
5509 * to suppress GCC warning.
5510 */
5511 ratio = 0;
5512 divider = 0;
5513 break;
5514 default:
5515 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5516
5517 return;
5518 }
5519
5520 mutex_lock(&dev_priv->rps.hw_lock);
5521 /* Inform power controller of upcoming frequency change */
5522 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5523 0x80000000);
5524 mutex_unlock(&dev_priv->rps.hw_lock);
5525
5526 if (ret) {
5527 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5528 ret, frequency);
5529 return;
5530 }
5531
5532 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5533 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5534 current_freq = current_freq * 500 + 1000;
5535
5536 /*
5537 * DE PLL has to be disabled when
5538 * - setting to 19.2MHz (bypass, PLL isn't used)
5539 * - before setting to 624MHz (PLL needs toggling)
5540 * - before setting to any frequency from 624MHz (PLL needs toggling)
5541 */
5542 if (frequency == 19200 || frequency == 624000 ||
5543 current_freq == 624000) {
5544 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5545 /* Timeout 200us */
5546 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5547 1))
5548 DRM_ERROR("timout waiting for DE PLL unlock\n");
5549 }
5550
5551 if (frequency != 19200) {
5552 uint32_t val;
5553
5554 val = I915_READ(BXT_DE_PLL_CTL);
5555 val &= ~BXT_DE_PLL_RATIO_MASK;
5556 val |= ratio;
5557 I915_WRITE(BXT_DE_PLL_CTL, val);
5558
5559 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5560 /* Timeout 200us */
5561 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5562 DRM_ERROR("timeout waiting for DE PLL lock\n");
5563
5564 val = I915_READ(CDCLK_CTL);
5565 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5566 val |= divider;
5567 /*
5568 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5569 * enable otherwise.
5570 */
5571 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5572 if (frequency >= 500000)
5573 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5574
5575 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5576 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5577 val |= (frequency - 1000) / 500;
5578 I915_WRITE(CDCLK_CTL, val);
5579 }
5580
5581 mutex_lock(&dev_priv->rps.hw_lock);
5582 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5583 DIV_ROUND_UP(frequency, 25000));
5584 mutex_unlock(&dev_priv->rps.hw_lock);
5585
5586 if (ret) {
5587 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5588 ret, frequency);
5589 return;
5590 }
5591
Damien Lespiaua47871b2015-06-04 18:21:34 +01005592 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305593}
5594
5595void broxton_init_cdclk(struct drm_device *dev)
5596{
5597 struct drm_i915_private *dev_priv = dev->dev_private;
5598 uint32_t val;
5599
5600 /*
5601 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5602 * or else the reset will hang because there is no PCH to respond.
5603 * Move the handshake programming to initialization sequence.
5604 * Previously was left up to BIOS.
5605 */
5606 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5607 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5608 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5609
5610 /* Enable PG1 for cdclk */
5611 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5612
5613 /* check if cd clock is enabled */
5614 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5615 DRM_DEBUG_KMS("Display already initialized\n");
5616 return;
5617 }
5618
5619 /*
5620 * FIXME:
5621 * - The initial CDCLK needs to be read from VBT.
5622 * Need to make this change after VBT has changes for BXT.
5623 * - check if setting the max (or any) cdclk freq is really necessary
5624 * here, it belongs to modeset time
5625 */
5626 broxton_set_cdclk(dev, 624000);
5627
5628 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005629 POSTING_READ(DBUF_CTL);
5630
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305631 udelay(10);
5632
5633 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5634 DRM_ERROR("DBuf power enable timeout!\n");
5635}
5636
5637void broxton_uninit_cdclk(struct drm_device *dev)
5638{
5639 struct drm_i915_private *dev_priv = dev->dev_private;
5640
5641 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005642 POSTING_READ(DBUF_CTL);
5643
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305644 udelay(10);
5645
5646 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5647 DRM_ERROR("DBuf power disable timeout!\n");
5648
5649 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5650 broxton_set_cdclk(dev, 19200);
5651
5652 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5653}
5654
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005655static const struct skl_cdclk_entry {
5656 unsigned int freq;
5657 unsigned int vco;
5658} skl_cdclk_frequencies[] = {
5659 { .freq = 308570, .vco = 8640 },
5660 { .freq = 337500, .vco = 8100 },
5661 { .freq = 432000, .vco = 8640 },
5662 { .freq = 450000, .vco = 8100 },
5663 { .freq = 540000, .vco = 8100 },
5664 { .freq = 617140, .vco = 8640 },
5665 { .freq = 675000, .vco = 8100 },
5666};
5667
5668static unsigned int skl_cdclk_decimal(unsigned int freq)
5669{
5670 return (freq - 1000) / 500;
5671}
5672
5673static unsigned int skl_cdclk_get_vco(unsigned int freq)
5674{
5675 unsigned int i;
5676
5677 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5678 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5679
5680 if (e->freq == freq)
5681 return e->vco;
5682 }
5683
5684 return 8100;
5685}
5686
5687static void
5688skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5689{
5690 unsigned int min_freq;
5691 u32 val;
5692
5693 /* select the minimum CDCLK before enabling DPLL 0 */
5694 val = I915_READ(CDCLK_CTL);
5695 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5696 val |= CDCLK_FREQ_337_308;
5697
5698 if (required_vco == 8640)
5699 min_freq = 308570;
5700 else
5701 min_freq = 337500;
5702
5703 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5704
5705 I915_WRITE(CDCLK_CTL, val);
5706 POSTING_READ(CDCLK_CTL);
5707
5708 /*
5709 * We always enable DPLL0 with the lowest link rate possible, but still
5710 * taking into account the VCO required to operate the eDP panel at the
5711 * desired frequency. The usual DP link rates operate with a VCO of
5712 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5713 * The modeset code is responsible for the selection of the exact link
5714 * rate later on, with the constraint of choosing a frequency that
5715 * works with required_vco.
5716 */
5717 val = I915_READ(DPLL_CTRL1);
5718
5719 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5720 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5721 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5722 if (required_vco == 8640)
5723 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5724 SKL_DPLL0);
5725 else
5726 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5727 SKL_DPLL0);
5728
5729 I915_WRITE(DPLL_CTRL1, val);
5730 POSTING_READ(DPLL_CTRL1);
5731
5732 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5733
5734 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5735 DRM_ERROR("DPLL0 not locked\n");
5736}
5737
5738static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5739{
5740 int ret;
5741 u32 val;
5742
5743 /* inform PCU we want to change CDCLK */
5744 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5745 mutex_lock(&dev_priv->rps.hw_lock);
5746 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5747 mutex_unlock(&dev_priv->rps.hw_lock);
5748
5749 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5750}
5751
5752static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5753{
5754 unsigned int i;
5755
5756 for (i = 0; i < 15; i++) {
5757 if (skl_cdclk_pcu_ready(dev_priv))
5758 return true;
5759 udelay(10);
5760 }
5761
5762 return false;
5763}
5764
5765static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5766{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005767 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005768 u32 freq_select, pcu_ack;
5769
5770 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5771
5772 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5773 DRM_ERROR("failed to inform PCU about cdclk change\n");
5774 return;
5775 }
5776
5777 /* set CDCLK_CTL */
5778 switch(freq) {
5779 case 450000:
5780 case 432000:
5781 freq_select = CDCLK_FREQ_450_432;
5782 pcu_ack = 1;
5783 break;
5784 case 540000:
5785 freq_select = CDCLK_FREQ_540;
5786 pcu_ack = 2;
5787 break;
5788 case 308570:
5789 case 337500:
5790 default:
5791 freq_select = CDCLK_FREQ_337_308;
5792 pcu_ack = 0;
5793 break;
5794 case 617140:
5795 case 675000:
5796 freq_select = CDCLK_FREQ_675_617;
5797 pcu_ack = 3;
5798 break;
5799 }
5800
5801 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5802 POSTING_READ(CDCLK_CTL);
5803
5804 /* inform PCU of the change */
5805 mutex_lock(&dev_priv->rps.hw_lock);
5806 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5807 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005808
5809 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005810}
5811
5812void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5813{
5814 /* disable DBUF power */
5815 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5816 POSTING_READ(DBUF_CTL);
5817
5818 udelay(10);
5819
5820 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5821 DRM_ERROR("DBuf power disable timeout\n");
5822
Imre Deakab96c1ee2015-11-04 19:24:18 +02005823 /* disable DPLL0 */
5824 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5825 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5826 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005827}
5828
5829void skl_init_cdclk(struct drm_i915_private *dev_priv)
5830{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005831 unsigned int required_vco;
5832
Gary Wang39d9b852015-08-28 16:40:34 +08005833 /* DPLL0 not enabled (happens on early BIOS versions) */
5834 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5835 /* enable DPLL0 */
5836 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5837 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005838 }
5839
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005840 /* set CDCLK to the frequency the BIOS chose */
5841 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5842
5843 /* enable DBUF power */
5844 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5845 POSTING_READ(DBUF_CTL);
5846
5847 udelay(10);
5848
5849 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5850 DRM_ERROR("DBuf power enable timeout\n");
5851}
5852
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305853int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5854{
5855 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5856 uint32_t cdctl = I915_READ(CDCLK_CTL);
5857 int freq = dev_priv->skl_boot_cdclk;
5858
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305859 /*
5860 * check if the pre-os intialized the display
5861 * There is SWF18 scratchpad register defined which is set by the
5862 * pre-os which can be used by the OS drivers to check the status
5863 */
5864 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5865 goto sanitize;
5866
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305867 /* Is PLL enabled and locked ? */
5868 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5869 goto sanitize;
5870
5871 /* DPLL okay; verify the cdclock
5872 *
5873 * Noticed in some instances that the freq selection is correct but
5874 * decimal part is programmed wrong from BIOS where pre-os does not
5875 * enable display. Verify the same as well.
5876 */
5877 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5878 /* All well; nothing to sanitize */
5879 return false;
5880sanitize:
5881 /*
5882 * As of now initialize with max cdclk till
5883 * we get dynamic cdclk support
5884 * */
5885 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5886 skl_init_cdclk(dev_priv);
5887
5888 /* we did have to sanitize */
5889 return true;
5890}
5891
Jesse Barnes30a970c2013-11-04 13:48:12 -08005892/* Adjust CDclk dividers to allow high res or save power if possible */
5893static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5894{
5895 struct drm_i915_private *dev_priv = dev->dev_private;
5896 u32 val, cmd;
5897
Vandana Kannan164dfd22014-11-24 13:37:41 +05305898 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5899 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005900
Ville Syrjälädfcab172014-06-13 13:37:47 +03005901 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005902 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005903 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005904 cmd = 1;
5905 else
5906 cmd = 0;
5907
5908 mutex_lock(&dev_priv->rps.hw_lock);
5909 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5910 val &= ~DSPFREQGUAR_MASK;
5911 val |= (cmd << DSPFREQGUAR_SHIFT);
5912 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5913 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5914 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5915 50)) {
5916 DRM_ERROR("timed out waiting for CDclk change\n");
5917 }
5918 mutex_unlock(&dev_priv->rps.hw_lock);
5919
Ville Syrjälä54433e92015-05-26 20:42:31 +03005920 mutex_lock(&dev_priv->sb_lock);
5921
Ville Syrjälädfcab172014-06-13 13:37:47 +03005922 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005923 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005924
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005925 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005926
Jesse Barnes30a970c2013-11-04 13:48:12 -08005927 /* adjust cdclk divider */
5928 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005929 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005930 val |= divider;
5931 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005932
5933 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005934 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005935 50))
5936 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005937 }
5938
Jesse Barnes30a970c2013-11-04 13:48:12 -08005939 /* adjust self-refresh exit latency value */
5940 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5941 val &= ~0x7f;
5942
5943 /*
5944 * For high bandwidth configs, we set a higher latency in the bunit
5945 * so that the core display fetch happens in time to avoid underruns.
5946 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005947 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005948 val |= 4500 / 250; /* 4.5 usec */
5949 else
5950 val |= 3000 / 250; /* 3.0 usec */
5951 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005952
Ville Syrjäläa5805162015-05-26 20:42:30 +03005953 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005954
Ville Syrjäläb6283052015-06-03 15:45:07 +03005955 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005956}
5957
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005958static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5959{
5960 struct drm_i915_private *dev_priv = dev->dev_private;
5961 u32 val, cmd;
5962
Vandana Kannan164dfd22014-11-24 13:37:41 +05305963 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5964 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005965
5966 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005967 case 333333:
5968 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005969 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005970 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005971 break;
5972 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005973 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005974 return;
5975 }
5976
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005977 /*
5978 * Specs are full of misinformation, but testing on actual
5979 * hardware has shown that we just need to write the desired
5980 * CCK divider into the Punit register.
5981 */
5982 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5983
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005984 mutex_lock(&dev_priv->rps.hw_lock);
5985 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5986 val &= ~DSPFREQGUAR_MASK_CHV;
5987 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5988 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5989 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5990 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5991 50)) {
5992 DRM_ERROR("timed out waiting for CDclk change\n");
5993 }
5994 mutex_unlock(&dev_priv->rps.hw_lock);
5995
Ville Syrjäläb6283052015-06-03 15:45:07 +03005996 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005997}
5998
Jesse Barnes30a970c2013-11-04 13:48:12 -08005999static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6000 int max_pixclk)
6001{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006002 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006003 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006004
Jesse Barnes30a970c2013-11-04 13:48:12 -08006005 /*
6006 * Really only a few cases to deal with, as only 4 CDclks are supported:
6007 * 200MHz
6008 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006009 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006010 * 400MHz (VLV only)
6011 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6012 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006013 *
6014 * We seem to get an unstable or solid color picture at 200MHz.
6015 * Not sure what's wrong. For now use 200MHz only when all pipes
6016 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006017 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006018 if (!IS_CHERRYVIEW(dev_priv) &&
6019 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006020 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006021 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006022 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006023 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006024 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006025 else
6026 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006027}
6028
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306029static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6030 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006031{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306032 /*
6033 * FIXME:
6034 * - remove the guardband, it's not needed on BXT
6035 * - set 19.2MHz bypass frequency if there are no active pipes
6036 */
6037 if (max_pixclk > 576000*9/10)
6038 return 624000;
6039 else if (max_pixclk > 384000*9/10)
6040 return 576000;
6041 else if (max_pixclk > 288000*9/10)
6042 return 384000;
6043 else if (max_pixclk > 144000*9/10)
6044 return 288000;
6045 else
6046 return 144000;
6047}
6048
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006049/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006050static int intel_mode_max_pixclk(struct drm_device *dev,
6051 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006052{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006053 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6054 struct drm_i915_private *dev_priv = dev->dev_private;
6055 struct drm_crtc *crtc;
6056 struct drm_crtc_state *crtc_state;
6057 unsigned max_pixclk = 0, i;
6058 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006059
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006060 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6061 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006062
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006063 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6064 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006065
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006066 if (crtc_state->enable)
6067 pixclk = crtc_state->adjusted_mode.crtc_clock;
6068
6069 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006070 }
6071
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006072 for_each_pipe(dev_priv, pipe)
6073 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6074
Jesse Barnes30a970c2013-11-04 13:48:12 -08006075 return max_pixclk;
6076}
6077
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006078static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006079{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006080 struct drm_device *dev = state->dev;
6081 struct drm_i915_private *dev_priv = dev->dev_private;
6082 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006083 struct intel_atomic_state *intel_state =
6084 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006085
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006086 if (max_pixclk < 0)
6087 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006088
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006089 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006090 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306091
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006092 if (!intel_state->active_crtcs)
6093 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6094
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006095 return 0;
6096}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006097
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006098static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6099{
6100 struct drm_device *dev = state->dev;
6101 struct drm_i915_private *dev_priv = dev->dev_private;
6102 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006103 struct intel_atomic_state *intel_state =
6104 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006105
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006106 if (max_pixclk < 0)
6107 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006108
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006109 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006110 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006111
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006112 if (!intel_state->active_crtcs)
6113 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6114
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006115 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006116}
6117
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006118static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6119{
6120 unsigned int credits, default_credits;
6121
6122 if (IS_CHERRYVIEW(dev_priv))
6123 default_credits = PFI_CREDIT(12);
6124 else
6125 default_credits = PFI_CREDIT(8);
6126
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006127 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006128 /* CHV suggested value is 31 or 63 */
6129 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006130 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006131 else
6132 credits = PFI_CREDIT(15);
6133 } else {
6134 credits = default_credits;
6135 }
6136
6137 /*
6138 * WA - write default credits before re-programming
6139 * FIXME: should we also set the resend bit here?
6140 */
6141 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6142 default_credits);
6143
6144 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6145 credits | PFI_CREDIT_RESEND);
6146
6147 /*
6148 * FIXME is this guaranteed to clear
6149 * immediately or should we poll for it?
6150 */
6151 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6152}
6153
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006154static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006155{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006156 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006157 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006158 struct intel_atomic_state *old_intel_state =
6159 to_intel_atomic_state(old_state);
6160 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006161
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006162 /*
6163 * FIXME: We can end up here with all power domains off, yet
6164 * with a CDCLK frequency other than the minimum. To account
6165 * for this take the PIPE-A power domain, which covers the HW
6166 * blocks needed for the following programming. This can be
6167 * removed once it's guaranteed that we get here either with
6168 * the minimum CDCLK set, or the required power domains
6169 * enabled.
6170 */
6171 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006172
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006173 if (IS_CHERRYVIEW(dev))
6174 cherryview_set_cdclk(dev, req_cdclk);
6175 else
6176 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006177
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006178 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006179
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006180 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006181}
6182
Jesse Barnes89b667f2013-04-18 14:51:36 -07006183static void valleyview_crtc_enable(struct drm_crtc *crtc)
6184{
6185 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006186 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6188 struct intel_encoder *encoder;
6189 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006190
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006191 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006192 return;
6193
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006194 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306195 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006196
6197 intel_set_pipe_timings(intel_crtc);
6198
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006199 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6200 struct drm_i915_private *dev_priv = dev->dev_private;
6201
6202 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6203 I915_WRITE(CHV_CANVAS(pipe), 0);
6204 }
6205
Daniel Vetter5b18e572014-04-24 23:55:06 +02006206 i9xx_set_pipeconf(intel_crtc);
6207
Jesse Barnes89b667f2013-04-18 14:51:36 -07006208 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006209
Daniel Vettera72e4c92014-09-30 10:56:47 +02006210 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006211
Jesse Barnes89b667f2013-04-18 14:51:36 -07006212 for_each_encoder_on_crtc(dev, crtc, encoder)
6213 if (encoder->pre_pll_enable)
6214 encoder->pre_pll_enable(encoder);
6215
Jani Nikulaa65347b2015-11-27 12:21:46 +02006216 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006217 if (IS_CHERRYVIEW(dev)) {
6218 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006219 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006220 } else {
6221 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006222 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006223 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006224 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006225
6226 for_each_encoder_on_crtc(dev, crtc, encoder)
6227 if (encoder->pre_enable)
6228 encoder->pre_enable(encoder);
6229
Jesse Barnes2dd24552013-04-25 12:55:01 -07006230 i9xx_pfit_enable(intel_crtc);
6231
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006232 intel_crtc_load_lut(crtc);
6233
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006234 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006235
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006236 assert_vblank_disabled(crtc);
6237 drm_crtc_vblank_on(crtc);
6238
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006239 for_each_encoder_on_crtc(dev, crtc, encoder)
6240 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006241}
6242
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006243static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6244{
6245 struct drm_device *dev = crtc->base.dev;
6246 struct drm_i915_private *dev_priv = dev->dev_private;
6247
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006248 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6249 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006250}
6251
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006252static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006253{
6254 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006255 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006257 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006258 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006259
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006260 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006261 return;
6262
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006263 i9xx_set_pll_dividers(intel_crtc);
6264
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006265 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306266 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006267
6268 intel_set_pipe_timings(intel_crtc);
6269
Daniel Vetter5b18e572014-04-24 23:55:06 +02006270 i9xx_set_pipeconf(intel_crtc);
6271
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006272 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006273
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006274 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006275 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006276
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006277 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006278 if (encoder->pre_enable)
6279 encoder->pre_enable(encoder);
6280
Daniel Vetterf6736a12013-06-05 13:34:30 +02006281 i9xx_enable_pll(intel_crtc);
6282
Jesse Barnes2dd24552013-04-25 12:55:01 -07006283 i9xx_pfit_enable(intel_crtc);
6284
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006285 intel_crtc_load_lut(crtc);
6286
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006287 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006288 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006289
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006290 assert_vblank_disabled(crtc);
6291 drm_crtc_vblank_on(crtc);
6292
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006293 for_each_encoder_on_crtc(dev, crtc, encoder)
6294 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006295}
6296
Daniel Vetter87476d62013-04-11 16:29:06 +02006297static void i9xx_pfit_disable(struct intel_crtc *crtc)
6298{
6299 struct drm_device *dev = crtc->base.dev;
6300 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006301
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006302 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006303 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006304
6305 assert_pipe_disabled(dev_priv, crtc->pipe);
6306
Daniel Vetter328d8e82013-05-08 10:36:31 +02006307 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6308 I915_READ(PFIT_CONTROL));
6309 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006310}
6311
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006312static void i9xx_crtc_disable(struct drm_crtc *crtc)
6313{
6314 struct drm_device *dev = crtc->dev;
6315 struct drm_i915_private *dev_priv = dev->dev_private;
6316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006317 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006318 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006319
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006320 /*
6321 * On gen2 planes are double buffered but the pipe isn't, so we must
6322 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006323 * We also need to wait on all gmch platforms because of the
6324 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006325 */
Imre Deak564ed192014-06-13 14:54:21 +03006326 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006327
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006328 for_each_encoder_on_crtc(dev, crtc, encoder)
6329 encoder->disable(encoder);
6330
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006331 drm_crtc_vblank_off(crtc);
6332 assert_vblank_disabled(crtc);
6333
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006334 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006335
Daniel Vetter87476d62013-04-11 16:29:06 +02006336 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006337
Jesse Barnes89b667f2013-04-18 14:51:36 -07006338 for_each_encoder_on_crtc(dev, crtc, encoder)
6339 if (encoder->post_disable)
6340 encoder->post_disable(encoder);
6341
Jani Nikulaa65347b2015-11-27 12:21:46 +02006342 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006343 if (IS_CHERRYVIEW(dev))
6344 chv_disable_pll(dev_priv, pipe);
6345 else if (IS_VALLEYVIEW(dev))
6346 vlv_disable_pll(dev_priv, pipe);
6347 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006348 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006349 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006350
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006351 for_each_encoder_on_crtc(dev, crtc, encoder)
6352 if (encoder->post_pll_disable)
6353 encoder->post_pll_disable(encoder);
6354
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006355 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006356 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006357}
6358
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006359static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006360{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006361 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006362 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006363 enum intel_display_power_domain domain;
6364 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006365
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006366 if (!intel_crtc->active)
6367 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006368
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006369 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006370 WARN_ON(intel_crtc->unpin_work);
6371
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006372 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006373
6374 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6375 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006376 }
6377
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006378 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006379 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006380 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006381 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006382 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006383
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006384 domains = intel_crtc->enabled_power_domains;
6385 for_each_power_domain(domain, domains)
6386 intel_display_power_put(dev_priv, domain);
6387 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006388
6389 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6390 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006391}
6392
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006393/*
6394 * turn all crtc's off, but do not adjust state
6395 * This has to be paired with a call to intel_modeset_setup_hw_state.
6396 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006397int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006398{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006399 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006400 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006401 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006402
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006403 state = drm_atomic_helper_suspend(dev);
6404 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006405 if (ret)
6406 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006407 else
6408 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006409 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006410}
6411
Chris Wilsonea5b2132010-08-04 13:50:23 +01006412void intel_encoder_destroy(struct drm_encoder *encoder)
6413{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006414 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006415
Chris Wilsonea5b2132010-08-04 13:50:23 +01006416 drm_encoder_cleanup(encoder);
6417 kfree(intel_encoder);
6418}
6419
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006420/* Cross check the actual hw state with our own modeset state tracking (and it's
6421 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006422static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006423{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006424 struct drm_crtc *crtc = connector->base.state->crtc;
6425
6426 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6427 connector->base.base.id,
6428 connector->base.name);
6429
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006430 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006431 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006432 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006433
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006434 I915_STATE_WARN(!crtc,
6435 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006436
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006437 if (!crtc)
6438 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006439
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006440 I915_STATE_WARN(!crtc->state->active,
6441 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006442
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006443 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006444 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006445
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006446 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006447 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006448
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006449 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006450 "attached encoder crtc differs from connector crtc\n");
6451 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006452 I915_STATE_WARN(crtc && crtc->state->active,
6453 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006454 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6455 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006456 }
6457}
6458
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006459int intel_connector_init(struct intel_connector *connector)
6460{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006461 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006462
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006463 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006464 return -ENOMEM;
6465
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006466 return 0;
6467}
6468
6469struct intel_connector *intel_connector_alloc(void)
6470{
6471 struct intel_connector *connector;
6472
6473 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6474 if (!connector)
6475 return NULL;
6476
6477 if (intel_connector_init(connector) < 0) {
6478 kfree(connector);
6479 return NULL;
6480 }
6481
6482 return connector;
6483}
6484
Daniel Vetterf0947c32012-07-02 13:10:34 +02006485/* Simple connector->get_hw_state implementation for encoders that support only
6486 * one connector and no cloning and hence the encoder state determines the state
6487 * of the connector. */
6488bool intel_connector_get_hw_state(struct intel_connector *connector)
6489{
Daniel Vetter24929352012-07-02 20:28:59 +02006490 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006491 struct intel_encoder *encoder = connector->encoder;
6492
6493 return encoder->get_hw_state(encoder, &pipe);
6494}
6495
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006496static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006497{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006498 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6499 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006500
6501 return 0;
6502}
6503
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006504static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006505 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006506{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006507 struct drm_atomic_state *state = pipe_config->base.state;
6508 struct intel_crtc *other_crtc;
6509 struct intel_crtc_state *other_crtc_state;
6510
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006511 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6512 pipe_name(pipe), pipe_config->fdi_lanes);
6513 if (pipe_config->fdi_lanes > 4) {
6514 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6515 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006516 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006517 }
6518
Paulo Zanonibafb6552013-11-02 21:07:44 -07006519 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006520 if (pipe_config->fdi_lanes > 2) {
6521 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6522 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006523 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006524 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006525 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006526 }
6527 }
6528
6529 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006530 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006531
6532 /* Ivybridge 3 pipe is really complicated */
6533 switch (pipe) {
6534 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006535 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006536 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006537 if (pipe_config->fdi_lanes <= 2)
6538 return 0;
6539
6540 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6541 other_crtc_state =
6542 intel_atomic_get_crtc_state(state, other_crtc);
6543 if (IS_ERR(other_crtc_state))
6544 return PTR_ERR(other_crtc_state);
6545
6546 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006547 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6548 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006549 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006550 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006551 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006552 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006553 if (pipe_config->fdi_lanes > 2) {
6554 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6555 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006556 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006557 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006558
6559 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6560 other_crtc_state =
6561 intel_atomic_get_crtc_state(state, other_crtc);
6562 if (IS_ERR(other_crtc_state))
6563 return PTR_ERR(other_crtc_state);
6564
6565 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006566 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006567 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006568 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006569 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006570 default:
6571 BUG();
6572 }
6573}
6574
Daniel Vettere29c22c2013-02-21 00:00:16 +01006575#define RETRY 1
6576static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006577 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006578{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006579 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006580 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006581 int lane, link_bw, fdi_dotclock, ret;
6582 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006583
Daniel Vettere29c22c2013-02-21 00:00:16 +01006584retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006585 /* FDI is a binary signal running at ~2.7GHz, encoding
6586 * each output octet as 10 bits. The actual frequency
6587 * is stored as a divider into a 100MHz clock, and the
6588 * mode pixel clock is stored in units of 1KHz.
6589 * Hence the bw of each lane in terms of the mode signal
6590 * is:
6591 */
6592 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6593
Damien Lespiau241bfc32013-09-25 16:45:37 +01006594 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006595
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006596 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006597 pipe_config->pipe_bpp);
6598
6599 pipe_config->fdi_lanes = lane;
6600
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006601 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006602 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006603
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006604 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6605 intel_crtc->pipe, pipe_config);
6606 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006607 pipe_config->pipe_bpp -= 2*3;
6608 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6609 pipe_config->pipe_bpp);
6610 needs_recompute = true;
6611 pipe_config->bw_constrained = true;
6612
6613 goto retry;
6614 }
6615
6616 if (needs_recompute)
6617 return RETRY;
6618
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006619 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006620}
6621
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006622static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6623 struct intel_crtc_state *pipe_config)
6624{
6625 if (pipe_config->pipe_bpp > 24)
6626 return false;
6627
6628 /* HSW can handle pixel rate up to cdclk? */
6629 if (IS_HASWELL(dev_priv->dev))
6630 return true;
6631
6632 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006633 * We compare against max which means we must take
6634 * the increased cdclk requirement into account when
6635 * calculating the new cdclk.
6636 *
6637 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006638 */
6639 return ilk_pipe_pixel_rate(pipe_config) <=
6640 dev_priv->max_cdclk_freq * 95 / 100;
6641}
6642
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006643static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006644 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006645{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006646 struct drm_device *dev = crtc->base.dev;
6647 struct drm_i915_private *dev_priv = dev->dev_private;
6648
Jani Nikulad330a952014-01-21 11:24:25 +02006649 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006650 hsw_crtc_supports_ips(crtc) &&
6651 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006652}
6653
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006654static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6655{
6656 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6657
6658 /* GDG double wide on either pipe, otherwise pipe A only */
6659 return INTEL_INFO(dev_priv)->gen < 4 &&
6660 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6661}
6662
Daniel Vettera43f6e02013-06-07 23:10:32 +02006663static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006664 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006665{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006666 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006667 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006668 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006669
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006670 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006671 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006672 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006673
6674 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006675 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006676 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006677 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006678 if (intel_crtc_supports_double_wide(crtc) &&
6679 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006680 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006681 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006682 }
6683
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006684 if (adjusted_mode->crtc_clock > clock_limit) {
6685 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6686 adjusted_mode->crtc_clock, clock_limit,
6687 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006688 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006689 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006690 }
Chris Wilson89749352010-09-12 18:25:19 +01006691
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006692 /*
6693 * Pipe horizontal size must be even in:
6694 * - DVO ganged mode
6695 * - LVDS dual channel mode
6696 * - Double wide pipe
6697 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006698 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006699 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6700 pipe_config->pipe_src_w &= ~1;
6701
Damien Lespiau8693a822013-05-03 18:48:11 +01006702 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6703 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006704 */
6705 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006706 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006707 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006708
Damien Lespiauf5adf942013-06-24 18:29:34 +01006709 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006710 hsw_compute_ips_config(crtc, pipe_config);
6711
Daniel Vetter877d48d2013-04-19 11:24:43 +02006712 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006713 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006714
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006715 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006716}
6717
Ville Syrjälä1652d192015-03-31 14:12:01 +03006718static int skylake_get_display_clock_speed(struct drm_device *dev)
6719{
6720 struct drm_i915_private *dev_priv = to_i915(dev);
6721 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6722 uint32_t cdctl = I915_READ(CDCLK_CTL);
6723 uint32_t linkrate;
6724
Damien Lespiau414355a2015-06-04 18:21:31 +01006725 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006726 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006727
6728 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6729 return 540000;
6730
6731 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006732 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006733
Damien Lespiau71cd8422015-04-30 16:39:17 +01006734 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6735 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006736 /* vco 8640 */
6737 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6738 case CDCLK_FREQ_450_432:
6739 return 432000;
6740 case CDCLK_FREQ_337_308:
6741 return 308570;
6742 case CDCLK_FREQ_675_617:
6743 return 617140;
6744 default:
6745 WARN(1, "Unknown cd freq selection\n");
6746 }
6747 } else {
6748 /* vco 8100 */
6749 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6750 case CDCLK_FREQ_450_432:
6751 return 450000;
6752 case CDCLK_FREQ_337_308:
6753 return 337500;
6754 case CDCLK_FREQ_675_617:
6755 return 675000;
6756 default:
6757 WARN(1, "Unknown cd freq selection\n");
6758 }
6759 }
6760
6761 /* error case, do as if DPLL0 isn't enabled */
6762 return 24000;
6763}
6764
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006765static int broxton_get_display_clock_speed(struct drm_device *dev)
6766{
6767 struct drm_i915_private *dev_priv = to_i915(dev);
6768 uint32_t cdctl = I915_READ(CDCLK_CTL);
6769 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6770 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6771 int cdclk;
6772
6773 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6774 return 19200;
6775
6776 cdclk = 19200 * pll_ratio / 2;
6777
6778 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6779 case BXT_CDCLK_CD2X_DIV_SEL_1:
6780 return cdclk; /* 576MHz or 624MHz */
6781 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6782 return cdclk * 2 / 3; /* 384MHz */
6783 case BXT_CDCLK_CD2X_DIV_SEL_2:
6784 return cdclk / 2; /* 288MHz */
6785 case BXT_CDCLK_CD2X_DIV_SEL_4:
6786 return cdclk / 4; /* 144MHz */
6787 }
6788
6789 /* error case, do as if DE PLL isn't enabled */
6790 return 19200;
6791}
6792
Ville Syrjälä1652d192015-03-31 14:12:01 +03006793static int broadwell_get_display_clock_speed(struct drm_device *dev)
6794{
6795 struct drm_i915_private *dev_priv = dev->dev_private;
6796 uint32_t lcpll = I915_READ(LCPLL_CTL);
6797 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6798
6799 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6800 return 800000;
6801 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6802 return 450000;
6803 else if (freq == LCPLL_CLK_FREQ_450)
6804 return 450000;
6805 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6806 return 540000;
6807 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6808 return 337500;
6809 else
6810 return 675000;
6811}
6812
6813static int haswell_get_display_clock_speed(struct drm_device *dev)
6814{
6815 struct drm_i915_private *dev_priv = dev->dev_private;
6816 uint32_t lcpll = I915_READ(LCPLL_CTL);
6817 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6818
6819 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6820 return 800000;
6821 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6822 return 450000;
6823 else if (freq == LCPLL_CLK_FREQ_450)
6824 return 450000;
6825 else if (IS_HSW_ULT(dev))
6826 return 337500;
6827 else
6828 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006829}
6830
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006831static int valleyview_get_display_clock_speed(struct drm_device *dev)
6832{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006833 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6834 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006835}
6836
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006837static int ilk_get_display_clock_speed(struct drm_device *dev)
6838{
6839 return 450000;
6840}
6841
Jesse Barnese70236a2009-09-21 10:42:27 -07006842static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006843{
Jesse Barnese70236a2009-09-21 10:42:27 -07006844 return 400000;
6845}
Jesse Barnes79e53942008-11-07 14:24:08 -08006846
Jesse Barnese70236a2009-09-21 10:42:27 -07006847static int i915_get_display_clock_speed(struct drm_device *dev)
6848{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006849 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006850}
Jesse Barnes79e53942008-11-07 14:24:08 -08006851
Jesse Barnese70236a2009-09-21 10:42:27 -07006852static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6853{
6854 return 200000;
6855}
Jesse Barnes79e53942008-11-07 14:24:08 -08006856
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006857static int pnv_get_display_clock_speed(struct drm_device *dev)
6858{
6859 u16 gcfgc = 0;
6860
6861 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6862
6863 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6864 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006865 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006866 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006867 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006868 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006869 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006870 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6871 return 200000;
6872 default:
6873 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6874 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006875 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006876 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006877 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006878 }
6879}
6880
Jesse Barnese70236a2009-09-21 10:42:27 -07006881static int i915gm_get_display_clock_speed(struct drm_device *dev)
6882{
6883 u16 gcfgc = 0;
6884
6885 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6886
6887 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006888 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006889 else {
6890 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6891 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006892 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006893 default:
6894 case GC_DISPLAY_CLOCK_190_200_MHZ:
6895 return 190000;
6896 }
6897 }
6898}
Jesse Barnes79e53942008-11-07 14:24:08 -08006899
Jesse Barnese70236a2009-09-21 10:42:27 -07006900static int i865_get_display_clock_speed(struct drm_device *dev)
6901{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006902 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006903}
6904
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006905static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006906{
6907 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006908
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006909 /*
6910 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6911 * encoding is different :(
6912 * FIXME is this the right way to detect 852GM/852GMV?
6913 */
6914 if (dev->pdev->revision == 0x1)
6915 return 133333;
6916
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006917 pci_bus_read_config_word(dev->pdev->bus,
6918 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6919
Jesse Barnese70236a2009-09-21 10:42:27 -07006920 /* Assume that the hardware is in the high speed state. This
6921 * should be the default.
6922 */
6923 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6924 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006925 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006926 case GC_CLOCK_100_200:
6927 return 200000;
6928 case GC_CLOCK_166_250:
6929 return 250000;
6930 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006931 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006932 case GC_CLOCK_133_266:
6933 case GC_CLOCK_133_266_2:
6934 case GC_CLOCK_166_266:
6935 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006936 }
6937
6938 /* Shouldn't happen */
6939 return 0;
6940}
6941
6942static int i830_get_display_clock_speed(struct drm_device *dev)
6943{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006944 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006945}
6946
Ville Syrjälä34edce22015-05-22 11:22:33 +03006947static unsigned int intel_hpll_vco(struct drm_device *dev)
6948{
6949 struct drm_i915_private *dev_priv = dev->dev_private;
6950 static const unsigned int blb_vco[8] = {
6951 [0] = 3200000,
6952 [1] = 4000000,
6953 [2] = 5333333,
6954 [3] = 4800000,
6955 [4] = 6400000,
6956 };
6957 static const unsigned int pnv_vco[8] = {
6958 [0] = 3200000,
6959 [1] = 4000000,
6960 [2] = 5333333,
6961 [3] = 4800000,
6962 [4] = 2666667,
6963 };
6964 static const unsigned int cl_vco[8] = {
6965 [0] = 3200000,
6966 [1] = 4000000,
6967 [2] = 5333333,
6968 [3] = 6400000,
6969 [4] = 3333333,
6970 [5] = 3566667,
6971 [6] = 4266667,
6972 };
6973 static const unsigned int elk_vco[8] = {
6974 [0] = 3200000,
6975 [1] = 4000000,
6976 [2] = 5333333,
6977 [3] = 4800000,
6978 };
6979 static const unsigned int ctg_vco[8] = {
6980 [0] = 3200000,
6981 [1] = 4000000,
6982 [2] = 5333333,
6983 [3] = 6400000,
6984 [4] = 2666667,
6985 [5] = 4266667,
6986 };
6987 const unsigned int *vco_table;
6988 unsigned int vco;
6989 uint8_t tmp = 0;
6990
6991 /* FIXME other chipsets? */
6992 if (IS_GM45(dev))
6993 vco_table = ctg_vco;
6994 else if (IS_G4X(dev))
6995 vco_table = elk_vco;
6996 else if (IS_CRESTLINE(dev))
6997 vco_table = cl_vco;
6998 else if (IS_PINEVIEW(dev))
6999 vco_table = pnv_vco;
7000 else if (IS_G33(dev))
7001 vco_table = blb_vco;
7002 else
7003 return 0;
7004
7005 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7006
7007 vco = vco_table[tmp & 0x7];
7008 if (vco == 0)
7009 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7010 else
7011 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7012
7013 return vco;
7014}
7015
7016static int gm45_get_display_clock_speed(struct drm_device *dev)
7017{
7018 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7019 uint16_t tmp = 0;
7020
7021 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7022
7023 cdclk_sel = (tmp >> 12) & 0x1;
7024
7025 switch (vco) {
7026 case 2666667:
7027 case 4000000:
7028 case 5333333:
7029 return cdclk_sel ? 333333 : 222222;
7030 case 3200000:
7031 return cdclk_sel ? 320000 : 228571;
7032 default:
7033 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7034 return 222222;
7035 }
7036}
7037
7038static int i965gm_get_display_clock_speed(struct drm_device *dev)
7039{
7040 static const uint8_t div_3200[] = { 16, 10, 8 };
7041 static const uint8_t div_4000[] = { 20, 12, 10 };
7042 static const uint8_t div_5333[] = { 24, 16, 14 };
7043 const uint8_t *div_table;
7044 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7045 uint16_t tmp = 0;
7046
7047 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7048
7049 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7050
7051 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7052 goto fail;
7053
7054 switch (vco) {
7055 case 3200000:
7056 div_table = div_3200;
7057 break;
7058 case 4000000:
7059 div_table = div_4000;
7060 break;
7061 case 5333333:
7062 div_table = div_5333;
7063 break;
7064 default:
7065 goto fail;
7066 }
7067
7068 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7069
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007070fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007071 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7072 return 200000;
7073}
7074
7075static int g33_get_display_clock_speed(struct drm_device *dev)
7076{
7077 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7078 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7079 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7080 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7081 const uint8_t *div_table;
7082 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7083 uint16_t tmp = 0;
7084
7085 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7086
7087 cdclk_sel = (tmp >> 4) & 0x7;
7088
7089 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7090 goto fail;
7091
7092 switch (vco) {
7093 case 3200000:
7094 div_table = div_3200;
7095 break;
7096 case 4000000:
7097 div_table = div_4000;
7098 break;
7099 case 4800000:
7100 div_table = div_4800;
7101 break;
7102 case 5333333:
7103 div_table = div_5333;
7104 break;
7105 default:
7106 goto fail;
7107 }
7108
7109 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7110
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007111fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007112 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7113 return 190476;
7114}
7115
Zhenyu Wang2c072452009-06-05 15:38:42 +08007116static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007117intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007118{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007119 while (*num > DATA_LINK_M_N_MASK ||
7120 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007121 *num >>= 1;
7122 *den >>= 1;
7123 }
7124}
7125
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007126static void compute_m_n(unsigned int m, unsigned int n,
7127 uint32_t *ret_m, uint32_t *ret_n)
7128{
7129 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7130 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7131 intel_reduce_m_n_ratio(ret_m, ret_n);
7132}
7133
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007134void
7135intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7136 int pixel_clock, int link_clock,
7137 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007138{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007139 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007140
7141 compute_m_n(bits_per_pixel * pixel_clock,
7142 link_clock * nlanes * 8,
7143 &m_n->gmch_m, &m_n->gmch_n);
7144
7145 compute_m_n(pixel_clock, link_clock,
7146 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007147}
7148
Chris Wilsona7615032011-01-12 17:04:08 +00007149static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7150{
Jani Nikulad330a952014-01-21 11:24:25 +02007151 if (i915.panel_use_ssc >= 0)
7152 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007153 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007154 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007155}
7156
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007157static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7158 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007159{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007160 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007161 struct drm_i915_private *dev_priv = dev->dev_private;
7162 int refclk;
7163
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007164 WARN_ON(!crtc_state->base.state);
7165
Wayne Boyer666a4532015-12-09 12:29:35 -08007166 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007167 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007168 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007169 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007170 refclk = dev_priv->vbt.lvds_ssc_freq;
7171 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007172 } else if (!IS_GEN2(dev)) {
7173 refclk = 96000;
7174 } else {
7175 refclk = 48000;
7176 }
7177
7178 return refclk;
7179}
7180
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007181static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007182{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007183 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007184}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007185
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007186static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7187{
7188 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007189}
7190
Daniel Vetterf47709a2013-03-28 10:42:02 +01007191static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007192 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007193 intel_clock_t *reduced_clock)
7194{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007195 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007196 u32 fp, fp2 = 0;
7197
7198 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007199 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007200 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007201 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007202 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007203 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007204 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007205 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007206 }
7207
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007208 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007209
Daniel Vetterf47709a2013-03-28 10:42:02 +01007210 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007211 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007212 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007213 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007214 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007215 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007216 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007217 }
7218}
7219
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007220static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7221 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007222{
7223 u32 reg_val;
7224
7225 /*
7226 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7227 * and set it to a reasonable value instead.
7228 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007229 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007230 reg_val &= 0xffffff00;
7231 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007232 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007233
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007234 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007235 reg_val &= 0x8cffffff;
7236 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007237 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007238
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007239 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007240 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007241 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007242
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007243 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007244 reg_val &= 0x00ffffff;
7245 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007246 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007247}
7248
Daniel Vetterb5518422013-05-03 11:49:48 +02007249static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7250 struct intel_link_m_n *m_n)
7251{
7252 struct drm_device *dev = crtc->base.dev;
7253 struct drm_i915_private *dev_priv = dev->dev_private;
7254 int pipe = crtc->pipe;
7255
Daniel Vettere3b95f12013-05-03 11:49:49 +02007256 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7257 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7258 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7259 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007260}
7261
7262static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007263 struct intel_link_m_n *m_n,
7264 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007265{
7266 struct drm_device *dev = crtc->base.dev;
7267 struct drm_i915_private *dev_priv = dev->dev_private;
7268 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007269 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007270
7271 if (INTEL_INFO(dev)->gen >= 5) {
7272 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7273 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7274 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7275 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007276 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7277 * for gen < 8) and if DRRS is supported (to make sure the
7278 * registers are not unnecessarily accessed).
7279 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307280 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007281 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007282 I915_WRITE(PIPE_DATA_M2(transcoder),
7283 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7284 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7285 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7286 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7287 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007288 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007289 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7290 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7291 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7292 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007293 }
7294}
7295
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307296void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007297{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307298 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7299
7300 if (m_n == M1_N1) {
7301 dp_m_n = &crtc->config->dp_m_n;
7302 dp_m2_n2 = &crtc->config->dp_m2_n2;
7303 } else if (m_n == M2_N2) {
7304
7305 /*
7306 * M2_N2 registers are not supported. Hence m2_n2 divider value
7307 * needs to be programmed into M1_N1.
7308 */
7309 dp_m_n = &crtc->config->dp_m2_n2;
7310 } else {
7311 DRM_ERROR("Unsupported divider value\n");
7312 return;
7313 }
7314
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007315 if (crtc->config->has_pch_encoder)
7316 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007317 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307318 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007319}
7320
Daniel Vetter251ac862015-06-18 10:30:24 +02007321static void vlv_compute_dpll(struct intel_crtc *crtc,
7322 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007323{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007324 u32 dpll, dpll_md;
7325
7326 /*
7327 * Enable DPIO clock input. We should never disable the reference
7328 * clock for pipe B, since VGA hotplug / manual detection depends
7329 * on it.
7330 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007331 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7332 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007333 /* We should never disable this, set it here for state tracking */
7334 if (crtc->pipe == PIPE_B)
7335 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7336 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007337 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007338
Ville Syrjäläd288f652014-10-28 13:20:22 +02007339 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007340 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007341 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007342}
7343
Ville Syrjäläd288f652014-10-28 13:20:22 +02007344static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007345 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007346{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007347 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007348 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007349 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007350 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007351 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007352 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007353
Ville Syrjäläa5805162015-05-26 20:42:30 +03007354 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007355
Ville Syrjäläd288f652014-10-28 13:20:22 +02007356 bestn = pipe_config->dpll.n;
7357 bestm1 = pipe_config->dpll.m1;
7358 bestm2 = pipe_config->dpll.m2;
7359 bestp1 = pipe_config->dpll.p1;
7360 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007361
Jesse Barnes89b667f2013-04-18 14:51:36 -07007362 /* See eDP HDMI DPIO driver vbios notes doc */
7363
7364 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007365 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007366 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007367
7368 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007369 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007370
7371 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007372 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007373 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007374 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007375
7376 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007377 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007378
7379 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007380 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7381 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7382 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007383 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007384
7385 /*
7386 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7387 * but we don't support that).
7388 * Note: don't use the DAC post divider as it seems unstable.
7389 */
7390 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007391 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007392
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007393 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007394 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007395
Jesse Barnes89b667f2013-04-18 14:51:36 -07007396 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007397 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007398 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7399 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007400 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007401 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007402 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007403 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007404 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007405
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007406 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007407 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007408 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007409 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007410 0x0df40000);
7411 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007412 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007413 0x0df70000);
7414 } else { /* HDMI or VGA */
7415 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007416 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007417 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007418 0x0df70000);
7419 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007420 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007421 0x0df40000);
7422 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007423
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007424 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007425 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007426 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7427 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007428 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007429 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007430
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007431 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007432 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007433}
7434
Daniel Vetter251ac862015-06-18 10:30:24 +02007435static void chv_compute_dpll(struct intel_crtc *crtc,
7436 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007437{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007438 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7439 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007440 DPLL_VCO_ENABLE;
7441 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007442 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007443
Ville Syrjäläd288f652014-10-28 13:20:22 +02007444 pipe_config->dpll_hw_state.dpll_md =
7445 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007446}
7447
Ville Syrjäläd288f652014-10-28 13:20:22 +02007448static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007449 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007450{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007451 struct drm_device *dev = crtc->base.dev;
7452 struct drm_i915_private *dev_priv = dev->dev_private;
7453 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007454 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007455 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307456 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007457 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307458 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307459 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007460
Ville Syrjäläd288f652014-10-28 13:20:22 +02007461 bestn = pipe_config->dpll.n;
7462 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7463 bestm1 = pipe_config->dpll.m1;
7464 bestm2 = pipe_config->dpll.m2 >> 22;
7465 bestp1 = pipe_config->dpll.p1;
7466 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307467 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307468 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307469 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007470
7471 /*
7472 * Enable Refclk and SSC
7473 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007474 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007475 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007476
Ville Syrjäläa5805162015-05-26 20:42:30 +03007477 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007478
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007479 /* p1 and p2 divider */
7480 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7481 5 << DPIO_CHV_S1_DIV_SHIFT |
7482 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7483 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7484 1 << DPIO_CHV_K_DIV_SHIFT);
7485
7486 /* Feedback post-divider - m2 */
7487 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7488
7489 /* Feedback refclk divider - n and m1 */
7490 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7491 DPIO_CHV_M1_DIV_BY_2 |
7492 1 << DPIO_CHV_N_DIV_SHIFT);
7493
7494 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007495 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007496
7497 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307498 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7499 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7500 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7501 if (bestm2_frac)
7502 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7503 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007504
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307505 /* Program digital lock detect threshold */
7506 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7507 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7508 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7509 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7510 if (!bestm2_frac)
7511 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7512 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7513
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007514 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307515 if (vco == 5400000) {
7516 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7517 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7518 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7519 tribuf_calcntr = 0x9;
7520 } else if (vco <= 6200000) {
7521 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7522 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7523 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7524 tribuf_calcntr = 0x9;
7525 } else if (vco <= 6480000) {
7526 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7527 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7528 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7529 tribuf_calcntr = 0x8;
7530 } else {
7531 /* Not supported. Apply the same limits as in the max case */
7532 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7533 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7534 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7535 tribuf_calcntr = 0;
7536 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007537 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7538
Ville Syrjälä968040b2015-03-11 22:52:08 +02007539 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307540 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7541 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7542 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7543
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007544 /* AFC Recal */
7545 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7546 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7547 DPIO_AFC_RECAL);
7548
Ville Syrjäläa5805162015-05-26 20:42:30 +03007549 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007550}
7551
Ville Syrjäläd288f652014-10-28 13:20:22 +02007552/**
7553 * vlv_force_pll_on - forcibly enable just the PLL
7554 * @dev_priv: i915 private structure
7555 * @pipe: pipe PLL to enable
7556 * @dpll: PLL configuration
7557 *
7558 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7559 * in cases where we need the PLL enabled even when @pipe is not going to
7560 * be enabled.
7561 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007562int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7563 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007564{
7565 struct intel_crtc *crtc =
7566 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007567 struct intel_crtc_state *pipe_config;
7568
7569 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7570 if (!pipe_config)
7571 return -ENOMEM;
7572
7573 pipe_config->base.crtc = &crtc->base;
7574 pipe_config->pixel_multiplier = 1;
7575 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007576
7577 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007578 chv_compute_dpll(crtc, pipe_config);
7579 chv_prepare_pll(crtc, pipe_config);
7580 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007581 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007582 vlv_compute_dpll(crtc, pipe_config);
7583 vlv_prepare_pll(crtc, pipe_config);
7584 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007585 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007586
7587 kfree(pipe_config);
7588
7589 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007590}
7591
7592/**
7593 * vlv_force_pll_off - forcibly disable just the PLL
7594 * @dev_priv: i915 private structure
7595 * @pipe: pipe PLL to disable
7596 *
7597 * Disable the PLL for @pipe. To be used in cases where we need
7598 * the PLL enabled even when @pipe is not going to be enabled.
7599 */
7600void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7601{
7602 if (IS_CHERRYVIEW(dev))
7603 chv_disable_pll(to_i915(dev), pipe);
7604 else
7605 vlv_disable_pll(to_i915(dev), pipe);
7606}
7607
Daniel Vetter251ac862015-06-18 10:30:24 +02007608static void i9xx_compute_dpll(struct intel_crtc *crtc,
7609 struct intel_crtc_state *crtc_state,
7610 intel_clock_t *reduced_clock,
7611 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007612{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007613 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007614 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007615 u32 dpll;
7616 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007617 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007618
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007619 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307620
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007621 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7622 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007623
7624 dpll = DPLL_VGA_MODE_DIS;
7625
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007627 dpll |= DPLLB_MODE_LVDS;
7628 else
7629 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007630
Daniel Vetteref1b4602013-06-01 17:17:04 +02007631 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007632 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007633 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007634 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007635
7636 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007637 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007638
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007639 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007640 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007641
7642 /* compute bitmask from p1 value */
7643 if (IS_PINEVIEW(dev))
7644 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7645 else {
7646 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7647 if (IS_G4X(dev) && reduced_clock)
7648 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7649 }
7650 switch (clock->p2) {
7651 case 5:
7652 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7653 break;
7654 case 7:
7655 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7656 break;
7657 case 10:
7658 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7659 break;
7660 case 14:
7661 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7662 break;
7663 }
7664 if (INTEL_INFO(dev)->gen >= 4)
7665 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7666
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007667 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007668 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007669 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007670 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7671 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7672 else
7673 dpll |= PLL_REF_INPUT_DREFCLK;
7674
7675 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007676 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007677
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007678 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007679 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007680 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007681 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007682 }
7683}
7684
Daniel Vetter251ac862015-06-18 10:30:24 +02007685static void i8xx_compute_dpll(struct intel_crtc *crtc,
7686 struct intel_crtc_state *crtc_state,
7687 intel_clock_t *reduced_clock,
7688 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007689{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007690 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007691 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007692 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007693 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007694
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007695 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307696
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007697 dpll = DPLL_VGA_MODE_DIS;
7698
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007699 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007700 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7701 } else {
7702 if (clock->p1 == 2)
7703 dpll |= PLL_P1_DIVIDE_BY_TWO;
7704 else
7705 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7706 if (clock->p2 == 4)
7707 dpll |= PLL_P2_DIVIDE_BY_4;
7708 }
7709
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007710 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007711 dpll |= DPLL_DVO_2X_MODE;
7712
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007713 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007714 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7715 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7716 else
7717 dpll |= PLL_REF_INPUT_DREFCLK;
7718
7719 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007720 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007721}
7722
Daniel Vetter8a654f32013-06-01 17:16:22 +02007723static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007724{
7725 struct drm_device *dev = intel_crtc->base.dev;
7726 struct drm_i915_private *dev_priv = dev->dev_private;
7727 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007728 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007729 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007730 uint32_t crtc_vtotal, crtc_vblank_end;
7731 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007732
7733 /* We need to be careful not to changed the adjusted mode, for otherwise
7734 * the hw state checker will get angry at the mismatch. */
7735 crtc_vtotal = adjusted_mode->crtc_vtotal;
7736 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007737
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007738 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007739 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007740 crtc_vtotal -= 1;
7741 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007742
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007743 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007744 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7745 else
7746 vsyncshift = adjusted_mode->crtc_hsync_start -
7747 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007748 if (vsyncshift < 0)
7749 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007750 }
7751
7752 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007753 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007754
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007755 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007756 (adjusted_mode->crtc_hdisplay - 1) |
7757 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007758 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007759 (adjusted_mode->crtc_hblank_start - 1) |
7760 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007761 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007762 (adjusted_mode->crtc_hsync_start - 1) |
7763 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7764
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007765 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007766 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007767 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007768 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007769 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007770 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007771 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007772 (adjusted_mode->crtc_vsync_start - 1) |
7773 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7774
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007775 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7776 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7777 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7778 * bits. */
7779 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7780 (pipe == PIPE_B || pipe == PIPE_C))
7781 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7782
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007783 /* pipesrc controls the size that is scaled from, which should
7784 * always be the user's requested size.
7785 */
7786 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007787 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7788 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007789}
7790
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007791static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007792 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007793{
7794 struct drm_device *dev = crtc->base.dev;
7795 struct drm_i915_private *dev_priv = dev->dev_private;
7796 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7797 uint32_t tmp;
7798
7799 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007800 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7801 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007802 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007803 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7804 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007805 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007806 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7807 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007808
7809 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007810 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7811 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007812 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007813 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7814 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007815 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007816 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7817 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007818
7819 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007820 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7821 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7822 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007823 }
7824
7825 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007826 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7827 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7828
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007829 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7830 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007831}
7832
Daniel Vetterf6a83282014-02-11 15:28:57 -08007833void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007834 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007835{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007836 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7837 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7838 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7839 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007840
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007841 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7842 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7843 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7844 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007845
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007846 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007847 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007848
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007849 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7850 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007851
7852 mode->hsync = drm_mode_hsync(mode);
7853 mode->vrefresh = drm_mode_vrefresh(mode);
7854 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007855}
7856
Daniel Vetter84b046f2013-02-19 18:48:54 +01007857static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7858{
7859 struct drm_device *dev = intel_crtc->base.dev;
7860 struct drm_i915_private *dev_priv = dev->dev_private;
7861 uint32_t pipeconf;
7862
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007863 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007864
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007865 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7866 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7867 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007868
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007869 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007870 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007871
Daniel Vetterff9ce462013-04-24 14:57:17 +02007872 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007873 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007874 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007875 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007876 pipeconf |= PIPECONF_DITHER_EN |
7877 PIPECONF_DITHER_TYPE_SP;
7878
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007879 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007880 case 18:
7881 pipeconf |= PIPECONF_6BPC;
7882 break;
7883 case 24:
7884 pipeconf |= PIPECONF_8BPC;
7885 break;
7886 case 30:
7887 pipeconf |= PIPECONF_10BPC;
7888 break;
7889 default:
7890 /* Case prevented by intel_choose_pipe_bpp_dither. */
7891 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007892 }
7893 }
7894
7895 if (HAS_PIPE_CXSR(dev)) {
7896 if (intel_crtc->lowfreq_avail) {
7897 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7898 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7899 } else {
7900 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007901 }
7902 }
7903
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007904 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007905 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007906 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007907 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7908 else
7909 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7910 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007911 pipeconf |= PIPECONF_PROGRESSIVE;
7912
Wayne Boyer666a4532015-12-09 12:29:35 -08007913 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7914 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007915 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007916
Daniel Vetter84b046f2013-02-19 18:48:54 +01007917 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7918 POSTING_READ(PIPECONF(intel_crtc->pipe));
7919}
7920
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007921static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7922 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007923{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007924 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007925 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007926 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007927 intel_clock_t clock;
7928 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007929 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007930 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007931 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007932 struct drm_connector_state *connector_state;
7933 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007934
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007935 memset(&crtc_state->dpll_hw_state, 0,
7936 sizeof(crtc_state->dpll_hw_state));
7937
Jani Nikulaa65347b2015-11-27 12:21:46 +02007938 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007939 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007940
Jani Nikulaa65347b2015-11-27 12:21:46 +02007941 for_each_connector_in_state(state, connector, connector_state, i) {
7942 if (connector_state->crtc == &crtc->base)
7943 num_connectors++;
7944 }
7945
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007946 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007947 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007948
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007949 /*
7950 * Returns a set of divisors for the desired target clock with
7951 * the given refclk, or FALSE. The returned values represent
7952 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7953 * 2) / p1 / p2.
7954 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007955 limit = intel_limit(crtc_state, refclk);
7956 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007957 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007958 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007959 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007960 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7961 return -EINVAL;
7962 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007963
Jani Nikulaf2335332013-09-13 11:03:09 +03007964 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007965 crtc_state->dpll.n = clock.n;
7966 crtc_state->dpll.m1 = clock.m1;
7967 crtc_state->dpll.m2 = clock.m2;
7968 crtc_state->dpll.p1 = clock.p1;
7969 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007970 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007971
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007972 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007973 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007974 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007975 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007976 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007977 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007978 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007979 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007980 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007981 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007982 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007983
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007984 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007985}
7986
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007987static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007988 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007989{
7990 struct drm_device *dev = crtc->base.dev;
7991 struct drm_i915_private *dev_priv = dev->dev_private;
7992 uint32_t tmp;
7993
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007994 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7995 return;
7996
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007997 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007998 if (!(tmp & PFIT_ENABLE))
7999 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008000
Daniel Vetter06922822013-07-11 13:35:40 +02008001 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008002 if (INTEL_INFO(dev)->gen < 4) {
8003 if (crtc->pipe != PIPE_B)
8004 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008005 } else {
8006 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8007 return;
8008 }
8009
Daniel Vetter06922822013-07-11 13:35:40 +02008010 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008011 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8012 if (INTEL_INFO(dev)->gen < 5)
8013 pipe_config->gmch_pfit.lvds_border_bits =
8014 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8015}
8016
Jesse Barnesacbec812013-09-20 11:29:32 -07008017static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008018 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008019{
8020 struct drm_device *dev = crtc->base.dev;
8021 struct drm_i915_private *dev_priv = dev->dev_private;
8022 int pipe = pipe_config->cpu_transcoder;
8023 intel_clock_t clock;
8024 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008025 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008026
Shobhit Kumarf573de52014-07-30 20:32:37 +05308027 /* In case of MIPI DPLL will not even be used */
8028 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8029 return;
8030
Ville Syrjäläa5805162015-05-26 20:42:30 +03008031 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008032 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008033 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008034
8035 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8036 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8037 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8038 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8039 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8040
Imre Deakdccbea32015-06-22 23:35:51 +03008041 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008042}
8043
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008044static void
8045i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8046 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008047{
8048 struct drm_device *dev = crtc->base.dev;
8049 struct drm_i915_private *dev_priv = dev->dev_private;
8050 u32 val, base, offset;
8051 int pipe = crtc->pipe, plane = crtc->plane;
8052 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008053 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008054 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008055 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008056
Damien Lespiau42a7b082015-02-05 19:35:13 +00008057 val = I915_READ(DSPCNTR(plane));
8058 if (!(val & DISPLAY_PLANE_ENABLE))
8059 return;
8060
Damien Lespiaud9806c92015-01-21 14:07:19 +00008061 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008062 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008063 DRM_DEBUG_KMS("failed to alloc fb\n");
8064 return;
8065 }
8066
Damien Lespiau1b842c82015-01-21 13:50:54 +00008067 fb = &intel_fb->base;
8068
Daniel Vetter18c52472015-02-10 17:16:09 +00008069 if (INTEL_INFO(dev)->gen >= 4) {
8070 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008071 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008072 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8073 }
8074 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008075
8076 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008077 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008078 fb->pixel_format = fourcc;
8079 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008080
8081 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008082 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008083 offset = I915_READ(DSPTILEOFF(plane));
8084 else
8085 offset = I915_READ(DSPLINOFF(plane));
8086 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8087 } else {
8088 base = I915_READ(DSPADDR(plane));
8089 }
8090 plane_config->base = base;
8091
8092 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008093 fb->width = ((val >> 16) & 0xfff) + 1;
8094 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008095
8096 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008097 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008098
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008099 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008100 fb->pixel_format,
8101 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008102
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008103 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008104
Damien Lespiau2844a922015-01-20 12:51:48 +00008105 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8106 pipe_name(pipe), plane, fb->width, fb->height,
8107 fb->bits_per_pixel, base, fb->pitches[0],
8108 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008109
Damien Lespiau2d140302015-02-05 17:22:18 +00008110 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008111}
8112
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008113static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008114 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008115{
8116 struct drm_device *dev = crtc->base.dev;
8117 struct drm_i915_private *dev_priv = dev->dev_private;
8118 int pipe = pipe_config->cpu_transcoder;
8119 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8120 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008121 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008122 int refclk = 100000;
8123
Ville Syrjäläa5805162015-05-26 20:42:30 +03008124 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008125 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8126 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8127 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8128 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008129 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008130 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008131
8132 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008133 clock.m2 = (pll_dw0 & 0xff) << 22;
8134 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8135 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008136 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8137 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8138 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8139
Imre Deakdccbea32015-06-22 23:35:51 +03008140 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008141}
8142
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008143static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008144 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008145{
8146 struct drm_device *dev = crtc->base.dev;
8147 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008148 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008149 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008150 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008151
Imre Deak17290502016-02-12 18:55:11 +02008152 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8153 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008154 return false;
8155
Daniel Vettere143a212013-07-04 12:01:15 +02008156 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008157 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008158
Imre Deak17290502016-02-12 18:55:11 +02008159 ret = false;
8160
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008161 tmp = I915_READ(PIPECONF(crtc->pipe));
8162 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008163 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008164
Wayne Boyer666a4532015-12-09 12:29:35 -08008165 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008166 switch (tmp & PIPECONF_BPC_MASK) {
8167 case PIPECONF_6BPC:
8168 pipe_config->pipe_bpp = 18;
8169 break;
8170 case PIPECONF_8BPC:
8171 pipe_config->pipe_bpp = 24;
8172 break;
8173 case PIPECONF_10BPC:
8174 pipe_config->pipe_bpp = 30;
8175 break;
8176 default:
8177 break;
8178 }
8179 }
8180
Wayne Boyer666a4532015-12-09 12:29:35 -08008181 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8182 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008183 pipe_config->limited_color_range = true;
8184
Ville Syrjälä282740f2013-09-04 18:30:03 +03008185 if (INTEL_INFO(dev)->gen < 4)
8186 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8187
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008188 intel_get_pipe_timings(crtc, pipe_config);
8189
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008190 i9xx_get_pfit_config(crtc, pipe_config);
8191
Daniel Vetter6c49f242013-06-06 12:45:25 +02008192 if (INTEL_INFO(dev)->gen >= 4) {
8193 tmp = I915_READ(DPLL_MD(crtc->pipe));
8194 pipe_config->pixel_multiplier =
8195 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8196 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008197 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008198 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8199 tmp = I915_READ(DPLL(crtc->pipe));
8200 pipe_config->pixel_multiplier =
8201 ((tmp & SDVO_MULTIPLIER_MASK)
8202 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8203 } else {
8204 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8205 * port and will be fixed up in the encoder->get_config
8206 * function. */
8207 pipe_config->pixel_multiplier = 1;
8208 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008209 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008210 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008211 /*
8212 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8213 * on 830. Filter it out here so that we don't
8214 * report errors due to that.
8215 */
8216 if (IS_I830(dev))
8217 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8218
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008219 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8220 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008221 } else {
8222 /* Mask out read-only status bits. */
8223 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8224 DPLL_PORTC_READY_MASK |
8225 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008226 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008227
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008228 if (IS_CHERRYVIEW(dev))
8229 chv_crtc_clock_get(crtc, pipe_config);
8230 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008231 vlv_crtc_clock_get(crtc, pipe_config);
8232 else
8233 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008234
Ville Syrjälä0f646142015-08-26 19:39:18 +03008235 /*
8236 * Normally the dotclock is filled in by the encoder .get_config()
8237 * but in case the pipe is enabled w/o any ports we need a sane
8238 * default.
8239 */
8240 pipe_config->base.adjusted_mode.crtc_clock =
8241 pipe_config->port_clock / pipe_config->pixel_multiplier;
8242
Imre Deak17290502016-02-12 18:55:11 +02008243 ret = true;
8244
8245out:
8246 intel_display_power_put(dev_priv, power_domain);
8247
8248 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008249}
8250
Paulo Zanonidde86e22012-12-01 12:04:25 -02008251static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008252{
8253 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008254 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008255 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008256 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008257 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008258 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008259 bool has_ck505 = false;
8260 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008261
8262 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008263 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008264 switch (encoder->type) {
8265 case INTEL_OUTPUT_LVDS:
8266 has_panel = true;
8267 has_lvds = true;
8268 break;
8269 case INTEL_OUTPUT_EDP:
8270 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008271 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008272 has_cpu_edp = true;
8273 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008274 default:
8275 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008276 }
8277 }
8278
Keith Packard99eb6a02011-09-26 14:29:12 -07008279 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008280 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008281 can_ssc = has_ck505;
8282 } else {
8283 has_ck505 = false;
8284 can_ssc = true;
8285 }
8286
Imre Deak2de69052013-05-08 13:14:04 +03008287 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8288 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008289
8290 /* Ironlake: try to setup display ref clock before DPLL
8291 * enabling. This is only under driver's control after
8292 * PCH B stepping, previous chipset stepping should be
8293 * ignoring this setting.
8294 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008295 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008296
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008297 /* As we must carefully and slowly disable/enable each source in turn,
8298 * compute the final state we want first and check if we need to
8299 * make any changes at all.
8300 */
8301 final = val;
8302 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008303 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008304 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008305 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008306 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8307
8308 final &= ~DREF_SSC_SOURCE_MASK;
8309 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8310 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008311
Keith Packard199e5d72011-09-22 12:01:57 -07008312 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008313 final |= DREF_SSC_SOURCE_ENABLE;
8314
8315 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8316 final |= DREF_SSC1_ENABLE;
8317
8318 if (has_cpu_edp) {
8319 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8320 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8321 else
8322 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8323 } else
8324 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8325 } else {
8326 final |= DREF_SSC_SOURCE_DISABLE;
8327 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8328 }
8329
8330 if (final == val)
8331 return;
8332
8333 /* Always enable nonspread source */
8334 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8335
8336 if (has_ck505)
8337 val |= DREF_NONSPREAD_CK505_ENABLE;
8338 else
8339 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8340
8341 if (has_panel) {
8342 val &= ~DREF_SSC_SOURCE_MASK;
8343 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008344
Keith Packard199e5d72011-09-22 12:01:57 -07008345 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008346 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008347 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008348 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008349 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008350 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008351
8352 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008353 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008354 POSTING_READ(PCH_DREF_CONTROL);
8355 udelay(200);
8356
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008357 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008358
8359 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008360 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008361 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008362 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008363 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008364 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008365 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008366 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008367 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008368
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008369 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008370 POSTING_READ(PCH_DREF_CONTROL);
8371 udelay(200);
8372 } else {
8373 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8374
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008375 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008376
8377 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008378 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008379
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008380 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008381 POSTING_READ(PCH_DREF_CONTROL);
8382 udelay(200);
8383
8384 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008385 val &= ~DREF_SSC_SOURCE_MASK;
8386 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008387
8388 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008389 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008390
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008391 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008392 POSTING_READ(PCH_DREF_CONTROL);
8393 udelay(200);
8394 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008395
8396 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008397}
8398
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008399static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008400{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008401 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008402
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008403 tmp = I915_READ(SOUTH_CHICKEN2);
8404 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8405 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008406
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008407 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8408 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8409 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008410
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008411 tmp = I915_READ(SOUTH_CHICKEN2);
8412 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8413 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008414
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008415 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8416 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8417 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008418}
8419
8420/* WaMPhyProgramming:hsw */
8421static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8422{
8423 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008424
8425 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8426 tmp &= ~(0xFF << 24);
8427 tmp |= (0x12 << 24);
8428 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8429
Paulo Zanonidde86e22012-12-01 12:04:25 -02008430 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8431 tmp |= (1 << 11);
8432 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8433
8434 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8435 tmp |= (1 << 11);
8436 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8437
Paulo Zanonidde86e22012-12-01 12:04:25 -02008438 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8439 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8440 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8441
8442 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8443 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8444 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8445
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008446 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8447 tmp &= ~(7 << 13);
8448 tmp |= (5 << 13);
8449 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008450
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008451 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8452 tmp &= ~(7 << 13);
8453 tmp |= (5 << 13);
8454 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008455
8456 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8457 tmp &= ~0xFF;
8458 tmp |= 0x1C;
8459 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8460
8461 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8462 tmp &= ~0xFF;
8463 tmp |= 0x1C;
8464 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8465
8466 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8467 tmp &= ~(0xFF << 16);
8468 tmp |= (0x1C << 16);
8469 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8470
8471 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8472 tmp &= ~(0xFF << 16);
8473 tmp |= (0x1C << 16);
8474 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8475
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008476 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8477 tmp |= (1 << 27);
8478 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008479
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008480 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8481 tmp |= (1 << 27);
8482 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008483
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008484 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8485 tmp &= ~(0xF << 28);
8486 tmp |= (4 << 28);
8487 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008488
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008489 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8490 tmp &= ~(0xF << 28);
8491 tmp |= (4 << 28);
8492 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008493}
8494
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008495/* Implements 3 different sequences from BSpec chapter "Display iCLK
8496 * Programming" based on the parameters passed:
8497 * - Sequence to enable CLKOUT_DP
8498 * - Sequence to enable CLKOUT_DP without spread
8499 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8500 */
8501static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8502 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008503{
8504 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008505 uint32_t reg, tmp;
8506
8507 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8508 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008509 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008510 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008511
Ville Syrjäläa5805162015-05-26 20:42:30 +03008512 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008513
8514 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8515 tmp &= ~SBI_SSCCTL_DISABLE;
8516 tmp |= SBI_SSCCTL_PATHALT;
8517 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8518
8519 udelay(24);
8520
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008521 if (with_spread) {
8522 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8523 tmp &= ~SBI_SSCCTL_PATHALT;
8524 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008525
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008526 if (with_fdi) {
8527 lpt_reset_fdi_mphy(dev_priv);
8528 lpt_program_fdi_mphy(dev_priv);
8529 }
8530 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008531
Ville Syrjäläc2699522015-08-27 23:55:59 +03008532 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008533 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8534 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8535 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008536
Ville Syrjäläa5805162015-05-26 20:42:30 +03008537 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008538}
8539
Paulo Zanoni47701c32013-07-23 11:19:25 -03008540/* Sequence to disable CLKOUT_DP */
8541static void lpt_disable_clkout_dp(struct drm_device *dev)
8542{
8543 struct drm_i915_private *dev_priv = dev->dev_private;
8544 uint32_t reg, tmp;
8545
Ville Syrjäläa5805162015-05-26 20:42:30 +03008546 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008547
Ville Syrjäläc2699522015-08-27 23:55:59 +03008548 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008549 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8550 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8551 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8552
8553 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8554 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8555 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8556 tmp |= SBI_SSCCTL_PATHALT;
8557 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8558 udelay(32);
8559 }
8560 tmp |= SBI_SSCCTL_DISABLE;
8561 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8562 }
8563
Ville Syrjäläa5805162015-05-26 20:42:30 +03008564 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008565}
8566
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008567#define BEND_IDX(steps) ((50 + (steps)) / 5)
8568
8569static const uint16_t sscdivintphase[] = {
8570 [BEND_IDX( 50)] = 0x3B23,
8571 [BEND_IDX( 45)] = 0x3B23,
8572 [BEND_IDX( 40)] = 0x3C23,
8573 [BEND_IDX( 35)] = 0x3C23,
8574 [BEND_IDX( 30)] = 0x3D23,
8575 [BEND_IDX( 25)] = 0x3D23,
8576 [BEND_IDX( 20)] = 0x3E23,
8577 [BEND_IDX( 15)] = 0x3E23,
8578 [BEND_IDX( 10)] = 0x3F23,
8579 [BEND_IDX( 5)] = 0x3F23,
8580 [BEND_IDX( 0)] = 0x0025,
8581 [BEND_IDX( -5)] = 0x0025,
8582 [BEND_IDX(-10)] = 0x0125,
8583 [BEND_IDX(-15)] = 0x0125,
8584 [BEND_IDX(-20)] = 0x0225,
8585 [BEND_IDX(-25)] = 0x0225,
8586 [BEND_IDX(-30)] = 0x0325,
8587 [BEND_IDX(-35)] = 0x0325,
8588 [BEND_IDX(-40)] = 0x0425,
8589 [BEND_IDX(-45)] = 0x0425,
8590 [BEND_IDX(-50)] = 0x0525,
8591};
8592
8593/*
8594 * Bend CLKOUT_DP
8595 * steps -50 to 50 inclusive, in steps of 5
8596 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8597 * change in clock period = -(steps / 10) * 5.787 ps
8598 */
8599static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8600{
8601 uint32_t tmp;
8602 int idx = BEND_IDX(steps);
8603
8604 if (WARN_ON(steps % 5 != 0))
8605 return;
8606
8607 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8608 return;
8609
8610 mutex_lock(&dev_priv->sb_lock);
8611
8612 if (steps % 10 != 0)
8613 tmp = 0xAAAAAAAB;
8614 else
8615 tmp = 0x00000000;
8616 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8617
8618 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8619 tmp &= 0xffff0000;
8620 tmp |= sscdivintphase[idx];
8621 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8622
8623 mutex_unlock(&dev_priv->sb_lock);
8624}
8625
8626#undef BEND_IDX
8627
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008628static void lpt_init_pch_refclk(struct drm_device *dev)
8629{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008630 struct intel_encoder *encoder;
8631 bool has_vga = false;
8632
Damien Lespiaub2784e12014-08-05 11:29:37 +01008633 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008634 switch (encoder->type) {
8635 case INTEL_OUTPUT_ANALOG:
8636 has_vga = true;
8637 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008638 default:
8639 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008640 }
8641 }
8642
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008643 if (has_vga) {
8644 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008645 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008646 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008647 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008648 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008649}
8650
Paulo Zanonidde86e22012-12-01 12:04:25 -02008651/*
8652 * Initialize reference clocks when the driver loads
8653 */
8654void intel_init_pch_refclk(struct drm_device *dev)
8655{
8656 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8657 ironlake_init_pch_refclk(dev);
8658 else if (HAS_PCH_LPT(dev))
8659 lpt_init_pch_refclk(dev);
8660}
8661
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008662static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008663{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008664 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008665 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008666 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008667 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008668 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008669 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008670 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008671 bool is_lvds = false;
8672
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008673 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008674 if (connector_state->crtc != crtc_state->base.crtc)
8675 continue;
8676
8677 encoder = to_intel_encoder(connector_state->best_encoder);
8678
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008679 switch (encoder->type) {
8680 case INTEL_OUTPUT_LVDS:
8681 is_lvds = true;
8682 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008683 default:
8684 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008685 }
8686 num_connectors++;
8687 }
8688
8689 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008690 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008691 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008692 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008693 }
8694
8695 return 120000;
8696}
8697
Daniel Vetter6ff93602013-04-19 11:24:36 +02008698static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008699{
8700 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8701 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8702 int pipe = intel_crtc->pipe;
8703 uint32_t val;
8704
Daniel Vetter78114072013-06-13 00:54:57 +02008705 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008706
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008707 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008708 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008709 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008710 break;
8711 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008712 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008713 break;
8714 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008715 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008716 break;
8717 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008718 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008719 break;
8720 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008721 /* Case prevented by intel_choose_pipe_bpp_dither. */
8722 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008723 }
8724
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008725 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008726 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8727
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008728 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008729 val |= PIPECONF_INTERLACED_ILK;
8730 else
8731 val |= PIPECONF_PROGRESSIVE;
8732
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008733 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008734 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008735
Paulo Zanonic8203562012-09-12 10:06:29 -03008736 I915_WRITE(PIPECONF(pipe), val);
8737 POSTING_READ(PIPECONF(pipe));
8738}
8739
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008740/*
8741 * Set up the pipe CSC unit.
8742 *
8743 * Currently only full range RGB to limited range RGB conversion
8744 * is supported, but eventually this should handle various
8745 * RGB<->YCbCr scenarios as well.
8746 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008747static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008748{
8749 struct drm_device *dev = crtc->dev;
8750 struct drm_i915_private *dev_priv = dev->dev_private;
8751 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8752 int pipe = intel_crtc->pipe;
8753 uint16_t coeff = 0x7800; /* 1.0 */
8754
8755 /*
8756 * TODO: Check what kind of values actually come out of the pipe
8757 * with these coeff/postoff values and adjust to get the best
8758 * accuracy. Perhaps we even need to take the bpc value into
8759 * consideration.
8760 */
8761
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008762 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008763 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8764
8765 /*
8766 * GY/GU and RY/RU should be the other way around according
8767 * to BSpec, but reality doesn't agree. Just set them up in
8768 * a way that results in the correct picture.
8769 */
8770 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8771 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8772
8773 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8774 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8775
8776 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8777 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8778
8779 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8780 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8781 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8782
8783 if (INTEL_INFO(dev)->gen > 6) {
8784 uint16_t postoff = 0;
8785
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008786 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008787 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008788
8789 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8790 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8791 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8792
8793 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8794 } else {
8795 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8796
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008797 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008798 mode |= CSC_BLACK_SCREEN_OFFSET;
8799
8800 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8801 }
8802}
8803
Daniel Vetter6ff93602013-04-19 11:24:36 +02008804static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008805{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008806 struct drm_device *dev = crtc->dev;
8807 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008809 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008810 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008811 uint32_t val;
8812
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008813 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008814
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008815 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008816 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8817
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008818 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008819 val |= PIPECONF_INTERLACED_ILK;
8820 else
8821 val |= PIPECONF_PROGRESSIVE;
8822
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008823 I915_WRITE(PIPECONF(cpu_transcoder), val);
8824 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008825
8826 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8827 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008828
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308829 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008830 val = 0;
8831
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008832 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008833 case 18:
8834 val |= PIPEMISC_DITHER_6_BPC;
8835 break;
8836 case 24:
8837 val |= PIPEMISC_DITHER_8_BPC;
8838 break;
8839 case 30:
8840 val |= PIPEMISC_DITHER_10_BPC;
8841 break;
8842 case 36:
8843 val |= PIPEMISC_DITHER_12_BPC;
8844 break;
8845 default:
8846 /* Case prevented by pipe_config_set_bpp. */
8847 BUG();
8848 }
8849
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008850 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008851 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8852
8853 I915_WRITE(PIPEMISC(pipe), val);
8854 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008855}
8856
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008857static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008858 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008859 intel_clock_t *clock,
8860 bool *has_reduced_clock,
8861 intel_clock_t *reduced_clock)
8862{
8863 struct drm_device *dev = crtc->dev;
8864 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008865 int refclk;
8866 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008867 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008868
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008869 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008870
8871 /*
8872 * Returns a set of divisors for the desired target clock with the given
8873 * refclk, or FALSE. The returned values represent the clock equation:
8874 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8875 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008876 limit = intel_limit(crtc_state, refclk);
8877 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008878 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008879 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008880 if (!ret)
8881 return false;
8882
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008883 return true;
8884}
8885
Paulo Zanonid4b19312012-11-29 11:29:32 -02008886int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8887{
8888 /*
8889 * Account for spread spectrum to avoid
8890 * oversubscribing the link. Max center spread
8891 * is 2.5%; use 5% for safety's sake.
8892 */
8893 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008894 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008895}
8896
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008897static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008898{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008899 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008900}
8901
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008902static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008903 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008904 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008905 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008906{
8907 struct drm_crtc *crtc = &intel_crtc->base;
8908 struct drm_device *dev = crtc->dev;
8909 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008910 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008911 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008912 struct drm_connector_state *connector_state;
8913 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008914 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008915 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008916 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008917
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008918 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008919 if (connector_state->crtc != crtc_state->base.crtc)
8920 continue;
8921
8922 encoder = to_intel_encoder(connector_state->best_encoder);
8923
8924 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008925 case INTEL_OUTPUT_LVDS:
8926 is_lvds = true;
8927 break;
8928 case INTEL_OUTPUT_SDVO:
8929 case INTEL_OUTPUT_HDMI:
8930 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008931 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008932 default:
8933 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008934 }
8935
8936 num_connectors++;
8937 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008938
Chris Wilsonc1858122010-12-03 21:35:48 +00008939 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008940 factor = 21;
8941 if (is_lvds) {
8942 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008943 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008944 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008945 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008946 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008947 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008948
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008949 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008950 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008951
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008952 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8953 *fp2 |= FP_CB_TUNE;
8954
Chris Wilson5eddb702010-09-11 13:48:45 +01008955 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008956
Eric Anholta07d6782011-03-30 13:01:08 -07008957 if (is_lvds)
8958 dpll |= DPLLB_MODE_LVDS;
8959 else
8960 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008961
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008962 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008963 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008964
8965 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008966 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008967 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008968 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008969
Eric Anholta07d6782011-03-30 13:01:08 -07008970 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008971 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008972 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008973 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008974
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008975 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008976 case 5:
8977 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8978 break;
8979 case 7:
8980 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8981 break;
8982 case 10:
8983 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8984 break;
8985 case 14:
8986 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8987 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008988 }
8989
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008990 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008991 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008992 else
8993 dpll |= PLL_REF_INPUT_DREFCLK;
8994
Daniel Vetter959e16d2013-06-05 13:34:21 +02008995 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008996}
8997
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008998static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8999 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009000{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009001 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009002 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009003 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009004 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009005 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009006 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009007
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009008 memset(&crtc_state->dpll_hw_state, 0,
9009 sizeof(crtc_state->dpll_hw_state));
9010
Ville Syrjälä7905df22015-11-25 16:35:30 +02009011 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009012
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009013 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9014 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9015
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009016 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009017 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009018 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009019 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9020 return -EINVAL;
9021 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009022 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009023 if (!crtc_state->clock_set) {
9024 crtc_state->dpll.n = clock.n;
9025 crtc_state->dpll.m1 = clock.m1;
9026 crtc_state->dpll.m2 = clock.m2;
9027 crtc_state->dpll.p1 = clock.p1;
9028 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009029 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009030
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009031 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009032 if (crtc_state->has_pch_encoder) {
9033 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009034 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009035 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009036
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009037 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009038 &fp, &reduced_clock,
9039 has_reduced_clock ? &fp2 : NULL);
9040
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009041 crtc_state->dpll_hw_state.dpll = dpll;
9042 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009043 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009044 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009045 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009046 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009047
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009048 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009049 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009050 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009051 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009052 return -EINVAL;
9053 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009054 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009055
Rodrigo Viviab585de2015-03-24 12:40:09 -07009056 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009057 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009058 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009059 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009060
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009061 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009062}
9063
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009064static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9065 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009066{
9067 struct drm_device *dev = crtc->base.dev;
9068 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009069 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009070
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009071 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9072 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9073 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9074 & ~TU_SIZE_MASK;
9075 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9076 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9077 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9078}
9079
9080static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9081 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009082 struct intel_link_m_n *m_n,
9083 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009084{
9085 struct drm_device *dev = crtc->base.dev;
9086 struct drm_i915_private *dev_priv = dev->dev_private;
9087 enum pipe pipe = crtc->pipe;
9088
9089 if (INTEL_INFO(dev)->gen >= 5) {
9090 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9091 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9092 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9093 & ~TU_SIZE_MASK;
9094 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9095 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9096 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009097 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9098 * gen < 8) and if DRRS is supported (to make sure the
9099 * registers are not unnecessarily read).
9100 */
9101 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009102 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009103 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9104 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9105 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9106 & ~TU_SIZE_MASK;
9107 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9108 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9109 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9110 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009111 } else {
9112 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9113 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9114 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9115 & ~TU_SIZE_MASK;
9116 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9117 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9118 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9119 }
9120}
9121
9122void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009123 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009124{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009125 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009126 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9127 else
9128 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009129 &pipe_config->dp_m_n,
9130 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009131}
9132
Daniel Vetter72419202013-04-04 13:28:53 +02009133static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009134 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009135{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009136 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009137 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009138}
9139
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009140static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009141 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009142{
9143 struct drm_device *dev = crtc->base.dev;
9144 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009145 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9146 uint32_t ps_ctrl = 0;
9147 int id = -1;
9148 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009149
Chandra Kondurua1b22782015-04-07 15:28:45 -07009150 /* find scaler attached to this pipe */
9151 for (i = 0; i < crtc->num_scalers; i++) {
9152 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9153 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9154 id = i;
9155 pipe_config->pch_pfit.enabled = true;
9156 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9157 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9158 break;
9159 }
9160 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009161
Chandra Kondurua1b22782015-04-07 15:28:45 -07009162 scaler_state->scaler_id = id;
9163 if (id >= 0) {
9164 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9165 } else {
9166 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009167 }
9168}
9169
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009170static void
9171skylake_get_initial_plane_config(struct intel_crtc *crtc,
9172 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009173{
9174 struct drm_device *dev = crtc->base.dev;
9175 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009176 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009177 int pipe = crtc->pipe;
9178 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009179 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009180 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009181 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009182
Damien Lespiaud9806c92015-01-21 14:07:19 +00009183 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009184 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009185 DRM_DEBUG_KMS("failed to alloc fb\n");
9186 return;
9187 }
9188
Damien Lespiau1b842c82015-01-21 13:50:54 +00009189 fb = &intel_fb->base;
9190
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009191 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009192 if (!(val & PLANE_CTL_ENABLE))
9193 goto error;
9194
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009195 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9196 fourcc = skl_format_to_fourcc(pixel_format,
9197 val & PLANE_CTL_ORDER_RGBX,
9198 val & PLANE_CTL_ALPHA_MASK);
9199 fb->pixel_format = fourcc;
9200 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9201
Damien Lespiau40f46282015-02-27 11:15:21 +00009202 tiling = val & PLANE_CTL_TILED_MASK;
9203 switch (tiling) {
9204 case PLANE_CTL_TILED_LINEAR:
9205 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9206 break;
9207 case PLANE_CTL_TILED_X:
9208 plane_config->tiling = I915_TILING_X;
9209 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9210 break;
9211 case PLANE_CTL_TILED_Y:
9212 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9213 break;
9214 case PLANE_CTL_TILED_YF:
9215 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9216 break;
9217 default:
9218 MISSING_CASE(tiling);
9219 goto error;
9220 }
9221
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009222 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9223 plane_config->base = base;
9224
9225 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9226
9227 val = I915_READ(PLANE_SIZE(pipe, 0));
9228 fb->height = ((val >> 16) & 0xfff) + 1;
9229 fb->width = ((val >> 0) & 0x1fff) + 1;
9230
9231 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009232 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009233 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009234 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9235
9236 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009237 fb->pixel_format,
9238 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009239
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009240 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009241
9242 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9243 pipe_name(pipe), fb->width, fb->height,
9244 fb->bits_per_pixel, base, fb->pitches[0],
9245 plane_config->size);
9246
Damien Lespiau2d140302015-02-05 17:22:18 +00009247 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009248 return;
9249
9250error:
9251 kfree(fb);
9252}
9253
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009254static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009255 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009256{
9257 struct drm_device *dev = crtc->base.dev;
9258 struct drm_i915_private *dev_priv = dev->dev_private;
9259 uint32_t tmp;
9260
9261 tmp = I915_READ(PF_CTL(crtc->pipe));
9262
9263 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009264 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009265 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9266 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009267
9268 /* We currently do not free assignements of panel fitters on
9269 * ivb/hsw (since we don't use the higher upscaling modes which
9270 * differentiates them) so just WARN about this case for now. */
9271 if (IS_GEN7(dev)) {
9272 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9273 PF_PIPE_SEL_IVB(crtc->pipe));
9274 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009275 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009276}
9277
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009278static void
9279ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9280 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009281{
9282 struct drm_device *dev = crtc->base.dev;
9283 struct drm_i915_private *dev_priv = dev->dev_private;
9284 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009285 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009286 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009287 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009288 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009289 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009290
Damien Lespiau42a7b082015-02-05 19:35:13 +00009291 val = I915_READ(DSPCNTR(pipe));
9292 if (!(val & DISPLAY_PLANE_ENABLE))
9293 return;
9294
Damien Lespiaud9806c92015-01-21 14:07:19 +00009295 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009296 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009297 DRM_DEBUG_KMS("failed to alloc fb\n");
9298 return;
9299 }
9300
Damien Lespiau1b842c82015-01-21 13:50:54 +00009301 fb = &intel_fb->base;
9302
Daniel Vetter18c52472015-02-10 17:16:09 +00009303 if (INTEL_INFO(dev)->gen >= 4) {
9304 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009305 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009306 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9307 }
9308 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009309
9310 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009311 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009312 fb->pixel_format = fourcc;
9313 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009314
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009315 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009316 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009317 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009318 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009319 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009320 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009321 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009322 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009323 }
9324 plane_config->base = base;
9325
9326 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009327 fb->width = ((val >> 16) & 0xfff) + 1;
9328 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009329
9330 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009331 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009332
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009333 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009334 fb->pixel_format,
9335 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009336
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009337 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009338
Damien Lespiau2844a922015-01-20 12:51:48 +00009339 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9340 pipe_name(pipe), fb->width, fb->height,
9341 fb->bits_per_pixel, base, fb->pitches[0],
9342 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009343
Damien Lespiau2d140302015-02-05 17:22:18 +00009344 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009345}
9346
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009347static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009348 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009349{
9350 struct drm_device *dev = crtc->base.dev;
9351 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009352 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009353 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009354 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009355
Imre Deak17290502016-02-12 18:55:11 +02009356 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9357 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009358 return false;
9359
Daniel Vettere143a212013-07-04 12:01:15 +02009360 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009361 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009362
Imre Deak17290502016-02-12 18:55:11 +02009363 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009364 tmp = I915_READ(PIPECONF(crtc->pipe));
9365 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009366 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009367
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009368 switch (tmp & PIPECONF_BPC_MASK) {
9369 case PIPECONF_6BPC:
9370 pipe_config->pipe_bpp = 18;
9371 break;
9372 case PIPECONF_8BPC:
9373 pipe_config->pipe_bpp = 24;
9374 break;
9375 case PIPECONF_10BPC:
9376 pipe_config->pipe_bpp = 30;
9377 break;
9378 case PIPECONF_12BPC:
9379 pipe_config->pipe_bpp = 36;
9380 break;
9381 default:
9382 break;
9383 }
9384
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009385 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9386 pipe_config->limited_color_range = true;
9387
Daniel Vetterab9412b2013-05-03 11:49:46 +02009388 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009389 struct intel_shared_dpll *pll;
9390
Daniel Vetter88adfff2013-03-28 10:42:01 +01009391 pipe_config->has_pch_encoder = true;
9392
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009393 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9394 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9395 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009396
9397 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009398
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009399 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009400 pipe_config->shared_dpll =
9401 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009402 } else {
9403 tmp = I915_READ(PCH_DPLL_SEL);
9404 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9405 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9406 else
9407 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9408 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009409
9410 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9411
9412 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9413 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009414
9415 tmp = pipe_config->dpll_hw_state.dpll;
9416 pipe_config->pixel_multiplier =
9417 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9418 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009419
9420 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009421 } else {
9422 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009423 }
9424
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009425 intel_get_pipe_timings(crtc, pipe_config);
9426
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009427 ironlake_get_pfit_config(crtc, pipe_config);
9428
Imre Deak17290502016-02-12 18:55:11 +02009429 ret = true;
9430
9431out:
9432 intel_display_power_put(dev_priv, power_domain);
9433
9434 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009435}
9436
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009437static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9438{
9439 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009440 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009441
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009442 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009443 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009444 pipe_name(crtc->pipe));
9445
Rob Clarke2c719b2014-12-15 13:56:32 -05009446 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9447 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009448 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9449 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009450 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9451 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009452 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009453 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009454 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009455 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009456 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009457 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009458 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009459 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009460 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009461
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009462 /*
9463 * In theory we can still leave IRQs enabled, as long as only the HPD
9464 * interrupts remain enabled. We used to check for that, but since it's
9465 * gen-specific and since we only disable LCPLL after we fully disable
9466 * the interrupts, the check below should be enough.
9467 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009468 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009469}
9470
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009471static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9472{
9473 struct drm_device *dev = dev_priv->dev;
9474
9475 if (IS_HASWELL(dev))
9476 return I915_READ(D_COMP_HSW);
9477 else
9478 return I915_READ(D_COMP_BDW);
9479}
9480
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009481static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9482{
9483 struct drm_device *dev = dev_priv->dev;
9484
9485 if (IS_HASWELL(dev)) {
9486 mutex_lock(&dev_priv->rps.hw_lock);
9487 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9488 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009489 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009490 mutex_unlock(&dev_priv->rps.hw_lock);
9491 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009492 I915_WRITE(D_COMP_BDW, val);
9493 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009494 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009495}
9496
9497/*
9498 * This function implements pieces of two sequences from BSpec:
9499 * - Sequence for display software to disable LCPLL
9500 * - Sequence for display software to allow package C8+
9501 * The steps implemented here are just the steps that actually touch the LCPLL
9502 * register. Callers should take care of disabling all the display engine
9503 * functions, doing the mode unset, fixing interrupts, etc.
9504 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009505static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9506 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009507{
9508 uint32_t val;
9509
9510 assert_can_disable_lcpll(dev_priv);
9511
9512 val = I915_READ(LCPLL_CTL);
9513
9514 if (switch_to_fclk) {
9515 val |= LCPLL_CD_SOURCE_FCLK;
9516 I915_WRITE(LCPLL_CTL, val);
9517
9518 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9519 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9520 DRM_ERROR("Switching to FCLK failed\n");
9521
9522 val = I915_READ(LCPLL_CTL);
9523 }
9524
9525 val |= LCPLL_PLL_DISABLE;
9526 I915_WRITE(LCPLL_CTL, val);
9527 POSTING_READ(LCPLL_CTL);
9528
9529 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9530 DRM_ERROR("LCPLL still locked\n");
9531
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009532 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009533 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009534 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009535 ndelay(100);
9536
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009537 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9538 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009539 DRM_ERROR("D_COMP RCOMP still in progress\n");
9540
9541 if (allow_power_down) {
9542 val = I915_READ(LCPLL_CTL);
9543 val |= LCPLL_POWER_DOWN_ALLOW;
9544 I915_WRITE(LCPLL_CTL, val);
9545 POSTING_READ(LCPLL_CTL);
9546 }
9547}
9548
9549/*
9550 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9551 * source.
9552 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009553static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009554{
9555 uint32_t val;
9556
9557 val = I915_READ(LCPLL_CTL);
9558
9559 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9560 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9561 return;
9562
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009563 /*
9564 * Make sure we're not on PC8 state before disabling PC8, otherwise
9565 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009566 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009567 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009568
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009569 if (val & LCPLL_POWER_DOWN_ALLOW) {
9570 val &= ~LCPLL_POWER_DOWN_ALLOW;
9571 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009572 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009573 }
9574
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009575 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009576 val |= D_COMP_COMP_FORCE;
9577 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009578 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009579
9580 val = I915_READ(LCPLL_CTL);
9581 val &= ~LCPLL_PLL_DISABLE;
9582 I915_WRITE(LCPLL_CTL, val);
9583
9584 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9585 DRM_ERROR("LCPLL not locked yet\n");
9586
9587 if (val & LCPLL_CD_SOURCE_FCLK) {
9588 val = I915_READ(LCPLL_CTL);
9589 val &= ~LCPLL_CD_SOURCE_FCLK;
9590 I915_WRITE(LCPLL_CTL, val);
9591
9592 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9593 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9594 DRM_ERROR("Switching back to LCPLL failed\n");
9595 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009596
Mika Kuoppala59bad942015-01-16 11:34:40 +02009597 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009598 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009599}
9600
Paulo Zanoni765dab672014-03-07 20:08:18 -03009601/*
9602 * Package states C8 and deeper are really deep PC states that can only be
9603 * reached when all the devices on the system allow it, so even if the graphics
9604 * device allows PC8+, it doesn't mean the system will actually get to these
9605 * states. Our driver only allows PC8+ when going into runtime PM.
9606 *
9607 * The requirements for PC8+ are that all the outputs are disabled, the power
9608 * well is disabled and most interrupts are disabled, and these are also
9609 * requirements for runtime PM. When these conditions are met, we manually do
9610 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9611 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9612 * hang the machine.
9613 *
9614 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9615 * the state of some registers, so when we come back from PC8+ we need to
9616 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9617 * need to take care of the registers kept by RC6. Notice that this happens even
9618 * if we don't put the device in PCI D3 state (which is what currently happens
9619 * because of the runtime PM support).
9620 *
9621 * For more, read "Display Sequences for Package C8" on the hardware
9622 * documentation.
9623 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009624void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009625{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009626 struct drm_device *dev = dev_priv->dev;
9627 uint32_t val;
9628
Paulo Zanonic67a4702013-08-19 13:18:09 -03009629 DRM_DEBUG_KMS("Enabling package C8+\n");
9630
Ville Syrjäläc2699522015-08-27 23:55:59 +03009631 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009632 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9633 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9634 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9635 }
9636
9637 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009638 hsw_disable_lcpll(dev_priv, true, true);
9639}
9640
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009641void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009642{
9643 struct drm_device *dev = dev_priv->dev;
9644 uint32_t val;
9645
Paulo Zanonic67a4702013-08-19 13:18:09 -03009646 DRM_DEBUG_KMS("Disabling package C8+\n");
9647
9648 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009649 lpt_init_pch_refclk(dev);
9650
Ville Syrjäläc2699522015-08-27 23:55:59 +03009651 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009652 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9653 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9654 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9655 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009656}
9657
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009658static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309659{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009660 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009661 struct intel_atomic_state *old_intel_state =
9662 to_intel_atomic_state(old_state);
9663 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309664
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009665 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309666}
9667
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009668/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009669static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009670{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009671 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9672 struct drm_i915_private *dev_priv = state->dev->dev_private;
9673 struct drm_crtc *crtc;
9674 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009675 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009676 unsigned max_pixel_rate = 0, i;
9677 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009678
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009679 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9680 sizeof(intel_state->min_pixclk));
9681
9682 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009683 int pixel_rate;
9684
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009685 crtc_state = to_intel_crtc_state(cstate);
9686 if (!crtc_state->base.enable) {
9687 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009688 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009689 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009690
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009691 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009692
9693 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009694 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009695 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9696
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009697 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009698 }
9699
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009700 for_each_pipe(dev_priv, pipe)
9701 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9702
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009703 return max_pixel_rate;
9704}
9705
9706static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9707{
9708 struct drm_i915_private *dev_priv = dev->dev_private;
9709 uint32_t val, data;
9710 int ret;
9711
9712 if (WARN((I915_READ(LCPLL_CTL) &
9713 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9714 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9715 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9716 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9717 "trying to change cdclk frequency with cdclk not enabled\n"))
9718 return;
9719
9720 mutex_lock(&dev_priv->rps.hw_lock);
9721 ret = sandybridge_pcode_write(dev_priv,
9722 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9723 mutex_unlock(&dev_priv->rps.hw_lock);
9724 if (ret) {
9725 DRM_ERROR("failed to inform pcode about cdclk change\n");
9726 return;
9727 }
9728
9729 val = I915_READ(LCPLL_CTL);
9730 val |= LCPLL_CD_SOURCE_FCLK;
9731 I915_WRITE(LCPLL_CTL, val);
9732
9733 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9734 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9735 DRM_ERROR("Switching to FCLK failed\n");
9736
9737 val = I915_READ(LCPLL_CTL);
9738 val &= ~LCPLL_CLK_FREQ_MASK;
9739
9740 switch (cdclk) {
9741 case 450000:
9742 val |= LCPLL_CLK_FREQ_450;
9743 data = 0;
9744 break;
9745 case 540000:
9746 val |= LCPLL_CLK_FREQ_54O_BDW;
9747 data = 1;
9748 break;
9749 case 337500:
9750 val |= LCPLL_CLK_FREQ_337_5_BDW;
9751 data = 2;
9752 break;
9753 case 675000:
9754 val |= LCPLL_CLK_FREQ_675_BDW;
9755 data = 3;
9756 break;
9757 default:
9758 WARN(1, "invalid cdclk frequency\n");
9759 return;
9760 }
9761
9762 I915_WRITE(LCPLL_CTL, val);
9763
9764 val = I915_READ(LCPLL_CTL);
9765 val &= ~LCPLL_CD_SOURCE_FCLK;
9766 I915_WRITE(LCPLL_CTL, val);
9767
9768 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9769 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9770 DRM_ERROR("Switching back to LCPLL failed\n");
9771
9772 mutex_lock(&dev_priv->rps.hw_lock);
9773 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9774 mutex_unlock(&dev_priv->rps.hw_lock);
9775
9776 intel_update_cdclk(dev);
9777
9778 WARN(cdclk != dev_priv->cdclk_freq,
9779 "cdclk requested %d kHz but got %d kHz\n",
9780 cdclk, dev_priv->cdclk_freq);
9781}
9782
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009783static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009784{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009785 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009786 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009787 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009788 int cdclk;
9789
9790 /*
9791 * FIXME should also account for plane ratio
9792 * once 64bpp pixel formats are supported.
9793 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009794 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009795 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009796 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009797 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009798 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009799 cdclk = 450000;
9800 else
9801 cdclk = 337500;
9802
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009803 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009804 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9805 cdclk, dev_priv->max_cdclk_freq);
9806 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009807 }
9808
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009809 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9810 if (!intel_state->active_crtcs)
9811 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009812
9813 return 0;
9814}
9815
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009816static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009817{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009818 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009819 struct intel_atomic_state *old_intel_state =
9820 to_intel_atomic_state(old_state);
9821 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009822
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009823 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009824}
9825
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009826static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9827 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009828{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009829 struct intel_encoder *intel_encoder =
9830 intel_ddi_get_crtc_new_encoder(crtc_state);
9831
9832 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9833 if (!intel_ddi_pll_select(crtc, crtc_state))
9834 return -EINVAL;
9835 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009836
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009837 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009838
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009839 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009840}
9841
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309842static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9843 enum port port,
9844 struct intel_crtc_state *pipe_config)
9845{
9846 switch (port) {
9847 case PORT_A:
9848 pipe_config->ddi_pll_sel = SKL_DPLL0;
9849 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9850 break;
9851 case PORT_B:
9852 pipe_config->ddi_pll_sel = SKL_DPLL1;
9853 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9854 break;
9855 case PORT_C:
9856 pipe_config->ddi_pll_sel = SKL_DPLL2;
9857 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9858 break;
9859 default:
9860 DRM_ERROR("Incorrect port type\n");
9861 }
9862}
9863
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009864static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9865 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009866 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009867{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009868 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009869
9870 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9871 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9872
9873 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009874 case SKL_DPLL0:
9875 /*
9876 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9877 * of the shared DPLL framework and thus needs to be read out
9878 * separately
9879 */
9880 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9881 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9882 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009883 case SKL_DPLL1:
9884 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9885 break;
9886 case SKL_DPLL2:
9887 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9888 break;
9889 case SKL_DPLL3:
9890 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9891 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009892 }
9893}
9894
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009895static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9896 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009897 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009898{
9899 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9900
9901 switch (pipe_config->ddi_pll_sel) {
9902 case PORT_CLK_SEL_WRPLL1:
9903 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9904 break;
9905 case PORT_CLK_SEL_WRPLL2:
9906 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9907 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009908 case PORT_CLK_SEL_SPLL:
9909 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009910 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009911 }
9912}
9913
Daniel Vetter26804af2014-06-25 22:01:55 +03009914static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009915 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009916{
9917 struct drm_device *dev = crtc->base.dev;
9918 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009919 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009920 enum port port;
9921 uint32_t tmp;
9922
9923 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9924
9925 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9926
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009927 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009928 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309929 else if (IS_BROXTON(dev))
9930 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009931 else
9932 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009933
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009934 if (pipe_config->shared_dpll >= 0) {
9935 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9936
9937 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9938 &pipe_config->dpll_hw_state));
9939 }
9940
Daniel Vetter26804af2014-06-25 22:01:55 +03009941 /*
9942 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9943 * DDI E. So just check whether this pipe is wired to DDI E and whether
9944 * the PCH transcoder is on.
9945 */
Damien Lespiauca370452013-12-03 13:56:24 +00009946 if (INTEL_INFO(dev)->gen < 9 &&
9947 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009948 pipe_config->has_pch_encoder = true;
9949
9950 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9951 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9952 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9953
9954 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9955 }
9956}
9957
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009958static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009959 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009960{
9961 struct drm_device *dev = crtc->base.dev;
9962 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009963 enum intel_display_power_domain power_domain;
9964 unsigned long power_domain_mask;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009965 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009966 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009967
Imre Deak17290502016-02-12 18:55:11 +02009968 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9969 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009970 return false;
Imre Deak17290502016-02-12 18:55:11 +02009971 power_domain_mask = BIT(power_domain);
9972
9973 ret = false;
Imre Deakb5482bd2014-03-05 16:20:55 +02009974
Daniel Vettere143a212013-07-04 12:01:15 +02009975 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009976 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9977
Daniel Vettereccb1402013-05-22 00:50:22 +02009978 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9979 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9980 enum pipe trans_edp_pipe;
9981 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9982 default:
9983 WARN(1, "unknown pipe linked to edp transcoder\n");
9984 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9985 case TRANS_DDI_EDP_INPUT_A_ON:
9986 trans_edp_pipe = PIPE_A;
9987 break;
9988 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9989 trans_edp_pipe = PIPE_B;
9990 break;
9991 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9992 trans_edp_pipe = PIPE_C;
9993 break;
9994 }
9995
9996 if (trans_edp_pipe == crtc->pipe)
9997 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9998 }
9999
Imre Deak17290502016-02-12 18:55:11 +020010000 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10001 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10002 goto out;
10003 power_domain_mask |= BIT(power_domain);
Paulo Zanoni2bfce952013-04-18 16:35:40 -030010004
Daniel Vettereccb1402013-05-22 00:50:22 +020010005 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010006 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +020010007 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010008
Daniel Vetter26804af2014-06-25 22:01:55 +030010009 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010010
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010011 intel_get_pipe_timings(crtc, pipe_config);
10012
Chandra Kondurua1b22782015-04-07 15:28:45 -070010013 if (INTEL_INFO(dev)->gen >= 9) {
10014 skl_init_scalers(dev, crtc, pipe_config);
10015 }
10016
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010017 if (INTEL_INFO(dev)->gen >= 9) {
10018 pipe_config->scaler_state.scaler_id = -1;
10019 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10020 }
10021
Imre Deak17290502016-02-12 18:55:11 +020010022 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10023 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10024 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010025 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010026 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010027 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010028 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010029 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010030
Jesse Barnese59150d2014-01-07 13:30:45 -080010031 if (IS_HASWELL(dev))
10032 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10033 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010034
Clint Taylorebb69c92014-09-30 10:30:22 -070010035 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10036 pipe_config->pixel_multiplier =
10037 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10038 } else {
10039 pipe_config->pixel_multiplier = 1;
10040 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010041
Imre Deak17290502016-02-12 18:55:11 +020010042 ret = true;
10043
10044out:
10045 for_each_power_domain(power_domain, power_domain_mask)
10046 intel_display_power_put(dev_priv, power_domain);
10047
10048 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010049}
10050
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010051static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10052 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010053{
10054 struct drm_device *dev = crtc->dev;
10055 struct drm_i915_private *dev_priv = dev->dev_private;
10056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010057 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010058
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010059 if (plane_state && plane_state->visible) {
10060 unsigned int width = plane_state->base.crtc_w;
10061 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010062 unsigned int stride = roundup_pow_of_two(width) * 4;
10063
10064 switch (stride) {
10065 default:
10066 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10067 width, stride);
10068 stride = 256;
10069 /* fallthrough */
10070 case 256:
10071 case 512:
10072 case 1024:
10073 case 2048:
10074 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010075 }
10076
Ville Syrjälädc41c152014-08-13 11:57:05 +030010077 cntl |= CURSOR_ENABLE |
10078 CURSOR_GAMMA_ENABLE |
10079 CURSOR_FORMAT_ARGB |
10080 CURSOR_STRIDE(stride);
10081
10082 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010083 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010084
Ville Syrjälädc41c152014-08-13 11:57:05 +030010085 if (intel_crtc->cursor_cntl != 0 &&
10086 (intel_crtc->cursor_base != base ||
10087 intel_crtc->cursor_size != size ||
10088 intel_crtc->cursor_cntl != cntl)) {
10089 /* On these chipsets we can only modify the base/size/stride
10090 * whilst the cursor is disabled.
10091 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010092 I915_WRITE(CURCNTR(PIPE_A), 0);
10093 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010094 intel_crtc->cursor_cntl = 0;
10095 }
10096
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010097 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010098 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010099 intel_crtc->cursor_base = base;
10100 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010101
10102 if (intel_crtc->cursor_size != size) {
10103 I915_WRITE(CURSIZE, size);
10104 intel_crtc->cursor_size = size;
10105 }
10106
Chris Wilson4b0e3332014-05-30 16:35:26 +030010107 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010108 I915_WRITE(CURCNTR(PIPE_A), cntl);
10109 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010110 intel_crtc->cursor_cntl = cntl;
10111 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010112}
10113
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010114static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10115 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010116{
10117 struct drm_device *dev = crtc->dev;
10118 struct drm_i915_private *dev_priv = dev->dev_private;
10119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10120 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010121 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010122
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010123 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010124 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010125 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010126 case 64:
10127 cntl |= CURSOR_MODE_64_ARGB_AX;
10128 break;
10129 case 128:
10130 cntl |= CURSOR_MODE_128_ARGB_AX;
10131 break;
10132 case 256:
10133 cntl |= CURSOR_MODE_256_ARGB_AX;
10134 break;
10135 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010136 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010137 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010138 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010139 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010140
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010141 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010142 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010143
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010144 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10145 cntl |= CURSOR_ROTATE_180;
10146 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010147
Chris Wilson4b0e3332014-05-30 16:35:26 +030010148 if (intel_crtc->cursor_cntl != cntl) {
10149 I915_WRITE(CURCNTR(pipe), cntl);
10150 POSTING_READ(CURCNTR(pipe));
10151 intel_crtc->cursor_cntl = cntl;
10152 }
10153
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010154 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010155 I915_WRITE(CURBASE(pipe), base);
10156 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010157
10158 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010159}
10160
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010161/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010162static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010163 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010164{
10165 struct drm_device *dev = crtc->dev;
10166 struct drm_i915_private *dev_priv = dev->dev_private;
10167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10168 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010169 u32 base = intel_crtc->cursor_addr;
10170 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010171
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010172 if (plane_state) {
10173 int x = plane_state->base.crtc_x;
10174 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010175
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010176 if (x < 0) {
10177 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10178 x = -x;
10179 }
10180 pos |= x << CURSOR_X_SHIFT;
10181
10182 if (y < 0) {
10183 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10184 y = -y;
10185 }
10186 pos |= y << CURSOR_Y_SHIFT;
10187
10188 /* ILK+ do this automagically */
10189 if (HAS_GMCH_DISPLAY(dev) &&
10190 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10191 base += (plane_state->base.crtc_h *
10192 plane_state->base.crtc_w - 1) * 4;
10193 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010194 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010195
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010196 I915_WRITE(CURPOS(pipe), pos);
10197
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010198 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010199 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010200 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010201 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010202}
10203
Ville Syrjälädc41c152014-08-13 11:57:05 +030010204static bool cursor_size_ok(struct drm_device *dev,
10205 uint32_t width, uint32_t height)
10206{
10207 if (width == 0 || height == 0)
10208 return false;
10209
10210 /*
10211 * 845g/865g are special in that they are only limited by
10212 * the width of their cursors, the height is arbitrary up to
10213 * the precision of the register. Everything else requires
10214 * square cursors, limited to a few power-of-two sizes.
10215 */
10216 if (IS_845G(dev) || IS_I865G(dev)) {
10217 if ((width & 63) != 0)
10218 return false;
10219
10220 if (width > (IS_845G(dev) ? 64 : 512))
10221 return false;
10222
10223 if (height > 1023)
10224 return false;
10225 } else {
10226 switch (width | height) {
10227 case 256:
10228 case 128:
10229 if (IS_GEN2(dev))
10230 return false;
10231 case 64:
10232 break;
10233 default:
10234 return false;
10235 }
10236 }
10237
10238 return true;
10239}
10240
Jesse Barnes79e53942008-11-07 14:24:08 -080010241static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010242 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010243{
James Simmons72034252010-08-03 01:33:19 +010010244 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010246
James Simmons72034252010-08-03 01:33:19 +010010247 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010248 intel_crtc->lut_r[i] = red[i] >> 8;
10249 intel_crtc->lut_g[i] = green[i] >> 8;
10250 intel_crtc->lut_b[i] = blue[i] >> 8;
10251 }
10252
10253 intel_crtc_load_lut(crtc);
10254}
10255
Jesse Barnes79e53942008-11-07 14:24:08 -080010256/* VESA 640x480x72Hz mode to set on the pipe */
10257static struct drm_display_mode load_detect_mode = {
10258 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10259 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10260};
10261
Daniel Vettera8bb6812014-02-10 18:00:39 +010010262struct drm_framebuffer *
10263__intel_framebuffer_create(struct drm_device *dev,
10264 struct drm_mode_fb_cmd2 *mode_cmd,
10265 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010266{
10267 struct intel_framebuffer *intel_fb;
10268 int ret;
10269
10270 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010271 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010272 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010273
10274 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010275 if (ret)
10276 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010277
10278 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010279
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010280err:
10281 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010282 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010283}
10284
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010285static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010286intel_framebuffer_create(struct drm_device *dev,
10287 struct drm_mode_fb_cmd2 *mode_cmd,
10288 struct drm_i915_gem_object *obj)
10289{
10290 struct drm_framebuffer *fb;
10291 int ret;
10292
10293 ret = i915_mutex_lock_interruptible(dev);
10294 if (ret)
10295 return ERR_PTR(ret);
10296 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10297 mutex_unlock(&dev->struct_mutex);
10298
10299 return fb;
10300}
10301
Chris Wilsond2dff872011-04-19 08:36:26 +010010302static u32
10303intel_framebuffer_pitch_for_width(int width, int bpp)
10304{
10305 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10306 return ALIGN(pitch, 64);
10307}
10308
10309static u32
10310intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10311{
10312 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010313 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010314}
10315
10316static struct drm_framebuffer *
10317intel_framebuffer_create_for_mode(struct drm_device *dev,
10318 struct drm_display_mode *mode,
10319 int depth, int bpp)
10320{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010321 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010322 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010323 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010324
10325 obj = i915_gem_alloc_object(dev,
10326 intel_framebuffer_size_for_mode(mode, bpp));
10327 if (obj == NULL)
10328 return ERR_PTR(-ENOMEM);
10329
10330 mode_cmd.width = mode->hdisplay;
10331 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010332 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10333 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010334 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010335
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010336 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10337 if (IS_ERR(fb))
10338 drm_gem_object_unreference_unlocked(&obj->base);
10339
10340 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010341}
10342
10343static struct drm_framebuffer *
10344mode_fits_in_fbdev(struct drm_device *dev,
10345 struct drm_display_mode *mode)
10346{
Daniel Vetter06957262015-08-10 13:34:08 +020010347#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010348 struct drm_i915_private *dev_priv = dev->dev_private;
10349 struct drm_i915_gem_object *obj;
10350 struct drm_framebuffer *fb;
10351
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010352 if (!dev_priv->fbdev)
10353 return NULL;
10354
10355 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010356 return NULL;
10357
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010358 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010359 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010360
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010361 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010362 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10363 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010364 return NULL;
10365
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010366 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010367 return NULL;
10368
10369 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010370#else
10371 return NULL;
10372#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010373}
10374
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010375static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10376 struct drm_crtc *crtc,
10377 struct drm_display_mode *mode,
10378 struct drm_framebuffer *fb,
10379 int x, int y)
10380{
10381 struct drm_plane_state *plane_state;
10382 int hdisplay, vdisplay;
10383 int ret;
10384
10385 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10386 if (IS_ERR(plane_state))
10387 return PTR_ERR(plane_state);
10388
10389 if (mode)
10390 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10391 else
10392 hdisplay = vdisplay = 0;
10393
10394 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10395 if (ret)
10396 return ret;
10397 drm_atomic_set_fb_for_plane(plane_state, fb);
10398 plane_state->crtc_x = 0;
10399 plane_state->crtc_y = 0;
10400 plane_state->crtc_w = hdisplay;
10401 plane_state->crtc_h = vdisplay;
10402 plane_state->src_x = x << 16;
10403 plane_state->src_y = y << 16;
10404 plane_state->src_w = hdisplay << 16;
10405 plane_state->src_h = vdisplay << 16;
10406
10407 return 0;
10408}
10409
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010410bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010411 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010412 struct intel_load_detect_pipe *old,
10413 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010414{
10415 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010416 struct intel_encoder *intel_encoder =
10417 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010418 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010419 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010420 struct drm_crtc *crtc = NULL;
10421 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010422 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010423 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010424 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010425 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010426 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010427 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010428
Chris Wilsond2dff872011-04-19 08:36:26 +010010429 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010430 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010431 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010432
Rob Clark51fd3712013-11-19 12:10:12 -050010433retry:
10434 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10435 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010436 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010437
Jesse Barnes79e53942008-11-07 14:24:08 -080010438 /*
10439 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010440 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010441 * - if the connector already has an assigned crtc, use it (but make
10442 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010443 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010444 * - try to find the first unused crtc that can drive this connector,
10445 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010446 */
10447
10448 /* See if we already have a CRTC for this connector */
10449 if (encoder->crtc) {
10450 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010451
Rob Clark51fd3712013-11-19 12:10:12 -050010452 ret = drm_modeset_lock(&crtc->mutex, ctx);
10453 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010454 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010455 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10456 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010457 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010458
Daniel Vetter24218aa2012-08-12 19:27:11 +020010459 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010460 old->load_detect_temp = false;
10461
10462 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010463 if (connector->dpms != DRM_MODE_DPMS_ON)
10464 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010465
Chris Wilson71731882011-04-19 23:10:58 +010010466 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010467 }
10468
10469 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010470 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010471 i++;
10472 if (!(encoder->possible_crtcs & (1 << i)))
10473 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010474 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010475 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010476
10477 crtc = possible_crtc;
10478 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010479 }
10480
10481 /*
10482 * If we didn't find an unused CRTC, don't use any.
10483 */
10484 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010485 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010486 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010487 }
10488
Rob Clark51fd3712013-11-19 12:10:12 -050010489 ret = drm_modeset_lock(&crtc->mutex, ctx);
10490 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010491 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010492 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10493 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010494 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010495
10496 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010497 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010498 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010499 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010500
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010501 state = drm_atomic_state_alloc(dev);
10502 if (!state)
10503 return false;
10504
10505 state->acquire_ctx = ctx;
10506
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010507 connector_state = drm_atomic_get_connector_state(state, connector);
10508 if (IS_ERR(connector_state)) {
10509 ret = PTR_ERR(connector_state);
10510 goto fail;
10511 }
10512
10513 connector_state->crtc = crtc;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010514
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010515 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10516 if (IS_ERR(crtc_state)) {
10517 ret = PTR_ERR(crtc_state);
10518 goto fail;
10519 }
10520
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010521 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010522
Chris Wilson64927112011-04-20 07:25:26 +010010523 if (!mode)
10524 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010525
Chris Wilsond2dff872011-04-19 08:36:26 +010010526 /* We need a framebuffer large enough to accommodate all accesses
10527 * that the plane may generate whilst we perform load detection.
10528 * We can not rely on the fbcon either being present (we get called
10529 * during its initialisation to detect all boot displays, or it may
10530 * not even exist) or that it is large enough to satisfy the
10531 * requested mode.
10532 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010533 fb = mode_fits_in_fbdev(dev, mode);
10534 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010535 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010536 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10537 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010538 } else
10539 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010540 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010541 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010542 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010543 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010544
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010545 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10546 if (ret)
10547 goto fail;
10548
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010549 drm_mode_copy(&crtc_state->base.mode, mode);
10550
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010551 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010552 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010553 if (old->release_fb)
10554 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010555 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010556 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010557 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010558
Jesse Barnes79e53942008-11-07 14:24:08 -080010559 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010560 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010561 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010562
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010563fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010564 drm_atomic_state_free(state);
10565 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010566
Rob Clark51fd3712013-11-19 12:10:12 -050010567 if (ret == -EDEADLK) {
10568 drm_modeset_backoff(ctx);
10569 goto retry;
10570 }
10571
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010572 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010573}
10574
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010575void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010576 struct intel_load_detect_pipe *old,
10577 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010578{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010579 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010580 struct intel_encoder *intel_encoder =
10581 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010582 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010583 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010585 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010586 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010587 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010588 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010589
Chris Wilsond2dff872011-04-19 08:36:26 +010010590 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010591 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010592 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010593
Chris Wilson8261b192011-04-19 23:18:09 +010010594 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010595 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010596 if (!state)
10597 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010598
10599 state->acquire_ctx = ctx;
10600
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010601 connector_state = drm_atomic_get_connector_state(state, connector);
10602 if (IS_ERR(connector_state))
10603 goto fail;
10604
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010605 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10606 if (IS_ERR(crtc_state))
10607 goto fail;
10608
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010609 connector_state->crtc = NULL;
10610
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010611 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010612
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010613 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10614 0, 0);
10615 if (ret)
10616 goto fail;
10617
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010618 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010619 if (ret)
10620 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010621
Daniel Vetter36206362012-12-10 20:42:17 +010010622 if (old->release_fb) {
10623 drm_framebuffer_unregister_private(old->release_fb);
10624 drm_framebuffer_unreference(old->release_fb);
10625 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010626
Chris Wilson0622a532011-04-21 09:32:11 +010010627 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010628 }
10629
Eric Anholtc751ce42010-03-25 11:48:48 -070010630 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010631 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10632 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010633
10634 return;
10635fail:
10636 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10637 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010638}
10639
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010640static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010641 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010642{
10643 struct drm_i915_private *dev_priv = dev->dev_private;
10644 u32 dpll = pipe_config->dpll_hw_state.dpll;
10645
10646 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010647 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010648 else if (HAS_PCH_SPLIT(dev))
10649 return 120000;
10650 else if (!IS_GEN2(dev))
10651 return 96000;
10652 else
10653 return 48000;
10654}
10655
Jesse Barnes79e53942008-11-07 14:24:08 -080010656/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010657static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010658 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010659{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010660 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010661 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010662 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010663 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010664 u32 fp;
10665 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010666 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010667 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010668
10669 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010670 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010671 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010672 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010673
10674 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010675 if (IS_PINEVIEW(dev)) {
10676 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10677 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010678 } else {
10679 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10680 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10681 }
10682
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010683 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010684 if (IS_PINEVIEW(dev))
10685 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10686 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010687 else
10688 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010689 DPLL_FPA01_P1_POST_DIV_SHIFT);
10690
10691 switch (dpll & DPLL_MODE_MASK) {
10692 case DPLLB_MODE_DAC_SERIAL:
10693 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10694 5 : 10;
10695 break;
10696 case DPLLB_MODE_LVDS:
10697 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10698 7 : 14;
10699 break;
10700 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010701 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010702 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010703 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010704 }
10705
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010706 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010707 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010708 else
Imre Deakdccbea32015-06-22 23:35:51 +030010709 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010710 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010711 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010712 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010713
10714 if (is_lvds) {
10715 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10716 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010717
10718 if (lvds & LVDS_CLKB_POWER_UP)
10719 clock.p2 = 7;
10720 else
10721 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010722 } else {
10723 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10724 clock.p1 = 2;
10725 else {
10726 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10727 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10728 }
10729 if (dpll & PLL_P2_DIVIDE_BY_4)
10730 clock.p2 = 4;
10731 else
10732 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010733 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010734
Imre Deakdccbea32015-06-22 23:35:51 +030010735 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010736 }
10737
Ville Syrjälä18442d02013-09-13 16:00:08 +030010738 /*
10739 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010740 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010741 * encoder's get_config() function.
10742 */
Imre Deakdccbea32015-06-22 23:35:51 +030010743 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010744}
10745
Ville Syrjälä6878da02013-09-13 15:59:11 +030010746int intel_dotclock_calculate(int link_freq,
10747 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010748{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010749 /*
10750 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010751 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010752 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010753 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010754 *
10755 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010756 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010757 */
10758
Ville Syrjälä6878da02013-09-13 15:59:11 +030010759 if (!m_n->link_n)
10760 return 0;
10761
10762 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10763}
10764
Ville Syrjälä18442d02013-09-13 16:00:08 +030010765static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010766 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010767{
10768 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010769
10770 /* read out port_clock from the DPLL */
10771 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010772
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010773 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010774 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010775 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010776 * agree once we know their relationship in the encoder's
10777 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010778 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010779 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010780 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10781 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010782}
10783
10784/** Returns the currently programmed mode of the given pipe. */
10785struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10786 struct drm_crtc *crtc)
10787{
Jesse Barnes548f2452011-02-17 10:40:53 -080010788 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010790 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010791 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010792 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010793 int htot = I915_READ(HTOTAL(cpu_transcoder));
10794 int hsync = I915_READ(HSYNC(cpu_transcoder));
10795 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10796 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010797 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010798
10799 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10800 if (!mode)
10801 return NULL;
10802
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010803 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10804 if (!pipe_config) {
10805 kfree(mode);
10806 return NULL;
10807 }
10808
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010809 /*
10810 * Construct a pipe_config sufficient for getting the clock info
10811 * back out of crtc_clock_get.
10812 *
10813 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10814 * to use a real value here instead.
10815 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010816 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10817 pipe_config->pixel_multiplier = 1;
10818 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10819 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10820 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10821 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010822
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010823 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010824 mode->hdisplay = (htot & 0xffff) + 1;
10825 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10826 mode->hsync_start = (hsync & 0xffff) + 1;
10827 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10828 mode->vdisplay = (vtot & 0xffff) + 1;
10829 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10830 mode->vsync_start = (vsync & 0xffff) + 1;
10831 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10832
10833 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010834
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010835 kfree(pipe_config);
10836
Jesse Barnes79e53942008-11-07 14:24:08 -080010837 return mode;
10838}
10839
Chris Wilsonf047e392012-07-21 12:31:41 +010010840void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010841{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010842 struct drm_i915_private *dev_priv = dev->dev_private;
10843
Chris Wilsonf62a0072014-02-21 17:55:39 +000010844 if (dev_priv->mm.busy)
10845 return;
10846
Paulo Zanoni43694d62014-03-07 20:08:08 -030010847 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010848 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010849 if (INTEL_INFO(dev)->gen >= 6)
10850 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010851 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010852}
10853
10854void intel_mark_idle(struct drm_device *dev)
10855{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010856 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010857
Chris Wilsonf62a0072014-02-21 17:55:39 +000010858 if (!dev_priv->mm.busy)
10859 return;
10860
10861 dev_priv->mm.busy = false;
10862
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010863 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010864 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010865
Paulo Zanoni43694d62014-03-07 20:08:08 -030010866 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010867}
10868
Jesse Barnes79e53942008-11-07 14:24:08 -080010869static void intel_crtc_destroy(struct drm_crtc *crtc)
10870{
10871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010872 struct drm_device *dev = crtc->dev;
10873 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010874
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010875 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010876 work = intel_crtc->unpin_work;
10877 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010878 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010879
10880 if (work) {
10881 cancel_work_sync(&work->work);
10882 kfree(work);
10883 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010884
10885 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010886
Jesse Barnes79e53942008-11-07 14:24:08 -080010887 kfree(intel_crtc);
10888}
10889
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010890static void intel_unpin_work_fn(struct work_struct *__work)
10891{
10892 struct intel_unpin_work *work =
10893 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010894 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10895 struct drm_device *dev = crtc->base.dev;
10896 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010897
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010898 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010899 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010900 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010901
John Harrisonf06cc1b2014-11-24 18:49:37 +000010902 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010903 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010904 mutex_unlock(&dev->struct_mutex);
10905
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010906 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010907 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010908 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010909
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010910 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10911 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010912
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010913 kfree(work);
10914}
10915
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010916static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010917 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010918{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10920 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010921 unsigned long flags;
10922
10923 /* Ignore early vblank irqs */
10924 if (intel_crtc == NULL)
10925 return;
10926
Daniel Vetterf3260382014-09-15 14:55:23 +020010927 /*
10928 * This is called both by irq handlers and the reset code (to complete
10929 * lost pageflips) so needs the full irqsave spinlocks.
10930 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010931 spin_lock_irqsave(&dev->event_lock, flags);
10932 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010933
10934 /* Ensure we don't miss a work->pending update ... */
10935 smp_rmb();
10936
10937 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010938 spin_unlock_irqrestore(&dev->event_lock, flags);
10939 return;
10940 }
10941
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010942 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010943
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010944 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010945}
10946
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010947void intel_finish_page_flip(struct drm_device *dev, int pipe)
10948{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010949 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010950 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10951
Mario Kleiner49b14a52010-12-09 07:00:07 +010010952 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010953}
10954
10955void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10956{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010957 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010958 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10959
Mario Kleiner49b14a52010-12-09 07:00:07 +010010960 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010961}
10962
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010963/* Is 'a' after or equal to 'b'? */
10964static bool g4x_flip_count_after_eq(u32 a, u32 b)
10965{
10966 return !((a - b) & 0x80000000);
10967}
10968
10969static bool page_flip_finished(struct intel_crtc *crtc)
10970{
10971 struct drm_device *dev = crtc->base.dev;
10972 struct drm_i915_private *dev_priv = dev->dev_private;
10973
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010974 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10975 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10976 return true;
10977
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010978 /*
10979 * The relevant registers doen't exist on pre-ctg.
10980 * As the flip done interrupt doesn't trigger for mmio
10981 * flips on gmch platforms, a flip count check isn't
10982 * really needed there. But since ctg has the registers,
10983 * include it in the check anyway.
10984 */
10985 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10986 return true;
10987
10988 /*
10989 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10990 * used the same base address. In that case the mmio flip might
10991 * have completed, but the CS hasn't even executed the flip yet.
10992 *
10993 * A flip count check isn't enough as the CS might have updated
10994 * the base address just after start of vblank, but before we
10995 * managed to process the interrupt. This means we'd complete the
10996 * CS flip too soon.
10997 *
10998 * Combining both checks should get us a good enough result. It may
10999 * still happen that the CS flip has been executed, but has not
11000 * yet actually completed. But in case the base address is the same
11001 * anyway, we don't really care.
11002 */
11003 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11004 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011005 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011006 crtc->unpin_work->flip_count);
11007}
11008
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011009void intel_prepare_page_flip(struct drm_device *dev, int plane)
11010{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011011 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011012 struct intel_crtc *intel_crtc =
11013 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11014 unsigned long flags;
11015
Daniel Vetterf3260382014-09-15 14:55:23 +020011016
11017 /*
11018 * This is called both by irq handlers and the reset code (to complete
11019 * lost pageflips) so needs the full irqsave spinlocks.
11020 *
11021 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000011022 * generate a page-flip completion irq, i.e. every modeset
11023 * is also accompanied by a spurious intel_prepare_page_flip().
11024 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011025 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011026 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011027 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011028 spin_unlock_irqrestore(&dev->event_lock, flags);
11029}
11030
Chris Wilson60426392015-10-10 10:44:32 +010011031static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011032{
11033 /* Ensure that the work item is consistent when activating it ... */
11034 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011035 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011036 /* and that it is marked active as soon as the irq could fire. */
11037 smp_wmb();
11038}
11039
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011040static int intel_gen2_queue_flip(struct drm_device *dev,
11041 struct drm_crtc *crtc,
11042 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011043 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011044 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011045 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011046{
John Harrison6258fbe2015-05-29 17:43:48 +010011047 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011049 u32 flip_mask;
11050 int ret;
11051
John Harrison5fb9de12015-05-29 17:44:07 +010011052 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011053 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011054 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011055
11056 /* Can't queue multiple flips, so wait for the previous
11057 * one to finish before executing the next.
11058 */
11059 if (intel_crtc->plane)
11060 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11061 else
11062 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011063 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11064 intel_ring_emit(ring, MI_NOOP);
11065 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11066 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11067 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011068 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011069 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011070
Chris Wilson60426392015-10-10 10:44:32 +010011071 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011072 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011073}
11074
11075static int intel_gen3_queue_flip(struct drm_device *dev,
11076 struct drm_crtc *crtc,
11077 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011078 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011079 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011080 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011081{
John Harrison6258fbe2015-05-29 17:43:48 +010011082 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011084 u32 flip_mask;
11085 int ret;
11086
John Harrison5fb9de12015-05-29 17:44:07 +010011087 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011088 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011089 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011090
11091 if (intel_crtc->plane)
11092 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11093 else
11094 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011095 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11096 intel_ring_emit(ring, MI_NOOP);
11097 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11098 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11099 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011100 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011101 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011102
Chris Wilson60426392015-10-10 10:44:32 +010011103 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011104 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011105}
11106
11107static int intel_gen4_queue_flip(struct drm_device *dev,
11108 struct drm_crtc *crtc,
11109 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011110 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011111 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011112 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011113{
John Harrison6258fbe2015-05-29 17:43:48 +010011114 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011115 struct drm_i915_private *dev_priv = dev->dev_private;
11116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11117 uint32_t pf, pipesrc;
11118 int ret;
11119
John Harrison5fb9de12015-05-29 17:44:07 +010011120 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011121 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011122 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011123
11124 /* i965+ uses the linear or tiled offsets from the
11125 * Display Registers (which do not change across a page-flip)
11126 * so we need only reprogram the base address.
11127 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011128 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11129 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11130 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011131 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011132 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011133
11134 /* XXX Enabling the panel-fitter across page-flip is so far
11135 * untested on non-native modes, so ignore it for now.
11136 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11137 */
11138 pf = 0;
11139 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011140 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011141
Chris Wilson60426392015-10-10 10:44:32 +010011142 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011143 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011144}
11145
11146static int intel_gen6_queue_flip(struct drm_device *dev,
11147 struct drm_crtc *crtc,
11148 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011149 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011150 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011151 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011152{
John Harrison6258fbe2015-05-29 17:43:48 +010011153 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011154 struct drm_i915_private *dev_priv = dev->dev_private;
11155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11156 uint32_t pf, pipesrc;
11157 int ret;
11158
John Harrison5fb9de12015-05-29 17:44:07 +010011159 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011160 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011161 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011162
Daniel Vetter6d90c952012-04-26 23:28:05 +020011163 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11164 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11165 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011166 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011167
Chris Wilson99d9acd2012-04-17 20:37:00 +010011168 /* Contrary to the suggestions in the documentation,
11169 * "Enable Panel Fitter" does not seem to be required when page
11170 * flipping with a non-native mode, and worse causes a normal
11171 * modeset to fail.
11172 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11173 */
11174 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011175 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011176 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011177
Chris Wilson60426392015-10-10 10:44:32 +010011178 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011179 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011180}
11181
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011182static int intel_gen7_queue_flip(struct drm_device *dev,
11183 struct drm_crtc *crtc,
11184 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011185 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011186 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011187 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011188{
John Harrison6258fbe2015-05-29 17:43:48 +010011189 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011191 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011192 int len, ret;
11193
Robin Schroereba905b2014-05-18 02:24:50 +020011194 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011195 case PLANE_A:
11196 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11197 break;
11198 case PLANE_B:
11199 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11200 break;
11201 case PLANE_C:
11202 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11203 break;
11204 default:
11205 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011206 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011207 }
11208
Chris Wilsonffe74d72013-08-26 20:58:12 +010011209 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011210 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011211 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011212 /*
11213 * On Gen 8, SRM is now taking an extra dword to accommodate
11214 * 48bits addresses, and we need a NOOP for the batch size to
11215 * stay even.
11216 */
11217 if (IS_GEN8(dev))
11218 len += 2;
11219 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011220
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011221 /*
11222 * BSpec MI_DISPLAY_FLIP for IVB:
11223 * "The full packet must be contained within the same cache line."
11224 *
11225 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11226 * cacheline, if we ever start emitting more commands before
11227 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11228 * then do the cacheline alignment, and finally emit the
11229 * MI_DISPLAY_FLIP.
11230 */
John Harrisonbba09b12015-05-29 17:44:06 +010011231 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011232 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011233 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011234
John Harrison5fb9de12015-05-29 17:44:07 +010011235 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011236 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011237 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011238
Chris Wilsonffe74d72013-08-26 20:58:12 +010011239 /* Unmask the flip-done completion message. Note that the bspec says that
11240 * we should do this for both the BCS and RCS, and that we must not unmask
11241 * more than one flip event at any time (or ensure that one flip message
11242 * can be sent by waiting for flip-done prior to queueing new flips).
11243 * Experimentation says that BCS works despite DERRMR masking all
11244 * flip-done completion events and that unmasking all planes at once
11245 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11246 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11247 */
11248 if (ring->id == RCS) {
11249 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011250 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011251 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11252 DERRMR_PIPEB_PRI_FLIP_DONE |
11253 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011254 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011255 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011256 MI_SRM_LRM_GLOBAL_GTT);
11257 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011258 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011259 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011260 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011261 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011262 if (IS_GEN8(dev)) {
11263 intel_ring_emit(ring, 0);
11264 intel_ring_emit(ring, MI_NOOP);
11265 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011266 }
11267
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011268 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011269 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011270 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011271 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011272
Chris Wilson60426392015-10-10 10:44:32 +010011273 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011274 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011275}
11276
Sourab Gupta84c33a62014-06-02 16:47:17 +053011277static bool use_mmio_flip(struct intel_engine_cs *ring,
11278 struct drm_i915_gem_object *obj)
11279{
11280 /*
11281 * This is not being used for older platforms, because
11282 * non-availability of flip done interrupt forces us to use
11283 * CS flips. Older platforms derive flip done using some clever
11284 * tricks involving the flip_pending status bits and vblank irqs.
11285 * So using MMIO flips there would disrupt this mechanism.
11286 */
11287
Chris Wilson8e09bf82014-07-08 10:40:30 +010011288 if (ring == NULL)
11289 return true;
11290
Sourab Gupta84c33a62014-06-02 16:47:17 +053011291 if (INTEL_INFO(ring->dev)->gen < 5)
11292 return false;
11293
11294 if (i915.use_mmio_flip < 0)
11295 return false;
11296 else if (i915.use_mmio_flip > 0)
11297 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011298 else if (i915.enable_execlists)
11299 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011300 else if (obj->base.dma_buf &&
11301 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11302 false))
11303 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011304 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011305 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011306}
11307
Chris Wilson60426392015-10-10 10:44:32 +010011308static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011309 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011310 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011311{
11312 struct drm_device *dev = intel_crtc->base.dev;
11313 struct drm_i915_private *dev_priv = dev->dev_private;
11314 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011315 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011316 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011317
11318 ctl = I915_READ(PLANE_CTL(pipe, 0));
11319 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011320 switch (fb->modifier[0]) {
11321 case DRM_FORMAT_MOD_NONE:
11322 break;
11323 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011324 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011325 break;
11326 case I915_FORMAT_MOD_Y_TILED:
11327 ctl |= PLANE_CTL_TILED_Y;
11328 break;
11329 case I915_FORMAT_MOD_Yf_TILED:
11330 ctl |= PLANE_CTL_TILED_YF;
11331 break;
11332 default:
11333 MISSING_CASE(fb->modifier[0]);
11334 }
Damien Lespiauff944562014-11-20 14:58:16 +000011335
11336 /*
11337 * The stride is either expressed as a multiple of 64 bytes chunks for
11338 * linear buffers or in number of tiles for tiled buffers.
11339 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011340 if (intel_rotation_90_or_270(rotation)) {
11341 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011342 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011343 stride = DIV_ROUND_UP(fb->height, tile_height);
11344 } else {
11345 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011346 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11347 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011348 }
Damien Lespiauff944562014-11-20 14:58:16 +000011349
11350 /*
11351 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11352 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11353 */
11354 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11355 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11356
Chris Wilson60426392015-10-10 10:44:32 +010011357 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011358 POSTING_READ(PLANE_SURF(pipe, 0));
11359}
11360
Chris Wilson60426392015-10-10 10:44:32 +010011361static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11362 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011363{
11364 struct drm_device *dev = intel_crtc->base.dev;
11365 struct drm_i915_private *dev_priv = dev->dev_private;
11366 struct intel_framebuffer *intel_fb =
11367 to_intel_framebuffer(intel_crtc->base.primary->fb);
11368 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011369 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011370 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011371
Sourab Gupta84c33a62014-06-02 16:47:17 +053011372 dspcntr = I915_READ(reg);
11373
Damien Lespiauc5d97472014-10-25 00:11:11 +010011374 if (obj->tiling_mode != I915_TILING_NONE)
11375 dspcntr |= DISPPLANE_TILED;
11376 else
11377 dspcntr &= ~DISPPLANE_TILED;
11378
Sourab Gupta84c33a62014-06-02 16:47:17 +053011379 I915_WRITE(reg, dspcntr);
11380
Chris Wilson60426392015-10-10 10:44:32 +010011381 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011382 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011383}
11384
11385/*
11386 * XXX: This is the temporary way to update the plane registers until we get
11387 * around to using the usual plane update functions for MMIO flips
11388 */
Chris Wilson60426392015-10-10 10:44:32 +010011389static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011390{
Chris Wilson60426392015-10-10 10:44:32 +010011391 struct intel_crtc *crtc = mmio_flip->crtc;
11392 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011393
Chris Wilson60426392015-10-10 10:44:32 +010011394 spin_lock_irq(&crtc->base.dev->event_lock);
11395 work = crtc->unpin_work;
11396 spin_unlock_irq(&crtc->base.dev->event_lock);
11397 if (work == NULL)
11398 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011399
Chris Wilson60426392015-10-10 10:44:32 +010011400 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011401
Chris Wilson60426392015-10-10 10:44:32 +010011402 intel_pipe_update_start(crtc);
11403
11404 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011405 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011406 else
11407 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011408 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011409
Chris Wilson60426392015-10-10 10:44:32 +010011410 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011411}
11412
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011413static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011414{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011415 struct intel_mmio_flip *mmio_flip =
11416 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011417 struct intel_framebuffer *intel_fb =
11418 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11419 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011420
Chris Wilson60426392015-10-10 10:44:32 +010011421 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011422 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011423 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011424 false, NULL,
11425 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011426 i915_gem_request_unreference__unlocked(mmio_flip->req);
11427 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011428
Alex Goinsfd8e0582015-11-25 18:43:38 -080011429 /* For framebuffer backed by dmabuf, wait for fence */
11430 if (obj->base.dma_buf)
11431 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11432 false, false,
11433 MAX_SCHEDULE_TIMEOUT) < 0);
11434
Chris Wilson60426392015-10-10 10:44:32 +010011435 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011436 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011437}
11438
11439static int intel_queue_mmio_flip(struct drm_device *dev,
11440 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011441 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011442{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011443 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011444
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011445 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11446 if (mmio_flip == NULL)
11447 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011448
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011449 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011450 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011451 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011452 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011453
11454 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11455 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011456
Sourab Gupta84c33a62014-06-02 16:47:17 +053011457 return 0;
11458}
11459
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011460static int intel_default_queue_flip(struct drm_device *dev,
11461 struct drm_crtc *crtc,
11462 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011463 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011464 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011465 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011466{
11467 return -ENODEV;
11468}
11469
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011470static bool __intel_pageflip_stall_check(struct drm_device *dev,
11471 struct drm_crtc *crtc)
11472{
11473 struct drm_i915_private *dev_priv = dev->dev_private;
11474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11475 struct intel_unpin_work *work = intel_crtc->unpin_work;
11476 u32 addr;
11477
11478 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11479 return true;
11480
Chris Wilson908565c2015-08-12 13:08:22 +010011481 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11482 return false;
11483
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011484 if (!work->enable_stall_check)
11485 return false;
11486
11487 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011488 if (work->flip_queued_req &&
11489 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011490 return false;
11491
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011492 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011493 }
11494
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011495 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011496 return false;
11497
11498 /* Potential stall - if we see that the flip has happened,
11499 * assume a missed interrupt. */
11500 if (INTEL_INFO(dev)->gen >= 4)
11501 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11502 else
11503 addr = I915_READ(DSPADDR(intel_crtc->plane));
11504
11505 /* There is a potential issue here with a false positive after a flip
11506 * to the same address. We could address this by checking for a
11507 * non-incrementing frame counter.
11508 */
11509 return addr == work->gtt_offset;
11510}
11511
11512void intel_check_page_flip(struct drm_device *dev, int pipe)
11513{
11514 struct drm_i915_private *dev_priv = dev->dev_private;
11515 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011517 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011518
Dave Gordon6c51d462015-03-06 15:34:26 +000011519 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011520
11521 if (crtc == NULL)
11522 return;
11523
Daniel Vetterf3260382014-09-15 14:55:23 +020011524 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011525 work = intel_crtc->unpin_work;
11526 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011527 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011528 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011529 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011530 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011531 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011532 if (work != NULL &&
11533 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11534 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011535 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011536}
11537
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011538static int intel_crtc_page_flip(struct drm_crtc *crtc,
11539 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011540 struct drm_pending_vblank_event *event,
11541 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011542{
11543 struct drm_device *dev = crtc->dev;
11544 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011545 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011546 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011548 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011549 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011550 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011551 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011552 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011553 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011554 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011555
Matt Roper2ff8fde2014-07-08 07:50:07 -070011556 /*
11557 * drm_mode_page_flip_ioctl() should already catch this, but double
11558 * check to be safe. In the future we may enable pageflipping from
11559 * a disabled primary plane.
11560 */
11561 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11562 return -EBUSY;
11563
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011564 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011565 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011566 return -EINVAL;
11567
11568 /*
11569 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11570 * Note that pitch changes could also affect these register.
11571 */
11572 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011573 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11574 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011575 return -EINVAL;
11576
Chris Wilsonf900db42014-02-20 09:26:13 +000011577 if (i915_terminally_wedged(&dev_priv->gpu_error))
11578 goto out_hang;
11579
Daniel Vetterb14c5672013-09-19 12:18:32 +020011580 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011581 if (work == NULL)
11582 return -ENOMEM;
11583
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011584 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011585 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011586 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011587 INIT_WORK(&work->work, intel_unpin_work_fn);
11588
Daniel Vetter87b6b102014-05-15 15:33:46 +020011589 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011590 if (ret)
11591 goto free_work;
11592
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011593 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011594 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011595 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011596 /* Before declaring the flip queue wedged, check if
11597 * the hardware completed the operation behind our backs.
11598 */
11599 if (__intel_pageflip_stall_check(dev, crtc)) {
11600 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11601 page_flip_completed(intel_crtc);
11602 } else {
11603 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011604 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011605
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011606 drm_crtc_vblank_put(crtc);
11607 kfree(work);
11608 return -EBUSY;
11609 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011610 }
11611 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011612 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011613
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011614 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11615 flush_workqueue(dev_priv->wq);
11616
Jesse Barnes75dfca82010-02-10 15:09:44 -080011617 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011618 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011619 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011620
Matt Roperf4510a22014-04-01 15:22:40 -070011621 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011622 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011623 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011624
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011625 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011626
Chris Wilson89ed88b2015-02-16 14:31:49 +000011627 ret = i915_mutex_lock_interruptible(dev);
11628 if (ret)
11629 goto cleanup;
11630
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011631 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011632 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011633
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011634 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011635 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011636
Wayne Boyer666a4532015-12-09 12:29:35 -080011637 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011638 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011639 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011640 /* vlv: DISPLAY_FLIP fails to change tiling */
11641 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011642 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011643 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011644 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011645 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011646 if (ring == NULL || ring->id != RCS)
11647 ring = &dev_priv->ring[BCS];
11648 } else {
11649 ring = &dev_priv->ring[RCS];
11650 }
11651
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011652 mmio_flip = use_mmio_flip(ring, obj);
11653
11654 /* When using CS flips, we want to emit semaphores between rings.
11655 * However, when using mmio flips we will create a task to do the
11656 * synchronisation, so all we want here is to pin the framebuffer
11657 * into the display plane and skip any waits.
11658 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011659 if (!mmio_flip) {
11660 ret = i915_gem_object_sync(obj, ring, &request);
11661 if (ret)
11662 goto cleanup_pending;
11663 }
11664
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011665 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011666 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011667 if (ret)
11668 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011669
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011670 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11671 obj, 0);
11672 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011673
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011674 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011675 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011676 if (ret)
11677 goto cleanup_unpin;
11678
John Harrisonf06cc1b2014-11-24 18:49:37 +000011679 i915_gem_request_assign(&work->flip_queued_req,
11680 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011681 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011682 if (!request) {
Dave Gordon26827082016-01-19 19:02:53 +000011683 request = i915_gem_request_alloc(ring, NULL);
11684 if (IS_ERR(request)) {
11685 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011686 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011687 }
John Harrison6258fbe2015-05-29 17:43:48 +010011688 }
11689
11690 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011691 page_flip_flags);
11692 if (ret)
11693 goto cleanup_unpin;
11694
John Harrison6258fbe2015-05-29 17:43:48 +010011695 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011696 }
11697
John Harrison91af1272015-06-18 13:14:56 +010011698 if (request)
John Harrison75289872015-05-29 17:43:49 +010011699 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011700
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011701 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011702 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011703
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011704 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011705 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011706 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011707
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011708 intel_frontbuffer_flip_prepare(dev,
11709 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011710
Jesse Barnese5510fa2010-07-01 16:48:37 -070011711 trace_i915_flip_request(intel_crtc->plane, obj);
11712
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011713 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011714
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011715cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011716 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011717cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011718 if (!IS_ERR_OR_NULL(request))
John Harrison91af1272015-06-18 13:14:56 +010011719 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011720 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011721 mutex_unlock(&dev->struct_mutex);
11722cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011723 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011724 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011725
Chris Wilson89ed88b2015-02-16 14:31:49 +000011726 drm_gem_object_unreference_unlocked(&obj->base);
11727 drm_framebuffer_unreference(work->old_fb);
11728
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011729 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011730 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011731 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011732
Daniel Vetter87b6b102014-05-15 15:33:46 +020011733 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011734free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011735 kfree(work);
11736
Chris Wilsonf900db42014-02-20 09:26:13 +000011737 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011738 struct drm_atomic_state *state;
11739 struct drm_plane_state *plane_state;
11740
Chris Wilsonf900db42014-02-20 09:26:13 +000011741out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011742 state = drm_atomic_state_alloc(dev);
11743 if (!state)
11744 return -ENOMEM;
11745 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11746
11747retry:
11748 plane_state = drm_atomic_get_plane_state(state, primary);
11749 ret = PTR_ERR_OR_ZERO(plane_state);
11750 if (!ret) {
11751 drm_atomic_set_fb_for_plane(plane_state, fb);
11752
11753 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11754 if (!ret)
11755 ret = drm_atomic_commit(state);
11756 }
11757
11758 if (ret == -EDEADLK) {
11759 drm_modeset_backoff(state->acquire_ctx);
11760 drm_atomic_state_clear(state);
11761 goto retry;
11762 }
11763
11764 if (ret)
11765 drm_atomic_state_free(state);
11766
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011767 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011768 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011769 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011770 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011771 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011772 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011773 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011774}
11775
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011776
11777/**
11778 * intel_wm_need_update - Check whether watermarks need updating
11779 * @plane: drm plane
11780 * @state: new plane state
11781 *
11782 * Check current plane state versus the new one to determine whether
11783 * watermarks need to be recalculated.
11784 *
11785 * Returns true or false.
11786 */
11787static bool intel_wm_need_update(struct drm_plane *plane,
11788 struct drm_plane_state *state)
11789{
Matt Roperd21fbe82015-09-24 15:53:12 -070011790 struct intel_plane_state *new = to_intel_plane_state(state);
11791 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11792
11793 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011794 if (new->visible != cur->visible)
11795 return true;
11796
11797 if (!cur->base.fb || !new->base.fb)
11798 return false;
11799
11800 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11801 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011802 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11803 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11804 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11805 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011806 return true;
11807
11808 return false;
11809}
11810
Matt Roperd21fbe82015-09-24 15:53:12 -070011811static bool needs_scaling(struct intel_plane_state *state)
11812{
11813 int src_w = drm_rect_width(&state->src) >> 16;
11814 int src_h = drm_rect_height(&state->src) >> 16;
11815 int dst_w = drm_rect_width(&state->dst);
11816 int dst_h = drm_rect_height(&state->dst);
11817
11818 return (src_w != dst_w || src_h != dst_h);
11819}
11820
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011821int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11822 struct drm_plane_state *plane_state)
11823{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011824 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011825 struct drm_crtc *crtc = crtc_state->crtc;
11826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11827 struct drm_plane *plane = plane_state->plane;
11828 struct drm_device *dev = crtc->dev;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011829 struct intel_plane_state *old_plane_state =
11830 to_intel_plane_state(plane->state);
11831 int idx = intel_crtc->base.base.id, ret;
11832 int i = drm_plane_index(plane);
11833 bool mode_changed = needs_modeset(crtc_state);
11834 bool was_crtc_enabled = crtc->state->active;
11835 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011836 bool turn_off, turn_on, visible, was_visible;
11837 struct drm_framebuffer *fb = plane_state->fb;
11838
11839 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11840 plane->type != DRM_PLANE_TYPE_CURSOR) {
11841 ret = skl_update_scaler_plane(
11842 to_intel_crtc_state(crtc_state),
11843 to_intel_plane_state(plane_state));
11844 if (ret)
11845 return ret;
11846 }
11847
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011848 was_visible = old_plane_state->visible;
11849 visible = to_intel_plane_state(plane_state)->visible;
11850
11851 if (!was_crtc_enabled && WARN_ON(was_visible))
11852 was_visible = false;
11853
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011854 /*
11855 * Visibility is calculated as if the crtc was on, but
11856 * after scaler setup everything depends on it being off
11857 * when the crtc isn't active.
11858 */
11859 if (!is_crtc_enabled)
11860 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011861
11862 if (!was_visible && !visible)
11863 return 0;
11864
11865 turn_off = was_visible && (!visible || mode_changed);
11866 turn_on = visible && (!was_visible || mode_changed);
11867
11868 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11869 plane->base.id, fb ? fb->base.id : -1);
11870
11871 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11872 plane->base.id, was_visible, visible,
11873 turn_off, turn_on, mode_changed);
11874
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011875 if (turn_on || turn_off) {
11876 pipe_config->wm_changed = true;
11877
Ville Syrjälä852eb002015-06-24 22:00:07 +030011878 /* must disable cxsr around plane enable/disable */
11879 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11880 if (is_crtc_enabled)
11881 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011882 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011883 }
11884 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011885 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011886 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011887
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011888 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011889 intel_crtc->atomic.fb_bits |=
11890 to_intel_plane(plane)->frontbuffer_bit;
11891
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011892 switch (plane->type) {
11893 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011894 intel_crtc->atomic.post_enable_primary = turn_on;
Paulo Zanonifcf38d12016-01-21 18:07:17 -020011895 intel_crtc->atomic.update_fbc = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011896
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011897 /*
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011898 * BDW signals flip done immediately if the plane
11899 * is disabled, even if the plane enable is already
11900 * armed to occur at the next vblank :(
11901 */
11902 if (turn_on && IS_BROADWELL(dev))
11903 intel_crtc->atomic.wait_vblank = true;
11904
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011905 break;
11906 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011907 break;
11908 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011909 /*
11910 * WaCxSRDisabledForSpriteScaling:ivb
11911 *
11912 * cstate->update_wm was already set above, so this flag will
11913 * take effect when we commit and program watermarks.
11914 */
11915 if (IS_IVYBRIDGE(dev) &&
11916 needs_scaling(to_intel_plane_state(plane_state)) &&
11917 !needs_scaling(old_plane_state)) {
11918 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11919 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011920 intel_crtc->atomic.wait_vblank = true;
11921 intel_crtc->atomic.update_sprite_watermarks |=
11922 1 << i;
11923 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011924
11925 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011926 }
11927 return 0;
11928}
11929
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011930static bool encoders_cloneable(const struct intel_encoder *a,
11931 const struct intel_encoder *b)
11932{
11933 /* masks could be asymmetric, so check both ways */
11934 return a == b || (a->cloneable & (1 << b->type) &&
11935 b->cloneable & (1 << a->type));
11936}
11937
11938static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11939 struct intel_crtc *crtc,
11940 struct intel_encoder *encoder)
11941{
11942 struct intel_encoder *source_encoder;
11943 struct drm_connector *connector;
11944 struct drm_connector_state *connector_state;
11945 int i;
11946
11947 for_each_connector_in_state(state, connector, connector_state, i) {
11948 if (connector_state->crtc != &crtc->base)
11949 continue;
11950
11951 source_encoder =
11952 to_intel_encoder(connector_state->best_encoder);
11953 if (!encoders_cloneable(encoder, source_encoder))
11954 return false;
11955 }
11956
11957 return true;
11958}
11959
11960static bool check_encoder_cloning(struct drm_atomic_state *state,
11961 struct intel_crtc *crtc)
11962{
11963 struct intel_encoder *encoder;
11964 struct drm_connector *connector;
11965 struct drm_connector_state *connector_state;
11966 int i;
11967
11968 for_each_connector_in_state(state, connector, connector_state, i) {
11969 if (connector_state->crtc != &crtc->base)
11970 continue;
11971
11972 encoder = to_intel_encoder(connector_state->best_encoder);
11973 if (!check_single_encoder_cloning(state, crtc, encoder))
11974 return false;
11975 }
11976
11977 return true;
11978}
11979
11980static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11981 struct drm_crtc_state *crtc_state)
11982{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011983 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011984 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011986 struct intel_crtc_state *pipe_config =
11987 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011988 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011989 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011990 bool mode_changed = needs_modeset(crtc_state);
11991
11992 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11993 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11994 return -EINVAL;
11995 }
11996
Ville Syrjälä852eb002015-06-24 22:00:07 +030011997 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011998 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011999
Maarten Lankhorstad421372015-06-15 12:33:42 +020012000 if (mode_changed && crtc_state->enable &&
12001 dev_priv->display.crtc_compute_clock &&
12002 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12003 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12004 pipe_config);
12005 if (ret)
12006 return ret;
12007 }
12008
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012009 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012010 if (dev_priv->display.compute_pipe_wm) {
12011 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
Matt Roperbf220452016-01-19 11:43:04 -080012012 if (ret)
Matt Roper86c8bbb2015-09-24 15:53:16 -070012013 return ret;
12014 }
12015
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012016 if (INTEL_INFO(dev)->gen >= 9) {
12017 if (mode_changed)
12018 ret = skl_update_scaler_crtc(pipe_config);
12019
12020 if (!ret)
12021 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12022 pipe_config);
12023 }
12024
12025 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012026}
12027
Jani Nikula65b38e02015-04-13 11:26:56 +030012028static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012029 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12030 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012031 .atomic_begin = intel_begin_crtc_commit,
12032 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012033 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012034};
12035
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012036static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12037{
12038 struct intel_connector *connector;
12039
12040 for_each_intel_connector(dev, connector) {
12041 if (connector->base.encoder) {
12042 connector->base.state->best_encoder =
12043 connector->base.encoder;
12044 connector->base.state->crtc =
12045 connector->base.encoder->crtc;
12046 } else {
12047 connector->base.state->best_encoder = NULL;
12048 connector->base.state->crtc = NULL;
12049 }
12050 }
12051}
12052
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012053static void
Robin Schroereba905b2014-05-18 02:24:50 +020012054connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012055 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012056{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012057 int bpp = pipe_config->pipe_bpp;
12058
12059 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12060 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012061 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012062
12063 /* Don't use an invalid EDID bpc value */
12064 if (connector->base.display_info.bpc &&
12065 connector->base.display_info.bpc * 3 < bpp) {
12066 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12067 bpp, connector->base.display_info.bpc*3);
12068 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12069 }
12070
Jani Nikula013dd9e2016-01-13 16:35:20 +020012071 /* Clamp bpp to default limit on screens without EDID 1.4 */
12072 if (connector->base.display_info.bpc == 0) {
12073 int type = connector->base.connector_type;
12074 int clamp_bpp = 24;
12075
12076 /* Fall back to 18 bpp when DP sink capability is unknown. */
12077 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12078 type == DRM_MODE_CONNECTOR_eDP)
12079 clamp_bpp = 18;
12080
12081 if (bpp > clamp_bpp) {
12082 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12083 bpp, clamp_bpp);
12084 pipe_config->pipe_bpp = clamp_bpp;
12085 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012086 }
12087}
12088
12089static int
12090compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012091 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012092{
12093 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012094 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012095 struct drm_connector *connector;
12096 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012097 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012098
Wayne Boyer666a4532015-12-09 12:29:35 -080012099 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012100 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012101 else if (INTEL_INFO(dev)->gen >= 5)
12102 bpp = 12*3;
12103 else
12104 bpp = 8*3;
12105
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012106
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012107 pipe_config->pipe_bpp = bpp;
12108
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012109 state = pipe_config->base.state;
12110
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012111 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012112 for_each_connector_in_state(state, connector, connector_state, i) {
12113 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012114 continue;
12115
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012116 connected_sink_compute_bpp(to_intel_connector(connector),
12117 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012118 }
12119
12120 return bpp;
12121}
12122
Daniel Vetter644db712013-09-19 14:53:58 +020012123static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12124{
12125 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12126 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012127 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012128 mode->crtc_hdisplay, mode->crtc_hsync_start,
12129 mode->crtc_hsync_end, mode->crtc_htotal,
12130 mode->crtc_vdisplay, mode->crtc_vsync_start,
12131 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12132}
12133
Daniel Vetterc0b03412013-05-28 12:05:54 +020012134static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012135 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012136 const char *context)
12137{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012138 struct drm_device *dev = crtc->base.dev;
12139 struct drm_plane *plane;
12140 struct intel_plane *intel_plane;
12141 struct intel_plane_state *state;
12142 struct drm_framebuffer *fb;
12143
12144 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12145 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012146
12147 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12148 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12149 pipe_config->pipe_bpp, pipe_config->dither);
12150 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12151 pipe_config->has_pch_encoder,
12152 pipe_config->fdi_lanes,
12153 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12154 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12155 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012156 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012157 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012158 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012159 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12160 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12161 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012162
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012163 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012164 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012165 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012166 pipe_config->dp_m2_n2.gmch_m,
12167 pipe_config->dp_m2_n2.gmch_n,
12168 pipe_config->dp_m2_n2.link_m,
12169 pipe_config->dp_m2_n2.link_n,
12170 pipe_config->dp_m2_n2.tu);
12171
Daniel Vetter55072d12014-11-20 16:10:28 +010012172 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12173 pipe_config->has_audio,
12174 pipe_config->has_infoframe);
12175
Daniel Vetterc0b03412013-05-28 12:05:54 +020012176 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012177 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012178 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012179 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12180 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012181 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012182 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12183 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012184 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12185 crtc->num_scalers,
12186 pipe_config->scaler_state.scaler_users,
12187 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012188 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12189 pipe_config->gmch_pfit.control,
12190 pipe_config->gmch_pfit.pgm_ratios,
12191 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012192 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012193 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012194 pipe_config->pch_pfit.size,
12195 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012196 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012197 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012198
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012199 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012200 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012201 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012202 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012203 pipe_config->ddi_pll_sel,
12204 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012205 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012206 pipe_config->dpll_hw_state.pll0,
12207 pipe_config->dpll_hw_state.pll1,
12208 pipe_config->dpll_hw_state.pll2,
12209 pipe_config->dpll_hw_state.pll3,
12210 pipe_config->dpll_hw_state.pll6,
12211 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012212 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012213 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012214 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012215 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012216 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12217 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12218 pipe_config->ddi_pll_sel,
12219 pipe_config->dpll_hw_state.ctrl1,
12220 pipe_config->dpll_hw_state.cfgcr1,
12221 pipe_config->dpll_hw_state.cfgcr2);
12222 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012223 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012224 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012225 pipe_config->dpll_hw_state.wrpll,
12226 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012227 } else {
12228 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12229 "fp0: 0x%x, fp1: 0x%x\n",
12230 pipe_config->dpll_hw_state.dpll,
12231 pipe_config->dpll_hw_state.dpll_md,
12232 pipe_config->dpll_hw_state.fp0,
12233 pipe_config->dpll_hw_state.fp1);
12234 }
12235
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012236 DRM_DEBUG_KMS("planes on this crtc\n");
12237 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12238 intel_plane = to_intel_plane(plane);
12239 if (intel_plane->pipe != crtc->pipe)
12240 continue;
12241
12242 state = to_intel_plane_state(plane->state);
12243 fb = state->base.fb;
12244 if (!fb) {
12245 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12246 "disabled, scaler_id = %d\n",
12247 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12248 plane->base.id, intel_plane->pipe,
12249 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12250 drm_plane_index(plane), state->scaler_id);
12251 continue;
12252 }
12253
12254 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12255 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12256 plane->base.id, intel_plane->pipe,
12257 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12258 drm_plane_index(plane));
12259 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12260 fb->base.id, fb->width, fb->height, fb->pixel_format);
12261 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12262 state->scaler_id,
12263 state->src.x1 >> 16, state->src.y1 >> 16,
12264 drm_rect_width(&state->src) >> 16,
12265 drm_rect_height(&state->src) >> 16,
12266 state->dst.x1, state->dst.y1,
12267 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12268 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012269}
12270
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012271static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012272{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012273 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012274 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012275 unsigned int used_ports = 0;
12276
12277 /*
12278 * Walk the connector list instead of the encoder
12279 * list to detect the problem on ddi platforms
12280 * where there's just one encoder per digital port.
12281 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012282 drm_for_each_connector(connector, dev) {
12283 struct drm_connector_state *connector_state;
12284 struct intel_encoder *encoder;
12285
12286 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12287 if (!connector_state)
12288 connector_state = connector->state;
12289
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012290 if (!connector_state->best_encoder)
12291 continue;
12292
12293 encoder = to_intel_encoder(connector_state->best_encoder);
12294
12295 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012296
12297 switch (encoder->type) {
12298 unsigned int port_mask;
12299 case INTEL_OUTPUT_UNKNOWN:
12300 if (WARN_ON(!HAS_DDI(dev)))
12301 break;
12302 case INTEL_OUTPUT_DISPLAYPORT:
12303 case INTEL_OUTPUT_HDMI:
12304 case INTEL_OUTPUT_EDP:
12305 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12306
12307 /* the same port mustn't appear more than once */
12308 if (used_ports & port_mask)
12309 return false;
12310
12311 used_ports |= port_mask;
12312 default:
12313 break;
12314 }
12315 }
12316
12317 return true;
12318}
12319
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012320static void
12321clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12322{
12323 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012324 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012325 struct intel_dpll_hw_state dpll_hw_state;
12326 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012327 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012328 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012329
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012330 /* FIXME: before the switch to atomic started, a new pipe_config was
12331 * kzalloc'd. Code that depends on any field being zero should be
12332 * fixed, so that the crtc_state can be safely duplicated. For now,
12333 * only fields that are know to not cause problems are preserved. */
12334
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012335 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012336 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012337 shared_dpll = crtc_state->shared_dpll;
12338 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012339 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012340 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012341
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012342 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012343
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012344 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012345 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012346 crtc_state->shared_dpll = shared_dpll;
12347 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012348 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012349 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012350}
12351
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012352static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012353intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012354 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012355{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012356 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012357 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012358 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012359 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012360 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012361 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012362 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012363
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012364 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012365
Daniel Vettere143a212013-07-04 12:01:15 +020012366 pipe_config->cpu_transcoder =
12367 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012368
Imre Deak2960bc92013-07-30 13:36:32 +030012369 /*
12370 * Sanitize sync polarity flags based on requested ones. If neither
12371 * positive or negative polarity is requested, treat this as meaning
12372 * negative polarity.
12373 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012374 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012375 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012376 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012377
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012378 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012379 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012380 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012381
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012382 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12383 pipe_config);
12384 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012385 goto fail;
12386
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012387 /*
12388 * Determine the real pipe dimensions. Note that stereo modes can
12389 * increase the actual pipe size due to the frame doubling and
12390 * insertion of additional space for blanks between the frame. This
12391 * is stored in the crtc timings. We use the requested mode to do this
12392 * computation to clearly distinguish it from the adjusted mode, which
12393 * can be changed by the connectors in the below retry loop.
12394 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012395 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012396 &pipe_config->pipe_src_w,
12397 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012398
Daniel Vettere29c22c2013-02-21 00:00:16 +010012399encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012400 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012401 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012402 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012403
Daniel Vetter135c81b2013-07-21 21:37:09 +020012404 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012405 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12406 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012407
Daniel Vetter7758a112012-07-08 19:40:39 +020012408 /* Pass our mode to the connectors and the CRTC to give them a chance to
12409 * adjust it according to limitations or connector properties, and also
12410 * a chance to reject the mode entirely.
12411 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012412 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012413 if (connector_state->crtc != crtc)
12414 continue;
12415
12416 encoder = to_intel_encoder(connector_state->best_encoder);
12417
Daniel Vetterefea6e82013-07-21 21:36:59 +020012418 if (!(encoder->compute_config(encoder, pipe_config))) {
12419 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012420 goto fail;
12421 }
12422 }
12423
Daniel Vetterff9a6752013-06-01 17:16:21 +020012424 /* Set default port clock if not overwritten by the encoder. Needs to be
12425 * done afterwards in case the encoder adjusts the mode. */
12426 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012427 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012428 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012429
Daniel Vettera43f6e02013-06-07 23:10:32 +020012430 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012431 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012432 DRM_DEBUG_KMS("CRTC fixup failed\n");
12433 goto fail;
12434 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012435
12436 if (ret == RETRY) {
12437 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12438 ret = -EINVAL;
12439 goto fail;
12440 }
12441
12442 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12443 retry = false;
12444 goto encoder_retry;
12445 }
12446
Daniel Vettere8fa4272015-08-12 11:43:34 +020012447 /* Dithering seems to not pass-through bits correctly when it should, so
12448 * only enable it on 6bpc panels. */
12449 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012450 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012451 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012452
Daniel Vetter7758a112012-07-08 19:40:39 +020012453fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012454 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012455}
12456
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012457static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012458intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012459{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012460 struct drm_crtc *crtc;
12461 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012462 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012463
Ville Syrjälä76688512014-01-10 11:28:06 +020012464 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012465 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012466 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012467
12468 /* Update hwmode for vblank functions */
12469 if (crtc->state->active)
12470 crtc->hwmode = crtc->state->adjusted_mode;
12471 else
12472 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012473
12474 /*
12475 * Update legacy state to satisfy fbc code. This can
12476 * be removed when fbc uses the atomic state.
12477 */
12478 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12479 struct drm_plane_state *plane_state = crtc->primary->state;
12480
12481 crtc->primary->fb = plane_state->fb;
12482 crtc->x = plane_state->src_x >> 16;
12483 crtc->y = plane_state->src_y >> 16;
12484 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012485 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012486}
12487
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012488static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012489{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012490 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012491
12492 if (clock1 == clock2)
12493 return true;
12494
12495 if (!clock1 || !clock2)
12496 return false;
12497
12498 diff = abs(clock1 - clock2);
12499
12500 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12501 return true;
12502
12503 return false;
12504}
12505
Daniel Vetter25c5b262012-07-08 22:08:04 +020012506#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12507 list_for_each_entry((intel_crtc), \
12508 &(dev)->mode_config.crtc_list, \
12509 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012510 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012511
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012512static bool
12513intel_compare_m_n(unsigned int m, unsigned int n,
12514 unsigned int m2, unsigned int n2,
12515 bool exact)
12516{
12517 if (m == m2 && n == n2)
12518 return true;
12519
12520 if (exact || !m || !n || !m2 || !n2)
12521 return false;
12522
12523 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12524
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012525 if (n > n2) {
12526 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012527 m2 <<= 1;
12528 n2 <<= 1;
12529 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012530 } else if (n < n2) {
12531 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012532 m <<= 1;
12533 n <<= 1;
12534 }
12535 }
12536
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012537 if (n != n2)
12538 return false;
12539
12540 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012541}
12542
12543static bool
12544intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12545 struct intel_link_m_n *m2_n2,
12546 bool adjust)
12547{
12548 if (m_n->tu == m2_n2->tu &&
12549 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12550 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12551 intel_compare_m_n(m_n->link_m, m_n->link_n,
12552 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12553 if (adjust)
12554 *m2_n2 = *m_n;
12555
12556 return true;
12557 }
12558
12559 return false;
12560}
12561
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012562static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012563intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012564 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012565 struct intel_crtc_state *pipe_config,
12566 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012567{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012568 bool ret = true;
12569
12570#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12571 do { \
12572 if (!adjust) \
12573 DRM_ERROR(fmt, ##__VA_ARGS__); \
12574 else \
12575 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12576 } while (0)
12577
Daniel Vetter66e985c2013-06-05 13:34:20 +020012578#define PIPE_CONF_CHECK_X(name) \
12579 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012580 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012581 "(expected 0x%08x, found 0x%08x)\n", \
12582 current_config->name, \
12583 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012584 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012585 }
12586
Daniel Vetter08a24032013-04-19 11:25:34 +020012587#define PIPE_CONF_CHECK_I(name) \
12588 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012589 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012590 "(expected %i, found %i)\n", \
12591 current_config->name, \
12592 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012593 ret = false; \
12594 }
12595
12596#define PIPE_CONF_CHECK_M_N(name) \
12597 if (!intel_compare_link_m_n(&current_config->name, \
12598 &pipe_config->name,\
12599 adjust)) { \
12600 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12601 "(expected tu %i gmch %i/%i link %i/%i, " \
12602 "found tu %i, gmch %i/%i link %i/%i)\n", \
12603 current_config->name.tu, \
12604 current_config->name.gmch_m, \
12605 current_config->name.gmch_n, \
12606 current_config->name.link_m, \
12607 current_config->name.link_n, \
12608 pipe_config->name.tu, \
12609 pipe_config->name.gmch_m, \
12610 pipe_config->name.gmch_n, \
12611 pipe_config->name.link_m, \
12612 pipe_config->name.link_n); \
12613 ret = false; \
12614 }
12615
12616#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12617 if (!intel_compare_link_m_n(&current_config->name, \
12618 &pipe_config->name, adjust) && \
12619 !intel_compare_link_m_n(&current_config->alt_name, \
12620 &pipe_config->name, adjust)) { \
12621 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12622 "(expected tu %i gmch %i/%i link %i/%i, " \
12623 "or tu %i gmch %i/%i link %i/%i, " \
12624 "found tu %i, gmch %i/%i link %i/%i)\n", \
12625 current_config->name.tu, \
12626 current_config->name.gmch_m, \
12627 current_config->name.gmch_n, \
12628 current_config->name.link_m, \
12629 current_config->name.link_n, \
12630 current_config->alt_name.tu, \
12631 current_config->alt_name.gmch_m, \
12632 current_config->alt_name.gmch_n, \
12633 current_config->alt_name.link_m, \
12634 current_config->alt_name.link_n, \
12635 pipe_config->name.tu, \
12636 pipe_config->name.gmch_m, \
12637 pipe_config->name.gmch_n, \
12638 pipe_config->name.link_m, \
12639 pipe_config->name.link_n); \
12640 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012641 }
12642
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012643/* This is required for BDW+ where there is only one set of registers for
12644 * switching between high and low RR.
12645 * This macro can be used whenever a comparison has to be made between one
12646 * hw state and multiple sw state variables.
12647 */
12648#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12649 if ((current_config->name != pipe_config->name) && \
12650 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012651 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012652 "(expected %i or %i, found %i)\n", \
12653 current_config->name, \
12654 current_config->alt_name, \
12655 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012656 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012657 }
12658
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012659#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12660 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012661 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012662 "(expected %i, found %i)\n", \
12663 current_config->name & (mask), \
12664 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012665 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012666 }
12667
Ville Syrjälä5e550652013-09-06 23:29:07 +030012668#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12669 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012670 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012671 "(expected %i, found %i)\n", \
12672 current_config->name, \
12673 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012674 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012675 }
12676
Daniel Vetterbb760062013-06-06 14:55:52 +020012677#define PIPE_CONF_QUIRK(quirk) \
12678 ((current_config->quirks | pipe_config->quirks) & (quirk))
12679
Daniel Vettereccb1402013-05-22 00:50:22 +020012680 PIPE_CONF_CHECK_I(cpu_transcoder);
12681
Daniel Vetter08a24032013-04-19 11:25:34 +020012682 PIPE_CONF_CHECK_I(has_pch_encoder);
12683 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012684 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012685
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012686 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012687 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012688
12689 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012690 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012691
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012692 if (current_config->has_drrs)
12693 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12694 } else
12695 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012696
Jani Nikulaa65347b2015-11-27 12:21:46 +020012697 PIPE_CONF_CHECK_I(has_dsi_encoder);
12698
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012699 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12700 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12701 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12702 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12703 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12704 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012705
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012706 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12707 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12708 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12709 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12710 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12711 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012712
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012713 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012714 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012715 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012716 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012717 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012718 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012719
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012720 PIPE_CONF_CHECK_I(has_audio);
12721
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012722 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012723 DRM_MODE_FLAG_INTERLACE);
12724
Daniel Vetterbb760062013-06-06 14:55:52 +020012725 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012726 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012727 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012728 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012729 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012730 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012731 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012732 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012733 DRM_MODE_FLAG_NVSYNC);
12734 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012735
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012736 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012737 /* pfit ratios are autocomputed by the hw on gen4+ */
12738 if (INTEL_INFO(dev)->gen < 4)
12739 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012740 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012741
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012742 if (!adjust) {
12743 PIPE_CONF_CHECK_I(pipe_src_w);
12744 PIPE_CONF_CHECK_I(pipe_src_h);
12745
12746 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12747 if (current_config->pch_pfit.enabled) {
12748 PIPE_CONF_CHECK_X(pch_pfit.pos);
12749 PIPE_CONF_CHECK_X(pch_pfit.size);
12750 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012751
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012752 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12753 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012754
Jesse Barnese59150d2014-01-07 13:30:45 -080012755 /* BDW+ don't expose a synchronous way to read the state */
12756 if (IS_HASWELL(dev))
12757 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012758
Ville Syrjälä282740f2013-09-04 18:30:03 +030012759 PIPE_CONF_CHECK_I(double_wide);
12760
Daniel Vetter26804af2014-06-25 22:01:55 +030012761 PIPE_CONF_CHECK_X(ddi_pll_sel);
12762
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012763 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012764 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012765 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012766 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12767 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012768 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012769 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012770 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12771 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12772 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012773
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012774 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12775 PIPE_CONF_CHECK_I(pipe_bpp);
12776
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012777 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012778 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012779
Daniel Vetter66e985c2013-06-05 13:34:20 +020012780#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012781#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012782#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012783#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012784#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012785#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012786#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012787
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012788 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012789}
12790
Damien Lespiau08db6652014-11-04 17:06:52 +000012791static void check_wm_state(struct drm_device *dev)
12792{
12793 struct drm_i915_private *dev_priv = dev->dev_private;
12794 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12795 struct intel_crtc *intel_crtc;
12796 int plane;
12797
12798 if (INTEL_INFO(dev)->gen < 9)
12799 return;
12800
12801 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12802 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12803
12804 for_each_intel_crtc(dev, intel_crtc) {
12805 struct skl_ddb_entry *hw_entry, *sw_entry;
12806 const enum pipe pipe = intel_crtc->pipe;
12807
12808 if (!intel_crtc->active)
12809 continue;
12810
12811 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012812 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012813 hw_entry = &hw_ddb.plane[pipe][plane];
12814 sw_entry = &sw_ddb->plane[pipe][plane];
12815
12816 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12817 continue;
12818
12819 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12820 "(expected (%u,%u), found (%u,%u))\n",
12821 pipe_name(pipe), plane + 1,
12822 sw_entry->start, sw_entry->end,
12823 hw_entry->start, hw_entry->end);
12824 }
12825
12826 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012827 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12828 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012829
12830 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12831 continue;
12832
12833 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12834 "(expected (%u,%u), found (%u,%u))\n",
12835 pipe_name(pipe),
12836 sw_entry->start, sw_entry->end,
12837 hw_entry->start, hw_entry->end);
12838 }
12839}
12840
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012841static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012842check_connector_state(struct drm_device *dev,
12843 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012844{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012845 struct drm_connector_state *old_conn_state;
12846 struct drm_connector *connector;
12847 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012848
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012849 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12850 struct drm_encoder *encoder = connector->encoder;
12851 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012852
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012853 /* This also checks the encoder/connector hw state with the
12854 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012855 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012856
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012857 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012858 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012859 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012860}
12861
12862static void
12863check_encoder_state(struct drm_device *dev)
12864{
12865 struct intel_encoder *encoder;
12866 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012867
Damien Lespiaub2784e12014-08-05 11:29:37 +010012868 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012869 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012870 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012871
12872 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12873 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012874 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012875
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012876 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012877 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012878 continue;
12879 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012880
12881 I915_STATE_WARN(connector->base.state->crtc !=
12882 encoder->base.crtc,
12883 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012884 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012885
Rob Clarke2c719b2014-12-15 13:56:32 -050012886 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012887 "encoder's enabled state mismatch "
12888 "(expected %i, found %i)\n",
12889 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012890
12891 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012892 bool active;
12893
12894 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012895 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012896 "encoder detached but still enabled on pipe %c.\n",
12897 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012898 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012899 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012900}
12901
12902static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012903check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012904{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012905 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012906 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012907 struct drm_crtc_state *old_crtc_state;
12908 struct drm_crtc *crtc;
12909 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012910
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012911 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12913 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012914 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012915
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012916 if (!needs_modeset(crtc->state) &&
12917 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012918 continue;
12919
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012920 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12921 pipe_config = to_intel_crtc_state(old_crtc_state);
12922 memset(pipe_config, 0, sizeof(*pipe_config));
12923 pipe_config->base.crtc = crtc;
12924 pipe_config->base.state = old_state;
12925
12926 DRM_DEBUG_KMS("[CRTC:%d]\n",
12927 crtc->base.id);
12928
12929 active = dev_priv->display.get_pipe_config(intel_crtc,
12930 pipe_config);
12931
12932 /* hw state is inconsistent with the pipe quirk */
12933 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12934 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12935 active = crtc->state->active;
12936
12937 I915_STATE_WARN(crtc->state->active != active,
12938 "crtc active state doesn't match with hw state "
12939 "(expected %i, found %i)\n", crtc->state->active, active);
12940
12941 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12942 "transitional active state does not match atomic hw state "
12943 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12944
12945 for_each_encoder_on_crtc(dev, crtc, encoder) {
12946 enum pipe pipe;
12947
12948 active = encoder->get_hw_state(encoder, &pipe);
12949 I915_STATE_WARN(active != crtc->state->active,
12950 "[ENCODER:%i] active %i with crtc active %i\n",
12951 encoder->base.base.id, active, crtc->state->active);
12952
12953 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12954 "Encoder connected to wrong pipe %c\n",
12955 pipe_name(pipe));
12956
12957 if (active)
12958 encoder->get_config(encoder, pipe_config);
12959 }
12960
12961 if (!crtc->state->active)
12962 continue;
12963
12964 sw_config = to_intel_crtc_state(crtc->state);
12965 if (!intel_pipe_config_compare(dev, sw_config,
12966 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012967 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012968 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012969 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012970 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012971 "[sw state]");
12972 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012973 }
12974}
12975
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012976static void
12977check_shared_dpll_state(struct drm_device *dev)
12978{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012979 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012980 struct intel_crtc *crtc;
12981 struct intel_dpll_hw_state dpll_hw_state;
12982 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012983
12984 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12985 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12986 int enabled_crtcs = 0, active_crtcs = 0;
12987 bool active;
12988
12989 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12990
12991 DRM_DEBUG_KMS("%s\n", pll->name);
12992
12993 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12994
Rob Clarke2c719b2014-12-15 13:56:32 -050012995 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012996 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012997 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012998 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012999 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013000 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020013001 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013002 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020013003 "pll on state mismatch (expected %i, found %i)\n",
13004 pll->on, active);
13005
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013006 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080013007 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020013008 enabled_crtcs++;
13009 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13010 active_crtcs++;
13011 }
Rob Clarke2c719b2014-12-15 13:56:32 -050013012 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013013 "pll active crtcs mismatch (expected %i, found %i)\n",
13014 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050013015 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013016 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013017 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013018
Rob Clarke2c719b2014-12-15 13:56:32 -050013019 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013020 sizeof(dpll_hw_state)),
13021 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013022 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013023}
13024
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013025static void
13026intel_modeset_check_state(struct drm_device *dev,
13027 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013028{
Damien Lespiau08db6652014-11-04 17:06:52 +000013029 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013030 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013031 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013032 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013033 check_shared_dpll_state(dev);
13034}
13035
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013036void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013037 int dotclock)
13038{
13039 /*
13040 * FDI already provided one idea for the dotclock.
13041 * Yell if the encoder disagrees.
13042 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013043 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013044 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013045 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013046}
13047
Ville Syrjälä80715b22014-05-15 20:23:23 +030013048static void update_scanline_offset(struct intel_crtc *crtc)
13049{
13050 struct drm_device *dev = crtc->base.dev;
13051
13052 /*
13053 * The scanline counter increments at the leading edge of hsync.
13054 *
13055 * On most platforms it starts counting from vtotal-1 on the
13056 * first active line. That means the scanline counter value is
13057 * always one less than what we would expect. Ie. just after
13058 * start of vblank, which also occurs at start of hsync (on the
13059 * last active line), the scanline counter will read vblank_start-1.
13060 *
13061 * On gen2 the scanline counter starts counting from 1 instead
13062 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13063 * to keep the value positive), instead of adding one.
13064 *
13065 * On HSW+ the behaviour of the scanline counter depends on the output
13066 * type. For DP ports it behaves like most other platforms, but on HDMI
13067 * there's an extra 1 line difference. So we need to add two instead of
13068 * one to the value.
13069 */
13070 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013071 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013072 int vtotal;
13073
Ville Syrjälä124abe02015-09-08 13:40:45 +030013074 vtotal = adjusted_mode->crtc_vtotal;
13075 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013076 vtotal /= 2;
13077
13078 crtc->scanline_offset = vtotal - 1;
13079 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013080 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013081 crtc->scanline_offset = 2;
13082 } else
13083 crtc->scanline_offset = 1;
13084}
13085
Maarten Lankhorstad421372015-06-15 12:33:42 +020013086static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013087{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013088 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013089 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013090 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013091 struct drm_crtc *crtc;
13092 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013093 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013094
13095 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013096 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013097
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013098 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13100 int old_dpll = to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013101
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013102 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013103 continue;
13104
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013105 to_intel_crtc_state(crtc_state)->shared_dpll = DPLL_ID_PRIVATE;
13106
13107 if (old_dpll == DPLL_ID_PRIVATE)
13108 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013109
Maarten Lankhorstad421372015-06-15 12:33:42 +020013110 if (!shared_dpll)
13111 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13112
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013113 shared_dpll[old_dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013114 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013115}
13116
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013117/*
13118 * This implements the workaround described in the "notes" section of the mode
13119 * set sequence documentation. When going from no pipes or single pipe to
13120 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13121 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13122 */
13123static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13124{
13125 struct drm_crtc_state *crtc_state;
13126 struct intel_crtc *intel_crtc;
13127 struct drm_crtc *crtc;
13128 struct intel_crtc_state *first_crtc_state = NULL;
13129 struct intel_crtc_state *other_crtc_state = NULL;
13130 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13131 int i;
13132
13133 /* look at all crtc's that are going to be enabled in during modeset */
13134 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13135 intel_crtc = to_intel_crtc(crtc);
13136
13137 if (!crtc_state->active || !needs_modeset(crtc_state))
13138 continue;
13139
13140 if (first_crtc_state) {
13141 other_crtc_state = to_intel_crtc_state(crtc_state);
13142 break;
13143 } else {
13144 first_crtc_state = to_intel_crtc_state(crtc_state);
13145 first_pipe = intel_crtc->pipe;
13146 }
13147 }
13148
13149 /* No workaround needed? */
13150 if (!first_crtc_state)
13151 return 0;
13152
13153 /* w/a possibly needed, check how many crtc's are already enabled. */
13154 for_each_intel_crtc(state->dev, intel_crtc) {
13155 struct intel_crtc_state *pipe_config;
13156
13157 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13158 if (IS_ERR(pipe_config))
13159 return PTR_ERR(pipe_config);
13160
13161 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13162
13163 if (!pipe_config->base.active ||
13164 needs_modeset(&pipe_config->base))
13165 continue;
13166
13167 /* 2 or more enabled crtcs means no need for w/a */
13168 if (enabled_pipe != INVALID_PIPE)
13169 return 0;
13170
13171 enabled_pipe = intel_crtc->pipe;
13172 }
13173
13174 if (enabled_pipe != INVALID_PIPE)
13175 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13176 else if (other_crtc_state)
13177 other_crtc_state->hsw_workaround_pipe = first_pipe;
13178
13179 return 0;
13180}
13181
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013182static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13183{
13184 struct drm_crtc *crtc;
13185 struct drm_crtc_state *crtc_state;
13186 int ret = 0;
13187
13188 /* add all active pipes to the state */
13189 for_each_crtc(state->dev, crtc) {
13190 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13191 if (IS_ERR(crtc_state))
13192 return PTR_ERR(crtc_state);
13193
13194 if (!crtc_state->active || needs_modeset(crtc_state))
13195 continue;
13196
13197 crtc_state->mode_changed = true;
13198
13199 ret = drm_atomic_add_affected_connectors(state, crtc);
13200 if (ret)
13201 break;
13202
13203 ret = drm_atomic_add_affected_planes(state, crtc);
13204 if (ret)
13205 break;
13206 }
13207
13208 return ret;
13209}
13210
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013211static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013212{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013213 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13214 struct drm_i915_private *dev_priv = state->dev->dev_private;
13215 struct drm_crtc *crtc;
13216 struct drm_crtc_state *crtc_state;
13217 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013218
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013219 if (!check_digital_port_conflicts(state)) {
13220 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13221 return -EINVAL;
13222 }
13223
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013224 intel_state->modeset = true;
13225 intel_state->active_crtcs = dev_priv->active_crtcs;
13226
13227 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13228 if (crtc_state->active)
13229 intel_state->active_crtcs |= 1 << i;
13230 else
13231 intel_state->active_crtcs &= ~(1 << i);
13232 }
13233
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013234 /*
13235 * See if the config requires any additional preparation, e.g.
13236 * to adjust global state with pipes off. We need to do this
13237 * here so we can get the modeset_pipe updated config for the new
13238 * mode set on this crtc. For other crtcs we need to use the
13239 * adjusted_mode bits in the crtc directly.
13240 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013241 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013242 ret = dev_priv->display.modeset_calc_cdclk(state);
13243
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013244 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013245 ret = intel_modeset_all_pipes(state);
13246
13247 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013248 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013249
13250 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13251 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013252 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013253 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013254
Maarten Lankhorstad421372015-06-15 12:33:42 +020013255 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013256
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013257 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013258 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013259
Maarten Lankhorstad421372015-06-15 12:33:42 +020013260 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013261}
13262
Matt Roperaa363132015-09-24 15:53:18 -070013263/*
13264 * Handle calculation of various watermark data at the end of the atomic check
13265 * phase. The code here should be run after the per-crtc and per-plane 'check'
13266 * handlers to ensure that all derived state has been updated.
13267 */
13268static void calc_watermark_data(struct drm_atomic_state *state)
13269{
13270 struct drm_device *dev = state->dev;
13271 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13272 struct drm_crtc *crtc;
13273 struct drm_crtc_state *cstate;
13274 struct drm_plane *plane;
13275 struct drm_plane_state *pstate;
13276
13277 /*
13278 * Calculate watermark configuration details now that derived
13279 * plane/crtc state is all properly updated.
13280 */
13281 drm_for_each_crtc(crtc, dev) {
13282 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13283 crtc->state;
13284
13285 if (cstate->active)
13286 intel_state->wm_config.num_pipes_active++;
13287 }
13288 drm_for_each_legacy_plane(plane, dev) {
13289 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13290 plane->state;
13291
13292 if (!to_intel_plane_state(pstate)->visible)
13293 continue;
13294
13295 intel_state->wm_config.sprites_enabled = true;
13296 if (pstate->crtc_w != pstate->src_w >> 16 ||
13297 pstate->crtc_h != pstate->src_h >> 16)
13298 intel_state->wm_config.sprites_scaled = true;
13299 }
13300}
13301
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013302/**
13303 * intel_atomic_check - validate state object
13304 * @dev: drm device
13305 * @state: state to validate
13306 */
13307static int intel_atomic_check(struct drm_device *dev,
13308 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013309{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013310 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013311 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013312 struct drm_crtc *crtc;
13313 struct drm_crtc_state *crtc_state;
13314 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013315 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013316
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013317 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013318 if (ret)
13319 return ret;
13320
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013321 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013322 struct intel_crtc_state *pipe_config =
13323 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013324
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013325 memset(&to_intel_crtc(crtc)->atomic, 0,
13326 sizeof(struct intel_crtc_atomic_commit));
13327
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013328 /* Catch I915_MODE_FLAG_INHERITED */
13329 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13330 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013331
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013332 if (!crtc_state->enable) {
13333 if (needs_modeset(crtc_state))
13334 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013335 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013336 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013337
Daniel Vetter26495482015-07-15 14:15:52 +020013338 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013339 continue;
13340
Daniel Vetter26495482015-07-15 14:15:52 +020013341 /* FIXME: For only active_changed we shouldn't need to do any
13342 * state recomputation at all. */
13343
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013344 ret = drm_atomic_add_affected_connectors(state, crtc);
13345 if (ret)
13346 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013347
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013348 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013349 if (ret)
13350 return ret;
13351
Jani Nikula73831232015-11-19 10:26:30 +020013352 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013353 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013354 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013355 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013356 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013357 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013358 }
13359
13360 if (needs_modeset(crtc_state)) {
13361 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013362
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013363 ret = drm_atomic_add_affected_planes(state, crtc);
13364 if (ret)
13365 return ret;
13366 }
13367
Daniel Vetter26495482015-07-15 14:15:52 +020013368 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13369 needs_modeset(crtc_state) ?
13370 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013371 }
13372
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013373 if (any_ms) {
13374 ret = intel_modeset_checks(state);
13375
13376 if (ret)
13377 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013378 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013379 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013380
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013381 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013382 if (ret)
13383 return ret;
13384
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013385 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013386 calc_watermark_data(state);
13387
13388 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013389}
13390
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013391static int intel_atomic_prepare_commit(struct drm_device *dev,
13392 struct drm_atomic_state *state,
13393 bool async)
13394{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013395 struct drm_i915_private *dev_priv = dev->dev_private;
13396 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013397 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013398 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013399 struct drm_crtc *crtc;
13400 int i, ret;
13401
13402 if (async) {
13403 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13404 return -EINVAL;
13405 }
13406
13407 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13408 ret = intel_crtc_wait_for_pending_flips(crtc);
13409 if (ret)
13410 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013411
13412 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13413 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013414 }
13415
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013416 ret = mutex_lock_interruptible(&dev->struct_mutex);
13417 if (ret)
13418 return ret;
13419
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013420 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013421 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13422 u32 reset_counter;
13423
13424 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13425 mutex_unlock(&dev->struct_mutex);
13426
13427 for_each_plane_in_state(state, plane, plane_state, i) {
13428 struct intel_plane_state *intel_plane_state =
13429 to_intel_plane_state(plane_state);
13430
13431 if (!intel_plane_state->wait_req)
13432 continue;
13433
13434 ret = __i915_wait_request(intel_plane_state->wait_req,
13435 reset_counter, true,
13436 NULL, NULL);
13437
13438 /* Swallow -EIO errors to allow updates during hw lockup. */
13439 if (ret == -EIO)
13440 ret = 0;
13441
13442 if (ret)
13443 break;
13444 }
13445
13446 if (!ret)
13447 return 0;
13448
13449 mutex_lock(&dev->struct_mutex);
13450 drm_atomic_helper_cleanup_planes(dev, state);
13451 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013452
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013453 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013454 return ret;
13455}
13456
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013457/**
13458 * intel_atomic_commit - commit validated state object
13459 * @dev: DRM device
13460 * @state: the top-level driver state object
13461 * @async: asynchronous commit
13462 *
13463 * This function commits a top-level state object that has been validated
13464 * with drm_atomic_helper_check().
13465 *
13466 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13467 * we can only handle plane-related operations and do not yet support
13468 * asynchronous commit.
13469 *
13470 * RETURNS
13471 * Zero for success or -errno.
13472 */
13473static int intel_atomic_commit(struct drm_device *dev,
13474 struct drm_atomic_state *state,
13475 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013476{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013477 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013478 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013479 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013480 struct drm_crtc *crtc;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013481 int ret = 0, i;
13482 bool hw_check = intel_state->modeset;
Daniel Vettera6778b32012-07-02 09:56:42 +020013483
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013484 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013485 if (ret) {
13486 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013487 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013488 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013489
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013490 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013491 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013492
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013493 if (intel_state->modeset) {
13494 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13495 sizeof(intel_state->min_pixclk));
13496 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013497 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013498 }
13499
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013500 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13502
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013503 if (!needs_modeset(crtc->state))
13504 continue;
13505
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013506 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013507
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013508 if (crtc_state->active) {
13509 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13510 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013511 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013512 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013513 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013514
13515 /*
13516 * Underruns don't always raise
13517 * interrupts, so check manually.
13518 */
13519 intel_check_cpu_fifo_underruns(dev_priv);
13520 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013521
13522 if (!crtc->state->active)
13523 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013524 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013525 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013526
Daniel Vetterea9d7582012-07-10 10:42:52 +020013527 /* Only after disabling all output pipelines that will be changed can we
13528 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013529 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013530
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013531 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013532 intel_shared_dpll_commit(state);
13533
13534 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013535 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013536 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013537
Daniel Vettera6778b32012-07-02 09:56:42 +020013538 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013539 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13541 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013542 bool update_pipe = !modeset &&
13543 to_intel_crtc_state(crtc->state)->update_pipe;
13544 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013545
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013546 if (modeset)
13547 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13548
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013549 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013550 update_scanline_offset(to_intel_crtc(crtc));
13551 dev_priv->display.crtc_enable(crtc);
13552 }
13553
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013554 if (update_pipe) {
13555 put_domains = modeset_get_crtc_power_domains(crtc);
13556
13557 /* make sure intel_modeset_check_state runs */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013558 hw_check = true;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013559 }
13560
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013561 if (!modeset)
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013562 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013563
Paulo Zanoni49227c42016-01-19 11:35:52 -020013564 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13565 intel_fbc_enable(intel_crtc);
13566
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013567 if (crtc->state->active &&
13568 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013569 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013570
13571 if (put_domains)
13572 modeset_put_power_domains(dev_priv, put_domains);
13573
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013574 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013575
13576 if (modeset)
13577 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013578 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013579
Daniel Vettera6778b32012-07-02 09:56:42 +020013580 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013581
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013582 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013583
13584 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013585 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013586 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013587
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013588 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013589 intel_modeset_check_state(dev, state);
13590
13591 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013592
Mika Kuoppala75714942015-12-16 09:26:48 +020013593 /* As one of the primary mmio accessors, KMS has a high likelihood
13594 * of triggering bugs in unclaimed access. After we finish
13595 * modesetting, see if an error has been flagged, and if so
13596 * enable debugging for the next modeset - and hope we catch
13597 * the culprit.
13598 *
13599 * XXX note that we assume display power is on at this point.
13600 * This might hold true now but we need to add pm helper to check
13601 * unclaimed only when the hardware is on, as atomic commits
13602 * can happen also when the device is completely off.
13603 */
13604 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13605
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013606 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013607}
13608
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013609void intel_crtc_restore_mode(struct drm_crtc *crtc)
13610{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013611 struct drm_device *dev = crtc->dev;
13612 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013613 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013614 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013615
13616 state = drm_atomic_state_alloc(dev);
13617 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013618 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013619 crtc->base.id);
13620 return;
13621 }
13622
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013623 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013624
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013625retry:
13626 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13627 ret = PTR_ERR_OR_ZERO(crtc_state);
13628 if (!ret) {
13629 if (!crtc_state->active)
13630 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013631
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013632 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013633 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013634 }
13635
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013636 if (ret == -EDEADLK) {
13637 drm_atomic_state_clear(state);
13638 drm_modeset_backoff(state->acquire_ctx);
13639 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013640 }
13641
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013642 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013643out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013644 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013645}
13646
Daniel Vetter25c5b262012-07-08 22:08:04 +020013647#undef for_each_intel_crtc_masked
13648
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013649static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013650 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013651 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013652 .destroy = intel_crtc_destroy,
13653 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013654 .atomic_duplicate_state = intel_crtc_duplicate_state,
13655 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013656};
13657
Daniel Vetter53589012013-06-05 13:34:16 +020013658static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13659 struct intel_shared_dpll *pll,
13660 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013661{
Daniel Vetter53589012013-06-05 13:34:16 +020013662 uint32_t val;
13663
Imre Deak12fda382016-02-12 18:55:12 +020013664 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013665 return false;
13666
Daniel Vetter53589012013-06-05 13:34:16 +020013667 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013668 hw_state->dpll = val;
13669 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13670 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013671
Imre Deak12fda382016-02-12 18:55:12 +020013672 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
13673
Daniel Vetter53589012013-06-05 13:34:16 +020013674 return val & DPLL_VCO_ENABLE;
13675}
13676
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013677static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13678 struct intel_shared_dpll *pll)
13679{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013680 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13681 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013682}
13683
Daniel Vettere7b903d2013-06-05 13:34:14 +020013684static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13685 struct intel_shared_dpll *pll)
13686{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013687 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013688 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013689
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013690 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013691
13692 /* Wait for the clocks to stabilize. */
13693 POSTING_READ(PCH_DPLL(pll->id));
13694 udelay(150);
13695
13696 /* The pixel multiplier can only be updated once the
13697 * DPLL is enabled and the clocks are stable.
13698 *
13699 * So write it again.
13700 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013701 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013702 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013703 udelay(200);
13704}
13705
13706static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13707 struct intel_shared_dpll *pll)
13708{
13709 struct drm_device *dev = dev_priv->dev;
13710 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013711
13712 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013713 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013714 if (intel_crtc_to_shared_dpll(crtc) == pll)
13715 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13716 }
13717
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013718 I915_WRITE(PCH_DPLL(pll->id), 0);
13719 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013720 udelay(200);
13721}
13722
Daniel Vetter46edb022013-06-05 13:34:12 +020013723static char *ibx_pch_dpll_names[] = {
13724 "PCH DPLL A",
13725 "PCH DPLL B",
13726};
13727
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013728static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013729{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013730 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013731 int i;
13732
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013733 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013734
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013735 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013736 dev_priv->shared_dplls[i].id = i;
13737 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013738 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013739 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13740 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013741 dev_priv->shared_dplls[i].get_hw_state =
13742 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013743 }
13744}
13745
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013746static void intel_shared_dpll_init(struct drm_device *dev)
13747{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013748 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013749
Daniel Vetter9cd86932014-06-25 22:01:57 +030013750 if (HAS_DDI(dev))
13751 intel_ddi_pll_init(dev);
13752 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013753 ibx_pch_dpll_init(dev);
13754 else
13755 dev_priv->num_shared_dpll = 0;
13756
13757 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013758}
13759
Matt Roper6beb8c232014-12-01 15:40:14 -080013760/**
13761 * intel_prepare_plane_fb - Prepare fb for usage on plane
13762 * @plane: drm plane to prepare for
13763 * @fb: framebuffer to prepare for presentation
13764 *
13765 * Prepares a framebuffer for usage on a display plane. Generally this
13766 * involves pinning the underlying object and updating the frontbuffer tracking
13767 * bits. Some older platforms need special physical address handling for
13768 * cursor planes.
13769 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013770 * Must be called with struct_mutex held.
13771 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013772 * Returns 0 on success, negative error code on failure.
13773 */
13774int
13775intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013776 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013777{
13778 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013779 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013780 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013781 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013782 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013783 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013784
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013785 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013786 return 0;
13787
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013788 if (old_obj) {
13789 struct drm_crtc_state *crtc_state =
13790 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13791
13792 /* Big Hammer, we also need to ensure that any pending
13793 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13794 * current scanout is retired before unpinning the old
13795 * framebuffer. Note that we rely on userspace rendering
13796 * into the buffer attached to the pipe they are waiting
13797 * on. If not, userspace generates a GPU hang with IPEHR
13798 * point to the MI_WAIT_FOR_EVENT.
13799 *
13800 * This should only fail upon a hung GPU, in which case we
13801 * can safely continue.
13802 */
13803 if (needs_modeset(crtc_state))
13804 ret = i915_gem_object_wait_rendering(old_obj, true);
13805
13806 /* Swallow -EIO errors to allow updates during hw lockup. */
13807 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013808 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013809 }
13810
Alex Goins3c28ff22015-11-25 18:43:39 -080013811 /* For framebuffer backed by dmabuf, wait for fence */
13812 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013813 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013814
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013815 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13816 false, true,
13817 MAX_SCHEDULE_TIMEOUT);
13818 if (lret == -ERESTARTSYS)
13819 return lret;
13820
13821 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013822 }
13823
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013824 if (!obj) {
13825 ret = 0;
13826 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013827 INTEL_INFO(dev)->cursor_needs_physical) {
13828 int align = IS_I830(dev) ? 16 * 1024 : 256;
13829 ret = i915_gem_object_attach_phys(obj, align);
13830 if (ret)
13831 DRM_DEBUG_KMS("failed to attach phys object\n");
13832 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013833 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013834 }
13835
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013836 if (ret == 0) {
13837 if (obj) {
13838 struct intel_plane_state *plane_state =
13839 to_intel_plane_state(new_state);
13840
13841 i915_gem_request_assign(&plane_state->wait_req,
13842 obj->last_write_req);
13843 }
13844
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013845 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013846 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013847
Matt Roper6beb8c232014-12-01 15:40:14 -080013848 return ret;
13849}
13850
Matt Roper38f3ce32014-12-02 07:45:25 -080013851/**
13852 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13853 * @plane: drm plane to clean up for
13854 * @fb: old framebuffer that was on plane
13855 *
13856 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013857 *
13858 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013859 */
13860void
13861intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013862 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013863{
13864 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013865 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013866 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013867 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13868 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013869
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013870 old_intel_state = to_intel_plane_state(old_state);
13871
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013872 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013873 return;
13874
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013875 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13876 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013877 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013878
13879 /* prepare_fb aborted? */
13880 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13881 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13882 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013883
13884 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13885
Matt Roper465c1202014-05-29 08:06:54 -070013886}
13887
Chandra Konduru6156a452015-04-27 13:48:39 -070013888int
13889skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13890{
13891 int max_scale;
13892 struct drm_device *dev;
13893 struct drm_i915_private *dev_priv;
13894 int crtc_clock, cdclk;
13895
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013896 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013897 return DRM_PLANE_HELPER_NO_SCALING;
13898
13899 dev = intel_crtc->base.dev;
13900 dev_priv = dev->dev_private;
13901 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013902 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013903
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013904 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013905 return DRM_PLANE_HELPER_NO_SCALING;
13906
13907 /*
13908 * skl max scale is lower of:
13909 * close to 3 but not 3, -1 is for that purpose
13910 * or
13911 * cdclk/crtc_clock
13912 */
13913 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13914
13915 return max_scale;
13916}
13917
Matt Roper465c1202014-05-29 08:06:54 -070013918static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013919intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013920 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013921 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013922{
Matt Roper2b875c22014-12-01 15:40:13 -080013923 struct drm_crtc *crtc = state->base.crtc;
13924 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013925 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013926 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13927 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013928
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013929 if (INTEL_INFO(plane->dev)->gen >= 9) {
13930 /* use scaler when colorkey is not required */
13931 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13932 min_scale = 1;
13933 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13934 }
Sonika Jindald8106362015-04-10 14:37:28 +053013935 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013936 }
Sonika Jindald8106362015-04-10 14:37:28 +053013937
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013938 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13939 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013940 min_scale, max_scale,
13941 can_position, true,
13942 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013943}
13944
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013945static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13946 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013947{
13948 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013950 struct intel_crtc_state *old_intel_state =
13951 to_intel_crtc_state(old_crtc_state);
13952 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013953
Matt Roperc34c9ee2014-12-23 10:41:50 -080013954 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013955 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013956
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013957 if (modeset)
13958 return;
13959
13960 if (to_intel_crtc_state(crtc->state)->update_pipe)
13961 intel_update_pipe_config(intel_crtc, old_intel_state);
13962 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013963 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013964}
13965
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013966static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13967 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013968{
Matt Roper32b7eee2014-12-24 07:59:06 -080013969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013970
Maarten Lankhorst62852622015-09-23 16:29:38 +020013971 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013972}
13973
Matt Ropercf4c7c12014-12-04 10:27:42 -080013974/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013975 * intel_plane_destroy - destroy a plane
13976 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013977 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013978 * Common destruction function for all types of planes (primary, cursor,
13979 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013980 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013981void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013982{
13983 struct intel_plane *intel_plane = to_intel_plane(plane);
13984 drm_plane_cleanup(plane);
13985 kfree(intel_plane);
13986}
13987
Matt Roper65a3fea2015-01-21 16:35:42 -080013988const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013989 .update_plane = drm_atomic_helper_update_plane,
13990 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013991 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013992 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013993 .atomic_get_property = intel_plane_atomic_get_property,
13994 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013995 .atomic_duplicate_state = intel_plane_duplicate_state,
13996 .atomic_destroy_state = intel_plane_destroy_state,
13997
Matt Roper465c1202014-05-29 08:06:54 -070013998};
13999
14000static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14001 int pipe)
14002{
14003 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080014004 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070014005 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014006 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070014007
14008 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14009 if (primary == NULL)
14010 return NULL;
14011
Matt Roper8e7d6882015-01-21 16:35:41 -080014012 state = intel_create_plane_state(&primary->base);
14013 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014014 kfree(primary);
14015 return NULL;
14016 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014017 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014018
Matt Roper465c1202014-05-29 08:06:54 -070014019 primary->can_scale = false;
14020 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014021 if (INTEL_INFO(dev)->gen >= 9) {
14022 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014023 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014024 }
Matt Roper465c1202014-05-29 08:06:54 -070014025 primary->pipe = pipe;
14026 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014027 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014028 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014029 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14030 primary->plane = !pipe;
14031
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014032 if (INTEL_INFO(dev)->gen >= 9) {
14033 intel_primary_formats = skl_primary_formats;
14034 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014035
14036 primary->update_plane = skylake_update_primary_plane;
14037 primary->disable_plane = skylake_disable_primary_plane;
14038 } else if (HAS_PCH_SPLIT(dev)) {
14039 intel_primary_formats = i965_primary_formats;
14040 num_formats = ARRAY_SIZE(i965_primary_formats);
14041
14042 primary->update_plane = ironlake_update_primary_plane;
14043 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014044 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014045 intel_primary_formats = i965_primary_formats;
14046 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014047
14048 primary->update_plane = i9xx_update_primary_plane;
14049 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014050 } else {
14051 intel_primary_formats = i8xx_primary_formats;
14052 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014053
14054 primary->update_plane = i9xx_update_primary_plane;
14055 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014056 }
14057
14058 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014059 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014060 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014061 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053014062
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014063 if (INTEL_INFO(dev)->gen >= 4)
14064 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014065
Matt Roperea2c67b2014-12-23 10:41:52 -080014066 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14067
Matt Roper465c1202014-05-29 08:06:54 -070014068 return &primary->base;
14069}
14070
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014071void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14072{
14073 if (!dev->mode_config.rotation_property) {
14074 unsigned long flags = BIT(DRM_ROTATE_0) |
14075 BIT(DRM_ROTATE_180);
14076
14077 if (INTEL_INFO(dev)->gen >= 9)
14078 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14079
14080 dev->mode_config.rotation_property =
14081 drm_mode_create_rotation_property(dev, flags);
14082 }
14083 if (dev->mode_config.rotation_property)
14084 drm_object_attach_property(&plane->base.base,
14085 dev->mode_config.rotation_property,
14086 plane->base.state->rotation);
14087}
14088
Matt Roper3d7d6512014-06-10 08:28:13 -070014089static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014090intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014091 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014092 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014093{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014094 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014095 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014096 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014097 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014098 unsigned stride;
14099 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014100
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014101 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14102 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014103 DRM_PLANE_HELPER_NO_SCALING,
14104 DRM_PLANE_HELPER_NO_SCALING,
14105 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014106 if (ret)
14107 return ret;
14108
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014109 /* if we want to turn off the cursor ignore width and height */
14110 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014111 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014112
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014113 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014114 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014115 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14116 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014117 return -EINVAL;
14118 }
14119
Matt Roperea2c67b2014-12-23 10:41:52 -080014120 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14121 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014122 DRM_DEBUG_KMS("buffer is too small\n");
14123 return -ENOMEM;
14124 }
14125
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014126 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014127 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014128 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014129 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014130
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014131 /*
14132 * There's something wrong with the cursor on CHV pipe C.
14133 * If it straddles the left edge of the screen then
14134 * moving it away from the edge or disabling it often
14135 * results in a pipe underrun, and often that can lead to
14136 * dead pipe (constant underrun reported, and it scans
14137 * out just a solid color). To recover from that, the
14138 * display power well must be turned off and on again.
14139 * Refuse the put the cursor into that compromised position.
14140 */
14141 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14142 state->visible && state->base.crtc_x < 0) {
14143 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14144 return -EINVAL;
14145 }
14146
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014147 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014148}
14149
Matt Roperf4a2cf22014-12-01 15:40:12 -080014150static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014151intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014152 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014153{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14155
14156 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014157 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014158}
14159
14160static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014161intel_update_cursor_plane(struct drm_plane *plane,
14162 const struct intel_crtc_state *crtc_state,
14163 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014164{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014165 struct drm_crtc *crtc = crtc_state->base.crtc;
14166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014167 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014168 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014169 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014170
Matt Roperf4a2cf22014-12-01 15:40:12 -080014171 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014172 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014173 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014174 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014175 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014176 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014177
Gustavo Padovana912f122014-12-01 15:40:10 -080014178 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014179 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014180}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014181
Matt Roper3d7d6512014-06-10 08:28:13 -070014182static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14183 int pipe)
14184{
14185 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014186 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014187
14188 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14189 if (cursor == NULL)
14190 return NULL;
14191
Matt Roper8e7d6882015-01-21 16:35:41 -080014192 state = intel_create_plane_state(&cursor->base);
14193 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014194 kfree(cursor);
14195 return NULL;
14196 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014197 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014198
Matt Roper3d7d6512014-06-10 08:28:13 -070014199 cursor->can_scale = false;
14200 cursor->max_downscale = 1;
14201 cursor->pipe = pipe;
14202 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014203 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014204 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014205 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014206 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014207
14208 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014209 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014210 intel_cursor_formats,
14211 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014212 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014213
14214 if (INTEL_INFO(dev)->gen >= 4) {
14215 if (!dev->mode_config.rotation_property)
14216 dev->mode_config.rotation_property =
14217 drm_mode_create_rotation_property(dev,
14218 BIT(DRM_ROTATE_0) |
14219 BIT(DRM_ROTATE_180));
14220 if (dev->mode_config.rotation_property)
14221 drm_object_attach_property(&cursor->base.base,
14222 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014223 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014224 }
14225
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014226 if (INTEL_INFO(dev)->gen >=9)
14227 state->scaler_id = -1;
14228
Matt Roperea2c67b2014-12-23 10:41:52 -080014229 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14230
Matt Roper3d7d6512014-06-10 08:28:13 -070014231 return &cursor->base;
14232}
14233
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014234static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14235 struct intel_crtc_state *crtc_state)
14236{
14237 int i;
14238 struct intel_scaler *intel_scaler;
14239 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14240
14241 for (i = 0; i < intel_crtc->num_scalers; i++) {
14242 intel_scaler = &scaler_state->scalers[i];
14243 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014244 intel_scaler->mode = PS_SCALER_MODE_DYN;
14245 }
14246
14247 scaler_state->scaler_id = -1;
14248}
14249
Hannes Ederb358d0a2008-12-18 21:18:47 +010014250static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014251{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014252 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014253 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014254 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014255 struct drm_plane *primary = NULL;
14256 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014257 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014258
Daniel Vetter955382f2013-09-19 14:05:45 +020014259 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014260 if (intel_crtc == NULL)
14261 return;
14262
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014263 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14264 if (!crtc_state)
14265 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014266 intel_crtc->config = crtc_state;
14267 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014268 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014269
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014270 /* initialize shared scalers */
14271 if (INTEL_INFO(dev)->gen >= 9) {
14272 if (pipe == PIPE_C)
14273 intel_crtc->num_scalers = 1;
14274 else
14275 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14276
14277 skl_init_scalers(dev, intel_crtc, crtc_state);
14278 }
14279
Matt Roper465c1202014-05-29 08:06:54 -070014280 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014281 if (!primary)
14282 goto fail;
14283
14284 cursor = intel_cursor_plane_create(dev, pipe);
14285 if (!cursor)
14286 goto fail;
14287
Matt Roper465c1202014-05-29 08:06:54 -070014288 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014289 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014290 if (ret)
14291 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014292
14293 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014294 for (i = 0; i < 256; i++) {
14295 intel_crtc->lut_r[i] = i;
14296 intel_crtc->lut_g[i] = i;
14297 intel_crtc->lut_b[i] = i;
14298 }
14299
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014300 /*
14301 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014302 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014303 */
Jesse Barnes80824002009-09-10 15:28:06 -070014304 intel_crtc->pipe = pipe;
14305 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014306 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014307 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014308 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014309 }
14310
Chris Wilson4b0e3332014-05-30 16:35:26 +030014311 intel_crtc->cursor_base = ~0;
14312 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014313 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014314
Ville Syrjälä852eb002015-06-24 22:00:07 +030014315 intel_crtc->wm.cxsr_allowed = true;
14316
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014317 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14318 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14319 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14320 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14321
Jesse Barnes79e53942008-11-07 14:24:08 -080014322 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014323
14324 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014325 return;
14326
14327fail:
14328 if (primary)
14329 drm_plane_cleanup(primary);
14330 if (cursor)
14331 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014332 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014333 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014334}
14335
Jesse Barnes752aa882013-10-31 18:55:49 +020014336enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14337{
14338 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014339 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014340
Rob Clark51fd3712013-11-19 12:10:12 -050014341 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014342
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014343 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014344 return INVALID_PIPE;
14345
14346 return to_intel_crtc(encoder->crtc)->pipe;
14347}
14348
Carl Worth08d7b3d2009-04-29 14:43:54 -070014349int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014350 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014351{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014352 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014353 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014354 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014355
Rob Clark7707e652014-07-17 23:30:04 -040014356 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014357
Rob Clark7707e652014-07-17 23:30:04 -040014358 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014359 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014360 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014361 }
14362
Rob Clark7707e652014-07-17 23:30:04 -040014363 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014364 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014365
Daniel Vetterc05422d2009-08-11 16:05:30 +020014366 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014367}
14368
Daniel Vetter66a92782012-07-12 20:08:18 +020014369static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014370{
Daniel Vetter66a92782012-07-12 20:08:18 +020014371 struct drm_device *dev = encoder->base.dev;
14372 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014373 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014374 int entry = 0;
14375
Damien Lespiaub2784e12014-08-05 11:29:37 +010014376 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014377 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014378 index_mask |= (1 << entry);
14379
Jesse Barnes79e53942008-11-07 14:24:08 -080014380 entry++;
14381 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014382
Jesse Barnes79e53942008-11-07 14:24:08 -080014383 return index_mask;
14384}
14385
Chris Wilson4d302442010-12-14 19:21:29 +000014386static bool has_edp_a(struct drm_device *dev)
14387{
14388 struct drm_i915_private *dev_priv = dev->dev_private;
14389
14390 if (!IS_MOBILE(dev))
14391 return false;
14392
14393 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14394 return false;
14395
Damien Lespiaue3589902014-02-07 19:12:50 +000014396 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014397 return false;
14398
14399 return true;
14400}
14401
Jesse Barnes84b4e042014-06-25 08:24:29 -070014402static bool intel_crt_present(struct drm_device *dev)
14403{
14404 struct drm_i915_private *dev_priv = dev->dev_private;
14405
Damien Lespiau884497e2013-12-03 13:56:23 +000014406 if (INTEL_INFO(dev)->gen >= 9)
14407 return false;
14408
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014409 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014410 return false;
14411
14412 if (IS_CHERRYVIEW(dev))
14413 return false;
14414
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014415 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14416 return false;
14417
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014418 /* DDI E can't be used if DDI A requires 4 lanes */
14419 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14420 return false;
14421
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014422 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014423 return false;
14424
14425 return true;
14426}
14427
Jesse Barnes79e53942008-11-07 14:24:08 -080014428static void intel_setup_outputs(struct drm_device *dev)
14429{
Eric Anholt725e30a2009-01-22 13:01:02 -080014430 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014431 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014432 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014433
Daniel Vetterc9093352013-06-06 22:22:47 +020014434 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014435
Jesse Barnes84b4e042014-06-25 08:24:29 -070014436 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014437 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014438
Vandana Kannanc776eb22014-08-19 12:05:01 +053014439 if (IS_BROXTON(dev)) {
14440 /*
14441 * FIXME: Broxton doesn't support port detection via the
14442 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14443 * detect the ports.
14444 */
14445 intel_ddi_init(dev, PORT_A);
14446 intel_ddi_init(dev, PORT_B);
14447 intel_ddi_init(dev, PORT_C);
14448 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014449 int found;
14450
Jesse Barnesde31fac2015-03-06 15:53:32 -080014451 /*
14452 * Haswell uses DDI functions to detect digital outputs.
14453 * On SKL pre-D0 the strap isn't connected, so we assume
14454 * it's there.
14455 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014456 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014457 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014458 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014459 intel_ddi_init(dev, PORT_A);
14460
14461 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14462 * register */
14463 found = I915_READ(SFUSE_STRAP);
14464
14465 if (found & SFUSE_STRAP_DDIB_DETECTED)
14466 intel_ddi_init(dev, PORT_B);
14467 if (found & SFUSE_STRAP_DDIC_DETECTED)
14468 intel_ddi_init(dev, PORT_C);
14469 if (found & SFUSE_STRAP_DDID_DETECTED)
14470 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014471 /*
14472 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14473 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014474 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014475 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14476 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14477 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14478 intel_ddi_init(dev, PORT_E);
14479
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014480 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014481 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014482 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014483
14484 if (has_edp_a(dev))
14485 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014486
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014487 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014488 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014489 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014490 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014491 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014492 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014493 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014494 }
14495
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014496 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014497 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014498
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014499 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014500 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014501
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014502 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014503 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014504
Daniel Vetter270b3042012-10-27 15:52:05 +020014505 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014506 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014507 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014508 /*
14509 * The DP_DETECTED bit is the latched state of the DDC
14510 * SDA pin at boot. However since eDP doesn't require DDC
14511 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14512 * eDP ports may have been muxed to an alternate function.
14513 * Thus we can't rely on the DP_DETECTED bit alone to detect
14514 * eDP ports. Consult the VBT as well as DP_DETECTED to
14515 * detect eDP ports.
14516 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014517 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014518 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014519 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14520 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014521 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014522 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014523
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014524 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014525 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014526 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14527 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014528 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014529 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014530
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014531 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014532 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014533 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14534 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14535 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14536 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014537 }
14538
Jani Nikula3cfca972013-08-27 15:12:26 +030014539 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014540 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014541 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014542
Paulo Zanonie2debe92013-02-18 19:00:27 -030014543 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014544 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014545 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014546 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014547 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014548 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014549 }
Ma Ling27185ae2009-08-24 13:50:23 +080014550
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014551 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014552 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014553 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014554
14555 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014556
Paulo Zanonie2debe92013-02-18 19:00:27 -030014557 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014558 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014559 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014560 }
Ma Ling27185ae2009-08-24 13:50:23 +080014561
Paulo Zanonie2debe92013-02-18 19:00:27 -030014562 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014563
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014564 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014565 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014566 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014567 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014568 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014569 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014570 }
Ma Ling27185ae2009-08-24 13:50:23 +080014571
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014572 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014573 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014574 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014575 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014576 intel_dvo_init(dev);
14577
Zhenyu Wang103a1962009-11-27 11:44:36 +080014578 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014579 intel_tv_init(dev);
14580
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014581 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014582
Damien Lespiaub2784e12014-08-05 11:29:37 +010014583 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014584 encoder->base.possible_crtcs = encoder->crtc_mask;
14585 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014586 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014587 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014588
Paulo Zanonidde86e22012-12-01 12:04:25 -020014589 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014590
14591 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014592}
14593
14594static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14595{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014596 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014597 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014598
Daniel Vetteref2d6332014-02-10 18:00:38 +010014599 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014600 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014601 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014602 drm_gem_object_unreference(&intel_fb->obj->base);
14603 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014604 kfree(intel_fb);
14605}
14606
14607static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014608 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014609 unsigned int *handle)
14610{
14611 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014612 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014613
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014614 if (obj->userptr.mm) {
14615 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14616 return -EINVAL;
14617 }
14618
Chris Wilson05394f32010-11-08 19:18:58 +000014619 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014620}
14621
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014622static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14623 struct drm_file *file,
14624 unsigned flags, unsigned color,
14625 struct drm_clip_rect *clips,
14626 unsigned num_clips)
14627{
14628 struct drm_device *dev = fb->dev;
14629 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14630 struct drm_i915_gem_object *obj = intel_fb->obj;
14631
14632 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014633 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014634 mutex_unlock(&dev->struct_mutex);
14635
14636 return 0;
14637}
14638
Jesse Barnes79e53942008-11-07 14:24:08 -080014639static const struct drm_framebuffer_funcs intel_fb_funcs = {
14640 .destroy = intel_user_framebuffer_destroy,
14641 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014642 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014643};
14644
Damien Lespiaub3218032015-02-27 11:15:18 +000014645static
14646u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14647 uint32_t pixel_format)
14648{
14649 u32 gen = INTEL_INFO(dev)->gen;
14650
14651 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014652 int cpp = drm_format_plane_cpp(pixel_format, 0);
14653
Damien Lespiaub3218032015-02-27 11:15:18 +000014654 /* "The stride in bytes must not exceed the of the size of 8K
14655 * pixels and 32K bytes."
14656 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014657 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014658 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014659 return 32*1024;
14660 } else if (gen >= 4) {
14661 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14662 return 16*1024;
14663 else
14664 return 32*1024;
14665 } else if (gen >= 3) {
14666 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14667 return 8*1024;
14668 else
14669 return 16*1024;
14670 } else {
14671 /* XXX DSPC is limited to 4k tiled */
14672 return 8*1024;
14673 }
14674}
14675
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014676static int intel_framebuffer_init(struct drm_device *dev,
14677 struct intel_framebuffer *intel_fb,
14678 struct drm_mode_fb_cmd2 *mode_cmd,
14679 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014680{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014681 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014682 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014683 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014684 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014685
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014686 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14687
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014688 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14689 /* Enforce that fb modifier and tiling mode match, but only for
14690 * X-tiled. This is needed for FBC. */
14691 if (!!(obj->tiling_mode == I915_TILING_X) !=
14692 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14693 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14694 return -EINVAL;
14695 }
14696 } else {
14697 if (obj->tiling_mode == I915_TILING_X)
14698 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14699 else if (obj->tiling_mode == I915_TILING_Y) {
14700 DRM_DEBUG("No Y tiling for legacy addfb\n");
14701 return -EINVAL;
14702 }
14703 }
14704
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014705 /* Passed in modifier sanity checking. */
14706 switch (mode_cmd->modifier[0]) {
14707 case I915_FORMAT_MOD_Y_TILED:
14708 case I915_FORMAT_MOD_Yf_TILED:
14709 if (INTEL_INFO(dev)->gen < 9) {
14710 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14711 mode_cmd->modifier[0]);
14712 return -EINVAL;
14713 }
14714 case DRM_FORMAT_MOD_NONE:
14715 case I915_FORMAT_MOD_X_TILED:
14716 break;
14717 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014718 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14719 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014720 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014721 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014722
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014723 stride_alignment = intel_fb_stride_alignment(dev_priv,
14724 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014725 mode_cmd->pixel_format);
14726 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14727 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14728 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014729 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014730 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014731
Damien Lespiaub3218032015-02-27 11:15:18 +000014732 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14733 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014734 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014735 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14736 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014737 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014738 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014739 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014740 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014741
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014742 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014743 mode_cmd->pitches[0] != obj->stride) {
14744 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14745 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014746 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014747 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014748
Ville Syrjälä57779d02012-10-31 17:50:14 +020014749 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014750 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014751 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014752 case DRM_FORMAT_RGB565:
14753 case DRM_FORMAT_XRGB8888:
14754 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014755 break;
14756 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014757 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014758 DRM_DEBUG("unsupported pixel format: %s\n",
14759 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014760 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014761 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014762 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014763 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014764 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14765 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014766 DRM_DEBUG("unsupported pixel format: %s\n",
14767 drm_get_format_name(mode_cmd->pixel_format));
14768 return -EINVAL;
14769 }
14770 break;
14771 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014772 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014773 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014774 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014775 DRM_DEBUG("unsupported pixel format: %s\n",
14776 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014777 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014778 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014779 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014780 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014781 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014782 DRM_DEBUG("unsupported pixel format: %s\n",
14783 drm_get_format_name(mode_cmd->pixel_format));
14784 return -EINVAL;
14785 }
14786 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014787 case DRM_FORMAT_YUYV:
14788 case DRM_FORMAT_UYVY:
14789 case DRM_FORMAT_YVYU:
14790 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014791 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014792 DRM_DEBUG("unsupported pixel format: %s\n",
14793 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014794 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014795 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014796 break;
14797 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014798 DRM_DEBUG("unsupported pixel format: %s\n",
14799 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014800 return -EINVAL;
14801 }
14802
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014803 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14804 if (mode_cmd->offsets[0] != 0)
14805 return -EINVAL;
14806
Damien Lespiauec2c9812015-01-20 12:51:45 +000014807 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014808 mode_cmd->pixel_format,
14809 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014810 /* FIXME drm helper for size checks (especially planar formats)? */
14811 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14812 return -EINVAL;
14813
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014814 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14815 intel_fb->obj = obj;
14816
Jesse Barnes79e53942008-11-07 14:24:08 -080014817 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14818 if (ret) {
14819 DRM_ERROR("framebuffer init failed %d\n", ret);
14820 return ret;
14821 }
14822
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014823 intel_fb->obj->framebuffer_references++;
14824
Jesse Barnes79e53942008-11-07 14:24:08 -080014825 return 0;
14826}
14827
Jesse Barnes79e53942008-11-07 14:24:08 -080014828static struct drm_framebuffer *
14829intel_user_framebuffer_create(struct drm_device *dev,
14830 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014831 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014832{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014833 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014834 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014835 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014836
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014837 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014838 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014839 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014840 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014841
Daniel Vetter92907cb2015-11-23 09:04:05 +010014842 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014843 if (IS_ERR(fb))
14844 drm_gem_object_unreference_unlocked(&obj->base);
14845
14846 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014847}
14848
Daniel Vetter06957262015-08-10 13:34:08 +020014849#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014850static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014851{
14852}
14853#endif
14854
Jesse Barnes79e53942008-11-07 14:24:08 -080014855static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014856 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014857 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014858 .atomic_check = intel_atomic_check,
14859 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014860 .atomic_state_alloc = intel_atomic_state_alloc,
14861 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014862};
14863
Jesse Barnese70236a2009-09-21 10:42:27 -070014864/* Set up chip specific display functions */
14865static void intel_init_display(struct drm_device *dev)
14866{
14867 struct drm_i915_private *dev_priv = dev->dev_private;
14868
Daniel Vetteree9300b2013-06-03 22:40:22 +020014869 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14870 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014871 else if (IS_CHERRYVIEW(dev))
14872 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014873 else if (IS_VALLEYVIEW(dev))
14874 dev_priv->display.find_dpll = vlv_find_best_dpll;
14875 else if (IS_PINEVIEW(dev))
14876 dev_priv->display.find_dpll = pnv_find_best_dpll;
14877 else
14878 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14879
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014880 if (INTEL_INFO(dev)->gen >= 9) {
14881 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014882 dev_priv->display.get_initial_plane_config =
14883 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014884 dev_priv->display.crtc_compute_clock =
14885 haswell_crtc_compute_clock;
14886 dev_priv->display.crtc_enable = haswell_crtc_enable;
14887 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014888 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014889 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014890 dev_priv->display.get_initial_plane_config =
14891 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014892 dev_priv->display.crtc_compute_clock =
14893 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014894 dev_priv->display.crtc_enable = haswell_crtc_enable;
14895 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014896 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014897 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014898 dev_priv->display.get_initial_plane_config =
14899 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014900 dev_priv->display.crtc_compute_clock =
14901 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014902 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14903 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080014904 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014905 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014906 dev_priv->display.get_initial_plane_config =
14907 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014908 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014909 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14910 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014911 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014912 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014913 dev_priv->display.get_initial_plane_config =
14914 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014915 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014916 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14917 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014918 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014919
Jesse Barnese70236a2009-09-21 10:42:27 -070014920 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014921 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014922 dev_priv->display.get_display_clock_speed =
14923 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014924 else if (IS_BROXTON(dev))
14925 dev_priv->display.get_display_clock_speed =
14926 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014927 else if (IS_BROADWELL(dev))
14928 dev_priv->display.get_display_clock_speed =
14929 broadwell_get_display_clock_speed;
14930 else if (IS_HASWELL(dev))
14931 dev_priv->display.get_display_clock_speed =
14932 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080014933 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014934 dev_priv->display.get_display_clock_speed =
14935 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014936 else if (IS_GEN5(dev))
14937 dev_priv->display.get_display_clock_speed =
14938 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014939 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014940 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014941 dev_priv->display.get_display_clock_speed =
14942 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014943 else if (IS_GM45(dev))
14944 dev_priv->display.get_display_clock_speed =
14945 gm45_get_display_clock_speed;
14946 else if (IS_CRESTLINE(dev))
14947 dev_priv->display.get_display_clock_speed =
14948 i965gm_get_display_clock_speed;
14949 else if (IS_PINEVIEW(dev))
14950 dev_priv->display.get_display_clock_speed =
14951 pnv_get_display_clock_speed;
14952 else if (IS_G33(dev) || IS_G4X(dev))
14953 dev_priv->display.get_display_clock_speed =
14954 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014955 else if (IS_I915G(dev))
14956 dev_priv->display.get_display_clock_speed =
14957 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014958 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014959 dev_priv->display.get_display_clock_speed =
14960 i9xx_misc_get_display_clock_speed;
14961 else if (IS_I915GM(dev))
14962 dev_priv->display.get_display_clock_speed =
14963 i915gm_get_display_clock_speed;
14964 else if (IS_I865G(dev))
14965 dev_priv->display.get_display_clock_speed =
14966 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014967 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014968 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014969 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014970 else { /* 830 */
14971 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014972 dev_priv->display.get_display_clock_speed =
14973 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014974 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014975
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014976 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014977 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014978 } else if (IS_GEN6(dev)) {
14979 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014980 } else if (IS_IVYBRIDGE(dev)) {
14981 /* FIXME: detect B0+ stepping and use auto training */
14982 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014983 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014984 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014985 if (IS_BROADWELL(dev)) {
14986 dev_priv->display.modeset_commit_cdclk =
14987 broadwell_modeset_commit_cdclk;
14988 dev_priv->display.modeset_calc_cdclk =
14989 broadwell_modeset_calc_cdclk;
14990 }
Wayne Boyer666a4532015-12-09 12:29:35 -080014991 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014992 dev_priv->display.modeset_commit_cdclk =
14993 valleyview_modeset_commit_cdclk;
14994 dev_priv->display.modeset_calc_cdclk =
14995 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014996 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014997 dev_priv->display.modeset_commit_cdclk =
14998 broxton_modeset_commit_cdclk;
14999 dev_priv->display.modeset_calc_cdclk =
15000 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015001 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015002
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015003 switch (INTEL_INFO(dev)->gen) {
15004 case 2:
15005 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15006 break;
15007
15008 case 3:
15009 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15010 break;
15011
15012 case 4:
15013 case 5:
15014 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15015 break;
15016
15017 case 6:
15018 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15019 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015020 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015021 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015022 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15023 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015024 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015025 /* Drop through - unsupported since execlist only. */
15026 default:
15027 /* Default just returns -ENODEV to indicate unsupported */
15028 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015029 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020015030
Ville Syrjäläe39b9992014-09-04 14:53:14 +030015031 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070015032}
15033
Jesse Barnesb690e962010-07-19 13:53:12 -070015034/*
15035 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15036 * resume, or other times. This quirk makes sure that's the case for
15037 * affected systems.
15038 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015039static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015040{
15041 struct drm_i915_private *dev_priv = dev->dev_private;
15042
15043 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015044 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015045}
15046
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015047static void quirk_pipeb_force(struct drm_device *dev)
15048{
15049 struct drm_i915_private *dev_priv = dev->dev_private;
15050
15051 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15052 DRM_INFO("applying pipe b force quirk\n");
15053}
15054
Keith Packard435793d2011-07-12 14:56:22 -070015055/*
15056 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15057 */
15058static void quirk_ssc_force_disable(struct drm_device *dev)
15059{
15060 struct drm_i915_private *dev_priv = dev->dev_private;
15061 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015062 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015063}
15064
Carsten Emde4dca20e2012-03-15 15:56:26 +010015065/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015066 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15067 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015068 */
15069static void quirk_invert_brightness(struct drm_device *dev)
15070{
15071 struct drm_i915_private *dev_priv = dev->dev_private;
15072 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015073 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015074}
15075
Scot Doyle9c72cc62014-07-03 23:27:50 +000015076/* Some VBT's incorrectly indicate no backlight is present */
15077static void quirk_backlight_present(struct drm_device *dev)
15078{
15079 struct drm_i915_private *dev_priv = dev->dev_private;
15080 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15081 DRM_INFO("applying backlight present quirk\n");
15082}
15083
Jesse Barnesb690e962010-07-19 13:53:12 -070015084struct intel_quirk {
15085 int device;
15086 int subsystem_vendor;
15087 int subsystem_device;
15088 void (*hook)(struct drm_device *dev);
15089};
15090
Egbert Eich5f85f172012-10-14 15:46:38 +020015091/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15092struct intel_dmi_quirk {
15093 void (*hook)(struct drm_device *dev);
15094 const struct dmi_system_id (*dmi_id_list)[];
15095};
15096
15097static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15098{
15099 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15100 return 1;
15101}
15102
15103static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15104 {
15105 .dmi_id_list = &(const struct dmi_system_id[]) {
15106 {
15107 .callback = intel_dmi_reverse_brightness,
15108 .ident = "NCR Corporation",
15109 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15110 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15111 },
15112 },
15113 { } /* terminating entry */
15114 },
15115 .hook = quirk_invert_brightness,
15116 },
15117};
15118
Ben Widawskyc43b5632012-04-16 14:07:40 -070015119static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015120 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15121 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15122
Jesse Barnesb690e962010-07-19 13:53:12 -070015123 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15124 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15125
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015126 /* 830 needs to leave pipe A & dpll A up */
15127 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15128
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015129 /* 830 needs to leave pipe B & dpll B up */
15130 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15131
Keith Packard435793d2011-07-12 14:56:22 -070015132 /* Lenovo U160 cannot use SSC on LVDS */
15133 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015134
15135 /* Sony Vaio Y cannot use SSC on LVDS */
15136 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015137
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015138 /* Acer Aspire 5734Z must invert backlight brightness */
15139 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15140
15141 /* Acer/eMachines G725 */
15142 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15143
15144 /* Acer/eMachines e725 */
15145 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15146
15147 /* Acer/Packard Bell NCL20 */
15148 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15149
15150 /* Acer Aspire 4736Z */
15151 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015152
15153 /* Acer Aspire 5336 */
15154 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015155
15156 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15157 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015158
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015159 /* Acer C720 Chromebook (Core i3 4005U) */
15160 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15161
jens steinb2a96012014-10-28 20:25:53 +010015162 /* Apple Macbook 2,1 (Core 2 T7400) */
15163 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15164
Jani Nikula1b9448b2015-11-05 11:49:59 +020015165 /* Apple Macbook 4,1 */
15166 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15167
Scot Doyled4967d82014-07-03 23:27:52 +000015168 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15169 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015170
15171 /* HP Chromebook 14 (Celeron 2955U) */
15172 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015173
15174 /* Dell Chromebook 11 */
15175 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015176
15177 /* Dell Chromebook 11 (2015 version) */
15178 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015179};
15180
15181static void intel_init_quirks(struct drm_device *dev)
15182{
15183 struct pci_dev *d = dev->pdev;
15184 int i;
15185
15186 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15187 struct intel_quirk *q = &intel_quirks[i];
15188
15189 if (d->device == q->device &&
15190 (d->subsystem_vendor == q->subsystem_vendor ||
15191 q->subsystem_vendor == PCI_ANY_ID) &&
15192 (d->subsystem_device == q->subsystem_device ||
15193 q->subsystem_device == PCI_ANY_ID))
15194 q->hook(dev);
15195 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015196 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15197 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15198 intel_dmi_quirks[i].hook(dev);
15199 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015200}
15201
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015202/* Disable the VGA plane that we never use */
15203static void i915_disable_vga(struct drm_device *dev)
15204{
15205 struct drm_i915_private *dev_priv = dev->dev_private;
15206 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015207 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015208
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015209 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015210 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015211 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015212 sr1 = inb(VGA_SR_DATA);
15213 outb(sr1 | 1<<5, VGA_SR_DATA);
15214 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15215 udelay(300);
15216
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015217 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015218 POSTING_READ(vga_reg);
15219}
15220
Daniel Vetterf8175862012-04-10 15:50:11 +020015221void intel_modeset_init_hw(struct drm_device *dev)
15222{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015223 struct drm_i915_private *dev_priv = dev->dev_private;
15224
Ville Syrjäläb6283052015-06-03 15:45:07 +030015225 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015226
15227 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15228
Daniel Vetterf8175862012-04-10 15:50:11 +020015229 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015230 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015231}
15232
Matt Roperd93c0372015-12-03 11:37:41 -080015233/*
15234 * Calculate what we think the watermarks should be for the state we've read
15235 * out of the hardware and then immediately program those watermarks so that
15236 * we ensure the hardware settings match our internal state.
15237 *
15238 * We can calculate what we think WM's should be by creating a duplicate of the
15239 * current state (which was constructed during hardware readout) and running it
15240 * through the atomic check code to calculate new watermark values in the
15241 * state object.
15242 */
15243static void sanitize_watermarks(struct drm_device *dev)
15244{
15245 struct drm_i915_private *dev_priv = to_i915(dev);
15246 struct drm_atomic_state *state;
15247 struct drm_crtc *crtc;
15248 struct drm_crtc_state *cstate;
15249 struct drm_modeset_acquire_ctx ctx;
15250 int ret;
15251 int i;
15252
15253 /* Only supported on platforms that use atomic watermark design */
Matt Roperbf220452016-01-19 11:43:04 -080015254 if (!dev_priv->display.program_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015255 return;
15256
15257 /*
15258 * We need to hold connection_mutex before calling duplicate_state so
15259 * that the connector loop is protected.
15260 */
15261 drm_modeset_acquire_init(&ctx, 0);
15262retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015263 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015264 if (ret == -EDEADLK) {
15265 drm_modeset_backoff(&ctx);
15266 goto retry;
15267 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015268 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015269 }
15270
15271 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15272 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015273 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015274
15275 ret = intel_atomic_check(dev, state);
15276 if (ret) {
15277 /*
15278 * If we fail here, it means that the hardware appears to be
15279 * programmed in a way that shouldn't be possible, given our
15280 * understanding of watermark requirements. This might mean a
15281 * mistake in the hardware readout code or a mistake in the
15282 * watermark calculations for a given platform. Raise a WARN
15283 * so that this is noticeable.
15284 *
15285 * If this actually happens, we'll have to just leave the
15286 * BIOS-programmed watermarks untouched and hope for the best.
15287 */
15288 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015289 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015290 }
15291
15292 /* Write calculated watermark values back */
15293 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15294 for_each_crtc_in_state(state, crtc, cstate, i) {
15295 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15296
Matt Roperbf220452016-01-19 11:43:04 -080015297 dev_priv->display.program_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015298 }
15299
15300 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015301fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015302 drm_modeset_drop_locks(&ctx);
15303 drm_modeset_acquire_fini(&ctx);
15304}
15305
Jesse Barnes79e53942008-11-07 14:24:08 -080015306void intel_modeset_init(struct drm_device *dev)
15307{
Jesse Barnes652c3932009-08-17 13:31:43 -070015308 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015309 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015310 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015311 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015312
15313 drm_mode_config_init(dev);
15314
15315 dev->mode_config.min_width = 0;
15316 dev->mode_config.min_height = 0;
15317
Dave Airlie019d96c2011-09-29 16:20:42 +010015318 dev->mode_config.preferred_depth = 24;
15319 dev->mode_config.prefer_shadow = 1;
15320
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015321 dev->mode_config.allow_fb_modifiers = true;
15322
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015323 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015324
Jesse Barnesb690e962010-07-19 13:53:12 -070015325 intel_init_quirks(dev);
15326
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015327 intel_init_pm(dev);
15328
Ben Widawskye3c74752013-04-05 13:12:39 -070015329 if (INTEL_INFO(dev)->num_pipes == 0)
15330 return;
15331
Lukas Wunner69f92f62015-07-15 13:57:35 +020015332 /*
15333 * There may be no VBT; and if the BIOS enabled SSC we can
15334 * just keep using it to avoid unnecessary flicker. Whereas if the
15335 * BIOS isn't using it, don't assume it will work even if the VBT
15336 * indicates as much.
15337 */
15338 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15339 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15340 DREF_SSC1_ENABLE);
15341
15342 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15343 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15344 bios_lvds_use_ssc ? "en" : "dis",
15345 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15346 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15347 }
15348 }
15349
Jesse Barnese70236a2009-09-21 10:42:27 -070015350 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015351 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015352
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015353 if (IS_GEN2(dev)) {
15354 dev->mode_config.max_width = 2048;
15355 dev->mode_config.max_height = 2048;
15356 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015357 dev->mode_config.max_width = 4096;
15358 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015359 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015360 dev->mode_config.max_width = 8192;
15361 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015362 }
Damien Lespiau068be562014-03-28 14:17:49 +000015363
Ville Syrjälädc41c152014-08-13 11:57:05 +030015364 if (IS_845G(dev) || IS_I865G(dev)) {
15365 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15366 dev->mode_config.cursor_height = 1023;
15367 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015368 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15369 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15370 } else {
15371 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15372 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15373 }
15374
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015375 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015376
Zhao Yakui28c97732009-10-09 11:39:41 +080015377 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015378 INTEL_INFO(dev)->num_pipes,
15379 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015380
Damien Lespiau055e3932014-08-18 13:49:10 +010015381 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015382 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015383 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015384 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015385 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015386 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015387 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015388 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015389 }
15390
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015391 intel_update_czclk(dev_priv);
15392 intel_update_cdclk(dev);
15393
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015394 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015395
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015396 /* Just disable it once at startup */
15397 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015398 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015399
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015400 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015401 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015402 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015403
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015404 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015405 struct intel_initial_plane_config plane_config = {};
15406
Jesse Barnes46f297f2014-03-07 08:57:48 -080015407 if (!crtc->active)
15408 continue;
15409
Jesse Barnes46f297f2014-03-07 08:57:48 -080015410 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015411 * Note that reserving the BIOS fb up front prevents us
15412 * from stuffing other stolen allocations like the ring
15413 * on top. This prevents some ugliness at boot time, and
15414 * can even allow for smooth boot transitions if the BIOS
15415 * fb is large enough for the active pipe configuration.
15416 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015417 dev_priv->display.get_initial_plane_config(crtc,
15418 &plane_config);
15419
15420 /*
15421 * If the fb is shared between multiple heads, we'll
15422 * just get the first one.
15423 */
15424 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015425 }
Matt Roperd93c0372015-12-03 11:37:41 -080015426
15427 /*
15428 * Make sure hardware watermarks really match the state we read out.
15429 * Note that we need to do this after reconstructing the BIOS fb's
15430 * since the watermark calculation done here will use pstate->fb.
15431 */
15432 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015433}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015434
Daniel Vetter7fad7982012-07-04 17:51:47 +020015435static void intel_enable_pipe_a(struct drm_device *dev)
15436{
15437 struct intel_connector *connector;
15438 struct drm_connector *crt = NULL;
15439 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015440 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015441
15442 /* We can't just switch on the pipe A, we need to set things up with a
15443 * proper mode and output configuration. As a gross hack, enable pipe A
15444 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015445 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015446 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15447 crt = &connector->base;
15448 break;
15449 }
15450 }
15451
15452 if (!crt)
15453 return;
15454
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015455 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015456 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015457}
15458
Daniel Vetterfa555832012-10-10 23:14:00 +020015459static bool
15460intel_check_plane_mapping(struct intel_crtc *crtc)
15461{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015462 struct drm_device *dev = crtc->base.dev;
15463 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015464 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015465
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015466 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015467 return true;
15468
Ville Syrjälä649636e2015-09-22 19:50:01 +030015469 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015470
15471 if ((val & DISPLAY_PLANE_ENABLE) &&
15472 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15473 return false;
15474
15475 return true;
15476}
15477
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015478static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15479{
15480 struct drm_device *dev = crtc->base.dev;
15481 struct intel_encoder *encoder;
15482
15483 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15484 return true;
15485
15486 return false;
15487}
15488
Daniel Vetter24929352012-07-02 20:28:59 +020015489static void intel_sanitize_crtc(struct intel_crtc *crtc)
15490{
15491 struct drm_device *dev = crtc->base.dev;
15492 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015493 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015494
Daniel Vetter24929352012-07-02 20:28:59 +020015495 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015496 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15497
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015498 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015499 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015500 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015501 struct intel_plane *plane;
15502
Daniel Vetter96256042015-02-13 21:03:42 +010015503 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015504
15505 /* Disable everything but the primary plane */
15506 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15507 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15508 continue;
15509
15510 plane->disable_plane(&plane->base, &crtc->base);
15511 }
Daniel Vetter96256042015-02-13 21:03:42 +010015512 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015513
Daniel Vetter24929352012-07-02 20:28:59 +020015514 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015515 * disable the crtc (and hence change the state) if it is wrong. Note
15516 * that gen4+ has a fixed plane -> pipe mapping. */
15517 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015518 bool plane;
15519
Daniel Vetter24929352012-07-02 20:28:59 +020015520 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15521 crtc->base.base.id);
15522
15523 /* Pipe has the wrong plane attached and the plane is active.
15524 * Temporarily change the plane mapping and disable everything
15525 * ... */
15526 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015527 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015528 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015529 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015530 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015531 }
Daniel Vetter24929352012-07-02 20:28:59 +020015532
Daniel Vetter7fad7982012-07-04 17:51:47 +020015533 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15534 crtc->pipe == PIPE_A && !crtc->active) {
15535 /* BIOS forgot to enable pipe A, this mostly happens after
15536 * resume. Force-enable the pipe to fix this, the update_dpms
15537 * call below we restore the pipe to the right state, but leave
15538 * the required bits on. */
15539 intel_enable_pipe_a(dev);
15540 }
15541
Daniel Vetter24929352012-07-02 20:28:59 +020015542 /* Adjust the state of the output pipe according to whether we
15543 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015544 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015545 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015546
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015547 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015548 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015549
15550 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015551 * functions or because of calls to intel_crtc_disable_noatomic,
15552 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015553 * pipe A quirk. */
15554 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15555 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015556 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015557 crtc->active ? "enabled" : "disabled");
15558
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015559 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015560 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015561 crtc->base.enabled = crtc->active;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015562 crtc->base.state->connector_mask = 0;
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015563 crtc->base.state->encoder_mask = 0;
Daniel Vetter24929352012-07-02 20:28:59 +020015564
15565 /* Because we only establish the connector -> encoder ->
15566 * crtc links if something is active, this means the
15567 * crtc is now deactivated. Break the links. connector
15568 * -> encoder links are only establish when things are
15569 * actually up, hence no need to break them. */
15570 WARN_ON(crtc->active);
15571
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015572 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015573 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015574 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015575
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015576 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015577 /*
15578 * We start out with underrun reporting disabled to avoid races.
15579 * For correct bookkeeping mark this on active crtcs.
15580 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015581 * Also on gmch platforms we dont have any hardware bits to
15582 * disable the underrun reporting. Which means we need to start
15583 * out with underrun reporting disabled also on inactive pipes,
15584 * since otherwise we'll complain about the garbage we read when
15585 * e.g. coming up after runtime pm.
15586 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015587 * No protection against concurrent access is required - at
15588 * worst a fifo underrun happens which also sets this to false.
15589 */
15590 crtc->cpu_fifo_underrun_disabled = true;
15591 crtc->pch_fifo_underrun_disabled = true;
15592 }
Daniel Vetter24929352012-07-02 20:28:59 +020015593}
15594
15595static void intel_sanitize_encoder(struct intel_encoder *encoder)
15596{
15597 struct intel_connector *connector;
15598 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015599 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015600
15601 /* We need to check both for a crtc link (meaning that the
15602 * encoder is active and trying to read from a pipe) and the
15603 * pipe itself being active. */
15604 bool has_active_crtc = encoder->base.crtc &&
15605 to_intel_crtc(encoder->base.crtc)->active;
15606
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015607 for_each_intel_connector(dev, connector) {
15608 if (connector->base.encoder != &encoder->base)
15609 continue;
15610
15611 active = true;
15612 break;
15613 }
15614
15615 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015616 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15617 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015618 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015619
15620 /* Connector is active, but has no active pipe. This is
15621 * fallout from our resume register restoring. Disable
15622 * the encoder manually again. */
15623 if (encoder->base.crtc) {
15624 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15625 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015626 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015627 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015628 if (encoder->post_disable)
15629 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015630 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015631 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015632
15633 /* Inconsistent output/port/pipe state happens presumably due to
15634 * a bug in one of the get_hw_state functions. Or someplace else
15635 * in our code, like the register restore mess on resume. Clamp
15636 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015637 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015638 if (connector->encoder != encoder)
15639 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015640 connector->base.dpms = DRM_MODE_DPMS_OFF;
15641 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015642 }
15643 }
15644 /* Enabled encoders without active connectors will be fixed in
15645 * the crtc fixup. */
15646}
15647
Imre Deak04098752014-02-18 00:02:16 +020015648void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015649{
15650 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015651 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015652
Imre Deak04098752014-02-18 00:02:16 +020015653 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15654 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15655 i915_disable_vga(dev);
15656 }
15657}
15658
15659void i915_redisable_vga(struct drm_device *dev)
15660{
15661 struct drm_i915_private *dev_priv = dev->dev_private;
15662
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015663 /* This function can be called both from intel_modeset_setup_hw_state or
15664 * at a very early point in our resume sequence, where the power well
15665 * structures are not yet restored. Since this function is at a very
15666 * paranoid "someone might have enabled VGA while we were not looking"
15667 * level, just check if the power well is enabled instead of trying to
15668 * follow the "don't touch the power well if we don't need it" policy
15669 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015670 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015671 return;
15672
Imre Deak04098752014-02-18 00:02:16 +020015673 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015674
15675 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015676}
15677
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015678static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015679{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015680 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015681
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015682 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015683}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015684
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015685/* FIXME read out full plane state for all planes */
15686static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015687{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015688 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015689 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015690 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015691
Matt Roper19b8d382015-09-24 15:53:17 -070015692 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015693 primary_get_hw_state(to_intel_plane(primary));
15694
15695 if (plane_state->visible)
15696 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015697}
15698
Daniel Vetter30e984d2013-06-05 13:34:17 +020015699static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015700{
15701 struct drm_i915_private *dev_priv = dev->dev_private;
15702 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015703 struct intel_crtc *crtc;
15704 struct intel_encoder *encoder;
15705 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015706 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015707
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015708 dev_priv->active_crtcs = 0;
15709
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015710 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015711 struct intel_crtc_state *crtc_state = crtc->config;
15712 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015713
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015714 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15715 memset(crtc_state, 0, sizeof(*crtc_state));
15716 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015717
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015718 crtc_state->base.active = crtc_state->base.enable =
15719 dev_priv->display.get_pipe_config(crtc, crtc_state);
15720
15721 crtc->base.enabled = crtc_state->base.enable;
15722 crtc->active = crtc_state->base.active;
15723
15724 if (crtc_state->base.active) {
15725 dev_priv->active_crtcs |= 1 << crtc->pipe;
15726
15727 if (IS_BROADWELL(dev_priv)) {
15728 pixclk = ilk_pipe_pixel_rate(crtc_state);
15729
15730 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15731 if (crtc_state->ips_enabled)
15732 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15733 } else if (IS_VALLEYVIEW(dev_priv) ||
15734 IS_CHERRYVIEW(dev_priv) ||
15735 IS_BROXTON(dev_priv))
15736 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15737 else
15738 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15739 }
15740
15741 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015742
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015743 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015744
15745 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15746 crtc->base.base.id,
15747 crtc->active ? "enabled" : "disabled");
15748 }
15749
Daniel Vetter53589012013-06-05 13:34:16 +020015750 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15751 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15752
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015753 pll->on = pll->get_hw_state(dev_priv, pll,
15754 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015755 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015756 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015757 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015758 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015759 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015760 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015761 }
Daniel Vetter53589012013-06-05 13:34:16 +020015762 }
Daniel Vetter53589012013-06-05 13:34:16 +020015763
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015764 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015765 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015766
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015767 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015768 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015769 }
15770
Damien Lespiaub2784e12014-08-05 11:29:37 +010015771 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015772 pipe = 0;
15773
15774 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015775 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15776 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015777 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015778 } else {
15779 encoder->base.crtc = NULL;
15780 }
15781
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015782 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015783 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015784 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015785 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015786 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015787 }
15788
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015789 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015790 if (connector->get_hw_state(connector)) {
15791 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015792
15793 encoder = connector->encoder;
15794 connector->base.encoder = &encoder->base;
15795
15796 if (encoder->base.crtc &&
15797 encoder->base.crtc->state->active) {
15798 /*
15799 * This has to be done during hardware readout
15800 * because anything calling .crtc_disable may
15801 * rely on the connector_mask being accurate.
15802 */
15803 encoder->base.crtc->state->connector_mask |=
15804 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015805 encoder->base.crtc->state->encoder_mask |=
15806 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015807 }
15808
Daniel Vetter24929352012-07-02 20:28:59 +020015809 } else {
15810 connector->base.dpms = DRM_MODE_DPMS_OFF;
15811 connector->base.encoder = NULL;
15812 }
15813 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15814 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015815 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015816 connector->base.encoder ? "enabled" : "disabled");
15817 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015818
15819 for_each_intel_crtc(dev, crtc) {
15820 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15821
15822 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15823 if (crtc->base.state->active) {
15824 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15825 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15826 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15827
15828 /*
15829 * The initial mode needs to be set in order to keep
15830 * the atomic core happy. It wants a valid mode if the
15831 * crtc's enabled, so we do the above call.
15832 *
15833 * At this point some state updated by the connectors
15834 * in their ->detect() callback has not run yet, so
15835 * no recalculation can be done yet.
15836 *
15837 * Even if we could do a recalculation and modeset
15838 * right now it would cause a double modeset if
15839 * fbdev or userspace chooses a different initial mode.
15840 *
15841 * If that happens, someone indicated they wanted a
15842 * mode change, which means it's safe to do a full
15843 * recalculation.
15844 */
15845 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015846
15847 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15848 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015849 }
15850 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015851}
15852
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015853/* Scan out the current hw modeset state,
15854 * and sanitizes it to the current state
15855 */
15856static void
15857intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015858{
15859 struct drm_i915_private *dev_priv = dev->dev_private;
15860 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015861 struct intel_crtc *crtc;
15862 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015863 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015864
15865 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015866
15867 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015868 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015869 intel_sanitize_encoder(encoder);
15870 }
15871
Damien Lespiau055e3932014-08-18 13:49:10 +010015872 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015873 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15874 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015875 intel_dump_pipe_config(crtc, crtc->config,
15876 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015877 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015878
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015879 intel_modeset_update_connector_atomic_state(dev);
15880
Daniel Vetter35c95372013-07-17 06:55:04 +020015881 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15882 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15883
15884 if (!pll->on || pll->active)
15885 continue;
15886
15887 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15888
15889 pll->disable(dev_priv, pll);
15890 pll->on = false;
15891 }
15892
Wayne Boyer666a4532015-12-09 12:29:35 -080015893 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015894 vlv_wm_get_hw_state(dev);
15895 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015896 skl_wm_get_hw_state(dev);
15897 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015898 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015899
15900 for_each_intel_crtc(dev, crtc) {
15901 unsigned long put_domains;
15902
15903 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15904 if (WARN_ON(put_domains))
15905 modeset_put_power_domains(dev_priv, put_domains);
15906 }
15907 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015908
15909 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015910}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015911
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015912void intel_display_resume(struct drm_device *dev)
15913{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015914 struct drm_i915_private *dev_priv = to_i915(dev);
15915 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15916 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015917 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015918 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015919
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015920 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015921
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015922 /*
15923 * This is a cludge because with real atomic modeset mode_config.mutex
15924 * won't be taken. Unfortunately some probed state like
15925 * audio_codec_enable is still protected by mode_config.mutex, so lock
15926 * it here for now.
15927 */
15928 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015929 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015930
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015931retry:
15932 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015933
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015934 if (ret == 0 && !setup) {
15935 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015936
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015937 intel_modeset_setup_hw_state(dev);
15938 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015939 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015940
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015941 if (ret == 0 && state) {
15942 struct drm_crtc_state *crtc_state;
15943 struct drm_crtc *crtc;
15944 int i;
15945
15946 state->acquire_ctx = &ctx;
15947
15948 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15949 /*
15950 * Force recalculation even if we restore
15951 * current state. With fast modeset this may not result
15952 * in a modeset when the state is compatible.
15953 */
15954 crtc_state->mode_changed = true;
15955 }
15956
15957 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015958 }
15959
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015960 if (ret == -EDEADLK) {
15961 drm_modeset_backoff(&ctx);
15962 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015963 }
15964
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015965 drm_modeset_drop_locks(&ctx);
15966 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015967 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015968
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015969 if (ret) {
15970 DRM_ERROR("Restoring old state failed with %i\n", ret);
15971 drm_atomic_state_free(state);
15972 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015973}
15974
15975void intel_modeset_gem_init(struct drm_device *dev)
15976{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015977 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015978 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015979 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015980
Imre Deakae484342014-03-31 15:10:44 +030015981 intel_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +030015982
Chris Wilson1833b132012-05-09 11:56:28 +010015983 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015984
15985 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015986
15987 /*
15988 * Make sure any fbs we allocated at startup are properly
15989 * pinned & fenced. When we do the allocation it's too early
15990 * for this.
15991 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015992 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015993 obj = intel_fb_obj(c->primary->fb);
15994 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015995 continue;
15996
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015997 mutex_lock(&dev->struct_mutex);
15998 ret = intel_pin_and_fence_fb_obj(c->primary,
15999 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020016000 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016001 mutex_unlock(&dev->struct_mutex);
16002 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016003 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16004 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016005 drm_framebuffer_unreference(c->primary->fb);
16006 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016007 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016008 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016009 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016010 }
16011 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016012
16013 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016014}
16015
Imre Deak4932e2c2014-02-11 17:12:48 +020016016void intel_connector_unregister(struct intel_connector *intel_connector)
16017{
16018 struct drm_connector *connector = &intel_connector->base;
16019
16020 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016021 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016022}
16023
Jesse Barnes79e53942008-11-07 14:24:08 -080016024void intel_modeset_cleanup(struct drm_device *dev)
16025{
Jesse Barnes652c3932009-08-17 13:31:43 -070016026 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016027 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016028
Imre Deak2eb52522014-11-19 15:30:05 +020016029 intel_disable_gt_powersave(dev);
16030
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016031 intel_backlight_unregister(dev);
16032
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016033 /*
16034 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016035 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016036 * experience fancy races otherwise.
16037 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016038 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016039
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016040 /*
16041 * Due to the hpd irq storm handling the hotplug work can re-arm the
16042 * poll handlers. Hence disable polling after hpd handling is shut down.
16043 */
Keith Packardf87ea762010-10-03 19:36:26 -070016044 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016045
Jesse Barnes723bfd72010-10-07 16:01:13 -070016046 intel_unregister_dsm_handler();
16047
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016048 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016049
Chris Wilson1630fe72011-07-08 12:22:42 +010016050 /* flush any delayed tasks or pending work */
16051 flush_scheduled_work();
16052
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016053 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016054 for_each_intel_connector(dev, connector)
16055 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016056
Jesse Barnes79e53942008-11-07 14:24:08 -080016057 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016058
16059 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016060
Imre Deakae484342014-03-31 15:10:44 +030016061 intel_cleanup_gt_powersave(dev);
Daniel Vetterf5949142016-01-13 11:55:28 +010016062
16063 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016064}
16065
Dave Airlie28d52042009-09-21 14:33:58 +100016066/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016067 * Return which encoder is currently attached for connector.
16068 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016069struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016070{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016071 return &intel_attached_encoder(connector)->base;
16072}
Jesse Barnes79e53942008-11-07 14:24:08 -080016073
Chris Wilsondf0e9242010-09-09 16:20:55 +010016074void intel_connector_attach_encoder(struct intel_connector *connector,
16075 struct intel_encoder *encoder)
16076{
16077 connector->encoder = encoder;
16078 drm_mode_connector_attach_encoder(&connector->base,
16079 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016080}
Dave Airlie28d52042009-09-21 14:33:58 +100016081
16082/*
16083 * set vga decode state - true == enable VGA decode
16084 */
16085int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16086{
16087 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016088 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016089 u16 gmch_ctrl;
16090
Chris Wilson75fa0412014-02-07 18:37:02 -020016091 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16092 DRM_ERROR("failed to read control word\n");
16093 return -EIO;
16094 }
16095
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016096 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16097 return 0;
16098
Dave Airlie28d52042009-09-21 14:33:58 +100016099 if (state)
16100 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16101 else
16102 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016103
16104 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16105 DRM_ERROR("failed to write control word\n");
16106 return -EIO;
16107 }
16108
Dave Airlie28d52042009-09-21 14:33:58 +100016109 return 0;
16110}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016111
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016112struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016113
16114 u32 power_well_driver;
16115
Chris Wilson63b66e52013-08-08 15:12:06 +020016116 int num_transcoders;
16117
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016118 struct intel_cursor_error_state {
16119 u32 control;
16120 u32 position;
16121 u32 base;
16122 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016123 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016124
16125 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016126 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016127 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016128 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016129 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016130
16131 struct intel_plane_error_state {
16132 u32 control;
16133 u32 stride;
16134 u32 size;
16135 u32 pos;
16136 u32 addr;
16137 u32 surface;
16138 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016139 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016140
16141 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016142 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016143 enum transcoder cpu_transcoder;
16144
16145 u32 conf;
16146
16147 u32 htotal;
16148 u32 hblank;
16149 u32 hsync;
16150 u32 vtotal;
16151 u32 vblank;
16152 u32 vsync;
16153 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016154};
16155
16156struct intel_display_error_state *
16157intel_display_capture_error_state(struct drm_device *dev)
16158{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016159 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016160 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016161 int transcoders[] = {
16162 TRANSCODER_A,
16163 TRANSCODER_B,
16164 TRANSCODER_C,
16165 TRANSCODER_EDP,
16166 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016167 int i;
16168
Chris Wilson63b66e52013-08-08 15:12:06 +020016169 if (INTEL_INFO(dev)->num_pipes == 0)
16170 return NULL;
16171
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016172 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016173 if (error == NULL)
16174 return NULL;
16175
Imre Deak190be112013-11-25 17:15:31 +020016176 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016177 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16178
Damien Lespiau055e3932014-08-18 13:49:10 +010016179 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016180 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016181 __intel_display_power_is_enabled(dev_priv,
16182 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016183 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016184 continue;
16185
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016186 error->cursor[i].control = I915_READ(CURCNTR(i));
16187 error->cursor[i].position = I915_READ(CURPOS(i));
16188 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016189
16190 error->plane[i].control = I915_READ(DSPCNTR(i));
16191 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016192 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016193 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016194 error->plane[i].pos = I915_READ(DSPPOS(i));
16195 }
Paulo Zanonica291362013-03-06 20:03:14 -030016196 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16197 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016198 if (INTEL_INFO(dev)->gen >= 4) {
16199 error->plane[i].surface = I915_READ(DSPSURF(i));
16200 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16201 }
16202
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016203 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016204
Sonika Jindal3abfce72014-07-21 15:23:43 +053016205 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016206 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016207 }
16208
16209 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16210 if (HAS_DDI(dev_priv->dev))
16211 error->num_transcoders++; /* Account for eDP. */
16212
16213 for (i = 0; i < error->num_transcoders; i++) {
16214 enum transcoder cpu_transcoder = transcoders[i];
16215
Imre Deakddf9c532013-11-27 22:02:02 +020016216 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016217 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016218 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016219 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016220 continue;
16221
Chris Wilson63b66e52013-08-08 15:12:06 +020016222 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16223
16224 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16225 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16226 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16227 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16228 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16229 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16230 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016231 }
16232
16233 return error;
16234}
16235
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016236#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16237
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016238void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016239intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016240 struct drm_device *dev,
16241 struct intel_display_error_state *error)
16242{
Damien Lespiau055e3932014-08-18 13:49:10 +010016243 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016244 int i;
16245
Chris Wilson63b66e52013-08-08 15:12:06 +020016246 if (!error)
16247 return;
16248
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016249 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016250 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016251 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016252 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016253 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016254 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016255 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016256 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016257 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016258 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016259
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016260 err_printf(m, "Plane [%d]:\n", i);
16261 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16262 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016263 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016264 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16265 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016266 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016267 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016268 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016269 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016270 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16271 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016272 }
16273
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016274 err_printf(m, "Cursor [%d]:\n", i);
16275 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16276 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16277 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016278 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016279
16280 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016281 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016282 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016283 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016284 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016285 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16286 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16287 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16288 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16289 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16290 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16291 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16292 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016293}