blob: 6464eb42b749c2ec00e5c97a7c7c10acb7eb93ae [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Imre Deakdb18b6a2016-03-24 12:41:40 +020039#include "intel_dsi.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070040#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080041#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080042#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010043#include <drm/drm_dp_helper.h>
44#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070045#include <drm/drm_plane_helper.h>
46#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080047#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080048#include <linux/reservation.h>
49#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080050
Matt Roper465c1202014-05-29 08:06:54 -070051/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010052static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_C8,
54 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070055 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010056 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070057};
58
59/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010060static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010061 DRM_FORMAT_C8,
62 DRM_FORMAT_RGB565,
63 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070064 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010065 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_XBGR2101010,
67};
68
69static const uint32_t skl_primary_formats[] = {
70 DRM_FORMAT_C8,
71 DRM_FORMAT_RGB565,
72 DRM_FORMAT_XRGB8888,
73 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010074 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070075 DRM_FORMAT_ABGR8888,
76 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070077 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053078 DRM_FORMAT_YUYV,
79 DRM_FORMAT_YVYU,
80 DRM_FORMAT_UYVY,
81 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070082};
83
Matt Roper3d7d6512014-06-10 08:28:13 -070084/* Cursor formats */
85static const uint32_t intel_cursor_formats[] = {
86 DRM_FORMAT_ARGB8888,
87};
88
Jesse Barnesf1f644d2013-06-27 00:39:25 +030089static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020090 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030091static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020092 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030093
Jesse Barneseb1bfe82014-02-12 12:26:25 -080094static int intel_framebuffer_init(struct drm_device *dev,
95 struct intel_framebuffer *ifb,
96 struct drm_mode_fb_cmd2 *mode_cmd,
97 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020098static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
99static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +0200100static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200101static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700102 struct intel_link_m_n *m_n,
103 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200104static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200105static void haswell_set_pipeconf(struct drm_crtc *crtc);
Jani Nikula391bf042016-03-18 17:05:40 +0200106static void haswell_set_pipemisc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200109static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200110 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200111static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
112static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700113static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
114 struct intel_crtc_state *crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Ville Syrjälä2622a082016-03-09 19:07:26 +0200119static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Ma Lingd4906092009-03-18 20:13:27 +0800121typedef struct intel_limit intel_limit_t;
122struct intel_limit {
Ander Conselvan de Oliveira4c5def92016-05-04 12:11:58 +0300123 struct {
124 int min, max;
125 } dot, vco, n, m, m1, m2, p, p1;
126
127 struct {
128 int dot_limit;
129 int p2_slow, p2_fast;
130 } p2;
Ma Lingd4906092009-03-18 20:13:27 +0800131};
Jesse Barnes79e53942008-11-07 14:24:08 -0800132
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300133/* returns HPLL frequency in kHz */
134static int valleyview_get_vco(struct drm_i915_private *dev_priv)
135{
136 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
137
138 /* Obtain SKU information */
139 mutex_lock(&dev_priv->sb_lock);
140 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
141 CCK_FUSE_HPLL_FREQ_MASK;
142 mutex_unlock(&dev_priv->sb_lock);
143
144 return vco_freq[hpll_freq] * 1000;
145}
146
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200147int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
148 const char *name, u32 reg, int ref_freq)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300149{
150 u32 val;
151 int divider;
152
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300153 mutex_lock(&dev_priv->sb_lock);
154 val = vlv_cck_read(dev_priv, reg);
155 mutex_unlock(&dev_priv->sb_lock);
156
157 divider = val & CCK_FREQUENCY_VALUES;
158
159 WARN((val & CCK_FREQUENCY_STATUS) !=
160 (divider << CCK_FREQUENCY_STATUS_SHIFT),
161 "%s change in progress\n", name);
162
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200163 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
164}
165
166static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
167 const char *name, u32 reg)
168{
169 if (dev_priv->hpll_freq == 0)
170 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
171
172 return vlv_get_cck_clock(dev_priv, name, reg,
173 dev_priv->hpll_freq);
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300174}
175
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200176static int
177intel_pch_rawclk(struct drm_i915_private *dev_priv)
Daniel Vetterd2acd212012-10-20 20:57:43 +0200178{
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200179 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
Daniel Vetterd2acd212012-10-20 20:57:43 +0200180}
181
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200182static int
183intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
Jani Nikula79e50a42015-08-26 10:58:20 +0300184{
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300185 /* RAWCLK_FREQ_VLV register updated from power well code */
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200186 return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
187 CCK_DISPLAY_REF_CLOCK_CONTROL);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200188}
189
190static int
191intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
192{
Jani Nikula79e50a42015-08-26 10:58:20 +0300193 uint32_t clkcfg;
194
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200195 /* hrawclock is 1/4 the FSB frequency */
Jani Nikula79e50a42015-08-26 10:58:20 +0300196 clkcfg = I915_READ(CLKCFG);
197 switch (clkcfg & CLKCFG_FSB_MASK) {
198 case CLKCFG_FSB_400:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200199 return 100000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300200 case CLKCFG_FSB_533:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200201 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300202 case CLKCFG_FSB_667:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200203 return 166667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300204 case CLKCFG_FSB_800:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200205 return 200000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300206 case CLKCFG_FSB_1067:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200207 return 266667;
Jani Nikula79e50a42015-08-26 10:58:20 +0300208 case CLKCFG_FSB_1333:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200209 return 333333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300210 /* these two are just a guess; one of them might be right */
211 case CLKCFG_FSB_1600:
212 case CLKCFG_FSB_1600_ALT:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200213 return 400000;
Jani Nikula79e50a42015-08-26 10:58:20 +0300214 default:
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200215 return 133333;
Jani Nikula79e50a42015-08-26 10:58:20 +0300216 }
217}
218
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300219void intel_update_rawclk(struct drm_i915_private *dev_priv)
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200220{
221 if (HAS_PCH_SPLIT(dev_priv))
222 dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
223 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
224 dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
225 else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
226 dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
227 else
228 return; /* no rawclk on other platforms, or no need to know it */
229
230 DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
231}
232
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300233static void intel_update_czclk(struct drm_i915_private *dev_priv)
234{
Wayne Boyer666a4532015-12-09 12:29:35 -0800235 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300236 return;
237
238 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
239 CCK_CZ_CLOCK_CONTROL);
240
241 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
242}
243
Chris Wilson021357a2010-09-07 20:54:59 +0100244static inline u32 /* units of 100MHz */
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200245intel_fdi_link_freq(struct drm_i915_private *dev_priv,
246 const struct intel_crtc_state *pipe_config)
Chris Wilson021357a2010-09-07 20:54:59 +0100247{
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200248 if (HAS_DDI(dev_priv))
249 return pipe_config->port_clock; /* SPLL */
250 else if (IS_GEN5(dev_priv))
251 return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200252 else
Ville Syrjälä21a727b2016-02-17 21:41:10 +0200253 return 270000;
Chris Wilson021357a2010-09-07 20:54:59 +0100254}
255
Daniel Vetter5d536e22013-07-06 12:52:06 +0200256static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400257 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200258 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200259 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400260 .m = { .min = 96, .max = 140 },
261 .m1 = { .min = 18, .max = 26 },
262 .m2 = { .min = 6, .max = 16 },
263 .p = { .min = 4, .max = 128 },
264 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700265 .p2 = { .dot_limit = 165000,
266 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Daniel Vetter5d536e22013-07-06 12:52:06 +0200269static const intel_limit_t intel_limits_i8xx_dvo = {
270 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200271 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200272 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200273 .m = { .min = 96, .max = 140 },
274 .m1 = { .min = 18, .max = 26 },
275 .m2 = { .min = 6, .max = 16 },
276 .p = { .min = 4, .max = 128 },
277 .p1 = { .min = 2, .max = 33 },
278 .p2 = { .dot_limit = 165000,
279 .p2_slow = 4, .p2_fast = 4 },
280};
281
Keith Packarde4b36692009-06-05 19:22:17 -0700282static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200284 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200285 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .m = { .min = 96, .max = 140 },
287 .m1 = { .min = 18, .max = 26 },
288 .m2 = { .min = 6, .max = 16 },
289 .p = { .min = 4, .max = 128 },
290 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 165000,
292 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700293};
Eric Anholt273e27c2011-03-30 13:01:10 -0700294
Keith Packarde4b36692009-06-05 19:22:17 -0700295static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400296 .dot = { .min = 20000, .max = 400000 },
297 .vco = { .min = 1400000, .max = 2800000 },
298 .n = { .min = 1, .max = 6 },
299 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100300 .m1 = { .min = 8, .max = 18 },
301 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400302 .p = { .min = 5, .max = 80 },
303 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .p2 = { .dot_limit = 200000,
305 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700306};
307
308static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400309 .dot = { .min = 20000, .max = 400000 },
310 .vco = { .min = 1400000, .max = 2800000 },
311 .n = { .min = 1, .max = 6 },
312 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100313 .m1 = { .min = 8, .max = 18 },
314 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400315 .p = { .min = 7, .max = 98 },
316 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .p2 = { .dot_limit = 112000,
318 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700319};
320
Eric Anholt273e27c2011-03-30 13:01:10 -0700321
Keith Packarde4b36692009-06-05 19:22:17 -0700322static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .dot = { .min = 25000, .max = 270000 },
324 .vco = { .min = 1750000, .max = 3500000},
325 .n = { .min = 1, .max = 4 },
326 .m = { .min = 104, .max = 138 },
327 .m1 = { .min = 17, .max = 23 },
328 .m2 = { .min = 5, .max = 11 },
329 .p = { .min = 10, .max = 30 },
330 .p1 = { .min = 1, .max = 3},
331 .p2 = { .dot_limit = 270000,
332 .p2_slow = 10,
333 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800334 },
Keith Packarde4b36692009-06-05 19:22:17 -0700335};
336
337static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700338 .dot = { .min = 22000, .max = 400000 },
339 .vco = { .min = 1750000, .max = 3500000},
340 .n = { .min = 1, .max = 4 },
341 .m = { .min = 104, .max = 138 },
342 .m1 = { .min = 16, .max = 23 },
343 .m2 = { .min = 5, .max = 11 },
344 .p = { .min = 5, .max = 80 },
345 .p1 = { .min = 1, .max = 8},
346 .p2 = { .dot_limit = 165000,
347 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700348};
349
350static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .dot = { .min = 20000, .max = 115000 },
352 .vco = { .min = 1750000, .max = 3500000 },
353 .n = { .min = 1, .max = 3 },
354 .m = { .min = 104, .max = 138 },
355 .m1 = { .min = 17, .max = 23 },
356 .m2 = { .min = 5, .max = 11 },
357 .p = { .min = 28, .max = 112 },
358 .p1 = { .min = 2, .max = 8 },
359 .p2 = { .dot_limit = 0,
360 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800361 },
Keith Packarde4b36692009-06-05 19:22:17 -0700362};
363
364static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .dot = { .min = 80000, .max = 224000 },
366 .vco = { .min = 1750000, .max = 3500000 },
367 .n = { .min = 1, .max = 3 },
368 .m = { .min = 104, .max = 138 },
369 .m1 = { .min = 17, .max = 23 },
370 .m2 = { .min = 5, .max = 11 },
371 .p = { .min = 14, .max = 42 },
372 .p1 = { .min = 2, .max = 6 },
373 .p2 = { .dot_limit = 0,
374 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800375 },
Keith Packarde4b36692009-06-05 19:22:17 -0700376};
377
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500378static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400379 .dot = { .min = 20000, .max = 400000},
380 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700381 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400382 .n = { .min = 3, .max = 6 },
383 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700384 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400385 .m1 = { .min = 0, .max = 0 },
386 .m2 = { .min = 0, .max = 254 },
387 .p = { .min = 5, .max = 80 },
388 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700389 .p2 = { .dot_limit = 200000,
390 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700391};
392
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500393static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400394 .dot = { .min = 20000, .max = 400000 },
395 .vco = { .min = 1700000, .max = 3500000 },
396 .n = { .min = 3, .max = 6 },
397 .m = { .min = 2, .max = 256 },
398 .m1 = { .min = 0, .max = 0 },
399 .m2 = { .min = 0, .max = 254 },
400 .p = { .min = 7, .max = 112 },
401 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700402 .p2 = { .dot_limit = 112000,
403 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700404};
405
Eric Anholt273e27c2011-03-30 13:01:10 -0700406/* Ironlake / Sandybridge
407 *
408 * We calculate clock using (register_value + 2) for N/M1/M2, so here
409 * the range value for them is (actual_value - 2).
410 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800411static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700412 .dot = { .min = 25000, .max = 350000 },
413 .vco = { .min = 1760000, .max = 3510000 },
414 .n = { .min = 1, .max = 5 },
415 .m = { .min = 79, .max = 127 },
416 .m1 = { .min = 12, .max = 22 },
417 .m2 = { .min = 5, .max = 9 },
418 .p = { .min = 5, .max = 80 },
419 .p1 = { .min = 1, .max = 8 },
420 .p2 = { .dot_limit = 225000,
421 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700422};
423
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800424static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700425 .dot = { .min = 25000, .max = 350000 },
426 .vco = { .min = 1760000, .max = 3510000 },
427 .n = { .min = 1, .max = 3 },
428 .m = { .min = 79, .max = 118 },
429 .m1 = { .min = 12, .max = 22 },
430 .m2 = { .min = 5, .max = 9 },
431 .p = { .min = 28, .max = 112 },
432 .p1 = { .min = 2, .max = 8 },
433 .p2 = { .dot_limit = 225000,
434 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435};
436
437static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700438 .dot = { .min = 25000, .max = 350000 },
439 .vco = { .min = 1760000, .max = 3510000 },
440 .n = { .min = 1, .max = 3 },
441 .m = { .min = 79, .max = 127 },
442 .m1 = { .min = 12, .max = 22 },
443 .m2 = { .min = 5, .max = 9 },
444 .p = { .min = 14, .max = 56 },
445 .p1 = { .min = 2, .max = 8 },
446 .p2 = { .dot_limit = 225000,
447 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800448};
449
Eric Anholt273e27c2011-03-30 13:01:10 -0700450/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800451static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700452 .dot = { .min = 25000, .max = 350000 },
453 .vco = { .min = 1760000, .max = 3510000 },
454 .n = { .min = 1, .max = 2 },
455 .m = { .min = 79, .max = 126 },
456 .m1 = { .min = 12, .max = 22 },
457 .m2 = { .min = 5, .max = 9 },
458 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400459 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700460 .p2 = { .dot_limit = 225000,
461 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800462};
463
464static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700465 .dot = { .min = 25000, .max = 350000 },
466 .vco = { .min = 1760000, .max = 3510000 },
467 .n = { .min = 1, .max = 3 },
468 .m = { .min = 79, .max = 126 },
469 .m1 = { .min = 12, .max = 22 },
470 .m2 = { .min = 5, .max = 9 },
471 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700473 .p2 = { .dot_limit = 225000,
474 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800475};
476
Ville Syrjälädc730512013-09-24 21:26:30 +0300477static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300478 /*
479 * These are the data rate limits (measured in fast clocks)
480 * since those are the strictest limits we have. The fast
481 * clock and actual rate limits are more relaxed, so checking
482 * them would make no difference.
483 */
484 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200485 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700486 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700487 .m1 = { .min = 2, .max = 3 },
488 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300489 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300490 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700491};
492
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300493static const intel_limit_t intel_limits_chv = {
494 /*
495 * These are the data rate limits (measured in fast clocks)
496 * since those are the strictest limits we have. The fast
497 * clock and actual rate limits are more relaxed, so checking
498 * them would make no difference.
499 */
500 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200501 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300502 .n = { .min = 1, .max = 1 },
503 .m1 = { .min = 2, .max = 2 },
504 .m2 = { .min = 24 << 22, .max = 175 << 22 },
505 .p1 = { .min = 2, .max = 4 },
506 .p2 = { .p2_slow = 1, .p2_fast = 14 },
507};
508
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200509static const intel_limit_t intel_limits_bxt = {
510 /* FIXME: find real dot limits */
511 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530512 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200513 .n = { .min = 1, .max = 1 },
514 .m1 = { .min = 2, .max = 2 },
515 /* FIXME: find real m2 limits */
516 .m2 = { .min = 2 << 22, .max = 255 << 22 },
517 .p1 = { .min = 2, .max = 4 },
518 .p2 = { .p2_slow = 1, .p2_fast = 20 },
519};
520
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200521static bool
522needs_modeset(struct drm_crtc_state *state)
523{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200524 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200525}
526
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300527/**
528 * Returns whether any output on the specified pipe is of the specified type
529 */
Damien Lespiau40935612014-10-29 11:16:59 +0000530bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300531{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300532 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300533 struct intel_encoder *encoder;
534
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300535 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300536 if (encoder->type == type)
537 return true;
538
539 return false;
540}
541
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200542/**
543 * Returns whether any output on the specified pipe will have the specified
544 * type after a staged modeset is complete, i.e., the same as
545 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
546 * encoder->crtc.
547 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
549 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200550{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200551 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300552 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200554 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200555 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200556
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300557 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200558 if (connector_state->crtc != crtc_state->base.crtc)
559 continue;
560
561 num_connectors++;
562
563 encoder = to_intel_encoder(connector_state->best_encoder);
564 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200565 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200566 }
567
568 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200569
570 return false;
571}
572
Imre Deakdccbea32015-06-22 23:35:51 +0300573/*
574 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
575 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
576 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
577 * The helpers' return value is the rate of the clock that is fed to the
578 * display engine's pipe which can be the above fast dot clock rate or a
579 * divided-down version of it.
580 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500581/* m1 is reserved as 0 in Pineview, n is a ring counter */
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300582static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800583{
Shaohua Li21778322009-02-23 15:19:16 +0800584 clock->m = clock->m2 + 2;
585 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200586 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300587 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300588 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
589 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300590
591 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800592}
593
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200594static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
595{
596 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
597}
598
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300599static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800600{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200601 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800602 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200603 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300604 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300605 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
606 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300607
608 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609}
610
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300611static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300612{
613 clock->m = clock->m1 * clock->m2;
614 clock->p = clock->p1 * clock->p2;
615 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300616 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300617 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
618 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300619
620 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300621}
622
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300623int chv_calc_dpll_params(int refclk, struct dpll *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300624{
625 clock->m = clock->m1 * clock->m2;
626 clock->p = clock->p1 * clock->p2;
627 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300628 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300629 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
630 clock->n << 22);
631 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300632
633 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300634}
635
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800636#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800637/**
638 * Returns whether the given set of divisors are valid for a given refclk with
639 * the given connectors.
640 */
641
Chris Wilson1b894b52010-12-14 20:04:54 +0000642static bool intel_PLL_is_valid(struct drm_device *dev,
643 const intel_limit_t *limit,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300644 const struct dpll *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800645{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300646 if (clock->n < limit->n.min || limit->n.max < clock->n)
647 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800648 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400649 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800650 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400651 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400653 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300654
Wayne Boyer666a4532015-12-09 12:29:35 -0800655 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
656 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300657 if (clock->m1 <= clock->m2)
658 INTELPllInvalid("m1 <= m2\n");
659
Wayne Boyer666a4532015-12-09 12:29:35 -0800660 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300661 if (clock->p < limit->p.min || limit->p.max < clock->p)
662 INTELPllInvalid("p out of range\n");
663 if (clock->m < limit->m.min || limit->m.max < clock->m)
664 INTELPllInvalid("m out of range\n");
665 }
666
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
670 * connector, etc., rather than just a single range.
671 */
672 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400673 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800674
675 return true;
676}
677
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300678static int
679i9xx_select_p2_div(const intel_limit_t *limit,
680 const struct intel_crtc_state *crtc_state,
681 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800682{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800684
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200685 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100687 * For LVDS just rely on its current settings for dual-channel.
688 * We haven't figured out how to reliably set up different
689 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800690 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100691 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300692 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300694 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800695 } else {
696 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300697 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300699 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300701}
702
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200703/*
704 * Returns a set of divisors for the desired target clock with the given
705 * refclk, or FALSE. The returned values represent the clock equation:
706 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
707 *
708 * Target and reference clocks are specified in kHz.
709 *
710 * If match_clock is provided, then best_clock P divider must match the P
711 * divider from @match_clock used for LVDS downclocking.
712 */
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300713static bool
714i9xx_find_best_dpll(const intel_limit_t *limit,
715 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300716 int target, int refclk, struct dpll *match_clock,
717 struct dpll *best_clock)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300718{
719 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300720 struct dpll clock;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300721 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800722
Akshay Joshi0206e352011-08-16 15:34:10 -0400723 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800724
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300725 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
726
Zhao Yakui42158662009-11-20 11:24:18 +0800727 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
728 clock.m1++) {
729 for (clock.m2 = limit->m2.min;
730 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200731 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800732 break;
733 for (clock.n = limit->n.min;
734 clock.n <= limit->n.max; clock.n++) {
735 for (clock.p1 = limit->p1.min;
736 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800737 int this_err;
738
Imre Deakdccbea32015-06-22 23:35:51 +0300739 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000740 if (!intel_PLL_is_valid(dev, limit,
741 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800742 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800743 if (match_clock &&
744 clock.p != match_clock->p)
745 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800746
747 this_err = abs(clock.dot - target);
748 if (this_err < err) {
749 *best_clock = clock;
750 err = this_err;
751 }
752 }
753 }
754 }
755 }
756
757 return (err != target);
758}
759
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200760/*
761 * Returns a set of divisors for the desired target clock with the given
762 * refclk, or FALSE. The returned values represent the clock equation:
763 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
764 *
765 * Target and reference clocks are specified in kHz.
766 *
767 * If match_clock is provided, then best_clock P divider must match the P
768 * divider from @match_clock used for LVDS downclocking.
769 */
Ma Lingd4906092009-03-18 20:13:27 +0800770static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200771pnv_find_best_dpll(const intel_limit_t *limit,
772 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300773 int target, int refclk, struct dpll *match_clock,
774 struct dpll *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200775{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300776 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300777 struct dpll clock;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200778 int err = target;
779
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200780 memset(best_clock, 0, sizeof(*best_clock));
781
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300782 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
783
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200784 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
785 clock.m1++) {
786 for (clock.m2 = limit->m2.min;
787 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200788 for (clock.n = limit->n.min;
789 clock.n <= limit->n.max; clock.n++) {
790 for (clock.p1 = limit->p1.min;
791 clock.p1 <= limit->p1.max; clock.p1++) {
792 int this_err;
793
Imre Deakdccbea32015-06-22 23:35:51 +0300794 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 if (!intel_PLL_is_valid(dev, limit,
796 &clock))
797 continue;
798 if (match_clock &&
799 clock.p != match_clock->p)
800 continue;
801
802 this_err = abs(clock.dot - target);
803 if (this_err < err) {
804 *best_clock = clock;
805 err = this_err;
806 }
807 }
808 }
809 }
810 }
811
812 return (err != target);
813}
814
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200815/*
816 * Returns a set of divisors for the desired target clock with the given
817 * refclk, or FALSE. The returned values represent the clock equation:
818 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +0200819 *
820 * Target and reference clocks are specified in kHz.
821 *
822 * If match_clock is provided, then best_clock P divider must match the P
823 * divider from @match_clock used for LVDS downclocking.
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +0200824 */
Ma Lingd4906092009-03-18 20:13:27 +0800825static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200826g4x_find_best_dpll(const intel_limit_t *limit,
827 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300828 int target, int refclk, struct dpll *match_clock,
829 struct dpll *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800830{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300831 struct drm_device *dev = crtc_state->base.crtc->dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300832 struct dpll clock;
Ma Lingd4906092009-03-18 20:13:27 +0800833 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300834 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400835 /* approximately equals target * 0.00585 */
836 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800837
838 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300839
840 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
841
Ma Lingd4906092009-03-18 20:13:27 +0800842 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200843 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800844 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200845 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800846 for (clock.m1 = limit->m1.max;
847 clock.m1 >= limit->m1.min; clock.m1--) {
848 for (clock.m2 = limit->m2.max;
849 clock.m2 >= limit->m2.min; clock.m2--) {
850 for (clock.p1 = limit->p1.max;
851 clock.p1 >= limit->p1.min; clock.p1--) {
852 int this_err;
853
Imre Deakdccbea32015-06-22 23:35:51 +0300854 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000855 if (!intel_PLL_is_valid(dev, limit,
856 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800857 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000858
859 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800860 if (this_err < err_most) {
861 *best_clock = clock;
862 err_most = this_err;
863 max_n = clock.n;
864 found = true;
865 }
866 }
867 }
868 }
869 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800870 return found;
871}
Ma Lingd4906092009-03-18 20:13:27 +0800872
Imre Deakd5dd62b2015-03-17 11:40:03 +0200873/*
874 * Check if the calculated PLL configuration is more optimal compared to the
875 * best configuration and error found so far. Return the calculated error.
876 */
877static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300878 const struct dpll *calculated_clock,
879 const struct dpll *best_clock,
Imre Deakd5dd62b2015-03-17 11:40:03 +0200880 unsigned int best_error_ppm,
881 unsigned int *error_ppm)
882{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200883 /*
884 * For CHV ignore the error and consider only the P value.
885 * Prefer a bigger P value based on HW requirements.
886 */
887 if (IS_CHERRYVIEW(dev)) {
888 *error_ppm = 0;
889
890 return calculated_clock->p > best_clock->p;
891 }
892
Imre Deak24be4e42015-03-17 11:40:04 +0200893 if (WARN_ON_ONCE(!target_freq))
894 return false;
895
Imre Deakd5dd62b2015-03-17 11:40:03 +0200896 *error_ppm = div_u64(1000000ULL *
897 abs(target_freq - calculated_clock->dot),
898 target_freq);
899 /*
900 * Prefer a better P value over a better (smaller) error if the error
901 * is small. Ensure this preference for future configurations too by
902 * setting the error to 0.
903 */
904 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
905 *error_ppm = 0;
906
907 return true;
908 }
909
910 return *error_ppm + 10 < best_error_ppm;
911}
912
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200913/*
914 * Returns a set of divisors for the desired target clock with the given
915 * refclk, or FALSE. The returned values represent the clock equation:
916 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
917 */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800918static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200919vlv_find_best_dpll(const intel_limit_t *limit,
920 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300921 int target, int refclk, struct dpll *match_clock,
922 struct dpll *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700923{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200924 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300925 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300926 struct dpll clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300927 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300928 /* min update 19.2 MHz */
929 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300930 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700931
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300932 target *= 5; /* fast clock */
933
934 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700935
936 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300937 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300938 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300939 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300940 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300941 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700942 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300943 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200944 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300945
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300946 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
947 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300948
Imre Deakdccbea32015-06-22 23:35:51 +0300949 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300950
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300951 if (!intel_PLL_is_valid(dev, limit,
952 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300953 continue;
954
Imre Deakd5dd62b2015-03-17 11:40:03 +0200955 if (!vlv_PLL_is_optimal(dev, target,
956 &clock,
957 best_clock,
958 bestppm, &ppm))
959 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960
Imre Deakd5dd62b2015-03-17 11:40:03 +0200961 *best_clock = clock;
962 bestppm = ppm;
963 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700964 }
965 }
966 }
967 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700968
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300969 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700971
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +0200972/*
973 * Returns a set of divisors for the desired target clock with the given
974 * refclk, or FALSE. The returned values represent the clock equation:
975 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
976 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300977static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200978chv_find_best_dpll(const intel_limit_t *limit,
979 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300980 int target, int refclk, struct dpll *match_clock,
981 struct dpll *best_clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300982{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200983 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300984 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200985 unsigned int best_error_ppm;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +0300986 struct dpll clock;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300987 uint64_t m2;
988 int found = false;
989
990 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200991 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300992
993 /*
994 * Based on hardware doc, the n always set to 1, and m1 always
995 * set to 2. If requires to support 200Mhz refclk, we need to
996 * revisit this because n may not 1 anymore.
997 */
998 clock.n = 1, clock.m1 = 2;
999 target *= 5; /* fast clock */
1000
1001 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1002 for (clock.p2 = limit->p2.p2_fast;
1003 clock.p2 >= limit->p2.p2_slow;
1004 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001005 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001006
1007 clock.p = clock.p1 * clock.p2;
1008
1009 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1010 clock.n) << 22, refclk * clock.m1);
1011
1012 if (m2 > INT_MAX/clock.m1)
1013 continue;
1014
1015 clock.m2 = m2;
1016
Imre Deakdccbea32015-06-22 23:35:51 +03001017 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001018
1019 if (!intel_PLL_is_valid(dev, limit, &clock))
1020 continue;
1021
Imre Deak9ca3ba02015-03-17 11:40:05 +02001022 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1023 best_error_ppm, &error_ppm))
1024 continue;
1025
1026 *best_clock = clock;
1027 best_error_ppm = error_ppm;
1028 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029 }
1030 }
1031
1032 return found;
1033}
1034
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001035bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03001036 struct dpll *best_clock)
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001037{
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001038 int refclk = 100000;
1039 const intel_limit_t *limit = &intel_limits_bxt;
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001040
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02001041 return chv_find_best_dpll(limit, crtc_state,
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001042 target_clock, refclk, NULL, best_clock);
1043}
1044
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001045bool intel_crtc_active(struct drm_crtc *crtc)
1046{
1047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1048
1049 /* Be paranoid as we can arrive here with only partial
1050 * state retrieved from the hardware during setup.
1051 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001052 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001053 * as Haswell has gained clock readout/fastboot support.
1054 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001055 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001056 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001057 *
1058 * FIXME: The intel_crtc->active here should be switched to
1059 * crtc->state->active once we have proper CRTC states wired up
1060 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001061 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001062 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001063 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001064}
1065
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001066enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1067 enum pipe pipe)
1068{
1069 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1071
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001072 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001073}
1074
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001075static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1076{
1077 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001078 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001079 u32 line1, line2;
1080 u32 line_mask;
1081
1082 if (IS_GEN2(dev))
1083 line_mask = DSL_LINEMASK_GEN2;
1084 else
1085 line_mask = DSL_LINEMASK_GEN3;
1086
1087 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001088 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001089 line2 = I915_READ(reg) & line_mask;
1090
1091 return line1 == line2;
1092}
1093
Keith Packardab7ad7f2010-10-03 00:33:06 -07001094/*
1095 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001096 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001097 *
1098 * After disabling a pipe, we can't wait for vblank in the usual way,
1099 * spinning on the vblank interrupt status bit, since we won't actually
1100 * see an interrupt when the pipe is disabled.
1101 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001102 * On Gen4 and above:
1103 * wait for the pipe register state bit to turn off
1104 *
1105 * Otherwise:
1106 * wait for the display line value to settle (it usually
1107 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001108 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001109 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001110static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001111{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001112 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001113 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001114 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001115 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001116
Keith Packardab7ad7f2010-10-03 00:33:06 -07001117 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001118 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119
Keith Packardab7ad7f2010-10-03 00:33:06 -07001120 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001121 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1122 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001123 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001125 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001126 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001127 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001128 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001129}
1130
Jesse Barnesb24e7172011-01-04 15:09:30 -08001131/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001132void assert_pll(struct drm_i915_private *dev_priv,
1133 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001135 u32 val;
1136 bool cur_state;
1137
Ville Syrjälä649636e2015-09-22 19:50:01 +03001138 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001139 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001140 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001142 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001143}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001144
Jani Nikula23538ef2013-08-27 15:12:22 +03001145/* XXX: the dsi pll is shared between MIPI DSI ports */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +00001146void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
Jani Nikula23538ef2013-08-27 15:12:22 +03001147{
1148 u32 val;
1149 bool cur_state;
1150
Ville Syrjäläa5805162015-05-26 20:42:30 +03001151 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001152 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001153 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001154
1155 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001156 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001157 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001158 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001159}
Jani Nikula23538ef2013-08-27 15:12:22 +03001160
Jesse Barnes040484a2011-01-03 12:14:26 -08001161static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1162 enum pipe pipe, bool state)
1163{
Jesse Barnes040484a2011-01-03 12:14:26 -08001164 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001165 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1166 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001167
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001168 if (HAS_DDI(dev_priv)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001169 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001170 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001171 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001172 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001173 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001174 cur_state = !!(val & FDI_TX_ENABLE);
1175 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001176 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001177 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001178 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001179}
1180#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1181#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1182
1183static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1184 enum pipe pipe, bool state)
1185{
Jesse Barnes040484a2011-01-03 12:14:26 -08001186 u32 val;
1187 bool cur_state;
1188
Ville Syrjälä649636e2015-09-22 19:50:01 +03001189 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001190 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001191 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001192 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001193 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001194}
1195#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1196#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1197
1198static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1199 enum pipe pipe)
1200{
Jesse Barnes040484a2011-01-03 12:14:26 -08001201 u32 val;
1202
1203 /* ILK FDI PLL is always enabled */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01001204 if (IS_GEN5(dev_priv))
Jesse Barnes040484a2011-01-03 12:14:26 -08001205 return;
1206
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001207 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001208 if (HAS_DDI(dev_priv))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001209 return;
1210
Ville Syrjälä649636e2015-09-22 19:50:01 +03001211 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001213}
1214
Daniel Vetter55607e82013-06-16 21:42:39 +02001215void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1216 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001217{
Jesse Barnes040484a2011-01-03 12:14:26 -08001218 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001219 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001220
Ville Syrjälä649636e2015-09-22 19:50:01 +03001221 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001222 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001223 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001224 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001225 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001226}
1227
Daniel Vetterb680c372014-09-19 18:27:27 +02001228void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1229 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001231 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001232 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001233 u32 val;
1234 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001235 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001236
Jani Nikulabedd4db2014-08-22 15:04:13 +03001237 if (WARN_ON(HAS_DDI(dev)))
1238 return;
1239
1240 if (HAS_PCH_SPLIT(dev)) {
1241 u32 port_sel;
1242
Jesse Barnesea0760c2011-01-04 15:09:32 -08001243 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001244 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1245
1246 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1247 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1248 panel_pipe = PIPE_B;
1249 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001250 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001251 /* presumably write lock depends on pipe, not port select */
1252 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1253 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001254 } else {
1255 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001256 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1257 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001258 }
1259
1260 val = I915_READ(pp_reg);
1261 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001262 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001263 locked = false;
1264
Rob Clarke2c719b2014-12-15 13:56:32 -05001265 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001266 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001267 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001268}
1269
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001270static void assert_cursor(struct drm_i915_private *dev_priv,
1271 enum pipe pipe, bool state)
1272{
1273 struct drm_device *dev = dev_priv->dev;
1274 bool cur_state;
1275
Paulo Zanonid9d82082014-02-27 16:30:56 -03001276 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001277 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001278 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001279 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001280
Rob Clarke2c719b2014-12-15 13:56:32 -05001281 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001282 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001283 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001284}
1285#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1286#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1287
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001288void assert_pipe(struct drm_i915_private *dev_priv,
1289 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001290{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001291 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001292 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1293 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001294 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001295
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001296 /* if we need the pipe quirk it must be always on */
1297 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1298 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001299 state = true;
1300
Imre Deak4feed0e2016-02-12 18:55:14 +02001301 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1302 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001303 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001304 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001305
1306 intel_display_power_put(dev_priv, power_domain);
1307 } else {
1308 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001309 }
1310
Rob Clarke2c719b2014-12-15 13:56:32 -05001311 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001312 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001313 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001314}
1315
Chris Wilson931872f2012-01-16 23:01:13 +00001316static void assert_plane(struct drm_i915_private *dev_priv,
1317 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001318{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001320 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001321
Ville Syrjälä649636e2015-09-22 19:50:01 +03001322 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001323 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001324 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001325 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001326 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001327}
1328
Chris Wilson931872f2012-01-16 23:01:13 +00001329#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1330#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1331
Jesse Barnesb24e7172011-01-04 15:09:30 -08001332static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1333 enum pipe pipe)
1334{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001335 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001336 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001337
Ville Syrjälä653e1022013-06-04 13:49:05 +03001338 /* Primary planes are fixed to pipes on gen4+ */
1339 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001340 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001341 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001342 "plane %c assertion failure, should be disabled but not\n",
1343 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001344 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001345 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001346
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001348 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001349 u32 val = I915_READ(DSPCNTR(i));
1350 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001351 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001352 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001353 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1354 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001355 }
1356}
1357
Jesse Barnes19332d72013-03-28 09:55:38 -07001358static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1359 enum pipe pipe)
1360{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001361 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001362 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001363
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001364 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001365 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001366 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001367 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001368 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1369 sprite, pipe_name(pipe));
1370 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001371 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001372 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001373 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001374 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001375 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001376 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001377 }
1378 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001379 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001380 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001381 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001382 plane_name(pipe), pipe_name(pipe));
1383 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001384 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001385 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001386 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1387 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001388 }
1389}
1390
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001391static void assert_vblank_disabled(struct drm_crtc *crtc)
1392{
Rob Clarke2c719b2014-12-15 13:56:32 -05001393 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001394 drm_crtc_vblank_put(crtc);
1395}
1396
Ander Conselvan de Oliveira7abd4b32016-03-08 17:46:15 +02001397void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1398 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001399{
Jesse Barnes92f25842011-01-04 15:09:34 -08001400 u32 val;
1401 bool enabled;
1402
Ville Syrjälä649636e2015-09-22 19:50:01 +03001403 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001404 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1407 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001408}
1409
Keith Packard4e634382011-08-06 10:39:45 -07001410static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001412{
1413 if ((val & DP_PORT_EN) == 0)
1414 return false;
1415
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001416 if (HAS_PCH_CPT(dev_priv)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001417 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001418 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1419 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001420 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001421 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1422 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001423 } else {
1424 if ((val & DP_PIPE_MASK) != (pipe << 30))
1425 return false;
1426 }
1427 return true;
1428}
1429
Keith Packard1519b992011-08-06 10:35:34 -07001430static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1431 enum pipe pipe, u32 val)
1432{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001433 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001434 return false;
1435
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001436 if (HAS_PCH_CPT(dev_priv)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001437 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001438 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001439 } else if (IS_CHERRYVIEW(dev_priv)) {
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001440 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1441 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001442 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001443 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001444 return false;
1445 }
1446 return true;
1447}
1448
1449static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe, u32 val)
1451{
1452 if ((val & LVDS_PORT_EN) == 0)
1453 return false;
1454
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001455 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001456 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1457 return false;
1458 } else {
1459 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1460 return false;
1461 }
1462 return true;
1463}
1464
1465static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe, u32 val)
1467{
1468 if ((val & ADPA_DAC_ENABLE) == 0)
1469 return false;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001470 if (HAS_PCH_CPT(dev_priv)) {
Keith Packard1519b992011-08-06 10:35:34 -07001471 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1472 return false;
1473 } else {
1474 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1475 return false;
1476 }
1477 return true;
1478}
1479
Jesse Barnes291906f2011-02-02 12:28:03 -08001480static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001481 enum pipe pipe, i915_reg_t reg,
1482 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001483{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001484 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001485 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001486 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001487 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001488
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001489 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001490 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001491 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001492}
1493
1494static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001495 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001496{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001497 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001498 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001499 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001500 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001501
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001502 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001503 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001504 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001505}
1506
1507static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1508 enum pipe pipe)
1509{
Jesse Barnes291906f2011-02-02 12:28:03 -08001510 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001511
Keith Packardf0575e92011-07-25 22:12:43 -07001512 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1513 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1514 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001515
Ville Syrjälä649636e2015-09-22 19:50:01 +03001516 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001517 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001518 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001519 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001520
Ville Syrjälä649636e2015-09-22 19:50:01 +03001521 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001522 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001523 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001524 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001525
Paulo Zanonie2debe92013-02-18 19:00:27 -03001526 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1527 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1528 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001529}
1530
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001531static void _vlv_enable_pll(struct intel_crtc *crtc,
1532 const struct intel_crtc_state *pipe_config)
1533{
1534 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1535 enum pipe pipe = crtc->pipe;
1536
1537 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1538 POSTING_READ(DPLL(pipe));
1539 udelay(150);
1540
1541 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1542 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1543}
1544
Ville Syrjäläd288f652014-10-28 13:20:22 +02001545static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001546 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001547{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001548 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001549 enum pipe pipe = crtc->pipe;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001550
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001551 assert_pipe_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001552
Daniel Vetter87442f72013-06-06 00:52:17 +02001553 /* PLL is protected by panel, make sure we can write it */
Ville Syrjälä7d1a83c2016-03-15 16:39:58 +02001554 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001555
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001556 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1557 _vlv_enable_pll(crtc, pipe_config);
Daniel Vetter426115c2013-07-11 22:13:42 +02001558
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001559 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1560 POSTING_READ(DPLL_MD(pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001561}
1562
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001563
1564static void _chv_enable_pll(struct intel_crtc *crtc,
1565 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001566{
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001567 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8bd3f302016-03-15 16:39:57 +02001568 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001569 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001570 u32 tmp;
1571
Ville Syrjäläa5805162015-05-26 20:42:30 +03001572 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001573
1574 /* Enable back the 10bit clock to display controller */
1575 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1576 tmp |= DPIO_DCLKP_EN;
1577 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1578
Ville Syrjälä54433e92015-05-26 20:42:31 +03001579 mutex_unlock(&dev_priv->sb_lock);
1580
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001581 /*
1582 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1583 */
1584 udelay(1);
1585
1586 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001587 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001588
1589 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001590 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001591 DRM_ERROR("PLL %d failed to lock\n", pipe);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03001592}
1593
1594static void chv_enable_pll(struct intel_crtc *crtc,
1595 const struct intel_crtc_state *pipe_config)
1596{
1597 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1598 enum pipe pipe = crtc->pipe;
1599
1600 assert_pipe_disabled(dev_priv, pipe);
1601
1602 /* PLL is protected by panel, make sure we can write it */
1603 assert_panel_unlocked(dev_priv, pipe);
1604
1605 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1606 _chv_enable_pll(crtc, pipe_config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001607
Ville Syrjäläc2317752016-03-15 16:39:56 +02001608 if (pipe != PIPE_A) {
1609 /*
1610 * WaPixelRepeatModeFixForC0:chv
1611 *
1612 * DPLLCMD is AWOL. Use chicken bits to propagate
1613 * the value from DPLLBMD to either pipe B or C.
1614 */
1615 I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
1616 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1617 I915_WRITE(CBR4_VLV, 0);
1618 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1619
1620 /*
1621 * DPLLB VGA mode also seems to cause problems.
1622 * We should always have it disabled.
1623 */
1624 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1625 } else {
1626 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1627 POSTING_READ(DPLL_MD(pipe));
1628 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001629}
1630
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001631static int intel_num_dvo_pipes(struct drm_device *dev)
1632{
1633 struct intel_crtc *crtc;
1634 int count = 0;
1635
1636 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001637 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001638 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001639
1640 return count;
1641}
1642
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001643static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001644{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001645 struct drm_device *dev = crtc->base.dev;
1646 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001647 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001648 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001649
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001650 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001651
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001652 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001653 if (IS_MOBILE(dev) && !IS_I830(dev))
1654 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001656 /* Enable DVO 2x clock on both PLLs if necessary */
1657 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1658 /*
1659 * It appears to be important that we don't enable this
1660 * for the current pipe before otherwise configuring the
1661 * PLL. No idea how this should be handled if multiple
1662 * DVO outputs are enabled simultaneosly.
1663 */
1664 dpll |= DPLL_DVO_2X_MODE;
1665 I915_WRITE(DPLL(!crtc->pipe),
1666 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1667 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001668
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001669 /*
1670 * Apparently we need to have VGA mode enabled prior to changing
1671 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1672 * dividers, even though the register value does change.
1673 */
1674 I915_WRITE(reg, 0);
1675
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001676 I915_WRITE(reg, dpll);
1677
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001678 /* Wait for the clocks to stabilize. */
1679 POSTING_READ(reg);
1680 udelay(150);
1681
1682 if (INTEL_INFO(dev)->gen >= 4) {
1683 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001684 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001685 } else {
1686 /* The pixel multiplier can only be updated once the
1687 * DPLL is enabled and the clocks are stable.
1688 *
1689 * So write it again.
1690 */
1691 I915_WRITE(reg, dpll);
1692 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001693
1694 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001695 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696 POSTING_READ(reg);
1697 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001698 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001699 POSTING_READ(reg);
1700 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001701 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001702 POSTING_READ(reg);
1703 udelay(150); /* wait for warmup */
1704}
1705
1706/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001707 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001708 * @dev_priv: i915 private structure
1709 * @pipe: pipe PLL to disable
1710 *
1711 * Disable the PLL for @pipe, making sure the pipe is off first.
1712 *
1713 * Note! This is for pre-ILK only.
1714 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001715static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001716{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001717 struct drm_device *dev = crtc->base.dev;
1718 struct drm_i915_private *dev_priv = dev->dev_private;
1719 enum pipe pipe = crtc->pipe;
1720
1721 /* Disable DVO 2x clock on both PLLs if necessary */
1722 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001723 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001724 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001725 I915_WRITE(DPLL(PIPE_B),
1726 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1727 I915_WRITE(DPLL(PIPE_A),
1728 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1729 }
1730
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001731 /* Don't disable pipe or pipe PLLs if needed */
1732 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1733 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 return;
1735
1736 /* Make sure the pipe isn't still relying on us */
1737 assert_pipe_disabled(dev_priv, pipe);
1738
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001739 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001740 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001741}
1742
Jesse Barnesf6071162013-10-01 10:41:38 -07001743static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1744{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001745 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001746
1747 /* Make sure the pipe isn't still relying on us */
1748 assert_pipe_disabled(dev_priv, pipe);
1749
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001750 val = DPLL_INTEGRATED_REF_CLK_VLV |
1751 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1752 if (pipe != PIPE_A)
1753 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1754
Jesse Barnesf6071162013-10-01 10:41:38 -07001755 I915_WRITE(DPLL(pipe), val);
1756 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001757}
1758
1759static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1760{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001761 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001762 u32 val;
1763
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001764 /* Make sure the pipe isn't still relying on us */
1765 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001766
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001767 val = DPLL_SSC_REF_CLK_CHV |
1768 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001769 if (pipe != PIPE_A)
1770 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02001771
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001772 I915_WRITE(DPLL(pipe), val);
1773 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001774
Ville Syrjäläa5805162015-05-26 20:42:30 +03001775 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001776
1777 /* Disable 10bit clock to display controller */
1778 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1779 val &= ~DPIO_DCLKP_EN;
1780 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1781
Ville Syrjäläa5805162015-05-26 20:42:30 +03001782 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001783}
1784
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001785void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001786 struct intel_digital_port *dport,
1787 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001788{
1789 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001790 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001791
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001792 switch (dport->port) {
1793 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001794 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001795 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001796 break;
1797 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001798 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001799 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001800 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001801 break;
1802 case PORT_D:
1803 port_mask = DPLL_PORTD_READY_MASK;
1804 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001805 break;
1806 default:
1807 BUG();
1808 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001809
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001810 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1811 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1812 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001813}
1814
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001815static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1816 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001817{
Daniel Vetter23670b322012-11-01 09:15:30 +01001818 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001819 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001821 i915_reg_t reg;
1822 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001823
Jesse Barnes040484a2011-01-03 12:14:26 -08001824 /* Make sure PCH DPLL is enabled */
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02001825 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
Jesse Barnes040484a2011-01-03 12:14:26 -08001826
1827 /* FDI must be feeding us bits for PCH ports */
1828 assert_fdi_tx_enabled(dev_priv, pipe);
1829 assert_fdi_rx_enabled(dev_priv, pipe);
1830
Daniel Vetter23670b322012-11-01 09:15:30 +01001831 if (HAS_PCH_CPT(dev)) {
1832 /* Workaround: Set the timing override bit before enabling the
1833 * pch transcoder. */
1834 reg = TRANS_CHICKEN2(pipe);
1835 val = I915_READ(reg);
1836 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1837 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001838 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001839
Daniel Vetterab9412b2013-05-03 11:49:46 +02001840 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001841 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001842 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001843
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001844 if (HAS_PCH_IBX(dev_priv)) {
Jesse Barnese9bcff52011-06-24 12:19:20 -07001845 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001846 * Make the BPC in transcoder be consistent with
1847 * that in pipeconf reg. For HDMI we must use 8bpc
1848 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001849 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001850 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001851 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1852 val |= PIPECONF_8BPC;
1853 else
1854 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001855 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001856
1857 val &= ~TRANS_INTERLACE_MASK;
1858 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001859 if (HAS_PCH_IBX(dev_priv) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001860 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001861 val |= TRANS_LEGACY_INTERLACED_ILK;
1862 else
1863 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001864 else
1865 val |= TRANS_PROGRESSIVE;
1866
Jesse Barnes040484a2011-01-03 12:14:26 -08001867 I915_WRITE(reg, val | TRANS_ENABLE);
1868 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001869 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001870}
1871
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001872static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001873 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001874{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001875 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001876
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001877 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001878 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001879 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001880
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001881 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001882 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001883 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001884 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001885
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001886 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001887 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001888
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001889 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1890 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001891 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001892 else
1893 val |= TRANS_PROGRESSIVE;
1894
Daniel Vetterab9412b2013-05-03 11:49:46 +02001895 I915_WRITE(LPT_TRANSCONF, val);
1896 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001897 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001898}
1899
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001900static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1901 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001902{
Daniel Vetter23670b322012-11-01 09:15:30 +01001903 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001904 i915_reg_t reg;
1905 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001906
1907 /* FDI relies on the transcoder */
1908 assert_fdi_tx_disabled(dev_priv, pipe);
1909 assert_fdi_rx_disabled(dev_priv, pipe);
1910
Jesse Barnes291906f2011-02-02 12:28:03 -08001911 /* Ports must be off as well */
1912 assert_pch_ports_disabled(dev_priv, pipe);
1913
Daniel Vetterab9412b2013-05-03 11:49:46 +02001914 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001915 val = I915_READ(reg);
1916 val &= ~TRANS_ENABLE;
1917 I915_WRITE(reg, val);
1918 /* wait for PCH transcoder off, transcoder state */
1919 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001920 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001921
Ville Syrjäläc4656132015-10-29 21:25:56 +02001922 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01001923 /* Workaround: Clear the timing override chicken bit again. */
1924 reg = TRANS_CHICKEN2(pipe);
1925 val = I915_READ(reg);
1926 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1927 I915_WRITE(reg, val);
1928 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001929}
1930
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001931static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001933 u32 val;
1934
Daniel Vetterab9412b2013-05-03 11:49:46 +02001935 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001936 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001937 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001938 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001939 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001940 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001941
1942 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001943 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01001944 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03001945 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001946}
1947
1948/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001949 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001950 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001951 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001952 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001953 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001955static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001956{
Paulo Zanoni03722642014-01-17 13:51:09 -02001957 struct drm_device *dev = crtc->base.dev;
1958 struct drm_i915_private *dev_priv = dev->dev_private;
1959 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02001960 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001961 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001962 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001963 u32 val;
1964
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03001965 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1966
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001967 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001968 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001969 assert_sprites_disabled(dev_priv, pipe);
1970
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001971 if (HAS_PCH_LPT(dev_priv))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001972 pch_transcoder = TRANSCODER_A;
1973 else
1974 pch_transcoder = pipe;
1975
Jesse Barnesb24e7172011-01-04 15:09:30 -08001976 /*
1977 * A pipe without a PLL won't actually be able to drive bits from
1978 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1979 * need the check.
1980 */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001981 if (HAS_GMCH_DISPLAY(dev_priv))
Jani Nikulaa65347b2015-11-27 12:21:46 +02001982 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03001983 assert_dsi_pll_enabled(dev_priv);
1984 else
1985 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001986 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001987 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001988 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001989 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001990 assert_fdi_tx_pll_enabled(dev_priv,
1991 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001992 }
1993 /* FIXME: assert CPU port conditions for SNB+ */
1994 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001996 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001997 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001998 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001999 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2000 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002001 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002002 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002003
2004 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002005 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002006
2007 /*
2008 * Until the pipe starts DSL will read as 0, which would cause
2009 * an apparent vblank timestamp jump, which messes up also the
2010 * frame count when it's derived from the timestamps. So let's
2011 * wait for the pipe to start properly before we call
2012 * drm_crtc_vblank_on()
2013 */
2014 if (dev->max_vblank_count == 0 &&
2015 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2016 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017}
2018
2019/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002020 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002021 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002022 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002023 * Disable the pipe of @crtc, making sure that various hardware
2024 * specific requirements are met, if applicable, e.g. plane
2025 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026 *
2027 * Will wait until the pipe has shut down before returning.
2028 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002029static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002030{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002031 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002032 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002033 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002034 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035 u32 val;
2036
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002037 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2038
Jesse Barnesb24e7172011-01-04 15:09:30 -08002039 /*
2040 * Make sure planes won't keep trying to pump pixels to us,
2041 * or we might hang the display.
2042 */
2043 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002044 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002045 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002047 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002049 if ((val & PIPECONF_ENABLE) == 0)
2050 return;
2051
Ville Syrjälä67adc642014-08-15 01:21:57 +03002052 /*
2053 * Double wide has implications for planes
2054 * so best keep it disabled when not needed.
2055 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002056 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002057 val &= ~PIPECONF_DOUBLE_WIDE;
2058
2059 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002060 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2061 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002062 val &= ~PIPECONF_ENABLE;
2063
2064 I915_WRITE(reg, val);
2065 if ((val & PIPECONF_ENABLE) == 0)
2066 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002067}
2068
Chris Wilson693db182013-03-05 14:52:39 +00002069static bool need_vtd_wa(struct drm_device *dev)
2070{
2071#ifdef CONFIG_INTEL_IOMMU
2072 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2073 return true;
2074#endif
2075 return false;
2076}
2077
Ville Syrjälä832be822016-01-12 21:08:33 +02002078static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2079{
2080 return IS_GEN2(dev_priv) ? 2048 : 4096;
2081}
2082
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002083static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2084 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002085{
2086 switch (fb_modifier) {
2087 case DRM_FORMAT_MOD_NONE:
2088 return cpp;
2089 case I915_FORMAT_MOD_X_TILED:
2090 if (IS_GEN2(dev_priv))
2091 return 128;
2092 else
2093 return 512;
2094 case I915_FORMAT_MOD_Y_TILED:
2095 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2096 return 128;
2097 else
2098 return 512;
2099 case I915_FORMAT_MOD_Yf_TILED:
2100 switch (cpp) {
2101 case 1:
2102 return 64;
2103 case 2:
2104 case 4:
2105 return 128;
2106 case 8:
2107 case 16:
2108 return 256;
2109 default:
2110 MISSING_CASE(cpp);
2111 return cpp;
2112 }
2113 break;
2114 default:
2115 MISSING_CASE(fb_modifier);
2116 return cpp;
2117 }
2118}
2119
Ville Syrjälä832be822016-01-12 21:08:33 +02002120unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2121 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002122{
Ville Syrjälä832be822016-01-12 21:08:33 +02002123 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2124 return 1;
2125 else
2126 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002127 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002128}
2129
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002130/* Return the tile dimensions in pixel units */
2131static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2132 unsigned int *tile_width,
2133 unsigned int *tile_height,
2134 uint64_t fb_modifier,
2135 unsigned int cpp)
2136{
2137 unsigned int tile_width_bytes =
2138 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2139
2140 *tile_width = tile_width_bytes / cpp;
2141 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2142}
2143
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002144unsigned int
2145intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002146 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002147{
Ville Syrjälä832be822016-01-12 21:08:33 +02002148 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2149 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2150
2151 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002152}
2153
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002154unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2155{
2156 unsigned int size = 0;
2157 int i;
2158
2159 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2160 size += rot_info->plane[i].width * rot_info->plane[i].height;
2161
2162 return size;
2163}
2164
Daniel Vetter75c82a52015-10-14 16:51:04 +02002165static void
Ville Syrjälä3465c582016-02-15 22:54:43 +02002166intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2167 const struct drm_framebuffer *fb,
2168 unsigned int rotation)
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002169{
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002170 if (intel_rotation_90_or_270(rotation)) {
2171 *view = i915_ggtt_view_rotated;
2172 view->params.rotated = to_intel_framebuffer(fb)->rot_info;
2173 } else {
2174 *view = i915_ggtt_view_normal;
2175 }
2176}
2177
2178static void
2179intel_fill_fb_info(struct drm_i915_private *dev_priv,
2180 struct drm_framebuffer *fb)
2181{
2182 struct intel_rotation_info *info = &to_intel_framebuffer(fb)->rot_info;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002183 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002184
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002185 tile_size = intel_tile_size(dev_priv);
2186
2187 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002188 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2189 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002190
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002191 info->plane[0].width = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
2192 info->plane[0].height = DIV_ROUND_UP(fb->height, tile_height);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002193
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002194 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002195 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002196 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2197 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002198
Ville Syrjälä2d7a2152016-02-15 22:54:47 +02002199 info->uv_offset = fb->offsets[1];
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02002200 info->plane[1].width = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
2201 info->plane[1].height = DIV_ROUND_UP(fb->height / 2, tile_height);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002202 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002203}
2204
Ville Syrjälä603525d2016-01-12 21:08:37 +02002205static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002206{
2207 if (INTEL_INFO(dev_priv)->gen >= 9)
2208 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002209 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002210 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002211 return 128 * 1024;
2212 else if (INTEL_INFO(dev_priv)->gen >= 4)
2213 return 4 * 1024;
2214 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002215 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002216}
2217
Ville Syrjälä603525d2016-01-12 21:08:37 +02002218static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2219 uint64_t fb_modifier)
2220{
2221 switch (fb_modifier) {
2222 case DRM_FORMAT_MOD_NONE:
2223 return intel_linear_alignment(dev_priv);
2224 case I915_FORMAT_MOD_X_TILED:
2225 if (INTEL_INFO(dev_priv)->gen >= 9)
2226 return 256 * 1024;
2227 return 0;
2228 case I915_FORMAT_MOD_Y_TILED:
2229 case I915_FORMAT_MOD_Yf_TILED:
2230 return 1 * 1024 * 1024;
2231 default:
2232 MISSING_CASE(fb_modifier);
2233 return 0;
2234 }
2235}
2236
Chris Wilson127bd2a2010-07-23 23:32:05 +01002237int
Ville Syrjälä3465c582016-02-15 22:54:43 +02002238intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
2239 unsigned int rotation)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002240{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002241 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002242 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002243 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002244 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002245 u32 alignment;
2246 int ret;
2247
Matt Roperebcdd392014-07-09 16:22:11 -07002248 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2249
Ville Syrjälä603525d2016-01-12 21:08:37 +02002250 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002251
Ville Syrjälä3465c582016-02-15 22:54:43 +02002252 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002253
Chris Wilson693db182013-03-05 14:52:39 +00002254 /* Note that the w/a also requires 64 PTE of padding following the
2255 * bo. We currently fill all unused PTE with the shadow page and so
2256 * we should always have valid PTE following the scanout preventing
2257 * the VT-d warning.
2258 */
2259 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2260 alignment = 256 * 1024;
2261
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002262 /*
2263 * Global gtt pte registers are special registers which actually forward
2264 * writes to a chunk of system memory. Which means that there is no risk
2265 * that the register values disappear as soon as we call
2266 * intel_runtime_pm_put(), so it is correct to wrap only the
2267 * pin/unpin/fence and not more.
2268 */
2269 intel_runtime_pm_get(dev_priv);
2270
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002271 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2272 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002273 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002274 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002275
2276 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2277 * fence, whereas 965+ only requires a fence if using
2278 * framebuffer compression. For simplicity, we always install
2279 * a fence as the cost is not that onerous.
2280 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002281 if (view.type == I915_GGTT_VIEW_NORMAL) {
2282 ret = i915_gem_object_get_fence(obj);
2283 if (ret == -EDEADLK) {
2284 /*
2285 * -EDEADLK means there are no free fences
2286 * no pending flips.
2287 *
2288 * This is propagated to atomic, but it uses
2289 * -EDEADLK to force a locking recovery, so
2290 * change the returned error to -EBUSY.
2291 */
2292 ret = -EBUSY;
2293 goto err_unpin;
2294 } else if (ret)
2295 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002296
Vivek Kasireddy98072162015-10-29 18:54:38 -07002297 i915_gem_object_pin_fence(obj);
2298 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002299
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002300 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002301 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002302
2303err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002304 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002305err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002306 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002307 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002308}
2309
Chris Wilsonfb4b8ce2016-04-28 09:56:35 +01002310void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002311{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002312 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002313 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002314
Matt Roperebcdd392014-07-09 16:22:11 -07002315 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2316
Ville Syrjälä3465c582016-02-15 22:54:43 +02002317 intel_fill_fb_ggtt_view(&view, fb, rotation);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002318
Vivek Kasireddy98072162015-10-29 18:54:38 -07002319 if (view.type == I915_GGTT_VIEW_NORMAL)
2320 i915_gem_object_unpin_fence(obj);
2321
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002322 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002323}
2324
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002325/*
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002326 * Adjust the tile offset by moving the difference into
2327 * the x/y offsets.
2328 *
2329 * Input tile dimensions and pitch must already be
2330 * rotated to match x and y, and in pixel units.
2331 */
2332static u32 intel_adjust_tile_offset(int *x, int *y,
2333 unsigned int tile_width,
2334 unsigned int tile_height,
2335 unsigned int tile_size,
2336 unsigned int pitch_tiles,
2337 u32 old_offset,
2338 u32 new_offset)
2339{
2340 unsigned int tiles;
2341
2342 WARN_ON(old_offset & (tile_size - 1));
2343 WARN_ON(new_offset & (tile_size - 1));
2344 WARN_ON(new_offset > old_offset);
2345
2346 tiles = (old_offset - new_offset) / tile_size;
2347
2348 *y += tiles / pitch_tiles * tile_height;
2349 *x += tiles % pitch_tiles * tile_width;
2350
2351 return new_offset;
2352}
2353
2354/*
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002355 * Computes the linear offset to the base tile and adjusts
2356 * x, y. bytes per pixel is assumed to be a power-of-two.
2357 *
2358 * In the 90/270 rotated case, x and y are assumed
2359 * to be already rotated to match the rotated GTT view, and
2360 * pitch is the tile_height aligned framebuffer height.
2361 */
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002362u32 intel_compute_tile_offset(int *x, int *y,
2363 const struct drm_framebuffer *fb, int plane,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002364 unsigned int pitch,
2365 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002366{
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002367 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2368 uint64_t fb_modifier = fb->modifier[plane];
2369 unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002370 u32 offset, offset_aligned, alignment;
2371
2372 alignment = intel_surf_alignment(dev_priv, fb_modifier);
2373 if (alignment)
2374 alignment--;
2375
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002376 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002377 unsigned int tile_size, tile_width, tile_height;
2378 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002379
Ville Syrjäläd8433102016-01-12 21:08:35 +02002380 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002381 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2382 fb_modifier, cpp);
2383
2384 if (intel_rotation_90_or_270(rotation)) {
2385 pitch_tiles = pitch / tile_height;
2386 swap(tile_width, tile_height);
2387 } else {
2388 pitch_tiles = pitch / (tile_width * cpp);
2389 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002390
Ville Syrjäläd8433102016-01-12 21:08:35 +02002391 tile_rows = *y / tile_height;
2392 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002393
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002394 tiles = *x / tile_width;
2395 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002396
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002397 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2398 offset_aligned = offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002399
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002400 intel_adjust_tile_offset(x, y, tile_width, tile_height,
2401 tile_size, pitch_tiles,
2402 offset, offset_aligned);
2403 } else {
Chris Wilsonbc752862013-02-21 20:04:31 +00002404 offset = *y * pitch + *x * cpp;
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002405 offset_aligned = offset & ~alignment;
2406
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002407 *y = (offset & alignment) / pitch;
2408 *x = ((offset & alignment) - *y * pitch) / cpp;
Chris Wilsonbc752862013-02-21 20:04:31 +00002409 }
Ville Syrjälä29cf9492016-02-15 22:54:42 +02002410
2411 return offset_aligned;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002412}
2413
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002414static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002415{
2416 switch (format) {
2417 case DISPPLANE_8BPP:
2418 return DRM_FORMAT_C8;
2419 case DISPPLANE_BGRX555:
2420 return DRM_FORMAT_XRGB1555;
2421 case DISPPLANE_BGRX565:
2422 return DRM_FORMAT_RGB565;
2423 default:
2424 case DISPPLANE_BGRX888:
2425 return DRM_FORMAT_XRGB8888;
2426 case DISPPLANE_RGBX888:
2427 return DRM_FORMAT_XBGR8888;
2428 case DISPPLANE_BGRX101010:
2429 return DRM_FORMAT_XRGB2101010;
2430 case DISPPLANE_RGBX101010:
2431 return DRM_FORMAT_XBGR2101010;
2432 }
2433}
2434
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002435static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2436{
2437 switch (format) {
2438 case PLANE_CTL_FORMAT_RGB_565:
2439 return DRM_FORMAT_RGB565;
2440 default:
2441 case PLANE_CTL_FORMAT_XRGB_8888:
2442 if (rgb_order) {
2443 if (alpha)
2444 return DRM_FORMAT_ABGR8888;
2445 else
2446 return DRM_FORMAT_XBGR8888;
2447 } else {
2448 if (alpha)
2449 return DRM_FORMAT_ARGB8888;
2450 else
2451 return DRM_FORMAT_XRGB8888;
2452 }
2453 case PLANE_CTL_FORMAT_XRGB_2101010:
2454 if (rgb_order)
2455 return DRM_FORMAT_XBGR2101010;
2456 else
2457 return DRM_FORMAT_XRGB2101010;
2458 }
2459}
2460
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002461static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002462intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2463 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002464{
2465 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002466 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002467 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002468 struct drm_i915_gem_object *obj = NULL;
2469 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002470 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002471 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2472 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2473 PAGE_SIZE);
2474
2475 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002476
Chris Wilsonff2652e2014-03-10 08:07:02 +00002477 if (plane_config->size == 0)
2478 return false;
2479
Paulo Zanoni3badb492015-09-23 12:52:23 -03002480 /* If the FB is too big, just don't use it since fbdev is not very
2481 * important and we should probably use that space with FBC or other
2482 * features. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002483 if (size_aligned * 2 > ggtt->stolen_usable_size)
Paulo Zanoni3badb492015-09-23 12:52:23 -03002484 return false;
2485
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002486 mutex_lock(&dev->struct_mutex);
2487
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002488 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2489 base_aligned,
2490 base_aligned,
2491 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002492 if (!obj) {
2493 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002494 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002495 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002496
Damien Lespiau49af4492015-01-20 12:51:44 +00002497 obj->tiling_mode = plane_config->tiling;
2498 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002499 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002500
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002501 mode_cmd.pixel_format = fb->pixel_format;
2502 mode_cmd.width = fb->width;
2503 mode_cmd.height = fb->height;
2504 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002505 mode_cmd.modifier[0] = fb->modifier[0];
2506 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002507
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002508 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002509 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002510 DRM_DEBUG_KMS("intel fb init failed\n");
2511 goto out_unref_obj;
2512 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002513
Jesse Barnes46f297f2014-03-07 08:57:48 -08002514 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002515
Daniel Vetterf6936e22015-03-26 12:17:05 +01002516 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002517 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002518
2519out_unref_obj:
2520 drm_gem_object_unreference(&obj->base);
2521 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002522 return false;
2523}
2524
Matt Roperafd65eb2015-02-03 13:10:04 -08002525/* Update plane->state->fb to match plane->fb after driver-internal updates */
2526static void
2527update_state_fb(struct drm_plane *plane)
2528{
2529 if (plane->fb == plane->state->fb)
2530 return;
2531
2532 if (plane->state->fb)
2533 drm_framebuffer_unreference(plane->state->fb);
2534 plane->state->fb = plane->fb;
2535 if (plane->state->fb)
2536 drm_framebuffer_reference(plane->state->fb);
2537}
2538
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002539static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002540intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2541 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002542{
2543 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002544 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545 struct drm_crtc *c;
2546 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002547 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002548 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002549 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002550 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2551 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002552 struct intel_plane_state *intel_state =
2553 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002554 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002555
Damien Lespiau2d140302015-02-05 17:22:18 +00002556 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002557 return;
2558
Daniel Vetterf6936e22015-03-26 12:17:05 +01002559 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002560 fb = &plane_config->fb->base;
2561 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002562 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002563
Damien Lespiau2d140302015-02-05 17:22:18 +00002564 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002565
2566 /*
2567 * Failed to alloc the obj, check to see if we should share
2568 * an fb with another CRTC instead
2569 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002570 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002571 i = to_intel_crtc(c);
2572
2573 if (c == &intel_crtc->base)
2574 continue;
2575
Matt Roper2ff8fde2014-07-08 07:50:07 -07002576 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002577 continue;
2578
Daniel Vetter88595ac2015-03-26 12:42:24 +01002579 fb = c->primary->fb;
2580 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002581 continue;
2582
Daniel Vetter88595ac2015-03-26 12:42:24 +01002583 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002584 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002585 drm_framebuffer_reference(fb);
2586 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002587 }
2588 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002589
Matt Roper200757f2015-12-03 11:37:36 -08002590 /*
2591 * We've failed to reconstruct the BIOS FB. Current display state
2592 * indicates that the primary plane is visible, but has a NULL FB,
2593 * which will lead to problems later if we don't fix it up. The
2594 * simplest solution is to just disable the primary plane now and
2595 * pretend the BIOS never had it enabled.
2596 */
2597 to_intel_plane_state(plane_state)->visible = false;
2598 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
Ville Syrjälä2622a082016-03-09 19:07:26 +02002599 intel_pre_disable_primary_noatomic(&intel_crtc->base);
Matt Roper200757f2015-12-03 11:37:36 -08002600 intel_plane->disable_plane(primary, &intel_crtc->base);
2601
Daniel Vetter88595ac2015-03-26 12:42:24 +01002602 return;
2603
2604valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002605 plane_state->src_x = 0;
2606 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002607 plane_state->src_w = fb->width << 16;
2608 plane_state->src_h = fb->height << 16;
2609
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002610 plane_state->crtc_x = 0;
2611 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002612 plane_state->crtc_w = fb->width;
2613 plane_state->crtc_h = fb->height;
2614
Matt Roper0a8d8a82015-12-03 11:37:38 -08002615 intel_state->src.x1 = plane_state->src_x;
2616 intel_state->src.y1 = plane_state->src_y;
2617 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2618 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2619 intel_state->dst.x1 = plane_state->crtc_x;
2620 intel_state->dst.y1 = plane_state->crtc_y;
2621 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2622 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2623
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624 obj = intel_fb_obj(fb);
2625 if (obj->tiling_mode != I915_TILING_NONE)
2626 dev_priv->preserve_bios_swizzle = true;
2627
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002628 drm_framebuffer_reference(fb);
2629 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002630 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002631 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002632 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002633}
2634
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002635static void i9xx_update_primary_plane(struct drm_plane *primary,
2636 const struct intel_crtc_state *crtc_state,
2637 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002638{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002639 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002640 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2642 struct drm_framebuffer *fb = plane_state->base.fb;
2643 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002644 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002645 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002646 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002647 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002648 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002649 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002650 int x = plane_state->src.x1 >> 16;
2651 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002652
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002653 dspcntr = DISPPLANE_GAMMA_ENABLE;
2654
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002655 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002656
2657 if (INTEL_INFO(dev)->gen < 4) {
2658 if (intel_crtc->pipe == PIPE_B)
2659 dspcntr |= DISPPLANE_SEL_PIPE_B;
2660
2661 /* pipesrc and dspsize control the size that is scaled from,
2662 * which should always be the user's requested size.
2663 */
2664 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002665 ((crtc_state->pipe_src_h - 1) << 16) |
2666 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002667 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002668 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2669 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002670 ((crtc_state->pipe_src_h - 1) << 16) |
2671 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002672 I915_WRITE(PRIMPOS(plane), 0);
2673 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002674 }
2675
Ville Syrjälä57779d02012-10-31 17:50:14 +02002676 switch (fb->pixel_format) {
2677 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002678 dspcntr |= DISPPLANE_8BPP;
2679 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002680 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002681 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002682 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002683 case DRM_FORMAT_RGB565:
2684 dspcntr |= DISPPLANE_BGRX565;
2685 break;
2686 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002687 dspcntr |= DISPPLANE_BGRX888;
2688 break;
2689 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002690 dspcntr |= DISPPLANE_RGBX888;
2691 break;
2692 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002693 dspcntr |= DISPPLANE_BGRX101010;
2694 break;
2695 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002696 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002697 break;
2698 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002699 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002700 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002701
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002702 if (INTEL_INFO(dev)->gen >= 4 &&
2703 obj->tiling_mode != I915_TILING_NONE)
2704 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002705
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002706 if (IS_G4X(dev))
2707 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2708
Ville Syrjäläac484962016-01-20 21:05:26 +02002709 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002710
Daniel Vetterc2c75132012-07-05 12:17:30 +02002711 if (INTEL_INFO(dev)->gen >= 4) {
2712 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002713 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002714 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002715 linear_offset -= intel_crtc->dspaddr_offset;
2716 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002717 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002718 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002719
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002720 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302721 dspcntr |= DISPPLANE_ROTATE_180;
2722
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002723 x += (crtc_state->pipe_src_w - 1);
2724 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302725
2726 /* Finding the last pixel of the last line of the display
2727 data and adding to linear_offset*/
2728 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002729 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002730 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302731 }
2732
Paulo Zanoni2db33662015-09-14 15:20:03 -03002733 intel_crtc->adjusted_x = x;
2734 intel_crtc->adjusted_y = y;
2735
Sonika Jindal48404c12014-08-22 14:06:04 +05302736 I915_WRITE(reg, dspcntr);
2737
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002738 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002739 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002740 I915_WRITE(DSPSURF(plane),
2741 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002742 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002743 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002744 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002745 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002746 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002747}
2748
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002749static void i9xx_disable_primary_plane(struct drm_plane *primary,
2750 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002751{
2752 struct drm_device *dev = crtc->dev;
2753 struct drm_i915_private *dev_priv = dev->dev_private;
2754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002755 int plane = intel_crtc->plane;
2756
2757 I915_WRITE(DSPCNTR(plane), 0);
2758 if (INTEL_INFO(dev_priv)->gen >= 4)
2759 I915_WRITE(DSPSURF(plane), 0);
2760 else
2761 I915_WRITE(DSPADDR(plane), 0);
2762 POSTING_READ(DSPCNTR(plane));
2763}
2764
2765static void ironlake_update_primary_plane(struct drm_plane *primary,
2766 const struct intel_crtc_state *crtc_state,
2767 const struct intel_plane_state *plane_state)
2768{
2769 struct drm_device *dev = primary->dev;
2770 struct drm_i915_private *dev_priv = dev->dev_private;
2771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2772 struct drm_framebuffer *fb = plane_state->base.fb;
2773 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002774 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002775 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002777 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002778 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002779 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002780 int x = plane_state->src.x1 >> 16;
2781 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002782
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002783 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002784 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002785
2786 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2787 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2788
Ville Syrjälä57779d02012-10-31 17:50:14 +02002789 switch (fb->pixel_format) {
2790 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002791 dspcntr |= DISPPLANE_8BPP;
2792 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002793 case DRM_FORMAT_RGB565:
2794 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002795 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002796 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002797 dspcntr |= DISPPLANE_BGRX888;
2798 break;
2799 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002800 dspcntr |= DISPPLANE_RGBX888;
2801 break;
2802 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002803 dspcntr |= DISPPLANE_BGRX101010;
2804 break;
2805 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002806 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002807 break;
2808 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002809 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002810 }
2811
2812 if (obj->tiling_mode != I915_TILING_NONE)
2813 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002814
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002815 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002816 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002817
Ville Syrjäläac484962016-01-20 21:05:26 +02002818 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002819 intel_crtc->dspaddr_offset =
Ville Syrjälä4f2d9932016-02-15 22:54:44 +02002820 intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002821 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002822 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002823 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302824 dspcntr |= DISPPLANE_ROTATE_180;
2825
2826 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002827 x += (crtc_state->pipe_src_w - 1);
2828 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302829
2830 /* Finding the last pixel of the last line of the display
2831 data and adding to linear_offset*/
2832 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002833 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002834 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302835 }
2836 }
2837
Paulo Zanoni2db33662015-09-14 15:20:03 -03002838 intel_crtc->adjusted_x = x;
2839 intel_crtc->adjusted_y = y;
2840
Sonika Jindal48404c12014-08-22 14:06:04 +05302841 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002842
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002843 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002844 I915_WRITE(DSPSURF(plane),
2845 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002846 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002847 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2848 } else {
2849 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2850 I915_WRITE(DSPLINOFF(plane), linear_offset);
2851 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002852 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002853}
2854
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002855u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2856 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002857{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002858 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2859 return 64;
2860 } else {
2861 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002862
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002863 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002864 }
2865}
2866
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002867u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2868 struct drm_i915_gem_object *obj,
2869 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002870{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002871 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002872 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002873 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002874
Ville Syrjäläe7941292016-01-19 18:23:17 +02002875 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Ville Syrjälä3465c582016-02-15 22:54:43 +02002876 intel_plane->base.state->rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002877
Daniel Vetterce7f1722015-10-14 16:51:06 +02002878 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002879 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002880 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002881 return -1;
2882
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002883 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002884
2885 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002886 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002887 PAGE_SIZE;
2888 }
2889
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002890 WARN_ON(upper_32_bits(offset));
2891
2892 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002893}
2894
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002895static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2896{
2897 struct drm_device *dev = intel_crtc->base.dev;
2898 struct drm_i915_private *dev_priv = dev->dev_private;
2899
2900 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2901 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2902 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002903}
2904
Chandra Kondurua1b22782015-04-07 15:28:45 -07002905/*
2906 * This function detaches (aka. unbinds) unused scalers in hardware
2907 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002908static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002909{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002910 struct intel_crtc_scaler_state *scaler_state;
2911 int i;
2912
Chandra Kondurua1b22782015-04-07 15:28:45 -07002913 scaler_state = &intel_crtc->config->scaler_state;
2914
2915 /* loop through and disable scalers that aren't in use */
2916 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002917 if (!scaler_state->scalers[i].in_use)
2918 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002919 }
2920}
2921
Chandra Konduru6156a452015-04-27 13:48:39 -07002922u32 skl_plane_ctl_format(uint32_t pixel_format)
2923{
Chandra Konduru6156a452015-04-27 13:48:39 -07002924 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002925 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002926 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002927 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002928 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002929 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002930 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002931 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002932 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002933 /*
2934 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2935 * to be already pre-multiplied. We need to add a knob (or a different
2936 * DRM_FORMAT) for user-space to configure that.
2937 */
2938 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002939 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002940 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002941 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002942 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002943 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002944 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002945 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002946 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002947 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002948 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002949 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002950 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002951 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002952 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002953 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002954 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002957 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002959
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002961}
2962
2963u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2964{
Chandra Konduru6156a452015-04-27 13:48:39 -07002965 switch (fb_modifier) {
2966 case DRM_FORMAT_MOD_NONE:
2967 break;
2968 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 default:
2975 MISSING_CASE(fb_modifier);
2976 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002977
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979}
2980
2981u32 skl_plane_ctl_rotation(unsigned int rotation)
2982{
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 switch (rotation) {
2984 case BIT(DRM_ROTATE_0):
2985 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05302986 /*
2987 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
2988 * while i915 HW rotation is clockwise, thats why this swapping.
2989 */
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302991 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002993 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07002994 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05302995 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07002996 default:
2997 MISSING_CASE(rotation);
2998 }
2999
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001}
3002
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003003static void skylake_update_primary_plane(struct drm_plane *plane,
3004 const struct intel_crtc_state *crtc_state,
3005 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003006{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003007 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003008 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3010 struct drm_framebuffer *fb = plane_state->base.fb;
3011 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003012 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303013 u32 plane_ctl, stride_div, stride;
3014 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003015 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303016 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003017 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003018 int scaler_id = plane_state->scaler_id;
3019 int src_x = plane_state->src.x1 >> 16;
3020 int src_y = plane_state->src.y1 >> 16;
3021 int src_w = drm_rect_width(&plane_state->src) >> 16;
3022 int src_h = drm_rect_height(&plane_state->src) >> 16;
3023 int dst_x = plane_state->dst.x1;
3024 int dst_y = plane_state->dst.y1;
3025 int dst_w = drm_rect_width(&plane_state->dst);
3026 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003027
3028 plane_ctl = PLANE_CTL_ENABLE |
3029 PLANE_CTL_PIPE_GAMMA_ENABLE |
3030 PLANE_CTL_PIPE_CSC_ENABLE;
3031
Chandra Konduru6156a452015-04-27 13:48:39 -07003032 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3033 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003034 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003036
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003037 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003038 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003039 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303040
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003041 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003042
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303043 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003044 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3045
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303046 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003047 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303048 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003049 x_offset = stride * tile_height - src_y - src_h;
3050 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003051 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303052 } else {
3053 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003054 x_offset = src_x;
3055 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003056 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303057 }
3058 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003059
Paulo Zanoni2db33662015-09-14 15:20:03 -03003060 intel_crtc->adjusted_x = x_offset;
3061 intel_crtc->adjusted_y = y_offset;
3062
Damien Lespiau70d21f02013-07-03 21:06:04 +01003063 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303064 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3065 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3066 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003067
3068 if (scaler_id >= 0) {
3069 uint32_t ps_ctrl = 0;
3070
3071 WARN_ON(!dst_w || !dst_h);
3072 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3073 crtc_state->scaler_state.scalers[scaler_id].mode;
3074 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3075 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3076 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3077 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3078 I915_WRITE(PLANE_POS(pipe, 0), 0);
3079 } else {
3080 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3081 }
3082
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003083 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003084
3085 POSTING_READ(PLANE_SURF(pipe, 0));
3086}
3087
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003088static void skylake_disable_primary_plane(struct drm_plane *primary,
3089 struct drm_crtc *crtc)
3090{
3091 struct drm_device *dev = crtc->dev;
3092 struct drm_i915_private *dev_priv = dev->dev_private;
3093 int pipe = to_intel_crtc(crtc)->pipe;
3094
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003095 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3096 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3097 POSTING_READ(PLANE_SURF(pipe, 0));
3098}
3099
Jesse Barnes17638cd2011-06-24 12:19:23 -07003100/* Assume fb object is pinned & idle & fenced and just update base pointers */
3101static int
3102intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3103 int x, int y, enum mode_set_atomic state)
3104{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003105 /* Support for kgdboc is disabled, this needs a major rework. */
3106 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003107
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003108 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003109}
3110
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003111static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003112{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003113 struct drm_crtc *crtc;
3114
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003115 for_each_crtc(dev_priv->dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3117 enum plane plane = intel_crtc->plane;
3118
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003119 intel_prepare_page_flip(dev_priv, plane);
3120 intel_finish_page_flip_plane(dev_priv, plane);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003121 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003122}
3123
3124static void intel_update_primary_planes(struct drm_device *dev)
3125{
Ville Syrjälä75147472014-11-24 18:28:11 +02003126 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003127
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003128 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003129 struct intel_plane *plane = to_intel_plane(crtc->primary);
3130 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003131
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003132 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003133 plane_state = to_intel_plane_state(plane->base.state);
3134
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003135 if (plane_state->visible)
3136 plane->update_plane(&plane->base,
3137 to_intel_crtc_state(crtc->state),
3138 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003139
3140 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003141 }
3142}
3143
Chris Wilsonc0336662016-05-06 15:40:21 +01003144void intel_prepare_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003145{
3146 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003147 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003148 return;
3149
3150 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003151 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003152 return;
3153
Chris Wilsonc0336662016-05-06 15:40:21 +01003154 drm_modeset_lock_all(dev_priv->dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003155 /*
3156 * Disabling the crtcs gracefully seems nicer. Also the
3157 * g33 docs say we should at least disable all the planes.
3158 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003159 intel_display_suspend(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003160}
3161
Chris Wilsonc0336662016-05-06 15:40:21 +01003162void intel_finish_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä75147472014-11-24 18:28:11 +02003163{
Ville Syrjälä75147472014-11-24 18:28:11 +02003164 /*
3165 * Flips in the rings will be nuked by the reset,
3166 * so complete all pending flips so that user space
3167 * will get its events and not get stuck.
3168 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003169 intel_complete_page_flips(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003170
3171 /* no reset support for gen2 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003172 if (IS_GEN2(dev_priv))
Ville Syrjälä75147472014-11-24 18:28:11 +02003173 return;
3174
3175 /* reset doesn't touch the display */
Chris Wilsonc0336662016-05-06 15:40:21 +01003176 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
Ville Syrjälä75147472014-11-24 18:28:11 +02003177 /*
3178 * Flips in the rings have been nuked by the reset,
3179 * so update the base address of all primary
3180 * planes to the the last fb to make sure we're
3181 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003182 *
3183 * FIXME: Atomic will make this obsolete since we won't schedule
3184 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003185 */
Chris Wilsonc0336662016-05-06 15:40:21 +01003186 intel_update_primary_planes(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003187 return;
3188 }
3189
3190 /*
3191 * The display has been reset as well,
3192 * so need a full re-initialization.
3193 */
3194 intel_runtime_pm_disable_interrupts(dev_priv);
3195 intel_runtime_pm_enable_interrupts(dev_priv);
3196
Chris Wilsonc0336662016-05-06 15:40:21 +01003197 intel_modeset_init_hw(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003198
3199 spin_lock_irq(&dev_priv->irq_lock);
3200 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003201 dev_priv->display.hpd_irq_setup(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02003202 spin_unlock_irq(&dev_priv->irq_lock);
3203
Chris Wilsonc0336662016-05-06 15:40:21 +01003204 intel_display_resume(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003205
3206 intel_hpd_init(dev_priv);
3207
Chris Wilsonc0336662016-05-06 15:40:21 +01003208 drm_modeset_unlock_all(dev_priv->dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003209}
3210
Chris Wilson7d5e3792014-03-04 13:15:08 +00003211static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3212{
3213 struct drm_device *dev = crtc->dev;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonc19ae982016-04-13 17:35:03 +01003215 unsigned reset_counter;
Chris Wilson7d5e3792014-03-04 13:15:08 +00003216 bool pending;
3217
Chris Wilson7f1847e2016-04-13 17:35:04 +01003218 reset_counter = i915_reset_counter(&to_i915(dev)->gpu_error);
3219 if (intel_crtc->reset_counter != reset_counter)
Chris Wilson7d5e3792014-03-04 13:15:08 +00003220 return false;
3221
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003222 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003223 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003224 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003225
3226 return pending;
3227}
3228
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003229static void intel_update_pipe_config(struct intel_crtc *crtc,
3230 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003231{
3232 struct drm_device *dev = crtc->base.dev;
3233 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003234 struct intel_crtc_state *pipe_config =
3235 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003236
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003237 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3238 crtc->base.mode = crtc->base.state->mode;
3239
3240 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3241 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3242 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003243
3244 /*
3245 * Update pipe size and adjust fitter if needed: the reason for this is
3246 * that in compute_mode_changes we check the native mode (not the pfit
3247 * mode) to see if we can flip rather than do a full mode set. In the
3248 * fastboot case, we'll flip, but if we don't update the pipesrc and
3249 * pfit state, we'll end up with a big fb scanned out into the wrong
3250 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003251 */
3252
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003253 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003254 ((pipe_config->pipe_src_w - 1) << 16) |
3255 (pipe_config->pipe_src_h - 1));
3256
3257 /* on skylake this is done by detaching scalers */
3258 if (INTEL_INFO(dev)->gen >= 9) {
3259 skl_detach_scalers(crtc);
3260
3261 if (pipe_config->pch_pfit.enabled)
3262 skylake_pfit_enable(crtc);
3263 } else if (HAS_PCH_SPLIT(dev)) {
3264 if (pipe_config->pch_pfit.enabled)
3265 ironlake_pfit_enable(crtc);
3266 else if (old_crtc_state->pch_pfit.enabled)
3267 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003268 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003269}
3270
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003271static void intel_fdi_normal_train(struct drm_crtc *crtc)
3272{
3273 struct drm_device *dev = crtc->dev;
3274 struct drm_i915_private *dev_priv = dev->dev_private;
3275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3276 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003277 i915_reg_t reg;
3278 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003279
3280 /* enable normal train */
3281 reg = FDI_TX_CTL(pipe);
3282 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003283 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003284 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3285 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003286 } else {
3287 temp &= ~FDI_LINK_TRAIN_NONE;
3288 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003289 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003290 I915_WRITE(reg, temp);
3291
3292 reg = FDI_RX_CTL(pipe);
3293 temp = I915_READ(reg);
3294 if (HAS_PCH_CPT(dev)) {
3295 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3296 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3297 } else {
3298 temp &= ~FDI_LINK_TRAIN_NONE;
3299 temp |= FDI_LINK_TRAIN_NONE;
3300 }
3301 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3302
3303 /* wait one idle pattern time */
3304 POSTING_READ(reg);
3305 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003306
3307 /* IVB wants error correction enabled */
3308 if (IS_IVYBRIDGE(dev))
3309 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3310 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003311}
3312
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003313/* The FDI link training functions for ILK/Ibexpeak. */
3314static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3315{
3316 struct drm_device *dev = crtc->dev;
3317 struct drm_i915_private *dev_priv = dev->dev_private;
3318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3319 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003320 i915_reg_t reg;
3321 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003322
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003323 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003324 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003325
Adam Jacksone1a44742010-06-25 15:32:14 -04003326 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3327 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003328 reg = FDI_RX_IMR(pipe);
3329 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003330 temp &= ~FDI_RX_SYMBOL_LOCK;
3331 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003332 I915_WRITE(reg, temp);
3333 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003334 udelay(150);
3335
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003336 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003337 reg = FDI_TX_CTL(pipe);
3338 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003339 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003340 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003341 temp &= ~FDI_LINK_TRAIN_NONE;
3342 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003343 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003344
Chris Wilson5eddb702010-09-11 13:48:45 +01003345 reg = FDI_RX_CTL(pipe);
3346 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003347 temp &= ~FDI_LINK_TRAIN_NONE;
3348 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003349 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3350
3351 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003352 udelay(150);
3353
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003354 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003355 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3356 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3357 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003358
Chris Wilson5eddb702010-09-11 13:48:45 +01003359 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003360 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003361 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003362 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3363
3364 if ((temp & FDI_RX_BIT_LOCK)) {
3365 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003366 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003367 break;
3368 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003369 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003370 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003371 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003372
3373 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003374 reg = FDI_TX_CTL(pipe);
3375 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003376 temp &= ~FDI_LINK_TRAIN_NONE;
3377 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003378 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003379
Chris Wilson5eddb702010-09-11 13:48:45 +01003380 reg = FDI_RX_CTL(pipe);
3381 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003382 temp &= ~FDI_LINK_TRAIN_NONE;
3383 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003384 I915_WRITE(reg, temp);
3385
3386 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003387 udelay(150);
3388
Chris Wilson5eddb702010-09-11 13:48:45 +01003389 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003390 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003392 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3393
3394 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003395 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003396 DRM_DEBUG_KMS("FDI train 2 done.\n");
3397 break;
3398 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003399 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003400 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003401 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003402
3403 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003404
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405}
3406
Akshay Joshi0206e352011-08-16 15:34:10 -04003407static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003408 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3409 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3410 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3411 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3412};
3413
3414/* The FDI link training functions for SNB/Cougarpoint. */
3415static void gen6_fdi_link_train(struct drm_crtc *crtc)
3416{
3417 struct drm_device *dev = crtc->dev;
3418 struct drm_i915_private *dev_priv = dev->dev_private;
3419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3420 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003421 i915_reg_t reg;
3422 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423
Adam Jacksone1a44742010-06-25 15:32:14 -04003424 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3425 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003426 reg = FDI_RX_IMR(pipe);
3427 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003428 temp &= ~FDI_RX_SYMBOL_LOCK;
3429 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 I915_WRITE(reg, temp);
3431
3432 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003433 udelay(150);
3434
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 reg = FDI_TX_CTL(pipe);
3437 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003438 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003439 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 temp &= ~FDI_LINK_TRAIN_NONE;
3441 temp |= FDI_LINK_TRAIN_PATTERN_1;
3442 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3443 /* SNB-B */
3444 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446
Daniel Vetterd74cf322012-10-26 10:58:13 +02003447 I915_WRITE(FDI_RX_MISC(pipe),
3448 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3449
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 reg = FDI_RX_CTL(pipe);
3451 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452 if (HAS_PCH_CPT(dev)) {
3453 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3454 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3455 } else {
3456 temp &= ~FDI_LINK_TRAIN_NONE;
3457 temp |= FDI_LINK_TRAIN_PATTERN_1;
3458 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3460
3461 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003462 udelay(150);
3463
Akshay Joshi0206e352011-08-16 15:34:10 -04003464 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_TX_CTL(pipe);
3466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3468 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003469 I915_WRITE(reg, temp);
3470
3471 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 udelay(500);
3473
Sean Paulfa37d392012-03-02 12:53:39 -05003474 for (retry = 0; retry < 5; retry++) {
3475 reg = FDI_RX_IIR(pipe);
3476 temp = I915_READ(reg);
3477 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3478 if (temp & FDI_RX_BIT_LOCK) {
3479 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3480 DRM_DEBUG_KMS("FDI train 1 done.\n");
3481 break;
3482 }
3483 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003484 }
Sean Paulfa37d392012-03-02 12:53:39 -05003485 if (retry < 5)
3486 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003487 }
3488 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003489 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003490
3491 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 reg = FDI_TX_CTL(pipe);
3493 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003494 temp &= ~FDI_LINK_TRAIN_NONE;
3495 temp |= FDI_LINK_TRAIN_PATTERN_2;
3496 if (IS_GEN6(dev)) {
3497 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3498 /* SNB-B */
3499 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3500 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003501 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502
Chris Wilson5eddb702010-09-11 13:48:45 +01003503 reg = FDI_RX_CTL(pipe);
3504 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003505 if (HAS_PCH_CPT(dev)) {
3506 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3507 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3508 } else {
3509 temp &= ~FDI_LINK_TRAIN_NONE;
3510 temp |= FDI_LINK_TRAIN_PATTERN_2;
3511 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003512 I915_WRITE(reg, temp);
3513
3514 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003515 udelay(150);
3516
Akshay Joshi0206e352011-08-16 15:34:10 -04003517 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003518 reg = FDI_TX_CTL(pipe);
3519 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003520 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3521 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003522 I915_WRITE(reg, temp);
3523
3524 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 udelay(500);
3526
Sean Paulfa37d392012-03-02 12:53:39 -05003527 for (retry = 0; retry < 5; retry++) {
3528 reg = FDI_RX_IIR(pipe);
3529 temp = I915_READ(reg);
3530 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3531 if (temp & FDI_RX_SYMBOL_LOCK) {
3532 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3533 DRM_DEBUG_KMS("FDI train 2 done.\n");
3534 break;
3535 }
3536 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003537 }
Sean Paulfa37d392012-03-02 12:53:39 -05003538 if (retry < 5)
3539 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 }
3541 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543
3544 DRM_DEBUG_KMS("FDI train done.\n");
3545}
3546
Jesse Barnes357555c2011-04-28 15:09:55 -07003547/* Manual link training for Ivy Bridge A0 parts */
3548static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3549{
3550 struct drm_device *dev = crtc->dev;
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3553 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003554 i915_reg_t reg;
3555 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003556
3557 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3558 for train result */
3559 reg = FDI_RX_IMR(pipe);
3560 temp = I915_READ(reg);
3561 temp &= ~FDI_RX_SYMBOL_LOCK;
3562 temp &= ~FDI_RX_BIT_LOCK;
3563 I915_WRITE(reg, temp);
3564
3565 POSTING_READ(reg);
3566 udelay(150);
3567
Daniel Vetter01a415f2012-10-27 15:58:40 +02003568 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3569 I915_READ(FDI_RX_IIR(pipe)));
3570
Jesse Barnes139ccd32013-08-19 11:04:55 -07003571 /* Try each vswing and preemphasis setting twice before moving on */
3572 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3573 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003574 reg = FDI_TX_CTL(pipe);
3575 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003576 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3577 temp &= ~FDI_TX_ENABLE;
3578 I915_WRITE(reg, temp);
3579
3580 reg = FDI_RX_CTL(pipe);
3581 temp = I915_READ(reg);
3582 temp &= ~FDI_LINK_TRAIN_AUTO;
3583 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3584 temp &= ~FDI_RX_ENABLE;
3585 I915_WRITE(reg, temp);
3586
3587 /* enable CPU FDI TX and PCH FDI RX */
3588 reg = FDI_TX_CTL(pipe);
3589 temp = I915_READ(reg);
3590 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003591 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003592 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003593 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003594 temp |= snb_b_fdi_train_param[j/2];
3595 temp |= FDI_COMPOSITE_SYNC;
3596 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3597
3598 I915_WRITE(FDI_RX_MISC(pipe),
3599 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3600
3601 reg = FDI_RX_CTL(pipe);
3602 temp = I915_READ(reg);
3603 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3604 temp |= FDI_COMPOSITE_SYNC;
3605 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3606
3607 POSTING_READ(reg);
3608 udelay(1); /* should be 0.5us */
3609
3610 for (i = 0; i < 4; i++) {
3611 reg = FDI_RX_IIR(pipe);
3612 temp = I915_READ(reg);
3613 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3614
3615 if (temp & FDI_RX_BIT_LOCK ||
3616 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3617 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3618 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3619 i);
3620 break;
3621 }
3622 udelay(1); /* should be 0.5us */
3623 }
3624 if (i == 4) {
3625 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3626 continue;
3627 }
3628
3629 /* Train 2 */
3630 reg = FDI_TX_CTL(pipe);
3631 temp = I915_READ(reg);
3632 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3633 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3634 I915_WRITE(reg, temp);
3635
3636 reg = FDI_RX_CTL(pipe);
3637 temp = I915_READ(reg);
3638 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3639 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003640 I915_WRITE(reg, temp);
3641
3642 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003643 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003644
Jesse Barnes139ccd32013-08-19 11:04:55 -07003645 for (i = 0; i < 4; i++) {
3646 reg = FDI_RX_IIR(pipe);
3647 temp = I915_READ(reg);
3648 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003649
Jesse Barnes139ccd32013-08-19 11:04:55 -07003650 if (temp & FDI_RX_SYMBOL_LOCK ||
3651 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3652 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3653 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3654 i);
3655 goto train_done;
3656 }
3657 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003658 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003659 if (i == 4)
3660 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003661 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003662
Jesse Barnes139ccd32013-08-19 11:04:55 -07003663train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003664 DRM_DEBUG_KMS("FDI train done.\n");
3665}
3666
Daniel Vetter88cefb62012-08-12 19:27:14 +02003667static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003668{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003669 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003670 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003671 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003672 i915_reg_t reg;
3673 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003674
Jesse Barnes0e23b992010-09-10 11:10:00 -07003675 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003676 reg = FDI_RX_CTL(pipe);
3677 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003678 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003679 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003680 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003681 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3682
3683 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003684 udelay(200);
3685
3686 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003687 temp = I915_READ(reg);
3688 I915_WRITE(reg, temp | FDI_PCDCLK);
3689
3690 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003691 udelay(200);
3692
Paulo Zanoni20749732012-11-23 15:30:38 -02003693 /* Enable CPU FDI TX PLL, always on for Ironlake */
3694 reg = FDI_TX_CTL(pipe);
3695 temp = I915_READ(reg);
3696 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3697 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003698
Paulo Zanoni20749732012-11-23 15:30:38 -02003699 POSTING_READ(reg);
3700 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003701 }
3702}
3703
Daniel Vetter88cefb62012-08-12 19:27:14 +02003704static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3705{
3706 struct drm_device *dev = intel_crtc->base.dev;
3707 struct drm_i915_private *dev_priv = dev->dev_private;
3708 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003709 i915_reg_t reg;
3710 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003711
3712 /* Switch from PCDclk to Rawclk */
3713 reg = FDI_RX_CTL(pipe);
3714 temp = I915_READ(reg);
3715 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3716
3717 /* Disable CPU FDI TX PLL */
3718 reg = FDI_TX_CTL(pipe);
3719 temp = I915_READ(reg);
3720 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3721
3722 POSTING_READ(reg);
3723 udelay(100);
3724
3725 reg = FDI_RX_CTL(pipe);
3726 temp = I915_READ(reg);
3727 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3728
3729 /* Wait for the clocks to turn off. */
3730 POSTING_READ(reg);
3731 udelay(100);
3732}
3733
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003734static void ironlake_fdi_disable(struct drm_crtc *crtc)
3735{
3736 struct drm_device *dev = crtc->dev;
3737 struct drm_i915_private *dev_priv = dev->dev_private;
3738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3739 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003740 i915_reg_t reg;
3741 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003742
3743 /* disable CPU FDI tx and PCH FDI rx */
3744 reg = FDI_TX_CTL(pipe);
3745 temp = I915_READ(reg);
3746 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3747 POSTING_READ(reg);
3748
3749 reg = FDI_RX_CTL(pipe);
3750 temp = I915_READ(reg);
3751 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003752 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003753 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3754
3755 POSTING_READ(reg);
3756 udelay(100);
3757
3758 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003759 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003760 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003761
3762 /* still set train pattern 1 */
3763 reg = FDI_TX_CTL(pipe);
3764 temp = I915_READ(reg);
3765 temp &= ~FDI_LINK_TRAIN_NONE;
3766 temp |= FDI_LINK_TRAIN_PATTERN_1;
3767 I915_WRITE(reg, temp);
3768
3769 reg = FDI_RX_CTL(pipe);
3770 temp = I915_READ(reg);
3771 if (HAS_PCH_CPT(dev)) {
3772 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3773 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3774 } else {
3775 temp &= ~FDI_LINK_TRAIN_NONE;
3776 temp |= FDI_LINK_TRAIN_PATTERN_1;
3777 }
3778 /* BPC in FDI rx is consistent with that in PIPECONF */
3779 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003780 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003781 I915_WRITE(reg, temp);
3782
3783 POSTING_READ(reg);
3784 udelay(100);
3785}
3786
Chris Wilson5dce5b932014-01-20 10:17:36 +00003787bool intel_has_pending_fb_unpin(struct drm_device *dev)
3788{
3789 struct intel_crtc *crtc;
3790
3791 /* Note that we don't need to be called with mode_config.lock here
3792 * as our list of CRTC objects is static for the lifetime of the
3793 * device and so cannot disappear as we iterate. Similarly, we can
3794 * happily treat the predicates as racy, atomic checks as userspace
3795 * cannot claim and pin a new fb without at least acquring the
3796 * struct_mutex and so serialising with us.
3797 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003798 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003799 if (atomic_read(&crtc->unpin_work_count) == 0)
3800 continue;
3801
3802 if (crtc->unpin_work)
3803 intel_wait_for_vblank(dev, crtc->pipe);
3804
3805 return true;
3806 }
3807
3808 return false;
3809}
3810
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003811static void page_flip_completed(struct intel_crtc *intel_crtc)
3812{
3813 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3814 struct intel_unpin_work *work = intel_crtc->unpin_work;
3815
3816 /* ensure that the unpin work is consistent wrt ->pending. */
3817 smp_rmb();
3818 intel_crtc->unpin_work = NULL;
3819
3820 if (work->event)
Gustavo Padovan560ce1d2016-04-14 10:48:15 -07003821 drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003822
3823 drm_crtc_vblank_put(&intel_crtc->base);
3824
3825 wake_up_all(&dev_priv->pending_flip_queue);
3826 queue_work(dev_priv->wq, &work->work);
3827
3828 trace_i915_flip_complete(intel_crtc->plane,
3829 work->pending_flip_obj);
3830}
3831
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003832static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003833{
Chris Wilson0f911282012-04-17 10:05:38 +01003834 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003835 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003836 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003837
Daniel Vetter2c10d572012-12-20 21:24:07 +01003838 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003839
3840 ret = wait_event_interruptible_timeout(
3841 dev_priv->pending_flip_queue,
3842 !intel_crtc_has_pending_flip(crtc),
3843 60*HZ);
3844
3845 if (ret < 0)
3846 return ret;
3847
3848 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003850
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003851 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003852 if (intel_crtc->unpin_work) {
3853 WARN_ONCE(1, "Removing stuck page flip\n");
3854 page_flip_completed(intel_crtc);
3855 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003856 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003857 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003858
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003859 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003860}
3861
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003862static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3863{
3864 u32 temp;
3865
3866 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3867
3868 mutex_lock(&dev_priv->sb_lock);
3869
3870 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3871 temp |= SBI_SSCCTL_DISABLE;
3872 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3873
3874 mutex_unlock(&dev_priv->sb_lock);
3875}
3876
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003877/* Program iCLKIP clock to the desired frequency */
3878static void lpt_program_iclkip(struct drm_crtc *crtc)
3879{
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003880 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003881 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003882 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3883 u32 temp;
3884
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003885 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003886
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003887 /* The iCLK virtual clock root frequency is in MHz,
3888 * but the adjusted_mode->crtc_clock in in KHz. To get the
3889 * divisors, it is necessary to divide one by another, so we
3890 * convert the virtual clock precision to KHz here for higher
3891 * precision.
3892 */
3893 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003894 u32 iclk_virtual_root_freq = 172800 * 1000;
3895 u32 iclk_pi_range = 64;
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003896 u32 desired_divisor;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003897
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003898 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3899 clock << auxdiv);
3900 divsel = (desired_divisor / iclk_pi_range) - 2;
3901 phaseinc = desired_divisor % iclk_pi_range;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003902
Ville Syrjälä64b46a02016-02-17 21:41:11 +02003903 /*
3904 * Near 20MHz is a corner case which is
3905 * out of range for the 7-bit divisor
3906 */
3907 if (divsel <= 0x7f)
3908 break;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003909 }
3910
3911 /* This should not happen with any sane values */
3912 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3913 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3914 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3915 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3916
3917 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003918 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003919 auxdiv,
3920 divsel,
3921 phasedir,
3922 phaseinc);
3923
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003924 mutex_lock(&dev_priv->sb_lock);
3925
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003926 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003927 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003928 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3929 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3930 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3931 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3932 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3933 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003934 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003935
3936 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003937 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003938 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3939 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003940 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003941
3942 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003943 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003944 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003945 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003946
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003947 mutex_unlock(&dev_priv->sb_lock);
3948
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003949 /* Wait for initialization time */
3950 udelay(24);
3951
3952 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3953}
3954
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02003955int lpt_get_iclkip(struct drm_i915_private *dev_priv)
3956{
3957 u32 divsel, phaseinc, auxdiv;
3958 u32 iclk_virtual_root_freq = 172800 * 1000;
3959 u32 iclk_pi_range = 64;
3960 u32 desired_divisor;
3961 u32 temp;
3962
3963 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
3964 return 0;
3965
3966 mutex_lock(&dev_priv->sb_lock);
3967
3968 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3969 if (temp & SBI_SSCCTL_DISABLE) {
3970 mutex_unlock(&dev_priv->sb_lock);
3971 return 0;
3972 }
3973
3974 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
3975 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
3976 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
3977 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
3978 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
3979
3980 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
3981 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
3982 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
3983
3984 mutex_unlock(&dev_priv->sb_lock);
3985
3986 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
3987
3988 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
3989 desired_divisor << auxdiv);
3990}
3991
Daniel Vetter275f01b22013-05-03 11:49:47 +02003992static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3993 enum pipe pch_transcoder)
3994{
3995 struct drm_device *dev = crtc->base.dev;
3996 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003997 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003998
3999 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4000 I915_READ(HTOTAL(cpu_transcoder)));
4001 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4002 I915_READ(HBLANK(cpu_transcoder)));
4003 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4004 I915_READ(HSYNC(cpu_transcoder)));
4005
4006 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4007 I915_READ(VTOTAL(cpu_transcoder)));
4008 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4009 I915_READ(VBLANK(cpu_transcoder)));
4010 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4011 I915_READ(VSYNC(cpu_transcoder)));
4012 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4013 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4014}
4015
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004016static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004017{
4018 struct drm_i915_private *dev_priv = dev->dev_private;
4019 uint32_t temp;
4020
4021 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004022 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004023 return;
4024
4025 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4026 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4027
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004028 temp &= ~FDI_BC_BIFURCATION_SELECT;
4029 if (enable)
4030 temp |= FDI_BC_BIFURCATION_SELECT;
4031
4032 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004033 I915_WRITE(SOUTH_CHICKEN1, temp);
4034 POSTING_READ(SOUTH_CHICKEN1);
4035}
4036
4037static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4038{
4039 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004040
4041 switch (intel_crtc->pipe) {
4042 case PIPE_A:
4043 break;
4044 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004045 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004046 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004047 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004048 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004049
4050 break;
4051 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004052 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004053
4054 break;
4055 default:
4056 BUG();
4057 }
4058}
4059
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004060/* Return which DP Port should be selected for Transcoder DP control */
4061static enum port
4062intel_trans_dp_port_sel(struct drm_crtc *crtc)
4063{
4064 struct drm_device *dev = crtc->dev;
4065 struct intel_encoder *encoder;
4066
4067 for_each_encoder_on_crtc(dev, crtc, encoder) {
4068 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4069 encoder->type == INTEL_OUTPUT_EDP)
4070 return enc_to_dig_port(&encoder->base)->port;
4071 }
4072
4073 return -1;
4074}
4075
Jesse Barnesf67a5592011-01-05 10:31:48 -08004076/*
4077 * Enable PCH resources required for PCH ports:
4078 * - PCH PLLs
4079 * - FDI training & RX/TX
4080 * - update transcoder timings
4081 * - DP transcoding bits
4082 * - transcoder
4083 */
4084static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004085{
4086 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004087 struct drm_i915_private *dev_priv = dev->dev_private;
4088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4089 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004090 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004091
Daniel Vetterab9412b2013-05-03 11:49:46 +02004092 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004093
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004094 if (IS_IVYBRIDGE(dev))
4095 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4096
Daniel Vettercd986ab2012-10-26 10:58:12 +02004097 /* Write the TU size bits before fdi link training, so that error
4098 * detection works. */
4099 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4100 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4101
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004102 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004103 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004104
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004105 /* We need to program the right clock selection before writing the pixel
4106 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004107 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004108 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004109
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004110 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004111 temp |= TRANS_DPLL_ENABLE(pipe);
4112 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004113 if (intel_crtc->config->shared_dpll ==
4114 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004115 temp |= sel;
4116 else
4117 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004118 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004119 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004120
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004121 /* XXX: pch pll's can be enabled any time before we enable the PCH
4122 * transcoder, and we actually should do this to not upset any PCH
4123 * transcoder that already use the clock when we share it.
4124 *
4125 * Note that enable_shared_dpll tries to do the right thing, but
4126 * get_shared_dpll unconditionally resets the pll - we need that to have
4127 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004128 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004129
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004130 /* set transcoder timing, panel must allow it */
4131 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004132 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004133
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004134 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004135
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004136 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004137 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004138 const struct drm_display_mode *adjusted_mode =
4139 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004140 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004141 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004142 temp = I915_READ(reg);
4143 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004144 TRANS_DP_SYNC_MASK |
4145 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004146 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004147 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004149 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004150 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004151 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004152 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004153
4154 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004155 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004156 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004157 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004158 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004159 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004161 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004162 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 break;
4164 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004165 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004166 }
4167
Chris Wilson5eddb702010-09-11 13:48:45 +01004168 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004169 }
4170
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004171 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004172}
4173
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004174static void lpt_pch_enable(struct drm_crtc *crtc)
4175{
4176 struct drm_device *dev = crtc->dev;
4177 struct drm_i915_private *dev_priv = dev->dev_private;
4178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004179 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004180
Daniel Vetterab9412b2013-05-03 11:49:46 +02004181 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004182
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004183 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004184
Paulo Zanoni0540e482012-10-31 18:12:40 -02004185 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004186 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004187
Paulo Zanoni937bb612012-10-31 18:12:47 -02004188 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004189}
4190
Daniel Vettera1520312013-05-03 11:49:50 +02004191static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004192{
4193 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004194 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004195 u32 temp;
4196
4197 temp = I915_READ(dslreg);
4198 udelay(500);
4199 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004200 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004201 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004202 }
4203}
4204
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004205static int
4206skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4207 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4208 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004209{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004210 struct intel_crtc_scaler_state *scaler_state =
4211 &crtc_state->scaler_state;
4212 struct intel_crtc *intel_crtc =
4213 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004214 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004215
4216 need_scaling = intel_rotation_90_or_270(rotation) ?
4217 (src_h != dst_w || src_w != dst_h):
4218 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004219
4220 /*
4221 * if plane is being disabled or scaler is no more required or force detach
4222 * - free scaler binded to this plane/crtc
4223 * - in order to do this, update crtc->scaler_usage
4224 *
4225 * Here scaler state in crtc_state is set free so that
4226 * scaler can be assigned to other user. Actual register
4227 * update to free the scaler is done in plane/panel-fit programming.
4228 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4229 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004230 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004231 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004232 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004233 scaler_state->scalers[*scaler_id].in_use = 0;
4234
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004235 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4236 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4237 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004238 scaler_state->scaler_users);
4239 *scaler_id = -1;
4240 }
4241 return 0;
4242 }
4243
4244 /* range checks */
4245 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4246 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4247
4248 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4249 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004250 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004251 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004252 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004253 return -EINVAL;
4254 }
4255
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004256 /* mark this plane as a scaler user in crtc_state */
4257 scaler_state->scaler_users |= (1 << scaler_user);
4258 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4259 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4260 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4261 scaler_state->scaler_users);
4262
4263 return 0;
4264}
4265
4266/**
4267 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4268 *
4269 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004270 *
4271 * Return
4272 * 0 - scaler_usage updated successfully
4273 * error - requested scaling cannot be supported or other error condition
4274 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004275int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004276{
4277 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004278 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004279
4280 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4281 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4282
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004283 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004284 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004285 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004286 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004287}
4288
4289/**
4290 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4291 *
4292 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004293 * @plane_state: atomic plane state to update
4294 *
4295 * Return
4296 * 0 - scaler_usage updated successfully
4297 * error - requested scaling cannot be supported or other error condition
4298 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004299static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4300 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004301{
4302
4303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004304 struct intel_plane *intel_plane =
4305 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004306 struct drm_framebuffer *fb = plane_state->base.fb;
4307 int ret;
4308
4309 bool force_detach = !fb || !plane_state->visible;
4310
4311 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4312 intel_plane->base.base.id, intel_crtc->pipe,
4313 drm_plane_index(&intel_plane->base));
4314
4315 ret = skl_update_scaler(crtc_state, force_detach,
4316 drm_plane_index(&intel_plane->base),
4317 &plane_state->scaler_id,
4318 plane_state->base.rotation,
4319 drm_rect_width(&plane_state->src) >> 16,
4320 drm_rect_height(&plane_state->src) >> 16,
4321 drm_rect_width(&plane_state->dst),
4322 drm_rect_height(&plane_state->dst));
4323
4324 if (ret || plane_state->scaler_id < 0)
4325 return ret;
4326
Chandra Kondurua1b22782015-04-07 15:28:45 -07004327 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004328 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004329 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004330 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004331 return -EINVAL;
4332 }
4333
4334 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004335 switch (fb->pixel_format) {
4336 case DRM_FORMAT_RGB565:
4337 case DRM_FORMAT_XBGR8888:
4338 case DRM_FORMAT_XRGB8888:
4339 case DRM_FORMAT_ABGR8888:
4340 case DRM_FORMAT_ARGB8888:
4341 case DRM_FORMAT_XRGB2101010:
4342 case DRM_FORMAT_XBGR2101010:
4343 case DRM_FORMAT_YUYV:
4344 case DRM_FORMAT_YVYU:
4345 case DRM_FORMAT_UYVY:
4346 case DRM_FORMAT_VYUY:
4347 break;
4348 default:
4349 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4350 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4351 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004352 }
4353
Chandra Kondurua1b22782015-04-07 15:28:45 -07004354 return 0;
4355}
4356
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004357static void skylake_scaler_disable(struct intel_crtc *crtc)
4358{
4359 int i;
4360
4361 for (i = 0; i < crtc->num_scalers; i++)
4362 skl_detach_scaler(crtc, i);
4363}
4364
4365static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004366{
4367 struct drm_device *dev = crtc->base.dev;
4368 struct drm_i915_private *dev_priv = dev->dev_private;
4369 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004370 struct intel_crtc_scaler_state *scaler_state =
4371 &crtc->config->scaler_state;
4372
4373 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4374
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004375 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004376 int id;
4377
4378 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4379 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4380 return;
4381 }
4382
4383 id = scaler_state->scaler_id;
4384 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4385 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4386 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4387 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4388
4389 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004390 }
4391}
4392
Jesse Barnesb074cec2013-04-25 12:55:02 -07004393static void ironlake_pfit_enable(struct intel_crtc *crtc)
4394{
4395 struct drm_device *dev = crtc->base.dev;
4396 struct drm_i915_private *dev_priv = dev->dev_private;
4397 int pipe = crtc->pipe;
4398
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004399 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004400 /* Force use of hard-coded filter coefficients
4401 * as some pre-programmed values are broken,
4402 * e.g. x201.
4403 */
4404 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4405 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4406 PF_PIPE_SEL_IVB(pipe));
4407 else
4408 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004409 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4410 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004411 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004412}
4413
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004414void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004415{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004416 struct drm_device *dev = crtc->base.dev;
4417 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004418
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004419 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004420 return;
4421
Maarten Lankhorst307e4492016-03-23 14:33:28 +01004422 /*
4423 * We can only enable IPS after we enable a plane and wait for a vblank
4424 * This function is called from post_plane_update, which is run after
4425 * a vblank wait.
4426 */
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004427
Paulo Zanonid77e4532013-09-24 13:52:55 -03004428 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004429 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004430 mutex_lock(&dev_priv->rps.hw_lock);
4431 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4432 mutex_unlock(&dev_priv->rps.hw_lock);
4433 /* Quoting Art Runyan: "its not safe to expect any particular
4434 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004435 * mailbox." Moreover, the mailbox may return a bogus state,
4436 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004437 */
4438 } else {
4439 I915_WRITE(IPS_CTL, IPS_ENABLE);
4440 /* The bit only becomes 1 in the next vblank, so this wait here
4441 * is essentially intel_wait_for_vblank. If we don't have this
4442 * and don't wait for vblanks until the end of crtc_enable, then
4443 * the HW state readout code will complain that the expected
4444 * IPS_CTL value is not the one we read. */
4445 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4446 DRM_ERROR("Timed out waiting for IPS enable\n");
4447 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004448}
4449
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004450void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004451{
4452 struct drm_device *dev = crtc->base.dev;
4453 struct drm_i915_private *dev_priv = dev->dev_private;
4454
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004455 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004456 return;
4457
4458 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004459 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004460 mutex_lock(&dev_priv->rps.hw_lock);
4461 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4462 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004463 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4464 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4465 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004466 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004467 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004468 POSTING_READ(IPS_CTL);
4469 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004470
4471 /* We need to wait for a vblank before we can disable the plane. */
4472 intel_wait_for_vblank(dev, crtc->pipe);
4473}
4474
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004475static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004476{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004477 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004478 struct drm_device *dev = intel_crtc->base.dev;
4479 struct drm_i915_private *dev_priv = dev->dev_private;
4480
4481 mutex_lock(&dev->struct_mutex);
4482 dev_priv->mm.interruptible = false;
4483 (void) intel_overlay_switch_off(intel_crtc->overlay);
4484 dev_priv->mm.interruptible = true;
4485 mutex_unlock(&dev->struct_mutex);
4486 }
4487
4488 /* Let userspace switch the overlay on again. In most cases userspace
4489 * has to recompute where to put it anyway.
4490 */
4491}
4492
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004493/**
4494 * intel_post_enable_primary - Perform operations after enabling primary plane
4495 * @crtc: the CRTC whose primary plane was just enabled
4496 *
4497 * Performs potentially sleeping operations that must be done after the primary
4498 * plane is enabled, such as updating FBC and IPS. Note that this may be
4499 * called due to an explicit primary plane update, or due to an implicit
4500 * re-enable that is caused when a sprite plane is updated to no longer
4501 * completely hide the primary plane.
4502 */
4503static void
4504intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004505{
4506 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004507 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4509 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004510
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004511 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004512 * FIXME IPS should be fine as long as one plane is
4513 * enabled, but in practice it seems to have problems
4514 * when going from primary only to sprite only and vice
4515 * versa.
4516 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004517 hsw_enable_ips(intel_crtc);
4518
Daniel Vetterf99d7062014-06-19 16:01:59 +02004519 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004520 * Gen2 reports pipe underruns whenever all planes are disabled.
4521 * So don't enable underrun reporting before at least some planes
4522 * are enabled.
4523 * FIXME: Need to fix the logic to work when we turn off all planes
4524 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004525 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004526 if (IS_GEN2(dev))
4527 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4528
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004529 /* Underruns don't always raise interrupts, so check manually. */
4530 intel_check_cpu_fifo_underruns(dev_priv);
4531 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004532}
4533
Ville Syrjälä2622a082016-03-09 19:07:26 +02004534/* FIXME move all this to pre_plane_update() with proper state tracking */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004535static void
4536intel_pre_disable_primary(struct drm_crtc *crtc)
4537{
4538 struct drm_device *dev = crtc->dev;
4539 struct drm_i915_private *dev_priv = dev->dev_private;
4540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4541 int pipe = intel_crtc->pipe;
4542
4543 /*
4544 * Gen2 reports pipe underruns whenever all planes are disabled.
4545 * So diasble underrun reporting before all the planes get disabled.
4546 * FIXME: Need to fix the logic to work when we turn off all planes
4547 * but leave the pipe running.
4548 */
4549 if (IS_GEN2(dev))
4550 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4551
4552 /*
Ville Syrjälä2622a082016-03-09 19:07:26 +02004553 * FIXME IPS should be fine as long as one plane is
4554 * enabled, but in practice it seems to have problems
4555 * when going from primary only to sprite only and vice
4556 * versa.
4557 */
4558 hsw_disable_ips(intel_crtc);
4559}
4560
4561/* FIXME get rid of this and use pre_plane_update */
4562static void
4563intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4564{
4565 struct drm_device *dev = crtc->dev;
4566 struct drm_i915_private *dev_priv = dev->dev_private;
4567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4568 int pipe = intel_crtc->pipe;
4569
4570 intel_pre_disable_primary(crtc);
4571
4572 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004573 * Vblank time updates from the shadow to live plane control register
4574 * are blocked if the memory self-refresh mode is active at that
4575 * moment. So to make sure the plane gets truly disabled, disable
4576 * first the self-refresh mode. The self-refresh enable bit in turn
4577 * will be checked/applied by the HW only at the next frame start
4578 * event which is after the vblank start event, so we need to have a
4579 * wait-for-vblank between disabling the plane and the pipe.
4580 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004581 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004582 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004583 dev_priv->wm.vlv.cxsr = false;
4584 intel_wait_for_vblank(dev, pipe);
4585 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004586}
4587
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004588static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004589{
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004590 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
4591 struct drm_atomic_state *old_state = old_crtc_state->base.state;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004592 struct intel_crtc_state *pipe_config =
4593 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004594 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004595 struct drm_plane *primary = crtc->base.primary;
4596 struct drm_plane_state *old_pri_state =
4597 drm_atomic_get_existing_plane_state(old_state, primary);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004598
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004599 intel_frontbuffer_flip(dev, pipe_config->fb_bits);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004600
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004601 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004602
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004603 if (pipe_config->update_wm_post && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004604 intel_update_watermarks(&crtc->base);
4605
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004606 if (old_pri_state) {
4607 struct intel_plane_state *primary_state =
4608 to_intel_plane_state(primary->state);
4609 struct intel_plane_state *old_primary_state =
4610 to_intel_plane_state(old_pri_state);
4611
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004612 intel_fbc_post_update(crtc);
4613
Maarten Lankhorstcd202f62016-03-09 10:35:44 +01004614 if (primary_state->visible &&
4615 (needs_modeset(&pipe_config->base) ||
4616 !old_primary_state->visible))
4617 intel_post_enable_primary(&crtc->base);
4618 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004619}
4620
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004621static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004622{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004623 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004624 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004625 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004626 struct intel_crtc_state *pipe_config =
4627 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004628 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4629 struct drm_plane *primary = crtc->base.primary;
4630 struct drm_plane_state *old_pri_state =
4631 drm_atomic_get_existing_plane_state(old_state, primary);
4632 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004633
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004634 if (old_pri_state) {
4635 struct intel_plane_state *primary_state =
4636 to_intel_plane_state(primary->state);
4637 struct intel_plane_state *old_primary_state =
4638 to_intel_plane_state(old_pri_state);
4639
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +01004640 intel_fbc_pre_update(crtc);
4641
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004642 if (old_primary_state->visible &&
4643 (modeset || !primary_state->visible))
4644 intel_pre_disable_primary(&crtc->base);
4645 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004646
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004647 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004648 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004649
Ville Syrjälä2622a082016-03-09 19:07:26 +02004650 /*
4651 * Vblank time updates from the shadow to live plane control register
4652 * are blocked if the memory self-refresh mode is active at that
4653 * moment. So to make sure the plane gets truly disabled, disable
4654 * first the self-refresh mode. The self-refresh enable bit in turn
4655 * will be checked/applied by the HW only at the next frame start
4656 * event which is after the vblank start event, so we need to have a
4657 * wait-for-vblank between disabling the plane and the pipe.
4658 */
4659 if (old_crtc_state->base.active) {
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004660 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä2622a082016-03-09 19:07:26 +02004661 dev_priv->wm.vlv.cxsr = false;
4662 intel_wait_for_vblank(dev, crtc->pipe);
4663 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004664 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004665
Matt Ropered4a6a72016-02-23 17:20:13 -08004666 /*
4667 * IVB workaround: must disable low power watermarks for at least
4668 * one frame before enabling scaling. LP watermarks can be re-enabled
4669 * when scaling is disabled.
4670 *
4671 * WaCxSRDisabledForSpriteScaling:ivb
4672 */
4673 if (pipe_config->disable_lp_wm) {
4674 ilk_disable_lp_wm(dev);
4675 intel_wait_for_vblank(dev, crtc->pipe);
4676 }
4677
4678 /*
4679 * If we're doing a modeset, we're done. No need to do any pre-vblank
4680 * watermark programming here.
4681 */
4682 if (needs_modeset(&pipe_config->base))
4683 return;
4684
4685 /*
4686 * For platforms that support atomic watermarks, program the
4687 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4688 * will be the intermediate values that are safe for both pre- and
4689 * post- vblank; when vblank happens, the 'active' values will be set
4690 * to the final 'target' values and we'll do this again to get the
4691 * optimal watermarks. For gen9+ platforms, the values we program here
4692 * will be the final target values which will get automatically latched
4693 * at vblank time; no further programming will be necessary.
4694 *
4695 * If a platform hasn't been transitioned to atomic watermarks yet,
4696 * we'll continue to update watermarks the old way, if flags tell
4697 * us to.
4698 */
4699 if (dev_priv->display.initial_watermarks != NULL)
4700 dev_priv->display.initial_watermarks(pipe_config);
Ville Syrjäläcaed3612016-03-09 19:07:25 +02004701 else if (pipe_config->update_wm_pre)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004702 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004703}
4704
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004705static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004706{
4707 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004709 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004710 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004711
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004712 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004713
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004714 drm_for_each_plane_mask(p, dev, plane_mask)
4715 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004716
Daniel Vetterf99d7062014-06-19 16:01:59 +02004717 /*
4718 * FIXME: Once we grow proper nuclear flip support out of this we need
4719 * to compute the mask of flip planes precisely. For the time being
4720 * consider this a flip to a NULL plane.
4721 */
4722 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004723}
4724
Jesse Barnesf67a5592011-01-05 10:31:48 -08004725static void ironlake_crtc_enable(struct drm_crtc *crtc)
4726{
4727 struct drm_device *dev = crtc->dev;
4728 struct drm_i915_private *dev_priv = dev->dev_private;
4729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004730 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004731 int pipe = intel_crtc->pipe;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004732 struct intel_crtc_state *pipe_config =
4733 to_intel_crtc_state(crtc->state);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004734
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004735 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004736 return;
4737
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004738 /*
4739 * Sometimes spurious CPU pipe underruns happen during FDI
4740 * training, at least with VGA+HDMI cloning. Suppress them.
4741 *
4742 * On ILK we get an occasional spurious CPU pipe underruns
4743 * between eDP port A enable and vdd enable. Also PCH port
4744 * enable seems to result in the occasional CPU pipe underrun.
4745 *
4746 * Spurious PCH underruns also occur during PCH enabling.
4747 */
4748 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
4749 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004750 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004751 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4752
4753 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004754 intel_prepare_shared_dpll(intel_crtc);
4755
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004756 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304757 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004758
4759 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02004760 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004761
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004762 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004763 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004764 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004765 }
4766
4767 ironlake_set_pipeconf(crtc);
4768
Jesse Barnesf67a5592011-01-05 10:31:48 -08004769 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004770
Daniel Vetterf6736a12013-06-05 13:34:30 +02004771 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004772 if (encoder->pre_enable)
4773 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004774
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004775 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004776 /* Note: FDI PLL enabling _must_ be done before we enable the
4777 * cpu pipes, hence this is separate from all the other fdi/pch
4778 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004779 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004780 } else {
4781 assert_fdi_tx_disabled(dev_priv, pipe);
4782 assert_fdi_rx_disabled(dev_priv, pipe);
4783 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004784
Jesse Barnesb074cec2013-04-25 12:55:02 -07004785 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004786
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004787 /*
4788 * On ILK+ LUT must be loaded before the pipe is running but with
4789 * clocks enabled
4790 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004791 intel_color_load_luts(&pipe_config->base);
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004792
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004793 if (dev_priv->display.initial_watermarks != NULL)
4794 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004795 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004796
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004797 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004798 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004799
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004800 assert_vblank_disabled(crtc);
4801 drm_crtc_vblank_on(crtc);
4802
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004803 for_each_encoder_on_crtc(dev, crtc, encoder)
4804 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004805
4806 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004807 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004808
4809 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4810 if (intel_crtc->config->has_pch_encoder)
4811 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004812 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004813 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004814}
4815
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004816/* IPS only exists on ULT machines and is tied to pipe A. */
4817static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4818{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004819 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004820}
4821
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004822static void haswell_crtc_enable(struct drm_crtc *crtc)
4823{
4824 struct drm_device *dev = crtc->dev;
4825 struct drm_i915_private *dev_priv = dev->dev_private;
4826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4827 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004828 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
Jani Nikula4d1de972016-03-18 17:05:42 +02004829 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004830 struct intel_crtc_state *pipe_config =
4831 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004832
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004833 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004834 return;
4835
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004836 if (intel_crtc->config->has_pch_encoder)
4837 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4838 false);
4839
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02004840 if (intel_crtc->config->shared_dpll)
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004841 intel_enable_shared_dpll(intel_crtc);
4842
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004843 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304844 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004845
Jani Nikula4d1de972016-03-18 17:05:42 +02004846 if (!intel_crtc->config->has_dsi_encoder)
4847 intel_set_pipe_timings(intel_crtc);
4848
Jani Nikulabc58be62016-03-18 17:05:39 +02004849 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004850
Jani Nikula4d1de972016-03-18 17:05:42 +02004851 if (cpu_transcoder != TRANSCODER_EDP &&
4852 !transcoder_is_dsi(cpu_transcoder)) {
4853 I915_WRITE(PIPE_MULT(cpu_transcoder),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004854 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004855 }
4856
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004857 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004858 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004859 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004860 }
4861
Jani Nikula4d1de972016-03-18 17:05:42 +02004862 if (!intel_crtc->config->has_dsi_encoder)
4863 haswell_set_pipeconf(crtc);
4864
Jani Nikula391bf042016-03-18 17:05:40 +02004865 haswell_set_pipemisc(crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +02004866
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004867 intel_color_set_csc(&pipe_config->base);
Daniel Vetter229fca92014-04-24 23:55:09 +02004868
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004869 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004870
Daniel Vetter6b698512015-11-28 11:05:39 +01004871 if (intel_crtc->config->has_pch_encoder)
4872 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4873 else
4874 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4875
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304876 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004877 if (encoder->pre_enable)
4878 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304879 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004880
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004881 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03004882 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03004883
Jani Nikulaa65347b2015-11-27 12:21:46 +02004884 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304885 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004886
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004887 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004888 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004889 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07004890 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004891
4892 /*
4893 * On ILK+ LUT must be loaded before the pipe is running but with
4894 * clocks enabled
4895 */
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02004896 intel_color_load_luts(&pipe_config->base);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004897
Paulo Zanoni1f544382012-10-24 11:32:00 -02004898 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02004899 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304900 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004901
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004902 if (dev_priv->display.initial_watermarks != NULL)
4903 dev_priv->display.initial_watermarks(pipe_config);
4904 else
4905 intel_update_watermarks(crtc);
Jani Nikula4d1de972016-03-18 17:05:42 +02004906
4907 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
4908 if (!intel_crtc->config->has_dsi_encoder)
4909 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004910
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004911 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004912 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004913
Jani Nikulaa65347b2015-11-27 12:21:46 +02004914 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004915 intel_ddi_set_vc_payload_alloc(crtc, true);
4916
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004917 assert_vblank_disabled(crtc);
4918 drm_crtc_vblank_on(crtc);
4919
Jani Nikula8807e552013-08-30 19:40:32 +03004920 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004921 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004922 intel_opregion_notify_encoder(encoder, true);
4923 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004924
Daniel Vetter6b698512015-11-28 11:05:39 +01004925 if (intel_crtc->config->has_pch_encoder) {
4926 intel_wait_for_vblank(dev, pipe);
4927 intel_wait_for_vblank(dev, pipe);
4928 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004929 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4930 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01004931 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02004932
Paulo Zanonie4916942013-09-20 16:21:19 -03004933 /* If we change the relative order between pipe/planes enabling, we need
4934 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004935 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4936 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4937 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4938 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4939 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004940}
4941
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004942static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004943{
4944 struct drm_device *dev = crtc->base.dev;
4945 struct drm_i915_private *dev_priv = dev->dev_private;
4946 int pipe = crtc->pipe;
4947
4948 /* To avoid upsetting the power well on haswell only disable the pfit if
4949 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004950 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004951 I915_WRITE(PF_CTL(pipe), 0);
4952 I915_WRITE(PF_WIN_POS(pipe), 0);
4953 I915_WRITE(PF_WIN_SZ(pipe), 0);
4954 }
4955}
4956
Jesse Barnes6be4a602010-09-10 10:26:01 -07004957static void ironlake_crtc_disable(struct drm_crtc *crtc)
4958{
4959 struct drm_device *dev = crtc->dev;
4960 struct drm_i915_private *dev_priv = dev->dev_private;
4961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004962 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004963 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004964
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004965 /*
4966 * Sometimes spurious CPU pipe underruns happen when the
4967 * pipe is already disabled, but FDI RX/TX is still enabled.
4968 * Happens at least with VGA+HDMI cloning. Suppress them.
4969 */
4970 if (intel_crtc->config->has_pch_encoder) {
4971 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004972 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004973 }
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004974
Daniel Vetterea9d7582012-07-10 10:42:52 +02004975 for_each_encoder_on_crtc(dev, crtc, encoder)
4976 encoder->disable(encoder);
4977
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004978 drm_crtc_vblank_off(crtc);
4979 assert_vblank_disabled(crtc);
4980
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004981 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004982
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02004983 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004984
Ville Syrjäläb2c05932016-04-01 21:53:17 +03004985 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä5a74f702015-05-05 17:17:38 +03004986 ironlake_fdi_disable(crtc);
4987
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004988 for_each_encoder_on_crtc(dev, crtc, encoder)
4989 if (encoder->post_disable)
4990 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004991
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004992 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004993 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004994
Daniel Vetterd925c592013-06-05 13:34:04 +02004995 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004996 i915_reg_t reg;
4997 u32 temp;
4998
Daniel Vetterd925c592013-06-05 13:34:04 +02004999 /* disable TRANS_DP_CTL */
5000 reg = TRANS_DP_CTL(pipe);
5001 temp = I915_READ(reg);
5002 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5003 TRANS_DP_PORT_SEL_MASK);
5004 temp |= TRANS_DP_PORT_SEL_NONE;
5005 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005006
Daniel Vetterd925c592013-06-05 13:34:04 +02005007 /* disable DPLL_SEL */
5008 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005009 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005010 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005011 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005012
Daniel Vetterd925c592013-06-05 13:34:04 +02005013 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005014 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005015
Ville Syrjäläb2c05932016-04-01 21:53:17 +03005016 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005017 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005018}
5019
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005020static void haswell_crtc_disable(struct drm_crtc *crtc)
5021{
5022 struct drm_device *dev = crtc->dev;
5023 struct drm_i915_private *dev_priv = dev->dev_private;
5024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5025 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005026 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005027
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005028 if (intel_crtc->config->has_pch_encoder)
5029 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5030 false);
5031
Jani Nikula8807e552013-08-30 19:40:32 +03005032 for_each_encoder_on_crtc(dev, crtc, encoder) {
5033 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005034 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005035 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005036
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005037 drm_crtc_vblank_off(crtc);
5038 assert_vblank_disabled(crtc);
5039
Jani Nikula4d1de972016-03-18 17:05:42 +02005040 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5041 if (!intel_crtc->config->has_dsi_encoder)
5042 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005043
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005044 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005045 intel_ddi_set_vc_payload_alloc(crtc, false);
5046
Jani Nikulaa65347b2015-11-27 12:21:46 +02005047 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305048 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005049
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005050 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005051 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005052 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005053 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005054
Jani Nikulaa65347b2015-11-27 12:21:46 +02005055 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305056 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005057
Imre Deak97b040a2014-06-25 22:01:50 +03005058 for_each_encoder_on_crtc(dev, crtc, encoder)
5059 if (encoder->post_disable)
5060 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005061
Ville Syrjälä92966a32015-12-08 16:05:48 +02005062 if (intel_crtc->config->has_pch_encoder) {
5063 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005064 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005065 intel_ddi_fdi_disable(crtc);
5066
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005067 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5068 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005069 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005070}
5071
Jesse Barnes2dd24552013-04-25 12:55:01 -07005072static void i9xx_pfit_enable(struct intel_crtc *crtc)
5073{
5074 struct drm_device *dev = crtc->base.dev;
5075 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005076 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005077
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005078 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005079 return;
5080
Daniel Vetterc0b03412013-05-28 12:05:54 +02005081 /*
5082 * The panel fitter should only be adjusted whilst the pipe is disabled,
5083 * according to register description and PRM.
5084 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005085 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5086 assert_pipe_disabled(dev_priv, crtc->pipe);
5087
Jesse Barnesb074cec2013-04-25 12:55:02 -07005088 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5089 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005090
5091 /* Border color in case we don't scale up to the full screen. Black by
5092 * default, change to something else for debugging. */
5093 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005094}
5095
Dave Airlied05410f2014-06-05 13:22:59 +10005096static enum intel_display_power_domain port_to_power_domain(enum port port)
5097{
5098 switch (port) {
5099 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005100 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005101 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005102 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005103 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005104 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005105 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005106 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005107 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005108 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005109 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005110 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005111 return POWER_DOMAIN_PORT_OTHER;
5112 }
5113}
5114
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005115static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5116{
5117 switch (port) {
5118 case PORT_A:
5119 return POWER_DOMAIN_AUX_A;
5120 case PORT_B:
5121 return POWER_DOMAIN_AUX_B;
5122 case PORT_C:
5123 return POWER_DOMAIN_AUX_C;
5124 case PORT_D:
5125 return POWER_DOMAIN_AUX_D;
5126 case PORT_E:
5127 /* FIXME: Check VBT for actual wiring of PORT E */
5128 return POWER_DOMAIN_AUX_D;
5129 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005130 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005131 return POWER_DOMAIN_AUX_A;
5132 }
5133}
5134
Imre Deak319be8a2014-03-04 19:22:57 +02005135enum intel_display_power_domain
5136intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005137{
Imre Deak319be8a2014-03-04 19:22:57 +02005138 struct drm_device *dev = intel_encoder->base.dev;
5139 struct intel_digital_port *intel_dig_port;
5140
5141 switch (intel_encoder->type) {
5142 case INTEL_OUTPUT_UNKNOWN:
5143 /* Only DDI platforms should ever use this output type */
5144 WARN_ON_ONCE(!HAS_DDI(dev));
5145 case INTEL_OUTPUT_DISPLAYPORT:
5146 case INTEL_OUTPUT_HDMI:
5147 case INTEL_OUTPUT_EDP:
5148 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005149 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005150 case INTEL_OUTPUT_DP_MST:
5151 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5152 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005153 case INTEL_OUTPUT_ANALOG:
5154 return POWER_DOMAIN_PORT_CRT;
5155 case INTEL_OUTPUT_DSI:
5156 return POWER_DOMAIN_PORT_DSI;
5157 default:
5158 return POWER_DOMAIN_PORT_OTHER;
5159 }
5160}
5161
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005162enum intel_display_power_domain
5163intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5164{
5165 struct drm_device *dev = intel_encoder->base.dev;
5166 struct intel_digital_port *intel_dig_port;
5167
5168 switch (intel_encoder->type) {
5169 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005170 case INTEL_OUTPUT_HDMI:
5171 /*
5172 * Only DDI platforms should ever use these output types.
5173 * We can get here after the HDMI detect code has already set
5174 * the type of the shared encoder. Since we can't be sure
5175 * what's the status of the given connectors, play safe and
5176 * run the DP detection too.
5177 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005178 WARN_ON_ONCE(!HAS_DDI(dev));
5179 case INTEL_OUTPUT_DISPLAYPORT:
5180 case INTEL_OUTPUT_EDP:
5181 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5182 return port_to_aux_power_domain(intel_dig_port->port);
5183 case INTEL_OUTPUT_DP_MST:
5184 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5185 return port_to_aux_power_domain(intel_dig_port->port);
5186 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005187 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005188 return POWER_DOMAIN_AUX_A;
5189 }
5190}
5191
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005192static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5193 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005194{
5195 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005196 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5198 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005199 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005200 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005201
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005202 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005203 return 0;
5204
Imre Deak77d22dc2014-03-05 16:20:52 +02005205 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5206 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005207 if (crtc_state->pch_pfit.enabled ||
5208 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005209 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5210
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005211 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5212 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5213
Imre Deak319be8a2014-03-04 19:22:57 +02005214 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005215 }
Imre Deak319be8a2014-03-04 19:22:57 +02005216
Maarten Lankhorst15e7ec22016-03-14 09:27:54 +01005217 if (crtc_state->shared_dpll)
5218 mask |= BIT(POWER_DOMAIN_PLLS);
5219
Imre Deak77d22dc2014-03-05 16:20:52 +02005220 return mask;
5221}
5222
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005223static unsigned long
5224modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5225 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005226{
5227 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5229 enum intel_display_power_domain domain;
5230 unsigned long domains, new_domains, old_domains;
5231
5232 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005233 intel_crtc->enabled_power_domains = new_domains =
5234 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005235
5236 domains = new_domains & ~old_domains;
5237
5238 for_each_power_domain(domain, domains)
5239 intel_display_power_get(dev_priv, domain);
5240
5241 return old_domains & ~new_domains;
5242}
5243
5244static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5245 unsigned long domains)
5246{
5247 enum intel_display_power_domain domain;
5248
5249 for_each_power_domain(domain, domains)
5250 intel_display_power_put(dev_priv, domain);
5251}
5252
Mika Kaholaadafdc62015-08-18 14:36:59 +03005253static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5254{
5255 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5256
5257 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5258 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5259 return max_cdclk_freq;
5260 else if (IS_CHERRYVIEW(dev_priv))
5261 return max_cdclk_freq*95/100;
5262 else if (INTEL_INFO(dev_priv)->gen < 4)
5263 return 2*max_cdclk_freq*90/100;
5264 else
5265 return max_cdclk_freq*90/100;
5266}
5267
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005268static void intel_update_max_cdclk(struct drm_device *dev)
5269{
5270 struct drm_i915_private *dev_priv = dev->dev_private;
5271
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005272 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005273 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5274
5275 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5276 dev_priv->max_cdclk_freq = 675000;
5277 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5278 dev_priv->max_cdclk_freq = 540000;
5279 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5280 dev_priv->max_cdclk_freq = 450000;
5281 else
5282 dev_priv->max_cdclk_freq = 337500;
Matt Roper281c1142016-04-05 14:37:19 -07005283 } else if (IS_BROXTON(dev)) {
5284 dev_priv->max_cdclk_freq = 624000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005285 } else if (IS_BROADWELL(dev)) {
5286 /*
5287 * FIXME with extra cooling we can allow
5288 * 540 MHz for ULX and 675 Mhz for ULT.
5289 * How can we know if extra cooling is
5290 * available? PCI ID, VTB, something else?
5291 */
5292 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5293 dev_priv->max_cdclk_freq = 450000;
5294 else if (IS_BDW_ULX(dev))
5295 dev_priv->max_cdclk_freq = 450000;
5296 else if (IS_BDW_ULT(dev))
5297 dev_priv->max_cdclk_freq = 540000;
5298 else
5299 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005300 } else if (IS_CHERRYVIEW(dev)) {
5301 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005302 } else if (IS_VALLEYVIEW(dev)) {
5303 dev_priv->max_cdclk_freq = 400000;
5304 } else {
5305 /* otherwise assume cdclk is fixed */
5306 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5307 }
5308
Mika Kaholaadafdc62015-08-18 14:36:59 +03005309 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5310
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005311 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5312 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005313
5314 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5315 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005316}
5317
5318static void intel_update_cdclk(struct drm_device *dev)
5319{
5320 struct drm_i915_private *dev_priv = dev->dev_private;
5321
5322 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5323 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5324 dev_priv->cdclk_freq);
5325
5326 /*
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005327 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
5328 * Programmng [sic] note: bit[9:2] should be programmed to the number
5329 * of cdclk that generates 4MHz reference clock freq which is used to
5330 * generate GMBus clock. This will vary with the cdclk freq.
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005331 */
Ville Syrjäläb5d99ff2016-04-26 19:46:34 +03005332 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005333 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005334
5335 if (dev_priv->max_cdclk_freq == 0)
5336 intel_update_max_cdclk(dev);
5337}
5338
Imre Deakc6c46962016-04-01 16:02:40 +03005339static void broxton_set_cdclk(struct drm_i915_private *dev_priv, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305340{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305341 uint32_t divider;
5342 uint32_t ratio;
5343 uint32_t current_freq;
5344 int ret;
5345
5346 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5347 switch (frequency) {
5348 case 144000:
5349 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5350 ratio = BXT_DE_PLL_RATIO(60);
5351 break;
5352 case 288000:
5353 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5354 ratio = BXT_DE_PLL_RATIO(60);
5355 break;
5356 case 384000:
5357 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5358 ratio = BXT_DE_PLL_RATIO(60);
5359 break;
5360 case 576000:
5361 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5362 ratio = BXT_DE_PLL_RATIO(60);
5363 break;
5364 case 624000:
5365 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5366 ratio = BXT_DE_PLL_RATIO(65);
5367 break;
5368 case 19200:
5369 /*
5370 * Bypass frequency with DE PLL disabled. Init ratio, divider
5371 * to suppress GCC warning.
5372 */
5373 ratio = 0;
5374 divider = 0;
5375 break;
5376 default:
5377 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5378
5379 return;
5380 }
5381
5382 mutex_lock(&dev_priv->rps.hw_lock);
5383 /* Inform power controller of upcoming frequency change */
5384 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5385 0x80000000);
5386 mutex_unlock(&dev_priv->rps.hw_lock);
5387
5388 if (ret) {
5389 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5390 ret, frequency);
5391 return;
5392 }
5393
5394 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5395 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5396 current_freq = current_freq * 500 + 1000;
5397
5398 /*
5399 * DE PLL has to be disabled when
5400 * - setting to 19.2MHz (bypass, PLL isn't used)
5401 * - before setting to 624MHz (PLL needs toggling)
5402 * - before setting to any frequency from 624MHz (PLL needs toggling)
5403 */
5404 if (frequency == 19200 || frequency == 624000 ||
5405 current_freq == 624000) {
5406 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5407 /* Timeout 200us */
5408 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5409 1))
5410 DRM_ERROR("timout waiting for DE PLL unlock\n");
5411 }
5412
5413 if (frequency != 19200) {
5414 uint32_t val;
5415
5416 val = I915_READ(BXT_DE_PLL_CTL);
5417 val &= ~BXT_DE_PLL_RATIO_MASK;
5418 val |= ratio;
5419 I915_WRITE(BXT_DE_PLL_CTL, val);
5420
5421 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5422 /* Timeout 200us */
5423 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5424 DRM_ERROR("timeout waiting for DE PLL lock\n");
5425
5426 val = I915_READ(CDCLK_CTL);
5427 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5428 val |= divider;
5429 /*
5430 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5431 * enable otherwise.
5432 */
5433 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5434 if (frequency >= 500000)
5435 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5436
5437 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5438 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5439 val |= (frequency - 1000) / 500;
5440 I915_WRITE(CDCLK_CTL, val);
5441 }
5442
5443 mutex_lock(&dev_priv->rps.hw_lock);
5444 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5445 DIV_ROUND_UP(frequency, 25000));
5446 mutex_unlock(&dev_priv->rps.hw_lock);
5447
5448 if (ret) {
5449 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5450 ret, frequency);
5451 return;
5452 }
5453
Imre Deakc6c46962016-04-01 16:02:40 +03005454 intel_update_cdclk(dev_priv->dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305455}
5456
Imre Deakc2e001e2016-04-01 16:02:43 +03005457static bool broxton_cdclk_is_enabled(struct drm_i915_private *dev_priv)
5458{
5459 if (!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE))
5460 return false;
5461
5462 /* TODO: Check for a valid CDCLK rate */
5463
5464 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_REQUEST)) {
5465 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power not requested\n");
5466
5467 return false;
5468 }
5469
5470 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE)) {
5471 DRM_DEBUG_DRIVER("CDCLK enabled, but DBUF power hasn't settled\n");
5472
5473 return false;
5474 }
5475
5476 return true;
5477}
5478
Imre Deakadc7f042016-04-04 17:27:10 +03005479bool broxton_cdclk_verify_state(struct drm_i915_private *dev_priv)
5480{
5481 return broxton_cdclk_is_enabled(dev_priv);
5482}
5483
Imre Deakc6c46962016-04-01 16:02:40 +03005484void broxton_init_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305485{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305486 /* check if cd clock is enabled */
Imre Deakc2e001e2016-04-01 16:02:43 +03005487 if (broxton_cdclk_is_enabled(dev_priv)) {
5488 DRM_DEBUG_KMS("CDCLK already enabled, won't reprogram it\n");
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305489 return;
5490 }
5491
Imre Deakc2e001e2016-04-01 16:02:43 +03005492 DRM_DEBUG_KMS("CDCLK not enabled, enabling it\n");
5493
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305494 /*
5495 * FIXME:
5496 * - The initial CDCLK needs to be read from VBT.
5497 * Need to make this change after VBT has changes for BXT.
5498 * - check if setting the max (or any) cdclk freq is really necessary
5499 * here, it belongs to modeset time
5500 */
Imre Deakc6c46962016-04-01 16:02:40 +03005501 broxton_set_cdclk(dev_priv, 624000);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305502
5503 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005504 POSTING_READ(DBUF_CTL);
5505
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305506 udelay(10);
5507
5508 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5509 DRM_ERROR("DBuf power enable timeout!\n");
5510}
5511
Imre Deakc6c46962016-04-01 16:02:40 +03005512void broxton_uninit_cdclk(struct drm_i915_private *dev_priv)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305513{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305514 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005515 POSTING_READ(DBUF_CTL);
5516
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305517 udelay(10);
5518
5519 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5520 DRM_ERROR("DBuf power disable timeout!\n");
5521
5522 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
Imre Deakc6c46962016-04-01 16:02:40 +03005523 broxton_set_cdclk(dev_priv, 19200);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305524}
5525
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005526static const struct skl_cdclk_entry {
5527 unsigned int freq;
5528 unsigned int vco;
5529} skl_cdclk_frequencies[] = {
5530 { .freq = 308570, .vco = 8640 },
5531 { .freq = 337500, .vco = 8100 },
5532 { .freq = 432000, .vco = 8640 },
5533 { .freq = 450000, .vco = 8100 },
5534 { .freq = 540000, .vco = 8100 },
5535 { .freq = 617140, .vco = 8640 },
5536 { .freq = 675000, .vco = 8100 },
5537};
5538
5539static unsigned int skl_cdclk_decimal(unsigned int freq)
5540{
5541 return (freq - 1000) / 500;
5542}
5543
5544static unsigned int skl_cdclk_get_vco(unsigned int freq)
5545{
5546 unsigned int i;
5547
5548 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5549 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5550
5551 if (e->freq == freq)
5552 return e->vco;
5553 }
5554
5555 return 8100;
5556}
5557
5558static void
5559skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5560{
5561 unsigned int min_freq;
5562 u32 val;
5563
5564 /* select the minimum CDCLK before enabling DPLL 0 */
5565 val = I915_READ(CDCLK_CTL);
5566 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5567 val |= CDCLK_FREQ_337_308;
5568
5569 if (required_vco == 8640)
5570 min_freq = 308570;
5571 else
5572 min_freq = 337500;
5573
5574 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5575
5576 I915_WRITE(CDCLK_CTL, val);
5577 POSTING_READ(CDCLK_CTL);
5578
5579 /*
5580 * We always enable DPLL0 with the lowest link rate possible, but still
5581 * taking into account the VCO required to operate the eDP panel at the
5582 * desired frequency. The usual DP link rates operate with a VCO of
5583 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5584 * The modeset code is responsible for the selection of the exact link
5585 * rate later on, with the constraint of choosing a frequency that
5586 * works with required_vco.
5587 */
5588 val = I915_READ(DPLL_CTRL1);
5589
5590 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5591 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5592 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5593 if (required_vco == 8640)
5594 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5595 SKL_DPLL0);
5596 else
5597 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5598 SKL_DPLL0);
5599
5600 I915_WRITE(DPLL_CTRL1, val);
5601 POSTING_READ(DPLL_CTRL1);
5602
5603 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5604
5605 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5606 DRM_ERROR("DPLL0 not locked\n");
5607}
5608
5609static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5610{
5611 int ret;
5612 u32 val;
5613
5614 /* inform PCU we want to change CDCLK */
5615 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5616 mutex_lock(&dev_priv->rps.hw_lock);
5617 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5618 mutex_unlock(&dev_priv->rps.hw_lock);
5619
5620 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5621}
5622
5623static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5624{
5625 unsigned int i;
5626
5627 for (i = 0; i < 15; i++) {
5628 if (skl_cdclk_pcu_ready(dev_priv))
5629 return true;
5630 udelay(10);
5631 }
5632
5633 return false;
5634}
5635
5636static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5637{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005638 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005639 u32 freq_select, pcu_ack;
5640
5641 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5642
5643 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5644 DRM_ERROR("failed to inform PCU about cdclk change\n");
5645 return;
5646 }
5647
5648 /* set CDCLK_CTL */
5649 switch(freq) {
5650 case 450000:
5651 case 432000:
5652 freq_select = CDCLK_FREQ_450_432;
5653 pcu_ack = 1;
5654 break;
5655 case 540000:
5656 freq_select = CDCLK_FREQ_540;
5657 pcu_ack = 2;
5658 break;
5659 case 308570:
5660 case 337500:
5661 default:
5662 freq_select = CDCLK_FREQ_337_308;
5663 pcu_ack = 0;
5664 break;
5665 case 617140:
5666 case 675000:
5667 freq_select = CDCLK_FREQ_675_617;
5668 pcu_ack = 3;
5669 break;
5670 }
5671
5672 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5673 POSTING_READ(CDCLK_CTL);
5674
5675 /* inform PCU of the change */
5676 mutex_lock(&dev_priv->rps.hw_lock);
5677 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5678 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005679
5680 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005681}
5682
5683void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5684{
5685 /* disable DBUF power */
5686 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5687 POSTING_READ(DBUF_CTL);
5688
5689 udelay(10);
5690
5691 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5692 DRM_ERROR("DBuf power disable timeout\n");
5693
Imre Deakab96c1ee2015-11-04 19:24:18 +02005694 /* disable DPLL0 */
5695 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5696 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5697 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005698}
5699
5700void skl_init_cdclk(struct drm_i915_private *dev_priv)
5701{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005702 unsigned int required_vco;
5703
Gary Wang39d9b852015-08-28 16:40:34 +08005704 /* DPLL0 not enabled (happens on early BIOS versions) */
5705 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5706 /* enable DPLL0 */
5707 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5708 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005709 }
5710
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005711 /* set CDCLK to the frequency the BIOS chose */
5712 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5713
5714 /* enable DBUF power */
5715 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5716 POSTING_READ(DBUF_CTL);
5717
5718 udelay(10);
5719
5720 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5721 DRM_ERROR("DBuf power enable timeout\n");
5722}
5723
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305724int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5725{
5726 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5727 uint32_t cdctl = I915_READ(CDCLK_CTL);
5728 int freq = dev_priv->skl_boot_cdclk;
5729
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305730 /*
5731 * check if the pre-os intialized the display
5732 * There is SWF18 scratchpad register defined which is set by the
5733 * pre-os which can be used by the OS drivers to check the status
5734 */
5735 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5736 goto sanitize;
5737
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305738 /* Is PLL enabled and locked ? */
5739 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5740 goto sanitize;
5741
5742 /* DPLL okay; verify the cdclock
5743 *
5744 * Noticed in some instances that the freq selection is correct but
5745 * decimal part is programmed wrong from BIOS where pre-os does not
5746 * enable display. Verify the same as well.
5747 */
5748 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5749 /* All well; nothing to sanitize */
5750 return false;
5751sanitize:
5752 /*
5753 * As of now initialize with max cdclk till
5754 * we get dynamic cdclk support
5755 * */
5756 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5757 skl_init_cdclk(dev_priv);
5758
5759 /* we did have to sanitize */
5760 return true;
5761}
5762
Jesse Barnes30a970c2013-11-04 13:48:12 -08005763/* Adjust CDclk dividers to allow high res or save power if possible */
5764static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5765{
5766 struct drm_i915_private *dev_priv = dev->dev_private;
5767 u32 val, cmd;
5768
Vandana Kannan164dfd22014-11-24 13:37:41 +05305769 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5770 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005771
Ville Syrjälädfcab172014-06-13 13:37:47 +03005772 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005773 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005774 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005775 cmd = 1;
5776 else
5777 cmd = 0;
5778
5779 mutex_lock(&dev_priv->rps.hw_lock);
5780 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5781 val &= ~DSPFREQGUAR_MASK;
5782 val |= (cmd << DSPFREQGUAR_SHIFT);
5783 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5784 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5785 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5786 50)) {
5787 DRM_ERROR("timed out waiting for CDclk change\n");
5788 }
5789 mutex_unlock(&dev_priv->rps.hw_lock);
5790
Ville Syrjälä54433e92015-05-26 20:42:31 +03005791 mutex_lock(&dev_priv->sb_lock);
5792
Ville Syrjälädfcab172014-06-13 13:37:47 +03005793 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005794 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005795
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005796 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005797
Jesse Barnes30a970c2013-11-04 13:48:12 -08005798 /* adjust cdclk divider */
5799 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005800 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005801 val |= divider;
5802 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005803
5804 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005805 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005806 50))
5807 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005808 }
5809
Jesse Barnes30a970c2013-11-04 13:48:12 -08005810 /* adjust self-refresh exit latency value */
5811 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5812 val &= ~0x7f;
5813
5814 /*
5815 * For high bandwidth configs, we set a higher latency in the bunit
5816 * so that the core display fetch happens in time to avoid underruns.
5817 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005818 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005819 val |= 4500 / 250; /* 4.5 usec */
5820 else
5821 val |= 3000 / 250; /* 3.0 usec */
5822 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005823
Ville Syrjäläa5805162015-05-26 20:42:30 +03005824 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005825
Ville Syrjäläb6283052015-06-03 15:45:07 +03005826 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005827}
5828
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005829static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5830{
5831 struct drm_i915_private *dev_priv = dev->dev_private;
5832 u32 val, cmd;
5833
Vandana Kannan164dfd22014-11-24 13:37:41 +05305834 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5835 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005836
5837 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005838 case 333333:
5839 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005840 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005841 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005842 break;
5843 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005844 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005845 return;
5846 }
5847
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005848 /*
5849 * Specs are full of misinformation, but testing on actual
5850 * hardware has shown that we just need to write the desired
5851 * CCK divider into the Punit register.
5852 */
5853 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5854
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005855 mutex_lock(&dev_priv->rps.hw_lock);
5856 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5857 val &= ~DSPFREQGUAR_MASK_CHV;
5858 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5859 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5860 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5861 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5862 50)) {
5863 DRM_ERROR("timed out waiting for CDclk change\n");
5864 }
5865 mutex_unlock(&dev_priv->rps.hw_lock);
5866
Ville Syrjäläb6283052015-06-03 15:45:07 +03005867 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005868}
5869
Jesse Barnes30a970c2013-11-04 13:48:12 -08005870static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5871 int max_pixclk)
5872{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005873 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005874 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005875
Jesse Barnes30a970c2013-11-04 13:48:12 -08005876 /*
5877 * Really only a few cases to deal with, as only 4 CDclks are supported:
5878 * 200MHz
5879 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005880 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005881 * 400MHz (VLV only)
5882 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5883 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005884 *
5885 * We seem to get an unstable or solid color picture at 200MHz.
5886 * Not sure what's wrong. For now use 200MHz only when all pipes
5887 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005888 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005889 if (!IS_CHERRYVIEW(dev_priv) &&
5890 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005891 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005892 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005893 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005894 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005895 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005896 else
5897 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005898}
5899
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305900static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5901 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005902{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305903 /*
5904 * FIXME:
5905 * - remove the guardband, it's not needed on BXT
5906 * - set 19.2MHz bypass frequency if there are no active pipes
5907 */
5908 if (max_pixclk > 576000*9/10)
5909 return 624000;
5910 else if (max_pixclk > 384000*9/10)
5911 return 576000;
5912 else if (max_pixclk > 288000*9/10)
5913 return 384000;
5914 else if (max_pixclk > 144000*9/10)
5915 return 288000;
5916 else
5917 return 144000;
5918}
5919
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01005920/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005921static int intel_mode_max_pixclk(struct drm_device *dev,
5922 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005923{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005924 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
5925 struct drm_i915_private *dev_priv = dev->dev_private;
5926 struct drm_crtc *crtc;
5927 struct drm_crtc_state *crtc_state;
5928 unsigned max_pixclk = 0, i;
5929 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005930
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005931 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
5932 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005933
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005934 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5935 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005936
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005937 if (crtc_state->enable)
5938 pixclk = crtc_state->adjusted_mode.crtc_clock;
5939
5940 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005941 }
5942
Maarten Lankhorst565602d2015-12-10 12:33:57 +01005943 for_each_pipe(dev_priv, pipe)
5944 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
5945
Jesse Barnes30a970c2013-11-04 13:48:12 -08005946 return max_pixclk;
5947}
5948
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005949static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005950{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005951 struct drm_device *dev = state->dev;
5952 struct drm_i915_private *dev_priv = dev->dev_private;
5953 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005954 struct intel_atomic_state *intel_state =
5955 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005956
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005957 if (max_pixclk < 0)
5958 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005959
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005960 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005961 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305962
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005963 if (!intel_state->active_crtcs)
5964 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
5965
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005966 return 0;
5967}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005968
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005969static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5970{
5971 struct drm_device *dev = state->dev;
5972 struct drm_i915_private *dev_priv = dev->dev_private;
5973 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005974 struct intel_atomic_state *intel_state =
5975 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005976
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005977 if (max_pixclk < 0)
5978 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005979
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005980 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005981 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005982
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005983 if (!intel_state->active_crtcs)
5984 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
5985
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005986 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005987}
5988
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005989static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5990{
5991 unsigned int credits, default_credits;
5992
5993 if (IS_CHERRYVIEW(dev_priv))
5994 default_credits = PFI_CREDIT(12);
5995 else
5996 default_credits = PFI_CREDIT(8);
5997
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005998 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005999 /* CHV suggested value is 31 or 63 */
6000 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006001 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006002 else
6003 credits = PFI_CREDIT(15);
6004 } else {
6005 credits = default_credits;
6006 }
6007
6008 /*
6009 * WA - write default credits before re-programming
6010 * FIXME: should we also set the resend bit here?
6011 */
6012 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6013 default_credits);
6014
6015 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6016 credits | PFI_CREDIT_RESEND);
6017
6018 /*
6019 * FIXME is this guaranteed to clear
6020 * immediately or should we poll for it?
6021 */
6022 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6023}
6024
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006025static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006026{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006027 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006028 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006029 struct intel_atomic_state *old_intel_state =
6030 to_intel_atomic_state(old_state);
6031 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006032
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006033 /*
6034 * FIXME: We can end up here with all power domains off, yet
6035 * with a CDCLK frequency other than the minimum. To account
6036 * for this take the PIPE-A power domain, which covers the HW
6037 * blocks needed for the following programming. This can be
6038 * removed once it's guaranteed that we get here either with
6039 * the minimum CDCLK set, or the required power domains
6040 * enabled.
6041 */
6042 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006043
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006044 if (IS_CHERRYVIEW(dev))
6045 cherryview_set_cdclk(dev, req_cdclk);
6046 else
6047 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006048
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006049 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006050
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006051 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006052}
6053
Jesse Barnes89b667f2013-04-18 14:51:36 -07006054static void valleyview_crtc_enable(struct drm_crtc *crtc)
6055{
6056 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006057 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6059 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006060 struct intel_crtc_state *pipe_config =
6061 to_intel_crtc_state(crtc->state);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006062 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006063
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006064 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006065 return;
6066
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006067 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306068 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006069
6070 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006071 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006072
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006073 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6074 struct drm_i915_private *dev_priv = dev->dev_private;
6075
6076 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6077 I915_WRITE(CHV_CANVAS(pipe), 0);
6078 }
6079
Daniel Vetter5b18e572014-04-24 23:55:06 +02006080 i9xx_set_pipeconf(intel_crtc);
6081
Jesse Barnes89b667f2013-04-18 14:51:36 -07006082 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006083
Daniel Vettera72e4c92014-09-30 10:56:47 +02006084 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006085
Jesse Barnes89b667f2013-04-18 14:51:36 -07006086 for_each_encoder_on_crtc(dev, crtc, encoder)
6087 if (encoder->pre_pll_enable)
6088 encoder->pre_pll_enable(encoder);
6089
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006090 if (IS_CHERRYVIEW(dev)) {
6091 chv_prepare_pll(intel_crtc, intel_crtc->config);
6092 chv_enable_pll(intel_crtc, intel_crtc->config);
6093 } else {
6094 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6095 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006096 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006097
6098 for_each_encoder_on_crtc(dev, crtc, encoder)
6099 if (encoder->pre_enable)
6100 encoder->pre_enable(encoder);
6101
Jesse Barnes2dd24552013-04-25 12:55:01 -07006102 i9xx_pfit_enable(intel_crtc);
6103
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006104 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006105
Ville Syrjäläcaed3612016-03-09 19:07:25 +02006106 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006107 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006108
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006109 assert_vblank_disabled(crtc);
6110 drm_crtc_vblank_on(crtc);
6111
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006112 for_each_encoder_on_crtc(dev, crtc, encoder)
6113 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006114}
6115
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006116static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6117{
6118 struct drm_device *dev = crtc->base.dev;
6119 struct drm_i915_private *dev_priv = dev->dev_private;
6120
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006121 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6122 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006123}
6124
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006125static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006126{
6127 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006128 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006130 struct intel_encoder *encoder;
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006131 struct intel_crtc_state *pipe_config =
6132 to_intel_crtc_state(crtc->state);
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03006133 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006134
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006135 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006136 return;
6137
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006138 i9xx_set_pll_dividers(intel_crtc);
6139
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006140 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306141 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006142
6143 intel_set_pipe_timings(intel_crtc);
Jani Nikulabc58be62016-03-18 17:05:39 +02006144 intel_set_pipe_src_size(intel_crtc);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006145
Daniel Vetter5b18e572014-04-24 23:55:06 +02006146 i9xx_set_pipeconf(intel_crtc);
6147
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006148 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006149
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006150 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006151 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006152
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006153 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006154 if (encoder->pre_enable)
6155 encoder->pre_enable(encoder);
6156
Daniel Vetterf6736a12013-06-05 13:34:30 +02006157 i9xx_enable_pll(intel_crtc);
6158
Jesse Barnes2dd24552013-04-25 12:55:01 -07006159 i9xx_pfit_enable(intel_crtc);
6160
Maarten Lankhorstb95c5322016-03-30 17:16:34 +02006161 intel_color_load_luts(&pipe_config->base);
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006162
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006163 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006164 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006165
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006166 assert_vblank_disabled(crtc);
6167 drm_crtc_vblank_on(crtc);
6168
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006169 for_each_encoder_on_crtc(dev, crtc, encoder)
6170 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006171}
6172
Daniel Vetter87476d62013-04-11 16:29:06 +02006173static void i9xx_pfit_disable(struct intel_crtc *crtc)
6174{
6175 struct drm_device *dev = crtc->base.dev;
6176 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006177
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006178 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006179 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006180
6181 assert_pipe_disabled(dev_priv, crtc->pipe);
6182
Daniel Vetter328d8e82013-05-08 10:36:31 +02006183 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6184 I915_READ(PFIT_CONTROL));
6185 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006186}
6187
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006188static void i9xx_crtc_disable(struct drm_crtc *crtc)
6189{
6190 struct drm_device *dev = crtc->dev;
6191 struct drm_i915_private *dev_priv = dev->dev_private;
6192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006193 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006194 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006195
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006196 /*
6197 * On gen2 planes are double buffered but the pipe isn't, so we must
6198 * wait for planes to fully turn off before disabling the pipe.
6199 */
Ander Conselvan de Oliveira90e83e52016-03-22 10:11:24 +02006200 if (IS_GEN2(dev))
6201 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006202
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006203 for_each_encoder_on_crtc(dev, crtc, encoder)
6204 encoder->disable(encoder);
6205
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006206 drm_crtc_vblank_off(crtc);
6207 assert_vblank_disabled(crtc);
6208
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006209 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006210
Daniel Vetter87476d62013-04-11 16:29:06 +02006211 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006212
Jesse Barnes89b667f2013-04-18 14:51:36 -07006213 for_each_encoder_on_crtc(dev, crtc, encoder)
6214 if (encoder->post_disable)
6215 encoder->post_disable(encoder);
6216
Jani Nikulaa65347b2015-11-27 12:21:46 +02006217 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006218 if (IS_CHERRYVIEW(dev))
6219 chv_disable_pll(dev_priv, pipe);
6220 else if (IS_VALLEYVIEW(dev))
6221 vlv_disable_pll(dev_priv, pipe);
6222 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006223 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006224 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006225
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006226 for_each_encoder_on_crtc(dev, crtc, encoder)
6227 if (encoder->post_pll_disable)
6228 encoder->post_pll_disable(encoder);
6229
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006230 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006231 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006232}
6233
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006234static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006235{
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006236 struct intel_encoder *encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006238 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006239 enum intel_display_power_domain domain;
6240 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006241
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006242 if (!intel_crtc->active)
6243 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006244
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006245 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006246 WARN_ON(intel_crtc->unpin_work);
6247
Ville Syrjälä2622a082016-03-09 19:07:26 +02006248 intel_pre_disable_primary_noatomic(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006249
6250 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6251 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006252 }
6253
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006254 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006255
6256 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was enabled, now disabled\n",
6257 crtc->base.id);
6258
6259 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
6260 crtc->state->active = false;
Matt Roper37d90782015-09-24 15:53:06 -07006261 intel_crtc->active = false;
Maarten Lankhorst842e0302016-03-02 15:48:01 +01006262 crtc->enabled = false;
6263 crtc->state->connector_mask = 0;
6264 crtc->state->encoder_mask = 0;
6265
6266 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
6267 encoder->base.crtc = NULL;
6268
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006269 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006270 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006271 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006272
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006273 domains = intel_crtc->enabled_power_domains;
6274 for_each_power_domain(domain, domains)
6275 intel_display_power_put(dev_priv, domain);
6276 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006277
6278 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6279 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006280}
6281
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006282/*
6283 * turn all crtc's off, but do not adjust state
6284 * This has to be paired with a call to intel_modeset_setup_hw_state.
6285 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006286int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006287{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006288 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006289 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006290 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006291
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006292 state = drm_atomic_helper_suspend(dev);
6293 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006294 if (ret)
6295 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006296 else
6297 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006298 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006299}
6300
Chris Wilsonea5b2132010-08-04 13:50:23 +01006301void intel_encoder_destroy(struct drm_encoder *encoder)
6302{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006303 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006304
Chris Wilsonea5b2132010-08-04 13:50:23 +01006305 drm_encoder_cleanup(encoder);
6306 kfree(intel_encoder);
6307}
6308
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006309/* Cross check the actual hw state with our own modeset state tracking (and it's
6310 * internal consistency). */
Maarten Lankhorstc0ead702016-03-30 10:00:05 +02006311static void intel_connector_verify_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006312{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006313 struct drm_crtc *crtc = connector->base.state->crtc;
6314
6315 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6316 connector->base.base.id,
6317 connector->base.name);
6318
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006319 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006320 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006321 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006322
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006323 I915_STATE_WARN(!crtc,
6324 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006325
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006326 if (!crtc)
6327 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006328
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006329 I915_STATE_WARN(!crtc->state->active,
6330 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006331
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006332 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006333 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006334
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006335 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006336 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006337
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006338 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006339 "attached encoder crtc differs from connector crtc\n");
6340 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006341 I915_STATE_WARN(crtc && crtc->state->active,
6342 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006343 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6344 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006345 }
6346}
6347
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006348int intel_connector_init(struct intel_connector *connector)
6349{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006350 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006351
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006352 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006353 return -ENOMEM;
6354
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006355 return 0;
6356}
6357
6358struct intel_connector *intel_connector_alloc(void)
6359{
6360 struct intel_connector *connector;
6361
6362 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6363 if (!connector)
6364 return NULL;
6365
6366 if (intel_connector_init(connector) < 0) {
6367 kfree(connector);
6368 return NULL;
6369 }
6370
6371 return connector;
6372}
6373
Daniel Vetterf0947c32012-07-02 13:10:34 +02006374/* Simple connector->get_hw_state implementation for encoders that support only
6375 * one connector and no cloning and hence the encoder state determines the state
6376 * of the connector. */
6377bool intel_connector_get_hw_state(struct intel_connector *connector)
6378{
Daniel Vetter24929352012-07-02 20:28:59 +02006379 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006380 struct intel_encoder *encoder = connector->encoder;
6381
6382 return encoder->get_hw_state(encoder, &pipe);
6383}
6384
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006385static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006386{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006387 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6388 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006389
6390 return 0;
6391}
6392
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006393static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006394 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006395{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006396 struct drm_atomic_state *state = pipe_config->base.state;
6397 struct intel_crtc *other_crtc;
6398 struct intel_crtc_state *other_crtc_state;
6399
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006400 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6401 pipe_name(pipe), pipe_config->fdi_lanes);
6402 if (pipe_config->fdi_lanes > 4) {
6403 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6404 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006405 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006406 }
6407
Paulo Zanonibafb6552013-11-02 21:07:44 -07006408 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006409 if (pipe_config->fdi_lanes > 2) {
6410 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6411 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006412 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006413 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006414 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006415 }
6416 }
6417
6418 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006419 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006420
6421 /* Ivybridge 3 pipe is really complicated */
6422 switch (pipe) {
6423 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006424 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006425 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006426 if (pipe_config->fdi_lanes <= 2)
6427 return 0;
6428
6429 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6430 other_crtc_state =
6431 intel_atomic_get_crtc_state(state, other_crtc);
6432 if (IS_ERR(other_crtc_state))
6433 return PTR_ERR(other_crtc_state);
6434
6435 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006436 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6437 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006438 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006439 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006440 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006441 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006442 if (pipe_config->fdi_lanes > 2) {
6443 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6444 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006445 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006446 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006447
6448 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6449 other_crtc_state =
6450 intel_atomic_get_crtc_state(state, other_crtc);
6451 if (IS_ERR(other_crtc_state))
6452 return PTR_ERR(other_crtc_state);
6453
6454 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006455 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006456 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006457 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006458 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006459 default:
6460 BUG();
6461 }
6462}
6463
Daniel Vettere29c22c2013-02-21 00:00:16 +01006464#define RETRY 1
6465static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006466 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006467{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006468 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006469 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006470 int lane, link_bw, fdi_dotclock, ret;
6471 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006472
Daniel Vettere29c22c2013-02-21 00:00:16 +01006473retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006474 /* FDI is a binary signal running at ~2.7GHz, encoding
6475 * each output octet as 10 bits. The actual frequency
6476 * is stored as a divider into a 100MHz clock, and the
6477 * mode pixel clock is stored in units of 1KHz.
6478 * Hence the bw of each lane in terms of the mode signal
6479 * is:
6480 */
Ville Syrjälä21a727b2016-02-17 21:41:10 +02006481 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006482
Damien Lespiau241bfc32013-09-25 16:45:37 +01006483 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006484
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006485 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006486 pipe_config->pipe_bpp);
6487
6488 pipe_config->fdi_lanes = lane;
6489
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006490 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006491 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006492
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02006493 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006494 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006495 pipe_config->pipe_bpp -= 2*3;
6496 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6497 pipe_config->pipe_bpp);
6498 needs_recompute = true;
6499 pipe_config->bw_constrained = true;
6500
6501 goto retry;
6502 }
6503
6504 if (needs_recompute)
6505 return RETRY;
6506
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006507 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006508}
6509
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006510static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6511 struct intel_crtc_state *pipe_config)
6512{
6513 if (pipe_config->pipe_bpp > 24)
6514 return false;
6515
6516 /* HSW can handle pixel rate up to cdclk? */
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03006517 if (IS_HASWELL(dev_priv))
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006518 return true;
6519
6520 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006521 * We compare against max which means we must take
6522 * the increased cdclk requirement into account when
6523 * calculating the new cdclk.
6524 *
6525 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006526 */
6527 return ilk_pipe_pixel_rate(pipe_config) <=
6528 dev_priv->max_cdclk_freq * 95 / 100;
6529}
6530
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006531static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006532 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006533{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006534 struct drm_device *dev = crtc->base.dev;
6535 struct drm_i915_private *dev_priv = dev->dev_private;
6536
Jani Nikulad330a952014-01-21 11:24:25 +02006537 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006538 hsw_crtc_supports_ips(crtc) &&
6539 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006540}
6541
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006542static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6543{
6544 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6545
6546 /* GDG double wide on either pipe, otherwise pipe A only */
6547 return INTEL_INFO(dev_priv)->gen < 4 &&
6548 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6549}
6550
Daniel Vettera43f6e02013-06-07 23:10:32 +02006551static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006552 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006553{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006554 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006555 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006556 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006557
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006558 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006559 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006560 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006561
6562 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006563 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006564 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006565 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006566 if (intel_crtc_supports_double_wide(crtc) &&
6567 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006568 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006569 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006570 }
6571
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006572 if (adjusted_mode->crtc_clock > clock_limit) {
6573 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6574 adjusted_mode->crtc_clock, clock_limit,
6575 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006576 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006577 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006578 }
Chris Wilson89749352010-09-12 18:25:19 +01006579
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006580 /*
6581 * Pipe horizontal size must be even in:
6582 * - DVO ganged mode
6583 * - LVDS dual channel mode
6584 * - Double wide pipe
6585 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006586 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006587 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6588 pipe_config->pipe_src_w &= ~1;
6589
Damien Lespiau8693a822013-05-03 18:48:11 +01006590 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6591 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006592 */
6593 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006594 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006595 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006596
Damien Lespiauf5adf942013-06-24 18:29:34 +01006597 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006598 hsw_compute_ips_config(crtc, pipe_config);
6599
Daniel Vetter877d48d2013-04-19 11:24:43 +02006600 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006601 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006602
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006603 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006604}
6605
Ville Syrjälä1652d192015-03-31 14:12:01 +03006606static int skylake_get_display_clock_speed(struct drm_device *dev)
6607{
6608 struct drm_i915_private *dev_priv = to_i915(dev);
6609 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6610 uint32_t cdctl = I915_READ(CDCLK_CTL);
6611 uint32_t linkrate;
6612
Damien Lespiau414355a2015-06-04 18:21:31 +01006613 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006614 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006615
6616 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6617 return 540000;
6618
6619 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006620 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006621
Damien Lespiau71cd8422015-04-30 16:39:17 +01006622 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6623 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006624 /* vco 8640 */
6625 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6626 case CDCLK_FREQ_450_432:
6627 return 432000;
6628 case CDCLK_FREQ_337_308:
6629 return 308570;
6630 case CDCLK_FREQ_675_617:
6631 return 617140;
6632 default:
6633 WARN(1, "Unknown cd freq selection\n");
6634 }
6635 } else {
6636 /* vco 8100 */
6637 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6638 case CDCLK_FREQ_450_432:
6639 return 450000;
6640 case CDCLK_FREQ_337_308:
6641 return 337500;
6642 case CDCLK_FREQ_675_617:
6643 return 675000;
6644 default:
6645 WARN(1, "Unknown cd freq selection\n");
6646 }
6647 }
6648
6649 /* error case, do as if DPLL0 isn't enabled */
6650 return 24000;
6651}
6652
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006653static int broxton_get_display_clock_speed(struct drm_device *dev)
6654{
6655 struct drm_i915_private *dev_priv = to_i915(dev);
6656 uint32_t cdctl = I915_READ(CDCLK_CTL);
6657 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6658 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6659 int cdclk;
6660
6661 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6662 return 19200;
6663
6664 cdclk = 19200 * pll_ratio / 2;
6665
6666 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6667 case BXT_CDCLK_CD2X_DIV_SEL_1:
6668 return cdclk; /* 576MHz or 624MHz */
6669 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6670 return cdclk * 2 / 3; /* 384MHz */
6671 case BXT_CDCLK_CD2X_DIV_SEL_2:
6672 return cdclk / 2; /* 288MHz */
6673 case BXT_CDCLK_CD2X_DIV_SEL_4:
6674 return cdclk / 4; /* 144MHz */
6675 }
6676
6677 /* error case, do as if DE PLL isn't enabled */
6678 return 19200;
6679}
6680
Ville Syrjälä1652d192015-03-31 14:12:01 +03006681static int broadwell_get_display_clock_speed(struct drm_device *dev)
6682{
6683 struct drm_i915_private *dev_priv = dev->dev_private;
6684 uint32_t lcpll = I915_READ(LCPLL_CTL);
6685 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6686
6687 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6688 return 800000;
6689 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6690 return 450000;
6691 else if (freq == LCPLL_CLK_FREQ_450)
6692 return 450000;
6693 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6694 return 540000;
6695 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6696 return 337500;
6697 else
6698 return 675000;
6699}
6700
6701static int haswell_get_display_clock_speed(struct drm_device *dev)
6702{
6703 struct drm_i915_private *dev_priv = dev->dev_private;
6704 uint32_t lcpll = I915_READ(LCPLL_CTL);
6705 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6706
6707 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6708 return 800000;
6709 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6710 return 450000;
6711 else if (freq == LCPLL_CLK_FREQ_450)
6712 return 450000;
6713 else if (IS_HSW_ULT(dev))
6714 return 337500;
6715 else
6716 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006717}
6718
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006719static int valleyview_get_display_clock_speed(struct drm_device *dev)
6720{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006721 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6722 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006723}
6724
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006725static int ilk_get_display_clock_speed(struct drm_device *dev)
6726{
6727 return 450000;
6728}
6729
Jesse Barnese70236a2009-09-21 10:42:27 -07006730static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006731{
Jesse Barnese70236a2009-09-21 10:42:27 -07006732 return 400000;
6733}
Jesse Barnes79e53942008-11-07 14:24:08 -08006734
Jesse Barnese70236a2009-09-21 10:42:27 -07006735static int i915_get_display_clock_speed(struct drm_device *dev)
6736{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006737 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006738}
Jesse Barnes79e53942008-11-07 14:24:08 -08006739
Jesse Barnese70236a2009-09-21 10:42:27 -07006740static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6741{
6742 return 200000;
6743}
Jesse Barnes79e53942008-11-07 14:24:08 -08006744
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006745static int pnv_get_display_clock_speed(struct drm_device *dev)
6746{
6747 u16 gcfgc = 0;
6748
6749 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6750
6751 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6752 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006753 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006754 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006755 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006756 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006757 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006758 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6759 return 200000;
6760 default:
6761 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6762 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006763 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006764 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006765 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006766 }
6767}
6768
Jesse Barnese70236a2009-09-21 10:42:27 -07006769static int i915gm_get_display_clock_speed(struct drm_device *dev)
6770{
6771 u16 gcfgc = 0;
6772
6773 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6774
6775 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006776 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006777 else {
6778 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6779 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006780 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006781 default:
6782 case GC_DISPLAY_CLOCK_190_200_MHZ:
6783 return 190000;
6784 }
6785 }
6786}
Jesse Barnes79e53942008-11-07 14:24:08 -08006787
Jesse Barnese70236a2009-09-21 10:42:27 -07006788static int i865_get_display_clock_speed(struct drm_device *dev)
6789{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006790 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006791}
6792
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006793static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006794{
6795 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006796
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006797 /*
6798 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6799 * encoding is different :(
6800 * FIXME is this the right way to detect 852GM/852GMV?
6801 */
6802 if (dev->pdev->revision == 0x1)
6803 return 133333;
6804
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006805 pci_bus_read_config_word(dev->pdev->bus,
6806 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6807
Jesse Barnese70236a2009-09-21 10:42:27 -07006808 /* Assume that the hardware is in the high speed state. This
6809 * should be the default.
6810 */
6811 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6812 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006813 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006814 case GC_CLOCK_100_200:
6815 return 200000;
6816 case GC_CLOCK_166_250:
6817 return 250000;
6818 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006819 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006820 case GC_CLOCK_133_266:
6821 case GC_CLOCK_133_266_2:
6822 case GC_CLOCK_166_266:
6823 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006824 }
6825
6826 /* Shouldn't happen */
6827 return 0;
6828}
6829
6830static int i830_get_display_clock_speed(struct drm_device *dev)
6831{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006832 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006833}
6834
Ville Syrjälä34edce22015-05-22 11:22:33 +03006835static unsigned int intel_hpll_vco(struct drm_device *dev)
6836{
6837 struct drm_i915_private *dev_priv = dev->dev_private;
6838 static const unsigned int blb_vco[8] = {
6839 [0] = 3200000,
6840 [1] = 4000000,
6841 [2] = 5333333,
6842 [3] = 4800000,
6843 [4] = 6400000,
6844 };
6845 static const unsigned int pnv_vco[8] = {
6846 [0] = 3200000,
6847 [1] = 4000000,
6848 [2] = 5333333,
6849 [3] = 4800000,
6850 [4] = 2666667,
6851 };
6852 static const unsigned int cl_vco[8] = {
6853 [0] = 3200000,
6854 [1] = 4000000,
6855 [2] = 5333333,
6856 [3] = 6400000,
6857 [4] = 3333333,
6858 [5] = 3566667,
6859 [6] = 4266667,
6860 };
6861 static const unsigned int elk_vco[8] = {
6862 [0] = 3200000,
6863 [1] = 4000000,
6864 [2] = 5333333,
6865 [3] = 4800000,
6866 };
6867 static const unsigned int ctg_vco[8] = {
6868 [0] = 3200000,
6869 [1] = 4000000,
6870 [2] = 5333333,
6871 [3] = 6400000,
6872 [4] = 2666667,
6873 [5] = 4266667,
6874 };
6875 const unsigned int *vco_table;
6876 unsigned int vco;
6877 uint8_t tmp = 0;
6878
6879 /* FIXME other chipsets? */
6880 if (IS_GM45(dev))
6881 vco_table = ctg_vco;
6882 else if (IS_G4X(dev))
6883 vco_table = elk_vco;
6884 else if (IS_CRESTLINE(dev))
6885 vco_table = cl_vco;
6886 else if (IS_PINEVIEW(dev))
6887 vco_table = pnv_vco;
6888 else if (IS_G33(dev))
6889 vco_table = blb_vco;
6890 else
6891 return 0;
6892
6893 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6894
6895 vco = vco_table[tmp & 0x7];
6896 if (vco == 0)
6897 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6898 else
6899 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6900
6901 return vco;
6902}
6903
6904static int gm45_get_display_clock_speed(struct drm_device *dev)
6905{
6906 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6907 uint16_t tmp = 0;
6908
6909 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6910
6911 cdclk_sel = (tmp >> 12) & 0x1;
6912
6913 switch (vco) {
6914 case 2666667:
6915 case 4000000:
6916 case 5333333:
6917 return cdclk_sel ? 333333 : 222222;
6918 case 3200000:
6919 return cdclk_sel ? 320000 : 228571;
6920 default:
6921 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6922 return 222222;
6923 }
6924}
6925
6926static int i965gm_get_display_clock_speed(struct drm_device *dev)
6927{
6928 static const uint8_t div_3200[] = { 16, 10, 8 };
6929 static const uint8_t div_4000[] = { 20, 12, 10 };
6930 static const uint8_t div_5333[] = { 24, 16, 14 };
6931 const uint8_t *div_table;
6932 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6933 uint16_t tmp = 0;
6934
6935 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6936
6937 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6938
6939 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6940 goto fail;
6941
6942 switch (vco) {
6943 case 3200000:
6944 div_table = div_3200;
6945 break;
6946 case 4000000:
6947 div_table = div_4000;
6948 break;
6949 case 5333333:
6950 div_table = div_5333;
6951 break;
6952 default:
6953 goto fail;
6954 }
6955
6956 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6957
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006958fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006959 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6960 return 200000;
6961}
6962
6963static int g33_get_display_clock_speed(struct drm_device *dev)
6964{
6965 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6966 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6967 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6968 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6969 const uint8_t *div_table;
6970 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6971 uint16_t tmp = 0;
6972
6973 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6974
6975 cdclk_sel = (tmp >> 4) & 0x7;
6976
6977 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6978 goto fail;
6979
6980 switch (vco) {
6981 case 3200000:
6982 div_table = div_3200;
6983 break;
6984 case 4000000:
6985 div_table = div_4000;
6986 break;
6987 case 4800000:
6988 div_table = div_4800;
6989 break;
6990 case 5333333:
6991 div_table = div_5333;
6992 break;
6993 default:
6994 goto fail;
6995 }
6996
6997 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6998
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006999fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007000 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7001 return 190476;
7002}
7003
Zhenyu Wang2c072452009-06-05 15:38:42 +08007004static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007005intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007006{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007007 while (*num > DATA_LINK_M_N_MASK ||
7008 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007009 *num >>= 1;
7010 *den >>= 1;
7011 }
7012}
7013
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007014static void compute_m_n(unsigned int m, unsigned int n,
7015 uint32_t *ret_m, uint32_t *ret_n)
7016{
7017 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7018 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7019 intel_reduce_m_n_ratio(ret_m, ret_n);
7020}
7021
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007022void
7023intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7024 int pixel_clock, int link_clock,
7025 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007026{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007027 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007028
7029 compute_m_n(bits_per_pixel * pixel_clock,
7030 link_clock * nlanes * 8,
7031 &m_n->gmch_m, &m_n->gmch_n);
7032
7033 compute_m_n(pixel_clock, link_clock,
7034 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007035}
7036
Chris Wilsona7615032011-01-12 17:04:08 +00007037static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7038{
Jani Nikulad330a952014-01-21 11:24:25 +02007039 if (i915.panel_use_ssc >= 0)
7040 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007041 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007042 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007043}
7044
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007045static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007046{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007047 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007048}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007049
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007050static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7051{
7052 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007053}
7054
Daniel Vetterf47709a2013-03-28 10:42:02 +01007055static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007056 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007057 struct dpll *reduced_clock)
Jesse Barnesa7516a02011-12-15 12:30:37 -08007058{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007059 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007060 u32 fp, fp2 = 0;
7061
7062 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007063 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007064 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007065 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007066 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007067 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007068 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007069 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007070 }
7071
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007072 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007073
Daniel Vetterf47709a2013-03-28 10:42:02 +01007074 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007075 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007076 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007077 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007078 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007079 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007080 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007081 }
7082}
7083
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007084static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7085 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007086{
7087 u32 reg_val;
7088
7089 /*
7090 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7091 * and set it to a reasonable value instead.
7092 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007093 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007094 reg_val &= 0xffffff00;
7095 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007096 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007097
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007098 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007099 reg_val &= 0x8cffffff;
7100 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007101 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007102
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007103 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007104 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007105 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007106
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007107 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007108 reg_val &= 0x00ffffff;
7109 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007110 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007111}
7112
Daniel Vetterb5518422013-05-03 11:49:48 +02007113static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7114 struct intel_link_m_n *m_n)
7115{
7116 struct drm_device *dev = crtc->base.dev;
7117 struct drm_i915_private *dev_priv = dev->dev_private;
7118 int pipe = crtc->pipe;
7119
Daniel Vettere3b95f12013-05-03 11:49:49 +02007120 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7121 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7122 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7123 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007124}
7125
7126static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007127 struct intel_link_m_n *m_n,
7128 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007129{
7130 struct drm_device *dev = crtc->base.dev;
7131 struct drm_i915_private *dev_priv = dev->dev_private;
7132 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007133 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007134
7135 if (INTEL_INFO(dev)->gen >= 5) {
7136 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7137 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7138 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7139 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007140 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7141 * for gen < 8) and if DRRS is supported (to make sure the
7142 * registers are not unnecessarily accessed).
7143 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307144 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007145 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007146 I915_WRITE(PIPE_DATA_M2(transcoder),
7147 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7148 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7149 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7150 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7151 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007152 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007153 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7154 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7155 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7156 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007157 }
7158}
7159
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307160void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007161{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307162 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7163
7164 if (m_n == M1_N1) {
7165 dp_m_n = &crtc->config->dp_m_n;
7166 dp_m2_n2 = &crtc->config->dp_m2_n2;
7167 } else if (m_n == M2_N2) {
7168
7169 /*
7170 * M2_N2 registers are not supported. Hence m2_n2 divider value
7171 * needs to be programmed into M1_N1.
7172 */
7173 dp_m_n = &crtc->config->dp_m2_n2;
7174 } else {
7175 DRM_ERROR("Unsupported divider value\n");
7176 return;
7177 }
7178
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007179 if (crtc->config->has_pch_encoder)
7180 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007181 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307182 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007183}
7184
Daniel Vetter251ac862015-06-18 10:30:24 +02007185static void vlv_compute_dpll(struct intel_crtc *crtc,
7186 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007187{
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007188 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007189 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007190 if (crtc->pipe != PIPE_A)
7191 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007192
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007193 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007194 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007195 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
7196 DPLL_EXT_BUFFER_ENABLE_VLV;
7197
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007198 pipe_config->dpll_hw_state.dpll_md =
7199 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
7200}
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007201
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007202static void chv_compute_dpll(struct intel_crtc *crtc,
7203 struct intel_crtc_state *pipe_config)
7204{
7205 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007206 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007207 if (crtc->pipe != PIPE_A)
7208 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7209
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007210 /* DPLL not used with DSI, but still need the rest set up */
Ville Syrjälä187a1c02016-04-18 20:34:04 +03007211 if (!pipe_config->has_dsi_encoder)
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007212 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
7213
Ville Syrjälä03ed5cb2016-03-15 16:39:55 +02007214 pipe_config->dpll_hw_state.dpll_md =
7215 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007216}
7217
Ville Syrjäläd288f652014-10-28 13:20:22 +02007218static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007219 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007220{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007221 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007222 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007223 enum pipe pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007224 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007225 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007226 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007227
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007228 /* Enable Refclk */
7229 I915_WRITE(DPLL(pipe),
7230 pipe_config->dpll_hw_state.dpll &
7231 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
7232
7233 /* No need to actually set up the DPLL with DSI */
7234 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7235 return;
7236
Ville Syrjäläa5805162015-05-26 20:42:30 +03007237 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007238
Ville Syrjäläd288f652014-10-28 13:20:22 +02007239 bestn = pipe_config->dpll.n;
7240 bestm1 = pipe_config->dpll.m1;
7241 bestm2 = pipe_config->dpll.m2;
7242 bestp1 = pipe_config->dpll.p1;
7243 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007244
Jesse Barnes89b667f2013-04-18 14:51:36 -07007245 /* See eDP HDMI DPIO driver vbios notes doc */
7246
7247 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007248 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007249 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007250
7251 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007252 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007253
7254 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007255 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007256 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007257 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007258
7259 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007260 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007261
7262 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007263 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7264 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7265 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007266 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007267
7268 /*
7269 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7270 * but we don't support that).
7271 * Note: don't use the DAC post divider as it seems unstable.
7272 */
7273 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007274 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007275
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007276 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007277 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007278
Jesse Barnes89b667f2013-04-18 14:51:36 -07007279 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007280 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007281 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7282 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007283 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007284 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007285 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007286 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007287 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007288
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007289 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007290 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007291 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007292 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007293 0x0df40000);
7294 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007295 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007296 0x0df70000);
7297 } else { /* HDMI or VGA */
7298 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007299 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007300 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007301 0x0df70000);
7302 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007303 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007304 0x0df40000);
7305 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007306
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007307 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007308 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007309 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7310 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007311 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007312 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007313
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007314 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007315 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007316}
7317
Ville Syrjäläd288f652014-10-28 13:20:22 +02007318static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007319 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007320{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007321 struct drm_device *dev = crtc->base.dev;
7322 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007323 enum pipe pipe = crtc->pipe;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007324 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307325 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007326 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307327 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307328 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007329
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +03007330 /* Enable Refclk and SSC */
7331 I915_WRITE(DPLL(pipe),
7332 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
7333
7334 /* No need to actually set up the DPLL with DSI */
7335 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7336 return;
7337
Ville Syrjäläd288f652014-10-28 13:20:22 +02007338 bestn = pipe_config->dpll.n;
7339 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7340 bestm1 = pipe_config->dpll.m1;
7341 bestm2 = pipe_config->dpll.m2 >> 22;
7342 bestp1 = pipe_config->dpll.p1;
7343 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307344 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307345 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307346 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007347
Ville Syrjäläa5805162015-05-26 20:42:30 +03007348 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007349
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007350 /* p1 and p2 divider */
7351 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7352 5 << DPIO_CHV_S1_DIV_SHIFT |
7353 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7354 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7355 1 << DPIO_CHV_K_DIV_SHIFT);
7356
7357 /* Feedback post-divider - m2 */
7358 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7359
7360 /* Feedback refclk divider - n and m1 */
7361 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7362 DPIO_CHV_M1_DIV_BY_2 |
7363 1 << DPIO_CHV_N_DIV_SHIFT);
7364
7365 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007366 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007367
7368 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307369 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7370 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7371 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7372 if (bestm2_frac)
7373 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7374 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007375
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307376 /* Program digital lock detect threshold */
7377 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7378 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7379 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7380 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7381 if (!bestm2_frac)
7382 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7383 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7384
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007385 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307386 if (vco == 5400000) {
7387 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7388 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7389 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7390 tribuf_calcntr = 0x9;
7391 } else if (vco <= 6200000) {
7392 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7393 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7394 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7395 tribuf_calcntr = 0x9;
7396 } else if (vco <= 6480000) {
7397 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7398 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7399 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7400 tribuf_calcntr = 0x8;
7401 } else {
7402 /* Not supported. Apply the same limits as in the max case */
7403 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7404 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7405 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7406 tribuf_calcntr = 0;
7407 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007408 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7409
Ville Syrjälä968040b2015-03-11 22:52:08 +02007410 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307411 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7412 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7413 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7414
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007415 /* AFC Recal */
7416 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7417 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7418 DPIO_AFC_RECAL);
7419
Ville Syrjäläa5805162015-05-26 20:42:30 +03007420 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007421}
7422
Ville Syrjäläd288f652014-10-28 13:20:22 +02007423/**
7424 * vlv_force_pll_on - forcibly enable just the PLL
7425 * @dev_priv: i915 private structure
7426 * @pipe: pipe PLL to enable
7427 * @dpll: PLL configuration
7428 *
7429 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7430 * in cases where we need the PLL enabled even when @pipe is not going to
7431 * be enabled.
7432 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007433int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7434 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007435{
7436 struct intel_crtc *crtc =
7437 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007438 struct intel_crtc_state *pipe_config;
7439
7440 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7441 if (!pipe_config)
7442 return -ENOMEM;
7443
7444 pipe_config->base.crtc = &crtc->base;
7445 pipe_config->pixel_multiplier = 1;
7446 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007447
7448 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007449 chv_compute_dpll(crtc, pipe_config);
7450 chv_prepare_pll(crtc, pipe_config);
7451 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007452 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007453 vlv_compute_dpll(crtc, pipe_config);
7454 vlv_prepare_pll(crtc, pipe_config);
7455 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007456 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007457
7458 kfree(pipe_config);
7459
7460 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007461}
7462
7463/**
7464 * vlv_force_pll_off - forcibly disable just the PLL
7465 * @dev_priv: i915 private structure
7466 * @pipe: pipe PLL to disable
7467 *
7468 * Disable the PLL for @pipe. To be used in cases where we need
7469 * the PLL enabled even when @pipe is not going to be enabled.
7470 */
7471void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7472{
7473 if (IS_CHERRYVIEW(dev))
7474 chv_disable_pll(to_i915(dev), pipe);
7475 else
7476 vlv_disable_pll(to_i915(dev), pipe);
7477}
7478
Daniel Vetter251ac862015-06-18 10:30:24 +02007479static void i9xx_compute_dpll(struct intel_crtc *crtc,
7480 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007481 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007482{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007483 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007484 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007485 u32 dpll;
7486 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007487 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007488
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007489 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307490
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007491 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7492 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007493
7494 dpll = DPLL_VGA_MODE_DIS;
7495
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007496 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007497 dpll |= DPLLB_MODE_LVDS;
7498 else
7499 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007500
Daniel Vetteref1b4602013-06-01 17:17:04 +02007501 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007502 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007503 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007504 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007505
7506 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007507 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007508
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007509 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007510 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007511
7512 /* compute bitmask from p1 value */
7513 if (IS_PINEVIEW(dev))
7514 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7515 else {
7516 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7517 if (IS_G4X(dev) && reduced_clock)
7518 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7519 }
7520 switch (clock->p2) {
7521 case 5:
7522 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7523 break;
7524 case 7:
7525 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7526 break;
7527 case 10:
7528 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7529 break;
7530 case 14:
7531 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7532 break;
7533 }
7534 if (INTEL_INFO(dev)->gen >= 4)
7535 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7536
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007537 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007538 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007539 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007540 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007541 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7542 else
7543 dpll |= PLL_REF_INPUT_DREFCLK;
7544
7545 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007546 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007547
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007548 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007549 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007550 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007551 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007552 }
7553}
7554
Daniel Vetter251ac862015-06-18 10:30:24 +02007555static void i8xx_compute_dpll(struct intel_crtc *crtc,
7556 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03007557 struct dpll *reduced_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007558{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007559 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007560 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007561 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007562 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007563
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007564 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307565
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007566 dpll = DPLL_VGA_MODE_DIS;
7567
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007568 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007569 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7570 } else {
7571 if (clock->p1 == 2)
7572 dpll |= PLL_P1_DIVIDE_BY_TWO;
7573 else
7574 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7575 if (clock->p2 == 4)
7576 dpll |= PLL_P2_DIVIDE_BY_4;
7577 }
7578
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007579 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007580 dpll |= DPLL_DVO_2X_MODE;
7581
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02007583 intel_panel_use_ssc(dev_priv))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007584 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7585 else
7586 dpll |= PLL_REF_INPUT_DREFCLK;
7587
7588 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007589 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007590}
7591
Daniel Vetter8a654f32013-06-01 17:16:22 +02007592static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007593{
7594 struct drm_device *dev = intel_crtc->base.dev;
7595 struct drm_i915_private *dev_priv = dev->dev_private;
7596 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007597 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007598 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007599 uint32_t crtc_vtotal, crtc_vblank_end;
7600 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007601
7602 /* We need to be careful not to changed the adjusted mode, for otherwise
7603 * the hw state checker will get angry at the mismatch. */
7604 crtc_vtotal = adjusted_mode->crtc_vtotal;
7605 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007606
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007607 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007608 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007609 crtc_vtotal -= 1;
7610 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007611
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007612 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007613 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7614 else
7615 vsyncshift = adjusted_mode->crtc_hsync_start -
7616 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007617 if (vsyncshift < 0)
7618 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007619 }
7620
7621 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007622 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007623
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007624 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007625 (adjusted_mode->crtc_hdisplay - 1) |
7626 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007627 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007628 (adjusted_mode->crtc_hblank_start - 1) |
7629 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007630 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007631 (adjusted_mode->crtc_hsync_start - 1) |
7632 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7633
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007634 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007635 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007636 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007637 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007638 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007639 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007640 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007641 (adjusted_mode->crtc_vsync_start - 1) |
7642 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7643
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007644 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7645 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7646 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7647 * bits. */
7648 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7649 (pipe == PIPE_B || pipe == PIPE_C))
7650 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7651
Jani Nikulabc58be62016-03-18 17:05:39 +02007652}
7653
7654static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7655{
7656 struct drm_device *dev = intel_crtc->base.dev;
7657 struct drm_i915_private *dev_priv = dev->dev_private;
7658 enum pipe pipe = intel_crtc->pipe;
7659
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007660 /* pipesrc controls the size that is scaled from, which should
7661 * always be the user's requested size.
7662 */
7663 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007664 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7665 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007666}
7667
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007668static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007669 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007670{
7671 struct drm_device *dev = crtc->base.dev;
7672 struct drm_i915_private *dev_priv = dev->dev_private;
7673 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7674 uint32_t tmp;
7675
7676 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007677 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7678 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007679 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007680 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7681 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007682 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007683 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7684 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007685
7686 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007687 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7688 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007689 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007690 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7691 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007692 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007693 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7694 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007695
7696 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007697 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7698 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7699 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007700 }
Jani Nikulabc58be62016-03-18 17:05:39 +02007701}
7702
7703static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7704 struct intel_crtc_state *pipe_config)
7705{
7706 struct drm_device *dev = crtc->base.dev;
7707 struct drm_i915_private *dev_priv = dev->dev_private;
7708 u32 tmp;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007709
7710 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007711 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7712 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7713
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007714 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7715 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007716}
7717
Daniel Vetterf6a83282014-02-11 15:28:57 -08007718void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007719 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007720{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007721 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7722 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7723 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7724 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007725
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007726 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7727 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7728 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7729 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007730
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007731 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007732 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007733
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007734 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7735 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007736
7737 mode->hsync = drm_mode_hsync(mode);
7738 mode->vrefresh = drm_mode_vrefresh(mode);
7739 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007740}
7741
Daniel Vetter84b046f2013-02-19 18:48:54 +01007742static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7743{
7744 struct drm_device *dev = intel_crtc->base.dev;
7745 struct drm_i915_private *dev_priv = dev->dev_private;
7746 uint32_t pipeconf;
7747
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007748 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007749
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007750 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7751 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7752 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007753
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007754 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007755 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007756
Daniel Vetterff9ce462013-04-24 14:57:17 +02007757 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007758 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007759 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007760 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007761 pipeconf |= PIPECONF_DITHER_EN |
7762 PIPECONF_DITHER_TYPE_SP;
7763
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007764 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007765 case 18:
7766 pipeconf |= PIPECONF_6BPC;
7767 break;
7768 case 24:
7769 pipeconf |= PIPECONF_8BPC;
7770 break;
7771 case 30:
7772 pipeconf |= PIPECONF_10BPC;
7773 break;
7774 default:
7775 /* Case prevented by intel_choose_pipe_bpp_dither. */
7776 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007777 }
7778 }
7779
7780 if (HAS_PIPE_CXSR(dev)) {
7781 if (intel_crtc->lowfreq_avail) {
7782 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7783 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7784 } else {
7785 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007786 }
7787 }
7788
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007789 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007790 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007791 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007792 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7793 else
7794 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7795 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007796 pipeconf |= PIPECONF_PROGRESSIVE;
7797
Wayne Boyer666a4532015-12-09 12:29:35 -08007798 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7799 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007800 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007801
Daniel Vetter84b046f2013-02-19 18:48:54 +01007802 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7803 POSTING_READ(PIPECONF(intel_crtc->pipe));
7804}
7805
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007806static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7807 struct intel_crtc_state *crtc_state)
7808{
7809 struct drm_device *dev = crtc->base.dev;
7810 struct drm_i915_private *dev_priv = dev->dev_private;
7811 const intel_limit_t *limit;
7812 int refclk = 48000;
7813
7814 memset(&crtc_state->dpll_hw_state, 0,
7815 sizeof(crtc_state->dpll_hw_state));
7816
7817 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7818 if (intel_panel_use_ssc(dev_priv)) {
7819 refclk = dev_priv->vbt.lvds_ssc_freq;
7820 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7821 }
7822
7823 limit = &intel_limits_i8xx_lvds;
7824 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO)) {
7825 limit = &intel_limits_i8xx_dvo;
7826 } else {
7827 limit = &intel_limits_i8xx_dac;
7828 }
7829
7830 if (!crtc_state->clock_set &&
7831 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7832 refclk, NULL, &crtc_state->dpll)) {
7833 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7834 return -EINVAL;
7835 }
7836
7837 i8xx_compute_dpll(crtc, crtc_state, NULL);
7838
7839 return 0;
7840}
7841
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +02007842static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7843 struct intel_crtc_state *crtc_state)
7844{
7845 struct drm_device *dev = crtc->base.dev;
7846 struct drm_i915_private *dev_priv = dev->dev_private;
7847 const intel_limit_t *limit;
7848 int refclk = 96000;
7849
7850 memset(&crtc_state->dpll_hw_state, 0,
7851 sizeof(crtc_state->dpll_hw_state));
7852
7853 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7854 if (intel_panel_use_ssc(dev_priv)) {
7855 refclk = dev_priv->vbt.lvds_ssc_freq;
7856 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7857 }
7858
7859 if (intel_is_dual_link_lvds(dev))
7860 limit = &intel_limits_g4x_dual_channel_lvds;
7861 else
7862 limit = &intel_limits_g4x_single_channel_lvds;
7863 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7864 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7865 limit = &intel_limits_g4x_hdmi;
7866 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7867 limit = &intel_limits_g4x_sdvo;
7868 } else {
7869 /* The option is for other outputs */
7870 limit = &intel_limits_i9xx_sdvo;
7871 }
7872
7873 if (!crtc_state->clock_set &&
7874 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7875 refclk, NULL, &crtc_state->dpll)) {
7876 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7877 return -EINVAL;
7878 }
7879
7880 i9xx_compute_dpll(crtc, crtc_state, NULL);
7881
7882 return 0;
7883}
7884
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007885static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7886 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007887{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007888 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007889 struct drm_i915_private *dev_priv = dev->dev_private;
Ma Lingd4906092009-03-18 20:13:27 +08007890 const intel_limit_t *limit;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007891 int refclk = 96000;
Jesse Barnes79e53942008-11-07 14:24:08 -08007892
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007893 memset(&crtc_state->dpll_hw_state, 0,
7894 sizeof(crtc_state->dpll_hw_state));
7895
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007896 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7897 if (intel_panel_use_ssc(dev_priv)) {
7898 refclk = dev_priv->vbt.lvds_ssc_freq;
7899 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7900 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007901
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007902 limit = &intel_limits_pineview_lvds;
7903 } else {
7904 limit = &intel_limits_pineview_sdvo;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007905 }
Jani Nikulaf2335332013-09-13 11:03:09 +03007906
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007907 if (!crtc_state->clock_set &&
7908 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7909 refclk, NULL, &crtc_state->dpll)) {
7910 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7911 return -EINVAL;
7912 }
7913
7914 i9xx_compute_dpll(crtc, crtc_state, NULL);
7915
7916 return 0;
7917}
7918
7919static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7920 struct intel_crtc_state *crtc_state)
7921{
7922 struct drm_device *dev = crtc->base.dev;
7923 struct drm_i915_private *dev_priv = dev->dev_private;
7924 const intel_limit_t *limit;
7925 int refclk = 96000;
7926
7927 memset(&crtc_state->dpll_hw_state, 0,
7928 sizeof(crtc_state->dpll_hw_state));
7929
7930 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7931 if (intel_panel_use_ssc(dev_priv)) {
7932 refclk = dev_priv->vbt.lvds_ssc_freq;
7933 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007934 }
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +02007935
7936 limit = &intel_limits_i9xx_lvds;
7937 } else {
7938 limit = &intel_limits_i9xx_sdvo;
7939 }
7940
7941 if (!crtc_state->clock_set &&
7942 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7943 refclk, NULL, &crtc_state->dpll)) {
7944 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7945 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007946 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007947
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +02007948 i9xx_compute_dpll(crtc, crtc_state, NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07007949
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007950 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007951}
7952
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007953static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7954 struct intel_crtc_state *crtc_state)
7955{
7956 int refclk = 100000;
7957 const intel_limit_t *limit = &intel_limits_chv;
7958
7959 memset(&crtc_state->dpll_hw_state, 0,
7960 sizeof(crtc_state->dpll_hw_state));
7961
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007962 if (!crtc_state->clock_set &&
7963 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7964 refclk, NULL, &crtc_state->dpll)) {
7965 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7966 return -EINVAL;
7967 }
7968
7969 chv_compute_dpll(crtc, crtc_state);
7970
7971 return 0;
7972}
7973
7974static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7975 struct intel_crtc_state *crtc_state)
7976{
7977 int refclk = 100000;
7978 const intel_limit_t *limit = &intel_limits_vlv;
7979
7980 memset(&crtc_state->dpll_hw_state, 0,
7981 sizeof(crtc_state->dpll_hw_state));
7982
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +02007983 if (!crtc_state->clock_set &&
7984 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7985 refclk, NULL, &crtc_state->dpll)) {
7986 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7987 return -EINVAL;
7988 }
7989
7990 vlv_compute_dpll(crtc, crtc_state);
7991
7992 return 0;
7993}
7994
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007995static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007996 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007997{
7998 struct drm_device *dev = crtc->base.dev;
7999 struct drm_i915_private *dev_priv = dev->dev_private;
8000 uint32_t tmp;
8001
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008002 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8003 return;
8004
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008005 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008006 if (!(tmp & PFIT_ENABLE))
8007 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008008
Daniel Vetter06922822013-07-11 13:35:40 +02008009 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008010 if (INTEL_INFO(dev)->gen < 4) {
8011 if (crtc->pipe != PIPE_B)
8012 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008013 } else {
8014 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8015 return;
8016 }
8017
Daniel Vetter06922822013-07-11 13:35:40 +02008018 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008019 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008020}
8021
Jesse Barnesacbec812013-09-20 11:29:32 -07008022static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008023 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008024{
8025 struct drm_device *dev = crtc->base.dev;
8026 struct drm_i915_private *dev_priv = dev->dev_private;
8027 int pipe = pipe_config->cpu_transcoder;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008028 struct dpll clock;
Jesse Barnesacbec812013-09-20 11:29:32 -07008029 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008030 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008031
Ville Syrjäläb5219732016-03-15 16:40:01 +02008032 /* In case of DSI, DPLL will not be used */
8033 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
Shobhit Kumarf573de52014-07-30 20:32:37 +05308034 return;
8035
Ville Syrjäläa5805162015-05-26 20:42:30 +03008036 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008037 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008038 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008039
8040 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8041 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8042 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8043 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8044 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8045
Imre Deakdccbea32015-06-22 23:35:51 +03008046 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008047}
8048
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008049static void
8050i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8051 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008052{
8053 struct drm_device *dev = crtc->base.dev;
8054 struct drm_i915_private *dev_priv = dev->dev_private;
8055 u32 val, base, offset;
8056 int pipe = crtc->pipe, plane = crtc->plane;
8057 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008058 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008059 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008060 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008061
Damien Lespiau42a7b082015-02-05 19:35:13 +00008062 val = I915_READ(DSPCNTR(plane));
8063 if (!(val & DISPLAY_PLANE_ENABLE))
8064 return;
8065
Damien Lespiaud9806c92015-01-21 14:07:19 +00008066 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008067 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008068 DRM_DEBUG_KMS("failed to alloc fb\n");
8069 return;
8070 }
8071
Damien Lespiau1b842c82015-01-21 13:50:54 +00008072 fb = &intel_fb->base;
8073
Daniel Vetter18c52472015-02-10 17:16:09 +00008074 if (INTEL_INFO(dev)->gen >= 4) {
8075 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008076 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008077 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8078 }
8079 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008080
8081 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008082 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008083 fb->pixel_format = fourcc;
8084 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008085
8086 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008087 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008088 offset = I915_READ(DSPTILEOFF(plane));
8089 else
8090 offset = I915_READ(DSPLINOFF(plane));
8091 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8092 } else {
8093 base = I915_READ(DSPADDR(plane));
8094 }
8095 plane_config->base = base;
8096
8097 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008098 fb->width = ((val >> 16) & 0xfff) + 1;
8099 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008100
8101 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008102 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008103
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008104 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008105 fb->pixel_format,
8106 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008107
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008108 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008109
Damien Lespiau2844a922015-01-20 12:51:48 +00008110 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8111 pipe_name(pipe), plane, fb->width, fb->height,
8112 fb->bits_per_pixel, base, fb->pitches[0],
8113 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008114
Damien Lespiau2d140302015-02-05 17:22:18 +00008115 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008116}
8117
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008118static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008119 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008120{
8121 struct drm_device *dev = crtc->base.dev;
8122 struct drm_i915_private *dev_priv = dev->dev_private;
8123 int pipe = pipe_config->cpu_transcoder;
8124 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008125 struct dpll clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008126 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008127 int refclk = 100000;
8128
Ville Syrjäläb5219732016-03-15 16:40:01 +02008129 /* In case of DSI, DPLL will not be used */
8130 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
8131 return;
8132
Ville Syrjäläa5805162015-05-26 20:42:30 +03008133 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008134 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8135 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8136 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8137 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008138 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008139 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008140
8141 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008142 clock.m2 = (pll_dw0 & 0xff) << 22;
8143 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8144 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008145 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8146 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8147 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8148
Imre Deakdccbea32015-06-22 23:35:51 +03008149 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008150}
8151
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008152static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008153 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008154{
8155 struct drm_device *dev = crtc->base.dev;
8156 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008157 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008158 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008159 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008160
Imre Deak17290502016-02-12 18:55:11 +02008161 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8162 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008163 return false;
8164
Daniel Vettere143a212013-07-04 12:01:15 +02008165 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02008166 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02008167
Imre Deak17290502016-02-12 18:55:11 +02008168 ret = false;
8169
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008170 tmp = I915_READ(PIPECONF(crtc->pipe));
8171 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008172 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008173
Wayne Boyer666a4532015-12-09 12:29:35 -08008174 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008175 switch (tmp & PIPECONF_BPC_MASK) {
8176 case PIPECONF_6BPC:
8177 pipe_config->pipe_bpp = 18;
8178 break;
8179 case PIPECONF_8BPC:
8180 pipe_config->pipe_bpp = 24;
8181 break;
8182 case PIPECONF_10BPC:
8183 pipe_config->pipe_bpp = 30;
8184 break;
8185 default:
8186 break;
8187 }
8188 }
8189
Wayne Boyer666a4532015-12-09 12:29:35 -08008190 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8191 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008192 pipe_config->limited_color_range = true;
8193
Ville Syrjälä282740f2013-09-04 18:30:03 +03008194 if (INTEL_INFO(dev)->gen < 4)
8195 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8196
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008197 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02008198 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008199
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008200 i9xx_get_pfit_config(crtc, pipe_config);
8201
Daniel Vetter6c49f242013-06-06 12:45:25 +02008202 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläc2317752016-03-15 16:39:56 +02008203 /* No way to read it out on pipes B and C */
8204 if (IS_CHERRYVIEW(dev) && crtc->pipe != PIPE_A)
8205 tmp = dev_priv->chv_dpll_md[crtc->pipe];
8206 else
8207 tmp = I915_READ(DPLL_MD(crtc->pipe));
Daniel Vetter6c49f242013-06-06 12:45:25 +02008208 pipe_config->pixel_multiplier =
8209 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8210 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008211 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008212 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8213 tmp = I915_READ(DPLL(crtc->pipe));
8214 pipe_config->pixel_multiplier =
8215 ((tmp & SDVO_MULTIPLIER_MASK)
8216 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8217 } else {
8218 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8219 * port and will be fixed up in the encoder->get_config
8220 * function. */
8221 pipe_config->pixel_multiplier = 1;
8222 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008223 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008224 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008225 /*
8226 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8227 * on 830. Filter it out here so that we don't
8228 * report errors due to that.
8229 */
8230 if (IS_I830(dev))
8231 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8232
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008233 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8234 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008235 } else {
8236 /* Mask out read-only status bits. */
8237 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8238 DPLL_PORTC_READY_MASK |
8239 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008240 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008241
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008242 if (IS_CHERRYVIEW(dev))
8243 chv_crtc_clock_get(crtc, pipe_config);
8244 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008245 vlv_crtc_clock_get(crtc, pipe_config);
8246 else
8247 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008248
Ville Syrjälä0f646142015-08-26 19:39:18 +03008249 /*
8250 * Normally the dotclock is filled in by the encoder .get_config()
8251 * but in case the pipe is enabled w/o any ports we need a sane
8252 * default.
8253 */
8254 pipe_config->base.adjusted_mode.crtc_clock =
8255 pipe_config->port_clock / pipe_config->pixel_multiplier;
8256
Imre Deak17290502016-02-12 18:55:11 +02008257 ret = true;
8258
8259out:
8260 intel_display_power_put(dev_priv, power_domain);
8261
8262 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008263}
8264
Paulo Zanonidde86e22012-12-01 12:04:25 -02008265static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008266{
8267 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008268 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008269 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008270 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008271 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008272 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008273 bool has_ck505 = false;
8274 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008275
8276 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008277 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008278 switch (encoder->type) {
8279 case INTEL_OUTPUT_LVDS:
8280 has_panel = true;
8281 has_lvds = true;
8282 break;
8283 case INTEL_OUTPUT_EDP:
8284 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008285 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008286 has_cpu_edp = true;
8287 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008288 default:
8289 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008290 }
8291 }
8292
Keith Packard99eb6a02011-09-26 14:29:12 -07008293 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008294 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008295 can_ssc = has_ck505;
8296 } else {
8297 has_ck505 = false;
8298 can_ssc = true;
8299 }
8300
Imre Deak2de69052013-05-08 13:14:04 +03008301 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8302 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008303
8304 /* Ironlake: try to setup display ref clock before DPLL
8305 * enabling. This is only under driver's control after
8306 * PCH B stepping, previous chipset stepping should be
8307 * ignoring this setting.
8308 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008309 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008310
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008311 /* As we must carefully and slowly disable/enable each source in turn,
8312 * compute the final state we want first and check if we need to
8313 * make any changes at all.
8314 */
8315 final = val;
8316 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008317 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008318 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008319 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008320 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8321
8322 final &= ~DREF_SSC_SOURCE_MASK;
8323 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8324 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008325
Keith Packard199e5d72011-09-22 12:01:57 -07008326 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008327 final |= DREF_SSC_SOURCE_ENABLE;
8328
8329 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8330 final |= DREF_SSC1_ENABLE;
8331
8332 if (has_cpu_edp) {
8333 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8334 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8335 else
8336 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8337 } else
8338 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8339 } else {
8340 final |= DREF_SSC_SOURCE_DISABLE;
8341 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8342 }
8343
8344 if (final == val)
8345 return;
8346
8347 /* Always enable nonspread source */
8348 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8349
8350 if (has_ck505)
8351 val |= DREF_NONSPREAD_CK505_ENABLE;
8352 else
8353 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8354
8355 if (has_panel) {
8356 val &= ~DREF_SSC_SOURCE_MASK;
8357 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008358
Keith Packard199e5d72011-09-22 12:01:57 -07008359 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008360 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008361 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008362 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008363 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008364 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008365
8366 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008367 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008368 POSTING_READ(PCH_DREF_CONTROL);
8369 udelay(200);
8370
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008371 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008372
8373 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008374 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008375 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008376 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008377 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008378 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008379 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008380 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008381 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008382
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008383 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008384 POSTING_READ(PCH_DREF_CONTROL);
8385 udelay(200);
8386 } else {
8387 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8388
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008389 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008390
8391 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008392 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008393
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008394 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008395 POSTING_READ(PCH_DREF_CONTROL);
8396 udelay(200);
8397
8398 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008399 val &= ~DREF_SSC_SOURCE_MASK;
8400 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008401
8402 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008403 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008404
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008405 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008406 POSTING_READ(PCH_DREF_CONTROL);
8407 udelay(200);
8408 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008409
8410 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008411}
8412
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008413static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008414{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008415 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008416
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008417 tmp = I915_READ(SOUTH_CHICKEN2);
8418 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8419 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008420
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008421 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8422 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8423 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008424
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008425 tmp = I915_READ(SOUTH_CHICKEN2);
8426 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8427 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008428
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008429 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8430 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8431 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008432}
8433
8434/* WaMPhyProgramming:hsw */
8435static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8436{
8437 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008438
8439 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8440 tmp &= ~(0xFF << 24);
8441 tmp |= (0x12 << 24);
8442 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8443
Paulo Zanonidde86e22012-12-01 12:04:25 -02008444 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8445 tmp |= (1 << 11);
8446 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8447
8448 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8449 tmp |= (1 << 11);
8450 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8451
Paulo Zanonidde86e22012-12-01 12:04:25 -02008452 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8453 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8454 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8455
8456 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8457 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8458 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8459
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008460 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8461 tmp &= ~(7 << 13);
8462 tmp |= (5 << 13);
8463 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008464
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008465 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8466 tmp &= ~(7 << 13);
8467 tmp |= (5 << 13);
8468 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008469
8470 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8471 tmp &= ~0xFF;
8472 tmp |= 0x1C;
8473 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8474
8475 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8476 tmp &= ~0xFF;
8477 tmp |= 0x1C;
8478 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8479
8480 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8481 tmp &= ~(0xFF << 16);
8482 tmp |= (0x1C << 16);
8483 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8484
8485 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8486 tmp &= ~(0xFF << 16);
8487 tmp |= (0x1C << 16);
8488 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8489
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008490 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8491 tmp |= (1 << 27);
8492 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008493
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008494 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8495 tmp |= (1 << 27);
8496 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008497
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008498 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8499 tmp &= ~(0xF << 28);
8500 tmp |= (4 << 28);
8501 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008502
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008503 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8504 tmp &= ~(0xF << 28);
8505 tmp |= (4 << 28);
8506 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008507}
8508
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008509/* Implements 3 different sequences from BSpec chapter "Display iCLK
8510 * Programming" based on the parameters passed:
8511 * - Sequence to enable CLKOUT_DP
8512 * - Sequence to enable CLKOUT_DP without spread
8513 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8514 */
8515static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8516 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008517{
8518 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008519 uint32_t reg, tmp;
8520
8521 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8522 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008523 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008524 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008525
Ville Syrjäläa5805162015-05-26 20:42:30 +03008526 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008527
8528 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8529 tmp &= ~SBI_SSCCTL_DISABLE;
8530 tmp |= SBI_SSCCTL_PATHALT;
8531 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8532
8533 udelay(24);
8534
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008535 if (with_spread) {
8536 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8537 tmp &= ~SBI_SSCCTL_PATHALT;
8538 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008539
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008540 if (with_fdi) {
8541 lpt_reset_fdi_mphy(dev_priv);
8542 lpt_program_fdi_mphy(dev_priv);
8543 }
8544 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008545
Ville Syrjäläc2699522015-08-27 23:55:59 +03008546 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008547 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8548 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8549 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008550
Ville Syrjäläa5805162015-05-26 20:42:30 +03008551 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008552}
8553
Paulo Zanoni47701c32013-07-23 11:19:25 -03008554/* Sequence to disable CLKOUT_DP */
8555static void lpt_disable_clkout_dp(struct drm_device *dev)
8556{
8557 struct drm_i915_private *dev_priv = dev->dev_private;
8558 uint32_t reg, tmp;
8559
Ville Syrjäläa5805162015-05-26 20:42:30 +03008560 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008561
Ville Syrjäläc2699522015-08-27 23:55:59 +03008562 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008563 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8564 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8565 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8566
8567 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8568 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8569 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8570 tmp |= SBI_SSCCTL_PATHALT;
8571 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8572 udelay(32);
8573 }
8574 tmp |= SBI_SSCCTL_DISABLE;
8575 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8576 }
8577
Ville Syrjäläa5805162015-05-26 20:42:30 +03008578 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008579}
8580
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008581#define BEND_IDX(steps) ((50 + (steps)) / 5)
8582
8583static const uint16_t sscdivintphase[] = {
8584 [BEND_IDX( 50)] = 0x3B23,
8585 [BEND_IDX( 45)] = 0x3B23,
8586 [BEND_IDX( 40)] = 0x3C23,
8587 [BEND_IDX( 35)] = 0x3C23,
8588 [BEND_IDX( 30)] = 0x3D23,
8589 [BEND_IDX( 25)] = 0x3D23,
8590 [BEND_IDX( 20)] = 0x3E23,
8591 [BEND_IDX( 15)] = 0x3E23,
8592 [BEND_IDX( 10)] = 0x3F23,
8593 [BEND_IDX( 5)] = 0x3F23,
8594 [BEND_IDX( 0)] = 0x0025,
8595 [BEND_IDX( -5)] = 0x0025,
8596 [BEND_IDX(-10)] = 0x0125,
8597 [BEND_IDX(-15)] = 0x0125,
8598 [BEND_IDX(-20)] = 0x0225,
8599 [BEND_IDX(-25)] = 0x0225,
8600 [BEND_IDX(-30)] = 0x0325,
8601 [BEND_IDX(-35)] = 0x0325,
8602 [BEND_IDX(-40)] = 0x0425,
8603 [BEND_IDX(-45)] = 0x0425,
8604 [BEND_IDX(-50)] = 0x0525,
8605};
8606
8607/*
8608 * Bend CLKOUT_DP
8609 * steps -50 to 50 inclusive, in steps of 5
8610 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8611 * change in clock period = -(steps / 10) * 5.787 ps
8612 */
8613static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8614{
8615 uint32_t tmp;
8616 int idx = BEND_IDX(steps);
8617
8618 if (WARN_ON(steps % 5 != 0))
8619 return;
8620
8621 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8622 return;
8623
8624 mutex_lock(&dev_priv->sb_lock);
8625
8626 if (steps % 10 != 0)
8627 tmp = 0xAAAAAAAB;
8628 else
8629 tmp = 0x00000000;
8630 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8631
8632 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8633 tmp &= 0xffff0000;
8634 tmp |= sscdivintphase[idx];
8635 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8636
8637 mutex_unlock(&dev_priv->sb_lock);
8638}
8639
8640#undef BEND_IDX
8641
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008642static void lpt_init_pch_refclk(struct drm_device *dev)
8643{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008644 struct intel_encoder *encoder;
8645 bool has_vga = false;
8646
Damien Lespiaub2784e12014-08-05 11:29:37 +01008647 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008648 switch (encoder->type) {
8649 case INTEL_OUTPUT_ANALOG:
8650 has_vga = true;
8651 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008652 default:
8653 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008654 }
8655 }
8656
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008657 if (has_vga) {
8658 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008659 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008660 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008661 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008662 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008663}
8664
Paulo Zanonidde86e22012-12-01 12:04:25 -02008665/*
8666 * Initialize reference clocks when the driver loads
8667 */
8668void intel_init_pch_refclk(struct drm_device *dev)
8669{
8670 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8671 ironlake_init_pch_refclk(dev);
8672 else if (HAS_PCH_LPT(dev))
8673 lpt_init_pch_refclk(dev);
8674}
8675
Daniel Vetter6ff93602013-04-19 11:24:36 +02008676static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008677{
8678 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8680 int pipe = intel_crtc->pipe;
8681 uint32_t val;
8682
Daniel Vetter78114072013-06-13 00:54:57 +02008683 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008684
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008685 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008686 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008687 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008688 break;
8689 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008690 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008691 break;
8692 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008693 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008694 break;
8695 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008696 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008697 break;
8698 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008699 /* Case prevented by intel_choose_pipe_bpp_dither. */
8700 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008701 }
8702
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008703 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008704 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8705
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008706 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008707 val |= PIPECONF_INTERLACED_ILK;
8708 else
8709 val |= PIPECONF_PROGRESSIVE;
8710
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008711 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008712 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008713
Paulo Zanonic8203562012-09-12 10:06:29 -03008714 I915_WRITE(PIPECONF(pipe), val);
8715 POSTING_READ(PIPECONF(pipe));
8716}
8717
Daniel Vetter6ff93602013-04-19 11:24:36 +02008718static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008719{
Jani Nikula391bf042016-03-18 17:05:40 +02008720 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008722 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jani Nikula391bf042016-03-18 17:05:40 +02008723 u32 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008724
Jani Nikula391bf042016-03-18 17:05:40 +02008725 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008726 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8727
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008728 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008729 val |= PIPECONF_INTERLACED_ILK;
8730 else
8731 val |= PIPECONF_PROGRESSIVE;
8732
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008733 I915_WRITE(PIPECONF(cpu_transcoder), val);
8734 POSTING_READ(PIPECONF(cpu_transcoder));
Jani Nikula391bf042016-03-18 17:05:40 +02008735}
8736
Jani Nikula391bf042016-03-18 17:05:40 +02008737static void haswell_set_pipemisc(struct drm_crtc *crtc)
8738{
8739 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8741
8742 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8743 u32 val = 0;
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008744
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008745 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008746 case 18:
8747 val |= PIPEMISC_DITHER_6_BPC;
8748 break;
8749 case 24:
8750 val |= PIPEMISC_DITHER_8_BPC;
8751 break;
8752 case 30:
8753 val |= PIPEMISC_DITHER_10_BPC;
8754 break;
8755 case 36:
8756 val |= PIPEMISC_DITHER_12_BPC;
8757 break;
8758 default:
8759 /* Case prevented by pipe_config_set_bpp. */
8760 BUG();
8761 }
8762
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008763 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008764 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8765
Jani Nikula391bf042016-03-18 17:05:40 +02008766 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008767 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008768}
8769
Paulo Zanonid4b19312012-11-29 11:29:32 -02008770int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8771{
8772 /*
8773 * Account for spread spectrum to avoid
8774 * oversubscribing the link. Max center spread
8775 * is 2.5%; use 5% for safety's sake.
8776 */
8777 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008778 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008779}
8780
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008781static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008782{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008783 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008784}
8785
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008786static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8787 struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008788 struct dpll *reduced_clock)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008789{
8790 struct drm_crtc *crtc = &intel_crtc->base;
8791 struct drm_device *dev = crtc->dev;
8792 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008793 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008794 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008795 struct drm_connector_state *connector_state;
8796 struct intel_encoder *encoder;
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008797 u32 dpll, fp, fp2;
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008798 int factor, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008799 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008800
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008801 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008802 if (connector_state->crtc != crtc_state->base.crtc)
8803 continue;
8804
8805 encoder = to_intel_encoder(connector_state->best_encoder);
8806
8807 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008808 case INTEL_OUTPUT_LVDS:
8809 is_lvds = true;
8810 break;
8811 case INTEL_OUTPUT_SDVO:
8812 case INTEL_OUTPUT_HDMI:
8813 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008814 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008815 default:
8816 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008817 }
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008818 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008819
Chris Wilsonc1858122010-12-03 21:35:48 +00008820 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008821 factor = 21;
8822 if (is_lvds) {
8823 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008824 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008825 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008826 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008827 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008828 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008829
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008830 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Chris Wilsonc1858122010-12-03 21:35:48 +00008831
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008832 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8833 fp |= FP_CB_TUNE;
8834
8835 if (reduced_clock) {
8836 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8837
8838 if (reduced_clock->m < factor * reduced_clock->n)
8839 fp2 |= FP_CB_TUNE;
8840 } else {
8841 fp2 = fp;
8842 }
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008843
Chris Wilson5eddb702010-09-11 13:48:45 +01008844 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008845
Eric Anholta07d6782011-03-30 13:01:08 -07008846 if (is_lvds)
8847 dpll |= DPLLB_MODE_LVDS;
8848 else
8849 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008850
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008851 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008852 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008853
8854 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008855 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008856 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008857 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008858
Eric Anholta07d6782011-03-30 13:01:08 -07008859 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008860 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008861 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008862 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008863
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008864 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008865 case 5:
8866 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8867 break;
8868 case 7:
8869 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8870 break;
8871 case 10:
8872 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8873 break;
8874 case 14:
8875 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8876 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008877 }
8878
Ander Conselvan de Oliveiraceb41002016-03-21 18:00:02 +02008879 if (is_lvds && intel_panel_use_ssc(dev_priv))
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008880 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008881 else
8882 dpll |= PLL_REF_INPUT_DREFCLK;
8883
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008884 dpll |= DPLL_VCO_ENABLE;
8885
8886 crtc_state->dpll_hw_state.dpll = dpll;
8887 crtc_state->dpll_hw_state.fp0 = fp;
8888 crtc_state->dpll_hw_state.fp1 = fp2;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008889}
8890
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008891static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8892 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008893{
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008894 struct drm_device *dev = crtc->base.dev;
8895 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +03008896 struct dpll reduced_clock;
Ander Conselvan de Oliveira7ed9f892016-03-21 18:00:07 +02008897 bool has_reduced_clock = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008898 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008899 const intel_limit_t *limit;
8900 int refclk = 120000;
Jesse Barnes79e53942008-11-07 14:24:08 -08008901
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008902 memset(&crtc_state->dpll_hw_state, 0,
8903 sizeof(crtc_state->dpll_hw_state));
8904
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008905 crtc->lowfreq_avail = false;
8906
8907 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8908 if (!crtc_state->has_pch_encoder)
8909 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008910
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008911 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8912 if (intel_panel_use_ssc(dev_priv)) {
8913 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8914 dev_priv->vbt.lvds_ssc_freq);
8915 refclk = dev_priv->vbt.lvds_ssc_freq;
8916 }
8917
8918 if (intel_is_dual_link_lvds(dev)) {
8919 if (refclk == 100000)
8920 limit = &intel_limits_ironlake_dual_lvds_100m;
8921 else
8922 limit = &intel_limits_ironlake_dual_lvds;
8923 } else {
8924 if (refclk == 100000)
8925 limit = &intel_limits_ironlake_single_lvds_100m;
8926 else
8927 limit = &intel_limits_ironlake_single_lvds;
8928 }
8929 } else {
8930 limit = &intel_limits_ironlake_dac;
8931 }
8932
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008933 if (!crtc_state->clock_set &&
Ander Conselvan de Oliveira997c0302016-03-21 18:00:12 +02008934 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8935 refclk, NULL, &crtc_state->dpll)) {
Ander Conselvan de Oliveira364ee292016-03-21 18:00:10 +02008936 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8937 return -EINVAL;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008938 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008939
Ander Conselvan de Oliveirab75ca6f2016-03-21 18:00:11 +02008940 ironlake_compute_dpll(crtc, crtc_state,
8941 has_reduced_clock ? &reduced_clock : NULL);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008942
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008943 pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
8944 if (pll == NULL) {
8945 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8946 pipe_name(crtc->pipe));
8947 return -EINVAL;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008948 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008949
Ander Conselvan de Oliveiraded220e2016-03-21 18:00:09 +02008950 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8951 has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008952 crtc->lowfreq_avail = true;
Daniel Vettere2b78262013-06-07 23:10:03 +02008953
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008954 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008955}
8956
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008957static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8958 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008959{
8960 struct drm_device *dev = crtc->base.dev;
8961 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008962 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008963
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008964 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8965 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8966 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8967 & ~TU_SIZE_MASK;
8968 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8969 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8970 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8971}
8972
8973static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8974 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008975 struct intel_link_m_n *m_n,
8976 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008977{
8978 struct drm_device *dev = crtc->base.dev;
8979 struct drm_i915_private *dev_priv = dev->dev_private;
8980 enum pipe pipe = crtc->pipe;
8981
8982 if (INTEL_INFO(dev)->gen >= 5) {
8983 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8984 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8985 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8986 & ~TU_SIZE_MASK;
8987 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8988 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8989 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008990 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8991 * gen < 8) and if DRRS is supported (to make sure the
8992 * registers are not unnecessarily read).
8993 */
8994 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008995 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008996 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8997 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8998 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8999 & ~TU_SIZE_MASK;
9000 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9001 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9002 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9003 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009004 } else {
9005 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9006 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9007 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9008 & ~TU_SIZE_MASK;
9009 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9010 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9011 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9012 }
9013}
9014
9015void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009016 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009017{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009018 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009019 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9020 else
9021 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009022 &pipe_config->dp_m_n,
9023 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009024}
9025
Daniel Vetter72419202013-04-04 13:28:53 +02009026static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009027 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009028{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009029 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009030 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009031}
9032
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009033static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009034 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009035{
9036 struct drm_device *dev = crtc->base.dev;
9037 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009038 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9039 uint32_t ps_ctrl = 0;
9040 int id = -1;
9041 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009042
Chandra Kondurua1b22782015-04-07 15:28:45 -07009043 /* find scaler attached to this pipe */
9044 for (i = 0; i < crtc->num_scalers; i++) {
9045 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9046 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9047 id = i;
9048 pipe_config->pch_pfit.enabled = true;
9049 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9050 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9051 break;
9052 }
9053 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009054
Chandra Kondurua1b22782015-04-07 15:28:45 -07009055 scaler_state->scaler_id = id;
9056 if (id >= 0) {
9057 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9058 } else {
9059 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009060 }
9061}
9062
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009063static void
9064skylake_get_initial_plane_config(struct intel_crtc *crtc,
9065 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009066{
9067 struct drm_device *dev = crtc->base.dev;
9068 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009069 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009070 int pipe = crtc->pipe;
9071 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009072 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009073 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009074 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009075
Damien Lespiaud9806c92015-01-21 14:07:19 +00009076 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009077 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009078 DRM_DEBUG_KMS("failed to alloc fb\n");
9079 return;
9080 }
9081
Damien Lespiau1b842c82015-01-21 13:50:54 +00009082 fb = &intel_fb->base;
9083
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009084 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009085 if (!(val & PLANE_CTL_ENABLE))
9086 goto error;
9087
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009088 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9089 fourcc = skl_format_to_fourcc(pixel_format,
9090 val & PLANE_CTL_ORDER_RGBX,
9091 val & PLANE_CTL_ALPHA_MASK);
9092 fb->pixel_format = fourcc;
9093 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9094
Damien Lespiau40f46282015-02-27 11:15:21 +00009095 tiling = val & PLANE_CTL_TILED_MASK;
9096 switch (tiling) {
9097 case PLANE_CTL_TILED_LINEAR:
9098 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9099 break;
9100 case PLANE_CTL_TILED_X:
9101 plane_config->tiling = I915_TILING_X;
9102 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9103 break;
9104 case PLANE_CTL_TILED_Y:
9105 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9106 break;
9107 case PLANE_CTL_TILED_YF:
9108 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9109 break;
9110 default:
9111 MISSING_CASE(tiling);
9112 goto error;
9113 }
9114
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009115 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9116 plane_config->base = base;
9117
9118 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9119
9120 val = I915_READ(PLANE_SIZE(pipe, 0));
9121 fb->height = ((val >> 16) & 0xfff) + 1;
9122 fb->width = ((val >> 0) & 0x1fff) + 1;
9123
9124 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009125 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009126 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009127 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9128
9129 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009130 fb->pixel_format,
9131 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009132
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009133 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009134
9135 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9136 pipe_name(pipe), fb->width, fb->height,
9137 fb->bits_per_pixel, base, fb->pitches[0],
9138 plane_config->size);
9139
Damien Lespiau2d140302015-02-05 17:22:18 +00009140 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009141 return;
9142
9143error:
9144 kfree(fb);
9145}
9146
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009147static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009148 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009149{
9150 struct drm_device *dev = crtc->base.dev;
9151 struct drm_i915_private *dev_priv = dev->dev_private;
9152 uint32_t tmp;
9153
9154 tmp = I915_READ(PF_CTL(crtc->pipe));
9155
9156 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009157 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009158 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9159 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009160
9161 /* We currently do not free assignements of panel fitters on
9162 * ivb/hsw (since we don't use the higher upscaling modes which
9163 * differentiates them) so just WARN about this case for now. */
9164 if (IS_GEN7(dev)) {
9165 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9166 PF_PIPE_SEL_IVB(crtc->pipe));
9167 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009168 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009169}
9170
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009171static void
9172ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9173 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009174{
9175 struct drm_device *dev = crtc->base.dev;
9176 struct drm_i915_private *dev_priv = dev->dev_private;
9177 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009178 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009179 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009180 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009181 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009182 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009183
Damien Lespiau42a7b082015-02-05 19:35:13 +00009184 val = I915_READ(DSPCNTR(pipe));
9185 if (!(val & DISPLAY_PLANE_ENABLE))
9186 return;
9187
Damien Lespiaud9806c92015-01-21 14:07:19 +00009188 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009189 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009190 DRM_DEBUG_KMS("failed to alloc fb\n");
9191 return;
9192 }
9193
Damien Lespiau1b842c82015-01-21 13:50:54 +00009194 fb = &intel_fb->base;
9195
Daniel Vetter18c52472015-02-10 17:16:09 +00009196 if (INTEL_INFO(dev)->gen >= 4) {
9197 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009198 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009199 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9200 }
9201 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009202
9203 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009204 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009205 fb->pixel_format = fourcc;
9206 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009207
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009208 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009209 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009210 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009211 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009212 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009213 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009214 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009215 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009216 }
9217 plane_config->base = base;
9218
9219 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009220 fb->width = ((val >> 16) & 0xfff) + 1;
9221 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009222
9223 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009224 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009225
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009226 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009227 fb->pixel_format,
9228 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009229
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009230 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009231
Damien Lespiau2844a922015-01-20 12:51:48 +00009232 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9233 pipe_name(pipe), fb->width, fb->height,
9234 fb->bits_per_pixel, base, fb->pitches[0],
9235 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009236
Damien Lespiau2d140302015-02-05 17:22:18 +00009237 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009238}
9239
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009240static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009241 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009242{
9243 struct drm_device *dev = crtc->base.dev;
9244 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009245 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009246 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009247 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009248
Imre Deak17290502016-02-12 18:55:11 +02009249 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9250 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009251 return false;
9252
Daniel Vettere143a212013-07-04 12:01:15 +02009253 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009254 pipe_config->shared_dpll = NULL;
Daniel Vettereccb1402013-05-22 00:50:22 +02009255
Imre Deak17290502016-02-12 18:55:11 +02009256 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009257 tmp = I915_READ(PIPECONF(crtc->pipe));
9258 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009259 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009260
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009261 switch (tmp & PIPECONF_BPC_MASK) {
9262 case PIPECONF_6BPC:
9263 pipe_config->pipe_bpp = 18;
9264 break;
9265 case PIPECONF_8BPC:
9266 pipe_config->pipe_bpp = 24;
9267 break;
9268 case PIPECONF_10BPC:
9269 pipe_config->pipe_bpp = 30;
9270 break;
9271 case PIPECONF_12BPC:
9272 pipe_config->pipe_bpp = 36;
9273 break;
9274 default:
9275 break;
9276 }
9277
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009278 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9279 pipe_config->limited_color_range = true;
9280
Daniel Vetterab9412b2013-05-03 11:49:46 +02009281 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009282 struct intel_shared_dpll *pll;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009283 enum intel_dpll_id pll_id;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009284
Daniel Vetter88adfff2013-03-28 10:42:01 +01009285 pipe_config->has_pch_encoder = true;
9286
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009287 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9288 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9289 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009290
9291 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009292
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03009293 if (HAS_PCH_IBX(dev_priv)) {
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009294 pll_id = (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009295 } else {
9296 tmp = I915_READ(PCH_DPLL_SEL);
9297 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009298 pll_id = DPLL_ID_PCH_PLL_B;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009299 else
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009300 pll_id= DPLL_ID_PCH_PLL_A;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009301 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009302
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009303 pipe_config->shared_dpll =
9304 intel_get_shared_dpll_by_id(dev_priv, pll_id);
9305 pll = pipe_config->shared_dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009306
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009307 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9308 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009309
9310 tmp = pipe_config->dpll_hw_state.dpll;
9311 pipe_config->pixel_multiplier =
9312 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9313 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009314
9315 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009316 } else {
9317 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009318 }
9319
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009320 intel_get_pipe_timings(crtc, pipe_config);
Jani Nikulabc58be62016-03-18 17:05:39 +02009321 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009322
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009323 ironlake_get_pfit_config(crtc, pipe_config);
9324
Imre Deak17290502016-02-12 18:55:11 +02009325 ret = true;
9326
9327out:
9328 intel_display_power_put(dev_priv, power_domain);
9329
9330 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009331}
9332
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009333static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9334{
9335 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009336 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009337
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009338 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009339 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009340 pipe_name(crtc->pipe));
9341
Rob Clarke2c719b2014-12-15 13:56:32 -05009342 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9343 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009344 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9345 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009346 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9347 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009348 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009349 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009350 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009351 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009352 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009353 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009354 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009355 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009356 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009357
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009358 /*
9359 * In theory we can still leave IRQs enabled, as long as only the HPD
9360 * interrupts remain enabled. We used to check for that, but since it's
9361 * gen-specific and since we only disable LCPLL after we fully disable
9362 * the interrupts, the check below should be enough.
9363 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009364 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009365}
9366
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009367static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9368{
9369 struct drm_device *dev = dev_priv->dev;
9370
9371 if (IS_HASWELL(dev))
9372 return I915_READ(D_COMP_HSW);
9373 else
9374 return I915_READ(D_COMP_BDW);
9375}
9376
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009377static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9378{
9379 struct drm_device *dev = dev_priv->dev;
9380
9381 if (IS_HASWELL(dev)) {
9382 mutex_lock(&dev_priv->rps.hw_lock);
9383 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9384 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009385 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009386 mutex_unlock(&dev_priv->rps.hw_lock);
9387 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009388 I915_WRITE(D_COMP_BDW, val);
9389 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009390 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009391}
9392
9393/*
9394 * This function implements pieces of two sequences from BSpec:
9395 * - Sequence for display software to disable LCPLL
9396 * - Sequence for display software to allow package C8+
9397 * The steps implemented here are just the steps that actually touch the LCPLL
9398 * register. Callers should take care of disabling all the display engine
9399 * functions, doing the mode unset, fixing interrupts, etc.
9400 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009401static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9402 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009403{
9404 uint32_t val;
9405
9406 assert_can_disable_lcpll(dev_priv);
9407
9408 val = I915_READ(LCPLL_CTL);
9409
9410 if (switch_to_fclk) {
9411 val |= LCPLL_CD_SOURCE_FCLK;
9412 I915_WRITE(LCPLL_CTL, val);
9413
9414 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9415 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9416 DRM_ERROR("Switching to FCLK failed\n");
9417
9418 val = I915_READ(LCPLL_CTL);
9419 }
9420
9421 val |= LCPLL_PLL_DISABLE;
9422 I915_WRITE(LCPLL_CTL, val);
9423 POSTING_READ(LCPLL_CTL);
9424
9425 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9426 DRM_ERROR("LCPLL still locked\n");
9427
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009428 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009429 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009430 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009431 ndelay(100);
9432
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009433 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9434 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009435 DRM_ERROR("D_COMP RCOMP still in progress\n");
9436
9437 if (allow_power_down) {
9438 val = I915_READ(LCPLL_CTL);
9439 val |= LCPLL_POWER_DOWN_ALLOW;
9440 I915_WRITE(LCPLL_CTL, val);
9441 POSTING_READ(LCPLL_CTL);
9442 }
9443}
9444
9445/*
9446 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9447 * source.
9448 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009449static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009450{
9451 uint32_t val;
9452
9453 val = I915_READ(LCPLL_CTL);
9454
9455 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9456 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9457 return;
9458
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009459 /*
9460 * Make sure we're not on PC8 state before disabling PC8, otherwise
9461 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009462 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009463 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009464
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009465 if (val & LCPLL_POWER_DOWN_ALLOW) {
9466 val &= ~LCPLL_POWER_DOWN_ALLOW;
9467 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009468 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009469 }
9470
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009471 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009472 val |= D_COMP_COMP_FORCE;
9473 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009474 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009475
9476 val = I915_READ(LCPLL_CTL);
9477 val &= ~LCPLL_PLL_DISABLE;
9478 I915_WRITE(LCPLL_CTL, val);
9479
9480 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9481 DRM_ERROR("LCPLL not locked yet\n");
9482
9483 if (val & LCPLL_CD_SOURCE_FCLK) {
9484 val = I915_READ(LCPLL_CTL);
9485 val &= ~LCPLL_CD_SOURCE_FCLK;
9486 I915_WRITE(LCPLL_CTL, val);
9487
9488 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9489 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9490 DRM_ERROR("Switching back to LCPLL failed\n");
9491 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009492
Mika Kuoppala59bad942015-01-16 11:34:40 +02009493 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009494 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009495}
9496
Paulo Zanoni765dab672014-03-07 20:08:18 -03009497/*
9498 * Package states C8 and deeper are really deep PC states that can only be
9499 * reached when all the devices on the system allow it, so even if the graphics
9500 * device allows PC8+, it doesn't mean the system will actually get to these
9501 * states. Our driver only allows PC8+ when going into runtime PM.
9502 *
9503 * The requirements for PC8+ are that all the outputs are disabled, the power
9504 * well is disabled and most interrupts are disabled, and these are also
9505 * requirements for runtime PM. When these conditions are met, we manually do
9506 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9507 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9508 * hang the machine.
9509 *
9510 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9511 * the state of some registers, so when we come back from PC8+ we need to
9512 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9513 * need to take care of the registers kept by RC6. Notice that this happens even
9514 * if we don't put the device in PCI D3 state (which is what currently happens
9515 * because of the runtime PM support).
9516 *
9517 * For more, read "Display Sequences for Package C8" on the hardware
9518 * documentation.
9519 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009520void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009521{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009522 struct drm_device *dev = dev_priv->dev;
9523 uint32_t val;
9524
Paulo Zanonic67a4702013-08-19 13:18:09 -03009525 DRM_DEBUG_KMS("Enabling package C8+\n");
9526
Ville Syrjäläc2699522015-08-27 23:55:59 +03009527 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009528 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9529 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9530 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9531 }
9532
9533 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009534 hsw_disable_lcpll(dev_priv, true, true);
9535}
9536
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009537void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009538{
9539 struct drm_device *dev = dev_priv->dev;
9540 uint32_t val;
9541
Paulo Zanonic67a4702013-08-19 13:18:09 -03009542 DRM_DEBUG_KMS("Disabling package C8+\n");
9543
9544 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009545 lpt_init_pch_refclk(dev);
9546
Ville Syrjäläc2699522015-08-27 23:55:59 +03009547 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009548 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9549 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9550 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9551 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009552}
9553
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009554static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309555{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009556 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009557 struct intel_atomic_state *old_intel_state =
9558 to_intel_atomic_state(old_state);
9559 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309560
Imre Deakc6c46962016-04-01 16:02:40 +03009561 broxton_set_cdclk(to_i915(dev), req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309562}
9563
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009564/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009565static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009566{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009567 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9568 struct drm_i915_private *dev_priv = state->dev->dev_private;
9569 struct drm_crtc *crtc;
9570 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009571 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009572 unsigned max_pixel_rate = 0, i;
9573 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009574
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009575 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9576 sizeof(intel_state->min_pixclk));
9577
9578 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009579 int pixel_rate;
9580
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009581 crtc_state = to_intel_crtc_state(cstate);
9582 if (!crtc_state->base.enable) {
9583 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009584 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009585 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009586
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009587 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009588
9589 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009590 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009591 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9592
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009593 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009594 }
9595
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009596 for_each_pipe(dev_priv, pipe)
9597 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9598
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009599 return max_pixel_rate;
9600}
9601
9602static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9603{
9604 struct drm_i915_private *dev_priv = dev->dev_private;
9605 uint32_t val, data;
9606 int ret;
9607
9608 if (WARN((I915_READ(LCPLL_CTL) &
9609 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9610 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9611 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9612 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9613 "trying to change cdclk frequency with cdclk not enabled\n"))
9614 return;
9615
9616 mutex_lock(&dev_priv->rps.hw_lock);
9617 ret = sandybridge_pcode_write(dev_priv,
9618 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9619 mutex_unlock(&dev_priv->rps.hw_lock);
9620 if (ret) {
9621 DRM_ERROR("failed to inform pcode about cdclk change\n");
9622 return;
9623 }
9624
9625 val = I915_READ(LCPLL_CTL);
9626 val |= LCPLL_CD_SOURCE_FCLK;
9627 I915_WRITE(LCPLL_CTL, val);
9628
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009629 if (wait_for_us(I915_READ(LCPLL_CTL) &
9630 LCPLL_CD_SOURCE_FCLK_DONE, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009631 DRM_ERROR("Switching to FCLK failed\n");
9632
9633 val = I915_READ(LCPLL_CTL);
9634 val &= ~LCPLL_CLK_FREQ_MASK;
9635
9636 switch (cdclk) {
9637 case 450000:
9638 val |= LCPLL_CLK_FREQ_450;
9639 data = 0;
9640 break;
9641 case 540000:
9642 val |= LCPLL_CLK_FREQ_54O_BDW;
9643 data = 1;
9644 break;
9645 case 337500:
9646 val |= LCPLL_CLK_FREQ_337_5_BDW;
9647 data = 2;
9648 break;
9649 case 675000:
9650 val |= LCPLL_CLK_FREQ_675_BDW;
9651 data = 3;
9652 break;
9653 default:
9654 WARN(1, "invalid cdclk frequency\n");
9655 return;
9656 }
9657
9658 I915_WRITE(LCPLL_CTL, val);
9659
9660 val = I915_READ(LCPLL_CTL);
9661 val &= ~LCPLL_CD_SOURCE_FCLK;
9662 I915_WRITE(LCPLL_CTL, val);
9663
Tvrtko Ursulin5ba00172016-03-03 14:36:45 +00009664 if (wait_for_us((I915_READ(LCPLL_CTL) &
9665 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009666 DRM_ERROR("Switching back to LCPLL failed\n");
9667
9668 mutex_lock(&dev_priv->rps.hw_lock);
9669 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9670 mutex_unlock(&dev_priv->rps.hw_lock);
9671
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03009672 I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
9673
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009674 intel_update_cdclk(dev);
9675
9676 WARN(cdclk != dev_priv->cdclk_freq,
9677 "cdclk requested %d kHz but got %d kHz\n",
9678 cdclk, dev_priv->cdclk_freq);
9679}
9680
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009681static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009682{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009683 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009684 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009685 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009686 int cdclk;
9687
9688 /*
9689 * FIXME should also account for plane ratio
9690 * once 64bpp pixel formats are supported.
9691 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009692 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009693 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009694 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009695 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009696 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009697 cdclk = 450000;
9698 else
9699 cdclk = 337500;
9700
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009701 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009702 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9703 cdclk, dev_priv->max_cdclk_freq);
9704 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009705 }
9706
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009707 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9708 if (!intel_state->active_crtcs)
9709 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009710
9711 return 0;
9712}
9713
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009714static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009715{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009716 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009717 struct intel_atomic_state *old_intel_state =
9718 to_intel_atomic_state(old_state);
9719 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009720
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009721 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009722}
9723
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009724static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9725 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009726{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009727 struct intel_encoder *intel_encoder =
9728 intel_ddi_get_crtc_new_encoder(crtc_state);
9729
9730 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9731 if (!intel_ddi_pll_select(crtc, crtc_state))
9732 return -EINVAL;
9733 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009734
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009735 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009736
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009737 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009738}
9739
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309740static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9741 enum port port,
9742 struct intel_crtc_state *pipe_config)
9743{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009744 enum intel_dpll_id id;
9745
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309746 switch (port) {
9747 case PORT_A:
9748 pipe_config->ddi_pll_sel = SKL_DPLL0;
Imre Deak08250c42016-03-14 19:55:34 +02009749 id = DPLL_ID_SKL_DPLL0;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309750 break;
9751 case PORT_B:
9752 pipe_config->ddi_pll_sel = SKL_DPLL1;
Imre Deak08250c42016-03-14 19:55:34 +02009753 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309754 break;
9755 case PORT_C:
9756 pipe_config->ddi_pll_sel = SKL_DPLL2;
Imre Deak08250c42016-03-14 19:55:34 +02009757 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309758 break;
9759 default:
9760 DRM_ERROR("Incorrect port type\n");
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009761 return;
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309762 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009763
9764 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309765}
9766
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009767static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9768 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009769 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009770{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009771 enum intel_dpll_id id;
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009772 u32 temp;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009773
9774 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9775 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9776
9777 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009778 case SKL_DPLL0:
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02009779 id = DPLL_ID_SKL_DPLL0;
9780 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009781 case SKL_DPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009782 id = DPLL_ID_SKL_DPLL1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009783 break;
9784 case SKL_DPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009785 id = DPLL_ID_SKL_DPLL2;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009786 break;
9787 case SKL_DPLL3:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009788 id = DPLL_ID_SKL_DPLL3;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009789 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009790 default:
9791 MISSING_CASE(pipe_config->ddi_pll_sel);
9792 return;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009793 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009794
9795 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009796}
9797
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009798static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9799 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009800 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009801{
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009802 enum intel_dpll_id id;
9803
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009804 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9805
9806 switch (pipe_config->ddi_pll_sel) {
9807 case PORT_CLK_SEL_WRPLL1:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009808 id = DPLL_ID_WRPLL1;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009809 break;
9810 case PORT_CLK_SEL_WRPLL2:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009811 id = DPLL_ID_WRPLL2;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009812 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009813 case PORT_CLK_SEL_SPLL:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009814 id = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009815 break;
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02009816 case PORT_CLK_SEL_LCPLL_810:
9817 id = DPLL_ID_LCPLL_810;
9818 break;
9819 case PORT_CLK_SEL_LCPLL_1350:
9820 id = DPLL_ID_LCPLL_1350;
9821 break;
9822 case PORT_CLK_SEL_LCPLL_2700:
9823 id = DPLL_ID_LCPLL_2700;
9824 break;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009825 default:
9826 MISSING_CASE(pipe_config->ddi_pll_sel);
9827 /* fall through */
9828 case PORT_CLK_SEL_NONE:
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009829 return;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009830 }
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009831
9832 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009833}
9834
Jani Nikulacf304292016-03-18 17:05:41 +02009835static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9836 struct intel_crtc_state *pipe_config,
9837 unsigned long *power_domain_mask)
9838{
9839 struct drm_device *dev = crtc->base.dev;
9840 struct drm_i915_private *dev_priv = dev->dev_private;
9841 enum intel_display_power_domain power_domain;
9842 u32 tmp;
9843
9844 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9845
9846 /*
9847 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9848 * consistency and less surprising code; it's in always on power).
9849 */
9850 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9851 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9852 enum pipe trans_edp_pipe;
9853 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9854 default:
9855 WARN(1, "unknown pipe linked to edp transcoder\n");
9856 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9857 case TRANS_DDI_EDP_INPUT_A_ON:
9858 trans_edp_pipe = PIPE_A;
9859 break;
9860 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9861 trans_edp_pipe = PIPE_B;
9862 break;
9863 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9864 trans_edp_pipe = PIPE_C;
9865 break;
9866 }
9867
9868 if (trans_edp_pipe == crtc->pipe)
9869 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9870 }
9871
9872 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9873 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9874 return false;
9875 *power_domain_mask |= BIT(power_domain);
9876
9877 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9878
9879 return tmp & PIPECONF_ENABLE;
9880}
9881
Jani Nikula4d1de972016-03-18 17:05:42 +02009882static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9883 struct intel_crtc_state *pipe_config,
9884 unsigned long *power_domain_mask)
9885{
9886 struct drm_device *dev = crtc->base.dev;
9887 struct drm_i915_private *dev_priv = dev->dev_private;
9888 enum intel_display_power_domain power_domain;
9889 enum port port;
9890 enum transcoder cpu_transcoder;
9891 u32 tmp;
9892
9893 pipe_config->has_dsi_encoder = false;
9894
9895 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9896 if (port == PORT_A)
9897 cpu_transcoder = TRANSCODER_DSI_A;
9898 else
9899 cpu_transcoder = TRANSCODER_DSI_C;
9900
9901 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9902 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9903 continue;
9904 *power_domain_mask |= BIT(power_domain);
9905
Imre Deakdb18b6a2016-03-24 12:41:40 +02009906 /*
9907 * The PLL needs to be enabled with a valid divider
9908 * configuration, otherwise accessing DSI registers will hang
9909 * the machine. See BSpec North Display Engine
9910 * registers/MIPI[BXT]. We can break out here early, since we
9911 * need the same DSI PLL to be enabled for both DSI ports.
9912 */
9913 if (!intel_dsi_pll_is_enabled(dev_priv))
9914 break;
9915
Jani Nikula4d1de972016-03-18 17:05:42 +02009916 /* XXX: this works for video mode only */
9917 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9918 if (!(tmp & DPI_ENABLE))
9919 continue;
9920
9921 tmp = I915_READ(MIPI_CTRL(port));
9922 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9923 continue;
9924
9925 pipe_config->cpu_transcoder = cpu_transcoder;
9926 pipe_config->has_dsi_encoder = true;
9927 break;
9928 }
9929
9930 return pipe_config->has_dsi_encoder;
9931}
9932
Daniel Vetter26804af2014-06-25 22:01:55 +03009933static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009934 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009935{
9936 struct drm_device *dev = crtc->base.dev;
9937 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009938 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009939 enum port port;
9940 uint32_t tmp;
9941
9942 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9943
9944 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9945
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009946 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009947 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309948 else if (IS_BROXTON(dev))
9949 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009950 else
9951 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009952
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009953 pll = pipe_config->shared_dpll;
9954 if (pll) {
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +02009955 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9956 &pipe_config->dpll_hw_state));
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009957 }
9958
Daniel Vetter26804af2014-06-25 22:01:55 +03009959 /*
9960 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9961 * DDI E. So just check whether this pipe is wired to DDI E and whether
9962 * the PCH transcoder is on.
9963 */
Damien Lespiauca370452013-12-03 13:56:24 +00009964 if (INTEL_INFO(dev)->gen < 9 &&
9965 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009966 pipe_config->has_pch_encoder = true;
9967
9968 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9969 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9970 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9971
9972 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9973 }
9974}
9975
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009976static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009977 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009978{
9979 struct drm_device *dev = crtc->base.dev;
9980 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009981 enum intel_display_power_domain power_domain;
9982 unsigned long power_domain_mask;
Jani Nikulacf304292016-03-18 17:05:41 +02009983 bool active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009984
Imre Deak17290502016-02-12 18:55:11 +02009985 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9986 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009987 return false;
Imre Deak17290502016-02-12 18:55:11 +02009988 power_domain_mask = BIT(power_domain);
9989
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +02009990 pipe_config->shared_dpll = NULL;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009991
Jani Nikulacf304292016-03-18 17:05:41 +02009992 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
Daniel Vettereccb1402013-05-22 00:50:22 +02009993
Jani Nikula4d1de972016-03-18 17:05:42 +02009994 if (IS_BROXTON(dev_priv)) {
9995 bxt_get_dsi_transcoder_state(crtc, pipe_config,
9996 &power_domain_mask);
9997 WARN_ON(active && pipe_config->has_dsi_encoder);
9998 if (pipe_config->has_dsi_encoder)
9999 active = true;
10000 }
10001
Jani Nikulacf304292016-03-18 17:05:41 +020010002 if (!active)
Imre Deak17290502016-02-12 18:55:11 +020010003 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010004
Jani Nikula4d1de972016-03-18 17:05:42 +020010005 if (!pipe_config->has_dsi_encoder) {
10006 haswell_get_ddi_port_state(crtc, pipe_config);
10007 intel_get_pipe_timings(crtc, pipe_config);
10008 }
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010009
Jani Nikulabc58be62016-03-18 17:05:39 +020010010 intel_get_pipe_src_size(crtc, pipe_config);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010011
Lionel Landwerlin05dc6982016-03-16 10:57:15 +000010012 pipe_config->gamma_mode =
10013 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
10014
Chandra Kondurua1b22782015-04-07 15:28:45 -070010015 if (INTEL_INFO(dev)->gen >= 9) {
10016 skl_init_scalers(dev, crtc, pipe_config);
10017 }
10018
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010019 if (INTEL_INFO(dev)->gen >= 9) {
10020 pipe_config->scaler_state.scaler_id = -1;
10021 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10022 }
10023
Imre Deak17290502016-02-12 18:55:11 +020010024 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10025 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10026 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010027 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010028 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010029 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010030 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010031 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010032
Jesse Barnese59150d2014-01-07 13:30:45 -080010033 if (IS_HASWELL(dev))
10034 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10035 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010036
Jani Nikula4d1de972016-03-18 17:05:42 +020010037 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
10038 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
Clint Taylorebb69c92014-09-30 10:30:22 -070010039 pipe_config->pixel_multiplier =
10040 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10041 } else {
10042 pipe_config->pixel_multiplier = 1;
10043 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010044
Imre Deak17290502016-02-12 18:55:11 +020010045out:
10046 for_each_power_domain(power_domain, power_domain_mask)
10047 intel_display_power_put(dev_priv, power_domain);
10048
Jani Nikulacf304292016-03-18 17:05:41 +020010049 return active;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010050}
10051
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010052static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10053 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010054{
10055 struct drm_device *dev = crtc->dev;
10056 struct drm_i915_private *dev_priv = dev->dev_private;
10057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010058 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010059
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010060 if (plane_state && plane_state->visible) {
10061 unsigned int width = plane_state->base.crtc_w;
10062 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010063 unsigned int stride = roundup_pow_of_two(width) * 4;
10064
10065 switch (stride) {
10066 default:
10067 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10068 width, stride);
10069 stride = 256;
10070 /* fallthrough */
10071 case 256:
10072 case 512:
10073 case 1024:
10074 case 2048:
10075 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010076 }
10077
Ville Syrjälädc41c152014-08-13 11:57:05 +030010078 cntl |= CURSOR_ENABLE |
10079 CURSOR_GAMMA_ENABLE |
10080 CURSOR_FORMAT_ARGB |
10081 CURSOR_STRIDE(stride);
10082
10083 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010084 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010085
Ville Syrjälädc41c152014-08-13 11:57:05 +030010086 if (intel_crtc->cursor_cntl != 0 &&
10087 (intel_crtc->cursor_base != base ||
10088 intel_crtc->cursor_size != size ||
10089 intel_crtc->cursor_cntl != cntl)) {
10090 /* On these chipsets we can only modify the base/size/stride
10091 * whilst the cursor is disabled.
10092 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010093 I915_WRITE(CURCNTR(PIPE_A), 0);
10094 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010095 intel_crtc->cursor_cntl = 0;
10096 }
10097
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010098 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010099 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010100 intel_crtc->cursor_base = base;
10101 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010102
10103 if (intel_crtc->cursor_size != size) {
10104 I915_WRITE(CURSIZE, size);
10105 intel_crtc->cursor_size = size;
10106 }
10107
Chris Wilson4b0e3332014-05-30 16:35:26 +030010108 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010109 I915_WRITE(CURCNTR(PIPE_A), cntl);
10110 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010111 intel_crtc->cursor_cntl = cntl;
10112 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010113}
10114
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010115static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10116 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010117{
10118 struct drm_device *dev = crtc->dev;
10119 struct drm_i915_private *dev_priv = dev->dev_private;
10120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10121 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010122 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010123
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010124 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010125 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010126 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010127 case 64:
10128 cntl |= CURSOR_MODE_64_ARGB_AX;
10129 break;
10130 case 128:
10131 cntl |= CURSOR_MODE_128_ARGB_AX;
10132 break;
10133 case 256:
10134 cntl |= CURSOR_MODE_256_ARGB_AX;
10135 break;
10136 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010137 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010138 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010139 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010140 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010141
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010142 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010143 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010144
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010145 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10146 cntl |= CURSOR_ROTATE_180;
10147 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010148
Chris Wilson4b0e3332014-05-30 16:35:26 +030010149 if (intel_crtc->cursor_cntl != cntl) {
10150 I915_WRITE(CURCNTR(pipe), cntl);
10151 POSTING_READ(CURCNTR(pipe));
10152 intel_crtc->cursor_cntl = cntl;
10153 }
10154
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010155 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010156 I915_WRITE(CURBASE(pipe), base);
10157 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010158
10159 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010160}
10161
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010162/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010163static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010164 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010165{
10166 struct drm_device *dev = crtc->dev;
10167 struct drm_i915_private *dev_priv = dev->dev_private;
10168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10169 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010170 u32 base = intel_crtc->cursor_addr;
10171 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010172
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010173 if (plane_state) {
10174 int x = plane_state->base.crtc_x;
10175 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010176
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010177 if (x < 0) {
10178 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10179 x = -x;
10180 }
10181 pos |= x << CURSOR_X_SHIFT;
10182
10183 if (y < 0) {
10184 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10185 y = -y;
10186 }
10187 pos |= y << CURSOR_Y_SHIFT;
10188
10189 /* ILK+ do this automagically */
10190 if (HAS_GMCH_DISPLAY(dev) &&
10191 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10192 base += (plane_state->base.crtc_h *
10193 plane_state->base.crtc_w - 1) * 4;
10194 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010195 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010196
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010197 I915_WRITE(CURPOS(pipe), pos);
10198
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010199 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010200 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010201 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010202 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010203}
10204
Ville Syrjälädc41c152014-08-13 11:57:05 +030010205static bool cursor_size_ok(struct drm_device *dev,
10206 uint32_t width, uint32_t height)
10207{
10208 if (width == 0 || height == 0)
10209 return false;
10210
10211 /*
10212 * 845g/865g are special in that they are only limited by
10213 * the width of their cursors, the height is arbitrary up to
10214 * the precision of the register. Everything else requires
10215 * square cursors, limited to a few power-of-two sizes.
10216 */
10217 if (IS_845G(dev) || IS_I865G(dev)) {
10218 if ((width & 63) != 0)
10219 return false;
10220
10221 if (width > (IS_845G(dev) ? 64 : 512))
10222 return false;
10223
10224 if (height > 1023)
10225 return false;
10226 } else {
10227 switch (width | height) {
10228 case 256:
10229 case 128:
10230 if (IS_GEN2(dev))
10231 return false;
10232 case 64:
10233 break;
10234 default:
10235 return false;
10236 }
10237 }
10238
10239 return true;
10240}
10241
Jesse Barnes79e53942008-11-07 14:24:08 -080010242/* VESA 640x480x72Hz mode to set on the pipe */
10243static struct drm_display_mode load_detect_mode = {
10244 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10245 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10246};
10247
Daniel Vettera8bb6812014-02-10 18:00:39 +010010248struct drm_framebuffer *
10249__intel_framebuffer_create(struct drm_device *dev,
10250 struct drm_mode_fb_cmd2 *mode_cmd,
10251 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010252{
10253 struct intel_framebuffer *intel_fb;
10254 int ret;
10255
10256 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010257 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010258 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010259
10260 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010261 if (ret)
10262 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010263
10264 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010265
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010266err:
10267 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010268 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010269}
10270
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010271static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010272intel_framebuffer_create(struct drm_device *dev,
10273 struct drm_mode_fb_cmd2 *mode_cmd,
10274 struct drm_i915_gem_object *obj)
10275{
10276 struct drm_framebuffer *fb;
10277 int ret;
10278
10279 ret = i915_mutex_lock_interruptible(dev);
10280 if (ret)
10281 return ERR_PTR(ret);
10282 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10283 mutex_unlock(&dev->struct_mutex);
10284
10285 return fb;
10286}
10287
Chris Wilsond2dff872011-04-19 08:36:26 +010010288static u32
10289intel_framebuffer_pitch_for_width(int width, int bpp)
10290{
10291 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10292 return ALIGN(pitch, 64);
10293}
10294
10295static u32
10296intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10297{
10298 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010299 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010300}
10301
10302static struct drm_framebuffer *
10303intel_framebuffer_create_for_mode(struct drm_device *dev,
10304 struct drm_display_mode *mode,
10305 int depth, int bpp)
10306{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010307 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010308 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010309 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010310
Dave Gordond37cd8a2016-04-22 19:14:32 +010010311 obj = i915_gem_object_create(dev,
Chris Wilsond2dff872011-04-19 08:36:26 +010010312 intel_framebuffer_size_for_mode(mode, bpp));
Chris Wilsonfe3db792016-04-25 13:32:13 +010010313 if (IS_ERR(obj))
10314 return ERR_CAST(obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010315
10316 mode_cmd.width = mode->hdisplay;
10317 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010318 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10319 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010320 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010321
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010322 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10323 if (IS_ERR(fb))
10324 drm_gem_object_unreference_unlocked(&obj->base);
10325
10326 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010327}
10328
10329static struct drm_framebuffer *
10330mode_fits_in_fbdev(struct drm_device *dev,
10331 struct drm_display_mode *mode)
10332{
Daniel Vetter06957262015-08-10 13:34:08 +020010333#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010334 struct drm_i915_private *dev_priv = dev->dev_private;
10335 struct drm_i915_gem_object *obj;
10336 struct drm_framebuffer *fb;
10337
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010338 if (!dev_priv->fbdev)
10339 return NULL;
10340
10341 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010342 return NULL;
10343
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010344 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010345 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010346
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010347 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010348 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10349 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010350 return NULL;
10351
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010352 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010353 return NULL;
10354
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010355 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010356 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010357#else
10358 return NULL;
10359#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010360}
10361
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010362static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10363 struct drm_crtc *crtc,
10364 struct drm_display_mode *mode,
10365 struct drm_framebuffer *fb,
10366 int x, int y)
10367{
10368 struct drm_plane_state *plane_state;
10369 int hdisplay, vdisplay;
10370 int ret;
10371
10372 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10373 if (IS_ERR(plane_state))
10374 return PTR_ERR(plane_state);
10375
10376 if (mode)
10377 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10378 else
10379 hdisplay = vdisplay = 0;
10380
10381 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10382 if (ret)
10383 return ret;
10384 drm_atomic_set_fb_for_plane(plane_state, fb);
10385 plane_state->crtc_x = 0;
10386 plane_state->crtc_y = 0;
10387 plane_state->crtc_w = hdisplay;
10388 plane_state->crtc_h = vdisplay;
10389 plane_state->src_x = x << 16;
10390 plane_state->src_y = y << 16;
10391 plane_state->src_w = hdisplay << 16;
10392 plane_state->src_h = vdisplay << 16;
10393
10394 return 0;
10395}
10396
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010397bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010398 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010399 struct intel_load_detect_pipe *old,
10400 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010401{
10402 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010403 struct intel_encoder *intel_encoder =
10404 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010405 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010406 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010407 struct drm_crtc *crtc = NULL;
10408 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010409 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010410 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010411 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010412 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010413 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010414 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010415
Chris Wilsond2dff872011-04-19 08:36:26 +010010416 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010417 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010418 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010419
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010420 old->restore_state = NULL;
10421
Rob Clark51fd3712013-11-19 12:10:12 -050010422retry:
10423 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10424 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010425 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010426
Jesse Barnes79e53942008-11-07 14:24:08 -080010427 /*
10428 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010429 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010430 * - if the connector already has an assigned crtc, use it (but make
10431 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010432 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010433 * - try to find the first unused crtc that can drive this connector,
10434 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010435 */
10436
10437 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010438 if (connector->state->crtc) {
10439 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010440
Rob Clark51fd3712013-11-19 12:10:12 -050010441 ret = drm_modeset_lock(&crtc->mutex, ctx);
10442 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010443 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010444
10445 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010446 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010447 }
10448
10449 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010450 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010451 i++;
10452 if (!(encoder->possible_crtcs & (1 << i)))
10453 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010454
10455 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10456 if (ret)
10457 goto fail;
10458
10459 if (possible_crtc->state->enable) {
10460 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010461 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010462 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010463
10464 crtc = possible_crtc;
10465 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010466 }
10467
10468 /*
10469 * If we didn't find an unused CRTC, don't use any.
10470 */
10471 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010472 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010473 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010474 }
10475
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010476found:
10477 intel_crtc = to_intel_crtc(crtc);
10478
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010479 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10480 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010481 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010482
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010483 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010484 restore_state = drm_atomic_state_alloc(dev);
10485 if (!state || !restore_state) {
10486 ret = -ENOMEM;
10487 goto fail;
10488 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010489
10490 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010491 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010492
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010493 connector_state = drm_atomic_get_connector_state(state, connector);
10494 if (IS_ERR(connector_state)) {
10495 ret = PTR_ERR(connector_state);
10496 goto fail;
10497 }
10498
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010499 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10500 if (ret)
10501 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010502
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010503 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10504 if (IS_ERR(crtc_state)) {
10505 ret = PTR_ERR(crtc_state);
10506 goto fail;
10507 }
10508
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010509 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010510
Chris Wilson64927112011-04-20 07:25:26 +010010511 if (!mode)
10512 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010513
Chris Wilsond2dff872011-04-19 08:36:26 +010010514 /* We need a framebuffer large enough to accommodate all accesses
10515 * that the plane may generate whilst we perform load detection.
10516 * We can not rely on the fbcon either being present (we get called
10517 * during its initialisation to detect all boot displays, or it may
10518 * not even exist) or that it is large enough to satisfy the
10519 * requested mode.
10520 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010521 fb = mode_fits_in_fbdev(dev, mode);
10522 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010523 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010524 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010525 } else
10526 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010527 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010528 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010529 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010530 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010531
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010532 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10533 if (ret)
10534 goto fail;
10535
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010536 drm_framebuffer_unreference(fb);
10537
10538 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10539 if (ret)
10540 goto fail;
10541
10542 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10543 if (!ret)
10544 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10545 if (!ret)
10546 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10547 if (ret) {
10548 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10549 goto fail;
10550 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010551
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010552 ret = drm_atomic_commit(state);
10553 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010554 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010555 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010556 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010557
10558 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010559
Jesse Barnes79e53942008-11-07 14:24:08 -080010560 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010561 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010562 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010563
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010564fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010565 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010566 drm_atomic_state_free(restore_state);
10567 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010568
Rob Clark51fd3712013-11-19 12:10:12 -050010569 if (ret == -EDEADLK) {
10570 drm_modeset_backoff(ctx);
10571 goto retry;
10572 }
10573
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010574 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010575}
10576
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010577void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010578 struct intel_load_detect_pipe *old,
10579 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010580{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010581 struct intel_encoder *intel_encoder =
10582 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010583 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010584 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010585 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010586
Chris Wilsond2dff872011-04-19 08:36:26 +010010587 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010588 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010589 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010590
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010591 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010592 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010593
10594 ret = drm_atomic_commit(state);
10595 if (ret) {
10596 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10597 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010598 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010599}
10600
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010601static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010602 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010603{
10604 struct drm_i915_private *dev_priv = dev->dev_private;
10605 u32 dpll = pipe_config->dpll_hw_state.dpll;
10606
10607 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010608 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010609 else if (HAS_PCH_SPLIT(dev))
10610 return 120000;
10611 else if (!IS_GEN2(dev))
10612 return 96000;
10613 else
10614 return 48000;
10615}
10616
Jesse Barnes79e53942008-11-07 14:24:08 -080010617/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010618static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010619 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010620{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010621 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010622 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010623 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010624 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010625 u32 fp;
Ander Conselvan de Oliveira9e2c8472016-05-04 12:11:57 +030010626 struct dpll clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010627 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010628 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010629
10630 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010631 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010632 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010633 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010634
10635 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010636 if (IS_PINEVIEW(dev)) {
10637 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10638 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010639 } else {
10640 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10641 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10642 }
10643
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010644 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010645 if (IS_PINEVIEW(dev))
10646 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10647 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010648 else
10649 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010650 DPLL_FPA01_P1_POST_DIV_SHIFT);
10651
10652 switch (dpll & DPLL_MODE_MASK) {
10653 case DPLLB_MODE_DAC_SERIAL:
10654 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10655 5 : 10;
10656 break;
10657 case DPLLB_MODE_LVDS:
10658 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10659 7 : 14;
10660 break;
10661 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010662 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010663 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010664 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010665 }
10666
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010667 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010668 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010669 else
Imre Deakdccbea32015-06-22 23:35:51 +030010670 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010671 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010672 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010673 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010674
10675 if (is_lvds) {
10676 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10677 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010678
10679 if (lvds & LVDS_CLKB_POWER_UP)
10680 clock.p2 = 7;
10681 else
10682 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010683 } else {
10684 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10685 clock.p1 = 2;
10686 else {
10687 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10688 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10689 }
10690 if (dpll & PLL_P2_DIVIDE_BY_4)
10691 clock.p2 = 4;
10692 else
10693 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010694 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010695
Imre Deakdccbea32015-06-22 23:35:51 +030010696 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010697 }
10698
Ville Syrjälä18442d02013-09-13 16:00:08 +030010699 /*
10700 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010701 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010702 * encoder's get_config() function.
10703 */
Imre Deakdccbea32015-06-22 23:35:51 +030010704 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010705}
10706
Ville Syrjälä6878da02013-09-13 15:59:11 +030010707int intel_dotclock_calculate(int link_freq,
10708 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010709{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010710 /*
10711 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010712 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010713 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010714 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010715 *
10716 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010717 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010718 */
10719
Ville Syrjälä6878da02013-09-13 15:59:11 +030010720 if (!m_n->link_n)
10721 return 0;
10722
10723 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10724}
10725
Ville Syrjälä18442d02013-09-13 16:00:08 +030010726static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010727 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010728{
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010729 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010730
10731 /* read out port_clock from the DPLL */
10732 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010733
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010734 /*
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020010735 * In case there is an active pipe without active ports,
10736 * we may need some idea for the dotclock anyway.
10737 * Calculate one based on the FDI configuration.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010738 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010739 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä21a727b2016-02-17 21:41:10 +020010740 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010741 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010742}
10743
10744/** Returns the currently programmed mode of the given pipe. */
10745struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10746 struct drm_crtc *crtc)
10747{
Jesse Barnes548f2452011-02-17 10:40:53 -080010748 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010750 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010751 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010752 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010753 int htot = I915_READ(HTOTAL(cpu_transcoder));
10754 int hsync = I915_READ(HSYNC(cpu_transcoder));
10755 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10756 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010757 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010758
10759 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10760 if (!mode)
10761 return NULL;
10762
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010763 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10764 if (!pipe_config) {
10765 kfree(mode);
10766 return NULL;
10767 }
10768
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010769 /*
10770 * Construct a pipe_config sufficient for getting the clock info
10771 * back out of crtc_clock_get.
10772 *
10773 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10774 * to use a real value here instead.
10775 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010776 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10777 pipe_config->pixel_multiplier = 1;
10778 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10779 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10780 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10781 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010782
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010783 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010784 mode->hdisplay = (htot & 0xffff) + 1;
10785 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10786 mode->hsync_start = (hsync & 0xffff) + 1;
10787 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10788 mode->vdisplay = (vtot & 0xffff) + 1;
10789 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10790 mode->vsync_start = (vsync & 0xffff) + 1;
10791 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10792
10793 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010794
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010795 kfree(pipe_config);
10796
Jesse Barnes79e53942008-11-07 14:24:08 -080010797 return mode;
10798}
10799
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010800void intel_mark_busy(struct drm_i915_private *dev_priv)
Jesse Barnes652c3932009-08-17 13:31:43 -070010801{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010802 if (dev_priv->mm.busy)
10803 return;
10804
Paulo Zanoni43694d62014-03-07 20:08:08 -030010805 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010806 i915_update_gfx_val(dev_priv);
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010807 if (INTEL_GEN(dev_priv) >= 6)
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010808 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010809 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010810}
10811
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010812void intel_mark_idle(struct drm_i915_private *dev_priv)
Chris Wilsonf047e392012-07-21 12:31:41 +010010813{
Chris Wilsonf62a0072014-02-21 17:55:39 +000010814 if (!dev_priv->mm.busy)
10815 return;
10816
10817 dev_priv->mm.busy = false;
10818
Tvrtko Ursulin7d993732016-04-28 12:57:00 +010010819 if (INTEL_GEN(dev_priv) >= 6)
10820 gen6_rps_idle(dev_priv);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010821
Paulo Zanoni43694d62014-03-07 20:08:08 -030010822 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010823}
10824
Jesse Barnes79e53942008-11-07 14:24:08 -080010825static void intel_crtc_destroy(struct drm_crtc *crtc)
10826{
10827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010828 struct drm_device *dev = crtc->dev;
10829 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010830
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010831 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010832 work = intel_crtc->unpin_work;
10833 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010834 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010835
10836 if (work) {
10837 cancel_work_sync(&work->work);
10838 kfree(work);
10839 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010840
10841 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010842
Jesse Barnes79e53942008-11-07 14:24:08 -080010843 kfree(intel_crtc);
10844}
10845
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010846static void intel_unpin_work_fn(struct work_struct *__work)
10847{
10848 struct intel_unpin_work *work =
10849 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010850 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10851 struct drm_device *dev = crtc->base.dev;
10852 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010853
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010854 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020010855 intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
Chris Wilson05394f32010-11-08 19:18:58 +000010856 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010857
John Harrisonf06cc1b2014-11-24 18:49:37 +000010858 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010859 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010860 mutex_unlock(&dev->struct_mutex);
10861
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010862 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010863 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010864 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010865
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010866 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10867 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010868
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010869 kfree(work);
10870}
10871
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010872static void do_intel_finish_page_flip(struct drm_i915_private *dev_priv,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010873 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010874{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010875 struct drm_device *dev = dev_priv->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10877 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010878 unsigned long flags;
10879
10880 /* Ignore early vblank irqs */
10881 if (intel_crtc == NULL)
10882 return;
10883
Daniel Vetterf3260382014-09-15 14:55:23 +020010884 /*
10885 * This is called both by irq handlers and the reset code (to complete
10886 * lost pageflips) so needs the full irqsave spinlocks.
10887 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010888 spin_lock_irqsave(&dev->event_lock, flags);
10889 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010890
10891 /* Ensure we don't miss a work->pending update ... */
10892 smp_rmb();
10893
10894 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010895 spin_unlock_irqrestore(&dev->event_lock, flags);
10896 return;
10897 }
10898
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010899 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010900
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010901 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010902}
10903
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010904void intel_finish_page_flip(struct drm_i915_private *dev_priv, int pipe)
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010905{
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010906 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10907
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010908 do_intel_finish_page_flip(dev_priv, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010909}
10910
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010911void intel_finish_page_flip_plane(struct drm_i915_private *dev_priv, int plane)
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010912{
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010913 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10914
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010915 do_intel_finish_page_flip(dev_priv, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010916}
10917
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010918/* Is 'a' after or equal to 'b'? */
10919static bool g4x_flip_count_after_eq(u32 a, u32 b)
10920{
10921 return !((a - b) & 0x80000000);
10922}
10923
10924static bool page_flip_finished(struct intel_crtc *crtc)
10925{
10926 struct drm_device *dev = crtc->base.dev;
10927 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc19ae982016-04-13 17:35:03 +010010928 unsigned reset_counter;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010929
Chris Wilsonc19ae982016-04-13 17:35:03 +010010930 reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Chris Wilson7f1847e2016-04-13 17:35:04 +010010931 if (crtc->reset_counter != reset_counter)
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010932 return true;
10933
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010934 /*
10935 * The relevant registers doen't exist on pre-ctg.
10936 * As the flip done interrupt doesn't trigger for mmio
10937 * flips on gmch platforms, a flip count check isn't
10938 * really needed there. But since ctg has the registers,
10939 * include it in the check anyway.
10940 */
10941 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10942 return true;
10943
10944 /*
Maarten Lankhorste8861672016-02-24 11:24:26 +010010945 * BDW signals flip done immediately if the plane
10946 * is disabled, even if the plane enable is already
10947 * armed to occur at the next vblank :(
10948 */
10949
10950 /*
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010951 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10952 * used the same base address. In that case the mmio flip might
10953 * have completed, but the CS hasn't even executed the flip yet.
10954 *
10955 * A flip count check isn't enough as the CS might have updated
10956 * the base address just after start of vblank, but before we
10957 * managed to process the interrupt. This means we'd complete the
10958 * CS flip too soon.
10959 *
10960 * Combining both checks should get us a good enough result. It may
10961 * still happen that the CS flip has been executed, but has not
10962 * yet actually completed. But in case the base address is the same
10963 * anyway, we don't really care.
10964 */
10965 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10966 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030010967 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010968 crtc->unpin_work->flip_count);
10969}
10970
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010971void intel_prepare_page_flip(struct drm_i915_private *dev_priv, int plane)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010972{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010010973 struct drm_device *dev = dev_priv->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010974 struct intel_crtc *intel_crtc =
10975 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10976 unsigned long flags;
10977
Daniel Vetterf3260382014-09-15 14:55:23 +020010978
10979 /*
10980 * This is called both by irq handlers and the reset code (to complete
10981 * lost pageflips) so needs the full irqsave spinlocks.
10982 *
10983 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010984 * generate a page-flip completion irq, i.e. every modeset
10985 * is also accompanied by a spurious intel_prepare_page_flip().
10986 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010987 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010988 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010989 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010990 spin_unlock_irqrestore(&dev->event_lock, flags);
10991}
10992
Chris Wilson60426392015-10-10 10:44:32 +010010993static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010994{
10995 /* Ensure that the work item is consistent when activating it ... */
10996 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010010997 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010998 /* and that it is marked active as soon as the irq could fire. */
10999 smp_wmb();
11000}
11001
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011002static int intel_gen2_queue_flip(struct drm_device *dev,
11003 struct drm_crtc *crtc,
11004 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011005 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011006 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011007 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011008{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011009 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011011 u32 flip_mask;
11012 int ret;
11013
John Harrison5fb9de12015-05-29 17:44:07 +010011014 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011015 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011016 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011017
11018 /* Can't queue multiple flips, so wait for the previous
11019 * one to finish before executing the next.
11020 */
11021 if (intel_crtc->plane)
11022 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11023 else
11024 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011025 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11026 intel_ring_emit(engine, MI_NOOP);
11027 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011028 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011029 intel_ring_emit(engine, fb->pitches[0]);
11030 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11031 intel_ring_emit(engine, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011032
Chris Wilson60426392015-10-10 10:44:32 +010011033 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011034 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011035}
11036
11037static int intel_gen3_queue_flip(struct drm_device *dev,
11038 struct drm_crtc *crtc,
11039 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011040 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011041 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011042 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011043{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011044 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011045 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011046 u32 flip_mask;
11047 int ret;
11048
John Harrison5fb9de12015-05-29 17:44:07 +010011049 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011050 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011051 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011052
11053 if (intel_crtc->plane)
11054 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11055 else
11056 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011057 intel_ring_emit(engine, MI_WAIT_FOR_EVENT | flip_mask);
11058 intel_ring_emit(engine, MI_NOOP);
11059 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011060 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011061 intel_ring_emit(engine, fb->pitches[0]);
11062 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11063 intel_ring_emit(engine, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011064
Chris Wilson60426392015-10-10 10:44:32 +010011065 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011066 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011067}
11068
11069static int intel_gen4_queue_flip(struct drm_device *dev,
11070 struct drm_crtc *crtc,
11071 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011072 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011073 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011074 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011075{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011076 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011077 struct drm_i915_private *dev_priv = dev->dev_private;
11078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11079 uint32_t pf, pipesrc;
11080 int ret;
11081
John Harrison5fb9de12015-05-29 17:44:07 +010011082 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011083 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011084 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011085
11086 /* i965+ uses the linear or tiled offsets from the
11087 * Display Registers (which do not change across a page-flip)
11088 * so we need only reprogram the base address.
11089 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011090 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011091 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011092 intel_ring_emit(engine, fb->pitches[0]);
11093 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011094 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011095
11096 /* XXX Enabling the panel-fitter across page-flip is so far
11097 * untested on non-native modes, so ignore it for now.
11098 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11099 */
11100 pf = 0;
11101 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011102 intel_ring_emit(engine, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011103
Chris Wilson60426392015-10-10 10:44:32 +010011104 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011105 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011106}
11107
11108static int intel_gen6_queue_flip(struct drm_device *dev,
11109 struct drm_crtc *crtc,
11110 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011111 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011112 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011113 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011114{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011115 struct intel_engine_cs *engine = req->engine;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011116 struct drm_i915_private *dev_priv = dev->dev_private;
11117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11118 uint32_t pf, pipesrc;
11119 int ret;
11120
John Harrison5fb9de12015-05-29 17:44:07 +010011121 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011122 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011123 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011124
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011125 intel_ring_emit(engine, MI_DISPLAY_FLIP |
Daniel Vetter6d90c952012-04-26 23:28:05 +020011126 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011127 intel_ring_emit(engine, fb->pitches[0] | obj->tiling_mode);
11128 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011129
Chris Wilson99d9acd2012-04-17 20:37:00 +010011130 /* Contrary to the suggestions in the documentation,
11131 * "Enable Panel Fitter" does not seem to be required when page
11132 * flipping with a non-native mode, and worse causes a normal
11133 * modeset to fail.
11134 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11135 */
11136 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011137 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011138 intel_ring_emit(engine, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011139
Chris Wilson60426392015-10-10 10:44:32 +010011140 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011141 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011142}
11143
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011144static int intel_gen7_queue_flip(struct drm_device *dev,
11145 struct drm_crtc *crtc,
11146 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011147 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011148 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011149 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011150{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011151 struct intel_engine_cs *engine = req->engine;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011153 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011154 int len, ret;
11155
Robin Schroereba905b2014-05-18 02:24:50 +020011156 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011157 case PLANE_A:
11158 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11159 break;
11160 case PLANE_B:
11161 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11162 break;
11163 case PLANE_C:
11164 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11165 break;
11166 default:
11167 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011168 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011169 }
11170
Chris Wilsonffe74d72013-08-26 20:58:12 +010011171 len = 4;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011172 if (engine->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011173 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011174 /*
11175 * On Gen 8, SRM is now taking an extra dword to accommodate
11176 * 48bits addresses, and we need a NOOP for the batch size to
11177 * stay even.
11178 */
11179 if (IS_GEN8(dev))
11180 len += 2;
11181 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011182
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011183 /*
11184 * BSpec MI_DISPLAY_FLIP for IVB:
11185 * "The full packet must be contained within the same cache line."
11186 *
11187 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11188 * cacheline, if we ever start emitting more commands before
11189 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11190 * then do the cacheline alignment, and finally emit the
11191 * MI_DISPLAY_FLIP.
11192 */
John Harrisonbba09b12015-05-29 17:44:06 +010011193 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011194 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011195 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011196
John Harrison5fb9de12015-05-29 17:44:07 +010011197 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011198 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011199 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011200
Chris Wilsonffe74d72013-08-26 20:58:12 +010011201 /* Unmask the flip-done completion message. Note that the bspec says that
11202 * we should do this for both the BCS and RCS, and that we must not unmask
11203 * more than one flip event at any time (or ensure that one flip message
11204 * can be sent by waiting for flip-done prior to queueing new flips).
11205 * Experimentation says that BCS works despite DERRMR masking all
11206 * flip-done completion events and that unmasking all planes at once
11207 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11208 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11209 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011210 if (engine->id == RCS) {
11211 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
11212 intel_ring_emit_reg(engine, DERRMR);
11213 intel_ring_emit(engine, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11214 DERRMR_PIPEB_PRI_FLIP_DONE |
11215 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011216 if (IS_GEN8(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011217 intel_ring_emit(engine, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011218 MI_SRM_LRM_GLOBAL_GTT);
11219 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011220 intel_ring_emit(engine, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011221 MI_SRM_LRM_GLOBAL_GTT);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011222 intel_ring_emit_reg(engine, DERRMR);
11223 intel_ring_emit(engine, engine->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011224 if (IS_GEN8(dev)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011225 intel_ring_emit(engine, 0);
11226 intel_ring_emit(engine, MI_NOOP);
Damien Lespiauf4768282014-04-07 20:24:34 +010011227 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011228 }
11229
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011230 intel_ring_emit(engine, MI_DISPLAY_FLIP_I915 | plane_bit);
11231 intel_ring_emit(engine, (fb->pitches[0] | obj->tiling_mode));
11232 intel_ring_emit(engine, intel_crtc->unpin_work->gtt_offset);
11233 intel_ring_emit(engine, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011234
Chris Wilson60426392015-10-10 10:44:32 +010011235 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011236 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011237}
11238
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011239static bool use_mmio_flip(struct intel_engine_cs *engine,
Sourab Gupta84c33a62014-06-02 16:47:17 +053011240 struct drm_i915_gem_object *obj)
11241{
11242 /*
11243 * This is not being used for older platforms, because
11244 * non-availability of flip done interrupt forces us to use
11245 * CS flips. Older platforms derive flip done using some clever
11246 * tricks involving the flip_pending status bits and vblank irqs.
11247 * So using MMIO flips there would disrupt this mechanism.
11248 */
11249
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +000011250 if (engine == NULL)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011251 return true;
11252
Chris Wilsonc0336662016-05-06 15:40:21 +010011253 if (INTEL_GEN(engine->i915) < 5)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011254 return false;
11255
11256 if (i915.use_mmio_flip < 0)
11257 return false;
11258 else if (i915.use_mmio_flip > 0)
11259 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011260 else if (i915.enable_execlists)
11261 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011262 else if (obj->base.dma_buf &&
11263 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11264 false))
11265 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011266 else
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000011267 return engine != i915_gem_request_get_engine(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011268}
11269
Chris Wilson60426392015-10-10 10:44:32 +010011270static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011271 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011272 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011273{
11274 struct drm_device *dev = intel_crtc->base.dev;
11275 struct drm_i915_private *dev_priv = dev->dev_private;
11276 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011277 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011278 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011279
11280 ctl = I915_READ(PLANE_CTL(pipe, 0));
11281 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011282 switch (fb->modifier[0]) {
11283 case DRM_FORMAT_MOD_NONE:
11284 break;
11285 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011286 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011287 break;
11288 case I915_FORMAT_MOD_Y_TILED:
11289 ctl |= PLANE_CTL_TILED_Y;
11290 break;
11291 case I915_FORMAT_MOD_Yf_TILED:
11292 ctl |= PLANE_CTL_TILED_YF;
11293 break;
11294 default:
11295 MISSING_CASE(fb->modifier[0]);
11296 }
Damien Lespiauff944562014-11-20 14:58:16 +000011297
11298 /*
11299 * The stride is either expressed as a multiple of 64 bytes chunks for
11300 * linear buffers or in number of tiles for tiled buffers.
11301 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011302 if (intel_rotation_90_or_270(rotation)) {
11303 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011304 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011305 stride = DIV_ROUND_UP(fb->height, tile_height);
11306 } else {
11307 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011308 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11309 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011310 }
Damien Lespiauff944562014-11-20 14:58:16 +000011311
11312 /*
11313 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11314 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11315 */
11316 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11317 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11318
Chris Wilson60426392015-10-10 10:44:32 +010011319 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011320 POSTING_READ(PLANE_SURF(pipe, 0));
11321}
11322
Chris Wilson60426392015-10-10 10:44:32 +010011323static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11324 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011325{
11326 struct drm_device *dev = intel_crtc->base.dev;
11327 struct drm_i915_private *dev_priv = dev->dev_private;
11328 struct intel_framebuffer *intel_fb =
11329 to_intel_framebuffer(intel_crtc->base.primary->fb);
11330 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011331 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011332 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011333
Sourab Gupta84c33a62014-06-02 16:47:17 +053011334 dspcntr = I915_READ(reg);
11335
Damien Lespiauc5d97472014-10-25 00:11:11 +010011336 if (obj->tiling_mode != I915_TILING_NONE)
11337 dspcntr |= DISPPLANE_TILED;
11338 else
11339 dspcntr &= ~DISPPLANE_TILED;
11340
Sourab Gupta84c33a62014-06-02 16:47:17 +053011341 I915_WRITE(reg, dspcntr);
11342
Chris Wilson60426392015-10-10 10:44:32 +010011343 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011344 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011345}
11346
11347/*
11348 * XXX: This is the temporary way to update the plane registers until we get
11349 * around to using the usual plane update functions for MMIO flips
11350 */
Chris Wilson60426392015-10-10 10:44:32 +010011351static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011352{
Chris Wilson60426392015-10-10 10:44:32 +010011353 struct intel_crtc *crtc = mmio_flip->crtc;
11354 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011355
Chris Wilson60426392015-10-10 10:44:32 +010011356 spin_lock_irq(&crtc->base.dev->event_lock);
11357 work = crtc->unpin_work;
11358 spin_unlock_irq(&crtc->base.dev->event_lock);
11359 if (work == NULL)
11360 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011361
Chris Wilson60426392015-10-10 10:44:32 +010011362 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011363
Chris Wilson60426392015-10-10 10:44:32 +010011364 intel_pipe_update_start(crtc);
11365
11366 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011367 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011368 else
11369 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011370 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011371
Chris Wilson60426392015-10-10 10:44:32 +010011372 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011373}
11374
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011375static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011376{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011377 struct intel_mmio_flip *mmio_flip =
11378 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011379 struct intel_framebuffer *intel_fb =
11380 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11381 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011382
Chris Wilson60426392015-10-10 10:44:32 +010011383 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011384 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011385 false, NULL,
11386 &mmio_flip->i915->rps.mmioflips));
Chris Wilson73db04c2016-04-28 09:56:55 +010011387 i915_gem_request_unreference(mmio_flip->req);
Chris Wilson60426392015-10-10 10:44:32 +010011388 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011389
Alex Goinsfd8e0582015-11-25 18:43:38 -080011390 /* For framebuffer backed by dmabuf, wait for fence */
11391 if (obj->base.dma_buf)
11392 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11393 false, false,
11394 MAX_SCHEDULE_TIMEOUT) < 0);
11395
Chris Wilson60426392015-10-10 10:44:32 +010011396 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011397 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011398}
11399
11400static int intel_queue_mmio_flip(struct drm_device *dev,
11401 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011402 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011403{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011404 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011405
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011406 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11407 if (mmio_flip == NULL)
11408 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011409
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011410 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011411 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011412 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011413 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011414
11415 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11416 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011417
Sourab Gupta84c33a62014-06-02 16:47:17 +053011418 return 0;
11419}
11420
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011421static int intel_default_queue_flip(struct drm_device *dev,
11422 struct drm_crtc *crtc,
11423 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011424 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011425 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011426 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011427{
11428 return -ENODEV;
11429}
11430
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011431static bool __intel_pageflip_stall_check(struct drm_device *dev,
11432 struct drm_crtc *crtc)
11433{
11434 struct drm_i915_private *dev_priv = dev->dev_private;
11435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11436 struct intel_unpin_work *work = intel_crtc->unpin_work;
11437 u32 addr;
11438
11439 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11440 return true;
11441
Chris Wilson908565c2015-08-12 13:08:22 +010011442 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11443 return false;
11444
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011445 if (!work->enable_stall_check)
11446 return false;
11447
11448 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011449 if (work->flip_queued_req &&
11450 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011451 return false;
11452
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011453 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011454 }
11455
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011456 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011457 return false;
11458
11459 /* Potential stall - if we see that the flip has happened,
11460 * assume a missed interrupt. */
11461 if (INTEL_INFO(dev)->gen >= 4)
11462 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11463 else
11464 addr = I915_READ(DSPADDR(intel_crtc->plane));
11465
11466 /* There is a potential issue here with a false positive after a flip
11467 * to the same address. We could address this by checking for a
11468 * non-incrementing frame counter.
11469 */
11470 return addr == work->gtt_offset;
11471}
11472
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010011473void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011474{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010011475 struct drm_device *dev = dev_priv->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011476 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11477 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011478 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011479
Dave Gordon6c51d462015-03-06 15:34:26 +000011480 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011481
11482 if (crtc == NULL)
11483 return;
11484
Daniel Vetterf3260382014-09-15 14:55:23 +020011485 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011486 work = intel_crtc->unpin_work;
11487 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011488 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011489 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011490 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011491 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011492 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011493 if (work != NULL &&
11494 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +010011495 intel_queue_rps_boost_for_request(work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011496 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011497}
11498
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011499static int intel_crtc_page_flip(struct drm_crtc *crtc,
11500 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011501 struct drm_pending_vblank_event *event,
11502 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011503{
11504 struct drm_device *dev = crtc->dev;
11505 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011506 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011507 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011509 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011510 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011511 struct intel_unpin_work *work;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011512 struct intel_engine_cs *engine;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011513 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011514 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011515 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011516
Matt Roper2ff8fde2014-07-08 07:50:07 -070011517 /*
11518 * drm_mode_page_flip_ioctl() should already catch this, but double
11519 * check to be safe. In the future we may enable pageflipping from
11520 * a disabled primary plane.
11521 */
11522 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11523 return -EBUSY;
11524
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011525 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011526 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011527 return -EINVAL;
11528
11529 /*
11530 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11531 * Note that pitch changes could also affect these register.
11532 */
11533 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011534 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11535 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011536 return -EINVAL;
11537
Chris Wilsonf900db42014-02-20 09:26:13 +000011538 if (i915_terminally_wedged(&dev_priv->gpu_error))
11539 goto out_hang;
11540
Daniel Vetterb14c5672013-09-19 12:18:32 +020011541 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011542 if (work == NULL)
11543 return -ENOMEM;
11544
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011545 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011546 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011547 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011548 INIT_WORK(&work->work, intel_unpin_work_fn);
11549
Daniel Vetter87b6b102014-05-15 15:33:46 +020011550 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011551 if (ret)
11552 goto free_work;
11553
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011554 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011555 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011556 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011557 /* Before declaring the flip queue wedged, check if
11558 * the hardware completed the operation behind our backs.
11559 */
11560 if (__intel_pageflip_stall_check(dev, crtc)) {
11561 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11562 page_flip_completed(intel_crtc);
11563 } else {
11564 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011565 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011566
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011567 drm_crtc_vblank_put(crtc);
11568 kfree(work);
11569 return -EBUSY;
11570 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011571 }
11572 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011573 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011574
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011575 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11576 flush_workqueue(dev_priv->wq);
11577
Jesse Barnes75dfca82010-02-10 15:09:44 -080011578 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011579 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011580 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011581
Matt Roperf4510a22014-04-01 15:22:40 -070011582 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011583 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011584 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011585
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011586 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011587
Chris Wilson89ed88b2015-02-16 14:31:49 +000011588 ret = i915_mutex_lock_interruptible(dev);
11589 if (ret)
11590 goto cleanup;
11591
Chris Wilsonc19ae982016-04-13 17:35:03 +010011592 intel_crtc->reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Chris Wilson7f1847e2016-04-13 17:35:04 +010011593 if (__i915_reset_in_progress_or_wedged(intel_crtc->reset_counter)) {
11594 ret = -EIO;
11595 goto cleanup;
11596 }
11597
11598 atomic_inc(&intel_crtc->unpin_work_count);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011599
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011600 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011601 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011602
Wayne Boyer666a4532015-12-09 12:29:35 -080011603 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011604 engine = &dev_priv->engine[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011605 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011606 /* vlv: DISPLAY_FLIP fails to change tiling */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011607 engine = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011608 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011609 engine = &dev_priv->engine[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011610 } else if (INTEL_INFO(dev)->gen >= 7) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +000011611 engine = i915_gem_request_get_engine(obj->last_write_req);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011612 if (engine == NULL || engine->id != RCS)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011613 engine = &dev_priv->engine[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011614 } else {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +000011615 engine = &dev_priv->engine[RCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011616 }
11617
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011618 mmio_flip = use_mmio_flip(engine, obj);
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011619
11620 /* When using CS flips, we want to emit semaphores between rings.
11621 * However, when using mmio flips we will create a task to do the
11622 * synchronisation, so all we want here is to pin the framebuffer
11623 * into the display plane and skip any waits.
11624 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011625 if (!mmio_flip) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011626 ret = i915_gem_object_sync(obj, engine, &request);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011627 if (ret)
11628 goto cleanup_pending;
11629 }
11630
Ville Syrjälä3465c582016-02-15 22:54:43 +020011631 ret = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011632 if (ret)
11633 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011634
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011635 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11636 obj, 0);
11637 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011638
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011639 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011640 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011641 if (ret)
11642 goto cleanup_unpin;
11643
John Harrisonf06cc1b2014-11-24 18:49:37 +000011644 i915_gem_request_assign(&work->flip_queued_req,
11645 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011646 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011647 if (!request) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +000011648 request = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +000011649 if (IS_ERR(request)) {
11650 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011651 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011652 }
John Harrison6258fbe2015-05-29 17:43:48 +010011653 }
11654
11655 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011656 page_flip_flags);
11657 if (ret)
11658 goto cleanup_unpin;
11659
John Harrison6258fbe2015-05-29 17:43:48 +010011660 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011661 }
11662
John Harrison91af1272015-06-18 13:14:56 +010011663 if (request)
John Harrison75289872015-05-29 17:43:49 +010011664 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011665
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011666 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011667 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011668
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011669 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011670 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011671 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011672
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011673 intel_frontbuffer_flip_prepare(dev,
11674 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011675
Jesse Barnese5510fa2010-07-01 16:48:37 -070011676 trace_i915_flip_request(intel_crtc->plane, obj);
11677
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011678 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011679
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011680cleanup_unpin:
Ville Syrjälä3465c582016-02-15 22:54:43 +020011681 intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011682cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011683 if (!IS_ERR_OR_NULL(request))
Chris Wilsonaa9b7812016-04-13 17:35:15 +010011684 i915_add_request_no_flush(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011685 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011686 mutex_unlock(&dev->struct_mutex);
11687cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011688 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011689 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011690
Chris Wilson89ed88b2015-02-16 14:31:49 +000011691 drm_gem_object_unreference_unlocked(&obj->base);
11692 drm_framebuffer_unreference(work->old_fb);
11693
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011694 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011695 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011696 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011697
Daniel Vetter87b6b102014-05-15 15:33:46 +020011698 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011699free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011700 kfree(work);
11701
Chris Wilsonf900db42014-02-20 09:26:13 +000011702 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011703 struct drm_atomic_state *state;
11704 struct drm_plane_state *plane_state;
11705
Chris Wilsonf900db42014-02-20 09:26:13 +000011706out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011707 state = drm_atomic_state_alloc(dev);
11708 if (!state)
11709 return -ENOMEM;
11710 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11711
11712retry:
11713 plane_state = drm_atomic_get_plane_state(state, primary);
11714 ret = PTR_ERR_OR_ZERO(plane_state);
11715 if (!ret) {
11716 drm_atomic_set_fb_for_plane(plane_state, fb);
11717
11718 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11719 if (!ret)
11720 ret = drm_atomic_commit(state);
11721 }
11722
11723 if (ret == -EDEADLK) {
11724 drm_modeset_backoff(state->acquire_ctx);
11725 drm_atomic_state_clear(state);
11726 goto retry;
11727 }
11728
11729 if (ret)
11730 drm_atomic_state_free(state);
11731
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011732 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011733 spin_lock_irq(&dev->event_lock);
Gustavo Padovan560ce1d2016-04-14 10:48:15 -070011734 drm_crtc_send_vblank_event(crtc, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011735 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011736 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011737 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011738 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011739}
11740
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011741
11742/**
11743 * intel_wm_need_update - Check whether watermarks need updating
11744 * @plane: drm plane
11745 * @state: new plane state
11746 *
11747 * Check current plane state versus the new one to determine whether
11748 * watermarks need to be recalculated.
11749 *
11750 * Returns true or false.
11751 */
11752static bool intel_wm_need_update(struct drm_plane *plane,
11753 struct drm_plane_state *state)
11754{
Matt Roperd21fbe82015-09-24 15:53:12 -070011755 struct intel_plane_state *new = to_intel_plane_state(state);
11756 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11757
11758 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011759 if (new->visible != cur->visible)
11760 return true;
11761
11762 if (!cur->base.fb || !new->base.fb)
11763 return false;
11764
11765 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11766 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011767 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11768 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11769 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11770 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011771 return true;
11772
11773 return false;
11774}
11775
Matt Roperd21fbe82015-09-24 15:53:12 -070011776static bool needs_scaling(struct intel_plane_state *state)
11777{
11778 int src_w = drm_rect_width(&state->src) >> 16;
11779 int src_h = drm_rect_height(&state->src) >> 16;
11780 int dst_w = drm_rect_width(&state->dst);
11781 int dst_h = drm_rect_height(&state->dst);
11782
11783 return (src_w != dst_w || src_h != dst_h);
11784}
11785
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011786int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11787 struct drm_plane_state *plane_state)
11788{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011789 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011790 struct drm_crtc *crtc = crtc_state->crtc;
11791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11792 struct drm_plane *plane = plane_state->plane;
11793 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011794 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011795 struct intel_plane_state *old_plane_state =
11796 to_intel_plane_state(plane->state);
11797 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011798 bool mode_changed = needs_modeset(crtc_state);
11799 bool was_crtc_enabled = crtc->state->active;
11800 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011801 bool turn_off, turn_on, visible, was_visible;
11802 struct drm_framebuffer *fb = plane_state->fb;
11803
11804 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11805 plane->type != DRM_PLANE_TYPE_CURSOR) {
11806 ret = skl_update_scaler_plane(
11807 to_intel_crtc_state(crtc_state),
11808 to_intel_plane_state(plane_state));
11809 if (ret)
11810 return ret;
11811 }
11812
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011813 was_visible = old_plane_state->visible;
11814 visible = to_intel_plane_state(plane_state)->visible;
11815
11816 if (!was_crtc_enabled && WARN_ON(was_visible))
11817 was_visible = false;
11818
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011819 /*
11820 * Visibility is calculated as if the crtc was on, but
11821 * after scaler setup everything depends on it being off
11822 * when the crtc isn't active.
Ville Syrjäläf818ffe2016-04-29 17:31:18 +030011823 *
11824 * FIXME this is wrong for watermarks. Watermarks should also
11825 * be computed as if the pipe would be active. Perhaps move
11826 * per-plane wm computation to the .check_plane() hook, and
11827 * only combine the results from all planes in the current place?
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011828 */
11829 if (!is_crtc_enabled)
11830 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011831
11832 if (!was_visible && !visible)
11833 return 0;
11834
Maarten Lankhorste8861672016-02-24 11:24:26 +010011835 if (fb != old_plane_state->base.fb)
11836 pipe_config->fb_changed = true;
11837
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011838 turn_off = was_visible && (!visible || mode_changed);
11839 turn_on = visible && (!was_visible || mode_changed);
11840
11841 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11842 plane->base.id, fb ? fb->base.id : -1);
11843
11844 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11845 plane->base.id, was_visible, visible,
11846 turn_off, turn_on, mode_changed);
11847
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011848 if (turn_on) {
11849 pipe_config->update_wm_pre = true;
11850
11851 /* must disable cxsr around plane enable/disable */
11852 if (plane->type != DRM_PLANE_TYPE_CURSOR)
11853 pipe_config->disable_cxsr = true;
11854 } else if (turn_off) {
11855 pipe_config->update_wm_post = true;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011856
Ville Syrjälä852eb002015-06-24 22:00:07 +030011857 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011858 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011859 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011860 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011861 /* FIXME bollocks */
11862 pipe_config->update_wm_pre = true;
11863 pipe_config->update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011864 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011865
Matt Ropered4a6a72016-02-23 17:20:13 -080011866 /* Pre-gen9 platforms need two-step watermark updates */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011867 if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
11868 INTEL_INFO(dev)->gen < 9 && dev_priv->display.optimize_watermarks)
Matt Ropered4a6a72016-02-23 17:20:13 -080011869 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11870
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011871 if (visible || was_visible)
Maarten Lankhorstcd202f62016-03-09 10:35:44 +010011872 pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011873
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010011874 /*
11875 * WaCxSRDisabledForSpriteScaling:ivb
11876 *
11877 * cstate->update_wm was already set above, so this flag will
11878 * take effect when we commit and program watermarks.
11879 */
11880 if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev) &&
11881 needs_scaling(to_intel_plane_state(plane_state)) &&
11882 !needs_scaling(old_plane_state))
11883 pipe_config->disable_lp_wm = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011884
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011885 return 0;
11886}
11887
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011888static bool encoders_cloneable(const struct intel_encoder *a,
11889 const struct intel_encoder *b)
11890{
11891 /* masks could be asymmetric, so check both ways */
11892 return a == b || (a->cloneable & (1 << b->type) &&
11893 b->cloneable & (1 << a->type));
11894}
11895
11896static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11897 struct intel_crtc *crtc,
11898 struct intel_encoder *encoder)
11899{
11900 struct intel_encoder *source_encoder;
11901 struct drm_connector *connector;
11902 struct drm_connector_state *connector_state;
11903 int i;
11904
11905 for_each_connector_in_state(state, connector, connector_state, i) {
11906 if (connector_state->crtc != &crtc->base)
11907 continue;
11908
11909 source_encoder =
11910 to_intel_encoder(connector_state->best_encoder);
11911 if (!encoders_cloneable(encoder, source_encoder))
11912 return false;
11913 }
11914
11915 return true;
11916}
11917
11918static bool check_encoder_cloning(struct drm_atomic_state *state,
11919 struct intel_crtc *crtc)
11920{
11921 struct intel_encoder *encoder;
11922 struct drm_connector *connector;
11923 struct drm_connector_state *connector_state;
11924 int i;
11925
11926 for_each_connector_in_state(state, connector, connector_state, i) {
11927 if (connector_state->crtc != &crtc->base)
11928 continue;
11929
11930 encoder = to_intel_encoder(connector_state->best_encoder);
11931 if (!check_single_encoder_cloning(state, crtc, encoder))
11932 return false;
11933 }
11934
11935 return true;
11936}
11937
11938static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11939 struct drm_crtc_state *crtc_state)
11940{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011941 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011942 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011944 struct intel_crtc_state *pipe_config =
11945 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011946 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011947 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011948 bool mode_changed = needs_modeset(crtc_state);
11949
11950 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11951 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11952 return -EINVAL;
11953 }
11954
Ville Syrjälä852eb002015-06-24 22:00:07 +030011955 if (mode_changed && !crtc_state->active)
Ville Syrjäläcaed3612016-03-09 19:07:25 +020011956 pipe_config->update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011957
Maarten Lankhorstad421372015-06-15 12:33:42 +020011958 if (mode_changed && crtc_state->enable &&
11959 dev_priv->display.crtc_compute_clock &&
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020011960 !WARN_ON(pipe_config->shared_dpll)) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020011961 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11962 pipe_config);
11963 if (ret)
11964 return ret;
11965 }
11966
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000011967 if (crtc_state->color_mgmt_changed) {
11968 ret = intel_color_check(crtc, crtc_state);
11969 if (ret)
11970 return ret;
11971 }
11972
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020011973 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070011974 if (dev_priv->display.compute_pipe_wm) {
Maarten Lankhorste3bddde2016-03-01 11:07:22 +010011975 ret = dev_priv->display.compute_pipe_wm(pipe_config);
Matt Ropered4a6a72016-02-23 17:20:13 -080011976 if (ret) {
11977 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070011978 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080011979 }
11980 }
11981
11982 if (dev_priv->display.compute_intermediate_wm &&
11983 !to_intel_atomic_state(state)->skip_intermediate_wm) {
11984 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
11985 return 0;
11986
11987 /*
11988 * Calculate 'intermediate' watermarks that satisfy both the
11989 * old state and the new state. We can program these
11990 * immediately.
11991 */
11992 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
11993 intel_crtc,
11994 pipe_config);
11995 if (ret) {
11996 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
11997 return ret;
11998 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070011999 }
12000
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012001 if (INTEL_INFO(dev)->gen >= 9) {
12002 if (mode_changed)
12003 ret = skl_update_scaler_crtc(pipe_config);
12004
12005 if (!ret)
12006 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12007 pipe_config);
12008 }
12009
12010 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012011}
12012
Jani Nikula65b38e02015-04-13 11:26:56 +030012013static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012014 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Matt Roperea2c67b2014-12-23 10:41:52 -080012015 .atomic_begin = intel_begin_crtc_commit,
12016 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012017 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012018};
12019
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012020static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12021{
12022 struct intel_connector *connector;
12023
12024 for_each_intel_connector(dev, connector) {
12025 if (connector->base.encoder) {
12026 connector->base.state->best_encoder =
12027 connector->base.encoder;
12028 connector->base.state->crtc =
12029 connector->base.encoder->crtc;
12030 } else {
12031 connector->base.state->best_encoder = NULL;
12032 connector->base.state->crtc = NULL;
12033 }
12034 }
12035}
12036
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012037static void
Robin Schroereba905b2014-05-18 02:24:50 +020012038connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012039 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012040{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012041 int bpp = pipe_config->pipe_bpp;
12042
12043 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12044 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012045 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012046
12047 /* Don't use an invalid EDID bpc value */
12048 if (connector->base.display_info.bpc &&
12049 connector->base.display_info.bpc * 3 < bpp) {
12050 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12051 bpp, connector->base.display_info.bpc*3);
12052 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12053 }
12054
Jani Nikula013dd9e2016-01-13 16:35:20 +020012055 /* Clamp bpp to default limit on screens without EDID 1.4 */
12056 if (connector->base.display_info.bpc == 0) {
12057 int type = connector->base.connector_type;
12058 int clamp_bpp = 24;
12059
12060 /* Fall back to 18 bpp when DP sink capability is unknown. */
12061 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12062 type == DRM_MODE_CONNECTOR_eDP)
12063 clamp_bpp = 18;
12064
12065 if (bpp > clamp_bpp) {
12066 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12067 bpp, clamp_bpp);
12068 pipe_config->pipe_bpp = clamp_bpp;
12069 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012070 }
12071}
12072
12073static int
12074compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012075 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012076{
12077 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012078 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012079 struct drm_connector *connector;
12080 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012081 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012082
Wayne Boyer666a4532015-12-09 12:29:35 -080012083 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012084 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012085 else if (INTEL_INFO(dev)->gen >= 5)
12086 bpp = 12*3;
12087 else
12088 bpp = 8*3;
12089
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012090
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012091 pipe_config->pipe_bpp = bpp;
12092
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012093 state = pipe_config->base.state;
12094
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012095 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012096 for_each_connector_in_state(state, connector, connector_state, i) {
12097 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012098 continue;
12099
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012100 connected_sink_compute_bpp(to_intel_connector(connector),
12101 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012102 }
12103
12104 return bpp;
12105}
12106
Daniel Vetter644db712013-09-19 14:53:58 +020012107static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12108{
12109 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12110 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012111 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012112 mode->crtc_hdisplay, mode->crtc_hsync_start,
12113 mode->crtc_hsync_end, mode->crtc_htotal,
12114 mode->crtc_vdisplay, mode->crtc_vsync_start,
12115 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12116}
12117
Daniel Vetterc0b03412013-05-28 12:05:54 +020012118static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012119 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012120 const char *context)
12121{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012122 struct drm_device *dev = crtc->base.dev;
12123 struct drm_plane *plane;
12124 struct intel_plane *intel_plane;
12125 struct intel_plane_state *state;
12126 struct drm_framebuffer *fb;
12127
12128 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12129 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012130
Jani Nikulada205632016-03-15 21:51:10 +020012131 DRM_DEBUG_KMS("cpu_transcoder: %s\n", transcoder_name(pipe_config->cpu_transcoder));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012132 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12133 pipe_config->pipe_bpp, pipe_config->dither);
12134 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12135 pipe_config->has_pch_encoder,
12136 pipe_config->fdi_lanes,
12137 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12138 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12139 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012140 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012141 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012142 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012143 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12144 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12145 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012146
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012147 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012148 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012149 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012150 pipe_config->dp_m2_n2.gmch_m,
12151 pipe_config->dp_m2_n2.gmch_n,
12152 pipe_config->dp_m2_n2.link_m,
12153 pipe_config->dp_m2_n2.link_n,
12154 pipe_config->dp_m2_n2.tu);
12155
Daniel Vetter55072d12014-11-20 16:10:28 +010012156 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12157 pipe_config->has_audio,
12158 pipe_config->has_infoframe);
12159
Daniel Vetterc0b03412013-05-28 12:05:54 +020012160 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012161 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012162 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012163 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12164 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012165 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012166 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12167 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012168 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12169 crtc->num_scalers,
12170 pipe_config->scaler_state.scaler_users,
12171 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012172 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12173 pipe_config->gmch_pfit.control,
12174 pipe_config->gmch_pfit.pgm_ratios,
12175 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012176 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012177 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012178 pipe_config->pch_pfit.size,
12179 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012180 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012181 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012182
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012183 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012184 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012185 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012186 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012187 pipe_config->ddi_pll_sel,
12188 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012189 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012190 pipe_config->dpll_hw_state.pll0,
12191 pipe_config->dpll_hw_state.pll1,
12192 pipe_config->dpll_hw_state.pll2,
12193 pipe_config->dpll_hw_state.pll3,
12194 pipe_config->dpll_hw_state.pll6,
12195 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012196 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012197 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012198 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012199 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012200 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12201 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12202 pipe_config->ddi_pll_sel,
12203 pipe_config->dpll_hw_state.ctrl1,
12204 pipe_config->dpll_hw_state.cfgcr1,
12205 pipe_config->dpll_hw_state.cfgcr2);
12206 } else if (HAS_DDI(dev)) {
Ville Syrjälä1260f072016-02-17 21:41:08 +020012207 DRM_DEBUG_KMS("ddi_pll_sel: 0x%x; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012208 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012209 pipe_config->dpll_hw_state.wrpll,
12210 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012211 } else {
12212 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12213 "fp0: 0x%x, fp1: 0x%x\n",
12214 pipe_config->dpll_hw_state.dpll,
12215 pipe_config->dpll_hw_state.dpll_md,
12216 pipe_config->dpll_hw_state.fp0,
12217 pipe_config->dpll_hw_state.fp1);
12218 }
12219
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012220 DRM_DEBUG_KMS("planes on this crtc\n");
12221 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12222 intel_plane = to_intel_plane(plane);
12223 if (intel_plane->pipe != crtc->pipe)
12224 continue;
12225
12226 state = to_intel_plane_state(plane->state);
12227 fb = state->base.fb;
12228 if (!fb) {
12229 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12230 "disabled, scaler_id = %d\n",
12231 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12232 plane->base.id, intel_plane->pipe,
12233 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12234 drm_plane_index(plane), state->scaler_id);
12235 continue;
12236 }
12237
12238 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12239 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12240 plane->base.id, intel_plane->pipe,
12241 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12242 drm_plane_index(plane));
12243 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12244 fb->base.id, fb->width, fb->height, fb->pixel_format);
12245 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12246 state->scaler_id,
12247 state->src.x1 >> 16, state->src.y1 >> 16,
12248 drm_rect_width(&state->src) >> 16,
12249 drm_rect_height(&state->src) >> 16,
12250 state->dst.x1, state->dst.y1,
12251 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12252 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012253}
12254
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012255static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012256{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012257 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012258 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012259 unsigned int used_ports = 0;
12260
12261 /*
12262 * Walk the connector list instead of the encoder
12263 * list to detect the problem on ddi platforms
12264 * where there's just one encoder per digital port.
12265 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012266 drm_for_each_connector(connector, dev) {
12267 struct drm_connector_state *connector_state;
12268 struct intel_encoder *encoder;
12269
12270 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12271 if (!connector_state)
12272 connector_state = connector->state;
12273
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012274 if (!connector_state->best_encoder)
12275 continue;
12276
12277 encoder = to_intel_encoder(connector_state->best_encoder);
12278
12279 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012280
12281 switch (encoder->type) {
12282 unsigned int port_mask;
12283 case INTEL_OUTPUT_UNKNOWN:
12284 if (WARN_ON(!HAS_DDI(dev)))
12285 break;
12286 case INTEL_OUTPUT_DISPLAYPORT:
12287 case INTEL_OUTPUT_HDMI:
12288 case INTEL_OUTPUT_EDP:
12289 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12290
12291 /* the same port mustn't appear more than once */
12292 if (used_ports & port_mask)
12293 return false;
12294
12295 used_ports |= port_mask;
12296 default:
12297 break;
12298 }
12299 }
12300
12301 return true;
12302}
12303
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012304static void
12305clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12306{
12307 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012308 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012309 struct intel_dpll_hw_state dpll_hw_state;
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012310 struct intel_shared_dpll *shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012311 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012312 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012313
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012314 /* FIXME: before the switch to atomic started, a new pipe_config was
12315 * kzalloc'd. Code that depends on any field being zero should be
12316 * fixed, so that the crtc_state can be safely duplicated. For now,
12317 * only fields that are know to not cause problems are preserved. */
12318
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012319 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012320 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012321 shared_dpll = crtc_state->shared_dpll;
12322 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012323 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012324 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012325
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012326 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012327
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012328 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012329 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012330 crtc_state->shared_dpll = shared_dpll;
12331 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012332 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012333 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012334}
12335
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012336static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012337intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012338 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012339{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012340 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012341 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012342 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012343 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012344 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012345 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012346 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012347
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012348 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012349
Daniel Vettere143a212013-07-04 12:01:15 +020012350 pipe_config->cpu_transcoder =
12351 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012352
Imre Deak2960bc92013-07-30 13:36:32 +030012353 /*
12354 * Sanitize sync polarity flags based on requested ones. If neither
12355 * positive or negative polarity is requested, treat this as meaning
12356 * negative polarity.
12357 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012358 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012359 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012360 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012361
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012362 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012363 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012364 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012365
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012366 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12367 pipe_config);
12368 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012369 goto fail;
12370
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012371 /*
12372 * Determine the real pipe dimensions. Note that stereo modes can
12373 * increase the actual pipe size due to the frame doubling and
12374 * insertion of additional space for blanks between the frame. This
12375 * is stored in the crtc timings. We use the requested mode to do this
12376 * computation to clearly distinguish it from the adjusted mode, which
12377 * can be changed by the connectors in the below retry loop.
12378 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012379 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012380 &pipe_config->pipe_src_w,
12381 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012382
Daniel Vettere29c22c2013-02-21 00:00:16 +010012383encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012384 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012385 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012386 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012387
Daniel Vetter135c81b2013-07-21 21:37:09 +020012388 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012389 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12390 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012391
Daniel Vetter7758a112012-07-08 19:40:39 +020012392 /* Pass our mode to the connectors and the CRTC to give them a chance to
12393 * adjust it according to limitations or connector properties, and also
12394 * a chance to reject the mode entirely.
12395 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012396 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012397 if (connector_state->crtc != crtc)
12398 continue;
12399
12400 encoder = to_intel_encoder(connector_state->best_encoder);
12401
Daniel Vetterefea6e82013-07-21 21:36:59 +020012402 if (!(encoder->compute_config(encoder, pipe_config))) {
12403 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012404 goto fail;
12405 }
12406 }
12407
Daniel Vetterff9a6752013-06-01 17:16:21 +020012408 /* Set default port clock if not overwritten by the encoder. Needs to be
12409 * done afterwards in case the encoder adjusts the mode. */
12410 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012411 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012412 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012413
Daniel Vettera43f6e02013-06-07 23:10:32 +020012414 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012415 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012416 DRM_DEBUG_KMS("CRTC fixup failed\n");
12417 goto fail;
12418 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012419
12420 if (ret == RETRY) {
12421 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12422 ret = -EINVAL;
12423 goto fail;
12424 }
12425
12426 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12427 retry = false;
12428 goto encoder_retry;
12429 }
12430
Daniel Vettere8fa4272015-08-12 11:43:34 +020012431 /* Dithering seems to not pass-through bits correctly when it should, so
12432 * only enable it on 6bpc panels. */
12433 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012434 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012435 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012436
Daniel Vetter7758a112012-07-08 19:40:39 +020012437fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012438 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012439}
12440
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012441static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012442intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012443{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012444 struct drm_crtc *crtc;
12445 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012446 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012447
Ville Syrjälä76688512014-01-10 11:28:06 +020012448 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012449 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012450 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012451
12452 /* Update hwmode for vblank functions */
12453 if (crtc->state->active)
12454 crtc->hwmode = crtc->state->adjusted_mode;
12455 else
12456 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012457
12458 /*
12459 * Update legacy state to satisfy fbc code. This can
12460 * be removed when fbc uses the atomic state.
12461 */
12462 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12463 struct drm_plane_state *plane_state = crtc->primary->state;
12464
12465 crtc->primary->fb = plane_state->fb;
12466 crtc->x = plane_state->src_x >> 16;
12467 crtc->y = plane_state->src_y >> 16;
12468 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012469 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012470}
12471
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012472static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012473{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012474 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012475
12476 if (clock1 == clock2)
12477 return true;
12478
12479 if (!clock1 || !clock2)
12480 return false;
12481
12482 diff = abs(clock1 - clock2);
12483
12484 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12485 return true;
12486
12487 return false;
12488}
12489
Daniel Vetter25c5b262012-07-08 22:08:04 +020012490#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12491 list_for_each_entry((intel_crtc), \
12492 &(dev)->mode_config.crtc_list, \
12493 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012494 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012495
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012496static bool
12497intel_compare_m_n(unsigned int m, unsigned int n,
12498 unsigned int m2, unsigned int n2,
12499 bool exact)
12500{
12501 if (m == m2 && n == n2)
12502 return true;
12503
12504 if (exact || !m || !n || !m2 || !n2)
12505 return false;
12506
12507 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12508
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012509 if (n > n2) {
12510 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012511 m2 <<= 1;
12512 n2 <<= 1;
12513 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012514 } else if (n < n2) {
12515 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012516 m <<= 1;
12517 n <<= 1;
12518 }
12519 }
12520
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012521 if (n != n2)
12522 return false;
12523
12524 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012525}
12526
12527static bool
12528intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12529 struct intel_link_m_n *m2_n2,
12530 bool adjust)
12531{
12532 if (m_n->tu == m2_n2->tu &&
12533 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12534 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12535 intel_compare_m_n(m_n->link_m, m_n->link_n,
12536 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12537 if (adjust)
12538 *m2_n2 = *m_n;
12539
12540 return true;
12541 }
12542
12543 return false;
12544}
12545
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012546static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012547intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012548 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012549 struct intel_crtc_state *pipe_config,
12550 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012551{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012552 bool ret = true;
12553
12554#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12555 do { \
12556 if (!adjust) \
12557 DRM_ERROR(fmt, ##__VA_ARGS__); \
12558 else \
12559 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12560 } while (0)
12561
Daniel Vetter66e985c2013-06-05 13:34:20 +020012562#define PIPE_CONF_CHECK_X(name) \
12563 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012564 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012565 "(expected 0x%08x, found 0x%08x)\n", \
12566 current_config->name, \
12567 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012568 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012569 }
12570
Daniel Vetter08a24032013-04-19 11:25:34 +020012571#define PIPE_CONF_CHECK_I(name) \
12572 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012573 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012574 "(expected %i, found %i)\n", \
12575 current_config->name, \
12576 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012577 ret = false; \
12578 }
12579
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012580#define PIPE_CONF_CHECK_P(name) \
12581 if (current_config->name != pipe_config->name) { \
12582 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12583 "(expected %p, found %p)\n", \
12584 current_config->name, \
12585 pipe_config->name); \
12586 ret = false; \
12587 }
12588
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012589#define PIPE_CONF_CHECK_M_N(name) \
12590 if (!intel_compare_link_m_n(&current_config->name, \
12591 &pipe_config->name,\
12592 adjust)) { \
12593 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12594 "(expected tu %i gmch %i/%i link %i/%i, " \
12595 "found tu %i, gmch %i/%i link %i/%i)\n", \
12596 current_config->name.tu, \
12597 current_config->name.gmch_m, \
12598 current_config->name.gmch_n, \
12599 current_config->name.link_m, \
12600 current_config->name.link_n, \
12601 pipe_config->name.tu, \
12602 pipe_config->name.gmch_m, \
12603 pipe_config->name.gmch_n, \
12604 pipe_config->name.link_m, \
12605 pipe_config->name.link_n); \
12606 ret = false; \
12607 }
12608
Daniel Vetter55c561a2016-03-30 11:34:36 +020012609/* This is required for BDW+ where there is only one set of registers for
12610 * switching between high and low RR.
12611 * This macro can be used whenever a comparison has to be made between one
12612 * hw state and multiple sw state variables.
12613 */
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012614#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12615 if (!intel_compare_link_m_n(&current_config->name, \
12616 &pipe_config->name, adjust) && \
12617 !intel_compare_link_m_n(&current_config->alt_name, \
12618 &pipe_config->name, adjust)) { \
12619 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12620 "(expected tu %i gmch %i/%i link %i/%i, " \
12621 "or tu %i gmch %i/%i link %i/%i, " \
12622 "found tu %i, gmch %i/%i link %i/%i)\n", \
12623 current_config->name.tu, \
12624 current_config->name.gmch_m, \
12625 current_config->name.gmch_n, \
12626 current_config->name.link_m, \
12627 current_config->name.link_n, \
12628 current_config->alt_name.tu, \
12629 current_config->alt_name.gmch_m, \
12630 current_config->alt_name.gmch_n, \
12631 current_config->alt_name.link_m, \
12632 current_config->alt_name.link_n, \
12633 pipe_config->name.tu, \
12634 pipe_config->name.gmch_m, \
12635 pipe_config->name.gmch_n, \
12636 pipe_config->name.link_m, \
12637 pipe_config->name.link_n); \
12638 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012639 }
12640
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012641#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12642 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012643 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012644 "(expected %i, found %i)\n", \
12645 current_config->name & (mask), \
12646 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012647 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012648 }
12649
Ville Syrjälä5e550652013-09-06 23:29:07 +030012650#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12651 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012652 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012653 "(expected %i, found %i)\n", \
12654 current_config->name, \
12655 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012656 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012657 }
12658
Daniel Vetterbb760062013-06-06 14:55:52 +020012659#define PIPE_CONF_QUIRK(quirk) \
12660 ((current_config->quirks | pipe_config->quirks) & (quirk))
12661
Daniel Vettereccb1402013-05-22 00:50:22 +020012662 PIPE_CONF_CHECK_I(cpu_transcoder);
12663
Daniel Vetter08a24032013-04-19 11:25:34 +020012664 PIPE_CONF_CHECK_I(has_pch_encoder);
12665 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012666 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012667
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012668 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012669 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012670
12671 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012672 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012673
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012674 if (current_config->has_drrs)
12675 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12676 } else
12677 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012678
Jani Nikulaa65347b2015-11-27 12:21:46 +020012679 PIPE_CONF_CHECK_I(has_dsi_encoder);
12680
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012681 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12682 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12683 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12684 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12685 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12686 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012687
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012688 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12689 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12690 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12691 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12692 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12693 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012694
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012695 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012696 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012697 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012698 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012699 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012700 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012701
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012702 PIPE_CONF_CHECK_I(has_audio);
12703
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012704 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012705 DRM_MODE_FLAG_INTERLACE);
12706
Daniel Vetterbb760062013-06-06 14:55:52 +020012707 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012708 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012709 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012710 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012711 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012712 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012713 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012714 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012715 DRM_MODE_FLAG_NVSYNC);
12716 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012717
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012718 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012719 /* pfit ratios are autocomputed by the hw on gen4+ */
12720 if (INTEL_INFO(dev)->gen < 4)
Ville Syrjälä7f7d8dd2016-03-15 16:40:07 +020012721 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012722 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012723
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012724 if (!adjust) {
12725 PIPE_CONF_CHECK_I(pipe_src_w);
12726 PIPE_CONF_CHECK_I(pipe_src_h);
12727
12728 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12729 if (current_config->pch_pfit.enabled) {
12730 PIPE_CONF_CHECK_X(pch_pfit.pos);
12731 PIPE_CONF_CHECK_X(pch_pfit.size);
12732 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012733
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012734 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12735 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012736
Jesse Barnese59150d2014-01-07 13:30:45 -080012737 /* BDW+ don't expose a synchronous way to read the state */
12738 if (IS_HASWELL(dev))
12739 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012740
Ville Syrjälä282740f2013-09-04 18:30:03 +030012741 PIPE_CONF_CHECK_I(double_wide);
12742
Daniel Vetter26804af2014-06-25 22:01:55 +030012743 PIPE_CONF_CHECK_X(ddi_pll_sel);
12744
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012745 PIPE_CONF_CHECK_P(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012746 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012747 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012748 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12749 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012750 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012751 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012752 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12753 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12754 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012755
Ville Syrjälä47eacba2016-04-12 22:14:35 +030012756 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
12757 PIPE_CONF_CHECK_X(dsi_pll.div);
12758
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012759 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12760 PIPE_CONF_CHECK_I(pipe_bpp);
12761
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012762 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012763 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012764
Daniel Vetter66e985c2013-06-05 13:34:20 +020012765#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012766#undef PIPE_CONF_CHECK_I
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020012767#undef PIPE_CONF_CHECK_P
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012768#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012769#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012770#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012771#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012772
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012773 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012774}
12775
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012776static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
12777 const struct intel_crtc_state *pipe_config)
12778{
12779 if (pipe_config->has_pch_encoder) {
Ville Syrjälä21a727b2016-02-17 21:41:10 +020012780 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020012781 &pipe_config->fdi_m_n);
12782 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
12783
12784 /*
12785 * FDI already provided one idea for the dotclock.
12786 * Yell if the encoder disagrees.
12787 */
12788 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
12789 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
12790 fdi_dotclock, dotclock);
12791 }
12792}
12793
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012794static void verify_wm_state(struct drm_crtc *crtc,
12795 struct drm_crtc_state *new_state)
Damien Lespiau08db6652014-11-04 17:06:52 +000012796{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012797 struct drm_device *dev = crtc->dev;
Damien Lespiau08db6652014-11-04 17:06:52 +000012798 struct drm_i915_private *dev_priv = dev->dev_private;
12799 struct skl_ddb_allocation hw_ddb, *sw_ddb;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012800 struct skl_ddb_entry *hw_entry, *sw_entry;
12801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12802 const enum pipe pipe = intel_crtc->pipe;
Damien Lespiau08db6652014-11-04 17:06:52 +000012803 int plane;
12804
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012805 if (INTEL_INFO(dev)->gen < 9 || !new_state->active)
Damien Lespiau08db6652014-11-04 17:06:52 +000012806 return;
12807
12808 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12809 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12810
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012811 /* planes */
12812 for_each_plane(dev_priv, pipe, plane) {
12813 hw_entry = &hw_ddb.plane[pipe][plane];
12814 sw_entry = &sw_ddb->plane[pipe][plane];
Damien Lespiau08db6652014-11-04 17:06:52 +000012815
12816 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12817 continue;
12818
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012819 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12820 "(expected (%u,%u), found (%u,%u))\n",
12821 pipe_name(pipe), plane + 1,
12822 sw_entry->start, sw_entry->end,
12823 hw_entry->start, hw_entry->end);
12824 }
12825
12826 /* cursor */
12827 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12828 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
12829
12830 if (!skl_ddb_entry_equal(hw_entry, sw_entry)) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012831 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12832 "(expected (%u,%u), found (%u,%u))\n",
12833 pipe_name(pipe),
12834 sw_entry->start, sw_entry->end,
12835 hw_entry->start, hw_entry->end);
12836 }
12837}
12838
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012839static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012840verify_connector_state(struct drm_device *dev, struct drm_crtc *crtc)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012841{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012842 struct drm_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012843
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012844 drm_for_each_connector(connector, dev) {
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012845 struct drm_encoder *encoder = connector->encoder;
12846 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012847
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012848 if (state->crtc != crtc)
12849 continue;
12850
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012851 intel_connector_verify_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012852
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012853 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012854 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012855 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012856}
12857
12858static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012859verify_encoder_state(struct drm_device *dev)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012860{
12861 struct intel_encoder *encoder;
12862 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012863
Damien Lespiaub2784e12014-08-05 11:29:37 +010012864 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012865 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012866 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012867
12868 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12869 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012870 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012871
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012872 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012873 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012874 continue;
12875 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012876
12877 I915_STATE_WARN(connector->base.state->crtc !=
12878 encoder->base.crtc,
12879 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012880 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012881
Rob Clarke2c719b2014-12-15 13:56:32 -050012882 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012883 "encoder's enabled state mismatch "
12884 "(expected %i, found %i)\n",
12885 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012886
12887 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012888 bool active;
12889
12890 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012891 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012892 "encoder detached but still enabled on pipe %c.\n",
12893 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012894 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012895 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012896}
12897
12898static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012899verify_crtc_state(struct drm_crtc *crtc,
12900 struct drm_crtc_state *old_crtc_state,
12901 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012902{
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012903 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030012904 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012905 struct intel_encoder *encoder;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12907 struct intel_crtc_state *pipe_config, *sw_config;
12908 struct drm_atomic_state *old_state;
12909 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012910
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012911 old_state = old_crtc_state->state;
12912 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12913 pipe_config = to_intel_crtc_state(old_crtc_state);
12914 memset(pipe_config, 0, sizeof(*pipe_config));
12915 pipe_config->base.crtc = crtc;
12916 pipe_config->base.state = old_state;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012917
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012918 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012919
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012920 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012921
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012922 /* hw state is inconsistent with the pipe quirk */
12923 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12924 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12925 active = new_crtc_state->active;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012926
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012927 I915_STATE_WARN(new_crtc_state->active != active,
12928 "crtc active state doesn't match with hw state "
12929 "(expected %i, found %i)\n", new_crtc_state->active, active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012930
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012931 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
12932 "transitional active state does not match atomic hw state "
12933 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012934
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012935 for_each_encoder_on_crtc(dev, crtc, encoder) {
12936 enum pipe pipe;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012937
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012938 active = encoder->get_hw_state(encoder, &pipe);
12939 I915_STATE_WARN(active != new_crtc_state->active,
12940 "[ENCODER:%i] active %i with crtc active %i\n",
12941 encoder->base.base.id, active, new_crtc_state->active);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012942
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012943 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12944 "Encoder connected to wrong pipe %c\n",
12945 pipe_name(pipe));
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012946
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012947 if (active)
12948 encoder->get_config(encoder, pipe_config);
12949 }
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012950
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012951 if (!new_crtc_state->active)
12952 return;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012953
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012954 intel_pipe_config_sanity_check(dev_priv, pipe_config);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012955
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012956 sw_config = to_intel_crtc_state(crtc->state);
12957 if (!intel_pipe_config_compare(dev, sw_config,
12958 pipe_config, false)) {
12959 I915_STATE_WARN(1, "pipe state doesn't match!\n");
12960 intel_dump_pipe_config(intel_crtc, pipe_config,
12961 "[hw state]");
12962 intel_dump_pipe_config(intel_crtc, sw_config,
12963 "[sw state]");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012964 }
12965}
12966
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012967static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020012968verify_single_dpll_state(struct drm_i915_private *dev_priv,
12969 struct intel_shared_dpll *pll,
12970 struct drm_crtc *crtc,
12971 struct drm_crtc_state *new_state)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010012972{
12973 struct intel_dpll_hw_state dpll_hw_state;
12974 unsigned crtc_mask;
12975 bool active;
12976
12977 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12978
12979 DRM_DEBUG_KMS("%s\n", pll->name);
12980
12981 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
12982
12983 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
12984 I915_STATE_WARN(!pll->on && pll->active_mask,
12985 "pll in active use but not on in sw tracking\n");
12986 I915_STATE_WARN(pll->on && !pll->active_mask,
12987 "pll is on but not used by any active crtc\n");
12988 I915_STATE_WARN(pll->on != active,
12989 "pll on state mismatch (expected %i, found %i)\n",
12990 pll->on, active);
12991 }
12992
12993 if (!crtc) {
12994 I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
12995 "more active pll users than references: %x vs %x\n",
12996 pll->active_mask, pll->config.crtc_mask);
12997
12998 return;
12999 }
13000
13001 crtc_mask = 1 << drm_crtc_index(crtc);
13002
13003 if (new_state->active)
13004 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
13005 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
13006 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13007 else
13008 I915_STATE_WARN(pll->active_mask & crtc_mask,
13009 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
13010 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
13011
13012 I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
13013 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
13014 crtc_mask, pll->config.crtc_mask);
13015
13016 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
13017 &dpll_hw_state,
13018 sizeof(dpll_hw_state)),
13019 "pll hw state mismatch\n");
13020}
13021
13022static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013023verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
13024 struct drm_crtc_state *old_crtc_state,
13025 struct drm_crtc_state *new_crtc_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013026{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013027 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013028 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
13029 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
13030
13031 if (new_state->shared_dpll)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013032 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013033
13034 if (old_state->shared_dpll &&
13035 old_state->shared_dpll != new_state->shared_dpll) {
13036 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
13037 struct intel_shared_dpll *pll = old_state->shared_dpll;
13038
13039 I915_STATE_WARN(pll->active_mask & crtc_mask,
13040 "pll active mismatch (didn't expect pipe %c in active mask)\n",
13041 pipe_name(drm_crtc_index(crtc)));
13042 I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
13043 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
13044 pipe_name(drm_crtc_index(crtc)));
13045 }
13046}
13047
13048static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013049intel_modeset_verify_crtc(struct drm_crtc *crtc,
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013050 struct drm_crtc_state *old_state,
13051 struct drm_crtc_state *new_state)
13052{
13053 if (!needs_modeset(new_state) &&
13054 !to_intel_crtc_state(new_state)->update_pipe)
13055 return;
13056
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013057 verify_wm_state(crtc, new_state);
13058 verify_connector_state(crtc->dev, crtc);
13059 verify_crtc_state(crtc, old_state, new_state);
13060 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013061}
13062
13063static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013064verify_disabled_dpll_state(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013065{
13066 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013067 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013068
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013069 for (i = 0; i < dev_priv->num_shared_dpll; i++)
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013070 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013071}
Daniel Vetter53589012013-06-05 13:34:16 +020013072
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013073static void
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013074intel_modeset_verify_disabled(struct drm_device *dev)
Maarten Lankhorste7c84542016-03-23 14:58:06 +010013075{
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013076 verify_encoder_state(dev);
13077 verify_connector_state(dev, NULL);
13078 verify_disabled_dpll_state(dev);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013079}
13080
Ville Syrjälä80715b22014-05-15 20:23:23 +030013081static void update_scanline_offset(struct intel_crtc *crtc)
13082{
13083 struct drm_device *dev = crtc->base.dev;
13084
13085 /*
13086 * The scanline counter increments at the leading edge of hsync.
13087 *
13088 * On most platforms it starts counting from vtotal-1 on the
13089 * first active line. That means the scanline counter value is
13090 * always one less than what we would expect. Ie. just after
13091 * start of vblank, which also occurs at start of hsync (on the
13092 * last active line), the scanline counter will read vblank_start-1.
13093 *
13094 * On gen2 the scanline counter starts counting from 1 instead
13095 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13096 * to keep the value positive), instead of adding one.
13097 *
13098 * On HSW+ the behaviour of the scanline counter depends on the output
13099 * type. For DP ports it behaves like most other platforms, but on HDMI
13100 * there's an extra 1 line difference. So we need to add two instead of
13101 * one to the value.
13102 */
13103 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013104 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013105 int vtotal;
13106
Ville Syrjälä124abe02015-09-08 13:40:45 +030013107 vtotal = adjusted_mode->crtc_vtotal;
13108 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013109 vtotal /= 2;
13110
13111 crtc->scanline_offset = vtotal - 1;
13112 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013113 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013114 crtc->scanline_offset = 2;
13115 } else
13116 crtc->scanline_offset = 1;
13117}
13118
Maarten Lankhorstad421372015-06-15 12:33:42 +020013119static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013120{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013121 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013122 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013123 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013124 struct drm_crtc *crtc;
13125 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013126 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013127
13128 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013129 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013130
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013131 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013133 struct intel_shared_dpll *old_dpll =
13134 to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013135
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013136 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013137 continue;
13138
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013139 to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013140
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013141 if (!old_dpll)
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013142 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013143
Maarten Lankhorstad421372015-06-15 12:33:42 +020013144 if (!shared_dpll)
13145 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13146
Ander Conselvan de Oliveira8106ddb2016-03-08 17:46:18 +020013147 intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013148 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013149}
13150
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013151/*
13152 * This implements the workaround described in the "notes" section of the mode
13153 * set sequence documentation. When going from no pipes or single pipe to
13154 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13155 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13156 */
13157static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13158{
13159 struct drm_crtc_state *crtc_state;
13160 struct intel_crtc *intel_crtc;
13161 struct drm_crtc *crtc;
13162 struct intel_crtc_state *first_crtc_state = NULL;
13163 struct intel_crtc_state *other_crtc_state = NULL;
13164 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13165 int i;
13166
13167 /* look at all crtc's that are going to be enabled in during modeset */
13168 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13169 intel_crtc = to_intel_crtc(crtc);
13170
13171 if (!crtc_state->active || !needs_modeset(crtc_state))
13172 continue;
13173
13174 if (first_crtc_state) {
13175 other_crtc_state = to_intel_crtc_state(crtc_state);
13176 break;
13177 } else {
13178 first_crtc_state = to_intel_crtc_state(crtc_state);
13179 first_pipe = intel_crtc->pipe;
13180 }
13181 }
13182
13183 /* No workaround needed? */
13184 if (!first_crtc_state)
13185 return 0;
13186
13187 /* w/a possibly needed, check how many crtc's are already enabled. */
13188 for_each_intel_crtc(state->dev, intel_crtc) {
13189 struct intel_crtc_state *pipe_config;
13190
13191 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13192 if (IS_ERR(pipe_config))
13193 return PTR_ERR(pipe_config);
13194
13195 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13196
13197 if (!pipe_config->base.active ||
13198 needs_modeset(&pipe_config->base))
13199 continue;
13200
13201 /* 2 or more enabled crtcs means no need for w/a */
13202 if (enabled_pipe != INVALID_PIPE)
13203 return 0;
13204
13205 enabled_pipe = intel_crtc->pipe;
13206 }
13207
13208 if (enabled_pipe != INVALID_PIPE)
13209 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13210 else if (other_crtc_state)
13211 other_crtc_state->hsw_workaround_pipe = first_pipe;
13212
13213 return 0;
13214}
13215
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013216static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13217{
13218 struct drm_crtc *crtc;
13219 struct drm_crtc_state *crtc_state;
13220 int ret = 0;
13221
13222 /* add all active pipes to the state */
13223 for_each_crtc(state->dev, crtc) {
13224 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13225 if (IS_ERR(crtc_state))
13226 return PTR_ERR(crtc_state);
13227
13228 if (!crtc_state->active || needs_modeset(crtc_state))
13229 continue;
13230
13231 crtc_state->mode_changed = true;
13232
13233 ret = drm_atomic_add_affected_connectors(state, crtc);
13234 if (ret)
13235 break;
13236
13237 ret = drm_atomic_add_affected_planes(state, crtc);
13238 if (ret)
13239 break;
13240 }
13241
13242 return ret;
13243}
13244
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013245static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013246{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013247 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13248 struct drm_i915_private *dev_priv = state->dev->dev_private;
13249 struct drm_crtc *crtc;
13250 struct drm_crtc_state *crtc_state;
13251 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013252
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013253 if (!check_digital_port_conflicts(state)) {
13254 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13255 return -EINVAL;
13256 }
13257
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013258 intel_state->modeset = true;
13259 intel_state->active_crtcs = dev_priv->active_crtcs;
13260
13261 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13262 if (crtc_state->active)
13263 intel_state->active_crtcs |= 1 << i;
13264 else
13265 intel_state->active_crtcs &= ~(1 << i);
13266 }
13267
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013268 /*
13269 * See if the config requires any additional preparation, e.g.
13270 * to adjust global state with pipes off. We need to do this
13271 * here so we can get the modeset_pipe updated config for the new
13272 * mode set on this crtc. For other crtcs we need to use the
13273 * adjusted_mode bits in the crtc directly.
13274 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013275 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013276 ret = dev_priv->display.modeset_calc_cdclk(state);
13277
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013278 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013279 ret = intel_modeset_all_pipes(state);
13280
13281 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013282 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013283
13284 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13285 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013286 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013287 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013288
Maarten Lankhorstad421372015-06-15 12:33:42 +020013289 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013290
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013291 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013292 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013293
Maarten Lankhorstad421372015-06-15 12:33:42 +020013294 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013295}
13296
Matt Roperaa363132015-09-24 15:53:18 -070013297/*
13298 * Handle calculation of various watermark data at the end of the atomic check
13299 * phase. The code here should be run after the per-crtc and per-plane 'check'
13300 * handlers to ensure that all derived state has been updated.
13301 */
13302static void calc_watermark_data(struct drm_atomic_state *state)
13303{
13304 struct drm_device *dev = state->dev;
13305 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13306 struct drm_crtc *crtc;
13307 struct drm_crtc_state *cstate;
13308 struct drm_plane *plane;
13309 struct drm_plane_state *pstate;
13310
13311 /*
13312 * Calculate watermark configuration details now that derived
13313 * plane/crtc state is all properly updated.
13314 */
13315 drm_for_each_crtc(crtc, dev) {
13316 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13317 crtc->state;
13318
13319 if (cstate->active)
13320 intel_state->wm_config.num_pipes_active++;
13321 }
13322 drm_for_each_legacy_plane(plane, dev) {
13323 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13324 plane->state;
13325
13326 if (!to_intel_plane_state(pstate)->visible)
13327 continue;
13328
13329 intel_state->wm_config.sprites_enabled = true;
13330 if (pstate->crtc_w != pstate->src_w >> 16 ||
13331 pstate->crtc_h != pstate->src_h >> 16)
13332 intel_state->wm_config.sprites_scaled = true;
13333 }
13334}
13335
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013336/**
13337 * intel_atomic_check - validate state object
13338 * @dev: drm device
13339 * @state: state to validate
13340 */
13341static int intel_atomic_check(struct drm_device *dev,
13342 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013343{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013344 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013345 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013346 struct drm_crtc *crtc;
13347 struct drm_crtc_state *crtc_state;
13348 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013349 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013350
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013351 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013352 if (ret)
13353 return ret;
13354
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013355 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013356 struct intel_crtc_state *pipe_config =
13357 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013358
13359 /* Catch I915_MODE_FLAG_INHERITED */
13360 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13361 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013362
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013363 if (!crtc_state->enable) {
13364 if (needs_modeset(crtc_state))
13365 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013366 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013367 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013368
Daniel Vetter26495482015-07-15 14:15:52 +020013369 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013370 continue;
13371
Daniel Vetter26495482015-07-15 14:15:52 +020013372 /* FIXME: For only active_changed we shouldn't need to do any
13373 * state recomputation at all. */
13374
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013375 ret = drm_atomic_add_affected_connectors(state, crtc);
13376 if (ret)
13377 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013378
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013379 ret = intel_modeset_pipe_config(crtc, pipe_config);
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013380 if (ret) {
13381 intel_dump_pipe_config(to_intel_crtc(crtc),
13382 pipe_config, "[failed]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013383 return ret;
Maarten Lankhorst25aa1c32016-05-03 10:30:38 +020013384 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013385
Jani Nikula73831232015-11-19 10:26:30 +020013386 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013387 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013388 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013389 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013390 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013391 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013392 }
13393
13394 if (needs_modeset(crtc_state)) {
13395 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013396
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013397 ret = drm_atomic_add_affected_planes(state, crtc);
13398 if (ret)
13399 return ret;
13400 }
13401
Daniel Vetter26495482015-07-15 14:15:52 +020013402 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13403 needs_modeset(crtc_state) ?
13404 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013405 }
13406
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013407 if (any_ms) {
13408 ret = intel_modeset_checks(state);
13409
13410 if (ret)
13411 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013412 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013413 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013414
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013415 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013416 if (ret)
13417 return ret;
13418
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013419 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013420 calc_watermark_data(state);
13421
13422 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013423}
13424
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013425static int intel_atomic_prepare_commit(struct drm_device *dev,
13426 struct drm_atomic_state *state,
13427 bool async)
13428{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013429 struct drm_i915_private *dev_priv = dev->dev_private;
13430 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013431 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013432 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013433 struct drm_crtc *crtc;
13434 int i, ret;
13435
13436 if (async) {
13437 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13438 return -EINVAL;
13439 }
13440
13441 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Chris Wilsonacf4e842016-04-17 20:42:46 +010013442 if (state->legacy_cursor_update)
13443 continue;
13444
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013445 ret = intel_crtc_wait_for_pending_flips(crtc);
13446 if (ret)
13447 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013448
13449 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13450 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013451 }
13452
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013453 ret = mutex_lock_interruptible(&dev->struct_mutex);
13454 if (ret)
13455 return ret;
13456
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013457 ret = drm_atomic_helper_prepare_planes(dev, state);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013458 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013459
Chris Wilsonf7e58382016-04-13 17:35:07 +010013460 if (!ret && !async) {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013461 for_each_plane_in_state(state, plane, plane_state, i) {
13462 struct intel_plane_state *intel_plane_state =
13463 to_intel_plane_state(plane_state);
13464
13465 if (!intel_plane_state->wait_req)
13466 continue;
13467
13468 ret = __i915_wait_request(intel_plane_state->wait_req,
Chris Wilson299259a2016-04-13 17:35:06 +010013469 true, NULL, NULL);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013470 if (ret) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013471 /* Any hang should be swallowed by the wait */
13472 WARN_ON(ret == -EIO);
Chris Wilsonf7e58382016-04-13 17:35:07 +010013473 mutex_lock(&dev->struct_mutex);
13474 drm_atomic_helper_cleanup_planes(dev, state);
13475 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013476 break;
Chris Wilsonf7e58382016-04-13 17:35:07 +010013477 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013478 }
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013479 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013480
13481 return ret;
13482}
13483
Maarten Lankhorste8861672016-02-24 11:24:26 +010013484static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13485 struct drm_i915_private *dev_priv,
13486 unsigned crtc_mask)
13487{
13488 unsigned last_vblank_count[I915_MAX_PIPES];
13489 enum pipe pipe;
13490 int ret;
13491
13492 if (!crtc_mask)
13493 return;
13494
13495 for_each_pipe(dev_priv, pipe) {
13496 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13497
13498 if (!((1 << pipe) & crtc_mask))
13499 continue;
13500
13501 ret = drm_crtc_vblank_get(crtc);
13502 if (WARN_ON(ret != 0)) {
13503 crtc_mask &= ~(1 << pipe);
13504 continue;
13505 }
13506
13507 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13508 }
13509
13510 for_each_pipe(dev_priv, pipe) {
13511 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13512 long lret;
13513
13514 if (!((1 << pipe) & crtc_mask))
13515 continue;
13516
13517 lret = wait_event_timeout(dev->vblank[pipe].queue,
13518 last_vblank_count[pipe] !=
13519 drm_crtc_vblank_count(crtc),
13520 msecs_to_jiffies(50));
13521
Ville Syrjälä8a8dae22016-04-18 14:29:32 +030013522 WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
Maarten Lankhorste8861672016-02-24 11:24:26 +010013523
13524 drm_crtc_vblank_put(crtc);
13525 }
13526}
13527
13528static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13529{
13530 /* fb updated, need to unpin old fb */
13531 if (crtc_state->fb_changed)
13532 return true;
13533
13534 /* wm changes, need vblank before final wm's */
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013535 if (crtc_state->update_wm_post)
Maarten Lankhorste8861672016-02-24 11:24:26 +010013536 return true;
13537
13538 /*
13539 * cxsr is re-enabled after vblank.
Ville Syrjäläcaed3612016-03-09 19:07:25 +020013540 * This is already handled by crtc_state->update_wm_post,
Maarten Lankhorste8861672016-02-24 11:24:26 +010013541 * but added for clarity.
13542 */
13543 if (crtc_state->disable_cxsr)
13544 return true;
13545
13546 return false;
13547}
13548
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013549/**
13550 * intel_atomic_commit - commit validated state object
13551 * @dev: DRM device
13552 * @state: the top-level driver state object
13553 * @async: asynchronous commit
13554 *
13555 * This function commits a top-level state object that has been validated
13556 * with drm_atomic_helper_check().
13557 *
13558 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13559 * we can only handle plane-related operations and do not yet support
13560 * asynchronous commit.
13561 *
13562 * RETURNS
13563 * Zero for success or -errno.
13564 */
13565static int intel_atomic_commit(struct drm_device *dev,
13566 struct drm_atomic_state *state,
13567 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013568{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013569 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013570 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013571 struct drm_crtc_state *old_crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013572 struct drm_crtc *crtc;
Matt Ropered4a6a72016-02-23 17:20:13 -080013573 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013574 int ret = 0, i;
13575 bool hw_check = intel_state->modeset;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013576 unsigned long put_domains[I915_MAX_PIPES] = {};
Maarten Lankhorste8861672016-02-24 11:24:26 +010013577 unsigned crtc_vblank_mask = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013578
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013579 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013580 if (ret) {
13581 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013582 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013583 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013584
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013585 drm_atomic_helper_swap_state(dev, state);
Maarten Lankhorsta1475e72016-03-14 09:27:53 +010013586 dev_priv->wm.config = intel_state->wm_config;
13587 intel_shared_dpll_commit(state);
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013588
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013589 if (intel_state->modeset) {
13590 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13591 sizeof(intel_state->min_pixclk));
13592 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013593 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013594
13595 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013596 }
13597
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013598 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13600
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013601 if (needs_modeset(crtc->state) ||
13602 to_intel_crtc_state(crtc->state)->update_pipe) {
13603 hw_check = true;
13604
13605 put_domains[to_intel_crtc(crtc)->pipe] =
13606 modeset_get_crtc_power_domains(crtc,
13607 to_intel_crtc_state(crtc->state));
13608 }
13609
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013610 if (!needs_modeset(crtc->state))
13611 continue;
13612
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013613 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013614
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013615 if (old_crtc_state->active) {
13616 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013617 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013618 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013619 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013620 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013621
13622 /*
13623 * Underruns don't always raise
13624 * interrupts, so check manually.
13625 */
13626 intel_check_cpu_fifo_underruns(dev_priv);
13627 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013628
13629 if (!crtc->state->active)
13630 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013631 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013632 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013633
Daniel Vetterea9d7582012-07-10 10:42:52 +020013634 /* Only after disabling all output pipelines that will be changed can we
13635 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013636 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013637
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013638 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013639 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013640
13641 if (dev_priv->display.modeset_commit_cdclk &&
13642 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13643 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013644
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013645 intel_modeset_verify_disabled(dev);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013646 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013647
Daniel Vettera6778b32012-07-02 09:56:42 +020013648 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013649 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13651 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010013652 struct intel_crtc_state *pipe_config =
13653 to_intel_crtc_state(crtc->state);
13654 bool update_pipe = !modeset && pipe_config->update_pipe;
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013655
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013656 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013657 update_scanline_offset(to_intel_crtc(crtc));
13658 dev_priv->display.crtc_enable(crtc);
13659 }
13660
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013661 if (!modeset)
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013662 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013663
Maarten Lankhorst31ae71f2016-03-09 10:35:45 +010013664 if (crtc->state->active &&
13665 drm_atomic_get_existing_plane_state(state, crtc->primary))
Paulo Zanoni49227c42016-01-19 11:35:52 -020013666 intel_fbc_enable(intel_crtc);
13667
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013668 if (crtc->state->active &&
13669 (crtc->state->planes_changed || update_pipe))
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013670 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013671
Maarten Lankhorste8861672016-02-24 11:24:26 +010013672 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13673 crtc_vblank_mask |= 1 << i;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013674 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013675
Daniel Vettera6778b32012-07-02 09:56:42 +020013676 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013677
Maarten Lankhorste8861672016-02-24 11:24:26 +010013678 if (!state->legacy_cursor_update)
13679 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013680
Matt Ropered4a6a72016-02-23 17:20:13 -080013681 /*
13682 * Now that the vblank has passed, we can go ahead and program the
13683 * optimal watermarks on platforms that need two-step watermark
13684 * programming.
13685 *
13686 * TODO: Move this (and other cleanup) to an async worker eventually.
13687 */
Ville Syrjälä29ceb0e2016-03-09 19:07:27 +020013688 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
Matt Ropered4a6a72016-02-23 17:20:13 -080013689 intel_cstate = to_intel_crtc_state(crtc->state);
13690
13691 if (dev_priv->display.optimize_watermarks)
13692 dev_priv->display.optimize_watermarks(intel_cstate);
13693 }
13694
Matt Roper177246a2016-03-04 15:59:39 -080013695 for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
13696 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
13697
13698 if (put_domains[i])
13699 modeset_put_power_domains(dev_priv, put_domains[i]);
Maarten Lankhorstf6d19732016-03-23 14:58:07 +010013700
Maarten Lankhorstc0ead702016-03-30 10:00:05 +020013701 intel_modeset_verify_crtc(crtc, old_crtc_state, crtc->state);
Matt Roper177246a2016-03-04 15:59:39 -080013702 }
13703
13704 if (intel_state->modeset)
13705 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13706
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013707 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013708 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013709 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013710
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013711 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013712
Mika Kuoppala75714942015-12-16 09:26:48 +020013713 /* As one of the primary mmio accessors, KMS has a high likelihood
13714 * of triggering bugs in unclaimed access. After we finish
13715 * modesetting, see if an error has been flagged, and if so
13716 * enable debugging for the next modeset - and hope we catch
13717 * the culprit.
13718 *
13719 * XXX note that we assume display power is on at this point.
13720 * This might hold true now but we need to add pm helper to check
13721 * unclaimed only when the hardware is on, as atomic commits
13722 * can happen also when the device is completely off.
13723 */
13724 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13725
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013726 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013727}
13728
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013729void intel_crtc_restore_mode(struct drm_crtc *crtc)
13730{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013731 struct drm_device *dev = crtc->dev;
13732 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013733 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013734 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013735
13736 state = drm_atomic_state_alloc(dev);
13737 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013738 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013739 crtc->base.id);
13740 return;
13741 }
13742
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013743 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013744
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013745retry:
13746 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13747 ret = PTR_ERR_OR_ZERO(crtc_state);
13748 if (!ret) {
13749 if (!crtc_state->active)
13750 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013751
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013752 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013753 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013754 }
13755
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013756 if (ret == -EDEADLK) {
13757 drm_atomic_state_clear(state);
13758 drm_modeset_backoff(state->acquire_ctx);
13759 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013760 }
13761
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013762 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013763out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013764 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013765}
13766
Daniel Vetter25c5b262012-07-08 22:08:04 +020013767#undef for_each_intel_crtc_masked
13768
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013769static const struct drm_crtc_funcs intel_crtc_funcs = {
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013770 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013771 .set_config = drm_atomic_helper_set_config,
Lionel Landwerlin82cf4352016-03-16 10:57:16 +000013772 .set_property = drm_atomic_helper_crtc_set_property,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013773 .destroy = intel_crtc_destroy,
13774 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013775 .atomic_duplicate_state = intel_crtc_duplicate_state,
13776 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013777};
13778
Matt Roper6beb8c232014-12-01 15:40:14 -080013779/**
13780 * intel_prepare_plane_fb - Prepare fb for usage on plane
13781 * @plane: drm plane to prepare for
13782 * @fb: framebuffer to prepare for presentation
13783 *
13784 * Prepares a framebuffer for usage on a display plane. Generally this
13785 * involves pinning the underlying object and updating the frontbuffer tracking
13786 * bits. Some older platforms need special physical address handling for
13787 * cursor planes.
13788 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013789 * Must be called with struct_mutex held.
13790 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013791 * Returns 0 on success, negative error code on failure.
13792 */
13793int
13794intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013795 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013796{
13797 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013798 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013799 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013800 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013801 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013802 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013803
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013804 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013805 return 0;
13806
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013807 if (old_obj) {
13808 struct drm_crtc_state *crtc_state =
13809 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13810
13811 /* Big Hammer, we also need to ensure that any pending
13812 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13813 * current scanout is retired before unpinning the old
13814 * framebuffer. Note that we rely on userspace rendering
13815 * into the buffer attached to the pipe they are waiting
13816 * on. If not, userspace generates a GPU hang with IPEHR
13817 * point to the MI_WAIT_FOR_EVENT.
13818 *
13819 * This should only fail upon a hung GPU, in which case we
13820 * can safely continue.
13821 */
13822 if (needs_modeset(crtc_state))
13823 ret = i915_gem_object_wait_rendering(old_obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013824 if (ret) {
13825 /* GPU hangs should have been swallowed by the wait */
13826 WARN_ON(ret == -EIO);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013827 return ret;
Chris Wilsonf4457ae2016-04-13 17:35:08 +010013828 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013829 }
13830
Alex Goins3c28ff22015-11-25 18:43:39 -080013831 /* For framebuffer backed by dmabuf, wait for fence */
13832 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013833 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013834
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013835 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13836 false, true,
13837 MAX_SCHEDULE_TIMEOUT);
13838 if (lret == -ERESTARTSYS)
13839 return lret;
13840
13841 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013842 }
13843
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013844 if (!obj) {
13845 ret = 0;
13846 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013847 INTEL_INFO(dev)->cursor_needs_physical) {
13848 int align = IS_I830(dev) ? 16 * 1024 : 256;
13849 ret = i915_gem_object_attach_phys(obj, align);
13850 if (ret)
13851 DRM_DEBUG_KMS("failed to attach phys object\n");
13852 } else {
Ville Syrjälä3465c582016-02-15 22:54:43 +020013853 ret = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
Matt Roper6beb8c232014-12-01 15:40:14 -080013854 }
13855
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013856 if (ret == 0) {
13857 if (obj) {
13858 struct intel_plane_state *plane_state =
13859 to_intel_plane_state(new_state);
13860
13861 i915_gem_request_assign(&plane_state->wait_req,
13862 obj->last_write_req);
13863 }
13864
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013865 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013866 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013867
Matt Roper6beb8c232014-12-01 15:40:14 -080013868 return ret;
13869}
13870
Matt Roper38f3ce32014-12-02 07:45:25 -080013871/**
13872 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13873 * @plane: drm plane to clean up for
13874 * @fb: old framebuffer that was on plane
13875 *
13876 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013877 *
13878 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013879 */
13880void
13881intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013882 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013883{
13884 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013885 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013886 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013887 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13888 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013889
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013890 old_intel_state = to_intel_plane_state(old_state);
13891
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013892 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013893 return;
13894
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013895 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13896 !INTEL_INFO(dev)->cursor_needs_physical))
Ville Syrjälä3465c582016-02-15 22:54:43 +020013897 intel_unpin_fb_obj(old_state->fb, old_state->rotation);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013898
13899 /* prepare_fb aborted? */
13900 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13901 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13902 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013903
13904 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
Matt Roper465c1202014-05-29 08:06:54 -070013905}
13906
Chandra Konduru6156a452015-04-27 13:48:39 -070013907int
13908skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13909{
13910 int max_scale;
13911 struct drm_device *dev;
13912 struct drm_i915_private *dev_priv;
13913 int crtc_clock, cdclk;
13914
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013915 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013916 return DRM_PLANE_HELPER_NO_SCALING;
13917
13918 dev = intel_crtc->base.dev;
13919 dev_priv = dev->dev_private;
13920 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013921 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013922
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013923 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013924 return DRM_PLANE_HELPER_NO_SCALING;
13925
13926 /*
13927 * skl max scale is lower of:
13928 * close to 3 but not 3, -1 is for that purpose
13929 * or
13930 * cdclk/crtc_clock
13931 */
13932 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13933
13934 return max_scale;
13935}
13936
Matt Roper465c1202014-05-29 08:06:54 -070013937static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013938intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013939 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013940 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013941{
Matt Roper2b875c22014-12-01 15:40:13 -080013942 struct drm_crtc *crtc = state->base.crtc;
13943 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013944 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013945 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13946 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013947
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013948 if (INTEL_INFO(plane->dev)->gen >= 9) {
13949 /* use scaler when colorkey is not required */
13950 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13951 min_scale = 1;
13952 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13953 }
Sonika Jindald8106362015-04-10 14:37:28 +053013954 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013955 }
Sonika Jindald8106362015-04-10 14:37:28 +053013956
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013957 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13958 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013959 min_scale, max_scale,
13960 can_position, true,
13961 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013962}
13963
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013964static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13965 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013966{
13967 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013969 struct intel_crtc_state *old_intel_state =
13970 to_intel_crtc_state(old_crtc_state);
13971 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013972
Matt Roperc34c9ee2014-12-23 10:41:50 -080013973 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013974 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013975
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013976 if (modeset)
13977 return;
13978
Maarten Lankhorst20a34e72016-03-30 17:16:36 +020013979 if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
13980 intel_color_set_csc(crtc->state);
13981 intel_color_load_luts(crtc->state);
13982 }
13983
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013984 if (to_intel_crtc_state(crtc->state)->update_pipe)
13985 intel_update_pipe_config(intel_crtc, old_intel_state);
13986 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013987 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013988}
13989
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013990static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13991 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013992{
Matt Roper32b7eee2014-12-24 07:59:06 -080013993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013994
Maarten Lankhorst62852622015-09-23 16:29:38 +020013995 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013996}
13997
Matt Ropercf4c7c12014-12-04 10:27:42 -080013998/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013999 * intel_plane_destroy - destroy a plane
14000 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014001 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014002 * Common destruction function for all types of planes (primary, cursor,
14003 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014004 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014005void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014006{
14007 struct intel_plane *intel_plane = to_intel_plane(plane);
14008 drm_plane_cleanup(plane);
14009 kfree(intel_plane);
14010}
14011
Matt Roper65a3fea2015-01-21 16:35:42 -080014012const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014013 .update_plane = drm_atomic_helper_update_plane,
14014 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014015 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014016 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014017 .atomic_get_property = intel_plane_atomic_get_property,
14018 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014019 .atomic_duplicate_state = intel_plane_duplicate_state,
14020 .atomic_destroy_state = intel_plane_destroy_state,
14021
Matt Roper465c1202014-05-29 08:06:54 -070014022};
14023
14024static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14025 int pipe)
14026{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014027 struct intel_plane *primary = NULL;
14028 struct intel_plane_state *state = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014029 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014030 unsigned int num_formats;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014031 int ret;
Matt Roper465c1202014-05-29 08:06:54 -070014032
14033 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014034 if (!primary)
14035 goto fail;
Matt Roper465c1202014-05-29 08:06:54 -070014036
Matt Roper8e7d6882015-01-21 16:35:41 -080014037 state = intel_create_plane_state(&primary->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014038 if (!state)
14039 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014040 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014041
Matt Roper465c1202014-05-29 08:06:54 -070014042 primary->can_scale = false;
14043 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014044 if (INTEL_INFO(dev)->gen >= 9) {
14045 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014046 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014047 }
Matt Roper465c1202014-05-29 08:06:54 -070014048 primary->pipe = pipe;
14049 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014050 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014051 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014052 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14053 primary->plane = !pipe;
14054
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014055 if (INTEL_INFO(dev)->gen >= 9) {
14056 intel_primary_formats = skl_primary_formats;
14057 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014058
14059 primary->update_plane = skylake_update_primary_plane;
14060 primary->disable_plane = skylake_disable_primary_plane;
14061 } else if (HAS_PCH_SPLIT(dev)) {
14062 intel_primary_formats = i965_primary_formats;
14063 num_formats = ARRAY_SIZE(i965_primary_formats);
14064
14065 primary->update_plane = ironlake_update_primary_plane;
14066 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014067 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014068 intel_primary_formats = i965_primary_formats;
14069 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014070
14071 primary->update_plane = i9xx_update_primary_plane;
14072 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014073 } else {
14074 intel_primary_formats = i8xx_primary_formats;
14075 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014076
14077 primary->update_plane = i9xx_update_primary_plane;
14078 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014079 }
14080
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014081 ret = drm_universal_plane_init(dev, &primary->base, 0,
14082 &intel_plane_funcs,
14083 intel_primary_formats, num_formats,
14084 DRM_PLANE_TYPE_PRIMARY, NULL);
14085 if (ret)
14086 goto fail;
Sonika Jindal48404c12014-08-22 14:06:04 +053014087
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014088 if (INTEL_INFO(dev)->gen >= 4)
14089 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014090
Matt Roperea2c67b2014-12-23 10:41:52 -080014091 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14092
Matt Roper465c1202014-05-29 08:06:54 -070014093 return &primary->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014094
14095fail:
14096 kfree(state);
14097 kfree(primary);
14098
14099 return NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014100}
14101
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014102void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14103{
14104 if (!dev->mode_config.rotation_property) {
14105 unsigned long flags = BIT(DRM_ROTATE_0) |
14106 BIT(DRM_ROTATE_180);
14107
14108 if (INTEL_INFO(dev)->gen >= 9)
14109 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14110
14111 dev->mode_config.rotation_property =
14112 drm_mode_create_rotation_property(dev, flags);
14113 }
14114 if (dev->mode_config.rotation_property)
14115 drm_object_attach_property(&plane->base.base,
14116 dev->mode_config.rotation_property,
14117 plane->base.state->rotation);
14118}
14119
Matt Roper3d7d6512014-06-10 08:28:13 -070014120static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014121intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014122 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014123 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014124{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014125 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014126 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014127 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014128 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014129 unsigned stride;
14130 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014131
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014132 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14133 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014134 DRM_PLANE_HELPER_NO_SCALING,
14135 DRM_PLANE_HELPER_NO_SCALING,
14136 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014137 if (ret)
14138 return ret;
14139
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014140 /* if we want to turn off the cursor ignore width and height */
14141 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014142 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014143
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014144 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014145 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014146 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14147 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014148 return -EINVAL;
14149 }
14150
Matt Roperea2c67b2014-12-23 10:41:52 -080014151 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14152 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014153 DRM_DEBUG_KMS("buffer is too small\n");
14154 return -ENOMEM;
14155 }
14156
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014157 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014158 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014159 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014160 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014161
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014162 /*
14163 * There's something wrong with the cursor on CHV pipe C.
14164 * If it straddles the left edge of the screen then
14165 * moving it away from the edge or disabling it often
14166 * results in a pipe underrun, and often that can lead to
14167 * dead pipe (constant underrun reported, and it scans
14168 * out just a solid color). To recover from that, the
14169 * display power well must be turned off and on again.
14170 * Refuse the put the cursor into that compromised position.
14171 */
14172 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14173 state->visible && state->base.crtc_x < 0) {
14174 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14175 return -EINVAL;
14176 }
14177
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014178 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014179}
14180
Matt Roperf4a2cf22014-12-01 15:40:12 -080014181static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014182intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014183 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014184{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14186
14187 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014188 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014189}
14190
14191static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014192intel_update_cursor_plane(struct drm_plane *plane,
14193 const struct intel_crtc_state *crtc_state,
14194 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014195{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014196 struct drm_crtc *crtc = crtc_state->base.crtc;
14197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014198 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014199 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014200 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014201
Matt Roperf4a2cf22014-12-01 15:40:12 -080014202 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014203 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014204 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014205 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014206 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014207 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014208
Gustavo Padovana912f122014-12-01 15:40:10 -080014209 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014210 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014211}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014212
Matt Roper3d7d6512014-06-10 08:28:13 -070014213static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14214 int pipe)
14215{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014216 struct intel_plane *cursor = NULL;
14217 struct intel_plane_state *state = NULL;
14218 int ret;
Matt Roper3d7d6512014-06-10 08:28:13 -070014219
14220 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014221 if (!cursor)
14222 goto fail;
Matt Roper3d7d6512014-06-10 08:28:13 -070014223
Matt Roper8e7d6882015-01-21 16:35:41 -080014224 state = intel_create_plane_state(&cursor->base);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014225 if (!state)
14226 goto fail;
Matt Roper8e7d6882015-01-21 16:35:41 -080014227 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014228
Matt Roper3d7d6512014-06-10 08:28:13 -070014229 cursor->can_scale = false;
14230 cursor->max_downscale = 1;
14231 cursor->pipe = pipe;
14232 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014233 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014234 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014235 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014236 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014237
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014238 ret = drm_universal_plane_init(dev, &cursor->base, 0,
14239 &intel_plane_funcs,
14240 intel_cursor_formats,
14241 ARRAY_SIZE(intel_cursor_formats),
14242 DRM_PLANE_TYPE_CURSOR, NULL);
14243 if (ret)
14244 goto fail;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014245
14246 if (INTEL_INFO(dev)->gen >= 4) {
14247 if (!dev->mode_config.rotation_property)
14248 dev->mode_config.rotation_property =
14249 drm_mode_create_rotation_property(dev,
14250 BIT(DRM_ROTATE_0) |
14251 BIT(DRM_ROTATE_180));
14252 if (dev->mode_config.rotation_property)
14253 drm_object_attach_property(&cursor->base.base,
14254 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014255 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014256 }
14257
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014258 if (INTEL_INFO(dev)->gen >=9)
14259 state->scaler_id = -1;
14260
Matt Roperea2c67b2014-12-23 10:41:52 -080014261 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14262
Matt Roper3d7d6512014-06-10 08:28:13 -070014263 return &cursor->base;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +000014264
14265fail:
14266 kfree(state);
14267 kfree(cursor);
14268
14269 return NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014270}
14271
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014272static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14273 struct intel_crtc_state *crtc_state)
14274{
14275 int i;
14276 struct intel_scaler *intel_scaler;
14277 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14278
14279 for (i = 0; i < intel_crtc->num_scalers; i++) {
14280 intel_scaler = &scaler_state->scalers[i];
14281 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014282 intel_scaler->mode = PS_SCALER_MODE_DYN;
14283 }
14284
14285 scaler_state->scaler_id = -1;
14286}
14287
Hannes Ederb358d0a2008-12-18 21:18:47 +010014288static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014289{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014290 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014291 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014292 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014293 struct drm_plane *primary = NULL;
14294 struct drm_plane *cursor = NULL;
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014295 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014296
Daniel Vetter955382f2013-09-19 14:05:45 +020014297 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014298 if (intel_crtc == NULL)
14299 return;
14300
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014301 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14302 if (!crtc_state)
14303 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014304 intel_crtc->config = crtc_state;
14305 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014306 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014307
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014308 /* initialize shared scalers */
14309 if (INTEL_INFO(dev)->gen >= 9) {
14310 if (pipe == PIPE_C)
14311 intel_crtc->num_scalers = 1;
14312 else
14313 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14314
14315 skl_init_scalers(dev, intel_crtc, crtc_state);
14316 }
14317
Matt Roper465c1202014-05-29 08:06:54 -070014318 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014319 if (!primary)
14320 goto fail;
14321
14322 cursor = intel_cursor_plane_create(dev, pipe);
14323 if (!cursor)
14324 goto fail;
14325
Matt Roper465c1202014-05-29 08:06:54 -070014326 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014327 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014328 if (ret)
14329 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014330
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014331 /*
14332 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014333 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014334 */
Jesse Barnes80824002009-09-10 15:28:06 -070014335 intel_crtc->pipe = pipe;
14336 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014337 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014338 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014339 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014340 }
14341
Chris Wilson4b0e3332014-05-30 16:35:26 +030014342 intel_crtc->cursor_base = ~0;
14343 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014344 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014345
Ville Syrjälä852eb002015-06-24 22:00:07 +030014346 intel_crtc->wm.cxsr_allowed = true;
14347
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014348 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14349 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14350 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14351 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14352
Jesse Barnes79e53942008-11-07 14:24:08 -080014353 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014354
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +000014355 intel_color_init(&intel_crtc->base);
14356
Daniel Vetter87b6b102014-05-15 15:33:46 +020014357 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014358 return;
14359
14360fail:
14361 if (primary)
14362 drm_plane_cleanup(primary);
14363 if (cursor)
14364 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014365 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014366 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014367}
14368
Jesse Barnes752aa882013-10-31 18:55:49 +020014369enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14370{
14371 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014372 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014373
Rob Clark51fd3712013-11-19 12:10:12 -050014374 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014375
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014376 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014377 return INVALID_PIPE;
14378
14379 return to_intel_crtc(encoder->crtc)->pipe;
14380}
14381
Carl Worth08d7b3d2009-04-29 14:43:54 -070014382int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014383 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014384{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014385 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014386 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014387 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014388
Rob Clark7707e652014-07-17 23:30:04 -040014389 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014390
Rob Clark7707e652014-07-17 23:30:04 -040014391 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014392 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014393 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014394 }
14395
Rob Clark7707e652014-07-17 23:30:04 -040014396 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014397 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014398
Daniel Vetterc05422d2009-08-11 16:05:30 +020014399 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014400}
14401
Daniel Vetter66a92782012-07-12 20:08:18 +020014402static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014403{
Daniel Vetter66a92782012-07-12 20:08:18 +020014404 struct drm_device *dev = encoder->base.dev;
14405 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014406 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014407 int entry = 0;
14408
Damien Lespiaub2784e12014-08-05 11:29:37 +010014409 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014410 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014411 index_mask |= (1 << entry);
14412
Jesse Barnes79e53942008-11-07 14:24:08 -080014413 entry++;
14414 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014415
Jesse Barnes79e53942008-11-07 14:24:08 -080014416 return index_mask;
14417}
14418
Chris Wilson4d302442010-12-14 19:21:29 +000014419static bool has_edp_a(struct drm_device *dev)
14420{
14421 struct drm_i915_private *dev_priv = dev->dev_private;
14422
14423 if (!IS_MOBILE(dev))
14424 return false;
14425
14426 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14427 return false;
14428
Damien Lespiaue3589902014-02-07 19:12:50 +000014429 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014430 return false;
14431
14432 return true;
14433}
14434
Jesse Barnes84b4e042014-06-25 08:24:29 -070014435static bool intel_crt_present(struct drm_device *dev)
14436{
14437 struct drm_i915_private *dev_priv = dev->dev_private;
14438
Damien Lespiau884497e2013-12-03 13:56:23 +000014439 if (INTEL_INFO(dev)->gen >= 9)
14440 return false;
14441
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014442 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014443 return false;
14444
14445 if (IS_CHERRYVIEW(dev))
14446 return false;
14447
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014448 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14449 return false;
14450
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014451 /* DDI E can't be used if DDI A requires 4 lanes */
14452 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14453 return false;
14454
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014455 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014456 return false;
14457
14458 return true;
14459}
14460
Jesse Barnes79e53942008-11-07 14:24:08 -080014461static void intel_setup_outputs(struct drm_device *dev)
14462{
Eric Anholt725e30a2009-01-22 13:01:02 -080014463 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014464 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014465 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014466
Daniel Vetterc9093352013-06-06 22:22:47 +020014467 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014468
Jesse Barnes84b4e042014-06-25 08:24:29 -070014469 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014470 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014471
Vandana Kannanc776eb22014-08-19 12:05:01 +053014472 if (IS_BROXTON(dev)) {
14473 /*
14474 * FIXME: Broxton doesn't support port detection via the
14475 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14476 * detect the ports.
14477 */
14478 intel_ddi_init(dev, PORT_A);
14479 intel_ddi_init(dev, PORT_B);
14480 intel_ddi_init(dev, PORT_C);
Shashank Sharmac6c794a2016-03-22 12:01:50 +020014481
14482 intel_dsi_init(dev);
Vandana Kannanc776eb22014-08-19 12:05:01 +053014483 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014484 int found;
14485
Jesse Barnesde31fac2015-03-06 15:53:32 -080014486 /*
14487 * Haswell uses DDI functions to detect digital outputs.
14488 * On SKL pre-D0 the strap isn't connected, so we assume
14489 * it's there.
14490 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014491 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014492 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014493 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014494 intel_ddi_init(dev, PORT_A);
14495
14496 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14497 * register */
14498 found = I915_READ(SFUSE_STRAP);
14499
14500 if (found & SFUSE_STRAP_DDIB_DETECTED)
14501 intel_ddi_init(dev, PORT_B);
14502 if (found & SFUSE_STRAP_DDIC_DETECTED)
14503 intel_ddi_init(dev, PORT_C);
14504 if (found & SFUSE_STRAP_DDID_DETECTED)
14505 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014506 /*
14507 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14508 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014509 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014510 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14511 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14512 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14513 intel_ddi_init(dev, PORT_E);
14514
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014515 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014516 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014517 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014518
14519 if (has_edp_a(dev))
14520 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014521
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014522 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014523 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014524 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014525 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014526 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014527 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014528 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014529 }
14530
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014531 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014532 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014533
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014534 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014535 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014536
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014537 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014538 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014539
Daniel Vetter270b3042012-10-27 15:52:05 +020014540 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014541 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014542 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014543 /*
14544 * The DP_DETECTED bit is the latched state of the DDC
14545 * SDA pin at boot. However since eDP doesn't require DDC
14546 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14547 * eDP ports may have been muxed to an alternate function.
14548 * Thus we can't rely on the DP_DETECTED bit alone to detect
14549 * eDP ports. Consult the VBT as well as DP_DETECTED to
14550 * detect eDP ports.
14551 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014552 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014553 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014554 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14555 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014556 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014557 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014558
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014559 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014560 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014561 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14562 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014563 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014564 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014565
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014566 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014567 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014568 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14569 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14570 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14571 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014572 }
14573
Jani Nikula3cfca972013-08-27 15:12:26 +030014574 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014575 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014576 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014577
Paulo Zanonie2debe92013-02-18 19:00:27 -030014578 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014579 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014580 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014581 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014582 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014583 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014584 }
Ma Ling27185ae2009-08-24 13:50:23 +080014585
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014586 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014587 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014588 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014589
14590 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014591
Paulo Zanonie2debe92013-02-18 19:00:27 -030014592 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014593 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014594 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014595 }
Ma Ling27185ae2009-08-24 13:50:23 +080014596
Paulo Zanonie2debe92013-02-18 19:00:27 -030014597 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014598
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014599 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014600 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014601 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014602 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014603 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014604 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014605 }
Ma Ling27185ae2009-08-24 13:50:23 +080014606
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014607 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014608 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014609 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014610 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014611 intel_dvo_init(dev);
14612
Zhenyu Wang103a1962009-11-27 11:44:36 +080014613 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014614 intel_tv_init(dev);
14615
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014616 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014617
Damien Lespiaub2784e12014-08-05 11:29:37 +010014618 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014619 encoder->base.possible_crtcs = encoder->crtc_mask;
14620 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014621 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014622 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014623
Paulo Zanonidde86e22012-12-01 12:04:25 -020014624 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014625
14626 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014627}
14628
14629static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14630{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014631 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014632 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014633
Daniel Vetteref2d6332014-02-10 18:00:38 +010014634 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014635 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014636 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014637 drm_gem_object_unreference(&intel_fb->obj->base);
14638 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014639 kfree(intel_fb);
14640}
14641
14642static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014643 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014644 unsigned int *handle)
14645{
14646 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014647 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014648
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014649 if (obj->userptr.mm) {
14650 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14651 return -EINVAL;
14652 }
14653
Chris Wilson05394f32010-11-08 19:18:58 +000014654 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014655}
14656
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014657static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14658 struct drm_file *file,
14659 unsigned flags, unsigned color,
14660 struct drm_clip_rect *clips,
14661 unsigned num_clips)
14662{
14663 struct drm_device *dev = fb->dev;
14664 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14665 struct drm_i915_gem_object *obj = intel_fb->obj;
14666
14667 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014668 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014669 mutex_unlock(&dev->struct_mutex);
14670
14671 return 0;
14672}
14673
Jesse Barnes79e53942008-11-07 14:24:08 -080014674static const struct drm_framebuffer_funcs intel_fb_funcs = {
14675 .destroy = intel_user_framebuffer_destroy,
14676 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014677 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014678};
14679
Damien Lespiaub3218032015-02-27 11:15:18 +000014680static
14681u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14682 uint32_t pixel_format)
14683{
14684 u32 gen = INTEL_INFO(dev)->gen;
14685
14686 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014687 int cpp = drm_format_plane_cpp(pixel_format, 0);
14688
Damien Lespiaub3218032015-02-27 11:15:18 +000014689 /* "The stride in bytes must not exceed the of the size of 8K
14690 * pixels and 32K bytes."
14691 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014692 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014693 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014694 return 32*1024;
14695 } else if (gen >= 4) {
14696 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14697 return 16*1024;
14698 else
14699 return 32*1024;
14700 } else if (gen >= 3) {
14701 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14702 return 8*1024;
14703 else
14704 return 16*1024;
14705 } else {
14706 /* XXX DSPC is limited to 4k tiled */
14707 return 8*1024;
14708 }
14709}
14710
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014711static int intel_framebuffer_init(struct drm_device *dev,
14712 struct intel_framebuffer *intel_fb,
14713 struct drm_mode_fb_cmd2 *mode_cmd,
14714 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014715{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014716 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014717 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014718 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014719 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014720
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014721 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14722
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014723 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14724 /* Enforce that fb modifier and tiling mode match, but only for
14725 * X-tiled. This is needed for FBC. */
14726 if (!!(obj->tiling_mode == I915_TILING_X) !=
14727 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14728 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14729 return -EINVAL;
14730 }
14731 } else {
14732 if (obj->tiling_mode == I915_TILING_X)
14733 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14734 else if (obj->tiling_mode == I915_TILING_Y) {
14735 DRM_DEBUG("No Y tiling for legacy addfb\n");
14736 return -EINVAL;
14737 }
14738 }
14739
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014740 /* Passed in modifier sanity checking. */
14741 switch (mode_cmd->modifier[0]) {
14742 case I915_FORMAT_MOD_Y_TILED:
14743 case I915_FORMAT_MOD_Yf_TILED:
14744 if (INTEL_INFO(dev)->gen < 9) {
14745 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14746 mode_cmd->modifier[0]);
14747 return -EINVAL;
14748 }
14749 case DRM_FORMAT_MOD_NONE:
14750 case I915_FORMAT_MOD_X_TILED:
14751 break;
14752 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014753 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14754 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014755 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014756 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014757
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014758 stride_alignment = intel_fb_stride_alignment(dev_priv,
14759 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014760 mode_cmd->pixel_format);
14761 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14762 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14763 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014764 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014765 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014766
Damien Lespiaub3218032015-02-27 11:15:18 +000014767 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14768 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014769 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014770 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14771 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014772 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014773 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014774 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014775 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014776
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014777 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014778 mode_cmd->pitches[0] != obj->stride) {
14779 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14780 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014781 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014782 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014783
Ville Syrjälä57779d02012-10-31 17:50:14 +020014784 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014785 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014786 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014787 case DRM_FORMAT_RGB565:
14788 case DRM_FORMAT_XRGB8888:
14789 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014790 break;
14791 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014792 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014793 DRM_DEBUG("unsupported pixel format: %s\n",
14794 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014795 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014796 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014797 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014798 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014799 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14800 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014801 DRM_DEBUG("unsupported pixel format: %s\n",
14802 drm_get_format_name(mode_cmd->pixel_format));
14803 return -EINVAL;
14804 }
14805 break;
14806 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014807 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014808 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014809 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014810 DRM_DEBUG("unsupported pixel format: %s\n",
14811 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014812 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014813 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014814 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014815 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014816 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014817 DRM_DEBUG("unsupported pixel format: %s\n",
14818 drm_get_format_name(mode_cmd->pixel_format));
14819 return -EINVAL;
14820 }
14821 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014822 case DRM_FORMAT_YUYV:
14823 case DRM_FORMAT_UYVY:
14824 case DRM_FORMAT_YVYU:
14825 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014826 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014827 DRM_DEBUG("unsupported pixel format: %s\n",
14828 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014829 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014830 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014831 break;
14832 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014833 DRM_DEBUG("unsupported pixel format: %s\n",
14834 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014835 return -EINVAL;
14836 }
14837
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014838 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14839 if (mode_cmd->offsets[0] != 0)
14840 return -EINVAL;
14841
Damien Lespiauec2c9812015-01-20 12:51:45 +000014842 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014843 mode_cmd->pixel_format,
14844 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014845 /* FIXME drm helper for size checks (especially planar formats)? */
14846 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14847 return -EINVAL;
14848
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014849 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14850 intel_fb->obj = obj;
14851
Ville Syrjälä2d7a2152016-02-15 22:54:47 +020014852 intel_fill_fb_info(dev_priv, &intel_fb->base);
14853
Jesse Barnes79e53942008-11-07 14:24:08 -080014854 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14855 if (ret) {
14856 DRM_ERROR("framebuffer init failed %d\n", ret);
14857 return ret;
14858 }
14859
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014860 intel_fb->obj->framebuffer_references++;
14861
Jesse Barnes79e53942008-11-07 14:24:08 -080014862 return 0;
14863}
14864
Jesse Barnes79e53942008-11-07 14:24:08 -080014865static struct drm_framebuffer *
14866intel_user_framebuffer_create(struct drm_device *dev,
14867 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014868 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014869{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014870 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014871 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014872 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014873
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014874 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014875 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014876 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014877 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014878
Daniel Vetter92907cb2015-11-23 09:04:05 +010014879 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014880 if (IS_ERR(fb))
14881 drm_gem_object_unreference_unlocked(&obj->base);
14882
14883 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014884}
14885
Daniel Vetter06957262015-08-10 13:34:08 +020014886#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014887static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014888{
14889}
14890#endif
14891
Jesse Barnes79e53942008-11-07 14:24:08 -080014892static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014893 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014894 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014895 .atomic_check = intel_atomic_check,
14896 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014897 .atomic_state_alloc = intel_atomic_state_alloc,
14898 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014899};
14900
Imre Deak88212942016-03-16 13:38:53 +020014901/**
14902 * intel_init_display_hooks - initialize the display modesetting hooks
14903 * @dev_priv: device private
14904 */
14905void intel_init_display_hooks(struct drm_i915_private *dev_priv)
Jesse Barnese70236a2009-09-21 10:42:27 -070014906{
Imre Deak88212942016-03-16 13:38:53 +020014907 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014908 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014909 dev_priv->display.get_initial_plane_config =
14910 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014911 dev_priv->display.crtc_compute_clock =
14912 haswell_crtc_compute_clock;
14913 dev_priv->display.crtc_enable = haswell_crtc_enable;
14914 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014915 } else if (HAS_DDI(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014916 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014917 dev_priv->display.get_initial_plane_config =
14918 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014919 dev_priv->display.crtc_compute_clock =
14920 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014921 dev_priv->display.crtc_enable = haswell_crtc_enable;
14922 dev_priv->display.crtc_disable = haswell_crtc_disable;
Imre Deak88212942016-03-16 13:38:53 +020014923 } else if (HAS_PCH_SPLIT(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014924 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014925 dev_priv->display.get_initial_plane_config =
14926 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014927 dev_priv->display.crtc_compute_clock =
14928 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014929 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14930 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014931 } else if (IS_CHERRYVIEW(dev_priv)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014932 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014933 dev_priv->display.get_initial_plane_config =
14934 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveira65b3d6a2016-03-21 18:00:13 +020014935 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14936 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14937 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14938 } else if (IS_VALLEYVIEW(dev_priv)) {
14939 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14940 dev_priv->display.get_initial_plane_config =
14941 i9xx_get_initial_plane_config;
14942 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014943 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14944 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira19ec6692016-03-21 18:00:15 +020014945 } else if (IS_G4X(dev_priv)) {
14946 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14947 dev_priv->display.get_initial_plane_config =
14948 i9xx_get_initial_plane_config;
14949 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14950 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14951 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira70e8aa22016-03-21 18:00:16 +020014952 } else if (IS_PINEVIEW(dev_priv)) {
14953 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14954 dev_priv->display.get_initial_plane_config =
14955 i9xx_get_initial_plane_config;
14956 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14957 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14958 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014959 } else if (!IS_GEN2(dev_priv)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014960 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014961 dev_priv->display.get_initial_plane_config =
14962 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014963 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014964 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14965 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Ander Conselvan de Oliveira81c97f52016-03-22 15:35:23 +020014966 } else {
14967 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14968 dev_priv->display.get_initial_plane_config =
14969 i9xx_get_initial_plane_config;
14970 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14971 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14972 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014973 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014974
Jesse Barnese70236a2009-09-21 10:42:27 -070014975 /* Returns the core display clock speed */
Imre Deak88212942016-03-16 13:38:53 +020014976 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014977 dev_priv->display.get_display_clock_speed =
14978 skylake_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014979 else if (IS_BROXTON(dev_priv))
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014980 dev_priv->display.get_display_clock_speed =
14981 broxton_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014982 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014983 dev_priv->display.get_display_clock_speed =
14984 broadwell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014985 else if (IS_HASWELL(dev_priv))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014986 dev_priv->display.get_display_clock_speed =
14987 haswell_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014988 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014989 dev_priv->display.get_display_clock_speed =
14990 valleyview_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014991 else if (IS_GEN5(dev_priv))
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014992 dev_priv->display.get_display_clock_speed =
14993 ilk_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014994 else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
14995 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070014996 dev_priv->display.get_display_clock_speed =
14997 i945_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020014998 else if (IS_GM45(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030014999 dev_priv->display.get_display_clock_speed =
15000 gm45_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015001 else if (IS_CRESTLINE(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015002 dev_priv->display.get_display_clock_speed =
15003 i965gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015004 else if (IS_PINEVIEW(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015005 dev_priv->display.get_display_clock_speed =
15006 pnv_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015007 else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
Ville Syrjälä34edce22015-05-22 11:22:33 +030015008 dev_priv->display.get_display_clock_speed =
15009 g33_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015010 else if (IS_I915G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015011 dev_priv->display.get_display_clock_speed =
15012 i915_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015013 else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015014 dev_priv->display.get_display_clock_speed =
15015 i9xx_misc_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015016 else if (IS_I915GM(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015017 dev_priv->display.get_display_clock_speed =
15018 i915gm_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015019 else if (IS_I865G(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015020 dev_priv->display.get_display_clock_speed =
15021 i865_get_display_clock_speed;
Imre Deak88212942016-03-16 13:38:53 +020015022 else if (IS_I85X(dev_priv))
Jesse Barnese70236a2009-09-21 10:42:27 -070015023 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015024 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015025 else { /* 830 */
Imre Deak88212942016-03-16 13:38:53 +020015026 WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015027 dev_priv->display.get_display_clock_speed =
15028 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015029 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015030
Imre Deak88212942016-03-16 13:38:53 +020015031 if (IS_GEN5(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015032 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015033 } else if (IS_GEN6(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015034 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015035 } else if (IS_IVYBRIDGE(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015036 /* FIXME: detect B0+ stepping and use auto training */
15037 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015038 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015039 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Imre Deak88212942016-03-16 13:38:53 +020015040 if (IS_BROADWELL(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015041 dev_priv->display.modeset_commit_cdclk =
15042 broadwell_modeset_commit_cdclk;
15043 dev_priv->display.modeset_calc_cdclk =
15044 broadwell_modeset_calc_cdclk;
15045 }
Imre Deak88212942016-03-16 13:38:53 +020015046 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015047 dev_priv->display.modeset_commit_cdclk =
15048 valleyview_modeset_commit_cdclk;
15049 dev_priv->display.modeset_calc_cdclk =
15050 valleyview_modeset_calc_cdclk;
Imre Deak88212942016-03-16 13:38:53 +020015051 } else if (IS_BROXTON(dev_priv)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015052 dev_priv->display.modeset_commit_cdclk =
15053 broxton_modeset_commit_cdclk;
15054 dev_priv->display.modeset_calc_cdclk =
15055 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015056 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015057
Imre Deak88212942016-03-16 13:38:53 +020015058 switch (INTEL_INFO(dev_priv)->gen) {
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015059 case 2:
15060 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15061 break;
15062
15063 case 3:
15064 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15065 break;
15066
15067 case 4:
15068 case 5:
15069 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15070 break;
15071
15072 case 6:
15073 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15074 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015075 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015076 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015077 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15078 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015079 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015080 /* Drop through - unsupported since execlist only. */
15081 default:
15082 /* Default just returns -ENODEV to indicate unsupported */
15083 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015084 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015085}
15086
Jesse Barnesb690e962010-07-19 13:53:12 -070015087/*
15088 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15089 * resume, or other times. This quirk makes sure that's the case for
15090 * affected systems.
15091 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015092static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015093{
15094 struct drm_i915_private *dev_priv = dev->dev_private;
15095
15096 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015097 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015098}
15099
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015100static void quirk_pipeb_force(struct drm_device *dev)
15101{
15102 struct drm_i915_private *dev_priv = dev->dev_private;
15103
15104 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15105 DRM_INFO("applying pipe b force quirk\n");
15106}
15107
Keith Packard435793d2011-07-12 14:56:22 -070015108/*
15109 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15110 */
15111static void quirk_ssc_force_disable(struct drm_device *dev)
15112{
15113 struct drm_i915_private *dev_priv = dev->dev_private;
15114 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015115 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015116}
15117
Carsten Emde4dca20e2012-03-15 15:56:26 +010015118/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015119 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15120 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015121 */
15122static void quirk_invert_brightness(struct drm_device *dev)
15123{
15124 struct drm_i915_private *dev_priv = dev->dev_private;
15125 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015126 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015127}
15128
Scot Doyle9c72cc62014-07-03 23:27:50 +000015129/* Some VBT's incorrectly indicate no backlight is present */
15130static void quirk_backlight_present(struct drm_device *dev)
15131{
15132 struct drm_i915_private *dev_priv = dev->dev_private;
15133 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15134 DRM_INFO("applying backlight present quirk\n");
15135}
15136
Jesse Barnesb690e962010-07-19 13:53:12 -070015137struct intel_quirk {
15138 int device;
15139 int subsystem_vendor;
15140 int subsystem_device;
15141 void (*hook)(struct drm_device *dev);
15142};
15143
Egbert Eich5f85f172012-10-14 15:46:38 +020015144/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15145struct intel_dmi_quirk {
15146 void (*hook)(struct drm_device *dev);
15147 const struct dmi_system_id (*dmi_id_list)[];
15148};
15149
15150static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15151{
15152 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15153 return 1;
15154}
15155
15156static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15157 {
15158 .dmi_id_list = &(const struct dmi_system_id[]) {
15159 {
15160 .callback = intel_dmi_reverse_brightness,
15161 .ident = "NCR Corporation",
15162 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15163 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15164 },
15165 },
15166 { } /* terminating entry */
15167 },
15168 .hook = quirk_invert_brightness,
15169 },
15170};
15171
Ben Widawskyc43b5632012-04-16 14:07:40 -070015172static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015173 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15174 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15175
Jesse Barnesb690e962010-07-19 13:53:12 -070015176 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15177 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15178
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015179 /* 830 needs to leave pipe A & dpll A up */
15180 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15181
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015182 /* 830 needs to leave pipe B & dpll B up */
15183 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15184
Keith Packard435793d2011-07-12 14:56:22 -070015185 /* Lenovo U160 cannot use SSC on LVDS */
15186 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015187
15188 /* Sony Vaio Y cannot use SSC on LVDS */
15189 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015190
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015191 /* Acer Aspire 5734Z must invert backlight brightness */
15192 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15193
15194 /* Acer/eMachines G725 */
15195 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15196
15197 /* Acer/eMachines e725 */
15198 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15199
15200 /* Acer/Packard Bell NCL20 */
15201 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15202
15203 /* Acer Aspire 4736Z */
15204 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015205
15206 /* Acer Aspire 5336 */
15207 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015208
15209 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15210 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015211
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015212 /* Acer C720 Chromebook (Core i3 4005U) */
15213 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15214
jens steinb2a96012014-10-28 20:25:53 +010015215 /* Apple Macbook 2,1 (Core 2 T7400) */
15216 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15217
Jani Nikula1b9448b2015-11-05 11:49:59 +020015218 /* Apple Macbook 4,1 */
15219 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15220
Scot Doyled4967d82014-07-03 23:27:52 +000015221 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15222 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015223
15224 /* HP Chromebook 14 (Celeron 2955U) */
15225 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015226
15227 /* Dell Chromebook 11 */
15228 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015229
15230 /* Dell Chromebook 11 (2015 version) */
15231 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015232};
15233
15234static void intel_init_quirks(struct drm_device *dev)
15235{
15236 struct pci_dev *d = dev->pdev;
15237 int i;
15238
15239 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15240 struct intel_quirk *q = &intel_quirks[i];
15241
15242 if (d->device == q->device &&
15243 (d->subsystem_vendor == q->subsystem_vendor ||
15244 q->subsystem_vendor == PCI_ANY_ID) &&
15245 (d->subsystem_device == q->subsystem_device ||
15246 q->subsystem_device == PCI_ANY_ID))
15247 q->hook(dev);
15248 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015249 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15250 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15251 intel_dmi_quirks[i].hook(dev);
15252 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015253}
15254
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015255/* Disable the VGA plane that we never use */
15256static void i915_disable_vga(struct drm_device *dev)
15257{
15258 struct drm_i915_private *dev_priv = dev->dev_private;
15259 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015260 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015261
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015262 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015263 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015264 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015265 sr1 = inb(VGA_SR_DATA);
15266 outb(sr1 | 1<<5, VGA_SR_DATA);
15267 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15268 udelay(300);
15269
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015270 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015271 POSTING_READ(vga_reg);
15272}
15273
Daniel Vetterf8175862012-04-10 15:50:11 +020015274void intel_modeset_init_hw(struct drm_device *dev)
15275{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015276 struct drm_i915_private *dev_priv = dev->dev_private;
15277
Ville Syrjäläb6283052015-06-03 15:45:07 +030015278 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015279
15280 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15281
Daniel Vetterf8175862012-04-10 15:50:11 +020015282 intel_init_clock_gating(dev);
Chris Wilsondc979972016-05-10 14:10:04 +010015283 intel_enable_gt_powersave(dev_priv);
Daniel Vetterf8175862012-04-10 15:50:11 +020015284}
15285
Matt Roperd93c0372015-12-03 11:37:41 -080015286/*
15287 * Calculate what we think the watermarks should be for the state we've read
15288 * out of the hardware and then immediately program those watermarks so that
15289 * we ensure the hardware settings match our internal state.
15290 *
15291 * We can calculate what we think WM's should be by creating a duplicate of the
15292 * current state (which was constructed during hardware readout) and running it
15293 * through the atomic check code to calculate new watermark values in the
15294 * state object.
15295 */
15296static void sanitize_watermarks(struct drm_device *dev)
15297{
15298 struct drm_i915_private *dev_priv = to_i915(dev);
15299 struct drm_atomic_state *state;
15300 struct drm_crtc *crtc;
15301 struct drm_crtc_state *cstate;
15302 struct drm_modeset_acquire_ctx ctx;
15303 int ret;
15304 int i;
15305
15306 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015307 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015308 return;
15309
15310 /*
15311 * We need to hold connection_mutex before calling duplicate_state so
15312 * that the connector loop is protected.
15313 */
15314 drm_modeset_acquire_init(&ctx, 0);
15315retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015316 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015317 if (ret == -EDEADLK) {
15318 drm_modeset_backoff(&ctx);
15319 goto retry;
15320 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015321 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015322 }
15323
15324 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15325 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015326 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015327
Matt Ropered4a6a72016-02-23 17:20:13 -080015328 /*
15329 * Hardware readout is the only time we don't want to calculate
15330 * intermediate watermarks (since we don't trust the current
15331 * watermarks).
15332 */
15333 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15334
Matt Roperd93c0372015-12-03 11:37:41 -080015335 ret = intel_atomic_check(dev, state);
15336 if (ret) {
15337 /*
15338 * If we fail here, it means that the hardware appears to be
15339 * programmed in a way that shouldn't be possible, given our
15340 * understanding of watermark requirements. This might mean a
15341 * mistake in the hardware readout code or a mistake in the
15342 * watermark calculations for a given platform. Raise a WARN
15343 * so that this is noticeable.
15344 *
15345 * If this actually happens, we'll have to just leave the
15346 * BIOS-programmed watermarks untouched and hope for the best.
15347 */
15348 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015349 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015350 }
15351
15352 /* Write calculated watermark values back */
15353 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15354 for_each_crtc_in_state(state, crtc, cstate, i) {
15355 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15356
Matt Ropered4a6a72016-02-23 17:20:13 -080015357 cs->wm.need_postvbl_update = true;
15358 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015359 }
15360
15361 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015362fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015363 drm_modeset_drop_locks(&ctx);
15364 drm_modeset_acquire_fini(&ctx);
15365}
15366
Jesse Barnes79e53942008-11-07 14:24:08 -080015367void intel_modeset_init(struct drm_device *dev)
15368{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015369 struct drm_i915_private *dev_priv = to_i915(dev);
15370 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015371 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015372 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015373 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015374
15375 drm_mode_config_init(dev);
15376
15377 dev->mode_config.min_width = 0;
15378 dev->mode_config.min_height = 0;
15379
Dave Airlie019d96c2011-09-29 16:20:42 +010015380 dev->mode_config.preferred_depth = 24;
15381 dev->mode_config.prefer_shadow = 1;
15382
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015383 dev->mode_config.allow_fb_modifiers = true;
15384
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015385 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015386
Jesse Barnesb690e962010-07-19 13:53:12 -070015387 intel_init_quirks(dev);
15388
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015389 intel_init_pm(dev);
15390
Ben Widawskye3c74752013-04-05 13:12:39 -070015391 if (INTEL_INFO(dev)->num_pipes == 0)
15392 return;
15393
Lukas Wunner69f92f62015-07-15 13:57:35 +020015394 /*
15395 * There may be no VBT; and if the BIOS enabled SSC we can
15396 * just keep using it to avoid unnecessary flicker. Whereas if the
15397 * BIOS isn't using it, don't assume it will work even if the VBT
15398 * indicates as much.
15399 */
15400 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15401 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15402 DREF_SSC1_ENABLE);
15403
15404 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15405 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15406 bios_lvds_use_ssc ? "en" : "dis",
15407 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15408 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15409 }
15410 }
15411
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015412 if (IS_GEN2(dev)) {
15413 dev->mode_config.max_width = 2048;
15414 dev->mode_config.max_height = 2048;
15415 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015416 dev->mode_config.max_width = 4096;
15417 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015418 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015419 dev->mode_config.max_width = 8192;
15420 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015421 }
Damien Lespiau068be562014-03-28 14:17:49 +000015422
Ville Syrjälädc41c152014-08-13 11:57:05 +030015423 if (IS_845G(dev) || IS_I865G(dev)) {
15424 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15425 dev->mode_config.cursor_height = 1023;
15426 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015427 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15428 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15429 } else {
15430 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15431 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15432 }
15433
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030015434 dev->mode_config.fb_base = ggtt->mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015435
Zhao Yakui28c97732009-10-09 11:39:41 +080015436 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015437 INTEL_INFO(dev)->num_pipes,
15438 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015439
Damien Lespiau055e3932014-08-18 13:49:10 +010015440 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015441 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015442 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015443 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015444 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015445 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015446 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015447 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015448 }
15449
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015450 intel_update_czclk(dev_priv);
15451 intel_update_cdclk(dev);
15452
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015453 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015454
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015455 /* Just disable it once at startup */
15456 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015457 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015458
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015459 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015460 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015461 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015462
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015463 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015464 struct intel_initial_plane_config plane_config = {};
15465
Jesse Barnes46f297f2014-03-07 08:57:48 -080015466 if (!crtc->active)
15467 continue;
15468
Jesse Barnes46f297f2014-03-07 08:57:48 -080015469 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015470 * Note that reserving the BIOS fb up front prevents us
15471 * from stuffing other stolen allocations like the ring
15472 * on top. This prevents some ugliness at boot time, and
15473 * can even allow for smooth boot transitions if the BIOS
15474 * fb is large enough for the active pipe configuration.
15475 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015476 dev_priv->display.get_initial_plane_config(crtc,
15477 &plane_config);
15478
15479 /*
15480 * If the fb is shared between multiple heads, we'll
15481 * just get the first one.
15482 */
15483 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015484 }
Matt Roperd93c0372015-12-03 11:37:41 -080015485
15486 /*
15487 * Make sure hardware watermarks really match the state we read out.
15488 * Note that we need to do this after reconstructing the BIOS fb's
15489 * since the watermark calculation done here will use pstate->fb.
15490 */
15491 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015492}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015493
Daniel Vetter7fad7982012-07-04 17:51:47 +020015494static void intel_enable_pipe_a(struct drm_device *dev)
15495{
15496 struct intel_connector *connector;
15497 struct drm_connector *crt = NULL;
15498 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015499 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015500
15501 /* We can't just switch on the pipe A, we need to set things up with a
15502 * proper mode and output configuration. As a gross hack, enable pipe A
15503 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015504 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015505 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15506 crt = &connector->base;
15507 break;
15508 }
15509 }
15510
15511 if (!crt)
15512 return;
15513
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015514 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015515 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015516}
15517
Daniel Vetterfa555832012-10-10 23:14:00 +020015518static bool
15519intel_check_plane_mapping(struct intel_crtc *crtc)
15520{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015521 struct drm_device *dev = crtc->base.dev;
15522 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015523 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015524
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015525 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015526 return true;
15527
Ville Syrjälä649636e2015-09-22 19:50:01 +030015528 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015529
15530 if ((val & DISPLAY_PLANE_ENABLE) &&
15531 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15532 return false;
15533
15534 return true;
15535}
15536
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015537static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15538{
15539 struct drm_device *dev = crtc->base.dev;
15540 struct intel_encoder *encoder;
15541
15542 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15543 return true;
15544
15545 return false;
15546}
15547
Ville Syrjälädd756192016-02-17 21:28:45 +020015548static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15549{
15550 struct drm_device *dev = encoder->base.dev;
15551 struct intel_connector *connector;
15552
15553 for_each_connector_on_encoder(dev, &encoder->base, connector)
15554 return true;
15555
15556 return false;
15557}
15558
Daniel Vetter24929352012-07-02 20:28:59 +020015559static void intel_sanitize_crtc(struct intel_crtc *crtc)
15560{
15561 struct drm_device *dev = crtc->base.dev;
15562 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula4d1de972016-03-18 17:05:42 +020015563 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015564
Daniel Vetter24929352012-07-02 20:28:59 +020015565 /* Clear any frame start delays used for debugging left by the BIOS */
Jani Nikula4d1de972016-03-18 17:05:42 +020015566 if (!transcoder_is_dsi(cpu_transcoder)) {
15567 i915_reg_t reg = PIPECONF(cpu_transcoder);
15568
15569 I915_WRITE(reg,
15570 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15571 }
Daniel Vetter24929352012-07-02 20:28:59 +020015572
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015573 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015574 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015575 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015576 struct intel_plane *plane;
15577
Daniel Vetter96256042015-02-13 21:03:42 +010015578 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015579
15580 /* Disable everything but the primary plane */
15581 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15582 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15583 continue;
15584
15585 plane->disable_plane(&plane->base, &crtc->base);
15586 }
Daniel Vetter96256042015-02-13 21:03:42 +010015587 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015588
Daniel Vetter24929352012-07-02 20:28:59 +020015589 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015590 * disable the crtc (and hence change the state) if it is wrong. Note
15591 * that gen4+ has a fixed plane -> pipe mapping. */
15592 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015593 bool plane;
15594
Daniel Vetter24929352012-07-02 20:28:59 +020015595 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15596 crtc->base.base.id);
15597
15598 /* Pipe has the wrong plane attached and the plane is active.
15599 * Temporarily change the plane mapping and disable everything
15600 * ... */
15601 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015602 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015603 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015604 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015605 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015606 }
Daniel Vetter24929352012-07-02 20:28:59 +020015607
Daniel Vetter7fad7982012-07-04 17:51:47 +020015608 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15609 crtc->pipe == PIPE_A && !crtc->active) {
15610 /* BIOS forgot to enable pipe A, this mostly happens after
15611 * resume. Force-enable the pipe to fix this, the update_dpms
15612 * call below we restore the pipe to the right state, but leave
15613 * the required bits on. */
15614 intel_enable_pipe_a(dev);
15615 }
15616
Daniel Vetter24929352012-07-02 20:28:59 +020015617 /* Adjust the state of the output pipe according to whether we
15618 * have active connectors/encoders. */
Maarten Lankhorst842e0302016-03-02 15:48:01 +010015619 if (crtc->active && !intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015620 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015621
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015622 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015623 /*
15624 * We start out with underrun reporting disabled to avoid races.
15625 * For correct bookkeeping mark this on active crtcs.
15626 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015627 * Also on gmch platforms we dont have any hardware bits to
15628 * disable the underrun reporting. Which means we need to start
15629 * out with underrun reporting disabled also on inactive pipes,
15630 * since otherwise we'll complain about the garbage we read when
15631 * e.g. coming up after runtime pm.
15632 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015633 * No protection against concurrent access is required - at
15634 * worst a fifo underrun happens which also sets this to false.
15635 */
15636 crtc->cpu_fifo_underrun_disabled = true;
15637 crtc->pch_fifo_underrun_disabled = true;
15638 }
Daniel Vetter24929352012-07-02 20:28:59 +020015639}
15640
15641static void intel_sanitize_encoder(struct intel_encoder *encoder)
15642{
15643 struct intel_connector *connector;
15644 struct drm_device *dev = encoder->base.dev;
15645
15646 /* We need to check both for a crtc link (meaning that the
15647 * encoder is active and trying to read from a pipe) and the
15648 * pipe itself being active. */
15649 bool has_active_crtc = encoder->base.crtc &&
15650 to_intel_crtc(encoder->base.crtc)->active;
15651
Ville Syrjälädd756192016-02-17 21:28:45 +020015652 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015653 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15654 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015655 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015656
15657 /* Connector is active, but has no active pipe. This is
15658 * fallout from our resume register restoring. Disable
15659 * the encoder manually again. */
15660 if (encoder->base.crtc) {
15661 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15662 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015663 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015664 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015665 if (encoder->post_disable)
15666 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015667 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015668 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015669
15670 /* Inconsistent output/port/pipe state happens presumably due to
15671 * a bug in one of the get_hw_state functions. Or someplace else
15672 * in our code, like the register restore mess on resume. Clamp
15673 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015674 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015675 if (connector->encoder != encoder)
15676 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015677 connector->base.dpms = DRM_MODE_DPMS_OFF;
15678 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015679 }
15680 }
15681 /* Enabled encoders without active connectors will be fixed in
15682 * the crtc fixup. */
15683}
15684
Imre Deak04098752014-02-18 00:02:16 +020015685void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015686{
15687 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015688 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015689
Imre Deak04098752014-02-18 00:02:16 +020015690 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15691 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15692 i915_disable_vga(dev);
15693 }
15694}
15695
15696void i915_redisable_vga(struct drm_device *dev)
15697{
15698 struct drm_i915_private *dev_priv = dev->dev_private;
15699
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015700 /* This function can be called both from intel_modeset_setup_hw_state or
15701 * at a very early point in our resume sequence, where the power well
15702 * structures are not yet restored. Since this function is at a very
15703 * paranoid "someone might have enabled VGA while we were not looking"
15704 * level, just check if the power well is enabled instead of trying to
15705 * follow the "don't touch the power well if we don't need it" policy
15706 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015707 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015708 return;
15709
Imre Deak04098752014-02-18 00:02:16 +020015710 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015711
15712 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015713}
15714
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015715static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015716{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015717 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015718
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015719 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015720}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015721
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015722/* FIXME read out full plane state for all planes */
15723static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015724{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015725 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015726 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015727 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015728
Matt Roper19b8d382015-09-24 15:53:17 -070015729 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015730 primary_get_hw_state(to_intel_plane(primary));
15731
15732 if (plane_state->visible)
15733 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015734}
15735
Daniel Vetter30e984d2013-06-05 13:34:17 +020015736static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015737{
15738 struct drm_i915_private *dev_priv = dev->dev_private;
15739 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015740 struct intel_crtc *crtc;
15741 struct intel_encoder *encoder;
15742 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015743 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015744
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015745 dev_priv->active_crtcs = 0;
15746
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015747 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015748 struct intel_crtc_state *crtc_state = crtc->config;
15749 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015750
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015751 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15752 memset(crtc_state, 0, sizeof(*crtc_state));
15753 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015754
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015755 crtc_state->base.active = crtc_state->base.enable =
15756 dev_priv->display.get_pipe_config(crtc, crtc_state);
15757
15758 crtc->base.enabled = crtc_state->base.enable;
15759 crtc->active = crtc_state->base.active;
15760
15761 if (crtc_state->base.active) {
15762 dev_priv->active_crtcs |= 1 << crtc->pipe;
15763
15764 if (IS_BROADWELL(dev_priv)) {
15765 pixclk = ilk_pipe_pixel_rate(crtc_state);
15766
15767 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15768 if (crtc_state->ips_enabled)
15769 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15770 } else if (IS_VALLEYVIEW(dev_priv) ||
15771 IS_CHERRYVIEW(dev_priv) ||
15772 IS_BROXTON(dev_priv))
15773 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15774 else
15775 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15776 }
15777
15778 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015779
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015780 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015781
15782 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15783 crtc->base.base.id,
15784 crtc->active ? "enabled" : "disabled");
15785 }
15786
Daniel Vetter53589012013-06-05 13:34:16 +020015787 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15788 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15789
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015790 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
15791 &pll->config.hw_state);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015792 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015793 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015794 if (crtc->active && crtc->config->shared_dpll == pll)
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015795 pll->config.crtc_mask |= 1 << crtc->pipe;
Daniel Vetter53589012013-06-05 13:34:16 +020015796 }
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015797 pll->active_mask = pll->config.crtc_mask;
Daniel Vetter53589012013-06-05 13:34:16 +020015798
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015799 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015800 pll->name, pll->config.crtc_mask, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020015801 }
15802
Damien Lespiaub2784e12014-08-05 11:29:37 +010015803 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015804 pipe = 0;
15805
15806 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015807 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15808 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015809 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015810 } else {
15811 encoder->base.crtc = NULL;
15812 }
15813
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015814 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015815 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015816 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015817 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015818 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015819 }
15820
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015821 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015822 if (connector->get_hw_state(connector)) {
15823 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015824
15825 encoder = connector->encoder;
15826 connector->base.encoder = &encoder->base;
15827
15828 if (encoder->base.crtc &&
15829 encoder->base.crtc->state->active) {
15830 /*
15831 * This has to be done during hardware readout
15832 * because anything calling .crtc_disable may
15833 * rely on the connector_mask being accurate.
15834 */
15835 encoder->base.crtc->state->connector_mask |=
15836 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015837 encoder->base.crtc->state->encoder_mask |=
15838 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015839 }
15840
Daniel Vetter24929352012-07-02 20:28:59 +020015841 } else {
15842 connector->base.dpms = DRM_MODE_DPMS_OFF;
15843 connector->base.encoder = NULL;
15844 }
15845 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15846 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015847 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015848 connector->base.encoder ? "enabled" : "disabled");
15849 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015850
15851 for_each_intel_crtc(dev, crtc) {
15852 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15853
15854 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15855 if (crtc->base.state->active) {
15856 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15857 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15858 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15859
15860 /*
15861 * The initial mode needs to be set in order to keep
15862 * the atomic core happy. It wants a valid mode if the
15863 * crtc's enabled, so we do the above call.
15864 *
15865 * At this point some state updated by the connectors
15866 * in their ->detect() callback has not run yet, so
15867 * no recalculation can be done yet.
15868 *
15869 * Even if we could do a recalculation and modeset
15870 * right now it would cause a double modeset if
15871 * fbdev or userspace chooses a different initial mode.
15872 *
15873 * If that happens, someone indicated they wanted a
15874 * mode change, which means it's safe to do a full
15875 * recalculation.
15876 */
15877 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015878
15879 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15880 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015881 }
Ville Syrjäläe3b247d2016-02-17 21:41:09 +020015882
15883 intel_pipe_config_sanity_check(dev_priv, crtc->config);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015884 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015885}
15886
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015887/* Scan out the current hw modeset state,
15888 * and sanitizes it to the current state
15889 */
15890static void
15891intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015892{
15893 struct drm_i915_private *dev_priv = dev->dev_private;
15894 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015895 struct intel_crtc *crtc;
15896 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015897 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015898
15899 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015900
15901 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015902 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015903 intel_sanitize_encoder(encoder);
15904 }
15905
Damien Lespiau055e3932014-08-18 13:49:10 +010015906 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015907 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15908 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015909 intel_dump_pipe_config(crtc, crtc->config,
15910 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015911 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015912
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015913 intel_modeset_update_connector_atomic_state(dev);
15914
Daniel Vetter35c95372013-07-17 06:55:04 +020015915 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15916 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15917
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +010015918 if (!pll->on || pll->active_mask)
Daniel Vetter35c95372013-07-17 06:55:04 +020015919 continue;
15920
15921 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15922
Ander Conselvan de Oliveira2edd6442016-03-08 17:46:21 +020015923 pll->funcs.disable(dev_priv, pll);
Daniel Vetter35c95372013-07-17 06:55:04 +020015924 pll->on = false;
15925 }
15926
Wayne Boyer666a4532015-12-09 12:29:35 -080015927 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015928 vlv_wm_get_hw_state(dev);
15929 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015930 skl_wm_get_hw_state(dev);
15931 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015932 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015933
15934 for_each_intel_crtc(dev, crtc) {
15935 unsigned long put_domains;
15936
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010015937 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015938 if (WARN_ON(put_domains))
15939 modeset_put_power_domains(dev_priv, put_domains);
15940 }
15941 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015942
15943 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015944}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015945
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015946void intel_display_resume(struct drm_device *dev)
15947{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015948 struct drm_i915_private *dev_priv = to_i915(dev);
15949 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15950 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015951 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015952 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015953
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015954 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015955
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015956 /*
15957 * This is a cludge because with real atomic modeset mode_config.mutex
15958 * won't be taken. Unfortunately some probed state like
15959 * audio_codec_enable is still protected by mode_config.mutex, so lock
15960 * it here for now.
15961 */
15962 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015963 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015964
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015965retry:
15966 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015967
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015968 if (ret == 0 && !setup) {
15969 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015970
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015971 intel_modeset_setup_hw_state(dev);
15972 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015973 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015974
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015975 if (ret == 0 && state) {
15976 struct drm_crtc_state *crtc_state;
15977 struct drm_crtc *crtc;
15978 int i;
15979
15980 state->acquire_ctx = &ctx;
15981
15982 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15983 /*
15984 * Force recalculation even if we restore
15985 * current state. With fast modeset this may not result
15986 * in a modeset when the state is compatible.
15987 */
15988 crtc_state->mode_changed = true;
15989 }
15990
15991 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015992 }
15993
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015994 if (ret == -EDEADLK) {
15995 drm_modeset_backoff(&ctx);
15996 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015997 }
15998
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015999 drm_modeset_drop_locks(&ctx);
16000 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016001 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016002
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016003 if (ret) {
16004 DRM_ERROR("Restoring old state failed with %i\n", ret);
16005 drm_atomic_state_free(state);
16006 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016007}
16008
16009void intel_modeset_gem_init(struct drm_device *dev)
16010{
Chris Wilsondc979972016-05-10 14:10:04 +010016011 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016012 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016013 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016014 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016015
Chris Wilsondc979972016-05-10 14:10:04 +010016016 intel_init_gt_powersave(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016017
Chris Wilson1833b132012-05-09 11:56:28 +010016018 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016019
Chris Wilson1ee8da62016-05-12 12:43:23 +010016020 intel_setup_overlay(dev_priv);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016021
16022 /*
16023 * Make sure any fbs we allocated at startup are properly
16024 * pinned & fenced. When we do the allocation it's too early
16025 * for this.
16026 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016027 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016028 obj = intel_fb_obj(c->primary->fb);
16029 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016030 continue;
16031
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016032 mutex_lock(&dev->struct_mutex);
Ville Syrjälä3465c582016-02-15 22:54:43 +020016033 ret = intel_pin_and_fence_fb_obj(c->primary->fb,
16034 c->primary->state->rotation);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016035 mutex_unlock(&dev->struct_mutex);
16036 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016037 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16038 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016039 drm_framebuffer_unreference(c->primary->fb);
16040 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016041 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016042 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016043 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016044 }
16045 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016046
16047 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016048}
16049
Imre Deak4932e2c2014-02-11 17:12:48 +020016050void intel_connector_unregister(struct intel_connector *intel_connector)
16051{
16052 struct drm_connector *connector = &intel_connector->base;
16053
16054 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016055 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016056}
16057
Jesse Barnes79e53942008-11-07 14:24:08 -080016058void intel_modeset_cleanup(struct drm_device *dev)
16059{
Jesse Barnes652c3932009-08-17 13:31:43 -070016060 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016061 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016062
Chris Wilsondc979972016-05-10 14:10:04 +010016063 intel_disable_gt_powersave(dev_priv);
Imre Deak2eb52522014-11-19 15:30:05 +020016064
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016065 intel_backlight_unregister(dev);
16066
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016067 /*
16068 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016069 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016070 * experience fancy races otherwise.
16071 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016072 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016073
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016074 /*
16075 * Due to the hpd irq storm handling the hotplug work can re-arm the
16076 * poll handlers. Hence disable polling after hpd handling is shut down.
16077 */
Keith Packardf87ea762010-10-03 19:36:26 -070016078 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016079
Jesse Barnes723bfd72010-10-07 16:01:13 -070016080 intel_unregister_dsm_handler();
16081
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016082 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016083
Chris Wilson1630fe72011-07-08 12:22:42 +010016084 /* flush any delayed tasks or pending work */
16085 flush_scheduled_work();
16086
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016087 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016088 for_each_intel_connector(dev, connector)
16089 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016090
Jesse Barnes79e53942008-11-07 14:24:08 -080016091 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016092
Chris Wilson1ee8da62016-05-12 12:43:23 +010016093 intel_cleanup_overlay(dev_priv);
Imre Deakae484342014-03-31 15:10:44 +030016094
Chris Wilsondc979972016-05-10 14:10:04 +010016095 intel_cleanup_gt_powersave(dev_priv);
Daniel Vetterf5949142016-01-13 11:55:28 +010016096
16097 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016098}
16099
Dave Airlie28d52042009-09-21 14:33:58 +100016100/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016101 * Return which encoder is currently attached for connector.
16102 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016103struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016104{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016105 return &intel_attached_encoder(connector)->base;
16106}
Jesse Barnes79e53942008-11-07 14:24:08 -080016107
Chris Wilsondf0e9242010-09-09 16:20:55 +010016108void intel_connector_attach_encoder(struct intel_connector *connector,
16109 struct intel_encoder *encoder)
16110{
16111 connector->encoder = encoder;
16112 drm_mode_connector_attach_encoder(&connector->base,
16113 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016114}
Dave Airlie28d52042009-09-21 14:33:58 +100016115
16116/*
16117 * set vga decode state - true == enable VGA decode
16118 */
16119int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16120{
16121 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016122 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016123 u16 gmch_ctrl;
16124
Chris Wilson75fa0412014-02-07 18:37:02 -020016125 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16126 DRM_ERROR("failed to read control word\n");
16127 return -EIO;
16128 }
16129
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016130 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16131 return 0;
16132
Dave Airlie28d52042009-09-21 14:33:58 +100016133 if (state)
16134 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16135 else
16136 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016137
16138 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16139 DRM_ERROR("failed to write control word\n");
16140 return -EIO;
16141 }
16142
Dave Airlie28d52042009-09-21 14:33:58 +100016143 return 0;
16144}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016145
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016146struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016147
16148 u32 power_well_driver;
16149
Chris Wilson63b66e52013-08-08 15:12:06 +020016150 int num_transcoders;
16151
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016152 struct intel_cursor_error_state {
16153 u32 control;
16154 u32 position;
16155 u32 base;
16156 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016157 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016158
16159 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016160 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016161 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016162 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016163 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016164
16165 struct intel_plane_error_state {
16166 u32 control;
16167 u32 stride;
16168 u32 size;
16169 u32 pos;
16170 u32 addr;
16171 u32 surface;
16172 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016173 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016174
16175 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016176 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016177 enum transcoder cpu_transcoder;
16178
16179 u32 conf;
16180
16181 u32 htotal;
16182 u32 hblank;
16183 u32 hsync;
16184 u32 vtotal;
16185 u32 vblank;
16186 u32 vsync;
16187 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016188};
16189
16190struct intel_display_error_state *
Chris Wilsonc0336662016-05-06 15:40:21 +010016191intel_display_capture_error_state(struct drm_i915_private *dev_priv)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016192{
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016193 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016194 int transcoders[] = {
16195 TRANSCODER_A,
16196 TRANSCODER_B,
16197 TRANSCODER_C,
16198 TRANSCODER_EDP,
16199 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016200 int i;
16201
Chris Wilsonc0336662016-05-06 15:40:21 +010016202 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson63b66e52013-08-08 15:12:06 +020016203 return NULL;
16204
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016205 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016206 if (error == NULL)
16207 return NULL;
16208
Chris Wilsonc0336662016-05-06 15:40:21 +010016209 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016210 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16211
Damien Lespiau055e3932014-08-18 13:49:10 +010016212 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016213 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016214 __intel_display_power_is_enabled(dev_priv,
16215 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016216 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016217 continue;
16218
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016219 error->cursor[i].control = I915_READ(CURCNTR(i));
16220 error->cursor[i].position = I915_READ(CURPOS(i));
16221 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016222
16223 error->plane[i].control = I915_READ(DSPCNTR(i));
16224 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016225 if (INTEL_GEN(dev_priv) <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016226 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016227 error->plane[i].pos = I915_READ(DSPPOS(i));
16228 }
Chris Wilsonc0336662016-05-06 15:40:21 +010016229 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
Paulo Zanonica291362013-03-06 20:03:14 -030016230 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc0336662016-05-06 15:40:21 +010016231 if (INTEL_GEN(dev_priv) >= 4) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016232 error->plane[i].surface = I915_READ(DSPSURF(i));
16233 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16234 }
16235
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016236 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016237
Chris Wilsonc0336662016-05-06 15:40:21 +010016238 if (HAS_GMCH_DISPLAY(dev_priv))
Imre Deakf301b1e2014-04-18 15:55:04 +030016239 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016240 }
16241
Jani Nikula4d1de972016-03-18 17:05:42 +020016242 /* Note: this does not include DSI transcoders. */
Chris Wilsonc0336662016-05-06 15:40:21 +010016243 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +030016244 if (HAS_DDI(dev_priv))
Chris Wilson63b66e52013-08-08 15:12:06 +020016245 error->num_transcoders++; /* Account for eDP. */
16246
16247 for (i = 0; i < error->num_transcoders; i++) {
16248 enum transcoder cpu_transcoder = transcoders[i];
16249
Imre Deakddf9c532013-11-27 22:02:02 +020016250 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016251 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016252 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016253 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016254 continue;
16255
Chris Wilson63b66e52013-08-08 15:12:06 +020016256 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16257
16258 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16259 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16260 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16261 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16262 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16263 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16264 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016265 }
16266
16267 return error;
16268}
16269
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016270#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16271
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016272void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016273intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016274 struct drm_device *dev,
16275 struct intel_display_error_state *error)
16276{
Damien Lespiau055e3932014-08-18 13:49:10 +010016277 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016278 int i;
16279
Chris Wilson63b66e52013-08-08 15:12:06 +020016280 if (!error)
16281 return;
16282
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016283 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016284 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016285 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016286 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016287 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016288 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016289 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016290 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016291 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016292 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016293
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016294 err_printf(m, "Plane [%d]:\n", i);
16295 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16296 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016297 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016298 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16299 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016300 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016301 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016302 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016303 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016304 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16305 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016306 }
16307
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016308 err_printf(m, "Cursor [%d]:\n", i);
16309 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16310 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16311 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016312 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016313
16314 for (i = 0; i < error->num_transcoders; i++) {
Jani Nikulada205632016-03-15 21:51:10 +020016315 err_printf(m, "CPU transcoder: %s\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016316 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016317 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016318 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016319 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16320 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16321 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16322 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16323 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16324 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16325 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16326 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016327}