blob: 9cec8e2c0a0bc0603255149dcdce884c777adddf [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Daniel Vetterd2acd212012-10-20 20:57:43 +0200172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
Jani Nikula79e50a42015-08-26 10:58:20 +0300182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
Wayne Boyer666a4532015-12-09 12:29:35 -0800189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jani Nikula79e50a42015-08-26 10:58:20 +0300190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
Wayne Boyer666a4532015-12-09 12:29:35 -0800217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
Chris Wilson021357a2010-09-07 20:54:59 +0100226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
Chris Wilson8b99e682010-10-13 09:59:17 +0100229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100234}
235
Daniel Vetter5d536e22013-07-06 12:52:06 +0200236static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200238 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200239 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
Daniel Vetter5d536e22013-07-06 12:52:06 +0200249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200251 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200252 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
Keith Packarde4b36692009-06-05 19:22:17 -0700262static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
Eric Anholt273e27c2011-03-30 13:01:10 -0700274
Keith Packarde4b36692009-06-05 19:22:17 -0700275static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Keith Packarde4b36692009-06-05 19:22:17 -0700302static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800355 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Eric Anholt273e27c2011-03-30 13:01:10 -0700386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428};
429
Eric Anholt273e27c2011-03-30 13:01:10 -0700430/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400439 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400452 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800455};
456
Ville Syrjälädc730512013-09-24 21:26:30 +0300457static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200465 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300469 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700471};
472
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200481 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530492 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200504 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200505}
506
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
Damien Lespiau40935612014-10-29 11:16:59 +0000510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300511{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300512 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300513 struct intel_encoder *encoder;
514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200530{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300532 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200534 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
542
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 }
547
548 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549
550 return false;
551}
552
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800555{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800557 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100560 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000566 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200571 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800573
574 return limit;
575}
576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800579{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800581 const intel_limit_t *limit;
582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100584 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700585 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800586 else
Keith Packarde4b36692009-06-05 19:22:17 -0700587 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700590 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700592 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800593 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700594 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800595
596 return limit;
597}
598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200602 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 const intel_limit_t *limit;
604
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200608 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800609 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200610 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800614 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700618 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300619 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700627 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700629 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200630 else
631 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 }
633 return limit;
634}
635
Imre Deakdccbea32015-06-22 23:35:51 +0300636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Shaohua Li21778322009-02-23 15:19:16 +0800647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200649 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300650 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300653
654 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800655}
656
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
Imre Deakdccbea32015-06-22 23:35:51 +0300662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800663{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200664 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300667 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300670
671 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Imre Deakdccbea32015-06-22 23:35:51 +0300674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300679 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300682
683 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300684}
685
Imre Deakdccbea32015-06-22 23:35:51 +0300686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300691 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300695
696 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300697}
698
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
Chris Wilson1b894b52010-12-14 20:04:54 +0000705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300717
Wayne Boyer666a4532015-12-09 12:29:35 -0800718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Wayne Boyer666a4532015-12-09 12:29:35 -0800723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001156{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157 u32 val;
1158 bool cur_state;
1159
Ville Syrjälä649636e2015-09-22 19:50:01 +03001160 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001163 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001164 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001165}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166
Jani Nikula23538ef2013-08-27 15:12:22 +03001167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
Ville Syrjäläa5805162015-05-26 20:42:30 +03001173 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001175 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001176
1177 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001178 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001180 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
Daniel Vetter55607e82013-06-16 21:42:39 +02001185struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001187{
Daniel Vettere2b78262013-06-07 23:10:03 +02001188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001190 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 return NULL;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001194}
1195
Jesse Barnesb24e7172011-01-04 15:09:30 -08001196/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001200{
Jesse Barnes040484a2011-01-03 12:14:26 -08001201 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001202 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001203
Jani Nikula87ad3212016-01-14 12:53:34 +02001204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001205 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001206
Daniel Vetter53589012013-06-05 13:34:16 +02001207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001209 "%s assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001210 pll->name, onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001211}
Jesse Barnes040484a2011-01-03 12:14:26 -08001212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
Jesse Barnes040484a2011-01-03 12:14:26 -08001216 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001219
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001224 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001225 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001228 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001229 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001230 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
Jesse Barnes040484a2011-01-03 12:14:26 -08001238 u32 val;
1239 bool cur_state;
1240
Ville Syrjälä649636e2015-09-22 19:50:01 +03001241 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001242 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001245 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
Jesse Barnes040484a2011-01-03 12:14:26 -08001253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 return;
1258
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001260 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001261 return;
1262
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001265}
1266
Daniel Vetter55607e82013-06-16 21:42:39 +02001267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001269{
Jesse Barnes040484a2011-01-03 12:14:26 -08001270 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001271 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001272
Ville Syrjälä649636e2015-09-22 19:50:01 +03001273 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001275 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001277 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001278}
1279
Daniel Vetterb680c372014-09-19 18:27:27 +02001280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001282{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001283 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001284 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001287 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001306 } else {
1307 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001315 locked = false;
1316
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001318 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001320}
1321
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
Paulo Zanonid9d82082014-02-27 16:30:56 -03001328 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001330 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001332
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001335 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
Imre Deak4feed0e2016-02-12 18:55:14 +02001346 enum intel_display_power_domain power_domain;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001347
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001348 /* if we need the pipe quirk it must be always on */
1349 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1350 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001351 state = true;
1352
Imre Deak4feed0e2016-02-12 18:55:14 +02001353 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1354 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001355 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001356 cur_state = !!(val & PIPECONF_ENABLE);
Imre Deak4feed0e2016-02-12 18:55:14 +02001357
1358 intel_display_power_put(dev_priv, power_domain);
1359 } else {
1360 cur_state = false;
Paulo Zanoni69310162013-01-29 16:35:19 -02001361 }
1362
Rob Clarke2c719b2014-12-15 13:56:32 -05001363 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001364 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001365 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001366}
1367
Chris Wilson931872f2012-01-16 23:01:13 +00001368static void assert_plane(struct drm_i915_private *dev_priv,
1369 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001370{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001371 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001372 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373
Ville Syrjälä649636e2015-09-22 19:50:01 +03001374 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001375 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001376 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001377 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001378 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001379}
1380
Chris Wilson931872f2012-01-16 23:01:13 +00001381#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1382#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1383
Jesse Barnesb24e7172011-01-04 15:09:30 -08001384static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe)
1386{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001387 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001388 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001389
Ville Syrjälä653e1022013-06-04 13:49:05 +03001390 /* Primary planes are fixed to pipes on gen4+ */
1391 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001392 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001393 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001394 "plane %c assertion failure, should be disabled but not\n",
1395 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001396 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001397 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001398
Jesse Barnesb24e7172011-01-04 15:09:30 -08001399 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001400 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001401 u32 val = I915_READ(DSPCNTR(i));
1402 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001403 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001404 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001405 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1406 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001407 }
1408}
1409
Jesse Barnes19332d72013-03-28 09:55:38 -07001410static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe)
1412{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001413 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001414 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001415
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001416 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001417 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001418 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001419 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001420 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1421 sprite, pipe_name(pipe));
1422 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001423 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001424 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001425 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001426 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001427 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001428 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001429 }
1430 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001431 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001432 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001433 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001434 plane_name(pipe), pipe_name(pipe));
1435 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001436 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001437 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001438 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1439 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001440 }
1441}
1442
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001443static void assert_vblank_disabled(struct drm_crtc *crtc)
1444{
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001446 drm_crtc_vblank_put(crtc);
1447}
1448
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001449static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001450{
1451 u32 val;
1452 bool enabled;
1453
Rob Clarke2c719b2014-12-15 13:56:32 -05001454 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001455
Jesse Barnes92f25842011-01-04 15:09:34 -08001456 val = I915_READ(PCH_DREF_CONTROL);
1457 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1458 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001459 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001460}
1461
Daniel Vetterab9412b2013-05-03 11:49:46 +02001462static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001464{
Jesse Barnes92f25842011-01-04 15:09:34 -08001465 u32 val;
1466 bool enabled;
1467
Ville Syrjälä649636e2015-09-22 19:50:01 +03001468 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001469 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001470 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001471 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1472 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001473}
1474
Keith Packard4e634382011-08-06 10:39:45 -07001475static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1476 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001477{
1478 if ((val & DP_PORT_EN) == 0)
1479 return false;
1480
1481 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001482 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001483 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1484 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001485 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1486 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1487 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001488 } else {
1489 if ((val & DP_PIPE_MASK) != (pipe << 30))
1490 return false;
1491 }
1492 return true;
1493}
1494
Keith Packard1519b992011-08-06 10:35:34 -07001495static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1496 enum pipe pipe, u32 val)
1497{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001498 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001499 return false;
1500
1501 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001502 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001503 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001504 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1505 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1506 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001507 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001508 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001509 return false;
1510 }
1511 return true;
1512}
1513
1514static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1515 enum pipe pipe, u32 val)
1516{
1517 if ((val & LVDS_PORT_EN) == 0)
1518 return false;
1519
1520 if (HAS_PCH_CPT(dev_priv->dev)) {
1521 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1522 return false;
1523 } else {
1524 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1525 return false;
1526 }
1527 return true;
1528}
1529
1530static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1531 enum pipe pipe, u32 val)
1532{
1533 if ((val & ADPA_DAC_ENABLE) == 0)
1534 return false;
1535 if (HAS_PCH_CPT(dev_priv->dev)) {
1536 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1537 return false;
1538 } else {
1539 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1540 return false;
1541 }
1542 return true;
1543}
1544
Jesse Barnes291906f2011-02-02 12:28:03 -08001545static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001546 enum pipe pipe, i915_reg_t reg,
1547 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001548{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001549 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001550 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001551 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001552 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001553
Rob Clarke2c719b2014-12-15 13:56:32 -05001554 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001555 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001556 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001557}
1558
1559static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001560 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001561{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001562 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001563 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001564 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001565 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001566
Rob Clarke2c719b2014-12-15 13:56:32 -05001567 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001568 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001569 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001570}
1571
1572static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1573 enum pipe pipe)
1574{
Jesse Barnes291906f2011-02-02 12:28:03 -08001575 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001576
Keith Packardf0575e92011-07-25 22:12:43 -07001577 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001580
Ville Syrjälä649636e2015-09-22 19:50:01 +03001581 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001582 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001583 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001584 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001585
Ville Syrjälä649636e2015-09-22 19:50:01 +03001586 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001587 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001588 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001589 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001590
Paulo Zanonie2debe92013-02-18 19:00:27 -03001591 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001594}
1595
Ville Syrjäläd288f652014-10-28 13:20:22 +02001596static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001597 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001598{
Daniel Vetter426115c2013-07-11 22:13:42 +02001599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001601 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001602 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001603
Daniel Vetter426115c2013-07-11 22:13:42 +02001604 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001605
Daniel Vetter87442f72013-06-06 00:52:17 +02001606 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001607 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001608 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001609
Daniel Vetter426115c2013-07-11 22:13:42 +02001610 I915_WRITE(reg, dpll);
1611 POSTING_READ(reg);
1612 udelay(150);
1613
1614 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1615 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1616
Ville Syrjäläd288f652014-10-28 13:20:22 +02001617 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001618 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001619
1620 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
1630}
1631
Ville Syrjäläd288f652014-10-28 13:20:22 +02001632static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001633 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001634{
1635 struct drm_device *dev = crtc->base.dev;
1636 struct drm_i915_private *dev_priv = dev->dev_private;
1637 int pipe = crtc->pipe;
1638 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001639 u32 tmp;
1640
1641 assert_pipe_disabled(dev_priv, crtc->pipe);
1642
Ville Syrjäläa5805162015-05-26 20:42:30 +03001643 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001644
1645 /* Enable back the 10bit clock to display controller */
1646 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1647 tmp |= DPIO_DCLKP_EN;
1648 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1649
Ville Syrjälä54433e92015-05-26 20:42:31 +03001650 mutex_unlock(&dev_priv->sb_lock);
1651
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001652 /*
1653 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1654 */
1655 udelay(1);
1656
1657 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001658 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659
1660 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001661 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001662 DRM_ERROR("PLL %d failed to lock\n", pipe);
1663
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001664 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001665 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001666 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001667}
1668
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001669static int intel_num_dvo_pipes(struct drm_device *dev)
1670{
1671 struct intel_crtc *crtc;
1672 int count = 0;
1673
1674 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001675 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001676 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001677
1678 return count;
1679}
1680
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001681static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001682{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001683 struct drm_device *dev = crtc->base.dev;
1684 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001685 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001686 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001687
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001688 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001689
1690 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001691 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001692
1693 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001694 if (IS_MOBILE(dev) && !IS_I830(dev))
1695 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001696
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001697 /* Enable DVO 2x clock on both PLLs if necessary */
1698 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1699 /*
1700 * It appears to be important that we don't enable this
1701 * for the current pipe before otherwise configuring the
1702 * PLL. No idea how this should be handled if multiple
1703 * DVO outputs are enabled simultaneosly.
1704 */
1705 dpll |= DPLL_DVO_2X_MODE;
1706 I915_WRITE(DPLL(!crtc->pipe),
1707 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1708 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001709
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001710 /*
1711 * Apparently we need to have VGA mode enabled prior to changing
1712 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1713 * dividers, even though the register value does change.
1714 */
1715 I915_WRITE(reg, 0);
1716
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001717 I915_WRITE(reg, dpll);
1718
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001719 /* Wait for the clocks to stabilize. */
1720 POSTING_READ(reg);
1721 udelay(150);
1722
1723 if (INTEL_INFO(dev)->gen >= 4) {
1724 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001725 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001726 } else {
1727 /* The pixel multiplier can only be updated once the
1728 * DPLL is enabled and the clocks are stable.
1729 *
1730 * So write it again.
1731 */
1732 I915_WRITE(reg, dpll);
1733 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734
1735 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001742 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
1745}
1746
1747/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001748 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001749 * @dev_priv: i915 private structure
1750 * @pipe: pipe PLL to disable
1751 *
1752 * Disable the PLL for @pipe, making sure the pipe is off first.
1753 *
1754 * Note! This is for pre-ILK only.
1755 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001756static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001757{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001758 struct drm_device *dev = crtc->base.dev;
1759 struct drm_i915_private *dev_priv = dev->dev_private;
1760 enum pipe pipe = crtc->pipe;
1761
1762 /* Disable DVO 2x clock on both PLLs if necessary */
1763 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001764 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001765 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001766 I915_WRITE(DPLL(PIPE_B),
1767 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1768 I915_WRITE(DPLL(PIPE_A),
1769 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1770 }
1771
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001772 /* Don't disable pipe or pipe PLLs if needed */
1773 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1774 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001775 return;
1776
1777 /* Make sure the pipe isn't still relying on us */
1778 assert_pipe_disabled(dev_priv, pipe);
1779
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001780 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001781 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001782}
1783
Jesse Barnesf6071162013-10-01 10:41:38 -07001784static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1785{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001786 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001787
1788 /* Make sure the pipe isn't still relying on us */
1789 assert_pipe_disabled(dev_priv, pipe);
1790
Imre Deake5cbfbf2014-01-09 17:08:16 +02001791 /*
1792 * Leave integrated clock source and reference clock enabled for pipe B.
1793 * The latter is needed for VGA hotplug / manual detection.
1794 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001795 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001796 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001797 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001798 I915_WRITE(DPLL(pipe), val);
1799 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001800
1801}
1802
1803static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1804{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001805 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001806 u32 val;
1807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Make sure the pipe isn't still relying on us */
1809 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001810
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001812 val = DPLL_SSC_REF_CLK_CHV |
1813 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001814 if (pipe != PIPE_A)
1815 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1816 I915_WRITE(DPLL(pipe), val);
1817 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001818
Ville Syrjäläa5805162015-05-26 20:42:30 +03001819 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001820
1821 /* Disable 10bit clock to display controller */
1822 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1823 val &= ~DPIO_DCLKP_EN;
1824 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1825
Ville Syrjäläa5805162015-05-26 20:42:30 +03001826 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001827}
1828
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001829void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001830 struct intel_digital_port *dport,
1831 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832{
1833 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001834 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001836 switch (dport->port) {
1837 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001839 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001840 break;
1841 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001842 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001843 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001844 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001845 break;
1846 case PORT_D:
1847 port_mask = DPLL_PORTD_READY_MASK;
1848 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001849 break;
1850 default:
1851 BUG();
1852 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001853
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001854 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1855 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1856 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001857}
1858
Daniel Vetterb14b1052014-04-24 23:55:13 +02001859static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1860{
1861 struct drm_device *dev = crtc->base.dev;
1862 struct drm_i915_private *dev_priv = dev->dev_private;
1863 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1864
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001865 if (WARN_ON(pll == NULL))
1866 return;
1867
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001868 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001869 if (pll->active == 0) {
1870 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1871 WARN_ON(pll->on);
1872 assert_shared_dpll_disabled(dev_priv, pll);
1873
1874 pll->mode_set(dev_priv, pll);
1875 }
1876}
1877
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001878/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001879 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001880 * @dev_priv: i915 private structure
1881 * @pipe: pipe PLL to enable
1882 *
1883 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1884 * drives the transcoder clock.
1885 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001886static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001887{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001888 struct drm_device *dev = crtc->base.dev;
1889 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001890 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001891
Daniel Vetter87a875b2013-06-05 13:34:19 +02001892 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
1894
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001895 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001896 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001897
Damien Lespiau74dd6922014-07-29 18:06:17 +01001898 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001899 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001900 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001901
Daniel Vettercdbd2312013-06-05 13:34:03 +02001902 if (pll->active++) {
1903 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001904 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905 return;
1906 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001907 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001908
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001909 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1910
Daniel Vetter46edb022013-06-05 13:34:12 +02001911 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001912 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001913 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001914}
1915
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001916static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001917{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001918 struct drm_device *dev = crtc->base.dev;
1919 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001920 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001921
Jesse Barnes92f25842011-01-04 15:09:34 -08001922 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001923 if (INTEL_INFO(dev)->gen < 5)
1924 return;
1925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (pll == NULL)
1927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001929 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001930 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001931
Daniel Vetter46edb022013-06-05 13:34:12 +02001932 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1933 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001934 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001935
Chris Wilson48da64a2012-05-13 20:16:12 +01001936 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001937 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001938 return;
1939 }
1940
Daniel Vettere9d69442013-06-05 13:34:15 +02001941 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001942 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001943 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001944 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945
Daniel Vetter46edb022013-06-05 13:34:12 +02001946 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001947 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001948 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001949
1950 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001951}
1952
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001953static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1954 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001955{
Daniel Vetter23670b322012-11-01 09:15:30 +01001956 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001957 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001959 i915_reg_t reg;
1960 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001961
1962 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001963 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001966 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001967 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001968
1969 /* FDI must be feeding us bits for PCH ports */
1970 assert_fdi_tx_enabled(dev_priv, pipe);
1971 assert_fdi_rx_enabled(dev_priv, pipe);
1972
Daniel Vetter23670b322012-11-01 09:15:30 +01001973 if (HAS_PCH_CPT(dev)) {
1974 /* Workaround: Set the timing override bit before enabling the
1975 * pch transcoder. */
1976 reg = TRANS_CHICKEN2(pipe);
1977 val = I915_READ(reg);
1978 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1979 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001980 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001981
Daniel Vetterab9412b2013-05-03 11:49:46 +02001982 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001983 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001984 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001985
1986 if (HAS_PCH_IBX(dev_priv->dev)) {
1987 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001988 * Make the BPC in transcoder be consistent with
1989 * that in pipeconf reg. For HDMI we must use 8bpc
1990 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001991 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001992 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001993 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1994 val |= PIPECONF_8BPC;
1995 else
1996 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001997 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001998
1999 val &= ~TRANS_INTERLACE_MASK;
2000 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002001 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002002 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002003 val |= TRANS_LEGACY_INTERLACED_ILK;
2004 else
2005 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002006 else
2007 val |= TRANS_PROGRESSIVE;
2008
Jesse Barnes040484a2011-01-03 12:14:26 -08002009 I915_WRITE(reg, val | TRANS_ENABLE);
2010 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002011 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002012}
2013
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002015 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002016{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018
2019 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002020 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002023 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002024 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002027 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002028 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002029 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002030
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002031 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002032 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002034 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2035 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002036 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037 else
2038 val |= TRANS_PROGRESSIVE;
2039
Daniel Vetterab9412b2013-05-03 11:49:46 +02002040 I915_WRITE(LPT_TRANSCONF, val);
2041 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002042 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002043}
2044
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002045static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2046 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002047{
Daniel Vetter23670b322012-11-01 09:15:30 +01002048 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002049 i915_reg_t reg;
2050 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002051
2052 /* FDI relies on the transcoder */
2053 assert_fdi_tx_disabled(dev_priv, pipe);
2054 assert_fdi_rx_disabled(dev_priv, pipe);
2055
Jesse Barnes291906f2011-02-02 12:28:03 -08002056 /* Ports must be off as well */
2057 assert_pch_ports_disabled(dev_priv, pipe);
2058
Daniel Vetterab9412b2013-05-03 11:49:46 +02002059 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002060 val = I915_READ(reg);
2061 val &= ~TRANS_ENABLE;
2062 I915_WRITE(reg, val);
2063 /* wait for PCH transcoder off, transcoder state */
2064 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002065 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002066
Ville Syrjäläc4656132015-10-29 21:25:56 +02002067 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002068 /* Workaround: Clear the timing override chicken bit again. */
2069 reg = TRANS_CHICKEN2(pipe);
2070 val = I915_READ(reg);
2071 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2072 I915_WRITE(reg, val);
2073 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002074}
2075
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002076static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002077{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 u32 val;
2079
Daniel Vetterab9412b2013-05-03 11:49:46 +02002080 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002081 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002082 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002083 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002084 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002085 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002086
2087 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002088 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002089 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002090 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002091}
2092
2093/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002094 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002095 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002097 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002099 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002100static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002101{
Paulo Zanoni03722642014-01-17 13:51:09 -02002102 struct drm_device *dev = crtc->base.dev;
2103 struct drm_i915_private *dev_priv = dev->dev_private;
2104 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002105 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002106 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002107 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002108 u32 val;
2109
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002110 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2111
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002112 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002113 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002114 assert_sprites_disabled(dev_priv, pipe);
2115
Paulo Zanoni681e5812012-12-06 11:12:38 -02002116 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002117 pch_transcoder = TRANSCODER_A;
2118 else
2119 pch_transcoder = pipe;
2120
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 /*
2122 * A pipe without a PLL won't actually be able to drive bits from
2123 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2124 * need the check.
2125 */
Imre Deak50360402015-01-16 00:55:16 -08002126 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002127 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002128 assert_dsi_pll_enabled(dev_priv);
2129 else
2130 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002131 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002132 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002133 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002134 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002135 assert_fdi_tx_pll_enabled(dev_priv,
2136 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002137 }
2138 /* FIXME: assert CPU port conditions for SNB+ */
2139 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002140
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002141 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002142 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002143 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002144 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2145 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002146 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002147 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002148
2149 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002150 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002151
2152 /*
2153 * Until the pipe starts DSL will read as 0, which would cause
2154 * an apparent vblank timestamp jump, which messes up also the
2155 * frame count when it's derived from the timestamps. So let's
2156 * wait for the pipe to start properly before we call
2157 * drm_crtc_vblank_on()
2158 */
2159 if (dev->max_vblank_count == 0 &&
2160 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2161 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162}
2163
2164/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002165 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002166 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002168 * Disable the pipe of @crtc, making sure that various hardware
2169 * specific requirements are met, if applicable, e.g. plane
2170 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 *
2172 * Will wait until the pipe has shut down before returning.
2173 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002174static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002176 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002177 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002178 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002179 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180 u32 val;
2181
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002182 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2183
Jesse Barnesb24e7172011-01-04 15:09:30 -08002184 /*
2185 * Make sure planes won't keep trying to pump pixels to us,
2186 * or we might hang the display.
2187 */
2188 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002189 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002190 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002191
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002192 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002193 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002194 if ((val & PIPECONF_ENABLE) == 0)
2195 return;
2196
Ville Syrjälä67adc642014-08-15 01:21:57 +03002197 /*
2198 * Double wide has implications for planes
2199 * so best keep it disabled when not needed.
2200 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002201 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002202 val &= ~PIPECONF_DOUBLE_WIDE;
2203
2204 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002205 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2206 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002207 val &= ~PIPECONF_ENABLE;
2208
2209 I915_WRITE(reg, val);
2210 if ((val & PIPECONF_ENABLE) == 0)
2211 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002212}
2213
Chris Wilson693db182013-03-05 14:52:39 +00002214static bool need_vtd_wa(struct drm_device *dev)
2215{
2216#ifdef CONFIG_INTEL_IOMMU
2217 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2218 return true;
2219#endif
2220 return false;
2221}
2222
Ville Syrjälä832be822016-01-12 21:08:33 +02002223static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2224{
2225 return IS_GEN2(dev_priv) ? 2048 : 4096;
2226}
2227
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002228static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
2229 uint64_t fb_modifier, unsigned int cpp)
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002230{
2231 switch (fb_modifier) {
2232 case DRM_FORMAT_MOD_NONE:
2233 return cpp;
2234 case I915_FORMAT_MOD_X_TILED:
2235 if (IS_GEN2(dev_priv))
2236 return 128;
2237 else
2238 return 512;
2239 case I915_FORMAT_MOD_Y_TILED:
2240 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2241 return 128;
2242 else
2243 return 512;
2244 case I915_FORMAT_MOD_Yf_TILED:
2245 switch (cpp) {
2246 case 1:
2247 return 64;
2248 case 2:
2249 case 4:
2250 return 128;
2251 case 8:
2252 case 16:
2253 return 256;
2254 default:
2255 MISSING_CASE(cpp);
2256 return cpp;
2257 }
2258 break;
2259 default:
2260 MISSING_CASE(fb_modifier);
2261 return cpp;
2262 }
2263}
2264
Ville Syrjälä832be822016-01-12 21:08:33 +02002265unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2266 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002267{
Ville Syrjälä832be822016-01-12 21:08:33 +02002268 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2269 return 1;
2270 else
2271 return intel_tile_size(dev_priv) /
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002272 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002273}
2274
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002275/* Return the tile dimensions in pixel units */
2276static void intel_tile_dims(const struct drm_i915_private *dev_priv,
2277 unsigned int *tile_width,
2278 unsigned int *tile_height,
2279 uint64_t fb_modifier,
2280 unsigned int cpp)
2281{
2282 unsigned int tile_width_bytes =
2283 intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
2284
2285 *tile_width = tile_width_bytes / cpp;
2286 *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
2287}
2288
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002289unsigned int
2290intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002291 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002292{
Ville Syrjälä832be822016-01-12 21:08:33 +02002293 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2294 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2295
2296 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002297}
2298
Daniel Vetter75c82a52015-10-14 16:51:04 +02002299static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002300intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2301 const struct drm_plane_state *plane_state)
2302{
Ville Syrjälä832be822016-01-12 21:08:33 +02002303 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002304 struct intel_rotation_info *info = &view->params.rotated;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002305 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002306
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002307 *view = i915_ggtt_view_normal;
2308
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002309 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002310 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002311
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002312 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002313 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002314
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002315 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002316
2317 info->height = fb->height;
2318 info->pixel_format = fb->pixel_format;
2319 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002320 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002321 info->fb_modifier = fb->modifier[0];
2322
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002323 tile_size = intel_tile_size(dev_priv);
2324
2325 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002326 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2327 fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002328
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002329 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width * cpp);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002330 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002331 info->size = info->width_pages * info->height_pages * tile_size;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002332
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002333 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002334 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002335 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2336 fb->modifier[1], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002337
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002338 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width * cpp);
Ville Syrjälä832be822016-01-12 21:08:33 +02002339 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002340 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002341 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002342}
2343
Ville Syrjälä603525d2016-01-12 21:08:37 +02002344static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002345{
2346 if (INTEL_INFO(dev_priv)->gen >= 9)
2347 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002348 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002349 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002350 return 128 * 1024;
2351 else if (INTEL_INFO(dev_priv)->gen >= 4)
2352 return 4 * 1024;
2353 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002354 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002355}
2356
Ville Syrjälä603525d2016-01-12 21:08:37 +02002357static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2358 uint64_t fb_modifier)
2359{
2360 switch (fb_modifier) {
2361 case DRM_FORMAT_MOD_NONE:
2362 return intel_linear_alignment(dev_priv);
2363 case I915_FORMAT_MOD_X_TILED:
2364 if (INTEL_INFO(dev_priv)->gen >= 9)
2365 return 256 * 1024;
2366 return 0;
2367 case I915_FORMAT_MOD_Y_TILED:
2368 case I915_FORMAT_MOD_Yf_TILED:
2369 return 1 * 1024 * 1024;
2370 default:
2371 MISSING_CASE(fb_modifier);
2372 return 0;
2373 }
2374}
2375
Chris Wilson127bd2a2010-07-23 23:32:05 +01002376int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002377intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2378 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002379 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002380{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002381 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002382 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002383 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002384 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002385 u32 alignment;
2386 int ret;
2387
Matt Roperebcdd392014-07-09 16:22:11 -07002388 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2389
Ville Syrjälä603525d2016-01-12 21:08:37 +02002390 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002391
Daniel Vetter75c82a52015-10-14 16:51:04 +02002392 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002393
Chris Wilson693db182013-03-05 14:52:39 +00002394 /* Note that the w/a also requires 64 PTE of padding following the
2395 * bo. We currently fill all unused PTE with the shadow page and so
2396 * we should always have valid PTE following the scanout preventing
2397 * the VT-d warning.
2398 */
2399 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2400 alignment = 256 * 1024;
2401
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002402 /*
2403 * Global gtt pte registers are special registers which actually forward
2404 * writes to a chunk of system memory. Which means that there is no risk
2405 * that the register values disappear as soon as we call
2406 * intel_runtime_pm_put(), so it is correct to wrap only the
2407 * pin/unpin/fence and not more.
2408 */
2409 intel_runtime_pm_get(dev_priv);
2410
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002411 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2412 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002413 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002414 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002415
2416 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2417 * fence, whereas 965+ only requires a fence if using
2418 * framebuffer compression. For simplicity, we always install
2419 * a fence as the cost is not that onerous.
2420 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002421 if (view.type == I915_GGTT_VIEW_NORMAL) {
2422 ret = i915_gem_object_get_fence(obj);
2423 if (ret == -EDEADLK) {
2424 /*
2425 * -EDEADLK means there are no free fences
2426 * no pending flips.
2427 *
2428 * This is propagated to atomic, but it uses
2429 * -EDEADLK to force a locking recovery, so
2430 * change the returned error to -EBUSY.
2431 */
2432 ret = -EBUSY;
2433 goto err_unpin;
2434 } else if (ret)
2435 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002436
Vivek Kasireddy98072162015-10-29 18:54:38 -07002437 i915_gem_object_pin_fence(obj);
2438 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002439
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002440 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002441 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002442
2443err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002444 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002445err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002446 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002447 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002448}
2449
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002450static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2451 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002452{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002453 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002454 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002455
Matt Roperebcdd392014-07-09 16:22:11 -07002456 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2457
Daniel Vetter75c82a52015-10-14 16:51:04 +02002458 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002459
Vivek Kasireddy98072162015-10-29 18:54:38 -07002460 if (view.type == I915_GGTT_VIEW_NORMAL)
2461 i915_gem_object_unpin_fence(obj);
2462
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002463 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002464}
2465
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002466/*
2467 * Computes the linear offset to the base tile and adjusts
2468 * x, y. bytes per pixel is assumed to be a power-of-two.
2469 *
2470 * In the 90/270 rotated case, x and y are assumed
2471 * to be already rotated to match the rotated GTT view, and
2472 * pitch is the tile_height aligned framebuffer height.
2473 */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002474u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2475 int *x, int *y,
2476 uint64_t fb_modifier,
2477 unsigned int cpp,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002478 unsigned int pitch,
2479 unsigned int rotation)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002480{
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002481 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002482 unsigned int tile_size, tile_width, tile_height;
2483 unsigned int tile_rows, tiles, pitch_tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002484
Ville Syrjäläd8433102016-01-12 21:08:35 +02002485 tile_size = intel_tile_size(dev_priv);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002486 intel_tile_dims(dev_priv, &tile_width, &tile_height,
2487 fb_modifier, cpp);
2488
2489 if (intel_rotation_90_or_270(rotation)) {
2490 pitch_tiles = pitch / tile_height;
2491 swap(tile_width, tile_height);
2492 } else {
2493 pitch_tiles = pitch / (tile_width * cpp);
2494 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002495
Ville Syrjäläd8433102016-01-12 21:08:35 +02002496 tile_rows = *y / tile_height;
2497 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002498
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002499 tiles = *x / tile_width;
2500 *x %= tile_width;
Ville Syrjäläd8433102016-01-12 21:08:35 +02002501
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002502 return (tile_rows * pitch_tiles + tiles) * tile_size;
Chris Wilsonbc752862013-02-21 20:04:31 +00002503 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002504 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002505 unsigned int offset;
2506
2507 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002508 *y = (offset & alignment) / pitch;
2509 *x = ((offset & alignment) - *y * pitch) / cpp;
2510 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002511 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002512}
2513
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002514static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002515{
2516 switch (format) {
2517 case DISPPLANE_8BPP:
2518 return DRM_FORMAT_C8;
2519 case DISPPLANE_BGRX555:
2520 return DRM_FORMAT_XRGB1555;
2521 case DISPPLANE_BGRX565:
2522 return DRM_FORMAT_RGB565;
2523 default:
2524 case DISPPLANE_BGRX888:
2525 return DRM_FORMAT_XRGB8888;
2526 case DISPPLANE_RGBX888:
2527 return DRM_FORMAT_XBGR8888;
2528 case DISPPLANE_BGRX101010:
2529 return DRM_FORMAT_XRGB2101010;
2530 case DISPPLANE_RGBX101010:
2531 return DRM_FORMAT_XBGR2101010;
2532 }
2533}
2534
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002535static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2536{
2537 switch (format) {
2538 case PLANE_CTL_FORMAT_RGB_565:
2539 return DRM_FORMAT_RGB565;
2540 default:
2541 case PLANE_CTL_FORMAT_XRGB_8888:
2542 if (rgb_order) {
2543 if (alpha)
2544 return DRM_FORMAT_ABGR8888;
2545 else
2546 return DRM_FORMAT_XBGR8888;
2547 } else {
2548 if (alpha)
2549 return DRM_FORMAT_ARGB8888;
2550 else
2551 return DRM_FORMAT_XRGB8888;
2552 }
2553 case PLANE_CTL_FORMAT_XRGB_2101010:
2554 if (rgb_order)
2555 return DRM_FORMAT_XBGR2101010;
2556 else
2557 return DRM_FORMAT_XRGB2101010;
2558 }
2559}
2560
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002561static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002562intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2563 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564{
2565 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002566 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002567 struct drm_i915_gem_object *obj = NULL;
2568 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002569 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002570 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2571 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2572 PAGE_SIZE);
2573
2574 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002575
Chris Wilsonff2652e2014-03-10 08:07:02 +00002576 if (plane_config->size == 0)
2577 return false;
2578
Paulo Zanoni3badb492015-09-23 12:52:23 -03002579 /* If the FB is too big, just don't use it since fbdev is not very
2580 * important and we should probably use that space with FBC or other
2581 * features. */
2582 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2583 return false;
2584
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002585 mutex_lock(&dev->struct_mutex);
2586
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002587 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2588 base_aligned,
2589 base_aligned,
2590 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002591 if (!obj) {
2592 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002593 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002594 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002595
Damien Lespiau49af4492015-01-20 12:51:44 +00002596 obj->tiling_mode = plane_config->tiling;
2597 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002598 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002599
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002600 mode_cmd.pixel_format = fb->pixel_format;
2601 mode_cmd.width = fb->width;
2602 mode_cmd.height = fb->height;
2603 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002604 mode_cmd.modifier[0] = fb->modifier[0];
2605 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002606
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002607 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002609 DRM_DEBUG_KMS("intel fb init failed\n");
2610 goto out_unref_obj;
2611 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002612
Jesse Barnes46f297f2014-03-07 08:57:48 -08002613 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002614
Daniel Vetterf6936e22015-03-26 12:17:05 +01002615 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002616 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002617
2618out_unref_obj:
2619 drm_gem_object_unreference(&obj->base);
2620 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002621 return false;
2622}
2623
Matt Roperafd65eb2015-02-03 13:10:04 -08002624/* Update plane->state->fb to match plane->fb after driver-internal updates */
2625static void
2626update_state_fb(struct drm_plane *plane)
2627{
2628 if (plane->fb == plane->state->fb)
2629 return;
2630
2631 if (plane->state->fb)
2632 drm_framebuffer_unreference(plane->state->fb);
2633 plane->state->fb = plane->fb;
2634 if (plane->state->fb)
2635 drm_framebuffer_reference(plane->state->fb);
2636}
2637
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002638static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002639intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2640 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002641{
2642 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002643 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002644 struct drm_crtc *c;
2645 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002646 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002647 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002648 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002649 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2650 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002651 struct intel_plane_state *intel_state =
2652 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002653 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002654
Damien Lespiau2d140302015-02-05 17:22:18 +00002655 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002656 return;
2657
Daniel Vetterf6936e22015-03-26 12:17:05 +01002658 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002659 fb = &plane_config->fb->base;
2660 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002661 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002662
Damien Lespiau2d140302015-02-05 17:22:18 +00002663 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002664
2665 /*
2666 * Failed to alloc the obj, check to see if we should share
2667 * an fb with another CRTC instead
2668 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002669 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002670 i = to_intel_crtc(c);
2671
2672 if (c == &intel_crtc->base)
2673 continue;
2674
Matt Roper2ff8fde2014-07-08 07:50:07 -07002675 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002676 continue;
2677
Daniel Vetter88595ac2015-03-26 12:42:24 +01002678 fb = c->primary->fb;
2679 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002680 continue;
2681
Daniel Vetter88595ac2015-03-26 12:42:24 +01002682 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002683 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002684 drm_framebuffer_reference(fb);
2685 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002686 }
2687 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002688
Matt Roper200757f2015-12-03 11:37:36 -08002689 /*
2690 * We've failed to reconstruct the BIOS FB. Current display state
2691 * indicates that the primary plane is visible, but has a NULL FB,
2692 * which will lead to problems later if we don't fix it up. The
2693 * simplest solution is to just disable the primary plane now and
2694 * pretend the BIOS never had it enabled.
2695 */
2696 to_intel_plane_state(plane_state)->visible = false;
2697 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2698 intel_pre_disable_primary(&intel_crtc->base);
2699 intel_plane->disable_plane(primary, &intel_crtc->base);
2700
Daniel Vetter88595ac2015-03-26 12:42:24 +01002701 return;
2702
2703valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002704 plane_state->src_x = 0;
2705 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002706 plane_state->src_w = fb->width << 16;
2707 plane_state->src_h = fb->height << 16;
2708
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002709 plane_state->crtc_x = 0;
2710 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002711 plane_state->crtc_w = fb->width;
2712 plane_state->crtc_h = fb->height;
2713
Matt Roper0a8d8a82015-12-03 11:37:38 -08002714 intel_state->src.x1 = plane_state->src_x;
2715 intel_state->src.y1 = plane_state->src_y;
2716 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2717 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2718 intel_state->dst.x1 = plane_state->crtc_x;
2719 intel_state->dst.y1 = plane_state->crtc_y;
2720 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2721 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2722
Daniel Vetter88595ac2015-03-26 12:42:24 +01002723 obj = intel_fb_obj(fb);
2724 if (obj->tiling_mode != I915_TILING_NONE)
2725 dev_priv->preserve_bios_swizzle = true;
2726
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002727 drm_framebuffer_reference(fb);
2728 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002729 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002730 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002731 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002732}
2733
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002734static void i9xx_update_primary_plane(struct drm_plane *primary,
2735 const struct intel_crtc_state *crtc_state,
2736 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002737{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002738 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002739 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2741 struct drm_framebuffer *fb = plane_state->base.fb;
2742 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002743 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002744 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002745 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002746 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002747 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002748 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002749 int x = plane_state->src.x1 >> 16;
2750 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002751
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002752 dspcntr = DISPPLANE_GAMMA_ENABLE;
2753
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002754 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002755
2756 if (INTEL_INFO(dev)->gen < 4) {
2757 if (intel_crtc->pipe == PIPE_B)
2758 dspcntr |= DISPPLANE_SEL_PIPE_B;
2759
2760 /* pipesrc and dspsize control the size that is scaled from,
2761 * which should always be the user's requested size.
2762 */
2763 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002764 ((crtc_state->pipe_src_h - 1) << 16) |
2765 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002766 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002767 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2768 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002769 ((crtc_state->pipe_src_h - 1) << 16) |
2770 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002771 I915_WRITE(PRIMPOS(plane), 0);
2772 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002773 }
2774
Ville Syrjälä57779d02012-10-31 17:50:14 +02002775 switch (fb->pixel_format) {
2776 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002777 dspcntr |= DISPPLANE_8BPP;
2778 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002779 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002780 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002781 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002782 case DRM_FORMAT_RGB565:
2783 dspcntr |= DISPPLANE_BGRX565;
2784 break;
2785 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002786 dspcntr |= DISPPLANE_BGRX888;
2787 break;
2788 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002789 dspcntr |= DISPPLANE_RGBX888;
2790 break;
2791 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002792 dspcntr |= DISPPLANE_BGRX101010;
2793 break;
2794 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002795 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002796 break;
2797 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002798 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002799 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002800
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002801 if (INTEL_INFO(dev)->gen >= 4 &&
2802 obj->tiling_mode != I915_TILING_NONE)
2803 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002804
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002805 if (IS_G4X(dev))
2806 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2807
Ville Syrjäläac484962016-01-20 21:05:26 +02002808 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002809
Daniel Vetterc2c75132012-07-05 12:17:30 +02002810 if (INTEL_INFO(dev)->gen >= 4) {
2811 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002812 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002813 fb->modifier[0], cpp,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002814 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002815 linear_offset -= intel_crtc->dspaddr_offset;
2816 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002817 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002818 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002819
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002820 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302821 dspcntr |= DISPPLANE_ROTATE_180;
2822
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002823 x += (crtc_state->pipe_src_w - 1);
2824 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302825
2826 /* Finding the last pixel of the last line of the display
2827 data and adding to linear_offset*/
2828 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002829 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002830 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302831 }
2832
Paulo Zanoni2db33662015-09-14 15:20:03 -03002833 intel_crtc->adjusted_x = x;
2834 intel_crtc->adjusted_y = y;
2835
Sonika Jindal48404c12014-08-22 14:06:04 +05302836 I915_WRITE(reg, dspcntr);
2837
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002838 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002839 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002840 I915_WRITE(DSPSURF(plane),
2841 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002842 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002843 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002844 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002845 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002846 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002847}
2848
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002849static void i9xx_disable_primary_plane(struct drm_plane *primary,
2850 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002851{
2852 struct drm_device *dev = crtc->dev;
2853 struct drm_i915_private *dev_priv = dev->dev_private;
2854 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002855 int plane = intel_crtc->plane;
2856
2857 I915_WRITE(DSPCNTR(plane), 0);
2858 if (INTEL_INFO(dev_priv)->gen >= 4)
2859 I915_WRITE(DSPSURF(plane), 0);
2860 else
2861 I915_WRITE(DSPADDR(plane), 0);
2862 POSTING_READ(DSPCNTR(plane));
2863}
2864
2865static void ironlake_update_primary_plane(struct drm_plane *primary,
2866 const struct intel_crtc_state *crtc_state,
2867 const struct intel_plane_state *plane_state)
2868{
2869 struct drm_device *dev = primary->dev;
2870 struct drm_i915_private *dev_priv = dev->dev_private;
2871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2872 struct drm_framebuffer *fb = plane_state->base.fb;
2873 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002874 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002875 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002876 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002877 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002878 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +02002879 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002880 int x = plane_state->src.x1 >> 16;
2881 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002882
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002883 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002884 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002885
2886 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2887 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2888
Ville Syrjälä57779d02012-10-31 17:50:14 +02002889 switch (fb->pixel_format) {
2890 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002891 dspcntr |= DISPPLANE_8BPP;
2892 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002893 case DRM_FORMAT_RGB565:
2894 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002895 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002896 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002897 dspcntr |= DISPPLANE_BGRX888;
2898 break;
2899 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002900 dspcntr |= DISPPLANE_RGBX888;
2901 break;
2902 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002903 dspcntr |= DISPPLANE_BGRX101010;
2904 break;
2905 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002906 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002907 break;
2908 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002909 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002910 }
2911
2912 if (obj->tiling_mode != I915_TILING_NONE)
2913 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002914
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002915 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002916 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002917
Ville Syrjäläac484962016-01-20 21:05:26 +02002918 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002919 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002920 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002921 fb->modifier[0], cpp,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002922 fb->pitches[0], rotation);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002923 linear_offset -= intel_crtc->dspaddr_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +02002924 if (rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302925 dspcntr |= DISPPLANE_ROTATE_180;
2926
2927 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002928 x += (crtc_state->pipe_src_w - 1);
2929 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302930
2931 /* Finding the last pixel of the last line of the display
2932 data and adding to linear_offset*/
2933 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002934 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002935 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302936 }
2937 }
2938
Paulo Zanoni2db33662015-09-14 15:20:03 -03002939 intel_crtc->adjusted_x = x;
2940 intel_crtc->adjusted_y = y;
2941
Sonika Jindal48404c12014-08-22 14:06:04 +05302942 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002943
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002944 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002945 I915_WRITE(DSPSURF(plane),
2946 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002947 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002948 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2949 } else {
2950 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2951 I915_WRITE(DSPLINOFF(plane), linear_offset);
2952 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002953 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002954}
2955
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002956u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2957 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002958{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002959 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2960 return 64;
2961 } else {
2962 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002963
Ville Syrjälä27ba3912016-02-15 22:54:40 +02002964 return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002965 }
2966}
2967
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002968u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2969 struct drm_i915_gem_object *obj,
2970 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002971{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002972 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002973 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002974 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002975
Ville Syrjäläe7941292016-01-19 18:23:17 +02002976 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Daniel Vetterce7f1722015-10-14 16:51:06 +02002977 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002978
Daniel Vetterce7f1722015-10-14 16:51:06 +02002979 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002980 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002981 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002982 return -1;
2983
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002984 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002985
2986 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002987 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002988 PAGE_SIZE;
2989 }
2990
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002991 WARN_ON(upper_32_bits(offset));
2992
2993 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002994}
2995
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002996static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2997{
2998 struct drm_device *dev = intel_crtc->base.dev;
2999 struct drm_i915_private *dev_priv = dev->dev_private;
3000
3001 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3002 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3003 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003004}
3005
Chandra Kondurua1b22782015-04-07 15:28:45 -07003006/*
3007 * This function detaches (aka. unbinds) unused scalers in hardware
3008 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02003009static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07003010{
Chandra Kondurua1b22782015-04-07 15:28:45 -07003011 struct intel_crtc_scaler_state *scaler_state;
3012 int i;
3013
Chandra Kondurua1b22782015-04-07 15:28:45 -07003014 scaler_state = &intel_crtc->config->scaler_state;
3015
3016 /* loop through and disable scalers that aren't in use */
3017 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003018 if (!scaler_state->scalers[i].in_use)
3019 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003020 }
3021}
3022
Chandra Konduru6156a452015-04-27 13:48:39 -07003023u32 skl_plane_ctl_format(uint32_t pixel_format)
3024{
Chandra Konduru6156a452015-04-27 13:48:39 -07003025 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003026 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003027 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003028 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003029 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003030 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003031 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003032 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003033 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003034 /*
3035 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3036 * to be already pre-multiplied. We need to add a knob (or a different
3037 * DRM_FORMAT) for user-space to configure that.
3038 */
3039 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003040 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003042 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003043 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003044 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003045 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003046 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003047 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003048 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003049 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003050 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003051 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003052 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003053 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003054 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003056 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003058 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003059 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003060
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003061 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003062}
3063
3064u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3065{
Chandra Konduru6156a452015-04-27 13:48:39 -07003066 switch (fb_modifier) {
3067 case DRM_FORMAT_MOD_NONE:
3068 break;
3069 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003070 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003071 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003072 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003073 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003074 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003075 default:
3076 MISSING_CASE(fb_modifier);
3077 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003078
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003079 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003080}
3081
3082u32 skl_plane_ctl_rotation(unsigned int rotation)
3083{
Chandra Konduru6156a452015-04-27 13:48:39 -07003084 switch (rotation) {
3085 case BIT(DRM_ROTATE_0):
3086 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303087 /*
3088 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3089 * while i915 HW rotation is clockwise, thats why this swapping.
3090 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003091 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303092 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003093 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003094 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003095 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303096 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003097 default:
3098 MISSING_CASE(rotation);
3099 }
3100
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003101 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003102}
3103
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003104static void skylake_update_primary_plane(struct drm_plane *plane,
3105 const struct intel_crtc_state *crtc_state,
3106 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003107{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003108 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003109 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3111 struct drm_framebuffer *fb = plane_state->base.fb;
3112 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003113 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303114 u32 plane_ctl, stride_div, stride;
3115 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003116 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303117 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003118 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003119 int scaler_id = plane_state->scaler_id;
3120 int src_x = plane_state->src.x1 >> 16;
3121 int src_y = plane_state->src.y1 >> 16;
3122 int src_w = drm_rect_width(&plane_state->src) >> 16;
3123 int src_h = drm_rect_height(&plane_state->src) >> 16;
3124 int dst_x = plane_state->dst.x1;
3125 int dst_y = plane_state->dst.y1;
3126 int dst_w = drm_rect_width(&plane_state->dst);
3127 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003128
3129 plane_ctl = PLANE_CTL_ENABLE |
3130 PLANE_CTL_PIPE_GAMMA_ENABLE |
3131 PLANE_CTL_PIPE_CSC_ENABLE;
3132
Chandra Konduru6156a452015-04-27 13:48:39 -07003133 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3134 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003135 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003136 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003137
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003138 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003139 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003140 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303141
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003142 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003143
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303144 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003145 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3146
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303147 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003148 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303149 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003150 x_offset = stride * tile_height - src_y - src_h;
3151 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003152 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303153 } else {
3154 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003155 x_offset = src_x;
3156 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003157 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303158 }
3159 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003160
Paulo Zanoni2db33662015-09-14 15:20:03 -03003161 intel_crtc->adjusted_x = x_offset;
3162 intel_crtc->adjusted_y = y_offset;
3163
Damien Lespiau70d21f02013-07-03 21:06:04 +01003164 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303165 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3166 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3167 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003168
3169 if (scaler_id >= 0) {
3170 uint32_t ps_ctrl = 0;
3171
3172 WARN_ON(!dst_w || !dst_h);
3173 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3174 crtc_state->scaler_state.scalers[scaler_id].mode;
3175 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3176 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3177 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3178 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3179 I915_WRITE(PLANE_POS(pipe, 0), 0);
3180 } else {
3181 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3182 }
3183
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003184 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003185
3186 POSTING_READ(PLANE_SURF(pipe, 0));
3187}
3188
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003189static void skylake_disable_primary_plane(struct drm_plane *primary,
3190 struct drm_crtc *crtc)
3191{
3192 struct drm_device *dev = crtc->dev;
3193 struct drm_i915_private *dev_priv = dev->dev_private;
3194 int pipe = to_intel_crtc(crtc)->pipe;
3195
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003196 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3197 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3198 POSTING_READ(PLANE_SURF(pipe, 0));
3199}
3200
Jesse Barnes17638cd2011-06-24 12:19:23 -07003201/* Assume fb object is pinned & idle & fenced and just update base pointers */
3202static int
3203intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3204 int x, int y, enum mode_set_atomic state)
3205{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003206 /* Support for kgdboc is disabled, this needs a major rework. */
3207 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003208
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003209 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003210}
3211
Ville Syrjälä75147472014-11-24 18:28:11 +02003212static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003213{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003214 struct drm_crtc *crtc;
3215
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003216 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3218 enum plane plane = intel_crtc->plane;
3219
3220 intel_prepare_page_flip(dev, plane);
3221 intel_finish_page_flip_plane(dev, plane);
3222 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003223}
3224
3225static void intel_update_primary_planes(struct drm_device *dev)
3226{
Ville Syrjälä75147472014-11-24 18:28:11 +02003227 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003228
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003229 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003230 struct intel_plane *plane = to_intel_plane(crtc->primary);
3231 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003232
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003233 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003234 plane_state = to_intel_plane_state(plane->base.state);
3235
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003236 if (plane_state->visible)
3237 plane->update_plane(&plane->base,
3238 to_intel_crtc_state(crtc->state),
3239 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003240
3241 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003242 }
3243}
3244
Ville Syrjälä75147472014-11-24 18:28:11 +02003245void intel_prepare_reset(struct drm_device *dev)
3246{
3247 /* no reset support for gen2 */
3248 if (IS_GEN2(dev))
3249 return;
3250
3251 /* reset doesn't touch the display */
3252 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3253 return;
3254
3255 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003256 /*
3257 * Disabling the crtcs gracefully seems nicer. Also the
3258 * g33 docs say we should at least disable all the planes.
3259 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003260 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003261}
3262
3263void intel_finish_reset(struct drm_device *dev)
3264{
3265 struct drm_i915_private *dev_priv = to_i915(dev);
3266
3267 /*
3268 * Flips in the rings will be nuked by the reset,
3269 * so complete all pending flips so that user space
3270 * will get its events and not get stuck.
3271 */
3272 intel_complete_page_flips(dev);
3273
3274 /* no reset support for gen2 */
3275 if (IS_GEN2(dev))
3276 return;
3277
3278 /* reset doesn't touch the display */
3279 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3280 /*
3281 * Flips in the rings have been nuked by the reset,
3282 * so update the base address of all primary
3283 * planes to the the last fb to make sure we're
3284 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003285 *
3286 * FIXME: Atomic will make this obsolete since we won't schedule
3287 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003288 */
3289 intel_update_primary_planes(dev);
3290 return;
3291 }
3292
3293 /*
3294 * The display has been reset as well,
3295 * so need a full re-initialization.
3296 */
3297 intel_runtime_pm_disable_interrupts(dev_priv);
3298 intel_runtime_pm_enable_interrupts(dev_priv);
3299
3300 intel_modeset_init_hw(dev);
3301
3302 spin_lock_irq(&dev_priv->irq_lock);
3303 if (dev_priv->display.hpd_irq_setup)
3304 dev_priv->display.hpd_irq_setup(dev);
3305 spin_unlock_irq(&dev_priv->irq_lock);
3306
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003307 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003308
3309 intel_hpd_init(dev_priv);
3310
3311 drm_modeset_unlock_all(dev);
3312}
3313
Chris Wilson7d5e3792014-03-04 13:15:08 +00003314static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3315{
3316 struct drm_device *dev = crtc->dev;
3317 struct drm_i915_private *dev_priv = dev->dev_private;
3318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003319 bool pending;
3320
3321 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3322 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3323 return false;
3324
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003325 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003326 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003327 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003328
3329 return pending;
3330}
3331
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003332static void intel_update_pipe_config(struct intel_crtc *crtc,
3333 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003334{
3335 struct drm_device *dev = crtc->base.dev;
3336 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003337 struct intel_crtc_state *pipe_config =
3338 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003339
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003340 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3341 crtc->base.mode = crtc->base.state->mode;
3342
3343 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3344 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3345 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003346
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003347 if (HAS_DDI(dev))
3348 intel_set_pipe_csc(&crtc->base);
3349
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003350 /*
3351 * Update pipe size and adjust fitter if needed: the reason for this is
3352 * that in compute_mode_changes we check the native mode (not the pfit
3353 * mode) to see if we can flip rather than do a full mode set. In the
3354 * fastboot case, we'll flip, but if we don't update the pipesrc and
3355 * pfit state, we'll end up with a big fb scanned out into the wrong
3356 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003357 */
3358
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003359 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003360 ((pipe_config->pipe_src_w - 1) << 16) |
3361 (pipe_config->pipe_src_h - 1));
3362
3363 /* on skylake this is done by detaching scalers */
3364 if (INTEL_INFO(dev)->gen >= 9) {
3365 skl_detach_scalers(crtc);
3366
3367 if (pipe_config->pch_pfit.enabled)
3368 skylake_pfit_enable(crtc);
3369 } else if (HAS_PCH_SPLIT(dev)) {
3370 if (pipe_config->pch_pfit.enabled)
3371 ironlake_pfit_enable(crtc);
3372 else if (old_crtc_state->pch_pfit.enabled)
3373 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003374 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003375}
3376
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003377static void intel_fdi_normal_train(struct drm_crtc *crtc)
3378{
3379 struct drm_device *dev = crtc->dev;
3380 struct drm_i915_private *dev_priv = dev->dev_private;
3381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3382 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003383 i915_reg_t reg;
3384 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003385
3386 /* enable normal train */
3387 reg = FDI_TX_CTL(pipe);
3388 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003389 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003390 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3391 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003392 } else {
3393 temp &= ~FDI_LINK_TRAIN_NONE;
3394 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003395 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003396 I915_WRITE(reg, temp);
3397
3398 reg = FDI_RX_CTL(pipe);
3399 temp = I915_READ(reg);
3400 if (HAS_PCH_CPT(dev)) {
3401 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3402 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3403 } else {
3404 temp &= ~FDI_LINK_TRAIN_NONE;
3405 temp |= FDI_LINK_TRAIN_NONE;
3406 }
3407 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3408
3409 /* wait one idle pattern time */
3410 POSTING_READ(reg);
3411 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003412
3413 /* IVB wants error correction enabled */
3414 if (IS_IVYBRIDGE(dev))
3415 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3416 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003417}
3418
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419/* The FDI link training functions for ILK/Ibexpeak. */
3420static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3421{
3422 struct drm_device *dev = crtc->dev;
3423 struct drm_i915_private *dev_priv = dev->dev_private;
3424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3425 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003426 i915_reg_t reg;
3427 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003429 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003430 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003431
Adam Jacksone1a44742010-06-25 15:32:14 -04003432 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3433 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 reg = FDI_RX_IMR(pipe);
3435 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003436 temp &= ~FDI_RX_SYMBOL_LOCK;
3437 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003438 I915_WRITE(reg, temp);
3439 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003440 udelay(150);
3441
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003442 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 reg = FDI_TX_CTL(pipe);
3444 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003445 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003446 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003447 temp &= ~FDI_LINK_TRAIN_NONE;
3448 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003449 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003450
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 reg = FDI_RX_CTL(pipe);
3452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 temp &= ~FDI_LINK_TRAIN_NONE;
3454 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003455 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3456
3457 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 udelay(150);
3459
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003460 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003461 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3462 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3463 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003464
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003466 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003467 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3469
3470 if ((temp & FDI_RX_BIT_LOCK)) {
3471 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003472 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003473 break;
3474 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003476 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478
3479 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003480 reg = FDI_TX_CTL(pipe);
3481 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003482 temp &= ~FDI_LINK_TRAIN_NONE;
3483 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003484 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003485
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 reg = FDI_RX_CTL(pipe);
3487 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003488 temp &= ~FDI_LINK_TRAIN_NONE;
3489 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 I915_WRITE(reg, temp);
3491
3492 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493 udelay(150);
3494
Chris Wilson5eddb702010-09-11 13:48:45 +01003495 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003496 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003497 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003498 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3499
3500 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003501 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502 DRM_DEBUG_KMS("FDI train 2 done.\n");
3503 break;
3504 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003505 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003506 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003507 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003508
3509 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003510
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003511}
3512
Akshay Joshi0206e352011-08-16 15:34:10 -04003513static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003514 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3515 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3516 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3517 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3518};
3519
3520/* The FDI link training functions for SNB/Cougarpoint. */
3521static void gen6_fdi_link_train(struct drm_crtc *crtc)
3522{
3523 struct drm_device *dev = crtc->dev;
3524 struct drm_i915_private *dev_priv = dev->dev_private;
3525 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3526 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003527 i915_reg_t reg;
3528 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003529
Adam Jacksone1a44742010-06-25 15:32:14 -04003530 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3531 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 reg = FDI_RX_IMR(pipe);
3533 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003534 temp &= ~FDI_RX_SYMBOL_LOCK;
3535 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 I915_WRITE(reg, temp);
3537
3538 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003539 udelay(150);
3540
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003541 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 reg = FDI_TX_CTL(pipe);
3543 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003544 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003545 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003546 temp &= ~FDI_LINK_TRAIN_NONE;
3547 temp |= FDI_LINK_TRAIN_PATTERN_1;
3548 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3549 /* SNB-B */
3550 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003551 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552
Daniel Vetterd74cf322012-10-26 10:58:13 +02003553 I915_WRITE(FDI_RX_MISC(pipe),
3554 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3555
Chris Wilson5eddb702010-09-11 13:48:45 +01003556 reg = FDI_RX_CTL(pipe);
3557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558 if (HAS_PCH_CPT(dev)) {
3559 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3560 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3561 } else {
3562 temp &= ~FDI_LINK_TRAIN_NONE;
3563 temp |= FDI_LINK_TRAIN_PATTERN_1;
3564 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3566
3567 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003568 udelay(150);
3569
Akshay Joshi0206e352011-08-16 15:34:10 -04003570 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003571 reg = FDI_TX_CTL(pipe);
3572 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3574 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003575 I915_WRITE(reg, temp);
3576
3577 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 udelay(500);
3579
Sean Paulfa37d392012-03-02 12:53:39 -05003580 for (retry = 0; retry < 5; retry++) {
3581 reg = FDI_RX_IIR(pipe);
3582 temp = I915_READ(reg);
3583 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3584 if (temp & FDI_RX_BIT_LOCK) {
3585 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3586 DRM_DEBUG_KMS("FDI train 1 done.\n");
3587 break;
3588 }
3589 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003590 }
Sean Paulfa37d392012-03-02 12:53:39 -05003591 if (retry < 5)
3592 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593 }
3594 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596
3597 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 reg = FDI_TX_CTL(pipe);
3599 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003600 temp &= ~FDI_LINK_TRAIN_NONE;
3601 temp |= FDI_LINK_TRAIN_PATTERN_2;
3602 if (IS_GEN6(dev)) {
3603 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3604 /* SNB-B */
3605 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3606 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003607 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003608
Chris Wilson5eddb702010-09-11 13:48:45 +01003609 reg = FDI_RX_CTL(pipe);
3610 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003611 if (HAS_PCH_CPT(dev)) {
3612 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3613 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3614 } else {
3615 temp &= ~FDI_LINK_TRAIN_NONE;
3616 temp |= FDI_LINK_TRAIN_PATTERN_2;
3617 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003618 I915_WRITE(reg, temp);
3619
3620 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003621 udelay(150);
3622
Akshay Joshi0206e352011-08-16 15:34:10 -04003623 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003624 reg = FDI_TX_CTL(pipe);
3625 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003626 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3627 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003628 I915_WRITE(reg, temp);
3629
3630 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003631 udelay(500);
3632
Sean Paulfa37d392012-03-02 12:53:39 -05003633 for (retry = 0; retry < 5; retry++) {
3634 reg = FDI_RX_IIR(pipe);
3635 temp = I915_READ(reg);
3636 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3637 if (temp & FDI_RX_SYMBOL_LOCK) {
3638 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3639 DRM_DEBUG_KMS("FDI train 2 done.\n");
3640 break;
3641 }
3642 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003643 }
Sean Paulfa37d392012-03-02 12:53:39 -05003644 if (retry < 5)
3645 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003646 }
3647 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003648 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003649
3650 DRM_DEBUG_KMS("FDI train done.\n");
3651}
3652
Jesse Barnes357555c2011-04-28 15:09:55 -07003653/* Manual link training for Ivy Bridge A0 parts */
3654static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3655{
3656 struct drm_device *dev = crtc->dev;
3657 struct drm_i915_private *dev_priv = dev->dev_private;
3658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3659 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003660 i915_reg_t reg;
3661 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003662
3663 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3664 for train result */
3665 reg = FDI_RX_IMR(pipe);
3666 temp = I915_READ(reg);
3667 temp &= ~FDI_RX_SYMBOL_LOCK;
3668 temp &= ~FDI_RX_BIT_LOCK;
3669 I915_WRITE(reg, temp);
3670
3671 POSTING_READ(reg);
3672 udelay(150);
3673
Daniel Vetter01a415f2012-10-27 15:58:40 +02003674 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3675 I915_READ(FDI_RX_IIR(pipe)));
3676
Jesse Barnes139ccd32013-08-19 11:04:55 -07003677 /* Try each vswing and preemphasis setting twice before moving on */
3678 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3679 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003680 reg = FDI_TX_CTL(pipe);
3681 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003682 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3683 temp &= ~FDI_TX_ENABLE;
3684 I915_WRITE(reg, temp);
3685
3686 reg = FDI_RX_CTL(pipe);
3687 temp = I915_READ(reg);
3688 temp &= ~FDI_LINK_TRAIN_AUTO;
3689 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3690 temp &= ~FDI_RX_ENABLE;
3691 I915_WRITE(reg, temp);
3692
3693 /* enable CPU FDI TX and PCH FDI RX */
3694 reg = FDI_TX_CTL(pipe);
3695 temp = I915_READ(reg);
3696 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003697 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003698 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003699 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003700 temp |= snb_b_fdi_train_param[j/2];
3701 temp |= FDI_COMPOSITE_SYNC;
3702 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3703
3704 I915_WRITE(FDI_RX_MISC(pipe),
3705 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3706
3707 reg = FDI_RX_CTL(pipe);
3708 temp = I915_READ(reg);
3709 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3710 temp |= FDI_COMPOSITE_SYNC;
3711 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3712
3713 POSTING_READ(reg);
3714 udelay(1); /* should be 0.5us */
3715
3716 for (i = 0; i < 4; i++) {
3717 reg = FDI_RX_IIR(pipe);
3718 temp = I915_READ(reg);
3719 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3720
3721 if (temp & FDI_RX_BIT_LOCK ||
3722 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3723 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3724 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3725 i);
3726 break;
3727 }
3728 udelay(1); /* should be 0.5us */
3729 }
3730 if (i == 4) {
3731 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3732 continue;
3733 }
3734
3735 /* Train 2 */
3736 reg = FDI_TX_CTL(pipe);
3737 temp = I915_READ(reg);
3738 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3739 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3740 I915_WRITE(reg, temp);
3741
3742 reg = FDI_RX_CTL(pipe);
3743 temp = I915_READ(reg);
3744 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3745 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003746 I915_WRITE(reg, temp);
3747
3748 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003749 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003750
Jesse Barnes139ccd32013-08-19 11:04:55 -07003751 for (i = 0; i < 4; i++) {
3752 reg = FDI_RX_IIR(pipe);
3753 temp = I915_READ(reg);
3754 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003755
Jesse Barnes139ccd32013-08-19 11:04:55 -07003756 if (temp & FDI_RX_SYMBOL_LOCK ||
3757 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3758 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3759 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3760 i);
3761 goto train_done;
3762 }
3763 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003764 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003765 if (i == 4)
3766 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003767 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003768
Jesse Barnes139ccd32013-08-19 11:04:55 -07003769train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003770 DRM_DEBUG_KMS("FDI train done.\n");
3771}
3772
Daniel Vetter88cefb62012-08-12 19:27:14 +02003773static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003774{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003775 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003776 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003777 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003778 i915_reg_t reg;
3779 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003780
Jesse Barnes0e23b992010-09-10 11:10:00 -07003781 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003782 reg = FDI_RX_CTL(pipe);
3783 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003784 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003785 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003786 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3788
3789 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003790 udelay(200);
3791
3792 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003793 temp = I915_READ(reg);
3794 I915_WRITE(reg, temp | FDI_PCDCLK);
3795
3796 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003797 udelay(200);
3798
Paulo Zanoni20749732012-11-23 15:30:38 -02003799 /* Enable CPU FDI TX PLL, always on for Ironlake */
3800 reg = FDI_TX_CTL(pipe);
3801 temp = I915_READ(reg);
3802 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3803 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003804
Paulo Zanoni20749732012-11-23 15:30:38 -02003805 POSTING_READ(reg);
3806 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003807 }
3808}
3809
Daniel Vetter88cefb62012-08-12 19:27:14 +02003810static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3811{
3812 struct drm_device *dev = intel_crtc->base.dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003815 i915_reg_t reg;
3816 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003817
3818 /* Switch from PCDclk to Rawclk */
3819 reg = FDI_RX_CTL(pipe);
3820 temp = I915_READ(reg);
3821 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3822
3823 /* Disable CPU FDI TX PLL */
3824 reg = FDI_TX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3827
3828 POSTING_READ(reg);
3829 udelay(100);
3830
3831 reg = FDI_RX_CTL(pipe);
3832 temp = I915_READ(reg);
3833 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3834
3835 /* Wait for the clocks to turn off. */
3836 POSTING_READ(reg);
3837 udelay(100);
3838}
3839
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003840static void ironlake_fdi_disable(struct drm_crtc *crtc)
3841{
3842 struct drm_device *dev = crtc->dev;
3843 struct drm_i915_private *dev_priv = dev->dev_private;
3844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3845 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003846 i915_reg_t reg;
3847 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003848
3849 /* disable CPU FDI tx and PCH FDI rx */
3850 reg = FDI_TX_CTL(pipe);
3851 temp = I915_READ(reg);
3852 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3853 POSTING_READ(reg);
3854
3855 reg = FDI_RX_CTL(pipe);
3856 temp = I915_READ(reg);
3857 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003858 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003859 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3860
3861 POSTING_READ(reg);
3862 udelay(100);
3863
3864 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003865 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003866 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003867
3868 /* still set train pattern 1 */
3869 reg = FDI_TX_CTL(pipe);
3870 temp = I915_READ(reg);
3871 temp &= ~FDI_LINK_TRAIN_NONE;
3872 temp |= FDI_LINK_TRAIN_PATTERN_1;
3873 I915_WRITE(reg, temp);
3874
3875 reg = FDI_RX_CTL(pipe);
3876 temp = I915_READ(reg);
3877 if (HAS_PCH_CPT(dev)) {
3878 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3879 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3880 } else {
3881 temp &= ~FDI_LINK_TRAIN_NONE;
3882 temp |= FDI_LINK_TRAIN_PATTERN_1;
3883 }
3884 /* BPC in FDI rx is consistent with that in PIPECONF */
3885 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003886 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003887 I915_WRITE(reg, temp);
3888
3889 POSTING_READ(reg);
3890 udelay(100);
3891}
3892
Chris Wilson5dce5b932014-01-20 10:17:36 +00003893bool intel_has_pending_fb_unpin(struct drm_device *dev)
3894{
3895 struct intel_crtc *crtc;
3896
3897 /* Note that we don't need to be called with mode_config.lock here
3898 * as our list of CRTC objects is static for the lifetime of the
3899 * device and so cannot disappear as we iterate. Similarly, we can
3900 * happily treat the predicates as racy, atomic checks as userspace
3901 * cannot claim and pin a new fb without at least acquring the
3902 * struct_mutex and so serialising with us.
3903 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003904 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003905 if (atomic_read(&crtc->unpin_work_count) == 0)
3906 continue;
3907
3908 if (crtc->unpin_work)
3909 intel_wait_for_vblank(dev, crtc->pipe);
3910
3911 return true;
3912 }
3913
3914 return false;
3915}
3916
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003917static void page_flip_completed(struct intel_crtc *intel_crtc)
3918{
3919 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3920 struct intel_unpin_work *work = intel_crtc->unpin_work;
3921
3922 /* ensure that the unpin work is consistent wrt ->pending. */
3923 smp_rmb();
3924 intel_crtc->unpin_work = NULL;
3925
3926 if (work->event)
3927 drm_send_vblank_event(intel_crtc->base.dev,
3928 intel_crtc->pipe,
3929 work->event);
3930
3931 drm_crtc_vblank_put(&intel_crtc->base);
3932
3933 wake_up_all(&dev_priv->pending_flip_queue);
3934 queue_work(dev_priv->wq, &work->work);
3935
3936 trace_i915_flip_complete(intel_crtc->plane,
3937 work->pending_flip_obj);
3938}
3939
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003940static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003941{
Chris Wilson0f911282012-04-17 10:05:38 +01003942 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003943 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003944 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003945
Daniel Vetter2c10d572012-12-20 21:24:07 +01003946 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003947
3948 ret = wait_event_interruptible_timeout(
3949 dev_priv->pending_flip_queue,
3950 !intel_crtc_has_pending_flip(crtc),
3951 60*HZ);
3952
3953 if (ret < 0)
3954 return ret;
3955
3956 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003958
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003959 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003960 if (intel_crtc->unpin_work) {
3961 WARN_ONCE(1, "Removing stuck page flip\n");
3962 page_flip_completed(intel_crtc);
3963 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003964 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003965 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003966
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003967 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003968}
3969
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003970static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3971{
3972 u32 temp;
3973
3974 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3975
3976 mutex_lock(&dev_priv->sb_lock);
3977
3978 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3979 temp |= SBI_SSCCTL_DISABLE;
3980 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3981
3982 mutex_unlock(&dev_priv->sb_lock);
3983}
3984
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003985/* Program iCLKIP clock to the desired frequency */
3986static void lpt_program_iclkip(struct drm_crtc *crtc)
3987{
3988 struct drm_device *dev = crtc->dev;
3989 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003990 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003991 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3992 u32 temp;
3993
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003994 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003995
3996 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003997 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003998 auxdiv = 1;
3999 divsel = 0x41;
4000 phaseinc = 0x20;
4001 } else {
4002 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01004003 * but the adjusted_mode->crtc_clock in in KHz. To get the
4004 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004005 * convert the virtual clock precision to KHz here for higher
4006 * precision.
4007 */
4008 u32 iclk_virtual_root_freq = 172800 * 1000;
4009 u32 iclk_pi_range = 64;
4010 u32 desired_divisor, msb_divisor_value, pi_value;
4011
Ville Syrjäläa2572f52015-12-04 22:20:21 +02004012 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004013 msb_divisor_value = desired_divisor / iclk_pi_range;
4014 pi_value = desired_divisor % iclk_pi_range;
4015
4016 auxdiv = 0;
4017 divsel = msb_divisor_value - 2;
4018 phaseinc = pi_value;
4019 }
4020
4021 /* This should not happen with any sane values */
4022 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4023 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4024 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4025 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4026
4027 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004028 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004029 auxdiv,
4030 divsel,
4031 phasedir,
4032 phaseinc);
4033
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004034 mutex_lock(&dev_priv->sb_lock);
4035
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004036 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004037 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004038 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4039 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4040 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4041 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4042 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4043 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004044 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004045
4046 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004047 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004048 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4049 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004050 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004051
4052 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004053 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004054 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004055 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004056
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004057 mutex_unlock(&dev_priv->sb_lock);
4058
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004059 /* Wait for initialization time */
4060 udelay(24);
4061
4062 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4063}
4064
Daniel Vetter275f01b22013-05-03 11:49:47 +02004065static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4066 enum pipe pch_transcoder)
4067{
4068 struct drm_device *dev = crtc->base.dev;
4069 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004070 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004071
4072 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4073 I915_READ(HTOTAL(cpu_transcoder)));
4074 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4075 I915_READ(HBLANK(cpu_transcoder)));
4076 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4077 I915_READ(HSYNC(cpu_transcoder)));
4078
4079 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4080 I915_READ(VTOTAL(cpu_transcoder)));
4081 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4082 I915_READ(VBLANK(cpu_transcoder)));
4083 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4084 I915_READ(VSYNC(cpu_transcoder)));
4085 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4086 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4087}
4088
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004089static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004090{
4091 struct drm_i915_private *dev_priv = dev->dev_private;
4092 uint32_t temp;
4093
4094 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004095 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004096 return;
4097
4098 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4099 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4100
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004101 temp &= ~FDI_BC_BIFURCATION_SELECT;
4102 if (enable)
4103 temp |= FDI_BC_BIFURCATION_SELECT;
4104
4105 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004106 I915_WRITE(SOUTH_CHICKEN1, temp);
4107 POSTING_READ(SOUTH_CHICKEN1);
4108}
4109
4110static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4111{
4112 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004113
4114 switch (intel_crtc->pipe) {
4115 case PIPE_A:
4116 break;
4117 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004118 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004119 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004120 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004121 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004122
4123 break;
4124 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004125 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004126
4127 break;
4128 default:
4129 BUG();
4130 }
4131}
4132
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004133/* Return which DP Port should be selected for Transcoder DP control */
4134static enum port
4135intel_trans_dp_port_sel(struct drm_crtc *crtc)
4136{
4137 struct drm_device *dev = crtc->dev;
4138 struct intel_encoder *encoder;
4139
4140 for_each_encoder_on_crtc(dev, crtc, encoder) {
4141 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4142 encoder->type == INTEL_OUTPUT_EDP)
4143 return enc_to_dig_port(&encoder->base)->port;
4144 }
4145
4146 return -1;
4147}
4148
Jesse Barnesf67a5592011-01-05 10:31:48 -08004149/*
4150 * Enable PCH resources required for PCH ports:
4151 * - PCH PLLs
4152 * - FDI training & RX/TX
4153 * - update transcoder timings
4154 * - DP transcoding bits
4155 * - transcoder
4156 */
4157static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004158{
4159 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004160 struct drm_i915_private *dev_priv = dev->dev_private;
4161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4162 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004163 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004164
Daniel Vetterab9412b2013-05-03 11:49:46 +02004165 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004166
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004167 if (IS_IVYBRIDGE(dev))
4168 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4169
Daniel Vettercd986ab2012-10-26 10:58:12 +02004170 /* Write the TU size bits before fdi link training, so that error
4171 * detection works. */
4172 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4173 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4174
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004175 /*
4176 * Sometimes spurious CPU pipe underruns happen during FDI
4177 * training, at least with VGA+HDMI cloning. Suppress them.
4178 */
4179 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4180
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004181 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004182 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004183
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004184 /* We need to program the right clock selection before writing the pixel
4185 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004186 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004187 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004188
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004189 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004190 temp |= TRANS_DPLL_ENABLE(pipe);
4191 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004192 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004193 temp |= sel;
4194 else
4195 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004196 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004197 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004198
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004199 /* XXX: pch pll's can be enabled any time before we enable the PCH
4200 * transcoder, and we actually should do this to not upset any PCH
4201 * transcoder that already use the clock when we share it.
4202 *
4203 * Note that enable_shared_dpll tries to do the right thing, but
4204 * get_shared_dpll unconditionally resets the pll - we need that to have
4205 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004206 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004207
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004208 /* set transcoder timing, panel must allow it */
4209 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004210 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004211
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004212 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004213
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004214 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4215
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004217 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004218 const struct drm_display_mode *adjusted_mode =
4219 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004220 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004221 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004222 temp = I915_READ(reg);
4223 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004224 TRANS_DP_SYNC_MASK |
4225 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004226 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004227 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004228
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004229 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004230 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004231 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004232 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004233
4234 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004235 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004236 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004237 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004238 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004239 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004240 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004241 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004242 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004243 break;
4244 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004245 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004246 }
4247
Chris Wilson5eddb702010-09-11 13:48:45 +01004248 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004249 }
4250
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004251 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004252}
4253
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004254static void lpt_pch_enable(struct drm_crtc *crtc)
4255{
4256 struct drm_device *dev = crtc->dev;
4257 struct drm_i915_private *dev_priv = dev->dev_private;
4258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004259 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004260
Daniel Vetterab9412b2013-05-03 11:49:46 +02004261 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004262
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004263 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004264
Paulo Zanoni0540e482012-10-31 18:12:40 -02004265 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004266 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004267
Paulo Zanoni937bb612012-10-31 18:12:47 -02004268 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004269}
4270
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004271struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4272 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004273{
Daniel Vettere2b78262013-06-07 23:10:03 +02004274 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004275 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004276 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004277 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004278 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004279
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004280 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4281
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004282 if (HAS_PCH_IBX(dev_priv->dev)) {
4283 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004284 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004285 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004286
Daniel Vetter46edb022013-06-05 13:34:12 +02004287 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4288 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004289
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004290 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004291
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004292 goto found;
4293 }
4294
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304295 if (IS_BROXTON(dev_priv->dev)) {
4296 /* PLL is attached to port in bxt */
4297 struct intel_encoder *encoder;
4298 struct intel_digital_port *intel_dig_port;
4299
4300 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4301 if (WARN_ON(!encoder))
4302 return NULL;
4303
4304 intel_dig_port = enc_to_dig_port(&encoder->base);
4305 /* 1:1 mapping between ports and PLLs */
4306 i = (enum intel_dpll_id)intel_dig_port->port;
4307 pll = &dev_priv->shared_dplls[i];
4308 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4309 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004310 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304311
4312 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004313 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4314 /* Do not consider SPLL */
4315 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304316
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004317 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004318 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004319
4320 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004321 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004322 continue;
4323
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004324 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004325 &shared_dpll[i].hw_state,
4326 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004327 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004328 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004329 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004330 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004331 goto found;
4332 }
4333 }
4334
4335 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004336 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4337 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004338 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004339 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4340 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004341 goto found;
4342 }
4343 }
4344
4345 return NULL;
4346
4347found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004348 if (shared_dpll[i].crtc_mask == 0)
4349 shared_dpll[i].hw_state =
4350 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004351
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004352 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004353 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4354 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004355
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004356 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004357
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004358 return pll;
4359}
4360
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004361static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004362{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004363 struct drm_i915_private *dev_priv = to_i915(state->dev);
4364 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004365 struct intel_shared_dpll *pll;
4366 enum intel_dpll_id i;
4367
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004368 if (!to_intel_atomic_state(state)->dpll_set)
4369 return;
4370
4371 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004372 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4373 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004374 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004375 }
4376}
4377
Daniel Vettera1520312013-05-03 11:49:50 +02004378static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004379{
4380 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004381 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004382 u32 temp;
4383
4384 temp = I915_READ(dslreg);
4385 udelay(500);
4386 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004387 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004388 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004389 }
4390}
4391
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004392static int
4393skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4394 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4395 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004396{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004397 struct intel_crtc_scaler_state *scaler_state =
4398 &crtc_state->scaler_state;
4399 struct intel_crtc *intel_crtc =
4400 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004401 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004402
4403 need_scaling = intel_rotation_90_or_270(rotation) ?
4404 (src_h != dst_w || src_w != dst_h):
4405 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004406
4407 /*
4408 * if plane is being disabled or scaler is no more required or force detach
4409 * - free scaler binded to this plane/crtc
4410 * - in order to do this, update crtc->scaler_usage
4411 *
4412 * Here scaler state in crtc_state is set free so that
4413 * scaler can be assigned to other user. Actual register
4414 * update to free the scaler is done in plane/panel-fit programming.
4415 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4416 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004417 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004418 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004419 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004420 scaler_state->scalers[*scaler_id].in_use = 0;
4421
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004422 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4423 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4424 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004425 scaler_state->scaler_users);
4426 *scaler_id = -1;
4427 }
4428 return 0;
4429 }
4430
4431 /* range checks */
4432 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4433 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4434
4435 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4436 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004437 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004438 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004439 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004440 return -EINVAL;
4441 }
4442
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004443 /* mark this plane as a scaler user in crtc_state */
4444 scaler_state->scaler_users |= (1 << scaler_user);
4445 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4446 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4447 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4448 scaler_state->scaler_users);
4449
4450 return 0;
4451}
4452
4453/**
4454 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4455 *
4456 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004457 *
4458 * Return
4459 * 0 - scaler_usage updated successfully
4460 * error - requested scaling cannot be supported or other error condition
4461 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004462int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004463{
4464 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004465 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004466
4467 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4468 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4469
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004470 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004471 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004472 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004473 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004474}
4475
4476/**
4477 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4478 *
4479 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004480 * @plane_state: atomic plane state to update
4481 *
4482 * Return
4483 * 0 - scaler_usage updated successfully
4484 * error - requested scaling cannot be supported or other error condition
4485 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004486static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4487 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004488{
4489
4490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004491 struct intel_plane *intel_plane =
4492 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004493 struct drm_framebuffer *fb = plane_state->base.fb;
4494 int ret;
4495
4496 bool force_detach = !fb || !plane_state->visible;
4497
4498 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4499 intel_plane->base.base.id, intel_crtc->pipe,
4500 drm_plane_index(&intel_plane->base));
4501
4502 ret = skl_update_scaler(crtc_state, force_detach,
4503 drm_plane_index(&intel_plane->base),
4504 &plane_state->scaler_id,
4505 plane_state->base.rotation,
4506 drm_rect_width(&plane_state->src) >> 16,
4507 drm_rect_height(&plane_state->src) >> 16,
4508 drm_rect_width(&plane_state->dst),
4509 drm_rect_height(&plane_state->dst));
4510
4511 if (ret || plane_state->scaler_id < 0)
4512 return ret;
4513
Chandra Kondurua1b22782015-04-07 15:28:45 -07004514 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004515 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004516 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004517 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004518 return -EINVAL;
4519 }
4520
4521 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004522 switch (fb->pixel_format) {
4523 case DRM_FORMAT_RGB565:
4524 case DRM_FORMAT_XBGR8888:
4525 case DRM_FORMAT_XRGB8888:
4526 case DRM_FORMAT_ABGR8888:
4527 case DRM_FORMAT_ARGB8888:
4528 case DRM_FORMAT_XRGB2101010:
4529 case DRM_FORMAT_XBGR2101010:
4530 case DRM_FORMAT_YUYV:
4531 case DRM_FORMAT_YVYU:
4532 case DRM_FORMAT_UYVY:
4533 case DRM_FORMAT_VYUY:
4534 break;
4535 default:
4536 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4537 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4538 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004539 }
4540
Chandra Kondurua1b22782015-04-07 15:28:45 -07004541 return 0;
4542}
4543
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004544static void skylake_scaler_disable(struct intel_crtc *crtc)
4545{
4546 int i;
4547
4548 for (i = 0; i < crtc->num_scalers; i++)
4549 skl_detach_scaler(crtc, i);
4550}
4551
4552static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004553{
4554 struct drm_device *dev = crtc->base.dev;
4555 struct drm_i915_private *dev_priv = dev->dev_private;
4556 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004557 struct intel_crtc_scaler_state *scaler_state =
4558 &crtc->config->scaler_state;
4559
4560 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4561
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004562 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004563 int id;
4564
4565 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4566 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4567 return;
4568 }
4569
4570 id = scaler_state->scaler_id;
4571 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4572 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4573 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4574 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4575
4576 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004577 }
4578}
4579
Jesse Barnesb074cec2013-04-25 12:55:02 -07004580static void ironlake_pfit_enable(struct intel_crtc *crtc)
4581{
4582 struct drm_device *dev = crtc->base.dev;
4583 struct drm_i915_private *dev_priv = dev->dev_private;
4584 int pipe = crtc->pipe;
4585
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004586 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004587 /* Force use of hard-coded filter coefficients
4588 * as some pre-programmed values are broken,
4589 * e.g. x201.
4590 */
4591 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4592 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4593 PF_PIPE_SEL_IVB(pipe));
4594 else
4595 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004596 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4597 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004598 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004599}
4600
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004601void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004602{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004603 struct drm_device *dev = crtc->base.dev;
4604 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004605
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004606 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004607 return;
4608
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004609 /* We can only enable IPS after we enable a plane and wait for a vblank */
4610 intel_wait_for_vblank(dev, crtc->pipe);
4611
Paulo Zanonid77e4532013-09-24 13:52:55 -03004612 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004613 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004614 mutex_lock(&dev_priv->rps.hw_lock);
4615 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4616 mutex_unlock(&dev_priv->rps.hw_lock);
4617 /* Quoting Art Runyan: "its not safe to expect any particular
4618 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004619 * mailbox." Moreover, the mailbox may return a bogus state,
4620 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004621 */
4622 } else {
4623 I915_WRITE(IPS_CTL, IPS_ENABLE);
4624 /* The bit only becomes 1 in the next vblank, so this wait here
4625 * is essentially intel_wait_for_vblank. If we don't have this
4626 * and don't wait for vblanks until the end of crtc_enable, then
4627 * the HW state readout code will complain that the expected
4628 * IPS_CTL value is not the one we read. */
4629 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4630 DRM_ERROR("Timed out waiting for IPS enable\n");
4631 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004632}
4633
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004634void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004635{
4636 struct drm_device *dev = crtc->base.dev;
4637 struct drm_i915_private *dev_priv = dev->dev_private;
4638
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004639 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004640 return;
4641
4642 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004643 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004644 mutex_lock(&dev_priv->rps.hw_lock);
4645 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4646 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004647 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4648 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4649 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004650 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004651 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004652 POSTING_READ(IPS_CTL);
4653 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004654
4655 /* We need to wait for a vblank before we can disable the plane. */
4656 intel_wait_for_vblank(dev, crtc->pipe);
4657}
4658
4659/** Loads the palette/gamma unit for the CRTC with the prepared values */
4660static void intel_crtc_load_lut(struct drm_crtc *crtc)
4661{
4662 struct drm_device *dev = crtc->dev;
4663 struct drm_i915_private *dev_priv = dev->dev_private;
4664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4665 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004666 int i;
4667 bool reenable_ips = false;
4668
4669 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004670 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004671 return;
4672
Imre Deak50360402015-01-16 00:55:16 -08004673 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004674 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004675 assert_dsi_pll_enabled(dev_priv);
4676 else
4677 assert_pll_enabled(dev_priv, pipe);
4678 }
4679
Paulo Zanonid77e4532013-09-24 13:52:55 -03004680 /* Workaround : Do not read or write the pipe palette/gamma data while
4681 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4682 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004683 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004684 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4685 GAMMA_MODE_MODE_SPLIT)) {
4686 hsw_disable_ips(intel_crtc);
4687 reenable_ips = true;
4688 }
4689
4690 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004691 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004692
4693 if (HAS_GMCH_DISPLAY(dev))
4694 palreg = PALETTE(pipe, i);
4695 else
4696 palreg = LGC_PALETTE(pipe, i);
4697
4698 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004699 (intel_crtc->lut_r[i] << 16) |
4700 (intel_crtc->lut_g[i] << 8) |
4701 intel_crtc->lut_b[i]);
4702 }
4703
4704 if (reenable_ips)
4705 hsw_enable_ips(intel_crtc);
4706}
4707
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004708static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004709{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004710 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004711 struct drm_device *dev = intel_crtc->base.dev;
4712 struct drm_i915_private *dev_priv = dev->dev_private;
4713
4714 mutex_lock(&dev->struct_mutex);
4715 dev_priv->mm.interruptible = false;
4716 (void) intel_overlay_switch_off(intel_crtc->overlay);
4717 dev_priv->mm.interruptible = true;
4718 mutex_unlock(&dev->struct_mutex);
4719 }
4720
4721 /* Let userspace switch the overlay on again. In most cases userspace
4722 * has to recompute where to put it anyway.
4723 */
4724}
4725
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004726/**
4727 * intel_post_enable_primary - Perform operations after enabling primary plane
4728 * @crtc: the CRTC whose primary plane was just enabled
4729 *
4730 * Performs potentially sleeping operations that must be done after the primary
4731 * plane is enabled, such as updating FBC and IPS. Note that this may be
4732 * called due to an explicit primary plane update, or due to an implicit
4733 * re-enable that is caused when a sprite plane is updated to no longer
4734 * completely hide the primary plane.
4735 */
4736static void
4737intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004738{
4739 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004740 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4742 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004743
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004744 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004745 * FIXME IPS should be fine as long as one plane is
4746 * enabled, but in practice it seems to have problems
4747 * when going from primary only to sprite only and vice
4748 * versa.
4749 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004750 hsw_enable_ips(intel_crtc);
4751
Daniel Vetterf99d7062014-06-19 16:01:59 +02004752 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004753 * Gen2 reports pipe underruns whenever all planes are disabled.
4754 * So don't enable underrun reporting before at least some planes
4755 * are enabled.
4756 * FIXME: Need to fix the logic to work when we turn off all planes
4757 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004758 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004759 if (IS_GEN2(dev))
4760 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4761
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004762 /* Underruns don't always raise interrupts, so check manually. */
4763 intel_check_cpu_fifo_underruns(dev_priv);
4764 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004765}
4766
4767/**
4768 * intel_pre_disable_primary - Perform operations before disabling primary plane
4769 * @crtc: the CRTC whose primary plane is to be disabled
4770 *
4771 * Performs potentially sleeping operations that must be done before the
4772 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4773 * be called due to an explicit primary plane update, or due to an implicit
4774 * disable that is caused when a sprite plane completely hides the primary
4775 * plane.
4776 */
4777static void
4778intel_pre_disable_primary(struct drm_crtc *crtc)
4779{
4780 struct drm_device *dev = crtc->dev;
4781 struct drm_i915_private *dev_priv = dev->dev_private;
4782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4783 int pipe = intel_crtc->pipe;
4784
4785 /*
4786 * Gen2 reports pipe underruns whenever all planes are disabled.
4787 * So diasble underrun reporting before all the planes get disabled.
4788 * FIXME: Need to fix the logic to work when we turn off all planes
4789 * but leave the pipe running.
4790 */
4791 if (IS_GEN2(dev))
4792 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4793
4794 /*
4795 * Vblank time updates from the shadow to live plane control register
4796 * are blocked if the memory self-refresh mode is active at that
4797 * moment. So to make sure the plane gets truly disabled, disable
4798 * first the self-refresh mode. The self-refresh enable bit in turn
4799 * will be checked/applied by the HW only at the next frame start
4800 * event which is after the vblank start event, so we need to have a
4801 * wait-for-vblank between disabling the plane and the pipe.
4802 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004803 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004804 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004805 dev_priv->wm.vlv.cxsr = false;
4806 intel_wait_for_vblank(dev, pipe);
4807 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004808
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004809 /*
4810 * FIXME IPS should be fine as long as one plane is
4811 * enabled, but in practice it seems to have problems
4812 * when going from primary only to sprite only and vice
4813 * versa.
4814 */
4815 hsw_disable_ips(intel_crtc);
4816}
4817
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004818static void intel_post_plane_update(struct intel_crtc *crtc)
4819{
4820 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004821 struct intel_crtc_state *pipe_config =
4822 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004823 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004824
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004825 intel_frontbuffer_flip(dev, atomic->fb_bits);
4826
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004827 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004828
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004829 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004830 intel_update_watermarks(&crtc->base);
4831
Paulo Zanonic80ac852015-07-02 19:25:13 -03004832 if (atomic->update_fbc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004833 intel_fbc_post_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004834
4835 if (atomic->post_enable_primary)
4836 intel_post_enable_primary(&crtc->base);
4837
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004838 memset(atomic, 0, sizeof(*atomic));
4839}
4840
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004841static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004842{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004843 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004844 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004845 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004846 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004847 struct intel_crtc_state *pipe_config =
4848 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004849 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4850 struct drm_plane *primary = crtc->base.primary;
4851 struct drm_plane_state *old_pri_state =
4852 drm_atomic_get_existing_plane_state(old_state, primary);
4853 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004854
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004855 if (atomic->update_fbc)
4856 intel_fbc_pre_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004857
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004858 if (old_pri_state) {
4859 struct intel_plane_state *primary_state =
4860 to_intel_plane_state(primary->state);
4861 struct intel_plane_state *old_primary_state =
4862 to_intel_plane_state(old_pri_state);
4863
4864 if (old_primary_state->visible &&
4865 (modeset || !primary_state->visible))
4866 intel_pre_disable_primary(&crtc->base);
4867 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004868
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004869 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004870 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004871
4872 if (old_crtc_state->base.active)
4873 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004874 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004875
Matt Ropered4a6a72016-02-23 17:20:13 -08004876 /*
4877 * IVB workaround: must disable low power watermarks for at least
4878 * one frame before enabling scaling. LP watermarks can be re-enabled
4879 * when scaling is disabled.
4880 *
4881 * WaCxSRDisabledForSpriteScaling:ivb
4882 */
4883 if (pipe_config->disable_lp_wm) {
4884 ilk_disable_lp_wm(dev);
4885 intel_wait_for_vblank(dev, crtc->pipe);
4886 }
4887
4888 /*
4889 * If we're doing a modeset, we're done. No need to do any pre-vblank
4890 * watermark programming here.
4891 */
4892 if (needs_modeset(&pipe_config->base))
4893 return;
4894
4895 /*
4896 * For platforms that support atomic watermarks, program the
4897 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4898 * will be the intermediate values that are safe for both pre- and
4899 * post- vblank; when vblank happens, the 'active' values will be set
4900 * to the final 'target' values and we'll do this again to get the
4901 * optimal watermarks. For gen9+ platforms, the values we program here
4902 * will be the final target values which will get automatically latched
4903 * at vblank time; no further programming will be necessary.
4904 *
4905 * If a platform hasn't been transitioned to atomic watermarks yet,
4906 * we'll continue to update watermarks the old way, if flags tell
4907 * us to.
4908 */
4909 if (dev_priv->display.initial_watermarks != NULL)
4910 dev_priv->display.initial_watermarks(pipe_config);
4911 else if (pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004912 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004913}
4914
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004915static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004916{
4917 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004919 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004920 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004921
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004922 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004923
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004924 drm_for_each_plane_mask(p, dev, plane_mask)
4925 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004926
Daniel Vetterf99d7062014-06-19 16:01:59 +02004927 /*
4928 * FIXME: Once we grow proper nuclear flip support out of this we need
4929 * to compute the mask of flip planes precisely. For the time being
4930 * consider this a flip to a NULL plane.
4931 */
4932 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004933}
4934
Jesse Barnesf67a5592011-01-05 10:31:48 -08004935static void ironlake_crtc_enable(struct drm_crtc *crtc)
4936{
4937 struct drm_device *dev = crtc->dev;
4938 struct drm_i915_private *dev_priv = dev->dev_private;
4939 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004940 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004941 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004942
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004943 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004944 return;
4945
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004946 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004947 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4948
4949 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004950 intel_prepare_shared_dpll(intel_crtc);
4951
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004952 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304953 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004954
4955 intel_set_pipe_timings(intel_crtc);
4956
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004957 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004958 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004959 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004960 }
4961
4962 ironlake_set_pipeconf(crtc);
4963
Jesse Barnesf67a5592011-01-05 10:31:48 -08004964 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004965
Daniel Vettera72e4c92014-09-30 10:56:47 +02004966 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004967
Daniel Vetterf6736a12013-06-05 13:34:30 +02004968 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004969 if (encoder->pre_enable)
4970 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004971
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004972 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004973 /* Note: FDI PLL enabling _must_ be done before we enable the
4974 * cpu pipes, hence this is separate from all the other fdi/pch
4975 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004976 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004977 } else {
4978 assert_fdi_tx_disabled(dev_priv, pipe);
4979 assert_fdi_rx_disabled(dev_priv, pipe);
4980 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004981
Jesse Barnesb074cec2013-04-25 12:55:02 -07004982 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004983
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004984 /*
4985 * On ILK+ LUT must be loaded before the pipe is running but with
4986 * clocks enabled
4987 */
4988 intel_crtc_load_lut(crtc);
4989
Imre Deak1d5bf5d2016-02-29 22:10:33 +02004990 if (dev_priv->display.initial_watermarks != NULL)
4991 dev_priv->display.initial_watermarks(intel_crtc->config);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004992 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004993
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004994 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004995 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004996
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004997 assert_vblank_disabled(crtc);
4998 drm_crtc_vblank_on(crtc);
4999
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02005000 for_each_encoder_on_crtc(dev, crtc, encoder)
5001 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02005002
5003 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02005004 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005005
5006 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5007 if (intel_crtc->config->has_pch_encoder)
5008 intel_wait_for_vblank(dev, pipe);
5009 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005010}
5011
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005012/* IPS only exists on ULT machines and is tied to pipe A. */
5013static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5014{
Damien Lespiauf5adf942013-06-24 18:29:34 +01005015 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005016}
5017
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005018static void haswell_crtc_enable(struct drm_crtc *crtc)
5019{
5020 struct drm_device *dev = crtc->dev;
5021 struct drm_i915_private *dev_priv = dev->dev_private;
5022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5023 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005024 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
5025 struct intel_crtc_state *pipe_config =
5026 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005027
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005028 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005029 return;
5030
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005031 if (intel_crtc->config->has_pch_encoder)
5032 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5033 false);
5034
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005035 if (intel_crtc_to_shared_dpll(intel_crtc))
5036 intel_enable_shared_dpll(intel_crtc);
5037
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005038 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305039 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005040
5041 intel_set_pipe_timings(intel_crtc);
5042
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005043 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5044 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5045 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005046 }
5047
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005048 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005049 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005050 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005051 }
5052
5053 haswell_set_pipeconf(crtc);
5054
5055 intel_set_pipe_csc(crtc);
5056
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005057 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005058
Daniel Vetter6b698512015-11-28 11:05:39 +01005059 if (intel_crtc->config->has_pch_encoder)
5060 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5061 else
5062 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5063
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305064 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005065 if (encoder->pre_enable)
5066 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305067 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005068
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005069 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005070 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005071
Jani Nikulaa65347b2015-11-27 12:21:46 +02005072 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305073 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005074
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005075 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005076 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005077 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005078 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005079
5080 /*
5081 * On ILK+ LUT must be loaded before the pipe is running but with
5082 * clocks enabled
5083 */
5084 intel_crtc_load_lut(crtc);
5085
Paulo Zanoni1f544382012-10-24 11:32:00 -02005086 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005087 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305088 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005089
Imre Deak1d5bf5d2016-02-29 22:10:33 +02005090 if (dev_priv->display.initial_watermarks != NULL)
5091 dev_priv->display.initial_watermarks(pipe_config);
5092 else
5093 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005094 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005095
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005096 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005097 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005098
Jani Nikulaa65347b2015-11-27 12:21:46 +02005099 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005100 intel_ddi_set_vc_payload_alloc(crtc, true);
5101
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005102 assert_vblank_disabled(crtc);
5103 drm_crtc_vblank_on(crtc);
5104
Jani Nikula8807e552013-08-30 19:40:32 +03005105 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005106 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005107 intel_opregion_notify_encoder(encoder, true);
5108 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005109
Daniel Vetter6b698512015-11-28 11:05:39 +01005110 if (intel_crtc->config->has_pch_encoder) {
5111 intel_wait_for_vblank(dev, pipe);
5112 intel_wait_for_vblank(dev, pipe);
5113 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005114 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5115 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005116 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005117
Paulo Zanonie4916942013-09-20 16:21:19 -03005118 /* If we change the relative order between pipe/planes enabling, we need
5119 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005120 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5121 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5122 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5123 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5124 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005125}
5126
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005127static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005128{
5129 struct drm_device *dev = crtc->base.dev;
5130 struct drm_i915_private *dev_priv = dev->dev_private;
5131 int pipe = crtc->pipe;
5132
5133 /* To avoid upsetting the power well on haswell only disable the pfit if
5134 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005135 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005136 I915_WRITE(PF_CTL(pipe), 0);
5137 I915_WRITE(PF_WIN_POS(pipe), 0);
5138 I915_WRITE(PF_WIN_SZ(pipe), 0);
5139 }
5140}
5141
Jesse Barnes6be4a602010-09-10 10:26:01 -07005142static void ironlake_crtc_disable(struct drm_crtc *crtc)
5143{
5144 struct drm_device *dev = crtc->dev;
5145 struct drm_i915_private *dev_priv = dev->dev_private;
5146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005147 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005148 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005149
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005150 if (intel_crtc->config->has_pch_encoder)
5151 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5152
Daniel Vetterea9d7582012-07-10 10:42:52 +02005153 for_each_encoder_on_crtc(dev, crtc, encoder)
5154 encoder->disable(encoder);
5155
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005156 drm_crtc_vblank_off(crtc);
5157 assert_vblank_disabled(crtc);
5158
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005159 /*
5160 * Sometimes spurious CPU pipe underruns happen when the
5161 * pipe is already disabled, but FDI RX/TX is still enabled.
5162 * Happens at least with VGA+HDMI cloning. Suppress them.
5163 */
5164 if (intel_crtc->config->has_pch_encoder)
5165 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5166
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005167 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005168
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005169 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005170
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005171 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005172 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005173 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5174 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005175
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005176 for_each_encoder_on_crtc(dev, crtc, encoder)
5177 if (encoder->post_disable)
5178 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005179
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005180 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005181 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005182
Daniel Vetterd925c592013-06-05 13:34:04 +02005183 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005184 i915_reg_t reg;
5185 u32 temp;
5186
Daniel Vetterd925c592013-06-05 13:34:04 +02005187 /* disable TRANS_DP_CTL */
5188 reg = TRANS_DP_CTL(pipe);
5189 temp = I915_READ(reg);
5190 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5191 TRANS_DP_PORT_SEL_MASK);
5192 temp |= TRANS_DP_PORT_SEL_NONE;
5193 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005194
Daniel Vetterd925c592013-06-05 13:34:04 +02005195 /* disable DPLL_SEL */
5196 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005197 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005198 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005199 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005200
Daniel Vetterd925c592013-06-05 13:34:04 +02005201 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005202 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005203
5204 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005205}
5206
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005207static void haswell_crtc_disable(struct drm_crtc *crtc)
5208{
5209 struct drm_device *dev = crtc->dev;
5210 struct drm_i915_private *dev_priv = dev->dev_private;
5211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5212 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005213 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005214
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005215 if (intel_crtc->config->has_pch_encoder)
5216 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5217 false);
5218
Jani Nikula8807e552013-08-30 19:40:32 +03005219 for_each_encoder_on_crtc(dev, crtc, encoder) {
5220 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005221 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005222 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005223
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005224 drm_crtc_vblank_off(crtc);
5225 assert_vblank_disabled(crtc);
5226
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005227 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005228
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005229 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005230 intel_ddi_set_vc_payload_alloc(crtc, false);
5231
Jani Nikulaa65347b2015-11-27 12:21:46 +02005232 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305233 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005234
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005235 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005236 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005237 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005238 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005239
Jani Nikulaa65347b2015-11-27 12:21:46 +02005240 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305241 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005242
Imre Deak97b040a2014-06-25 22:01:50 +03005243 for_each_encoder_on_crtc(dev, crtc, encoder)
5244 if (encoder->post_disable)
5245 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005246
Ville Syrjälä92966a32015-12-08 16:05:48 +02005247 if (intel_crtc->config->has_pch_encoder) {
5248 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005249 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005250 intel_ddi_fdi_disable(crtc);
5251
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005252 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5253 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005254 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005255}
5256
Jesse Barnes2dd24552013-04-25 12:55:01 -07005257static void i9xx_pfit_enable(struct intel_crtc *crtc)
5258{
5259 struct drm_device *dev = crtc->base.dev;
5260 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005261 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005262
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005263 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005264 return;
5265
Daniel Vetterc0b03412013-05-28 12:05:54 +02005266 /*
5267 * The panel fitter should only be adjusted whilst the pipe is disabled,
5268 * according to register description and PRM.
5269 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005270 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5271 assert_pipe_disabled(dev_priv, crtc->pipe);
5272
Jesse Barnesb074cec2013-04-25 12:55:02 -07005273 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5274 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005275
5276 /* Border color in case we don't scale up to the full screen. Black by
5277 * default, change to something else for debugging. */
5278 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005279}
5280
Dave Airlied05410f2014-06-05 13:22:59 +10005281static enum intel_display_power_domain port_to_power_domain(enum port port)
5282{
5283 switch (port) {
5284 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005285 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005286 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005287 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005288 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005289 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005290 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005291 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005292 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005293 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005294 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005295 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005296 return POWER_DOMAIN_PORT_OTHER;
5297 }
5298}
5299
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005300static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5301{
5302 switch (port) {
5303 case PORT_A:
5304 return POWER_DOMAIN_AUX_A;
5305 case PORT_B:
5306 return POWER_DOMAIN_AUX_B;
5307 case PORT_C:
5308 return POWER_DOMAIN_AUX_C;
5309 case PORT_D:
5310 return POWER_DOMAIN_AUX_D;
5311 case PORT_E:
5312 /* FIXME: Check VBT for actual wiring of PORT E */
5313 return POWER_DOMAIN_AUX_D;
5314 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005315 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005316 return POWER_DOMAIN_AUX_A;
5317 }
5318}
5319
Imre Deak319be8a2014-03-04 19:22:57 +02005320enum intel_display_power_domain
5321intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005322{
Imre Deak319be8a2014-03-04 19:22:57 +02005323 struct drm_device *dev = intel_encoder->base.dev;
5324 struct intel_digital_port *intel_dig_port;
5325
5326 switch (intel_encoder->type) {
5327 case INTEL_OUTPUT_UNKNOWN:
5328 /* Only DDI platforms should ever use this output type */
5329 WARN_ON_ONCE(!HAS_DDI(dev));
5330 case INTEL_OUTPUT_DISPLAYPORT:
5331 case INTEL_OUTPUT_HDMI:
5332 case INTEL_OUTPUT_EDP:
5333 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005334 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005335 case INTEL_OUTPUT_DP_MST:
5336 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5337 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005338 case INTEL_OUTPUT_ANALOG:
5339 return POWER_DOMAIN_PORT_CRT;
5340 case INTEL_OUTPUT_DSI:
5341 return POWER_DOMAIN_PORT_DSI;
5342 default:
5343 return POWER_DOMAIN_PORT_OTHER;
5344 }
5345}
5346
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005347enum intel_display_power_domain
5348intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5349{
5350 struct drm_device *dev = intel_encoder->base.dev;
5351 struct intel_digital_port *intel_dig_port;
5352
5353 switch (intel_encoder->type) {
5354 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005355 case INTEL_OUTPUT_HDMI:
5356 /*
5357 * Only DDI platforms should ever use these output types.
5358 * We can get here after the HDMI detect code has already set
5359 * the type of the shared encoder. Since we can't be sure
5360 * what's the status of the given connectors, play safe and
5361 * run the DP detection too.
5362 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005363 WARN_ON_ONCE(!HAS_DDI(dev));
5364 case INTEL_OUTPUT_DISPLAYPORT:
5365 case INTEL_OUTPUT_EDP:
5366 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5367 return port_to_aux_power_domain(intel_dig_port->port);
5368 case INTEL_OUTPUT_DP_MST:
5369 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5370 return port_to_aux_power_domain(intel_dig_port->port);
5371 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005372 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005373 return POWER_DOMAIN_AUX_A;
5374 }
5375}
5376
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005377static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
5378 struct intel_crtc_state *crtc_state)
Imre Deak319be8a2014-03-04 19:22:57 +02005379{
5380 struct drm_device *dev = crtc->dev;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005381 struct drm_encoder *encoder;
Imre Deak319be8a2014-03-04 19:22:57 +02005382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5383 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005384 unsigned long mask;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005385 enum transcoder transcoder = crtc_state->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005386
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005387 if (!crtc_state->base.active)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005388 return 0;
5389
Imre Deak77d22dc2014-03-05 16:20:52 +02005390 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5391 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005392 if (crtc_state->pch_pfit.enabled ||
5393 crtc_state->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005394 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5395
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005396 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5397 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5398
Imre Deak319be8a2014-03-04 19:22:57 +02005399 mask |= BIT(intel_display_port_power_domain(intel_encoder));
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005400 }
Imre Deak319be8a2014-03-04 19:22:57 +02005401
Imre Deak77d22dc2014-03-05 16:20:52 +02005402 return mask;
5403}
5404
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005405static unsigned long
5406modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5407 struct intel_crtc_state *crtc_state)
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005408{
5409 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5411 enum intel_display_power_domain domain;
5412 unsigned long domains, new_domains, old_domains;
5413
5414 old_domains = intel_crtc->enabled_power_domains;
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +01005415 intel_crtc->enabled_power_domains = new_domains =
5416 get_crtc_power_domains(crtc, crtc_state);
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005417
5418 domains = new_domains & ~old_domains;
5419
5420 for_each_power_domain(domain, domains)
5421 intel_display_power_get(dev_priv, domain);
5422
5423 return old_domains & ~new_domains;
5424}
5425
5426static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5427 unsigned long domains)
5428{
5429 enum intel_display_power_domain domain;
5430
5431 for_each_power_domain(domain, domains)
5432 intel_display_power_put(dev_priv, domain);
5433}
5434
Mika Kaholaadafdc62015-08-18 14:36:59 +03005435static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5436{
5437 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5438
5439 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5440 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5441 return max_cdclk_freq;
5442 else if (IS_CHERRYVIEW(dev_priv))
5443 return max_cdclk_freq*95/100;
5444 else if (INTEL_INFO(dev_priv)->gen < 4)
5445 return 2*max_cdclk_freq*90/100;
5446 else
5447 return max_cdclk_freq*90/100;
5448}
5449
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005450static void intel_update_max_cdclk(struct drm_device *dev)
5451{
5452 struct drm_i915_private *dev_priv = dev->dev_private;
5453
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005454 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005455 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5456
5457 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5458 dev_priv->max_cdclk_freq = 675000;
5459 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5460 dev_priv->max_cdclk_freq = 540000;
5461 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5462 dev_priv->max_cdclk_freq = 450000;
5463 else
5464 dev_priv->max_cdclk_freq = 337500;
5465 } else if (IS_BROADWELL(dev)) {
5466 /*
5467 * FIXME with extra cooling we can allow
5468 * 540 MHz for ULX and 675 Mhz for ULT.
5469 * How can we know if extra cooling is
5470 * available? PCI ID, VTB, something else?
5471 */
5472 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5473 dev_priv->max_cdclk_freq = 450000;
5474 else if (IS_BDW_ULX(dev))
5475 dev_priv->max_cdclk_freq = 450000;
5476 else if (IS_BDW_ULT(dev))
5477 dev_priv->max_cdclk_freq = 540000;
5478 else
5479 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005480 } else if (IS_CHERRYVIEW(dev)) {
5481 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005482 } else if (IS_VALLEYVIEW(dev)) {
5483 dev_priv->max_cdclk_freq = 400000;
5484 } else {
5485 /* otherwise assume cdclk is fixed */
5486 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5487 }
5488
Mika Kaholaadafdc62015-08-18 14:36:59 +03005489 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5490
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005491 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5492 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005493
5494 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5495 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005496}
5497
5498static void intel_update_cdclk(struct drm_device *dev)
5499{
5500 struct drm_i915_private *dev_priv = dev->dev_private;
5501
5502 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5503 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5504 dev_priv->cdclk_freq);
5505
5506 /*
5507 * Program the gmbus_freq based on the cdclk frequency.
5508 * BSpec erroneously claims we should aim for 4MHz, but
5509 * in fact 1MHz is the correct frequency.
5510 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005511 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005512 /*
5513 * Program the gmbus_freq based on the cdclk frequency.
5514 * BSpec erroneously claims we should aim for 4MHz, but
5515 * in fact 1MHz is the correct frequency.
5516 */
5517 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5518 }
5519
5520 if (dev_priv->max_cdclk_freq == 0)
5521 intel_update_max_cdclk(dev);
5522}
5523
Damien Lespiau70d0c572015-06-04 18:21:29 +01005524static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305525{
5526 struct drm_i915_private *dev_priv = dev->dev_private;
5527 uint32_t divider;
5528 uint32_t ratio;
5529 uint32_t current_freq;
5530 int ret;
5531
5532 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5533 switch (frequency) {
5534 case 144000:
5535 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5536 ratio = BXT_DE_PLL_RATIO(60);
5537 break;
5538 case 288000:
5539 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5540 ratio = BXT_DE_PLL_RATIO(60);
5541 break;
5542 case 384000:
5543 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5544 ratio = BXT_DE_PLL_RATIO(60);
5545 break;
5546 case 576000:
5547 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5548 ratio = BXT_DE_PLL_RATIO(60);
5549 break;
5550 case 624000:
5551 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5552 ratio = BXT_DE_PLL_RATIO(65);
5553 break;
5554 case 19200:
5555 /*
5556 * Bypass frequency with DE PLL disabled. Init ratio, divider
5557 * to suppress GCC warning.
5558 */
5559 ratio = 0;
5560 divider = 0;
5561 break;
5562 default:
5563 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5564
5565 return;
5566 }
5567
5568 mutex_lock(&dev_priv->rps.hw_lock);
5569 /* Inform power controller of upcoming frequency change */
5570 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5571 0x80000000);
5572 mutex_unlock(&dev_priv->rps.hw_lock);
5573
5574 if (ret) {
5575 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5576 ret, frequency);
5577 return;
5578 }
5579
5580 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5581 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5582 current_freq = current_freq * 500 + 1000;
5583
5584 /*
5585 * DE PLL has to be disabled when
5586 * - setting to 19.2MHz (bypass, PLL isn't used)
5587 * - before setting to 624MHz (PLL needs toggling)
5588 * - before setting to any frequency from 624MHz (PLL needs toggling)
5589 */
5590 if (frequency == 19200 || frequency == 624000 ||
5591 current_freq == 624000) {
5592 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5593 /* Timeout 200us */
5594 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5595 1))
5596 DRM_ERROR("timout waiting for DE PLL unlock\n");
5597 }
5598
5599 if (frequency != 19200) {
5600 uint32_t val;
5601
5602 val = I915_READ(BXT_DE_PLL_CTL);
5603 val &= ~BXT_DE_PLL_RATIO_MASK;
5604 val |= ratio;
5605 I915_WRITE(BXT_DE_PLL_CTL, val);
5606
5607 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5608 /* Timeout 200us */
5609 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5610 DRM_ERROR("timeout waiting for DE PLL lock\n");
5611
5612 val = I915_READ(CDCLK_CTL);
5613 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5614 val |= divider;
5615 /*
5616 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5617 * enable otherwise.
5618 */
5619 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5620 if (frequency >= 500000)
5621 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5622
5623 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5624 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5625 val |= (frequency - 1000) / 500;
5626 I915_WRITE(CDCLK_CTL, val);
5627 }
5628
5629 mutex_lock(&dev_priv->rps.hw_lock);
5630 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5631 DIV_ROUND_UP(frequency, 25000));
5632 mutex_unlock(&dev_priv->rps.hw_lock);
5633
5634 if (ret) {
5635 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5636 ret, frequency);
5637 return;
5638 }
5639
Damien Lespiaua47871b2015-06-04 18:21:34 +01005640 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305641}
5642
5643void broxton_init_cdclk(struct drm_device *dev)
5644{
5645 struct drm_i915_private *dev_priv = dev->dev_private;
5646 uint32_t val;
5647
5648 /*
5649 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5650 * or else the reset will hang because there is no PCH to respond.
5651 * Move the handshake programming to initialization sequence.
5652 * Previously was left up to BIOS.
5653 */
5654 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5655 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5656 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5657
5658 /* Enable PG1 for cdclk */
5659 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5660
5661 /* check if cd clock is enabled */
5662 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5663 DRM_DEBUG_KMS("Display already initialized\n");
5664 return;
5665 }
5666
5667 /*
5668 * FIXME:
5669 * - The initial CDCLK needs to be read from VBT.
5670 * Need to make this change after VBT has changes for BXT.
5671 * - check if setting the max (or any) cdclk freq is really necessary
5672 * here, it belongs to modeset time
5673 */
5674 broxton_set_cdclk(dev, 624000);
5675
5676 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005677 POSTING_READ(DBUF_CTL);
5678
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305679 udelay(10);
5680
5681 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5682 DRM_ERROR("DBuf power enable timeout!\n");
5683}
5684
5685void broxton_uninit_cdclk(struct drm_device *dev)
5686{
5687 struct drm_i915_private *dev_priv = dev->dev_private;
5688
5689 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005690 POSTING_READ(DBUF_CTL);
5691
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305692 udelay(10);
5693
5694 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5695 DRM_ERROR("DBuf power disable timeout!\n");
5696
5697 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5698 broxton_set_cdclk(dev, 19200);
5699
5700 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5701}
5702
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005703static const struct skl_cdclk_entry {
5704 unsigned int freq;
5705 unsigned int vco;
5706} skl_cdclk_frequencies[] = {
5707 { .freq = 308570, .vco = 8640 },
5708 { .freq = 337500, .vco = 8100 },
5709 { .freq = 432000, .vco = 8640 },
5710 { .freq = 450000, .vco = 8100 },
5711 { .freq = 540000, .vco = 8100 },
5712 { .freq = 617140, .vco = 8640 },
5713 { .freq = 675000, .vco = 8100 },
5714};
5715
5716static unsigned int skl_cdclk_decimal(unsigned int freq)
5717{
5718 return (freq - 1000) / 500;
5719}
5720
5721static unsigned int skl_cdclk_get_vco(unsigned int freq)
5722{
5723 unsigned int i;
5724
5725 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5726 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5727
5728 if (e->freq == freq)
5729 return e->vco;
5730 }
5731
5732 return 8100;
5733}
5734
5735static void
5736skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5737{
5738 unsigned int min_freq;
5739 u32 val;
5740
5741 /* select the minimum CDCLK before enabling DPLL 0 */
5742 val = I915_READ(CDCLK_CTL);
5743 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5744 val |= CDCLK_FREQ_337_308;
5745
5746 if (required_vco == 8640)
5747 min_freq = 308570;
5748 else
5749 min_freq = 337500;
5750
5751 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5752
5753 I915_WRITE(CDCLK_CTL, val);
5754 POSTING_READ(CDCLK_CTL);
5755
5756 /*
5757 * We always enable DPLL0 with the lowest link rate possible, but still
5758 * taking into account the VCO required to operate the eDP panel at the
5759 * desired frequency. The usual DP link rates operate with a VCO of
5760 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5761 * The modeset code is responsible for the selection of the exact link
5762 * rate later on, with the constraint of choosing a frequency that
5763 * works with required_vco.
5764 */
5765 val = I915_READ(DPLL_CTRL1);
5766
5767 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5768 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5769 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5770 if (required_vco == 8640)
5771 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5772 SKL_DPLL0);
5773 else
5774 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5775 SKL_DPLL0);
5776
5777 I915_WRITE(DPLL_CTRL1, val);
5778 POSTING_READ(DPLL_CTRL1);
5779
5780 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5781
5782 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5783 DRM_ERROR("DPLL0 not locked\n");
5784}
5785
5786static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5787{
5788 int ret;
5789 u32 val;
5790
5791 /* inform PCU we want to change CDCLK */
5792 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5793 mutex_lock(&dev_priv->rps.hw_lock);
5794 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5795 mutex_unlock(&dev_priv->rps.hw_lock);
5796
5797 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5798}
5799
5800static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5801{
5802 unsigned int i;
5803
5804 for (i = 0; i < 15; i++) {
5805 if (skl_cdclk_pcu_ready(dev_priv))
5806 return true;
5807 udelay(10);
5808 }
5809
5810 return false;
5811}
5812
5813static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5814{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005815 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005816 u32 freq_select, pcu_ack;
5817
5818 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5819
5820 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5821 DRM_ERROR("failed to inform PCU about cdclk change\n");
5822 return;
5823 }
5824
5825 /* set CDCLK_CTL */
5826 switch(freq) {
5827 case 450000:
5828 case 432000:
5829 freq_select = CDCLK_FREQ_450_432;
5830 pcu_ack = 1;
5831 break;
5832 case 540000:
5833 freq_select = CDCLK_FREQ_540;
5834 pcu_ack = 2;
5835 break;
5836 case 308570:
5837 case 337500:
5838 default:
5839 freq_select = CDCLK_FREQ_337_308;
5840 pcu_ack = 0;
5841 break;
5842 case 617140:
5843 case 675000:
5844 freq_select = CDCLK_FREQ_675_617;
5845 pcu_ack = 3;
5846 break;
5847 }
5848
5849 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5850 POSTING_READ(CDCLK_CTL);
5851
5852 /* inform PCU of the change */
5853 mutex_lock(&dev_priv->rps.hw_lock);
5854 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5855 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005856
5857 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005858}
5859
5860void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5861{
5862 /* disable DBUF power */
5863 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5864 POSTING_READ(DBUF_CTL);
5865
5866 udelay(10);
5867
5868 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5869 DRM_ERROR("DBuf power disable timeout\n");
5870
Imre Deakab96c1ee2015-11-04 19:24:18 +02005871 /* disable DPLL0 */
5872 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5873 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5874 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005875}
5876
5877void skl_init_cdclk(struct drm_i915_private *dev_priv)
5878{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005879 unsigned int required_vco;
5880
Gary Wang39d9b852015-08-28 16:40:34 +08005881 /* DPLL0 not enabled (happens on early BIOS versions) */
5882 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5883 /* enable DPLL0 */
5884 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5885 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005886 }
5887
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005888 /* set CDCLK to the frequency the BIOS chose */
5889 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5890
5891 /* enable DBUF power */
5892 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5893 POSTING_READ(DBUF_CTL);
5894
5895 udelay(10);
5896
5897 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5898 DRM_ERROR("DBuf power enable timeout\n");
5899}
5900
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305901int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5902{
5903 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5904 uint32_t cdctl = I915_READ(CDCLK_CTL);
5905 int freq = dev_priv->skl_boot_cdclk;
5906
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305907 /*
5908 * check if the pre-os intialized the display
5909 * There is SWF18 scratchpad register defined which is set by the
5910 * pre-os which can be used by the OS drivers to check the status
5911 */
5912 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5913 goto sanitize;
5914
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305915 /* Is PLL enabled and locked ? */
5916 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5917 goto sanitize;
5918
5919 /* DPLL okay; verify the cdclock
5920 *
5921 * Noticed in some instances that the freq selection is correct but
5922 * decimal part is programmed wrong from BIOS where pre-os does not
5923 * enable display. Verify the same as well.
5924 */
5925 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5926 /* All well; nothing to sanitize */
5927 return false;
5928sanitize:
5929 /*
5930 * As of now initialize with max cdclk till
5931 * we get dynamic cdclk support
5932 * */
5933 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5934 skl_init_cdclk(dev_priv);
5935
5936 /* we did have to sanitize */
5937 return true;
5938}
5939
Jesse Barnes30a970c2013-11-04 13:48:12 -08005940/* Adjust CDclk dividers to allow high res or save power if possible */
5941static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5942{
5943 struct drm_i915_private *dev_priv = dev->dev_private;
5944 u32 val, cmd;
5945
Vandana Kannan164dfd22014-11-24 13:37:41 +05305946 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5947 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005948
Ville Syrjälädfcab172014-06-13 13:37:47 +03005949 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005950 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005951 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005952 cmd = 1;
5953 else
5954 cmd = 0;
5955
5956 mutex_lock(&dev_priv->rps.hw_lock);
5957 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5958 val &= ~DSPFREQGUAR_MASK;
5959 val |= (cmd << DSPFREQGUAR_SHIFT);
5960 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5961 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5962 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5963 50)) {
5964 DRM_ERROR("timed out waiting for CDclk change\n");
5965 }
5966 mutex_unlock(&dev_priv->rps.hw_lock);
5967
Ville Syrjälä54433e92015-05-26 20:42:31 +03005968 mutex_lock(&dev_priv->sb_lock);
5969
Ville Syrjälädfcab172014-06-13 13:37:47 +03005970 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005971 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005972
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005973 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005974
Jesse Barnes30a970c2013-11-04 13:48:12 -08005975 /* adjust cdclk divider */
5976 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005977 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005978 val |= divider;
5979 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005980
5981 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005982 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005983 50))
5984 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005985 }
5986
Jesse Barnes30a970c2013-11-04 13:48:12 -08005987 /* adjust self-refresh exit latency value */
5988 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5989 val &= ~0x7f;
5990
5991 /*
5992 * For high bandwidth configs, we set a higher latency in the bunit
5993 * so that the core display fetch happens in time to avoid underruns.
5994 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005995 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005996 val |= 4500 / 250; /* 4.5 usec */
5997 else
5998 val |= 3000 / 250; /* 3.0 usec */
5999 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006000
Ville Syrjäläa5805162015-05-26 20:42:30 +03006001 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006002
Ville Syrjäläb6283052015-06-03 15:45:07 +03006003 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006004}
6005
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006006static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6007{
6008 struct drm_i915_private *dev_priv = dev->dev_private;
6009 u32 val, cmd;
6010
Vandana Kannan164dfd22014-11-24 13:37:41 +05306011 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6012 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006013
6014 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006015 case 333333:
6016 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006017 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006018 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006019 break;
6020 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006021 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006022 return;
6023 }
6024
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006025 /*
6026 * Specs are full of misinformation, but testing on actual
6027 * hardware has shown that we just need to write the desired
6028 * CCK divider into the Punit register.
6029 */
6030 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6031
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006032 mutex_lock(&dev_priv->rps.hw_lock);
6033 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6034 val &= ~DSPFREQGUAR_MASK_CHV;
6035 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6036 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6037 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6038 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6039 50)) {
6040 DRM_ERROR("timed out waiting for CDclk change\n");
6041 }
6042 mutex_unlock(&dev_priv->rps.hw_lock);
6043
Ville Syrjäläb6283052015-06-03 15:45:07 +03006044 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006045}
6046
Jesse Barnes30a970c2013-11-04 13:48:12 -08006047static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6048 int max_pixclk)
6049{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006050 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006051 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006052
Jesse Barnes30a970c2013-11-04 13:48:12 -08006053 /*
6054 * Really only a few cases to deal with, as only 4 CDclks are supported:
6055 * 200MHz
6056 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006057 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006058 * 400MHz (VLV only)
6059 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6060 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006061 *
6062 * We seem to get an unstable or solid color picture at 200MHz.
6063 * Not sure what's wrong. For now use 200MHz only when all pipes
6064 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006065 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006066 if (!IS_CHERRYVIEW(dev_priv) &&
6067 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006068 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006069 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006070 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006071 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006072 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006073 else
6074 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006075}
6076
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306077static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6078 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006079{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306080 /*
6081 * FIXME:
6082 * - remove the guardband, it's not needed on BXT
6083 * - set 19.2MHz bypass frequency if there are no active pipes
6084 */
6085 if (max_pixclk > 576000*9/10)
6086 return 624000;
6087 else if (max_pixclk > 384000*9/10)
6088 return 576000;
6089 else if (max_pixclk > 288000*9/10)
6090 return 384000;
6091 else if (max_pixclk > 144000*9/10)
6092 return 288000;
6093 else
6094 return 144000;
6095}
6096
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006097/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006098static int intel_mode_max_pixclk(struct drm_device *dev,
6099 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006100{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006101 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6102 struct drm_i915_private *dev_priv = dev->dev_private;
6103 struct drm_crtc *crtc;
6104 struct drm_crtc_state *crtc_state;
6105 unsigned max_pixclk = 0, i;
6106 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006107
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006108 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6109 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006110
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006111 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6112 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006113
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006114 if (crtc_state->enable)
6115 pixclk = crtc_state->adjusted_mode.crtc_clock;
6116
6117 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006118 }
6119
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006120 for_each_pipe(dev_priv, pipe)
6121 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6122
Jesse Barnes30a970c2013-11-04 13:48:12 -08006123 return max_pixclk;
6124}
6125
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006126static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006127{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006128 struct drm_device *dev = state->dev;
6129 struct drm_i915_private *dev_priv = dev->dev_private;
6130 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006131 struct intel_atomic_state *intel_state =
6132 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006133
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006134 if (max_pixclk < 0)
6135 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006136
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006137 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006138 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306139
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006140 if (!intel_state->active_crtcs)
6141 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6142
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006143 return 0;
6144}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006145
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006146static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6147{
6148 struct drm_device *dev = state->dev;
6149 struct drm_i915_private *dev_priv = dev->dev_private;
6150 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006151 struct intel_atomic_state *intel_state =
6152 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006153
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006154 if (max_pixclk < 0)
6155 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006156
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006157 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006158 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006159
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006160 if (!intel_state->active_crtcs)
6161 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6162
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006163 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006164}
6165
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006166static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6167{
6168 unsigned int credits, default_credits;
6169
6170 if (IS_CHERRYVIEW(dev_priv))
6171 default_credits = PFI_CREDIT(12);
6172 else
6173 default_credits = PFI_CREDIT(8);
6174
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006175 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006176 /* CHV suggested value is 31 or 63 */
6177 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006178 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006179 else
6180 credits = PFI_CREDIT(15);
6181 } else {
6182 credits = default_credits;
6183 }
6184
6185 /*
6186 * WA - write default credits before re-programming
6187 * FIXME: should we also set the resend bit here?
6188 */
6189 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6190 default_credits);
6191
6192 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6193 credits | PFI_CREDIT_RESEND);
6194
6195 /*
6196 * FIXME is this guaranteed to clear
6197 * immediately or should we poll for it?
6198 */
6199 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6200}
6201
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006202static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006203{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006204 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006205 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006206 struct intel_atomic_state *old_intel_state =
6207 to_intel_atomic_state(old_state);
6208 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006209
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006210 /*
6211 * FIXME: We can end up here with all power domains off, yet
6212 * with a CDCLK frequency other than the minimum. To account
6213 * for this take the PIPE-A power domain, which covers the HW
6214 * blocks needed for the following programming. This can be
6215 * removed once it's guaranteed that we get here either with
6216 * the minimum CDCLK set, or the required power domains
6217 * enabled.
6218 */
6219 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006220
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006221 if (IS_CHERRYVIEW(dev))
6222 cherryview_set_cdclk(dev, req_cdclk);
6223 else
6224 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006225
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006226 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006227
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006228 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006229}
6230
Jesse Barnes89b667f2013-04-18 14:51:36 -07006231static void valleyview_crtc_enable(struct drm_crtc *crtc)
6232{
6233 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006234 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6236 struct intel_encoder *encoder;
6237 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006238
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006239 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006240 return;
6241
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006242 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306243 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006244
6245 intel_set_pipe_timings(intel_crtc);
6246
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006247 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6248 struct drm_i915_private *dev_priv = dev->dev_private;
6249
6250 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6251 I915_WRITE(CHV_CANVAS(pipe), 0);
6252 }
6253
Daniel Vetter5b18e572014-04-24 23:55:06 +02006254 i9xx_set_pipeconf(intel_crtc);
6255
Jesse Barnes89b667f2013-04-18 14:51:36 -07006256 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006257
Daniel Vettera72e4c92014-09-30 10:56:47 +02006258 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006259
Jesse Barnes89b667f2013-04-18 14:51:36 -07006260 for_each_encoder_on_crtc(dev, crtc, encoder)
6261 if (encoder->pre_pll_enable)
6262 encoder->pre_pll_enable(encoder);
6263
Jani Nikulaa65347b2015-11-27 12:21:46 +02006264 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006265 if (IS_CHERRYVIEW(dev)) {
6266 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006267 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006268 } else {
6269 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006270 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006271 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006272 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006273
6274 for_each_encoder_on_crtc(dev, crtc, encoder)
6275 if (encoder->pre_enable)
6276 encoder->pre_enable(encoder);
6277
Jesse Barnes2dd24552013-04-25 12:55:01 -07006278 i9xx_pfit_enable(intel_crtc);
6279
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006280 intel_crtc_load_lut(crtc);
6281
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006282 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006283
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006284 assert_vblank_disabled(crtc);
6285 drm_crtc_vblank_on(crtc);
6286
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006287 for_each_encoder_on_crtc(dev, crtc, encoder)
6288 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006289}
6290
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006291static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6292{
6293 struct drm_device *dev = crtc->base.dev;
6294 struct drm_i915_private *dev_priv = dev->dev_private;
6295
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006296 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6297 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006298}
6299
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006300static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006301{
6302 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006303 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006304 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006305 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006306 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006307
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006308 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006309 return;
6310
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006311 i9xx_set_pll_dividers(intel_crtc);
6312
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006313 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306314 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006315
6316 intel_set_pipe_timings(intel_crtc);
6317
Daniel Vetter5b18e572014-04-24 23:55:06 +02006318 i9xx_set_pipeconf(intel_crtc);
6319
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006320 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006321
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006322 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006323 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006324
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006325 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006326 if (encoder->pre_enable)
6327 encoder->pre_enable(encoder);
6328
Daniel Vetterf6736a12013-06-05 13:34:30 +02006329 i9xx_enable_pll(intel_crtc);
6330
Jesse Barnes2dd24552013-04-25 12:55:01 -07006331 i9xx_pfit_enable(intel_crtc);
6332
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006333 intel_crtc_load_lut(crtc);
6334
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006335 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006336 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006337
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006338 assert_vblank_disabled(crtc);
6339 drm_crtc_vblank_on(crtc);
6340
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006341 for_each_encoder_on_crtc(dev, crtc, encoder)
6342 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006343}
6344
Daniel Vetter87476d62013-04-11 16:29:06 +02006345static void i9xx_pfit_disable(struct intel_crtc *crtc)
6346{
6347 struct drm_device *dev = crtc->base.dev;
6348 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006349
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006350 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006351 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006352
6353 assert_pipe_disabled(dev_priv, crtc->pipe);
6354
Daniel Vetter328d8e82013-05-08 10:36:31 +02006355 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6356 I915_READ(PFIT_CONTROL));
6357 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006358}
6359
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006360static void i9xx_crtc_disable(struct drm_crtc *crtc)
6361{
6362 struct drm_device *dev = crtc->dev;
6363 struct drm_i915_private *dev_priv = dev->dev_private;
6364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006365 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006366 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006367
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006368 /*
6369 * On gen2 planes are double buffered but the pipe isn't, so we must
6370 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006371 * We also need to wait on all gmch platforms because of the
6372 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006373 */
Imre Deak564ed192014-06-13 14:54:21 +03006374 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006375
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006376 for_each_encoder_on_crtc(dev, crtc, encoder)
6377 encoder->disable(encoder);
6378
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006379 drm_crtc_vblank_off(crtc);
6380 assert_vblank_disabled(crtc);
6381
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006382 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006383
Daniel Vetter87476d62013-04-11 16:29:06 +02006384 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006385
Jesse Barnes89b667f2013-04-18 14:51:36 -07006386 for_each_encoder_on_crtc(dev, crtc, encoder)
6387 if (encoder->post_disable)
6388 encoder->post_disable(encoder);
6389
Jani Nikulaa65347b2015-11-27 12:21:46 +02006390 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006391 if (IS_CHERRYVIEW(dev))
6392 chv_disable_pll(dev_priv, pipe);
6393 else if (IS_VALLEYVIEW(dev))
6394 vlv_disable_pll(dev_priv, pipe);
6395 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006396 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006397 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006398
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006399 for_each_encoder_on_crtc(dev, crtc, encoder)
6400 if (encoder->post_pll_disable)
6401 encoder->post_pll_disable(encoder);
6402
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006403 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006404 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006405}
6406
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006407static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006408{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006410 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006411 enum intel_display_power_domain domain;
6412 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006413
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006414 if (!intel_crtc->active)
6415 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006416
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006417 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006418 WARN_ON(intel_crtc->unpin_work);
6419
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006420 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006421
6422 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6423 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006424 }
6425
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006426 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006427 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006428 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006429 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006430 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006431
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006432 domains = intel_crtc->enabled_power_domains;
6433 for_each_power_domain(domain, domains)
6434 intel_display_power_put(dev_priv, domain);
6435 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006436
6437 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6438 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006439}
6440
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006441/*
6442 * turn all crtc's off, but do not adjust state
6443 * This has to be paired with a call to intel_modeset_setup_hw_state.
6444 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006445int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006446{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006447 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006448 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006449 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006450
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006451 state = drm_atomic_helper_suspend(dev);
6452 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006453 if (ret)
6454 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006455 else
6456 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006457 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006458}
6459
Chris Wilsonea5b2132010-08-04 13:50:23 +01006460void intel_encoder_destroy(struct drm_encoder *encoder)
6461{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006462 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006463
Chris Wilsonea5b2132010-08-04 13:50:23 +01006464 drm_encoder_cleanup(encoder);
6465 kfree(intel_encoder);
6466}
6467
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006468/* Cross check the actual hw state with our own modeset state tracking (and it's
6469 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006470static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006471{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006472 struct drm_crtc *crtc = connector->base.state->crtc;
6473
6474 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6475 connector->base.base.id,
6476 connector->base.name);
6477
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006478 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006479 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006480 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006481
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006482 I915_STATE_WARN(!crtc,
6483 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006484
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006485 if (!crtc)
6486 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006487
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006488 I915_STATE_WARN(!crtc->state->active,
6489 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006490
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006491 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006492 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006493
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006494 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006495 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006496
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006497 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006498 "attached encoder crtc differs from connector crtc\n");
6499 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006500 I915_STATE_WARN(crtc && crtc->state->active,
6501 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006502 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6503 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006504 }
6505}
6506
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006507int intel_connector_init(struct intel_connector *connector)
6508{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006509 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006510
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006511 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006512 return -ENOMEM;
6513
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006514 return 0;
6515}
6516
6517struct intel_connector *intel_connector_alloc(void)
6518{
6519 struct intel_connector *connector;
6520
6521 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6522 if (!connector)
6523 return NULL;
6524
6525 if (intel_connector_init(connector) < 0) {
6526 kfree(connector);
6527 return NULL;
6528 }
6529
6530 return connector;
6531}
6532
Daniel Vetterf0947c32012-07-02 13:10:34 +02006533/* Simple connector->get_hw_state implementation for encoders that support only
6534 * one connector and no cloning and hence the encoder state determines the state
6535 * of the connector. */
6536bool intel_connector_get_hw_state(struct intel_connector *connector)
6537{
Daniel Vetter24929352012-07-02 20:28:59 +02006538 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006539 struct intel_encoder *encoder = connector->encoder;
6540
6541 return encoder->get_hw_state(encoder, &pipe);
6542}
6543
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006544static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006545{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006546 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6547 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006548
6549 return 0;
6550}
6551
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006552static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006553 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006554{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006555 struct drm_atomic_state *state = pipe_config->base.state;
6556 struct intel_crtc *other_crtc;
6557 struct intel_crtc_state *other_crtc_state;
6558
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006559 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6560 pipe_name(pipe), pipe_config->fdi_lanes);
6561 if (pipe_config->fdi_lanes > 4) {
6562 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6563 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006564 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006565 }
6566
Paulo Zanonibafb6552013-11-02 21:07:44 -07006567 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006568 if (pipe_config->fdi_lanes > 2) {
6569 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6570 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006571 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006572 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006573 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006574 }
6575 }
6576
6577 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006578 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006579
6580 /* Ivybridge 3 pipe is really complicated */
6581 switch (pipe) {
6582 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006583 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006584 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006585 if (pipe_config->fdi_lanes <= 2)
6586 return 0;
6587
6588 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6589 other_crtc_state =
6590 intel_atomic_get_crtc_state(state, other_crtc);
6591 if (IS_ERR(other_crtc_state))
6592 return PTR_ERR(other_crtc_state);
6593
6594 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006595 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6596 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006597 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006598 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006599 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006600 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006601 if (pipe_config->fdi_lanes > 2) {
6602 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6603 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006604 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006605 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006606
6607 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6608 other_crtc_state =
6609 intel_atomic_get_crtc_state(state, other_crtc);
6610 if (IS_ERR(other_crtc_state))
6611 return PTR_ERR(other_crtc_state);
6612
6613 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006614 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006615 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006616 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006617 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006618 default:
6619 BUG();
6620 }
6621}
6622
Daniel Vettere29c22c2013-02-21 00:00:16 +01006623#define RETRY 1
6624static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006625 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006626{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006627 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006628 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006629 int lane, link_bw, fdi_dotclock, ret;
6630 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006631
Daniel Vettere29c22c2013-02-21 00:00:16 +01006632retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006633 /* FDI is a binary signal running at ~2.7GHz, encoding
6634 * each output octet as 10 bits. The actual frequency
6635 * is stored as a divider into a 100MHz clock, and the
6636 * mode pixel clock is stored in units of 1KHz.
6637 * Hence the bw of each lane in terms of the mode signal
6638 * is:
6639 */
6640 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6641
Damien Lespiau241bfc32013-09-25 16:45:37 +01006642 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006643
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006644 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006645 pipe_config->pipe_bpp);
6646
6647 pipe_config->fdi_lanes = lane;
6648
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006649 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006650 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006651
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006652 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6653 intel_crtc->pipe, pipe_config);
6654 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006655 pipe_config->pipe_bpp -= 2*3;
6656 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6657 pipe_config->pipe_bpp);
6658 needs_recompute = true;
6659 pipe_config->bw_constrained = true;
6660
6661 goto retry;
6662 }
6663
6664 if (needs_recompute)
6665 return RETRY;
6666
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006667 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006668}
6669
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006670static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6671 struct intel_crtc_state *pipe_config)
6672{
6673 if (pipe_config->pipe_bpp > 24)
6674 return false;
6675
6676 /* HSW can handle pixel rate up to cdclk? */
6677 if (IS_HASWELL(dev_priv->dev))
6678 return true;
6679
6680 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006681 * We compare against max which means we must take
6682 * the increased cdclk requirement into account when
6683 * calculating the new cdclk.
6684 *
6685 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006686 */
6687 return ilk_pipe_pixel_rate(pipe_config) <=
6688 dev_priv->max_cdclk_freq * 95 / 100;
6689}
6690
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006691static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006692 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006693{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006694 struct drm_device *dev = crtc->base.dev;
6695 struct drm_i915_private *dev_priv = dev->dev_private;
6696
Jani Nikulad330a952014-01-21 11:24:25 +02006697 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006698 hsw_crtc_supports_ips(crtc) &&
6699 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006700}
6701
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006702static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6703{
6704 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6705
6706 /* GDG double wide on either pipe, otherwise pipe A only */
6707 return INTEL_INFO(dev_priv)->gen < 4 &&
6708 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6709}
6710
Daniel Vettera43f6e02013-06-07 23:10:32 +02006711static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006712 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006713{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006714 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006715 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006716 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006717
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006718 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006719 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006720 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006721
6722 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006723 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006724 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006725 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006726 if (intel_crtc_supports_double_wide(crtc) &&
6727 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006728 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006729 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006730 }
6731
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006732 if (adjusted_mode->crtc_clock > clock_limit) {
6733 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6734 adjusted_mode->crtc_clock, clock_limit,
6735 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006736 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006737 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006738 }
Chris Wilson89749352010-09-12 18:25:19 +01006739
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006740 /*
6741 * Pipe horizontal size must be even in:
6742 * - DVO ganged mode
6743 * - LVDS dual channel mode
6744 * - Double wide pipe
6745 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006746 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006747 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6748 pipe_config->pipe_src_w &= ~1;
6749
Damien Lespiau8693a822013-05-03 18:48:11 +01006750 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6751 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006752 */
6753 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006754 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006755 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006756
Damien Lespiauf5adf942013-06-24 18:29:34 +01006757 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006758 hsw_compute_ips_config(crtc, pipe_config);
6759
Daniel Vetter877d48d2013-04-19 11:24:43 +02006760 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006761 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006762
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006763 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006764}
6765
Ville Syrjälä1652d192015-03-31 14:12:01 +03006766static int skylake_get_display_clock_speed(struct drm_device *dev)
6767{
6768 struct drm_i915_private *dev_priv = to_i915(dev);
6769 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6770 uint32_t cdctl = I915_READ(CDCLK_CTL);
6771 uint32_t linkrate;
6772
Damien Lespiau414355a2015-06-04 18:21:31 +01006773 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006774 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006775
6776 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6777 return 540000;
6778
6779 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006780 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006781
Damien Lespiau71cd8422015-04-30 16:39:17 +01006782 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6783 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006784 /* vco 8640 */
6785 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6786 case CDCLK_FREQ_450_432:
6787 return 432000;
6788 case CDCLK_FREQ_337_308:
6789 return 308570;
6790 case CDCLK_FREQ_675_617:
6791 return 617140;
6792 default:
6793 WARN(1, "Unknown cd freq selection\n");
6794 }
6795 } else {
6796 /* vco 8100 */
6797 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6798 case CDCLK_FREQ_450_432:
6799 return 450000;
6800 case CDCLK_FREQ_337_308:
6801 return 337500;
6802 case CDCLK_FREQ_675_617:
6803 return 675000;
6804 default:
6805 WARN(1, "Unknown cd freq selection\n");
6806 }
6807 }
6808
6809 /* error case, do as if DPLL0 isn't enabled */
6810 return 24000;
6811}
6812
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006813static int broxton_get_display_clock_speed(struct drm_device *dev)
6814{
6815 struct drm_i915_private *dev_priv = to_i915(dev);
6816 uint32_t cdctl = I915_READ(CDCLK_CTL);
6817 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6818 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6819 int cdclk;
6820
6821 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6822 return 19200;
6823
6824 cdclk = 19200 * pll_ratio / 2;
6825
6826 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6827 case BXT_CDCLK_CD2X_DIV_SEL_1:
6828 return cdclk; /* 576MHz or 624MHz */
6829 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6830 return cdclk * 2 / 3; /* 384MHz */
6831 case BXT_CDCLK_CD2X_DIV_SEL_2:
6832 return cdclk / 2; /* 288MHz */
6833 case BXT_CDCLK_CD2X_DIV_SEL_4:
6834 return cdclk / 4; /* 144MHz */
6835 }
6836
6837 /* error case, do as if DE PLL isn't enabled */
6838 return 19200;
6839}
6840
Ville Syrjälä1652d192015-03-31 14:12:01 +03006841static int broadwell_get_display_clock_speed(struct drm_device *dev)
6842{
6843 struct drm_i915_private *dev_priv = dev->dev_private;
6844 uint32_t lcpll = I915_READ(LCPLL_CTL);
6845 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6846
6847 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6848 return 800000;
6849 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6850 return 450000;
6851 else if (freq == LCPLL_CLK_FREQ_450)
6852 return 450000;
6853 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6854 return 540000;
6855 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6856 return 337500;
6857 else
6858 return 675000;
6859}
6860
6861static int haswell_get_display_clock_speed(struct drm_device *dev)
6862{
6863 struct drm_i915_private *dev_priv = dev->dev_private;
6864 uint32_t lcpll = I915_READ(LCPLL_CTL);
6865 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6866
6867 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6868 return 800000;
6869 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6870 return 450000;
6871 else if (freq == LCPLL_CLK_FREQ_450)
6872 return 450000;
6873 else if (IS_HSW_ULT(dev))
6874 return 337500;
6875 else
6876 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006877}
6878
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006879static int valleyview_get_display_clock_speed(struct drm_device *dev)
6880{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006881 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6882 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006883}
6884
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006885static int ilk_get_display_clock_speed(struct drm_device *dev)
6886{
6887 return 450000;
6888}
6889
Jesse Barnese70236a2009-09-21 10:42:27 -07006890static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006891{
Jesse Barnese70236a2009-09-21 10:42:27 -07006892 return 400000;
6893}
Jesse Barnes79e53942008-11-07 14:24:08 -08006894
Jesse Barnese70236a2009-09-21 10:42:27 -07006895static int i915_get_display_clock_speed(struct drm_device *dev)
6896{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006897 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006898}
Jesse Barnes79e53942008-11-07 14:24:08 -08006899
Jesse Barnese70236a2009-09-21 10:42:27 -07006900static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6901{
6902 return 200000;
6903}
Jesse Barnes79e53942008-11-07 14:24:08 -08006904
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006905static int pnv_get_display_clock_speed(struct drm_device *dev)
6906{
6907 u16 gcfgc = 0;
6908
6909 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6910
6911 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6912 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006913 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006914 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006915 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006916 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006917 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006918 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6919 return 200000;
6920 default:
6921 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6922 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006923 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006924 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006925 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006926 }
6927}
6928
Jesse Barnese70236a2009-09-21 10:42:27 -07006929static int i915gm_get_display_clock_speed(struct drm_device *dev)
6930{
6931 u16 gcfgc = 0;
6932
6933 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6934
6935 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006936 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006937 else {
6938 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6939 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006940 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006941 default:
6942 case GC_DISPLAY_CLOCK_190_200_MHZ:
6943 return 190000;
6944 }
6945 }
6946}
Jesse Barnes79e53942008-11-07 14:24:08 -08006947
Jesse Barnese70236a2009-09-21 10:42:27 -07006948static int i865_get_display_clock_speed(struct drm_device *dev)
6949{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006950 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006951}
6952
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006953static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006954{
6955 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006956
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006957 /*
6958 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6959 * encoding is different :(
6960 * FIXME is this the right way to detect 852GM/852GMV?
6961 */
6962 if (dev->pdev->revision == 0x1)
6963 return 133333;
6964
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006965 pci_bus_read_config_word(dev->pdev->bus,
6966 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6967
Jesse Barnese70236a2009-09-21 10:42:27 -07006968 /* Assume that the hardware is in the high speed state. This
6969 * should be the default.
6970 */
6971 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6972 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006973 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006974 case GC_CLOCK_100_200:
6975 return 200000;
6976 case GC_CLOCK_166_250:
6977 return 250000;
6978 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006979 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006980 case GC_CLOCK_133_266:
6981 case GC_CLOCK_133_266_2:
6982 case GC_CLOCK_166_266:
6983 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006984 }
6985
6986 /* Shouldn't happen */
6987 return 0;
6988}
6989
6990static int i830_get_display_clock_speed(struct drm_device *dev)
6991{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006992 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006993}
6994
Ville Syrjälä34edce22015-05-22 11:22:33 +03006995static unsigned int intel_hpll_vco(struct drm_device *dev)
6996{
6997 struct drm_i915_private *dev_priv = dev->dev_private;
6998 static const unsigned int blb_vco[8] = {
6999 [0] = 3200000,
7000 [1] = 4000000,
7001 [2] = 5333333,
7002 [3] = 4800000,
7003 [4] = 6400000,
7004 };
7005 static const unsigned int pnv_vco[8] = {
7006 [0] = 3200000,
7007 [1] = 4000000,
7008 [2] = 5333333,
7009 [3] = 4800000,
7010 [4] = 2666667,
7011 };
7012 static const unsigned int cl_vco[8] = {
7013 [0] = 3200000,
7014 [1] = 4000000,
7015 [2] = 5333333,
7016 [3] = 6400000,
7017 [4] = 3333333,
7018 [5] = 3566667,
7019 [6] = 4266667,
7020 };
7021 static const unsigned int elk_vco[8] = {
7022 [0] = 3200000,
7023 [1] = 4000000,
7024 [2] = 5333333,
7025 [3] = 4800000,
7026 };
7027 static const unsigned int ctg_vco[8] = {
7028 [0] = 3200000,
7029 [1] = 4000000,
7030 [2] = 5333333,
7031 [3] = 6400000,
7032 [4] = 2666667,
7033 [5] = 4266667,
7034 };
7035 const unsigned int *vco_table;
7036 unsigned int vco;
7037 uint8_t tmp = 0;
7038
7039 /* FIXME other chipsets? */
7040 if (IS_GM45(dev))
7041 vco_table = ctg_vco;
7042 else if (IS_G4X(dev))
7043 vco_table = elk_vco;
7044 else if (IS_CRESTLINE(dev))
7045 vco_table = cl_vco;
7046 else if (IS_PINEVIEW(dev))
7047 vco_table = pnv_vco;
7048 else if (IS_G33(dev))
7049 vco_table = blb_vco;
7050 else
7051 return 0;
7052
7053 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7054
7055 vco = vco_table[tmp & 0x7];
7056 if (vco == 0)
7057 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7058 else
7059 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7060
7061 return vco;
7062}
7063
7064static int gm45_get_display_clock_speed(struct drm_device *dev)
7065{
7066 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7067 uint16_t tmp = 0;
7068
7069 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7070
7071 cdclk_sel = (tmp >> 12) & 0x1;
7072
7073 switch (vco) {
7074 case 2666667:
7075 case 4000000:
7076 case 5333333:
7077 return cdclk_sel ? 333333 : 222222;
7078 case 3200000:
7079 return cdclk_sel ? 320000 : 228571;
7080 default:
7081 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7082 return 222222;
7083 }
7084}
7085
7086static int i965gm_get_display_clock_speed(struct drm_device *dev)
7087{
7088 static const uint8_t div_3200[] = { 16, 10, 8 };
7089 static const uint8_t div_4000[] = { 20, 12, 10 };
7090 static const uint8_t div_5333[] = { 24, 16, 14 };
7091 const uint8_t *div_table;
7092 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7093 uint16_t tmp = 0;
7094
7095 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7096
7097 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7098
7099 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7100 goto fail;
7101
7102 switch (vco) {
7103 case 3200000:
7104 div_table = div_3200;
7105 break;
7106 case 4000000:
7107 div_table = div_4000;
7108 break;
7109 case 5333333:
7110 div_table = div_5333;
7111 break;
7112 default:
7113 goto fail;
7114 }
7115
7116 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7117
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007118fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007119 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7120 return 200000;
7121}
7122
7123static int g33_get_display_clock_speed(struct drm_device *dev)
7124{
7125 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7126 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7127 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7128 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7129 const uint8_t *div_table;
7130 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7131 uint16_t tmp = 0;
7132
7133 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7134
7135 cdclk_sel = (tmp >> 4) & 0x7;
7136
7137 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7138 goto fail;
7139
7140 switch (vco) {
7141 case 3200000:
7142 div_table = div_3200;
7143 break;
7144 case 4000000:
7145 div_table = div_4000;
7146 break;
7147 case 4800000:
7148 div_table = div_4800;
7149 break;
7150 case 5333333:
7151 div_table = div_5333;
7152 break;
7153 default:
7154 goto fail;
7155 }
7156
7157 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7158
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007159fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007160 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7161 return 190476;
7162}
7163
Zhenyu Wang2c072452009-06-05 15:38:42 +08007164static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007165intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007166{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007167 while (*num > DATA_LINK_M_N_MASK ||
7168 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007169 *num >>= 1;
7170 *den >>= 1;
7171 }
7172}
7173
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007174static void compute_m_n(unsigned int m, unsigned int n,
7175 uint32_t *ret_m, uint32_t *ret_n)
7176{
7177 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7178 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7179 intel_reduce_m_n_ratio(ret_m, ret_n);
7180}
7181
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007182void
7183intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7184 int pixel_clock, int link_clock,
7185 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007186{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007187 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007188
7189 compute_m_n(bits_per_pixel * pixel_clock,
7190 link_clock * nlanes * 8,
7191 &m_n->gmch_m, &m_n->gmch_n);
7192
7193 compute_m_n(pixel_clock, link_clock,
7194 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007195}
7196
Chris Wilsona7615032011-01-12 17:04:08 +00007197static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7198{
Jani Nikulad330a952014-01-21 11:24:25 +02007199 if (i915.panel_use_ssc >= 0)
7200 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007201 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007202 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007203}
7204
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007205static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7206 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007207{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007208 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007209 struct drm_i915_private *dev_priv = dev->dev_private;
7210 int refclk;
7211
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007212 WARN_ON(!crtc_state->base.state);
7213
Wayne Boyer666a4532015-12-09 12:29:35 -08007214 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007215 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007216 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007217 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007218 refclk = dev_priv->vbt.lvds_ssc_freq;
7219 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007220 } else if (!IS_GEN2(dev)) {
7221 refclk = 96000;
7222 } else {
7223 refclk = 48000;
7224 }
7225
7226 return refclk;
7227}
7228
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007229static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007230{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007231 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007232}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007233
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007234static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7235{
7236 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007237}
7238
Daniel Vetterf47709a2013-03-28 10:42:02 +01007239static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007240 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007241 intel_clock_t *reduced_clock)
7242{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007243 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007244 u32 fp, fp2 = 0;
7245
7246 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007247 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007248 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007249 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007250 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007251 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007252 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007253 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007254 }
7255
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007256 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007257
Daniel Vetterf47709a2013-03-28 10:42:02 +01007258 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007259 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007260 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007261 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007262 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007263 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007264 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007265 }
7266}
7267
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007268static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7269 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007270{
7271 u32 reg_val;
7272
7273 /*
7274 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7275 * and set it to a reasonable value instead.
7276 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007277 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007278 reg_val &= 0xffffff00;
7279 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007280 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007281
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007282 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007283 reg_val &= 0x8cffffff;
7284 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007285 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007286
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007287 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007288 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007289 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007290
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007291 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007292 reg_val &= 0x00ffffff;
7293 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007294 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007295}
7296
Daniel Vetterb5518422013-05-03 11:49:48 +02007297static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7298 struct intel_link_m_n *m_n)
7299{
7300 struct drm_device *dev = crtc->base.dev;
7301 struct drm_i915_private *dev_priv = dev->dev_private;
7302 int pipe = crtc->pipe;
7303
Daniel Vettere3b95f12013-05-03 11:49:49 +02007304 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7305 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7306 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7307 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007308}
7309
7310static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007311 struct intel_link_m_n *m_n,
7312 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007313{
7314 struct drm_device *dev = crtc->base.dev;
7315 struct drm_i915_private *dev_priv = dev->dev_private;
7316 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007317 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007318
7319 if (INTEL_INFO(dev)->gen >= 5) {
7320 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7321 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7322 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7323 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007324 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7325 * for gen < 8) and if DRRS is supported (to make sure the
7326 * registers are not unnecessarily accessed).
7327 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307328 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007329 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007330 I915_WRITE(PIPE_DATA_M2(transcoder),
7331 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7332 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7333 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7334 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7335 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007336 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007337 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7338 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7339 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7340 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007341 }
7342}
7343
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307344void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007345{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307346 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7347
7348 if (m_n == M1_N1) {
7349 dp_m_n = &crtc->config->dp_m_n;
7350 dp_m2_n2 = &crtc->config->dp_m2_n2;
7351 } else if (m_n == M2_N2) {
7352
7353 /*
7354 * M2_N2 registers are not supported. Hence m2_n2 divider value
7355 * needs to be programmed into M1_N1.
7356 */
7357 dp_m_n = &crtc->config->dp_m2_n2;
7358 } else {
7359 DRM_ERROR("Unsupported divider value\n");
7360 return;
7361 }
7362
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007363 if (crtc->config->has_pch_encoder)
7364 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007365 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307366 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007367}
7368
Daniel Vetter251ac862015-06-18 10:30:24 +02007369static void vlv_compute_dpll(struct intel_crtc *crtc,
7370 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007371{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007372 u32 dpll, dpll_md;
7373
7374 /*
7375 * Enable DPIO clock input. We should never disable the reference
7376 * clock for pipe B, since VGA hotplug / manual detection depends
7377 * on it.
7378 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007379 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7380 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007381 /* We should never disable this, set it here for state tracking */
7382 if (crtc->pipe == PIPE_B)
7383 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7384 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007385 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007386
Ville Syrjäläd288f652014-10-28 13:20:22 +02007387 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007388 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007389 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007390}
7391
Ville Syrjäläd288f652014-10-28 13:20:22 +02007392static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007393 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007394{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007395 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007396 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007397 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007398 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007399 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007400 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007401
Ville Syrjäläa5805162015-05-26 20:42:30 +03007402 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007403
Ville Syrjäläd288f652014-10-28 13:20:22 +02007404 bestn = pipe_config->dpll.n;
7405 bestm1 = pipe_config->dpll.m1;
7406 bestm2 = pipe_config->dpll.m2;
7407 bestp1 = pipe_config->dpll.p1;
7408 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007409
Jesse Barnes89b667f2013-04-18 14:51:36 -07007410 /* See eDP HDMI DPIO driver vbios notes doc */
7411
7412 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007413 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007414 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007415
7416 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007417 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007418
7419 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007420 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007421 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007422 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007423
7424 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007425 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007426
7427 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007428 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7429 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7430 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007431 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007432
7433 /*
7434 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7435 * but we don't support that).
7436 * Note: don't use the DAC post divider as it seems unstable.
7437 */
7438 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007439 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007440
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007441 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007442 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007443
Jesse Barnes89b667f2013-04-18 14:51:36 -07007444 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007445 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007446 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7447 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007448 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007449 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007450 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007451 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007452 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007453
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007454 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007455 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007456 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007457 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007458 0x0df40000);
7459 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007460 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007461 0x0df70000);
7462 } else { /* HDMI or VGA */
7463 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007464 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007465 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007466 0x0df70000);
7467 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007468 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007469 0x0df40000);
7470 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007471
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007472 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007473 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007474 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7475 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007476 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007477 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007478
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007479 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007480 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007481}
7482
Daniel Vetter251ac862015-06-18 10:30:24 +02007483static void chv_compute_dpll(struct intel_crtc *crtc,
7484 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007485{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007486 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7487 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007488 DPLL_VCO_ENABLE;
7489 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007490 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007491
Ville Syrjäläd288f652014-10-28 13:20:22 +02007492 pipe_config->dpll_hw_state.dpll_md =
7493 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007494}
7495
Ville Syrjäläd288f652014-10-28 13:20:22 +02007496static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007497 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007498{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007499 struct drm_device *dev = crtc->base.dev;
7500 struct drm_i915_private *dev_priv = dev->dev_private;
7501 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007502 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007503 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307504 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007505 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307506 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307507 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007508
Ville Syrjäläd288f652014-10-28 13:20:22 +02007509 bestn = pipe_config->dpll.n;
7510 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7511 bestm1 = pipe_config->dpll.m1;
7512 bestm2 = pipe_config->dpll.m2 >> 22;
7513 bestp1 = pipe_config->dpll.p1;
7514 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307515 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307516 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307517 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007518
7519 /*
7520 * Enable Refclk and SSC
7521 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007522 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007523 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007524
Ville Syrjäläa5805162015-05-26 20:42:30 +03007525 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007526
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007527 /* p1 and p2 divider */
7528 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7529 5 << DPIO_CHV_S1_DIV_SHIFT |
7530 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7531 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7532 1 << DPIO_CHV_K_DIV_SHIFT);
7533
7534 /* Feedback post-divider - m2 */
7535 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7536
7537 /* Feedback refclk divider - n and m1 */
7538 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7539 DPIO_CHV_M1_DIV_BY_2 |
7540 1 << DPIO_CHV_N_DIV_SHIFT);
7541
7542 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007543 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007544
7545 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307546 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7547 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7548 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7549 if (bestm2_frac)
7550 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7551 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007552
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307553 /* Program digital lock detect threshold */
7554 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7555 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7556 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7557 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7558 if (!bestm2_frac)
7559 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7560 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7561
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007562 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307563 if (vco == 5400000) {
7564 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7565 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7566 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7567 tribuf_calcntr = 0x9;
7568 } else if (vco <= 6200000) {
7569 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7570 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7571 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7572 tribuf_calcntr = 0x9;
7573 } else if (vco <= 6480000) {
7574 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7575 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7576 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7577 tribuf_calcntr = 0x8;
7578 } else {
7579 /* Not supported. Apply the same limits as in the max case */
7580 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7581 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7582 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7583 tribuf_calcntr = 0;
7584 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007585 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7586
Ville Syrjälä968040b2015-03-11 22:52:08 +02007587 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307588 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7589 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7590 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7591
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007592 /* AFC Recal */
7593 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7594 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7595 DPIO_AFC_RECAL);
7596
Ville Syrjäläa5805162015-05-26 20:42:30 +03007597 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007598}
7599
Ville Syrjäläd288f652014-10-28 13:20:22 +02007600/**
7601 * vlv_force_pll_on - forcibly enable just the PLL
7602 * @dev_priv: i915 private structure
7603 * @pipe: pipe PLL to enable
7604 * @dpll: PLL configuration
7605 *
7606 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7607 * in cases where we need the PLL enabled even when @pipe is not going to
7608 * be enabled.
7609 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007610int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7611 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007612{
7613 struct intel_crtc *crtc =
7614 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007615 struct intel_crtc_state *pipe_config;
7616
7617 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7618 if (!pipe_config)
7619 return -ENOMEM;
7620
7621 pipe_config->base.crtc = &crtc->base;
7622 pipe_config->pixel_multiplier = 1;
7623 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007624
7625 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007626 chv_compute_dpll(crtc, pipe_config);
7627 chv_prepare_pll(crtc, pipe_config);
7628 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007629 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007630 vlv_compute_dpll(crtc, pipe_config);
7631 vlv_prepare_pll(crtc, pipe_config);
7632 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007633 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007634
7635 kfree(pipe_config);
7636
7637 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007638}
7639
7640/**
7641 * vlv_force_pll_off - forcibly disable just the PLL
7642 * @dev_priv: i915 private structure
7643 * @pipe: pipe PLL to disable
7644 *
7645 * Disable the PLL for @pipe. To be used in cases where we need
7646 * the PLL enabled even when @pipe is not going to be enabled.
7647 */
7648void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7649{
7650 if (IS_CHERRYVIEW(dev))
7651 chv_disable_pll(to_i915(dev), pipe);
7652 else
7653 vlv_disable_pll(to_i915(dev), pipe);
7654}
7655
Daniel Vetter251ac862015-06-18 10:30:24 +02007656static void i9xx_compute_dpll(struct intel_crtc *crtc,
7657 struct intel_crtc_state *crtc_state,
7658 intel_clock_t *reduced_clock,
7659 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007660{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007661 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007662 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007663 u32 dpll;
7664 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007665 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007666
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007667 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307668
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007669 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7670 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007671
7672 dpll = DPLL_VGA_MODE_DIS;
7673
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007674 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007675 dpll |= DPLLB_MODE_LVDS;
7676 else
7677 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007678
Daniel Vetteref1b4602013-06-01 17:17:04 +02007679 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007680 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007681 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007682 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007683
7684 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007685 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007686
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007687 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007688 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007689
7690 /* compute bitmask from p1 value */
7691 if (IS_PINEVIEW(dev))
7692 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7693 else {
7694 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7695 if (IS_G4X(dev) && reduced_clock)
7696 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7697 }
7698 switch (clock->p2) {
7699 case 5:
7700 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7701 break;
7702 case 7:
7703 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7704 break;
7705 case 10:
7706 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7707 break;
7708 case 14:
7709 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7710 break;
7711 }
7712 if (INTEL_INFO(dev)->gen >= 4)
7713 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7714
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007715 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007716 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007717 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007718 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7719 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7720 else
7721 dpll |= PLL_REF_INPUT_DREFCLK;
7722
7723 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007724 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007725
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007726 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007727 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007728 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007729 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007730 }
7731}
7732
Daniel Vetter251ac862015-06-18 10:30:24 +02007733static void i8xx_compute_dpll(struct intel_crtc *crtc,
7734 struct intel_crtc_state *crtc_state,
7735 intel_clock_t *reduced_clock,
7736 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007737{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007738 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007739 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007740 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007741 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007742
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007743 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307744
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007745 dpll = DPLL_VGA_MODE_DIS;
7746
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007747 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007748 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7749 } else {
7750 if (clock->p1 == 2)
7751 dpll |= PLL_P1_DIVIDE_BY_TWO;
7752 else
7753 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7754 if (clock->p2 == 4)
7755 dpll |= PLL_P2_DIVIDE_BY_4;
7756 }
7757
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007758 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007759 dpll |= DPLL_DVO_2X_MODE;
7760
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007761 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007762 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7763 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7764 else
7765 dpll |= PLL_REF_INPUT_DREFCLK;
7766
7767 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007768 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007769}
7770
Daniel Vetter8a654f32013-06-01 17:16:22 +02007771static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007772{
7773 struct drm_device *dev = intel_crtc->base.dev;
7774 struct drm_i915_private *dev_priv = dev->dev_private;
7775 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007776 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007777 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007778 uint32_t crtc_vtotal, crtc_vblank_end;
7779 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007780
7781 /* We need to be careful not to changed the adjusted mode, for otherwise
7782 * the hw state checker will get angry at the mismatch. */
7783 crtc_vtotal = adjusted_mode->crtc_vtotal;
7784 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007785
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007786 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007787 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007788 crtc_vtotal -= 1;
7789 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007790
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007791 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007792 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7793 else
7794 vsyncshift = adjusted_mode->crtc_hsync_start -
7795 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007796 if (vsyncshift < 0)
7797 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007798 }
7799
7800 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007801 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007802
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007803 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007804 (adjusted_mode->crtc_hdisplay - 1) |
7805 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007806 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007807 (adjusted_mode->crtc_hblank_start - 1) |
7808 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007809 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007810 (adjusted_mode->crtc_hsync_start - 1) |
7811 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7812
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007813 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007814 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007815 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007816 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007817 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007818 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007819 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007820 (adjusted_mode->crtc_vsync_start - 1) |
7821 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7822
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007823 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7824 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7825 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7826 * bits. */
7827 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7828 (pipe == PIPE_B || pipe == PIPE_C))
7829 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7830
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007831 /* pipesrc controls the size that is scaled from, which should
7832 * always be the user's requested size.
7833 */
7834 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007835 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7836 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007837}
7838
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007839static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007840 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007841{
7842 struct drm_device *dev = crtc->base.dev;
7843 struct drm_i915_private *dev_priv = dev->dev_private;
7844 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7845 uint32_t tmp;
7846
7847 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007848 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7849 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007850 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007851 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7852 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007853 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007854 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7855 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007856
7857 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007858 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7859 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007860 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007861 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7862 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007863 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007864 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7865 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007866
7867 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007868 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7869 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7870 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007871 }
7872
7873 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007874 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7875 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7876
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007877 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7878 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007879}
7880
Daniel Vetterf6a83282014-02-11 15:28:57 -08007881void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007882 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007883{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007884 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7885 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7886 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7887 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007888
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007889 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7890 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7891 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7892 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007893
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007894 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007895 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007896
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007897 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7898 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007899
7900 mode->hsync = drm_mode_hsync(mode);
7901 mode->vrefresh = drm_mode_vrefresh(mode);
7902 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007903}
7904
Daniel Vetter84b046f2013-02-19 18:48:54 +01007905static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7906{
7907 struct drm_device *dev = intel_crtc->base.dev;
7908 struct drm_i915_private *dev_priv = dev->dev_private;
7909 uint32_t pipeconf;
7910
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007911 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007912
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007913 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7914 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7915 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007916
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007917 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007918 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007919
Daniel Vetterff9ce462013-04-24 14:57:17 +02007920 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007921 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007922 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007923 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007924 pipeconf |= PIPECONF_DITHER_EN |
7925 PIPECONF_DITHER_TYPE_SP;
7926
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007927 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007928 case 18:
7929 pipeconf |= PIPECONF_6BPC;
7930 break;
7931 case 24:
7932 pipeconf |= PIPECONF_8BPC;
7933 break;
7934 case 30:
7935 pipeconf |= PIPECONF_10BPC;
7936 break;
7937 default:
7938 /* Case prevented by intel_choose_pipe_bpp_dither. */
7939 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007940 }
7941 }
7942
7943 if (HAS_PIPE_CXSR(dev)) {
7944 if (intel_crtc->lowfreq_avail) {
7945 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7946 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7947 } else {
7948 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007949 }
7950 }
7951
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007952 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007953 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007954 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007955 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7956 else
7957 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7958 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007959 pipeconf |= PIPECONF_PROGRESSIVE;
7960
Wayne Boyer666a4532015-12-09 12:29:35 -08007961 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7962 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007963 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007964
Daniel Vetter84b046f2013-02-19 18:48:54 +01007965 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7966 POSTING_READ(PIPECONF(intel_crtc->pipe));
7967}
7968
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007969static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7970 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007971{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007972 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007973 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007974 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007975 intel_clock_t clock;
7976 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007977 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007978 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007979 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007980 struct drm_connector_state *connector_state;
7981 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007982
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007983 memset(&crtc_state->dpll_hw_state, 0,
7984 sizeof(crtc_state->dpll_hw_state));
7985
Jani Nikulaa65347b2015-11-27 12:21:46 +02007986 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007987 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007988
Jani Nikulaa65347b2015-11-27 12:21:46 +02007989 for_each_connector_in_state(state, connector, connector_state, i) {
7990 if (connector_state->crtc == &crtc->base)
7991 num_connectors++;
7992 }
7993
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007994 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007995 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007996
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007997 /*
7998 * Returns a set of divisors for the desired target clock with
7999 * the given refclk, or FALSE. The returned values represent
8000 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
8001 * 2) / p1 / p2.
8002 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008003 limit = intel_limit(crtc_state, refclk);
8004 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008005 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008006 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03008007 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008008 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8009 return -EINVAL;
8010 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008011
Jani Nikulaf2335332013-09-13 11:03:09 +03008012 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008013 crtc_state->dpll.n = clock.n;
8014 crtc_state->dpll.m1 = clock.m1;
8015 crtc_state->dpll.m2 = clock.m2;
8016 crtc_state->dpll.p1 = clock.p1;
8017 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008018 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008019
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008020 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008021 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008022 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008023 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008024 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008025 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008026 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008027 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008028 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008029 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008030 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008031
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008032 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008033}
8034
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008035static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008036 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008037{
8038 struct drm_device *dev = crtc->base.dev;
8039 struct drm_i915_private *dev_priv = dev->dev_private;
8040 uint32_t tmp;
8041
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008042 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8043 return;
8044
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008045 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008046 if (!(tmp & PFIT_ENABLE))
8047 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008048
Daniel Vetter06922822013-07-11 13:35:40 +02008049 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008050 if (INTEL_INFO(dev)->gen < 4) {
8051 if (crtc->pipe != PIPE_B)
8052 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008053 } else {
8054 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8055 return;
8056 }
8057
Daniel Vetter06922822013-07-11 13:35:40 +02008058 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008059 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8060 if (INTEL_INFO(dev)->gen < 5)
8061 pipe_config->gmch_pfit.lvds_border_bits =
8062 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8063}
8064
Jesse Barnesacbec812013-09-20 11:29:32 -07008065static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008066 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008067{
8068 struct drm_device *dev = crtc->base.dev;
8069 struct drm_i915_private *dev_priv = dev->dev_private;
8070 int pipe = pipe_config->cpu_transcoder;
8071 intel_clock_t clock;
8072 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008073 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008074
Shobhit Kumarf573de52014-07-30 20:32:37 +05308075 /* In case of MIPI DPLL will not even be used */
8076 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8077 return;
8078
Ville Syrjäläa5805162015-05-26 20:42:30 +03008079 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008080 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008081 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008082
8083 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8084 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8085 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8086 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8087 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8088
Imre Deakdccbea32015-06-22 23:35:51 +03008089 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008090}
8091
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008092static void
8093i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8094 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008095{
8096 struct drm_device *dev = crtc->base.dev;
8097 struct drm_i915_private *dev_priv = dev->dev_private;
8098 u32 val, base, offset;
8099 int pipe = crtc->pipe, plane = crtc->plane;
8100 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008101 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008102 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008103 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008104
Damien Lespiau42a7b082015-02-05 19:35:13 +00008105 val = I915_READ(DSPCNTR(plane));
8106 if (!(val & DISPLAY_PLANE_ENABLE))
8107 return;
8108
Damien Lespiaud9806c92015-01-21 14:07:19 +00008109 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008110 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008111 DRM_DEBUG_KMS("failed to alloc fb\n");
8112 return;
8113 }
8114
Damien Lespiau1b842c82015-01-21 13:50:54 +00008115 fb = &intel_fb->base;
8116
Daniel Vetter18c52472015-02-10 17:16:09 +00008117 if (INTEL_INFO(dev)->gen >= 4) {
8118 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008119 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008120 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8121 }
8122 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008123
8124 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008125 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008126 fb->pixel_format = fourcc;
8127 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008128
8129 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008130 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008131 offset = I915_READ(DSPTILEOFF(plane));
8132 else
8133 offset = I915_READ(DSPLINOFF(plane));
8134 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8135 } else {
8136 base = I915_READ(DSPADDR(plane));
8137 }
8138 plane_config->base = base;
8139
8140 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008141 fb->width = ((val >> 16) & 0xfff) + 1;
8142 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008143
8144 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008145 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008146
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008147 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008148 fb->pixel_format,
8149 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008150
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008151 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008152
Damien Lespiau2844a922015-01-20 12:51:48 +00008153 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8154 pipe_name(pipe), plane, fb->width, fb->height,
8155 fb->bits_per_pixel, base, fb->pitches[0],
8156 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008157
Damien Lespiau2d140302015-02-05 17:22:18 +00008158 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008159}
8160
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008161static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008162 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008163{
8164 struct drm_device *dev = crtc->base.dev;
8165 struct drm_i915_private *dev_priv = dev->dev_private;
8166 int pipe = pipe_config->cpu_transcoder;
8167 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8168 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008169 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008170 int refclk = 100000;
8171
Ville Syrjäläa5805162015-05-26 20:42:30 +03008172 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008173 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8174 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8175 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8176 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008177 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008178 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008179
8180 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008181 clock.m2 = (pll_dw0 & 0xff) << 22;
8182 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8183 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008184 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8185 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8186 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8187
Imre Deakdccbea32015-06-22 23:35:51 +03008188 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008189}
8190
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008191static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008192 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008193{
8194 struct drm_device *dev = crtc->base.dev;
8195 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008196 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008197 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008198 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008199
Imre Deak17290502016-02-12 18:55:11 +02008200 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8201 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008202 return false;
8203
Daniel Vettere143a212013-07-04 12:01:15 +02008204 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008205 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008206
Imre Deak17290502016-02-12 18:55:11 +02008207 ret = false;
8208
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008209 tmp = I915_READ(PIPECONF(crtc->pipe));
8210 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008211 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008212
Wayne Boyer666a4532015-12-09 12:29:35 -08008213 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008214 switch (tmp & PIPECONF_BPC_MASK) {
8215 case PIPECONF_6BPC:
8216 pipe_config->pipe_bpp = 18;
8217 break;
8218 case PIPECONF_8BPC:
8219 pipe_config->pipe_bpp = 24;
8220 break;
8221 case PIPECONF_10BPC:
8222 pipe_config->pipe_bpp = 30;
8223 break;
8224 default:
8225 break;
8226 }
8227 }
8228
Wayne Boyer666a4532015-12-09 12:29:35 -08008229 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8230 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008231 pipe_config->limited_color_range = true;
8232
Ville Syrjälä282740f2013-09-04 18:30:03 +03008233 if (INTEL_INFO(dev)->gen < 4)
8234 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8235
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008236 intel_get_pipe_timings(crtc, pipe_config);
8237
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008238 i9xx_get_pfit_config(crtc, pipe_config);
8239
Daniel Vetter6c49f242013-06-06 12:45:25 +02008240 if (INTEL_INFO(dev)->gen >= 4) {
8241 tmp = I915_READ(DPLL_MD(crtc->pipe));
8242 pipe_config->pixel_multiplier =
8243 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8244 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008245 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008246 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8247 tmp = I915_READ(DPLL(crtc->pipe));
8248 pipe_config->pixel_multiplier =
8249 ((tmp & SDVO_MULTIPLIER_MASK)
8250 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8251 } else {
8252 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8253 * port and will be fixed up in the encoder->get_config
8254 * function. */
8255 pipe_config->pixel_multiplier = 1;
8256 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008257 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008258 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008259 /*
8260 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8261 * on 830. Filter it out here so that we don't
8262 * report errors due to that.
8263 */
8264 if (IS_I830(dev))
8265 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8266
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008267 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8268 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008269 } else {
8270 /* Mask out read-only status bits. */
8271 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8272 DPLL_PORTC_READY_MASK |
8273 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008274 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008275
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008276 if (IS_CHERRYVIEW(dev))
8277 chv_crtc_clock_get(crtc, pipe_config);
8278 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008279 vlv_crtc_clock_get(crtc, pipe_config);
8280 else
8281 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008282
Ville Syrjälä0f646142015-08-26 19:39:18 +03008283 /*
8284 * Normally the dotclock is filled in by the encoder .get_config()
8285 * but in case the pipe is enabled w/o any ports we need a sane
8286 * default.
8287 */
8288 pipe_config->base.adjusted_mode.crtc_clock =
8289 pipe_config->port_clock / pipe_config->pixel_multiplier;
8290
Imre Deak17290502016-02-12 18:55:11 +02008291 ret = true;
8292
8293out:
8294 intel_display_power_put(dev_priv, power_domain);
8295
8296 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008297}
8298
Paulo Zanonidde86e22012-12-01 12:04:25 -02008299static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008300{
8301 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008302 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008303 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008304 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008305 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008306 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008307 bool has_ck505 = false;
8308 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008309
8310 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008311 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008312 switch (encoder->type) {
8313 case INTEL_OUTPUT_LVDS:
8314 has_panel = true;
8315 has_lvds = true;
8316 break;
8317 case INTEL_OUTPUT_EDP:
8318 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008319 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008320 has_cpu_edp = true;
8321 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008322 default:
8323 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008324 }
8325 }
8326
Keith Packard99eb6a02011-09-26 14:29:12 -07008327 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008328 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008329 can_ssc = has_ck505;
8330 } else {
8331 has_ck505 = false;
8332 can_ssc = true;
8333 }
8334
Imre Deak2de69052013-05-08 13:14:04 +03008335 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8336 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008337
8338 /* Ironlake: try to setup display ref clock before DPLL
8339 * enabling. This is only under driver's control after
8340 * PCH B stepping, previous chipset stepping should be
8341 * ignoring this setting.
8342 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008343 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008344
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008345 /* As we must carefully and slowly disable/enable each source in turn,
8346 * compute the final state we want first and check if we need to
8347 * make any changes at all.
8348 */
8349 final = val;
8350 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008351 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008352 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008353 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008354 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8355
8356 final &= ~DREF_SSC_SOURCE_MASK;
8357 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8358 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008359
Keith Packard199e5d72011-09-22 12:01:57 -07008360 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008361 final |= DREF_SSC_SOURCE_ENABLE;
8362
8363 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8364 final |= DREF_SSC1_ENABLE;
8365
8366 if (has_cpu_edp) {
8367 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8368 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8369 else
8370 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8371 } else
8372 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8373 } else {
8374 final |= DREF_SSC_SOURCE_DISABLE;
8375 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8376 }
8377
8378 if (final == val)
8379 return;
8380
8381 /* Always enable nonspread source */
8382 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8383
8384 if (has_ck505)
8385 val |= DREF_NONSPREAD_CK505_ENABLE;
8386 else
8387 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8388
8389 if (has_panel) {
8390 val &= ~DREF_SSC_SOURCE_MASK;
8391 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008392
Keith Packard199e5d72011-09-22 12:01:57 -07008393 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008394 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008395 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008396 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008397 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008398 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008399
8400 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008401 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008402 POSTING_READ(PCH_DREF_CONTROL);
8403 udelay(200);
8404
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008405 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008406
8407 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008408 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008409 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008410 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008411 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008412 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008413 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008414 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008415 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008416
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008417 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008418 POSTING_READ(PCH_DREF_CONTROL);
8419 udelay(200);
8420 } else {
8421 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8422
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008423 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008424
8425 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008426 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008427
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008428 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008429 POSTING_READ(PCH_DREF_CONTROL);
8430 udelay(200);
8431
8432 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008433 val &= ~DREF_SSC_SOURCE_MASK;
8434 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008435
8436 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008437 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008438
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008439 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008440 POSTING_READ(PCH_DREF_CONTROL);
8441 udelay(200);
8442 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008443
8444 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008445}
8446
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008447static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008448{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008449 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008450
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008451 tmp = I915_READ(SOUTH_CHICKEN2);
8452 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8453 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008454
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008455 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8456 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8457 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008458
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008459 tmp = I915_READ(SOUTH_CHICKEN2);
8460 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8461 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008462
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008463 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8464 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8465 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008466}
8467
8468/* WaMPhyProgramming:hsw */
8469static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8470{
8471 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008472
8473 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8474 tmp &= ~(0xFF << 24);
8475 tmp |= (0x12 << 24);
8476 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8477
Paulo Zanonidde86e22012-12-01 12:04:25 -02008478 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8479 tmp |= (1 << 11);
8480 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8481
8482 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8483 tmp |= (1 << 11);
8484 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8485
Paulo Zanonidde86e22012-12-01 12:04:25 -02008486 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8487 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8488 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8489
8490 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8491 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8492 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8493
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008494 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8495 tmp &= ~(7 << 13);
8496 tmp |= (5 << 13);
8497 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008498
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008499 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8500 tmp &= ~(7 << 13);
8501 tmp |= (5 << 13);
8502 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008503
8504 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8505 tmp &= ~0xFF;
8506 tmp |= 0x1C;
8507 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8508
8509 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8510 tmp &= ~0xFF;
8511 tmp |= 0x1C;
8512 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8513
8514 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8515 tmp &= ~(0xFF << 16);
8516 tmp |= (0x1C << 16);
8517 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8518
8519 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8520 tmp &= ~(0xFF << 16);
8521 tmp |= (0x1C << 16);
8522 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8523
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008524 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8525 tmp |= (1 << 27);
8526 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008527
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008528 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8529 tmp |= (1 << 27);
8530 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008531
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008532 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8533 tmp &= ~(0xF << 28);
8534 tmp |= (4 << 28);
8535 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008536
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008537 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8538 tmp &= ~(0xF << 28);
8539 tmp |= (4 << 28);
8540 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008541}
8542
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008543/* Implements 3 different sequences from BSpec chapter "Display iCLK
8544 * Programming" based on the parameters passed:
8545 * - Sequence to enable CLKOUT_DP
8546 * - Sequence to enable CLKOUT_DP without spread
8547 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8548 */
8549static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8550 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008551{
8552 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008553 uint32_t reg, tmp;
8554
8555 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8556 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008557 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008558 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008559
Ville Syrjäläa5805162015-05-26 20:42:30 +03008560 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008561
8562 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8563 tmp &= ~SBI_SSCCTL_DISABLE;
8564 tmp |= SBI_SSCCTL_PATHALT;
8565 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8566
8567 udelay(24);
8568
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008569 if (with_spread) {
8570 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8571 tmp &= ~SBI_SSCCTL_PATHALT;
8572 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008573
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008574 if (with_fdi) {
8575 lpt_reset_fdi_mphy(dev_priv);
8576 lpt_program_fdi_mphy(dev_priv);
8577 }
8578 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008579
Ville Syrjäläc2699522015-08-27 23:55:59 +03008580 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008581 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8582 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8583 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008584
Ville Syrjäläa5805162015-05-26 20:42:30 +03008585 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008586}
8587
Paulo Zanoni47701c32013-07-23 11:19:25 -03008588/* Sequence to disable CLKOUT_DP */
8589static void lpt_disable_clkout_dp(struct drm_device *dev)
8590{
8591 struct drm_i915_private *dev_priv = dev->dev_private;
8592 uint32_t reg, tmp;
8593
Ville Syrjäläa5805162015-05-26 20:42:30 +03008594 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008595
Ville Syrjäläc2699522015-08-27 23:55:59 +03008596 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008597 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8598 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8599 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8600
8601 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8602 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8603 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8604 tmp |= SBI_SSCCTL_PATHALT;
8605 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8606 udelay(32);
8607 }
8608 tmp |= SBI_SSCCTL_DISABLE;
8609 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8610 }
8611
Ville Syrjäläa5805162015-05-26 20:42:30 +03008612 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008613}
8614
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008615#define BEND_IDX(steps) ((50 + (steps)) / 5)
8616
8617static const uint16_t sscdivintphase[] = {
8618 [BEND_IDX( 50)] = 0x3B23,
8619 [BEND_IDX( 45)] = 0x3B23,
8620 [BEND_IDX( 40)] = 0x3C23,
8621 [BEND_IDX( 35)] = 0x3C23,
8622 [BEND_IDX( 30)] = 0x3D23,
8623 [BEND_IDX( 25)] = 0x3D23,
8624 [BEND_IDX( 20)] = 0x3E23,
8625 [BEND_IDX( 15)] = 0x3E23,
8626 [BEND_IDX( 10)] = 0x3F23,
8627 [BEND_IDX( 5)] = 0x3F23,
8628 [BEND_IDX( 0)] = 0x0025,
8629 [BEND_IDX( -5)] = 0x0025,
8630 [BEND_IDX(-10)] = 0x0125,
8631 [BEND_IDX(-15)] = 0x0125,
8632 [BEND_IDX(-20)] = 0x0225,
8633 [BEND_IDX(-25)] = 0x0225,
8634 [BEND_IDX(-30)] = 0x0325,
8635 [BEND_IDX(-35)] = 0x0325,
8636 [BEND_IDX(-40)] = 0x0425,
8637 [BEND_IDX(-45)] = 0x0425,
8638 [BEND_IDX(-50)] = 0x0525,
8639};
8640
8641/*
8642 * Bend CLKOUT_DP
8643 * steps -50 to 50 inclusive, in steps of 5
8644 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8645 * change in clock period = -(steps / 10) * 5.787 ps
8646 */
8647static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8648{
8649 uint32_t tmp;
8650 int idx = BEND_IDX(steps);
8651
8652 if (WARN_ON(steps % 5 != 0))
8653 return;
8654
8655 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8656 return;
8657
8658 mutex_lock(&dev_priv->sb_lock);
8659
8660 if (steps % 10 != 0)
8661 tmp = 0xAAAAAAAB;
8662 else
8663 tmp = 0x00000000;
8664 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8665
8666 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8667 tmp &= 0xffff0000;
8668 tmp |= sscdivintphase[idx];
8669 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8670
8671 mutex_unlock(&dev_priv->sb_lock);
8672}
8673
8674#undef BEND_IDX
8675
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008676static void lpt_init_pch_refclk(struct drm_device *dev)
8677{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008678 struct intel_encoder *encoder;
8679 bool has_vga = false;
8680
Damien Lespiaub2784e12014-08-05 11:29:37 +01008681 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008682 switch (encoder->type) {
8683 case INTEL_OUTPUT_ANALOG:
8684 has_vga = true;
8685 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008686 default:
8687 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008688 }
8689 }
8690
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008691 if (has_vga) {
8692 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008693 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008694 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008695 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008696 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008697}
8698
Paulo Zanonidde86e22012-12-01 12:04:25 -02008699/*
8700 * Initialize reference clocks when the driver loads
8701 */
8702void intel_init_pch_refclk(struct drm_device *dev)
8703{
8704 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8705 ironlake_init_pch_refclk(dev);
8706 else if (HAS_PCH_LPT(dev))
8707 lpt_init_pch_refclk(dev);
8708}
8709
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008710static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008711{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008712 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008713 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008714 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008715 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008716 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008717 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008718 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008719 bool is_lvds = false;
8720
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008721 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008722 if (connector_state->crtc != crtc_state->base.crtc)
8723 continue;
8724
8725 encoder = to_intel_encoder(connector_state->best_encoder);
8726
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008727 switch (encoder->type) {
8728 case INTEL_OUTPUT_LVDS:
8729 is_lvds = true;
8730 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008731 default:
8732 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008733 }
8734 num_connectors++;
8735 }
8736
8737 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008738 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008739 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008740 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008741 }
8742
8743 return 120000;
8744}
8745
Daniel Vetter6ff93602013-04-19 11:24:36 +02008746static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008747{
8748 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8750 int pipe = intel_crtc->pipe;
8751 uint32_t val;
8752
Daniel Vetter78114072013-06-13 00:54:57 +02008753 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008754
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008755 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008756 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008757 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008758 break;
8759 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008760 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008761 break;
8762 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008763 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008764 break;
8765 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008766 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008767 break;
8768 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008769 /* Case prevented by intel_choose_pipe_bpp_dither. */
8770 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008771 }
8772
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008773 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008774 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8775
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008776 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008777 val |= PIPECONF_INTERLACED_ILK;
8778 else
8779 val |= PIPECONF_PROGRESSIVE;
8780
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008781 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008782 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008783
Paulo Zanonic8203562012-09-12 10:06:29 -03008784 I915_WRITE(PIPECONF(pipe), val);
8785 POSTING_READ(PIPECONF(pipe));
8786}
8787
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008788/*
8789 * Set up the pipe CSC unit.
8790 *
8791 * Currently only full range RGB to limited range RGB conversion
8792 * is supported, but eventually this should handle various
8793 * RGB<->YCbCr scenarios as well.
8794 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008795static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008796{
8797 struct drm_device *dev = crtc->dev;
8798 struct drm_i915_private *dev_priv = dev->dev_private;
8799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8800 int pipe = intel_crtc->pipe;
8801 uint16_t coeff = 0x7800; /* 1.0 */
8802
8803 /*
8804 * TODO: Check what kind of values actually come out of the pipe
8805 * with these coeff/postoff values and adjust to get the best
8806 * accuracy. Perhaps we even need to take the bpc value into
8807 * consideration.
8808 */
8809
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008810 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008811 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8812
8813 /*
8814 * GY/GU and RY/RU should be the other way around according
8815 * to BSpec, but reality doesn't agree. Just set them up in
8816 * a way that results in the correct picture.
8817 */
8818 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8819 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8820
8821 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8822 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8823
8824 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8825 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8826
8827 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8828 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8829 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8830
8831 if (INTEL_INFO(dev)->gen > 6) {
8832 uint16_t postoff = 0;
8833
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008834 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008835 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008836
8837 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8838 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8839 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8840
8841 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8842 } else {
8843 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8844
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008845 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008846 mode |= CSC_BLACK_SCREEN_OFFSET;
8847
8848 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8849 }
8850}
8851
Daniel Vetter6ff93602013-04-19 11:24:36 +02008852static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008853{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008854 struct drm_device *dev = crtc->dev;
8855 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008857 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008858 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008859 uint32_t val;
8860
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008861 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008862
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008863 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008864 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8865
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008866 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008867 val |= PIPECONF_INTERLACED_ILK;
8868 else
8869 val |= PIPECONF_PROGRESSIVE;
8870
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008871 I915_WRITE(PIPECONF(cpu_transcoder), val);
8872 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008873
8874 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8875 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008876
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308877 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008878 val = 0;
8879
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008880 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008881 case 18:
8882 val |= PIPEMISC_DITHER_6_BPC;
8883 break;
8884 case 24:
8885 val |= PIPEMISC_DITHER_8_BPC;
8886 break;
8887 case 30:
8888 val |= PIPEMISC_DITHER_10_BPC;
8889 break;
8890 case 36:
8891 val |= PIPEMISC_DITHER_12_BPC;
8892 break;
8893 default:
8894 /* Case prevented by pipe_config_set_bpp. */
8895 BUG();
8896 }
8897
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008898 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008899 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8900
8901 I915_WRITE(PIPEMISC(pipe), val);
8902 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008903}
8904
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008905static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008906 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008907 intel_clock_t *clock,
8908 bool *has_reduced_clock,
8909 intel_clock_t *reduced_clock)
8910{
8911 struct drm_device *dev = crtc->dev;
8912 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008913 int refclk;
8914 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008915 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008916
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008917 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008918
8919 /*
8920 * Returns a set of divisors for the desired target clock with the given
8921 * refclk, or FALSE. The returned values represent the clock equation:
8922 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8923 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008924 limit = intel_limit(crtc_state, refclk);
8925 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008926 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008927 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008928 if (!ret)
8929 return false;
8930
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008931 return true;
8932}
8933
Paulo Zanonid4b19312012-11-29 11:29:32 -02008934int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8935{
8936 /*
8937 * Account for spread spectrum to avoid
8938 * oversubscribing the link. Max center spread
8939 * is 2.5%; use 5% for safety's sake.
8940 */
8941 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008942 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008943}
8944
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008945static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008946{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008947 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008948}
8949
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008950static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008951 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008952 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008953 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008954{
8955 struct drm_crtc *crtc = &intel_crtc->base;
8956 struct drm_device *dev = crtc->dev;
8957 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008958 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008959 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008960 struct drm_connector_state *connector_state;
8961 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008962 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008963 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008964 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008965
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008966 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008967 if (connector_state->crtc != crtc_state->base.crtc)
8968 continue;
8969
8970 encoder = to_intel_encoder(connector_state->best_encoder);
8971
8972 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008973 case INTEL_OUTPUT_LVDS:
8974 is_lvds = true;
8975 break;
8976 case INTEL_OUTPUT_SDVO:
8977 case INTEL_OUTPUT_HDMI:
8978 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008979 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008980 default:
8981 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008982 }
8983
8984 num_connectors++;
8985 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008986
Chris Wilsonc1858122010-12-03 21:35:48 +00008987 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008988 factor = 21;
8989 if (is_lvds) {
8990 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008991 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008992 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008993 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008994 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008995 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008996
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008997 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008998 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008999
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009000 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
9001 *fp2 |= FP_CB_TUNE;
9002
Chris Wilson5eddb702010-09-11 13:48:45 +01009003 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009004
Eric Anholta07d6782011-03-30 13:01:08 -07009005 if (is_lvds)
9006 dpll |= DPLLB_MODE_LVDS;
9007 else
9008 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009009
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009010 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009011 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009012
9013 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02009014 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009015 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02009016 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009017
Eric Anholta07d6782011-03-30 13:01:08 -07009018 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009019 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009020 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009021 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009022
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009023 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009024 case 5:
9025 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9026 break;
9027 case 7:
9028 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9029 break;
9030 case 10:
9031 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9032 break;
9033 case 14:
9034 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9035 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009036 }
9037
Daniel Vetterb4c09f32013-04-30 14:01:42 +02009038 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009039 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009040 else
9041 dpll |= PLL_REF_INPUT_DREFCLK;
9042
Daniel Vetter959e16d2013-06-05 13:34:21 +02009043 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009044}
9045
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009046static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9047 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009048{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009049 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009050 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009051 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009052 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009053 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009054 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009055
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009056 memset(&crtc_state->dpll_hw_state, 0,
9057 sizeof(crtc_state->dpll_hw_state));
9058
Ville Syrjälä7905df22015-11-25 16:35:30 +02009059 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009060
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009061 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9062 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9063
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009064 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009065 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009066 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009067 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9068 return -EINVAL;
9069 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009070 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009071 if (!crtc_state->clock_set) {
9072 crtc_state->dpll.n = clock.n;
9073 crtc_state->dpll.m1 = clock.m1;
9074 crtc_state->dpll.m2 = clock.m2;
9075 crtc_state->dpll.p1 = clock.p1;
9076 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009077 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009078
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009079 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009080 if (crtc_state->has_pch_encoder) {
9081 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009082 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009083 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009084
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009085 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009086 &fp, &reduced_clock,
9087 has_reduced_clock ? &fp2 : NULL);
9088
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009089 crtc_state->dpll_hw_state.dpll = dpll;
9090 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009091 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009092 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009093 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009094 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009095
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009096 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009097 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009098 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009099 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009100 return -EINVAL;
9101 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009102 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009103
Rodrigo Viviab585de2015-03-24 12:40:09 -07009104 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009105 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009106 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009107 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009108
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009109 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009110}
9111
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009112static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9113 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009114{
9115 struct drm_device *dev = crtc->base.dev;
9116 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009117 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009118
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009119 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9120 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9121 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9122 & ~TU_SIZE_MASK;
9123 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9124 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9125 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9126}
9127
9128static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9129 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009130 struct intel_link_m_n *m_n,
9131 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009132{
9133 struct drm_device *dev = crtc->base.dev;
9134 struct drm_i915_private *dev_priv = dev->dev_private;
9135 enum pipe pipe = crtc->pipe;
9136
9137 if (INTEL_INFO(dev)->gen >= 5) {
9138 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9139 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9140 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9141 & ~TU_SIZE_MASK;
9142 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9143 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9144 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009145 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9146 * gen < 8) and if DRRS is supported (to make sure the
9147 * registers are not unnecessarily read).
9148 */
9149 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009150 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009151 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9152 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9153 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9154 & ~TU_SIZE_MASK;
9155 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9156 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9157 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9158 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009159 } else {
9160 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9161 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9162 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9163 & ~TU_SIZE_MASK;
9164 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9165 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9166 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9167 }
9168}
9169
9170void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009171 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009172{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009173 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009174 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9175 else
9176 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009177 &pipe_config->dp_m_n,
9178 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009179}
9180
Daniel Vetter72419202013-04-04 13:28:53 +02009181static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009182 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009183{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009184 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009185 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009186}
9187
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009188static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009189 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009190{
9191 struct drm_device *dev = crtc->base.dev;
9192 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009193 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9194 uint32_t ps_ctrl = 0;
9195 int id = -1;
9196 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009197
Chandra Kondurua1b22782015-04-07 15:28:45 -07009198 /* find scaler attached to this pipe */
9199 for (i = 0; i < crtc->num_scalers; i++) {
9200 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9201 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9202 id = i;
9203 pipe_config->pch_pfit.enabled = true;
9204 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9205 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9206 break;
9207 }
9208 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009209
Chandra Kondurua1b22782015-04-07 15:28:45 -07009210 scaler_state->scaler_id = id;
9211 if (id >= 0) {
9212 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9213 } else {
9214 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009215 }
9216}
9217
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009218static void
9219skylake_get_initial_plane_config(struct intel_crtc *crtc,
9220 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009221{
9222 struct drm_device *dev = crtc->base.dev;
9223 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009224 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009225 int pipe = crtc->pipe;
9226 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009227 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009228 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009229 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009230
Damien Lespiaud9806c92015-01-21 14:07:19 +00009231 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009232 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009233 DRM_DEBUG_KMS("failed to alloc fb\n");
9234 return;
9235 }
9236
Damien Lespiau1b842c82015-01-21 13:50:54 +00009237 fb = &intel_fb->base;
9238
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009239 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009240 if (!(val & PLANE_CTL_ENABLE))
9241 goto error;
9242
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009243 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9244 fourcc = skl_format_to_fourcc(pixel_format,
9245 val & PLANE_CTL_ORDER_RGBX,
9246 val & PLANE_CTL_ALPHA_MASK);
9247 fb->pixel_format = fourcc;
9248 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9249
Damien Lespiau40f46282015-02-27 11:15:21 +00009250 tiling = val & PLANE_CTL_TILED_MASK;
9251 switch (tiling) {
9252 case PLANE_CTL_TILED_LINEAR:
9253 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9254 break;
9255 case PLANE_CTL_TILED_X:
9256 plane_config->tiling = I915_TILING_X;
9257 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9258 break;
9259 case PLANE_CTL_TILED_Y:
9260 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9261 break;
9262 case PLANE_CTL_TILED_YF:
9263 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9264 break;
9265 default:
9266 MISSING_CASE(tiling);
9267 goto error;
9268 }
9269
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009270 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9271 plane_config->base = base;
9272
9273 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9274
9275 val = I915_READ(PLANE_SIZE(pipe, 0));
9276 fb->height = ((val >> 16) & 0xfff) + 1;
9277 fb->width = ((val >> 0) & 0x1fff) + 1;
9278
9279 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009280 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009281 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009282 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9283
9284 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009285 fb->pixel_format,
9286 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009287
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009288 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009289
9290 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9291 pipe_name(pipe), fb->width, fb->height,
9292 fb->bits_per_pixel, base, fb->pitches[0],
9293 plane_config->size);
9294
Damien Lespiau2d140302015-02-05 17:22:18 +00009295 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009296 return;
9297
9298error:
9299 kfree(fb);
9300}
9301
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009302static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009303 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009304{
9305 struct drm_device *dev = crtc->base.dev;
9306 struct drm_i915_private *dev_priv = dev->dev_private;
9307 uint32_t tmp;
9308
9309 tmp = I915_READ(PF_CTL(crtc->pipe));
9310
9311 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009312 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009313 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9314 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009315
9316 /* We currently do not free assignements of panel fitters on
9317 * ivb/hsw (since we don't use the higher upscaling modes which
9318 * differentiates them) so just WARN about this case for now. */
9319 if (IS_GEN7(dev)) {
9320 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9321 PF_PIPE_SEL_IVB(crtc->pipe));
9322 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009323 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009324}
9325
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009326static void
9327ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9328 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009329{
9330 struct drm_device *dev = crtc->base.dev;
9331 struct drm_i915_private *dev_priv = dev->dev_private;
9332 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009333 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009334 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009335 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009336 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009337 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009338
Damien Lespiau42a7b082015-02-05 19:35:13 +00009339 val = I915_READ(DSPCNTR(pipe));
9340 if (!(val & DISPLAY_PLANE_ENABLE))
9341 return;
9342
Damien Lespiaud9806c92015-01-21 14:07:19 +00009343 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009344 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009345 DRM_DEBUG_KMS("failed to alloc fb\n");
9346 return;
9347 }
9348
Damien Lespiau1b842c82015-01-21 13:50:54 +00009349 fb = &intel_fb->base;
9350
Daniel Vetter18c52472015-02-10 17:16:09 +00009351 if (INTEL_INFO(dev)->gen >= 4) {
9352 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009353 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009354 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9355 }
9356 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009357
9358 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009359 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009360 fb->pixel_format = fourcc;
9361 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009362
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009363 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009364 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009365 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009366 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009367 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009368 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009369 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009370 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009371 }
9372 plane_config->base = base;
9373
9374 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009375 fb->width = ((val >> 16) & 0xfff) + 1;
9376 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009377
9378 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009379 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009380
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009381 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009382 fb->pixel_format,
9383 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009384
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009385 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009386
Damien Lespiau2844a922015-01-20 12:51:48 +00009387 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9388 pipe_name(pipe), fb->width, fb->height,
9389 fb->bits_per_pixel, base, fb->pitches[0],
9390 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009391
Damien Lespiau2d140302015-02-05 17:22:18 +00009392 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009393}
9394
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009395static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009396 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009397{
9398 struct drm_device *dev = crtc->base.dev;
9399 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009400 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009401 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009402 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009403
Imre Deak17290502016-02-12 18:55:11 +02009404 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9405 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009406 return false;
9407
Daniel Vettere143a212013-07-04 12:01:15 +02009408 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009409 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009410
Imre Deak17290502016-02-12 18:55:11 +02009411 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009412 tmp = I915_READ(PIPECONF(crtc->pipe));
9413 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009414 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009415
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009416 switch (tmp & PIPECONF_BPC_MASK) {
9417 case PIPECONF_6BPC:
9418 pipe_config->pipe_bpp = 18;
9419 break;
9420 case PIPECONF_8BPC:
9421 pipe_config->pipe_bpp = 24;
9422 break;
9423 case PIPECONF_10BPC:
9424 pipe_config->pipe_bpp = 30;
9425 break;
9426 case PIPECONF_12BPC:
9427 pipe_config->pipe_bpp = 36;
9428 break;
9429 default:
9430 break;
9431 }
9432
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009433 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9434 pipe_config->limited_color_range = true;
9435
Daniel Vetterab9412b2013-05-03 11:49:46 +02009436 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009437 struct intel_shared_dpll *pll;
9438
Daniel Vetter88adfff2013-03-28 10:42:01 +01009439 pipe_config->has_pch_encoder = true;
9440
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009441 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9442 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9443 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009444
9445 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009446
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009447 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009448 pipe_config->shared_dpll =
9449 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009450 } else {
9451 tmp = I915_READ(PCH_DPLL_SEL);
9452 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9453 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9454 else
9455 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9456 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009457
9458 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9459
9460 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9461 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009462
9463 tmp = pipe_config->dpll_hw_state.dpll;
9464 pipe_config->pixel_multiplier =
9465 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9466 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009467
9468 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009469 } else {
9470 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009471 }
9472
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009473 intel_get_pipe_timings(crtc, pipe_config);
9474
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009475 ironlake_get_pfit_config(crtc, pipe_config);
9476
Imre Deak17290502016-02-12 18:55:11 +02009477 ret = true;
9478
9479out:
9480 intel_display_power_put(dev_priv, power_domain);
9481
9482 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009483}
9484
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009485static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9486{
9487 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009488 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009489
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009490 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009491 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009492 pipe_name(crtc->pipe));
9493
Rob Clarke2c719b2014-12-15 13:56:32 -05009494 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9495 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009496 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9497 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009498 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9499 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009500 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009501 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009502 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009503 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009504 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009505 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009506 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009507 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009508 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009509
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009510 /*
9511 * In theory we can still leave IRQs enabled, as long as only the HPD
9512 * interrupts remain enabled. We used to check for that, but since it's
9513 * gen-specific and since we only disable LCPLL after we fully disable
9514 * the interrupts, the check below should be enough.
9515 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009516 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009517}
9518
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009519static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9520{
9521 struct drm_device *dev = dev_priv->dev;
9522
9523 if (IS_HASWELL(dev))
9524 return I915_READ(D_COMP_HSW);
9525 else
9526 return I915_READ(D_COMP_BDW);
9527}
9528
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009529static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9530{
9531 struct drm_device *dev = dev_priv->dev;
9532
9533 if (IS_HASWELL(dev)) {
9534 mutex_lock(&dev_priv->rps.hw_lock);
9535 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9536 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009537 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009538 mutex_unlock(&dev_priv->rps.hw_lock);
9539 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009540 I915_WRITE(D_COMP_BDW, val);
9541 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009542 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009543}
9544
9545/*
9546 * This function implements pieces of two sequences from BSpec:
9547 * - Sequence for display software to disable LCPLL
9548 * - Sequence for display software to allow package C8+
9549 * The steps implemented here are just the steps that actually touch the LCPLL
9550 * register. Callers should take care of disabling all the display engine
9551 * functions, doing the mode unset, fixing interrupts, etc.
9552 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009553static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9554 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009555{
9556 uint32_t val;
9557
9558 assert_can_disable_lcpll(dev_priv);
9559
9560 val = I915_READ(LCPLL_CTL);
9561
9562 if (switch_to_fclk) {
9563 val |= LCPLL_CD_SOURCE_FCLK;
9564 I915_WRITE(LCPLL_CTL, val);
9565
9566 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9567 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9568 DRM_ERROR("Switching to FCLK failed\n");
9569
9570 val = I915_READ(LCPLL_CTL);
9571 }
9572
9573 val |= LCPLL_PLL_DISABLE;
9574 I915_WRITE(LCPLL_CTL, val);
9575 POSTING_READ(LCPLL_CTL);
9576
9577 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9578 DRM_ERROR("LCPLL still locked\n");
9579
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009580 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009581 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009582 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009583 ndelay(100);
9584
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009585 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9586 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009587 DRM_ERROR("D_COMP RCOMP still in progress\n");
9588
9589 if (allow_power_down) {
9590 val = I915_READ(LCPLL_CTL);
9591 val |= LCPLL_POWER_DOWN_ALLOW;
9592 I915_WRITE(LCPLL_CTL, val);
9593 POSTING_READ(LCPLL_CTL);
9594 }
9595}
9596
9597/*
9598 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9599 * source.
9600 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009601static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009602{
9603 uint32_t val;
9604
9605 val = I915_READ(LCPLL_CTL);
9606
9607 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9608 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9609 return;
9610
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009611 /*
9612 * Make sure we're not on PC8 state before disabling PC8, otherwise
9613 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009614 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009615 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009616
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009617 if (val & LCPLL_POWER_DOWN_ALLOW) {
9618 val &= ~LCPLL_POWER_DOWN_ALLOW;
9619 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009620 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009621 }
9622
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009623 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009624 val |= D_COMP_COMP_FORCE;
9625 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009626 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009627
9628 val = I915_READ(LCPLL_CTL);
9629 val &= ~LCPLL_PLL_DISABLE;
9630 I915_WRITE(LCPLL_CTL, val);
9631
9632 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9633 DRM_ERROR("LCPLL not locked yet\n");
9634
9635 if (val & LCPLL_CD_SOURCE_FCLK) {
9636 val = I915_READ(LCPLL_CTL);
9637 val &= ~LCPLL_CD_SOURCE_FCLK;
9638 I915_WRITE(LCPLL_CTL, val);
9639
9640 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9641 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9642 DRM_ERROR("Switching back to LCPLL failed\n");
9643 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009644
Mika Kuoppala59bad942015-01-16 11:34:40 +02009645 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009646 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009647}
9648
Paulo Zanoni765dab672014-03-07 20:08:18 -03009649/*
9650 * Package states C8 and deeper are really deep PC states that can only be
9651 * reached when all the devices on the system allow it, so even if the graphics
9652 * device allows PC8+, it doesn't mean the system will actually get to these
9653 * states. Our driver only allows PC8+ when going into runtime PM.
9654 *
9655 * The requirements for PC8+ are that all the outputs are disabled, the power
9656 * well is disabled and most interrupts are disabled, and these are also
9657 * requirements for runtime PM. When these conditions are met, we manually do
9658 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9659 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9660 * hang the machine.
9661 *
9662 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9663 * the state of some registers, so when we come back from PC8+ we need to
9664 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9665 * need to take care of the registers kept by RC6. Notice that this happens even
9666 * if we don't put the device in PCI D3 state (which is what currently happens
9667 * because of the runtime PM support).
9668 *
9669 * For more, read "Display Sequences for Package C8" on the hardware
9670 * documentation.
9671 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009672void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009673{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009674 struct drm_device *dev = dev_priv->dev;
9675 uint32_t val;
9676
Paulo Zanonic67a4702013-08-19 13:18:09 -03009677 DRM_DEBUG_KMS("Enabling package C8+\n");
9678
Ville Syrjäläc2699522015-08-27 23:55:59 +03009679 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009680 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9681 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9682 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9683 }
9684
9685 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009686 hsw_disable_lcpll(dev_priv, true, true);
9687}
9688
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009689void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009690{
9691 struct drm_device *dev = dev_priv->dev;
9692 uint32_t val;
9693
Paulo Zanonic67a4702013-08-19 13:18:09 -03009694 DRM_DEBUG_KMS("Disabling package C8+\n");
9695
9696 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009697 lpt_init_pch_refclk(dev);
9698
Ville Syrjäläc2699522015-08-27 23:55:59 +03009699 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009700 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9701 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9702 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9703 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009704}
9705
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009706static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309707{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009708 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009709 struct intel_atomic_state *old_intel_state =
9710 to_intel_atomic_state(old_state);
9711 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309712
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009713 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309714}
9715
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009716/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009717static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009718{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009719 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9720 struct drm_i915_private *dev_priv = state->dev->dev_private;
9721 struct drm_crtc *crtc;
9722 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009723 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009724 unsigned max_pixel_rate = 0, i;
9725 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009726
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009727 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9728 sizeof(intel_state->min_pixclk));
9729
9730 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009731 int pixel_rate;
9732
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009733 crtc_state = to_intel_crtc_state(cstate);
9734 if (!crtc_state->base.enable) {
9735 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009736 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009737 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009738
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009739 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009740
9741 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009742 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009743 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9744
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009745 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009746 }
9747
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009748 for_each_pipe(dev_priv, pipe)
9749 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9750
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009751 return max_pixel_rate;
9752}
9753
9754static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9755{
9756 struct drm_i915_private *dev_priv = dev->dev_private;
9757 uint32_t val, data;
9758 int ret;
9759
9760 if (WARN((I915_READ(LCPLL_CTL) &
9761 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9762 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9763 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9764 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9765 "trying to change cdclk frequency with cdclk not enabled\n"))
9766 return;
9767
9768 mutex_lock(&dev_priv->rps.hw_lock);
9769 ret = sandybridge_pcode_write(dev_priv,
9770 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9771 mutex_unlock(&dev_priv->rps.hw_lock);
9772 if (ret) {
9773 DRM_ERROR("failed to inform pcode about cdclk change\n");
9774 return;
9775 }
9776
9777 val = I915_READ(LCPLL_CTL);
9778 val |= LCPLL_CD_SOURCE_FCLK;
9779 I915_WRITE(LCPLL_CTL, val);
9780
9781 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9782 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9783 DRM_ERROR("Switching to FCLK failed\n");
9784
9785 val = I915_READ(LCPLL_CTL);
9786 val &= ~LCPLL_CLK_FREQ_MASK;
9787
9788 switch (cdclk) {
9789 case 450000:
9790 val |= LCPLL_CLK_FREQ_450;
9791 data = 0;
9792 break;
9793 case 540000:
9794 val |= LCPLL_CLK_FREQ_54O_BDW;
9795 data = 1;
9796 break;
9797 case 337500:
9798 val |= LCPLL_CLK_FREQ_337_5_BDW;
9799 data = 2;
9800 break;
9801 case 675000:
9802 val |= LCPLL_CLK_FREQ_675_BDW;
9803 data = 3;
9804 break;
9805 default:
9806 WARN(1, "invalid cdclk frequency\n");
9807 return;
9808 }
9809
9810 I915_WRITE(LCPLL_CTL, val);
9811
9812 val = I915_READ(LCPLL_CTL);
9813 val &= ~LCPLL_CD_SOURCE_FCLK;
9814 I915_WRITE(LCPLL_CTL, val);
9815
9816 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9817 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9818 DRM_ERROR("Switching back to LCPLL failed\n");
9819
9820 mutex_lock(&dev_priv->rps.hw_lock);
9821 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9822 mutex_unlock(&dev_priv->rps.hw_lock);
9823
9824 intel_update_cdclk(dev);
9825
9826 WARN(cdclk != dev_priv->cdclk_freq,
9827 "cdclk requested %d kHz but got %d kHz\n",
9828 cdclk, dev_priv->cdclk_freq);
9829}
9830
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009831static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009832{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009833 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009834 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009835 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009836 int cdclk;
9837
9838 /*
9839 * FIXME should also account for plane ratio
9840 * once 64bpp pixel formats are supported.
9841 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009842 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009843 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009844 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009845 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009846 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009847 cdclk = 450000;
9848 else
9849 cdclk = 337500;
9850
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009851 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009852 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9853 cdclk, dev_priv->max_cdclk_freq);
9854 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009855 }
9856
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009857 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9858 if (!intel_state->active_crtcs)
9859 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009860
9861 return 0;
9862}
9863
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009864static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009865{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009866 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009867 struct intel_atomic_state *old_intel_state =
9868 to_intel_atomic_state(old_state);
9869 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009870
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009871 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009872}
9873
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009874static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9875 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009876{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009877 struct intel_encoder *intel_encoder =
9878 intel_ddi_get_crtc_new_encoder(crtc_state);
9879
9880 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9881 if (!intel_ddi_pll_select(crtc, crtc_state))
9882 return -EINVAL;
9883 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009884
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009885 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009886
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009887 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009888}
9889
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309890static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9891 enum port port,
9892 struct intel_crtc_state *pipe_config)
9893{
9894 switch (port) {
9895 case PORT_A:
9896 pipe_config->ddi_pll_sel = SKL_DPLL0;
9897 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9898 break;
9899 case PORT_B:
9900 pipe_config->ddi_pll_sel = SKL_DPLL1;
9901 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9902 break;
9903 case PORT_C:
9904 pipe_config->ddi_pll_sel = SKL_DPLL2;
9905 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9906 break;
9907 default:
9908 DRM_ERROR("Incorrect port type\n");
9909 }
9910}
9911
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009912static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9913 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009914 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009915{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009916 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009917
9918 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9919 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9920
9921 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009922 case SKL_DPLL0:
9923 /*
9924 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9925 * of the shared DPLL framework and thus needs to be read out
9926 * separately
9927 */
9928 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9929 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9930 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009931 case SKL_DPLL1:
9932 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9933 break;
9934 case SKL_DPLL2:
9935 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9936 break;
9937 case SKL_DPLL3:
9938 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9939 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009940 }
9941}
9942
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009943static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9944 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009945 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009946{
9947 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9948
9949 switch (pipe_config->ddi_pll_sel) {
9950 case PORT_CLK_SEL_WRPLL1:
9951 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9952 break;
9953 case PORT_CLK_SEL_WRPLL2:
9954 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9955 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009956 case PORT_CLK_SEL_SPLL:
9957 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009958 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009959 }
9960}
9961
Daniel Vetter26804af2014-06-25 22:01:55 +03009962static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009963 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009964{
9965 struct drm_device *dev = crtc->base.dev;
9966 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009967 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009968 enum port port;
9969 uint32_t tmp;
9970
9971 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9972
9973 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9974
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009975 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009976 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309977 else if (IS_BROXTON(dev))
9978 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009979 else
9980 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009981
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009982 if (pipe_config->shared_dpll >= 0) {
9983 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9984
9985 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9986 &pipe_config->dpll_hw_state));
9987 }
9988
Daniel Vetter26804af2014-06-25 22:01:55 +03009989 /*
9990 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9991 * DDI E. So just check whether this pipe is wired to DDI E and whether
9992 * the PCH transcoder is on.
9993 */
Damien Lespiauca370452013-12-03 13:56:24 +00009994 if (INTEL_INFO(dev)->gen < 9 &&
9995 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009996 pipe_config->has_pch_encoder = true;
9997
9998 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9999 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10000 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10001
10002 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10003 }
10004}
10005
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010006static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010007 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010008{
10009 struct drm_device *dev = crtc->base.dev;
10010 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +020010011 enum intel_display_power_domain power_domain;
10012 unsigned long power_domain_mask;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010013 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +020010014 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010015
Imre Deak17290502016-02-12 18:55:11 +020010016 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
10017 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +020010018 return false;
Imre Deak17290502016-02-12 18:55:11 +020010019 power_domain_mask = BIT(power_domain);
10020
10021 ret = false;
Imre Deakb5482bd2014-03-05 16:20:55 +020010022
Daniel Vettere143a212013-07-04 12:01:15 +020010023 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010024 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
10025
Daniel Vettereccb1402013-05-22 00:50:22 +020010026 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10027 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10028 enum pipe trans_edp_pipe;
10029 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10030 default:
10031 WARN(1, "unknown pipe linked to edp transcoder\n");
10032 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10033 case TRANS_DDI_EDP_INPUT_A_ON:
10034 trans_edp_pipe = PIPE_A;
10035 break;
10036 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10037 trans_edp_pipe = PIPE_B;
10038 break;
10039 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10040 trans_edp_pipe = PIPE_C;
10041 break;
10042 }
10043
10044 if (trans_edp_pipe == crtc->pipe)
10045 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10046 }
10047
Imre Deak17290502016-02-12 18:55:11 +020010048 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
10049 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
10050 goto out;
10051 power_domain_mask |= BIT(power_domain);
Paulo Zanoni2bfce952013-04-18 16:35:40 -030010052
Daniel Vettereccb1402013-05-22 00:50:22 +020010053 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010054 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +020010055 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010056
Daniel Vetter26804af2014-06-25 22:01:55 +030010057 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010058
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010059 intel_get_pipe_timings(crtc, pipe_config);
10060
Chandra Kondurua1b22782015-04-07 15:28:45 -070010061 if (INTEL_INFO(dev)->gen >= 9) {
10062 skl_init_scalers(dev, crtc, pipe_config);
10063 }
10064
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010065 if (INTEL_INFO(dev)->gen >= 9) {
10066 pipe_config->scaler_state.scaler_id = -1;
10067 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10068 }
10069
Imre Deak17290502016-02-12 18:55:11 +020010070 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10071 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10072 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010073 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010074 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010075 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010076 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010077 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010078
Jesse Barnese59150d2014-01-07 13:30:45 -080010079 if (IS_HASWELL(dev))
10080 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10081 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010082
Clint Taylorebb69c92014-09-30 10:30:22 -070010083 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10084 pipe_config->pixel_multiplier =
10085 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10086 } else {
10087 pipe_config->pixel_multiplier = 1;
10088 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010089
Imre Deak17290502016-02-12 18:55:11 +020010090 ret = true;
10091
10092out:
10093 for_each_power_domain(power_domain, power_domain_mask)
10094 intel_display_power_put(dev_priv, power_domain);
10095
10096 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010097}
10098
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010099static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10100 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010101{
10102 struct drm_device *dev = crtc->dev;
10103 struct drm_i915_private *dev_priv = dev->dev_private;
10104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010105 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010106
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010107 if (plane_state && plane_state->visible) {
10108 unsigned int width = plane_state->base.crtc_w;
10109 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010110 unsigned int stride = roundup_pow_of_two(width) * 4;
10111
10112 switch (stride) {
10113 default:
10114 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10115 width, stride);
10116 stride = 256;
10117 /* fallthrough */
10118 case 256:
10119 case 512:
10120 case 1024:
10121 case 2048:
10122 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010123 }
10124
Ville Syrjälädc41c152014-08-13 11:57:05 +030010125 cntl |= CURSOR_ENABLE |
10126 CURSOR_GAMMA_ENABLE |
10127 CURSOR_FORMAT_ARGB |
10128 CURSOR_STRIDE(stride);
10129
10130 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010131 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010132
Ville Syrjälädc41c152014-08-13 11:57:05 +030010133 if (intel_crtc->cursor_cntl != 0 &&
10134 (intel_crtc->cursor_base != base ||
10135 intel_crtc->cursor_size != size ||
10136 intel_crtc->cursor_cntl != cntl)) {
10137 /* On these chipsets we can only modify the base/size/stride
10138 * whilst the cursor is disabled.
10139 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010140 I915_WRITE(CURCNTR(PIPE_A), 0);
10141 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010142 intel_crtc->cursor_cntl = 0;
10143 }
10144
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010145 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010146 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010147 intel_crtc->cursor_base = base;
10148 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010149
10150 if (intel_crtc->cursor_size != size) {
10151 I915_WRITE(CURSIZE, size);
10152 intel_crtc->cursor_size = size;
10153 }
10154
Chris Wilson4b0e3332014-05-30 16:35:26 +030010155 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010156 I915_WRITE(CURCNTR(PIPE_A), cntl);
10157 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010158 intel_crtc->cursor_cntl = cntl;
10159 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010160}
10161
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010162static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10163 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010164{
10165 struct drm_device *dev = crtc->dev;
10166 struct drm_i915_private *dev_priv = dev->dev_private;
10167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10168 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010169 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010170
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010171 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010172 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010173 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010174 case 64:
10175 cntl |= CURSOR_MODE_64_ARGB_AX;
10176 break;
10177 case 128:
10178 cntl |= CURSOR_MODE_128_ARGB_AX;
10179 break;
10180 case 256:
10181 cntl |= CURSOR_MODE_256_ARGB_AX;
10182 break;
10183 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010184 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010185 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010186 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010187 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010188
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010189 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010190 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010191
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010192 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10193 cntl |= CURSOR_ROTATE_180;
10194 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010195
Chris Wilson4b0e3332014-05-30 16:35:26 +030010196 if (intel_crtc->cursor_cntl != cntl) {
10197 I915_WRITE(CURCNTR(pipe), cntl);
10198 POSTING_READ(CURCNTR(pipe));
10199 intel_crtc->cursor_cntl = cntl;
10200 }
10201
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010202 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010203 I915_WRITE(CURBASE(pipe), base);
10204 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010205
10206 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010207}
10208
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010209/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010210static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010211 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010212{
10213 struct drm_device *dev = crtc->dev;
10214 struct drm_i915_private *dev_priv = dev->dev_private;
10215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10216 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010217 u32 base = intel_crtc->cursor_addr;
10218 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010219
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010220 if (plane_state) {
10221 int x = plane_state->base.crtc_x;
10222 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010223
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010224 if (x < 0) {
10225 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10226 x = -x;
10227 }
10228 pos |= x << CURSOR_X_SHIFT;
10229
10230 if (y < 0) {
10231 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10232 y = -y;
10233 }
10234 pos |= y << CURSOR_Y_SHIFT;
10235
10236 /* ILK+ do this automagically */
10237 if (HAS_GMCH_DISPLAY(dev) &&
10238 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10239 base += (plane_state->base.crtc_h *
10240 plane_state->base.crtc_w - 1) * 4;
10241 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010242 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010243
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010244 I915_WRITE(CURPOS(pipe), pos);
10245
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010246 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010247 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010248 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010249 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010250}
10251
Ville Syrjälädc41c152014-08-13 11:57:05 +030010252static bool cursor_size_ok(struct drm_device *dev,
10253 uint32_t width, uint32_t height)
10254{
10255 if (width == 0 || height == 0)
10256 return false;
10257
10258 /*
10259 * 845g/865g are special in that they are only limited by
10260 * the width of their cursors, the height is arbitrary up to
10261 * the precision of the register. Everything else requires
10262 * square cursors, limited to a few power-of-two sizes.
10263 */
10264 if (IS_845G(dev) || IS_I865G(dev)) {
10265 if ((width & 63) != 0)
10266 return false;
10267
10268 if (width > (IS_845G(dev) ? 64 : 512))
10269 return false;
10270
10271 if (height > 1023)
10272 return false;
10273 } else {
10274 switch (width | height) {
10275 case 256:
10276 case 128:
10277 if (IS_GEN2(dev))
10278 return false;
10279 case 64:
10280 break;
10281 default:
10282 return false;
10283 }
10284 }
10285
10286 return true;
10287}
10288
Jesse Barnes79e53942008-11-07 14:24:08 -080010289static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010290 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010291{
James Simmons72034252010-08-03 01:33:19 +010010292 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010294
James Simmons72034252010-08-03 01:33:19 +010010295 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010296 intel_crtc->lut_r[i] = red[i] >> 8;
10297 intel_crtc->lut_g[i] = green[i] >> 8;
10298 intel_crtc->lut_b[i] = blue[i] >> 8;
10299 }
10300
10301 intel_crtc_load_lut(crtc);
10302}
10303
Jesse Barnes79e53942008-11-07 14:24:08 -080010304/* VESA 640x480x72Hz mode to set on the pipe */
10305static struct drm_display_mode load_detect_mode = {
10306 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10307 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10308};
10309
Daniel Vettera8bb6812014-02-10 18:00:39 +010010310struct drm_framebuffer *
10311__intel_framebuffer_create(struct drm_device *dev,
10312 struct drm_mode_fb_cmd2 *mode_cmd,
10313 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010314{
10315 struct intel_framebuffer *intel_fb;
10316 int ret;
10317
10318 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010319 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010320 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010321
10322 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010323 if (ret)
10324 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010325
10326 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010327
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010328err:
10329 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010330 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010331}
10332
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010333static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010334intel_framebuffer_create(struct drm_device *dev,
10335 struct drm_mode_fb_cmd2 *mode_cmd,
10336 struct drm_i915_gem_object *obj)
10337{
10338 struct drm_framebuffer *fb;
10339 int ret;
10340
10341 ret = i915_mutex_lock_interruptible(dev);
10342 if (ret)
10343 return ERR_PTR(ret);
10344 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10345 mutex_unlock(&dev->struct_mutex);
10346
10347 return fb;
10348}
10349
Chris Wilsond2dff872011-04-19 08:36:26 +010010350static u32
10351intel_framebuffer_pitch_for_width(int width, int bpp)
10352{
10353 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10354 return ALIGN(pitch, 64);
10355}
10356
10357static u32
10358intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10359{
10360 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010361 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010362}
10363
10364static struct drm_framebuffer *
10365intel_framebuffer_create_for_mode(struct drm_device *dev,
10366 struct drm_display_mode *mode,
10367 int depth, int bpp)
10368{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010369 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010370 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010371 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010372
10373 obj = i915_gem_alloc_object(dev,
10374 intel_framebuffer_size_for_mode(mode, bpp));
10375 if (obj == NULL)
10376 return ERR_PTR(-ENOMEM);
10377
10378 mode_cmd.width = mode->hdisplay;
10379 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010380 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10381 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010382 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010383
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010384 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10385 if (IS_ERR(fb))
10386 drm_gem_object_unreference_unlocked(&obj->base);
10387
10388 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010389}
10390
10391static struct drm_framebuffer *
10392mode_fits_in_fbdev(struct drm_device *dev,
10393 struct drm_display_mode *mode)
10394{
Daniel Vetter06957262015-08-10 13:34:08 +020010395#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010396 struct drm_i915_private *dev_priv = dev->dev_private;
10397 struct drm_i915_gem_object *obj;
10398 struct drm_framebuffer *fb;
10399
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010400 if (!dev_priv->fbdev)
10401 return NULL;
10402
10403 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010404 return NULL;
10405
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010406 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010407 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010408
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010409 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010410 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10411 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010412 return NULL;
10413
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010414 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010415 return NULL;
10416
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010417 drm_framebuffer_reference(fb);
Chris Wilsond2dff872011-04-19 08:36:26 +010010418 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010419#else
10420 return NULL;
10421#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010422}
10423
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010424static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10425 struct drm_crtc *crtc,
10426 struct drm_display_mode *mode,
10427 struct drm_framebuffer *fb,
10428 int x, int y)
10429{
10430 struct drm_plane_state *plane_state;
10431 int hdisplay, vdisplay;
10432 int ret;
10433
10434 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10435 if (IS_ERR(plane_state))
10436 return PTR_ERR(plane_state);
10437
10438 if (mode)
10439 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10440 else
10441 hdisplay = vdisplay = 0;
10442
10443 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10444 if (ret)
10445 return ret;
10446 drm_atomic_set_fb_for_plane(plane_state, fb);
10447 plane_state->crtc_x = 0;
10448 plane_state->crtc_y = 0;
10449 plane_state->crtc_w = hdisplay;
10450 plane_state->crtc_h = vdisplay;
10451 plane_state->src_x = x << 16;
10452 plane_state->src_y = y << 16;
10453 plane_state->src_w = hdisplay << 16;
10454 plane_state->src_h = vdisplay << 16;
10455
10456 return 0;
10457}
10458
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010459bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010460 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010461 struct intel_load_detect_pipe *old,
10462 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010463{
10464 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010465 struct intel_encoder *intel_encoder =
10466 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010467 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010468 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010469 struct drm_crtc *crtc = NULL;
10470 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010471 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010472 struct drm_mode_config *config = &dev->mode_config;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010473 struct drm_atomic_state *state = NULL, *restore_state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010474 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010475 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010476 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010477
Chris Wilsond2dff872011-04-19 08:36:26 +010010478 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010479 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010480 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010481
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010482 old->restore_state = NULL;
10483
Rob Clark51fd3712013-11-19 12:10:12 -050010484retry:
10485 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10486 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010487 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010488
Jesse Barnes79e53942008-11-07 14:24:08 -080010489 /*
10490 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010491 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010492 * - if the connector already has an assigned crtc, use it (but make
10493 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010494 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010495 * - try to find the first unused crtc that can drive this connector,
10496 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010497 */
10498
10499 /* See if we already have a CRTC for this connector */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010500 if (connector->state->crtc) {
10501 crtc = connector->state->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010502
Rob Clark51fd3712013-11-19 12:10:12 -050010503 ret = drm_modeset_lock(&crtc->mutex, ctx);
10504 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010505 goto fail;
Chris Wilson8261b192011-04-19 23:18:09 +010010506
10507 /* Make sure the crtc and connector are running */
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010508 goto found;
Jesse Barnes79e53942008-11-07 14:24:08 -080010509 }
10510
10511 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010512 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010513 i++;
10514 if (!(encoder->possible_crtcs & (1 << i)))
10515 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010516
10517 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
10518 if (ret)
10519 goto fail;
10520
10521 if (possible_crtc->state->enable) {
10522 drm_modeset_unlock(&possible_crtc->mutex);
Ville Syrjäläa4592492014-08-11 13:15:36 +030010523 continue;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010524 }
Ville Syrjäläa4592492014-08-11 13:15:36 +030010525
10526 crtc = possible_crtc;
10527 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010528 }
10529
10530 /*
10531 * If we didn't find an unused CRTC, don't use any.
10532 */
10533 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010534 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010535 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010536 }
10537
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010538found:
10539 intel_crtc = to_intel_crtc(crtc);
10540
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010541 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10542 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010543 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010544
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010545 state = drm_atomic_state_alloc(dev);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010546 restore_state = drm_atomic_state_alloc(dev);
10547 if (!state || !restore_state) {
10548 ret = -ENOMEM;
10549 goto fail;
10550 }
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010551
10552 state->acquire_ctx = ctx;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010553 restore_state->acquire_ctx = ctx;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010554
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010555 connector_state = drm_atomic_get_connector_state(state, connector);
10556 if (IS_ERR(connector_state)) {
10557 ret = PTR_ERR(connector_state);
10558 goto fail;
10559 }
10560
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010561 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
10562 if (ret)
10563 goto fail;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010564
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010565 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10566 if (IS_ERR(crtc_state)) {
10567 ret = PTR_ERR(crtc_state);
10568 goto fail;
10569 }
10570
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010571 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010572
Chris Wilson64927112011-04-20 07:25:26 +010010573 if (!mode)
10574 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010575
Chris Wilsond2dff872011-04-19 08:36:26 +010010576 /* We need a framebuffer large enough to accommodate all accesses
10577 * that the plane may generate whilst we perform load detection.
10578 * We can not rely on the fbcon either being present (we get called
10579 * during its initialisation to detect all boot displays, or it may
10580 * not even exist) or that it is large enough to satisfy the
10581 * requested mode.
10582 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010583 fb = mode_fits_in_fbdev(dev, mode);
10584 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010585 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010586 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
Chris Wilsond2dff872011-04-19 08:36:26 +010010587 } else
10588 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010589 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010590 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010591 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010592 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010593
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010594 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10595 if (ret)
10596 goto fail;
10597
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010598 drm_framebuffer_unreference(fb);
10599
10600 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
10601 if (ret)
10602 goto fail;
10603
10604 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
10605 if (!ret)
10606 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
10607 if (!ret)
10608 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
10609 if (ret) {
10610 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
10611 goto fail;
10612 }
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010613
Maarten Lankhorst3ba86072016-02-29 09:18:57 +010010614 ret = drm_atomic_commit(state);
10615 if (ret) {
Chris Wilson64927112011-04-20 07:25:26 +010010616 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010617 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010618 }
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010619
10620 old->restore_state = restore_state;
Chris Wilson71731882011-04-19 23:10:58 +010010621
Jesse Barnes79e53942008-11-07 14:24:08 -080010622 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010623 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010624 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010625
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010626fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010627 drm_atomic_state_free(state);
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010628 drm_atomic_state_free(restore_state);
10629 restore_state = state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010630
Rob Clark51fd3712013-11-19 12:10:12 -050010631 if (ret == -EDEADLK) {
10632 drm_modeset_backoff(ctx);
10633 goto retry;
10634 }
10635
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010636 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010637}
10638
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010639void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010640 struct intel_load_detect_pipe *old,
10641 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010642{
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010643 struct intel_encoder *intel_encoder =
10644 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010645 struct drm_encoder *encoder = &intel_encoder->base;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010646 struct drm_atomic_state *state = old->restore_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010647 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010648
Chris Wilsond2dff872011-04-19 08:36:26 +010010649 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010650 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010651 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010652
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010653 if (!state)
Chris Wilson0622a532011-04-21 09:32:11 +010010654 return;
Maarten Lankhorstedde3612016-02-17 09:18:35 +010010655
10656 ret = drm_atomic_commit(state);
10657 if (ret) {
10658 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
10659 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010660 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010661}
10662
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010663static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010664 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010665{
10666 struct drm_i915_private *dev_priv = dev->dev_private;
10667 u32 dpll = pipe_config->dpll_hw_state.dpll;
10668
10669 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010670 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010671 else if (HAS_PCH_SPLIT(dev))
10672 return 120000;
10673 else if (!IS_GEN2(dev))
10674 return 96000;
10675 else
10676 return 48000;
10677}
10678
Jesse Barnes79e53942008-11-07 14:24:08 -080010679/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010680static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010681 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010682{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010683 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010684 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010685 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010686 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010687 u32 fp;
10688 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010689 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010690 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010691
10692 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010693 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010694 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010695 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010696
10697 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010698 if (IS_PINEVIEW(dev)) {
10699 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10700 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010701 } else {
10702 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10703 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10704 }
10705
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010706 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010707 if (IS_PINEVIEW(dev))
10708 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10709 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010710 else
10711 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010712 DPLL_FPA01_P1_POST_DIV_SHIFT);
10713
10714 switch (dpll & DPLL_MODE_MASK) {
10715 case DPLLB_MODE_DAC_SERIAL:
10716 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10717 5 : 10;
10718 break;
10719 case DPLLB_MODE_LVDS:
10720 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10721 7 : 14;
10722 break;
10723 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010724 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010725 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010726 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010727 }
10728
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010729 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010730 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010731 else
Imre Deakdccbea32015-06-22 23:35:51 +030010732 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010733 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010734 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010735 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010736
10737 if (is_lvds) {
10738 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10739 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010740
10741 if (lvds & LVDS_CLKB_POWER_UP)
10742 clock.p2 = 7;
10743 else
10744 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010745 } else {
10746 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10747 clock.p1 = 2;
10748 else {
10749 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10750 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10751 }
10752 if (dpll & PLL_P2_DIVIDE_BY_4)
10753 clock.p2 = 4;
10754 else
10755 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010756 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010757
Imre Deakdccbea32015-06-22 23:35:51 +030010758 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010759 }
10760
Ville Syrjälä18442d02013-09-13 16:00:08 +030010761 /*
10762 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010763 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010764 * encoder's get_config() function.
10765 */
Imre Deakdccbea32015-06-22 23:35:51 +030010766 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010767}
10768
Ville Syrjälä6878da02013-09-13 15:59:11 +030010769int intel_dotclock_calculate(int link_freq,
10770 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010771{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010772 /*
10773 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010774 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010775 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010776 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010777 *
10778 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010779 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010780 */
10781
Ville Syrjälä6878da02013-09-13 15:59:11 +030010782 if (!m_n->link_n)
10783 return 0;
10784
10785 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10786}
10787
Ville Syrjälä18442d02013-09-13 16:00:08 +030010788static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010789 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010790{
10791 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010792
10793 /* read out port_clock from the DPLL */
10794 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010795
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010796 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010797 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010798 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010799 * agree once we know their relationship in the encoder's
10800 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010801 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010802 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010803 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10804 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010805}
10806
10807/** Returns the currently programmed mode of the given pipe. */
10808struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10809 struct drm_crtc *crtc)
10810{
Jesse Barnes548f2452011-02-17 10:40:53 -080010811 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010813 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010814 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010815 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010816 int htot = I915_READ(HTOTAL(cpu_transcoder));
10817 int hsync = I915_READ(HSYNC(cpu_transcoder));
10818 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10819 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010820 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010821
10822 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10823 if (!mode)
10824 return NULL;
10825
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010826 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10827 if (!pipe_config) {
10828 kfree(mode);
10829 return NULL;
10830 }
10831
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010832 /*
10833 * Construct a pipe_config sufficient for getting the clock info
10834 * back out of crtc_clock_get.
10835 *
10836 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10837 * to use a real value here instead.
10838 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010839 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10840 pipe_config->pixel_multiplier = 1;
10841 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10842 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10843 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10844 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010845
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010846 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010847 mode->hdisplay = (htot & 0xffff) + 1;
10848 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10849 mode->hsync_start = (hsync & 0xffff) + 1;
10850 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10851 mode->vdisplay = (vtot & 0xffff) + 1;
10852 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10853 mode->vsync_start = (vsync & 0xffff) + 1;
10854 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10855
10856 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010857
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010858 kfree(pipe_config);
10859
Jesse Barnes79e53942008-11-07 14:24:08 -080010860 return mode;
10861}
10862
Chris Wilsonf047e392012-07-21 12:31:41 +010010863void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010864{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010865 struct drm_i915_private *dev_priv = dev->dev_private;
10866
Chris Wilsonf62a0072014-02-21 17:55:39 +000010867 if (dev_priv->mm.busy)
10868 return;
10869
Paulo Zanoni43694d62014-03-07 20:08:08 -030010870 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010871 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010872 if (INTEL_INFO(dev)->gen >= 6)
10873 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010874 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010875}
10876
10877void intel_mark_idle(struct drm_device *dev)
10878{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010879 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010880
Chris Wilsonf62a0072014-02-21 17:55:39 +000010881 if (!dev_priv->mm.busy)
10882 return;
10883
10884 dev_priv->mm.busy = false;
10885
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010886 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010887 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010888
Paulo Zanoni43694d62014-03-07 20:08:08 -030010889 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010890}
10891
Jesse Barnes79e53942008-11-07 14:24:08 -080010892static void intel_crtc_destroy(struct drm_crtc *crtc)
10893{
10894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010895 struct drm_device *dev = crtc->dev;
10896 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010897
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010898 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010899 work = intel_crtc->unpin_work;
10900 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010901 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010902
10903 if (work) {
10904 cancel_work_sync(&work->work);
10905 kfree(work);
10906 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010907
10908 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010909
Jesse Barnes79e53942008-11-07 14:24:08 -080010910 kfree(intel_crtc);
10911}
10912
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010913static void intel_unpin_work_fn(struct work_struct *__work)
10914{
10915 struct intel_unpin_work *work =
10916 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010917 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10918 struct drm_device *dev = crtc->base.dev;
10919 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010920
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010921 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010922 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010923 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010924
John Harrisonf06cc1b2014-11-24 18:49:37 +000010925 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010926 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010927 mutex_unlock(&dev->struct_mutex);
10928
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010929 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010930 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010931 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010932
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010933 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10934 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010935
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010936 kfree(work);
10937}
10938
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010939static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010940 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010941{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010942 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10943 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010944 unsigned long flags;
10945
10946 /* Ignore early vblank irqs */
10947 if (intel_crtc == NULL)
10948 return;
10949
Daniel Vetterf3260382014-09-15 14:55:23 +020010950 /*
10951 * This is called both by irq handlers and the reset code (to complete
10952 * lost pageflips) so needs the full irqsave spinlocks.
10953 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010954 spin_lock_irqsave(&dev->event_lock, flags);
10955 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010956
10957 /* Ensure we don't miss a work->pending update ... */
10958 smp_rmb();
10959
10960 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010961 spin_unlock_irqrestore(&dev->event_lock, flags);
10962 return;
10963 }
10964
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010965 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010966
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010967 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010968}
10969
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010970void intel_finish_page_flip(struct drm_device *dev, int pipe)
10971{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010972 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010973 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10974
Mario Kleiner49b14a52010-12-09 07:00:07 +010010975 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010976}
10977
10978void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10979{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010980 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010981 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10982
Mario Kleiner49b14a52010-12-09 07:00:07 +010010983 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010984}
10985
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010986/* Is 'a' after or equal to 'b'? */
10987static bool g4x_flip_count_after_eq(u32 a, u32 b)
10988{
10989 return !((a - b) & 0x80000000);
10990}
10991
10992static bool page_flip_finished(struct intel_crtc *crtc)
10993{
10994 struct drm_device *dev = crtc->base.dev;
10995 struct drm_i915_private *dev_priv = dev->dev_private;
10996
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010997 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10998 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10999 return true;
11000
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011001 /*
11002 * The relevant registers doen't exist on pre-ctg.
11003 * As the flip done interrupt doesn't trigger for mmio
11004 * flips on gmch platforms, a flip count check isn't
11005 * really needed there. But since ctg has the registers,
11006 * include it in the check anyway.
11007 */
11008 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11009 return true;
11010
11011 /*
Maarten Lankhorste8861672016-02-24 11:24:26 +010011012 * BDW signals flip done immediately if the plane
11013 * is disabled, even if the plane enable is already
11014 * armed to occur at the next vblank :(
11015 */
11016
11017 /*
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011018 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11019 * used the same base address. In that case the mmio flip might
11020 * have completed, but the CS hasn't even executed the flip yet.
11021 *
11022 * A flip count check isn't enough as the CS might have updated
11023 * the base address just after start of vblank, but before we
11024 * managed to process the interrupt. This means we'd complete the
11025 * CS flip too soon.
11026 *
11027 * Combining both checks should get us a good enough result. It may
11028 * still happen that the CS flip has been executed, but has not
11029 * yet actually completed. But in case the base address is the same
11030 * anyway, we don't really care.
11031 */
11032 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11033 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011034 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011035 crtc->unpin_work->flip_count);
11036}
11037
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011038void intel_prepare_page_flip(struct drm_device *dev, int plane)
11039{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011040 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011041 struct intel_crtc *intel_crtc =
11042 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11043 unsigned long flags;
11044
Daniel Vetterf3260382014-09-15 14:55:23 +020011045
11046 /*
11047 * This is called both by irq handlers and the reset code (to complete
11048 * lost pageflips) so needs the full irqsave spinlocks.
11049 *
11050 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000011051 * generate a page-flip completion irq, i.e. every modeset
11052 * is also accompanied by a spurious intel_prepare_page_flip().
11053 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011054 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011055 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011056 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011057 spin_unlock_irqrestore(&dev->event_lock, flags);
11058}
11059
Chris Wilson60426392015-10-10 10:44:32 +010011060static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011061{
11062 /* Ensure that the work item is consistent when activating it ... */
11063 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011064 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011065 /* and that it is marked active as soon as the irq could fire. */
11066 smp_wmb();
11067}
11068
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011069static int intel_gen2_queue_flip(struct drm_device *dev,
11070 struct drm_crtc *crtc,
11071 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011072 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011073 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011074 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011075{
John Harrison6258fbe2015-05-29 17:43:48 +010011076 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011078 u32 flip_mask;
11079 int ret;
11080
John Harrison5fb9de12015-05-29 17:44:07 +010011081 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011082 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011083 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011084
11085 /* Can't queue multiple flips, so wait for the previous
11086 * one to finish before executing the next.
11087 */
11088 if (intel_crtc->plane)
11089 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11090 else
11091 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011092 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11093 intel_ring_emit(ring, MI_NOOP);
11094 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11095 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11096 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011097 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011098 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011099
Chris Wilson60426392015-10-10 10:44:32 +010011100 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011101 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011102}
11103
11104static int intel_gen3_queue_flip(struct drm_device *dev,
11105 struct drm_crtc *crtc,
11106 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011107 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011108 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011109 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011110{
John Harrison6258fbe2015-05-29 17:43:48 +010011111 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011113 u32 flip_mask;
11114 int ret;
11115
John Harrison5fb9de12015-05-29 17:44:07 +010011116 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011117 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011118 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011119
11120 if (intel_crtc->plane)
11121 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11122 else
11123 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011124 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11125 intel_ring_emit(ring, MI_NOOP);
11126 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11127 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11128 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011129 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011130 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011131
Chris Wilson60426392015-10-10 10:44:32 +010011132 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011133 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011134}
11135
11136static int intel_gen4_queue_flip(struct drm_device *dev,
11137 struct drm_crtc *crtc,
11138 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011139 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011140 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011141 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011142{
John Harrison6258fbe2015-05-29 17:43:48 +010011143 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011144 struct drm_i915_private *dev_priv = dev->dev_private;
11145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11146 uint32_t pf, pipesrc;
11147 int ret;
11148
John Harrison5fb9de12015-05-29 17:44:07 +010011149 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011150 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011151 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011152
11153 /* i965+ uses the linear or tiled offsets from the
11154 * Display Registers (which do not change across a page-flip)
11155 * so we need only reprogram the base address.
11156 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011157 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11158 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11159 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011160 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011161 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011162
11163 /* XXX Enabling the panel-fitter across page-flip is so far
11164 * untested on non-native modes, so ignore it for now.
11165 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11166 */
11167 pf = 0;
11168 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011169 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011170
Chris Wilson60426392015-10-10 10:44:32 +010011171 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011172 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011173}
11174
11175static int intel_gen6_queue_flip(struct drm_device *dev,
11176 struct drm_crtc *crtc,
11177 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011178 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011179 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011180 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011181{
John Harrison6258fbe2015-05-29 17:43:48 +010011182 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011183 struct drm_i915_private *dev_priv = dev->dev_private;
11184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11185 uint32_t pf, pipesrc;
11186 int ret;
11187
John Harrison5fb9de12015-05-29 17:44:07 +010011188 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011189 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011190 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011191
Daniel Vetter6d90c952012-04-26 23:28:05 +020011192 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11193 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11194 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011195 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011196
Chris Wilson99d9acd2012-04-17 20:37:00 +010011197 /* Contrary to the suggestions in the documentation,
11198 * "Enable Panel Fitter" does not seem to be required when page
11199 * flipping with a non-native mode, and worse causes a normal
11200 * modeset to fail.
11201 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11202 */
11203 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011204 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011205 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011206
Chris Wilson60426392015-10-10 10:44:32 +010011207 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011208 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011209}
11210
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011211static int intel_gen7_queue_flip(struct drm_device *dev,
11212 struct drm_crtc *crtc,
11213 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011214 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011215 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011216 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011217{
John Harrison6258fbe2015-05-29 17:43:48 +010011218 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011220 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011221 int len, ret;
11222
Robin Schroereba905b2014-05-18 02:24:50 +020011223 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011224 case PLANE_A:
11225 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11226 break;
11227 case PLANE_B:
11228 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11229 break;
11230 case PLANE_C:
11231 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11232 break;
11233 default:
11234 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011235 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011236 }
11237
Chris Wilsonffe74d72013-08-26 20:58:12 +010011238 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011239 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011240 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011241 /*
11242 * On Gen 8, SRM is now taking an extra dword to accommodate
11243 * 48bits addresses, and we need a NOOP for the batch size to
11244 * stay even.
11245 */
11246 if (IS_GEN8(dev))
11247 len += 2;
11248 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011249
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011250 /*
11251 * BSpec MI_DISPLAY_FLIP for IVB:
11252 * "The full packet must be contained within the same cache line."
11253 *
11254 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11255 * cacheline, if we ever start emitting more commands before
11256 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11257 * then do the cacheline alignment, and finally emit the
11258 * MI_DISPLAY_FLIP.
11259 */
John Harrisonbba09b12015-05-29 17:44:06 +010011260 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011261 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011262 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011263
John Harrison5fb9de12015-05-29 17:44:07 +010011264 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011265 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011266 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011267
Chris Wilsonffe74d72013-08-26 20:58:12 +010011268 /* Unmask the flip-done completion message. Note that the bspec says that
11269 * we should do this for both the BCS and RCS, and that we must not unmask
11270 * more than one flip event at any time (or ensure that one flip message
11271 * can be sent by waiting for flip-done prior to queueing new flips).
11272 * Experimentation says that BCS works despite DERRMR masking all
11273 * flip-done completion events and that unmasking all planes at once
11274 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11275 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11276 */
11277 if (ring->id == RCS) {
11278 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011279 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011280 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11281 DERRMR_PIPEB_PRI_FLIP_DONE |
11282 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011283 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011284 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011285 MI_SRM_LRM_GLOBAL_GTT);
11286 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011287 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011288 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011289 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011290 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011291 if (IS_GEN8(dev)) {
11292 intel_ring_emit(ring, 0);
11293 intel_ring_emit(ring, MI_NOOP);
11294 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011295 }
11296
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011297 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011298 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011299 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011300 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011301
Chris Wilson60426392015-10-10 10:44:32 +010011302 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011303 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011304}
11305
Sourab Gupta84c33a62014-06-02 16:47:17 +053011306static bool use_mmio_flip(struct intel_engine_cs *ring,
11307 struct drm_i915_gem_object *obj)
11308{
11309 /*
11310 * This is not being used for older platforms, because
11311 * non-availability of flip done interrupt forces us to use
11312 * CS flips. Older platforms derive flip done using some clever
11313 * tricks involving the flip_pending status bits and vblank irqs.
11314 * So using MMIO flips there would disrupt this mechanism.
11315 */
11316
Chris Wilson8e09bf82014-07-08 10:40:30 +010011317 if (ring == NULL)
11318 return true;
11319
Sourab Gupta84c33a62014-06-02 16:47:17 +053011320 if (INTEL_INFO(ring->dev)->gen < 5)
11321 return false;
11322
11323 if (i915.use_mmio_flip < 0)
11324 return false;
11325 else if (i915.use_mmio_flip > 0)
11326 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011327 else if (i915.enable_execlists)
11328 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011329 else if (obj->base.dma_buf &&
11330 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11331 false))
11332 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011333 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011334 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011335}
11336
Chris Wilson60426392015-10-10 10:44:32 +010011337static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011338 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011339 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011340{
11341 struct drm_device *dev = intel_crtc->base.dev;
11342 struct drm_i915_private *dev_priv = dev->dev_private;
11343 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011344 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011345 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011346
11347 ctl = I915_READ(PLANE_CTL(pipe, 0));
11348 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011349 switch (fb->modifier[0]) {
11350 case DRM_FORMAT_MOD_NONE:
11351 break;
11352 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011353 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011354 break;
11355 case I915_FORMAT_MOD_Y_TILED:
11356 ctl |= PLANE_CTL_TILED_Y;
11357 break;
11358 case I915_FORMAT_MOD_Yf_TILED:
11359 ctl |= PLANE_CTL_TILED_YF;
11360 break;
11361 default:
11362 MISSING_CASE(fb->modifier[0]);
11363 }
Damien Lespiauff944562014-11-20 14:58:16 +000011364
11365 /*
11366 * The stride is either expressed as a multiple of 64 bytes chunks for
11367 * linear buffers or in number of tiles for tiled buffers.
11368 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011369 if (intel_rotation_90_or_270(rotation)) {
11370 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011371 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011372 stride = DIV_ROUND_UP(fb->height, tile_height);
11373 } else {
11374 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011375 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11376 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011377 }
Damien Lespiauff944562014-11-20 14:58:16 +000011378
11379 /*
11380 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11381 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11382 */
11383 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11384 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11385
Chris Wilson60426392015-10-10 10:44:32 +010011386 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011387 POSTING_READ(PLANE_SURF(pipe, 0));
11388}
11389
Chris Wilson60426392015-10-10 10:44:32 +010011390static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11391 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011392{
11393 struct drm_device *dev = intel_crtc->base.dev;
11394 struct drm_i915_private *dev_priv = dev->dev_private;
11395 struct intel_framebuffer *intel_fb =
11396 to_intel_framebuffer(intel_crtc->base.primary->fb);
11397 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011398 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011399 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011400
Sourab Gupta84c33a62014-06-02 16:47:17 +053011401 dspcntr = I915_READ(reg);
11402
Damien Lespiauc5d97472014-10-25 00:11:11 +010011403 if (obj->tiling_mode != I915_TILING_NONE)
11404 dspcntr |= DISPPLANE_TILED;
11405 else
11406 dspcntr &= ~DISPPLANE_TILED;
11407
Sourab Gupta84c33a62014-06-02 16:47:17 +053011408 I915_WRITE(reg, dspcntr);
11409
Chris Wilson60426392015-10-10 10:44:32 +010011410 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011411 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011412}
11413
11414/*
11415 * XXX: This is the temporary way to update the plane registers until we get
11416 * around to using the usual plane update functions for MMIO flips
11417 */
Chris Wilson60426392015-10-10 10:44:32 +010011418static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011419{
Chris Wilson60426392015-10-10 10:44:32 +010011420 struct intel_crtc *crtc = mmio_flip->crtc;
11421 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011422
Chris Wilson60426392015-10-10 10:44:32 +010011423 spin_lock_irq(&crtc->base.dev->event_lock);
11424 work = crtc->unpin_work;
11425 spin_unlock_irq(&crtc->base.dev->event_lock);
11426 if (work == NULL)
11427 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011428
Chris Wilson60426392015-10-10 10:44:32 +010011429 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011430
Chris Wilson60426392015-10-10 10:44:32 +010011431 intel_pipe_update_start(crtc);
11432
11433 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011434 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011435 else
11436 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011437 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011438
Chris Wilson60426392015-10-10 10:44:32 +010011439 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011440}
11441
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011442static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011443{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011444 struct intel_mmio_flip *mmio_flip =
11445 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011446 struct intel_framebuffer *intel_fb =
11447 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11448 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011449
Chris Wilson60426392015-10-10 10:44:32 +010011450 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011451 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011452 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011453 false, NULL,
11454 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011455 i915_gem_request_unreference__unlocked(mmio_flip->req);
11456 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011457
Alex Goinsfd8e0582015-11-25 18:43:38 -080011458 /* For framebuffer backed by dmabuf, wait for fence */
11459 if (obj->base.dma_buf)
11460 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11461 false, false,
11462 MAX_SCHEDULE_TIMEOUT) < 0);
11463
Chris Wilson60426392015-10-10 10:44:32 +010011464 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011465 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011466}
11467
11468static int intel_queue_mmio_flip(struct drm_device *dev,
11469 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011470 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011471{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011472 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011473
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011474 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11475 if (mmio_flip == NULL)
11476 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011477
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011478 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011479 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011480 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011481 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011482
11483 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11484 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011485
Sourab Gupta84c33a62014-06-02 16:47:17 +053011486 return 0;
11487}
11488
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011489static int intel_default_queue_flip(struct drm_device *dev,
11490 struct drm_crtc *crtc,
11491 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011492 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011493 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011494 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011495{
11496 return -ENODEV;
11497}
11498
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011499static bool __intel_pageflip_stall_check(struct drm_device *dev,
11500 struct drm_crtc *crtc)
11501{
11502 struct drm_i915_private *dev_priv = dev->dev_private;
11503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11504 struct intel_unpin_work *work = intel_crtc->unpin_work;
11505 u32 addr;
11506
11507 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11508 return true;
11509
Chris Wilson908565c2015-08-12 13:08:22 +010011510 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11511 return false;
11512
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011513 if (!work->enable_stall_check)
11514 return false;
11515
11516 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011517 if (work->flip_queued_req &&
11518 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011519 return false;
11520
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011521 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011522 }
11523
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011524 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011525 return false;
11526
11527 /* Potential stall - if we see that the flip has happened,
11528 * assume a missed interrupt. */
11529 if (INTEL_INFO(dev)->gen >= 4)
11530 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11531 else
11532 addr = I915_READ(DSPADDR(intel_crtc->plane));
11533
11534 /* There is a potential issue here with a false positive after a flip
11535 * to the same address. We could address this by checking for a
11536 * non-incrementing frame counter.
11537 */
11538 return addr == work->gtt_offset;
11539}
11540
11541void intel_check_page_flip(struct drm_device *dev, int pipe)
11542{
11543 struct drm_i915_private *dev_priv = dev->dev_private;
11544 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011546 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011547
Dave Gordon6c51d462015-03-06 15:34:26 +000011548 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011549
11550 if (crtc == NULL)
11551 return;
11552
Daniel Vetterf3260382014-09-15 14:55:23 +020011553 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011554 work = intel_crtc->unpin_work;
11555 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011556 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011557 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011558 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011559 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011560 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011561 if (work != NULL &&
11562 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11563 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011564 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011565}
11566
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011567static int intel_crtc_page_flip(struct drm_crtc *crtc,
11568 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011569 struct drm_pending_vblank_event *event,
11570 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011571{
11572 struct drm_device *dev = crtc->dev;
11573 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011574 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011575 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011576 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011577 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011578 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011579 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011580 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011581 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011582 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011583 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011584
Matt Roper2ff8fde2014-07-08 07:50:07 -070011585 /*
11586 * drm_mode_page_flip_ioctl() should already catch this, but double
11587 * check to be safe. In the future we may enable pageflipping from
11588 * a disabled primary plane.
11589 */
11590 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11591 return -EBUSY;
11592
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011593 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011594 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011595 return -EINVAL;
11596
11597 /*
11598 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11599 * Note that pitch changes could also affect these register.
11600 */
11601 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011602 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11603 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011604 return -EINVAL;
11605
Chris Wilsonf900db42014-02-20 09:26:13 +000011606 if (i915_terminally_wedged(&dev_priv->gpu_error))
11607 goto out_hang;
11608
Daniel Vetterb14c5672013-09-19 12:18:32 +020011609 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011610 if (work == NULL)
11611 return -ENOMEM;
11612
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011613 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011614 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011615 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011616 INIT_WORK(&work->work, intel_unpin_work_fn);
11617
Daniel Vetter87b6b102014-05-15 15:33:46 +020011618 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011619 if (ret)
11620 goto free_work;
11621
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011622 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011623 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011624 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011625 /* Before declaring the flip queue wedged, check if
11626 * the hardware completed the operation behind our backs.
11627 */
11628 if (__intel_pageflip_stall_check(dev, crtc)) {
11629 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11630 page_flip_completed(intel_crtc);
11631 } else {
11632 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011633 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011634
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011635 drm_crtc_vblank_put(crtc);
11636 kfree(work);
11637 return -EBUSY;
11638 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011639 }
11640 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011641 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011642
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011643 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11644 flush_workqueue(dev_priv->wq);
11645
Jesse Barnes75dfca82010-02-10 15:09:44 -080011646 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011647 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011648 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011649
Matt Roperf4510a22014-04-01 15:22:40 -070011650 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011651 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011652 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011653
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011654 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011655
Chris Wilson89ed88b2015-02-16 14:31:49 +000011656 ret = i915_mutex_lock_interruptible(dev);
11657 if (ret)
11658 goto cleanup;
11659
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011660 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011661 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011662
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011663 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011664 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011665
Wayne Boyer666a4532015-12-09 12:29:35 -080011666 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011667 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011668 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011669 /* vlv: DISPLAY_FLIP fails to change tiling */
11670 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011671 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011672 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011673 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011674 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011675 if (ring == NULL || ring->id != RCS)
11676 ring = &dev_priv->ring[BCS];
11677 } else {
11678 ring = &dev_priv->ring[RCS];
11679 }
11680
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011681 mmio_flip = use_mmio_flip(ring, obj);
11682
11683 /* When using CS flips, we want to emit semaphores between rings.
11684 * However, when using mmio flips we will create a task to do the
11685 * synchronisation, so all we want here is to pin the framebuffer
11686 * into the display plane and skip any waits.
11687 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011688 if (!mmio_flip) {
11689 ret = i915_gem_object_sync(obj, ring, &request);
11690 if (ret)
11691 goto cleanup_pending;
11692 }
11693
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011694 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011695 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011696 if (ret)
11697 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011698
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011699 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11700 obj, 0);
11701 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011702
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011703 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011704 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011705 if (ret)
11706 goto cleanup_unpin;
11707
John Harrisonf06cc1b2014-11-24 18:49:37 +000011708 i915_gem_request_assign(&work->flip_queued_req,
11709 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011710 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011711 if (!request) {
Dave Gordon26827082016-01-19 19:02:53 +000011712 request = i915_gem_request_alloc(ring, NULL);
11713 if (IS_ERR(request)) {
11714 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011715 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011716 }
John Harrison6258fbe2015-05-29 17:43:48 +010011717 }
11718
11719 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011720 page_flip_flags);
11721 if (ret)
11722 goto cleanup_unpin;
11723
John Harrison6258fbe2015-05-29 17:43:48 +010011724 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011725 }
11726
John Harrison91af1272015-06-18 13:14:56 +010011727 if (request)
John Harrison75289872015-05-29 17:43:49 +010011728 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011729
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011730 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011731 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011732
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011733 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011734 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011735 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011736
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011737 intel_frontbuffer_flip_prepare(dev,
11738 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011739
Jesse Barnese5510fa2010-07-01 16:48:37 -070011740 trace_i915_flip_request(intel_crtc->plane, obj);
11741
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011742 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011743
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011744cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011745 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011746cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011747 if (!IS_ERR_OR_NULL(request))
John Harrison91af1272015-06-18 13:14:56 +010011748 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011749 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011750 mutex_unlock(&dev->struct_mutex);
11751cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011752 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011753 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011754
Chris Wilson89ed88b2015-02-16 14:31:49 +000011755 drm_gem_object_unreference_unlocked(&obj->base);
11756 drm_framebuffer_unreference(work->old_fb);
11757
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011758 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011759 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011760 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011761
Daniel Vetter87b6b102014-05-15 15:33:46 +020011762 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011763free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011764 kfree(work);
11765
Chris Wilsonf900db42014-02-20 09:26:13 +000011766 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011767 struct drm_atomic_state *state;
11768 struct drm_plane_state *plane_state;
11769
Chris Wilsonf900db42014-02-20 09:26:13 +000011770out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011771 state = drm_atomic_state_alloc(dev);
11772 if (!state)
11773 return -ENOMEM;
11774 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11775
11776retry:
11777 plane_state = drm_atomic_get_plane_state(state, primary);
11778 ret = PTR_ERR_OR_ZERO(plane_state);
11779 if (!ret) {
11780 drm_atomic_set_fb_for_plane(plane_state, fb);
11781
11782 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11783 if (!ret)
11784 ret = drm_atomic_commit(state);
11785 }
11786
11787 if (ret == -EDEADLK) {
11788 drm_modeset_backoff(state->acquire_ctx);
11789 drm_atomic_state_clear(state);
11790 goto retry;
11791 }
11792
11793 if (ret)
11794 drm_atomic_state_free(state);
11795
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011796 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011797 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011798 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011799 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011800 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011801 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011802 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011803}
11804
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011805
11806/**
11807 * intel_wm_need_update - Check whether watermarks need updating
11808 * @plane: drm plane
11809 * @state: new plane state
11810 *
11811 * Check current plane state versus the new one to determine whether
11812 * watermarks need to be recalculated.
11813 *
11814 * Returns true or false.
11815 */
11816static bool intel_wm_need_update(struct drm_plane *plane,
11817 struct drm_plane_state *state)
11818{
Matt Roperd21fbe82015-09-24 15:53:12 -070011819 struct intel_plane_state *new = to_intel_plane_state(state);
11820 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11821
11822 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011823 if (new->visible != cur->visible)
11824 return true;
11825
11826 if (!cur->base.fb || !new->base.fb)
11827 return false;
11828
11829 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11830 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011831 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11832 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11833 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11834 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011835 return true;
11836
11837 return false;
11838}
11839
Matt Roperd21fbe82015-09-24 15:53:12 -070011840static bool needs_scaling(struct intel_plane_state *state)
11841{
11842 int src_w = drm_rect_width(&state->src) >> 16;
11843 int src_h = drm_rect_height(&state->src) >> 16;
11844 int dst_w = drm_rect_width(&state->dst);
11845 int dst_h = drm_rect_height(&state->dst);
11846
11847 return (src_w != dst_w || src_h != dst_h);
11848}
11849
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011850int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11851 struct drm_plane_state *plane_state)
11852{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011853 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011854 struct drm_crtc *crtc = crtc_state->crtc;
11855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11856 struct drm_plane *plane = plane_state->plane;
11857 struct drm_device *dev = crtc->dev;
Matt Ropered4a6a72016-02-23 17:20:13 -080011858 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011859 struct intel_plane_state *old_plane_state =
11860 to_intel_plane_state(plane->state);
11861 int idx = intel_crtc->base.base.id, ret;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011862 bool mode_changed = needs_modeset(crtc_state);
11863 bool was_crtc_enabled = crtc->state->active;
11864 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011865 bool turn_off, turn_on, visible, was_visible;
11866 struct drm_framebuffer *fb = plane_state->fb;
11867
11868 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11869 plane->type != DRM_PLANE_TYPE_CURSOR) {
11870 ret = skl_update_scaler_plane(
11871 to_intel_crtc_state(crtc_state),
11872 to_intel_plane_state(plane_state));
11873 if (ret)
11874 return ret;
11875 }
11876
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011877 was_visible = old_plane_state->visible;
11878 visible = to_intel_plane_state(plane_state)->visible;
11879
11880 if (!was_crtc_enabled && WARN_ON(was_visible))
11881 was_visible = false;
11882
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011883 /*
11884 * Visibility is calculated as if the crtc was on, but
11885 * after scaler setup everything depends on it being off
11886 * when the crtc isn't active.
11887 */
11888 if (!is_crtc_enabled)
11889 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011890
11891 if (!was_visible && !visible)
11892 return 0;
11893
Maarten Lankhorste8861672016-02-24 11:24:26 +010011894 if (fb != old_plane_state->base.fb)
11895 pipe_config->fb_changed = true;
11896
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011897 turn_off = was_visible && (!visible || mode_changed);
11898 turn_on = visible && (!was_visible || mode_changed);
11899
11900 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11901 plane->base.id, fb ? fb->base.id : -1);
11902
11903 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11904 plane->base.id, was_visible, visible,
11905 turn_off, turn_on, mode_changed);
11906
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011907 if (turn_on || turn_off) {
11908 pipe_config->wm_changed = true;
11909
Ville Syrjälä852eb002015-06-24 22:00:07 +030011910 /* must disable cxsr around plane enable/disable */
Maarten Lankhorste8861672016-02-24 11:24:26 +010011911 if (plane->type != DRM_PLANE_TYPE_CURSOR)
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011912 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011913 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011914 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011915 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011916
Matt Ropered4a6a72016-02-23 17:20:13 -080011917 /* Pre-gen9 platforms need two-step watermark updates */
11918 if (pipe_config->wm_changed && INTEL_INFO(dev)->gen < 9 &&
11919 dev_priv->display.optimize_watermarks)
11920 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11921
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011922 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011923 intel_crtc->atomic.fb_bits |=
11924 to_intel_plane(plane)->frontbuffer_bit;
11925
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011926 switch (plane->type) {
11927 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011928 intel_crtc->atomic.post_enable_primary = turn_on;
Paulo Zanonifcf38d12016-01-21 18:07:17 -020011929 intel_crtc->atomic.update_fbc = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011930
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011931 break;
11932 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011933 break;
11934 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011935 /*
11936 * WaCxSRDisabledForSpriteScaling:ivb
11937 *
11938 * cstate->update_wm was already set above, so this flag will
11939 * take effect when we commit and program watermarks.
11940 */
11941 if (IS_IVYBRIDGE(dev) &&
11942 needs_scaling(to_intel_plane_state(plane_state)) &&
Maarten Lankhorste8861672016-02-24 11:24:26 +010011943 !needs_scaling(old_plane_state))
11944 pipe_config->disable_lp_wm = true;
Matt Roperd21fbe82015-09-24 15:53:12 -070011945
11946 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011947 }
11948 return 0;
11949}
11950
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011951static bool encoders_cloneable(const struct intel_encoder *a,
11952 const struct intel_encoder *b)
11953{
11954 /* masks could be asymmetric, so check both ways */
11955 return a == b || (a->cloneable & (1 << b->type) &&
11956 b->cloneable & (1 << a->type));
11957}
11958
11959static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11960 struct intel_crtc *crtc,
11961 struct intel_encoder *encoder)
11962{
11963 struct intel_encoder *source_encoder;
11964 struct drm_connector *connector;
11965 struct drm_connector_state *connector_state;
11966 int i;
11967
11968 for_each_connector_in_state(state, connector, connector_state, i) {
11969 if (connector_state->crtc != &crtc->base)
11970 continue;
11971
11972 source_encoder =
11973 to_intel_encoder(connector_state->best_encoder);
11974 if (!encoders_cloneable(encoder, source_encoder))
11975 return false;
11976 }
11977
11978 return true;
11979}
11980
11981static bool check_encoder_cloning(struct drm_atomic_state *state,
11982 struct intel_crtc *crtc)
11983{
11984 struct intel_encoder *encoder;
11985 struct drm_connector *connector;
11986 struct drm_connector_state *connector_state;
11987 int i;
11988
11989 for_each_connector_in_state(state, connector, connector_state, i) {
11990 if (connector_state->crtc != &crtc->base)
11991 continue;
11992
11993 encoder = to_intel_encoder(connector_state->best_encoder);
11994 if (!check_single_encoder_cloning(state, crtc, encoder))
11995 return false;
11996 }
11997
11998 return true;
11999}
12000
12001static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12002 struct drm_crtc_state *crtc_state)
12003{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012004 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012005 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012007 struct intel_crtc_state *pipe_config =
12008 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012009 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012010 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012011 bool mode_changed = needs_modeset(crtc_state);
12012
12013 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12014 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12015 return -EINVAL;
12016 }
12017
Ville Syrjälä852eb002015-06-24 22:00:07 +030012018 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012019 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012020
Maarten Lankhorstad421372015-06-15 12:33:42 +020012021 if (mode_changed && crtc_state->enable &&
12022 dev_priv->display.crtc_compute_clock &&
12023 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12024 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12025 pipe_config);
12026 if (ret)
12027 return ret;
12028 }
12029
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012030 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012031 if (dev_priv->display.compute_pipe_wm) {
12032 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
Matt Ropered4a6a72016-02-23 17:20:13 -080012033 if (ret) {
12034 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012035 return ret;
Matt Ropered4a6a72016-02-23 17:20:13 -080012036 }
12037 }
12038
12039 if (dev_priv->display.compute_intermediate_wm &&
12040 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12041 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12042 return 0;
12043
12044 /*
12045 * Calculate 'intermediate' watermarks that satisfy both the
12046 * old state and the new state. We can program these
12047 * immediately.
12048 */
12049 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12050 intel_crtc,
12051 pipe_config);
12052 if (ret) {
12053 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12054 return ret;
12055 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070012056 }
12057
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012058 if (INTEL_INFO(dev)->gen >= 9) {
12059 if (mode_changed)
12060 ret = skl_update_scaler_crtc(pipe_config);
12061
12062 if (!ret)
12063 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12064 pipe_config);
12065 }
12066
12067 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012068}
12069
Jani Nikula65b38e02015-04-13 11:26:56 +030012070static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012071 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12072 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012073 .atomic_begin = intel_begin_crtc_commit,
12074 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012075 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012076};
12077
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012078static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12079{
12080 struct intel_connector *connector;
12081
12082 for_each_intel_connector(dev, connector) {
12083 if (connector->base.encoder) {
12084 connector->base.state->best_encoder =
12085 connector->base.encoder;
12086 connector->base.state->crtc =
12087 connector->base.encoder->crtc;
12088 } else {
12089 connector->base.state->best_encoder = NULL;
12090 connector->base.state->crtc = NULL;
12091 }
12092 }
12093}
12094
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012095static void
Robin Schroereba905b2014-05-18 02:24:50 +020012096connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012097 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012098{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012099 int bpp = pipe_config->pipe_bpp;
12100
12101 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12102 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012103 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012104
12105 /* Don't use an invalid EDID bpc value */
12106 if (connector->base.display_info.bpc &&
12107 connector->base.display_info.bpc * 3 < bpp) {
12108 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12109 bpp, connector->base.display_info.bpc*3);
12110 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12111 }
12112
Jani Nikula013dd9e2016-01-13 16:35:20 +020012113 /* Clamp bpp to default limit on screens without EDID 1.4 */
12114 if (connector->base.display_info.bpc == 0) {
12115 int type = connector->base.connector_type;
12116 int clamp_bpp = 24;
12117
12118 /* Fall back to 18 bpp when DP sink capability is unknown. */
12119 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12120 type == DRM_MODE_CONNECTOR_eDP)
12121 clamp_bpp = 18;
12122
12123 if (bpp > clamp_bpp) {
12124 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12125 bpp, clamp_bpp);
12126 pipe_config->pipe_bpp = clamp_bpp;
12127 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012128 }
12129}
12130
12131static int
12132compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012133 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012134{
12135 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012136 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012137 struct drm_connector *connector;
12138 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012139 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012140
Wayne Boyer666a4532015-12-09 12:29:35 -080012141 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012142 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012143 else if (INTEL_INFO(dev)->gen >= 5)
12144 bpp = 12*3;
12145 else
12146 bpp = 8*3;
12147
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012148
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012149 pipe_config->pipe_bpp = bpp;
12150
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012151 state = pipe_config->base.state;
12152
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012153 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012154 for_each_connector_in_state(state, connector, connector_state, i) {
12155 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012156 continue;
12157
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012158 connected_sink_compute_bpp(to_intel_connector(connector),
12159 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012160 }
12161
12162 return bpp;
12163}
12164
Daniel Vetter644db712013-09-19 14:53:58 +020012165static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12166{
12167 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12168 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012169 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012170 mode->crtc_hdisplay, mode->crtc_hsync_start,
12171 mode->crtc_hsync_end, mode->crtc_htotal,
12172 mode->crtc_vdisplay, mode->crtc_vsync_start,
12173 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12174}
12175
Daniel Vetterc0b03412013-05-28 12:05:54 +020012176static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012177 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012178 const char *context)
12179{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012180 struct drm_device *dev = crtc->base.dev;
12181 struct drm_plane *plane;
12182 struct intel_plane *intel_plane;
12183 struct intel_plane_state *state;
12184 struct drm_framebuffer *fb;
12185
12186 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12187 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012188
12189 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12190 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12191 pipe_config->pipe_bpp, pipe_config->dither);
12192 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12193 pipe_config->has_pch_encoder,
12194 pipe_config->fdi_lanes,
12195 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12196 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12197 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012198 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012199 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012200 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012201 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12202 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12203 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012204
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012205 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012206 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012207 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012208 pipe_config->dp_m2_n2.gmch_m,
12209 pipe_config->dp_m2_n2.gmch_n,
12210 pipe_config->dp_m2_n2.link_m,
12211 pipe_config->dp_m2_n2.link_n,
12212 pipe_config->dp_m2_n2.tu);
12213
Daniel Vetter55072d12014-11-20 16:10:28 +010012214 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12215 pipe_config->has_audio,
12216 pipe_config->has_infoframe);
12217
Daniel Vetterc0b03412013-05-28 12:05:54 +020012218 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012219 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012220 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012221 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12222 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012223 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012224 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12225 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012226 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12227 crtc->num_scalers,
12228 pipe_config->scaler_state.scaler_users,
12229 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012230 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12231 pipe_config->gmch_pfit.control,
12232 pipe_config->gmch_pfit.pgm_ratios,
12233 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012234 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012235 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012236 pipe_config->pch_pfit.size,
12237 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012238 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012239 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012240
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012241 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012242 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012243 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012244 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012245 pipe_config->ddi_pll_sel,
12246 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012247 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012248 pipe_config->dpll_hw_state.pll0,
12249 pipe_config->dpll_hw_state.pll1,
12250 pipe_config->dpll_hw_state.pll2,
12251 pipe_config->dpll_hw_state.pll3,
12252 pipe_config->dpll_hw_state.pll6,
12253 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012254 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012255 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012256 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012257 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012258 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12259 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12260 pipe_config->ddi_pll_sel,
12261 pipe_config->dpll_hw_state.ctrl1,
12262 pipe_config->dpll_hw_state.cfgcr1,
12263 pipe_config->dpll_hw_state.cfgcr2);
12264 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012265 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012266 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012267 pipe_config->dpll_hw_state.wrpll,
12268 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012269 } else {
12270 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12271 "fp0: 0x%x, fp1: 0x%x\n",
12272 pipe_config->dpll_hw_state.dpll,
12273 pipe_config->dpll_hw_state.dpll_md,
12274 pipe_config->dpll_hw_state.fp0,
12275 pipe_config->dpll_hw_state.fp1);
12276 }
12277
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012278 DRM_DEBUG_KMS("planes on this crtc\n");
12279 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12280 intel_plane = to_intel_plane(plane);
12281 if (intel_plane->pipe != crtc->pipe)
12282 continue;
12283
12284 state = to_intel_plane_state(plane->state);
12285 fb = state->base.fb;
12286 if (!fb) {
12287 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12288 "disabled, scaler_id = %d\n",
12289 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12290 plane->base.id, intel_plane->pipe,
12291 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12292 drm_plane_index(plane), state->scaler_id);
12293 continue;
12294 }
12295
12296 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12297 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12298 plane->base.id, intel_plane->pipe,
12299 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12300 drm_plane_index(plane));
12301 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12302 fb->base.id, fb->width, fb->height, fb->pixel_format);
12303 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12304 state->scaler_id,
12305 state->src.x1 >> 16, state->src.y1 >> 16,
12306 drm_rect_width(&state->src) >> 16,
12307 drm_rect_height(&state->src) >> 16,
12308 state->dst.x1, state->dst.y1,
12309 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12310 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012311}
12312
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012313static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012314{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012315 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012316 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012317 unsigned int used_ports = 0;
12318
12319 /*
12320 * Walk the connector list instead of the encoder
12321 * list to detect the problem on ddi platforms
12322 * where there's just one encoder per digital port.
12323 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012324 drm_for_each_connector(connector, dev) {
12325 struct drm_connector_state *connector_state;
12326 struct intel_encoder *encoder;
12327
12328 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12329 if (!connector_state)
12330 connector_state = connector->state;
12331
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012332 if (!connector_state->best_encoder)
12333 continue;
12334
12335 encoder = to_intel_encoder(connector_state->best_encoder);
12336
12337 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012338
12339 switch (encoder->type) {
12340 unsigned int port_mask;
12341 case INTEL_OUTPUT_UNKNOWN:
12342 if (WARN_ON(!HAS_DDI(dev)))
12343 break;
12344 case INTEL_OUTPUT_DISPLAYPORT:
12345 case INTEL_OUTPUT_HDMI:
12346 case INTEL_OUTPUT_EDP:
12347 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12348
12349 /* the same port mustn't appear more than once */
12350 if (used_ports & port_mask)
12351 return false;
12352
12353 used_ports |= port_mask;
12354 default:
12355 break;
12356 }
12357 }
12358
12359 return true;
12360}
12361
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012362static void
12363clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12364{
12365 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012366 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012367 struct intel_dpll_hw_state dpll_hw_state;
12368 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012369 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012370 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012371
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012372 /* FIXME: before the switch to atomic started, a new pipe_config was
12373 * kzalloc'd. Code that depends on any field being zero should be
12374 * fixed, so that the crtc_state can be safely duplicated. For now,
12375 * only fields that are know to not cause problems are preserved. */
12376
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012377 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012378 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012379 shared_dpll = crtc_state->shared_dpll;
12380 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012381 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012382 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012383
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012384 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012385
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012386 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012387 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012388 crtc_state->shared_dpll = shared_dpll;
12389 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012390 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012391 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012392}
12393
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012394static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012395intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012396 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012397{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012398 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012399 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012400 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012401 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012402 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012403 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012404 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012405
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012406 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012407
Daniel Vettere143a212013-07-04 12:01:15 +020012408 pipe_config->cpu_transcoder =
12409 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012410
Imre Deak2960bc92013-07-30 13:36:32 +030012411 /*
12412 * Sanitize sync polarity flags based on requested ones. If neither
12413 * positive or negative polarity is requested, treat this as meaning
12414 * negative polarity.
12415 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012416 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012417 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012418 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012419
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012420 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012421 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012422 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012423
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012424 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12425 pipe_config);
12426 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012427 goto fail;
12428
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012429 /*
12430 * Determine the real pipe dimensions. Note that stereo modes can
12431 * increase the actual pipe size due to the frame doubling and
12432 * insertion of additional space for blanks between the frame. This
12433 * is stored in the crtc timings. We use the requested mode to do this
12434 * computation to clearly distinguish it from the adjusted mode, which
12435 * can be changed by the connectors in the below retry loop.
12436 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012437 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012438 &pipe_config->pipe_src_w,
12439 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012440
Daniel Vettere29c22c2013-02-21 00:00:16 +010012441encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012442 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012443 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012444 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012445
Daniel Vetter135c81b2013-07-21 21:37:09 +020012446 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012447 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12448 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012449
Daniel Vetter7758a112012-07-08 19:40:39 +020012450 /* Pass our mode to the connectors and the CRTC to give them a chance to
12451 * adjust it according to limitations or connector properties, and also
12452 * a chance to reject the mode entirely.
12453 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012454 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012455 if (connector_state->crtc != crtc)
12456 continue;
12457
12458 encoder = to_intel_encoder(connector_state->best_encoder);
12459
Daniel Vetterefea6e82013-07-21 21:36:59 +020012460 if (!(encoder->compute_config(encoder, pipe_config))) {
12461 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012462 goto fail;
12463 }
12464 }
12465
Daniel Vetterff9a6752013-06-01 17:16:21 +020012466 /* Set default port clock if not overwritten by the encoder. Needs to be
12467 * done afterwards in case the encoder adjusts the mode. */
12468 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012469 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012470 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012471
Daniel Vettera43f6e02013-06-07 23:10:32 +020012472 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012473 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012474 DRM_DEBUG_KMS("CRTC fixup failed\n");
12475 goto fail;
12476 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012477
12478 if (ret == RETRY) {
12479 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12480 ret = -EINVAL;
12481 goto fail;
12482 }
12483
12484 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12485 retry = false;
12486 goto encoder_retry;
12487 }
12488
Daniel Vettere8fa4272015-08-12 11:43:34 +020012489 /* Dithering seems to not pass-through bits correctly when it should, so
12490 * only enable it on 6bpc panels. */
12491 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012492 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012493 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012494
Daniel Vetter7758a112012-07-08 19:40:39 +020012495fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012496 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012497}
12498
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012499static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012500intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012501{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012502 struct drm_crtc *crtc;
12503 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012504 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012505
Ville Syrjälä76688512014-01-10 11:28:06 +020012506 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012507 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012508 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012509
12510 /* Update hwmode for vblank functions */
12511 if (crtc->state->active)
12512 crtc->hwmode = crtc->state->adjusted_mode;
12513 else
12514 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012515
12516 /*
12517 * Update legacy state to satisfy fbc code. This can
12518 * be removed when fbc uses the atomic state.
12519 */
12520 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12521 struct drm_plane_state *plane_state = crtc->primary->state;
12522
12523 crtc->primary->fb = plane_state->fb;
12524 crtc->x = plane_state->src_x >> 16;
12525 crtc->y = plane_state->src_y >> 16;
12526 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012527 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012528}
12529
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012530static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012531{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012532 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012533
12534 if (clock1 == clock2)
12535 return true;
12536
12537 if (!clock1 || !clock2)
12538 return false;
12539
12540 diff = abs(clock1 - clock2);
12541
12542 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12543 return true;
12544
12545 return false;
12546}
12547
Daniel Vetter25c5b262012-07-08 22:08:04 +020012548#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12549 list_for_each_entry((intel_crtc), \
12550 &(dev)->mode_config.crtc_list, \
12551 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012552 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012553
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012554static bool
12555intel_compare_m_n(unsigned int m, unsigned int n,
12556 unsigned int m2, unsigned int n2,
12557 bool exact)
12558{
12559 if (m == m2 && n == n2)
12560 return true;
12561
12562 if (exact || !m || !n || !m2 || !n2)
12563 return false;
12564
12565 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12566
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012567 if (n > n2) {
12568 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012569 m2 <<= 1;
12570 n2 <<= 1;
12571 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012572 } else if (n < n2) {
12573 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012574 m <<= 1;
12575 n <<= 1;
12576 }
12577 }
12578
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012579 if (n != n2)
12580 return false;
12581
12582 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012583}
12584
12585static bool
12586intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12587 struct intel_link_m_n *m2_n2,
12588 bool adjust)
12589{
12590 if (m_n->tu == m2_n2->tu &&
12591 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12592 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12593 intel_compare_m_n(m_n->link_m, m_n->link_n,
12594 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12595 if (adjust)
12596 *m2_n2 = *m_n;
12597
12598 return true;
12599 }
12600
12601 return false;
12602}
12603
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012604static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012605intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012606 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012607 struct intel_crtc_state *pipe_config,
12608 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012609{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012610 bool ret = true;
12611
12612#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12613 do { \
12614 if (!adjust) \
12615 DRM_ERROR(fmt, ##__VA_ARGS__); \
12616 else \
12617 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12618 } while (0)
12619
Daniel Vetter66e985c2013-06-05 13:34:20 +020012620#define PIPE_CONF_CHECK_X(name) \
12621 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012622 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012623 "(expected 0x%08x, found 0x%08x)\n", \
12624 current_config->name, \
12625 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012626 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012627 }
12628
Daniel Vetter08a24032013-04-19 11:25:34 +020012629#define PIPE_CONF_CHECK_I(name) \
12630 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012631 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012632 "(expected %i, found %i)\n", \
12633 current_config->name, \
12634 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012635 ret = false; \
12636 }
12637
12638#define PIPE_CONF_CHECK_M_N(name) \
12639 if (!intel_compare_link_m_n(&current_config->name, \
12640 &pipe_config->name,\
12641 adjust)) { \
12642 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12643 "(expected tu %i gmch %i/%i link %i/%i, " \
12644 "found tu %i, gmch %i/%i link %i/%i)\n", \
12645 current_config->name.tu, \
12646 current_config->name.gmch_m, \
12647 current_config->name.gmch_n, \
12648 current_config->name.link_m, \
12649 current_config->name.link_n, \
12650 pipe_config->name.tu, \
12651 pipe_config->name.gmch_m, \
12652 pipe_config->name.gmch_n, \
12653 pipe_config->name.link_m, \
12654 pipe_config->name.link_n); \
12655 ret = false; \
12656 }
12657
12658#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12659 if (!intel_compare_link_m_n(&current_config->name, \
12660 &pipe_config->name, adjust) && \
12661 !intel_compare_link_m_n(&current_config->alt_name, \
12662 &pipe_config->name, adjust)) { \
12663 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12664 "(expected tu %i gmch %i/%i link %i/%i, " \
12665 "or tu %i gmch %i/%i link %i/%i, " \
12666 "found tu %i, gmch %i/%i link %i/%i)\n", \
12667 current_config->name.tu, \
12668 current_config->name.gmch_m, \
12669 current_config->name.gmch_n, \
12670 current_config->name.link_m, \
12671 current_config->name.link_n, \
12672 current_config->alt_name.tu, \
12673 current_config->alt_name.gmch_m, \
12674 current_config->alt_name.gmch_n, \
12675 current_config->alt_name.link_m, \
12676 current_config->alt_name.link_n, \
12677 pipe_config->name.tu, \
12678 pipe_config->name.gmch_m, \
12679 pipe_config->name.gmch_n, \
12680 pipe_config->name.link_m, \
12681 pipe_config->name.link_n); \
12682 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012683 }
12684
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012685/* This is required for BDW+ where there is only one set of registers for
12686 * switching between high and low RR.
12687 * This macro can be used whenever a comparison has to be made between one
12688 * hw state and multiple sw state variables.
12689 */
12690#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12691 if ((current_config->name != pipe_config->name) && \
12692 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012693 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012694 "(expected %i or %i, found %i)\n", \
12695 current_config->name, \
12696 current_config->alt_name, \
12697 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012698 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012699 }
12700
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012701#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12702 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012703 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012704 "(expected %i, found %i)\n", \
12705 current_config->name & (mask), \
12706 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012707 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012708 }
12709
Ville Syrjälä5e550652013-09-06 23:29:07 +030012710#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12711 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012712 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012713 "(expected %i, found %i)\n", \
12714 current_config->name, \
12715 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012716 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012717 }
12718
Daniel Vetterbb760062013-06-06 14:55:52 +020012719#define PIPE_CONF_QUIRK(quirk) \
12720 ((current_config->quirks | pipe_config->quirks) & (quirk))
12721
Daniel Vettereccb1402013-05-22 00:50:22 +020012722 PIPE_CONF_CHECK_I(cpu_transcoder);
12723
Daniel Vetter08a24032013-04-19 11:25:34 +020012724 PIPE_CONF_CHECK_I(has_pch_encoder);
12725 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012726 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012727
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012728 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012729 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012730
12731 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012732 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012733
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012734 if (current_config->has_drrs)
12735 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12736 } else
12737 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012738
Jani Nikulaa65347b2015-11-27 12:21:46 +020012739 PIPE_CONF_CHECK_I(has_dsi_encoder);
12740
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012741 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12742 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12743 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12744 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12745 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12746 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012747
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012748 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12749 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12750 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12751 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12752 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12753 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012754
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012755 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012756 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012757 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012758 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012759 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012760 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012761
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012762 PIPE_CONF_CHECK_I(has_audio);
12763
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012764 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012765 DRM_MODE_FLAG_INTERLACE);
12766
Daniel Vetterbb760062013-06-06 14:55:52 +020012767 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012768 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012769 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012770 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012771 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012772 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012773 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012774 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012775 DRM_MODE_FLAG_NVSYNC);
12776 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012777
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012778 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012779 /* pfit ratios are autocomputed by the hw on gen4+ */
12780 if (INTEL_INFO(dev)->gen < 4)
12781 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012782 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012783
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012784 if (!adjust) {
12785 PIPE_CONF_CHECK_I(pipe_src_w);
12786 PIPE_CONF_CHECK_I(pipe_src_h);
12787
12788 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12789 if (current_config->pch_pfit.enabled) {
12790 PIPE_CONF_CHECK_X(pch_pfit.pos);
12791 PIPE_CONF_CHECK_X(pch_pfit.size);
12792 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012793
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012794 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12795 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012796
Jesse Barnese59150d2014-01-07 13:30:45 -080012797 /* BDW+ don't expose a synchronous way to read the state */
12798 if (IS_HASWELL(dev))
12799 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012800
Ville Syrjälä282740f2013-09-04 18:30:03 +030012801 PIPE_CONF_CHECK_I(double_wide);
12802
Daniel Vetter26804af2014-06-25 22:01:55 +030012803 PIPE_CONF_CHECK_X(ddi_pll_sel);
12804
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012805 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012806 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012807 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012808 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12809 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012810 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012811 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012812 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12813 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12814 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012815
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012816 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12817 PIPE_CONF_CHECK_I(pipe_bpp);
12818
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012819 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012820 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012821
Daniel Vetter66e985c2013-06-05 13:34:20 +020012822#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012823#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012824#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012825#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012826#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012827#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012828#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012829
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012830 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012831}
12832
Damien Lespiau08db6652014-11-04 17:06:52 +000012833static void check_wm_state(struct drm_device *dev)
12834{
12835 struct drm_i915_private *dev_priv = dev->dev_private;
12836 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12837 struct intel_crtc *intel_crtc;
12838 int plane;
12839
12840 if (INTEL_INFO(dev)->gen < 9)
12841 return;
12842
12843 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12844 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12845
12846 for_each_intel_crtc(dev, intel_crtc) {
12847 struct skl_ddb_entry *hw_entry, *sw_entry;
12848 const enum pipe pipe = intel_crtc->pipe;
12849
12850 if (!intel_crtc->active)
12851 continue;
12852
12853 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012854 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012855 hw_entry = &hw_ddb.plane[pipe][plane];
12856 sw_entry = &sw_ddb->plane[pipe][plane];
12857
12858 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12859 continue;
12860
12861 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12862 "(expected (%u,%u), found (%u,%u))\n",
12863 pipe_name(pipe), plane + 1,
12864 sw_entry->start, sw_entry->end,
12865 hw_entry->start, hw_entry->end);
12866 }
12867
12868 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012869 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12870 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012871
12872 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12873 continue;
12874
12875 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12876 "(expected (%u,%u), found (%u,%u))\n",
12877 pipe_name(pipe),
12878 sw_entry->start, sw_entry->end,
12879 hw_entry->start, hw_entry->end);
12880 }
12881}
12882
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012883static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012884check_connector_state(struct drm_device *dev,
12885 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012886{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012887 struct drm_connector_state *old_conn_state;
12888 struct drm_connector *connector;
12889 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012890
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012891 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12892 struct drm_encoder *encoder = connector->encoder;
12893 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012894
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012895 /* This also checks the encoder/connector hw state with the
12896 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012897 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012898
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012899 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012900 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012901 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012902}
12903
12904static void
12905check_encoder_state(struct drm_device *dev)
12906{
12907 struct intel_encoder *encoder;
12908 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012909
Damien Lespiaub2784e12014-08-05 11:29:37 +010012910 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012911 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012912 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012913
12914 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12915 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012916 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012917
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012918 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012919 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012920 continue;
12921 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012922
12923 I915_STATE_WARN(connector->base.state->crtc !=
12924 encoder->base.crtc,
12925 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012926 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012927
Rob Clarke2c719b2014-12-15 13:56:32 -050012928 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012929 "encoder's enabled state mismatch "
12930 "(expected %i, found %i)\n",
12931 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012932
12933 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012934 bool active;
12935
12936 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012937 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012938 "encoder detached but still enabled on pipe %c.\n",
12939 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012940 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012941 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012942}
12943
12944static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012945check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012946{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012947 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012948 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012949 struct drm_crtc_state *old_crtc_state;
12950 struct drm_crtc *crtc;
12951 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012952
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012953 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12955 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012956 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012957
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012958 if (!needs_modeset(crtc->state) &&
12959 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012960 continue;
12961
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012962 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12963 pipe_config = to_intel_crtc_state(old_crtc_state);
12964 memset(pipe_config, 0, sizeof(*pipe_config));
12965 pipe_config->base.crtc = crtc;
12966 pipe_config->base.state = old_state;
12967
12968 DRM_DEBUG_KMS("[CRTC:%d]\n",
12969 crtc->base.id);
12970
12971 active = dev_priv->display.get_pipe_config(intel_crtc,
12972 pipe_config);
12973
12974 /* hw state is inconsistent with the pipe quirk */
12975 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12976 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12977 active = crtc->state->active;
12978
12979 I915_STATE_WARN(crtc->state->active != active,
12980 "crtc active state doesn't match with hw state "
12981 "(expected %i, found %i)\n", crtc->state->active, active);
12982
12983 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12984 "transitional active state does not match atomic hw state "
12985 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12986
12987 for_each_encoder_on_crtc(dev, crtc, encoder) {
12988 enum pipe pipe;
12989
12990 active = encoder->get_hw_state(encoder, &pipe);
12991 I915_STATE_WARN(active != crtc->state->active,
12992 "[ENCODER:%i] active %i with crtc active %i\n",
12993 encoder->base.base.id, active, crtc->state->active);
12994
12995 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12996 "Encoder connected to wrong pipe %c\n",
12997 pipe_name(pipe));
12998
12999 if (active)
13000 encoder->get_config(encoder, pipe_config);
13001 }
13002
13003 if (!crtc->state->active)
13004 continue;
13005
13006 sw_config = to_intel_crtc_state(crtc->state);
13007 if (!intel_pipe_config_compare(dev, sw_config,
13008 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050013009 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013010 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020013011 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013012 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020013013 "[sw state]");
13014 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013015 }
13016}
13017
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013018static void
13019check_shared_dpll_state(struct drm_device *dev)
13020{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013021 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013022 struct intel_crtc *crtc;
13023 struct intel_dpll_hw_state dpll_hw_state;
13024 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013025
13026 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13027 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13028 int enabled_crtcs = 0, active_crtcs = 0;
13029 bool active;
13030
13031 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13032
13033 DRM_DEBUG_KMS("%s\n", pll->name);
13034
13035 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13036
Rob Clarke2c719b2014-12-15 13:56:32 -050013037 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020013038 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013039 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050013040 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020013041 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013042 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020013043 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013044 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020013045 "pll on state mismatch (expected %i, found %i)\n",
13046 pll->on, active);
13047
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013048 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080013049 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020013050 enabled_crtcs++;
13051 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13052 active_crtcs++;
13053 }
Rob Clarke2c719b2014-12-15 13:56:32 -050013054 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013055 "pll active crtcs mismatch (expected %i, found %i)\n",
13056 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050013057 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013058 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013059 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013060
Rob Clarke2c719b2014-12-15 13:56:32 -050013061 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013062 sizeof(dpll_hw_state)),
13063 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013064 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013065}
13066
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013067static void
13068intel_modeset_check_state(struct drm_device *dev,
13069 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013070{
Damien Lespiau08db6652014-11-04 17:06:52 +000013071 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013072 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013073 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013074 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013075 check_shared_dpll_state(dev);
13076}
13077
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013078void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013079 int dotclock)
13080{
13081 /*
13082 * FDI already provided one idea for the dotclock.
13083 * Yell if the encoder disagrees.
13084 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013085 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013086 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013087 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013088}
13089
Ville Syrjälä80715b22014-05-15 20:23:23 +030013090static void update_scanline_offset(struct intel_crtc *crtc)
13091{
13092 struct drm_device *dev = crtc->base.dev;
13093
13094 /*
13095 * The scanline counter increments at the leading edge of hsync.
13096 *
13097 * On most platforms it starts counting from vtotal-1 on the
13098 * first active line. That means the scanline counter value is
13099 * always one less than what we would expect. Ie. just after
13100 * start of vblank, which also occurs at start of hsync (on the
13101 * last active line), the scanline counter will read vblank_start-1.
13102 *
13103 * On gen2 the scanline counter starts counting from 1 instead
13104 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13105 * to keep the value positive), instead of adding one.
13106 *
13107 * On HSW+ the behaviour of the scanline counter depends on the output
13108 * type. For DP ports it behaves like most other platforms, but on HDMI
13109 * there's an extra 1 line difference. So we need to add two instead of
13110 * one to the value.
13111 */
13112 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013113 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013114 int vtotal;
13115
Ville Syrjälä124abe02015-09-08 13:40:45 +030013116 vtotal = adjusted_mode->crtc_vtotal;
13117 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013118 vtotal /= 2;
13119
13120 crtc->scanline_offset = vtotal - 1;
13121 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013122 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013123 crtc->scanline_offset = 2;
13124 } else
13125 crtc->scanline_offset = 1;
13126}
13127
Maarten Lankhorstad421372015-06-15 12:33:42 +020013128static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013129{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013130 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013131 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013132 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013133 struct drm_crtc *crtc;
13134 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013135 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013136
13137 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013138 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013139
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013140 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13142 int old_dpll = to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013143
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013144 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013145 continue;
13146
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013147 to_intel_crtc_state(crtc_state)->shared_dpll = DPLL_ID_PRIVATE;
13148
13149 if (old_dpll == DPLL_ID_PRIVATE)
13150 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013151
Maarten Lankhorstad421372015-06-15 12:33:42 +020013152 if (!shared_dpll)
13153 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13154
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013155 shared_dpll[old_dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013156 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013157}
13158
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013159/*
13160 * This implements the workaround described in the "notes" section of the mode
13161 * set sequence documentation. When going from no pipes or single pipe to
13162 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13163 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13164 */
13165static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13166{
13167 struct drm_crtc_state *crtc_state;
13168 struct intel_crtc *intel_crtc;
13169 struct drm_crtc *crtc;
13170 struct intel_crtc_state *first_crtc_state = NULL;
13171 struct intel_crtc_state *other_crtc_state = NULL;
13172 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13173 int i;
13174
13175 /* look at all crtc's that are going to be enabled in during modeset */
13176 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13177 intel_crtc = to_intel_crtc(crtc);
13178
13179 if (!crtc_state->active || !needs_modeset(crtc_state))
13180 continue;
13181
13182 if (first_crtc_state) {
13183 other_crtc_state = to_intel_crtc_state(crtc_state);
13184 break;
13185 } else {
13186 first_crtc_state = to_intel_crtc_state(crtc_state);
13187 first_pipe = intel_crtc->pipe;
13188 }
13189 }
13190
13191 /* No workaround needed? */
13192 if (!first_crtc_state)
13193 return 0;
13194
13195 /* w/a possibly needed, check how many crtc's are already enabled. */
13196 for_each_intel_crtc(state->dev, intel_crtc) {
13197 struct intel_crtc_state *pipe_config;
13198
13199 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13200 if (IS_ERR(pipe_config))
13201 return PTR_ERR(pipe_config);
13202
13203 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13204
13205 if (!pipe_config->base.active ||
13206 needs_modeset(&pipe_config->base))
13207 continue;
13208
13209 /* 2 or more enabled crtcs means no need for w/a */
13210 if (enabled_pipe != INVALID_PIPE)
13211 return 0;
13212
13213 enabled_pipe = intel_crtc->pipe;
13214 }
13215
13216 if (enabled_pipe != INVALID_PIPE)
13217 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13218 else if (other_crtc_state)
13219 other_crtc_state->hsw_workaround_pipe = first_pipe;
13220
13221 return 0;
13222}
13223
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013224static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13225{
13226 struct drm_crtc *crtc;
13227 struct drm_crtc_state *crtc_state;
13228 int ret = 0;
13229
13230 /* add all active pipes to the state */
13231 for_each_crtc(state->dev, crtc) {
13232 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13233 if (IS_ERR(crtc_state))
13234 return PTR_ERR(crtc_state);
13235
13236 if (!crtc_state->active || needs_modeset(crtc_state))
13237 continue;
13238
13239 crtc_state->mode_changed = true;
13240
13241 ret = drm_atomic_add_affected_connectors(state, crtc);
13242 if (ret)
13243 break;
13244
13245 ret = drm_atomic_add_affected_planes(state, crtc);
13246 if (ret)
13247 break;
13248 }
13249
13250 return ret;
13251}
13252
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013253static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013254{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013255 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13256 struct drm_i915_private *dev_priv = state->dev->dev_private;
13257 struct drm_crtc *crtc;
13258 struct drm_crtc_state *crtc_state;
13259 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013260
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013261 if (!check_digital_port_conflicts(state)) {
13262 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13263 return -EINVAL;
13264 }
13265
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013266 intel_state->modeset = true;
13267 intel_state->active_crtcs = dev_priv->active_crtcs;
13268
13269 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13270 if (crtc_state->active)
13271 intel_state->active_crtcs |= 1 << i;
13272 else
13273 intel_state->active_crtcs &= ~(1 << i);
13274 }
13275
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013276 /*
13277 * See if the config requires any additional preparation, e.g.
13278 * to adjust global state with pipes off. We need to do this
13279 * here so we can get the modeset_pipe updated config for the new
13280 * mode set on this crtc. For other crtcs we need to use the
13281 * adjusted_mode bits in the crtc directly.
13282 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013283 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013284 ret = dev_priv->display.modeset_calc_cdclk(state);
13285
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013286 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013287 ret = intel_modeset_all_pipes(state);
13288
13289 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013290 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013291
13292 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13293 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013294 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013295 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013296
Maarten Lankhorstad421372015-06-15 12:33:42 +020013297 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013298
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013299 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013300 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013301
Maarten Lankhorstad421372015-06-15 12:33:42 +020013302 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013303}
13304
Matt Roperaa363132015-09-24 15:53:18 -070013305/*
13306 * Handle calculation of various watermark data at the end of the atomic check
13307 * phase. The code here should be run after the per-crtc and per-plane 'check'
13308 * handlers to ensure that all derived state has been updated.
13309 */
13310static void calc_watermark_data(struct drm_atomic_state *state)
13311{
13312 struct drm_device *dev = state->dev;
13313 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13314 struct drm_crtc *crtc;
13315 struct drm_crtc_state *cstate;
13316 struct drm_plane *plane;
13317 struct drm_plane_state *pstate;
13318
13319 /*
13320 * Calculate watermark configuration details now that derived
13321 * plane/crtc state is all properly updated.
13322 */
13323 drm_for_each_crtc(crtc, dev) {
13324 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13325 crtc->state;
13326
13327 if (cstate->active)
13328 intel_state->wm_config.num_pipes_active++;
13329 }
13330 drm_for_each_legacy_plane(plane, dev) {
13331 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13332 plane->state;
13333
13334 if (!to_intel_plane_state(pstate)->visible)
13335 continue;
13336
13337 intel_state->wm_config.sprites_enabled = true;
13338 if (pstate->crtc_w != pstate->src_w >> 16 ||
13339 pstate->crtc_h != pstate->src_h >> 16)
13340 intel_state->wm_config.sprites_scaled = true;
13341 }
13342}
13343
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013344/**
13345 * intel_atomic_check - validate state object
13346 * @dev: drm device
13347 * @state: state to validate
13348 */
13349static int intel_atomic_check(struct drm_device *dev,
13350 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013351{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013352 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013353 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013354 struct drm_crtc *crtc;
13355 struct drm_crtc_state *crtc_state;
13356 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013357 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013358
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013359 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013360 if (ret)
13361 return ret;
13362
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013363 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013364 struct intel_crtc_state *pipe_config =
13365 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013366
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013367 memset(&to_intel_crtc(crtc)->atomic, 0,
13368 sizeof(struct intel_crtc_atomic_commit));
13369
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013370 /* Catch I915_MODE_FLAG_INHERITED */
13371 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13372 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013373
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013374 if (!crtc_state->enable) {
13375 if (needs_modeset(crtc_state))
13376 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013377 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013378 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013379
Daniel Vetter26495482015-07-15 14:15:52 +020013380 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013381 continue;
13382
Daniel Vetter26495482015-07-15 14:15:52 +020013383 /* FIXME: For only active_changed we shouldn't need to do any
13384 * state recomputation at all. */
13385
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013386 ret = drm_atomic_add_affected_connectors(state, crtc);
13387 if (ret)
13388 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013389
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013390 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013391 if (ret)
13392 return ret;
13393
Jani Nikula73831232015-11-19 10:26:30 +020013394 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013395 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013396 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013397 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013398 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013399 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013400 }
13401
13402 if (needs_modeset(crtc_state)) {
13403 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013404
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013405 ret = drm_atomic_add_affected_planes(state, crtc);
13406 if (ret)
13407 return ret;
13408 }
13409
Daniel Vetter26495482015-07-15 14:15:52 +020013410 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13411 needs_modeset(crtc_state) ?
13412 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013413 }
13414
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013415 if (any_ms) {
13416 ret = intel_modeset_checks(state);
13417
13418 if (ret)
13419 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013420 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013421 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013422
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013423 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013424 if (ret)
13425 return ret;
13426
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013427 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013428 calc_watermark_data(state);
13429
13430 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013431}
13432
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013433static int intel_atomic_prepare_commit(struct drm_device *dev,
13434 struct drm_atomic_state *state,
13435 bool async)
13436{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013437 struct drm_i915_private *dev_priv = dev->dev_private;
13438 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013439 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013440 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013441 struct drm_crtc *crtc;
13442 int i, ret;
13443
13444 if (async) {
13445 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13446 return -EINVAL;
13447 }
13448
13449 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13450 ret = intel_crtc_wait_for_pending_flips(crtc);
13451 if (ret)
13452 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013453
13454 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13455 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013456 }
13457
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013458 ret = mutex_lock_interruptible(&dev->struct_mutex);
13459 if (ret)
13460 return ret;
13461
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013462 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013463 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13464 u32 reset_counter;
13465
13466 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13467 mutex_unlock(&dev->struct_mutex);
13468
13469 for_each_plane_in_state(state, plane, plane_state, i) {
13470 struct intel_plane_state *intel_plane_state =
13471 to_intel_plane_state(plane_state);
13472
13473 if (!intel_plane_state->wait_req)
13474 continue;
13475
13476 ret = __i915_wait_request(intel_plane_state->wait_req,
13477 reset_counter, true,
13478 NULL, NULL);
13479
13480 /* Swallow -EIO errors to allow updates during hw lockup. */
13481 if (ret == -EIO)
13482 ret = 0;
13483
13484 if (ret)
13485 break;
13486 }
13487
13488 if (!ret)
13489 return 0;
13490
13491 mutex_lock(&dev->struct_mutex);
13492 drm_atomic_helper_cleanup_planes(dev, state);
13493 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013494
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013495 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013496 return ret;
13497}
13498
Maarten Lankhorste8861672016-02-24 11:24:26 +010013499static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
13500 struct drm_i915_private *dev_priv,
13501 unsigned crtc_mask)
13502{
13503 unsigned last_vblank_count[I915_MAX_PIPES];
13504 enum pipe pipe;
13505 int ret;
13506
13507 if (!crtc_mask)
13508 return;
13509
13510 for_each_pipe(dev_priv, pipe) {
13511 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13512
13513 if (!((1 << pipe) & crtc_mask))
13514 continue;
13515
13516 ret = drm_crtc_vblank_get(crtc);
13517 if (WARN_ON(ret != 0)) {
13518 crtc_mask &= ~(1 << pipe);
13519 continue;
13520 }
13521
13522 last_vblank_count[pipe] = drm_crtc_vblank_count(crtc);
13523 }
13524
13525 for_each_pipe(dev_priv, pipe) {
13526 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
13527 long lret;
13528
13529 if (!((1 << pipe) & crtc_mask))
13530 continue;
13531
13532 lret = wait_event_timeout(dev->vblank[pipe].queue,
13533 last_vblank_count[pipe] !=
13534 drm_crtc_vblank_count(crtc),
13535 msecs_to_jiffies(50));
13536
13537 WARN_ON(!lret);
13538
13539 drm_crtc_vblank_put(crtc);
13540 }
13541}
13542
13543static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
13544{
13545 /* fb updated, need to unpin old fb */
13546 if (crtc_state->fb_changed)
13547 return true;
13548
13549 /* wm changes, need vblank before final wm's */
13550 if (crtc_state->wm_changed)
13551 return true;
13552
13553 /*
13554 * cxsr is re-enabled after vblank.
13555 * This is already handled by crtc_state->wm_changed,
13556 * but added for clarity.
13557 */
13558 if (crtc_state->disable_cxsr)
13559 return true;
13560
13561 return false;
13562}
13563
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013564/**
13565 * intel_atomic_commit - commit validated state object
13566 * @dev: DRM device
13567 * @state: the top-level driver state object
13568 * @async: asynchronous commit
13569 *
13570 * This function commits a top-level state object that has been validated
13571 * with drm_atomic_helper_check().
13572 *
13573 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13574 * we can only handle plane-related operations and do not yet support
13575 * asynchronous commit.
13576 *
13577 * RETURNS
13578 * Zero for success or -errno.
13579 */
13580static int intel_atomic_commit(struct drm_device *dev,
13581 struct drm_atomic_state *state,
13582 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013583{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013584 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013585 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013586 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013587 struct drm_crtc *crtc;
Matt Ropered4a6a72016-02-23 17:20:13 -080013588 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013589 int ret = 0, i;
13590 bool hw_check = intel_state->modeset;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013591 unsigned long put_domains[I915_MAX_PIPES] = {};
Maarten Lankhorste8861672016-02-24 11:24:26 +010013592 unsigned crtc_vblank_mask = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013593
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013594 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013595 if (ret) {
13596 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013597 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013598 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013599
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013600 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013601 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013602
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013603 if (intel_state->modeset) {
13604 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13605 sizeof(intel_state->min_pixclk));
13606 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013607 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013608
13609 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013610 }
13611
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013612 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13614
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013615 if (needs_modeset(crtc->state) ||
13616 to_intel_crtc_state(crtc->state)->update_pipe) {
13617 hw_check = true;
13618
13619 put_domains[to_intel_crtc(crtc)->pipe] =
13620 modeset_get_crtc_power_domains(crtc,
13621 to_intel_crtc_state(crtc->state));
13622 }
13623
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013624 if (!needs_modeset(crtc->state))
13625 continue;
13626
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013627 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013628
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013629 if (crtc_state->active) {
13630 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13631 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013632 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013633 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013634 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013635
13636 /*
13637 * Underruns don't always raise
13638 * interrupts, so check manually.
13639 */
13640 intel_check_cpu_fifo_underruns(dev_priv);
13641 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013642
13643 if (!crtc->state->active)
13644 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013645 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013646 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013647
Daniel Vetterea9d7582012-07-10 10:42:52 +020013648 /* Only after disabling all output pipelines that will be changed can we
13649 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013650 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013651
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013652 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013653 intel_shared_dpll_commit(state);
13654
13655 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013656
13657 if (dev_priv->display.modeset_commit_cdclk &&
13658 intel_state->dev_cdclk != dev_priv->cdclk_freq)
13659 dev_priv->display.modeset_commit_cdclk(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013660 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013661
Daniel Vettera6778b32012-07-02 09:56:42 +020013662 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013663 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13665 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorste8861672016-02-24 11:24:26 +010013666 struct intel_crtc_state *pipe_config =
13667 to_intel_crtc_state(crtc->state);
13668 bool update_pipe = !modeset && pipe_config->update_pipe;
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013669
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013670 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013671 update_scanline_offset(to_intel_crtc(crtc));
13672 dev_priv->display.crtc_enable(crtc);
13673 }
13674
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013675 if (!modeset)
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013676 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013677
Paulo Zanoni49227c42016-01-19 11:35:52 -020013678 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13679 intel_fbc_enable(intel_crtc);
13680
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013681 if (crtc->state->active &&
13682 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013683 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013684
Maarten Lankhorste8861672016-02-24 11:24:26 +010013685 if (pipe_config->base.active && needs_vblank_wait(pipe_config))
13686 crtc_vblank_mask |= 1 << i;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013687 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013688
Daniel Vettera6778b32012-07-02 09:56:42 +020013689 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013690
Maarten Lankhorste8861672016-02-24 11:24:26 +010013691 if (!state->legacy_cursor_update)
13692 intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013693
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013694 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorste8861672016-02-24 11:24:26 +010013695 intel_post_plane_update(to_intel_crtc(crtc));
13696
Maarten Lankhorst33c8df892016-02-10 13:49:37 +010013697 if (put_domains[i])
13698 modeset_put_power_domains(dev_priv, put_domains[i]);
13699 }
13700
13701 if (intel_state->modeset)
13702 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
13703
Matt Ropered4a6a72016-02-23 17:20:13 -080013704 /*
13705 * Now that the vblank has passed, we can go ahead and program the
13706 * optimal watermarks on platforms that need two-step watermark
13707 * programming.
13708 *
13709 * TODO: Move this (and other cleanup) to an async worker eventually.
13710 */
13711 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13712 intel_cstate = to_intel_crtc_state(crtc->state);
13713
13714 if (dev_priv->display.optimize_watermarks)
13715 dev_priv->display.optimize_watermarks(intel_cstate);
13716 }
13717
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013718 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013719 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013720 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013721
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013722 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013723 intel_modeset_check_state(dev, state);
13724
13725 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013726
Mika Kuoppala75714942015-12-16 09:26:48 +020013727 /* As one of the primary mmio accessors, KMS has a high likelihood
13728 * of triggering bugs in unclaimed access. After we finish
13729 * modesetting, see if an error has been flagged, and if so
13730 * enable debugging for the next modeset - and hope we catch
13731 * the culprit.
13732 *
13733 * XXX note that we assume display power is on at this point.
13734 * This might hold true now but we need to add pm helper to check
13735 * unclaimed only when the hardware is on, as atomic commits
13736 * can happen also when the device is completely off.
13737 */
13738 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13739
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013740 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013741}
13742
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013743void intel_crtc_restore_mode(struct drm_crtc *crtc)
13744{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013745 struct drm_device *dev = crtc->dev;
13746 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013747 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013748 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013749
13750 state = drm_atomic_state_alloc(dev);
13751 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013752 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013753 crtc->base.id);
13754 return;
13755 }
13756
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013757 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013758
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013759retry:
13760 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13761 ret = PTR_ERR_OR_ZERO(crtc_state);
13762 if (!ret) {
13763 if (!crtc_state->active)
13764 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013765
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013766 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013767 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013768 }
13769
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013770 if (ret == -EDEADLK) {
13771 drm_atomic_state_clear(state);
13772 drm_modeset_backoff(state->acquire_ctx);
13773 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013774 }
13775
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013776 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013777out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013778 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013779}
13780
Daniel Vetter25c5b262012-07-08 22:08:04 +020013781#undef for_each_intel_crtc_masked
13782
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013783static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013784 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013785 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013786 .destroy = intel_crtc_destroy,
13787 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013788 .atomic_duplicate_state = intel_crtc_duplicate_state,
13789 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013790};
13791
Daniel Vetter53589012013-06-05 13:34:16 +020013792static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13793 struct intel_shared_dpll *pll,
13794 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013795{
Daniel Vetter53589012013-06-05 13:34:16 +020013796 uint32_t val;
13797
Imre Deak12fda382016-02-12 18:55:12 +020013798 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013799 return false;
13800
Daniel Vetter53589012013-06-05 13:34:16 +020013801 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013802 hw_state->dpll = val;
13803 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13804 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013805
Imre Deak12fda382016-02-12 18:55:12 +020013806 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
13807
Daniel Vetter53589012013-06-05 13:34:16 +020013808 return val & DPLL_VCO_ENABLE;
13809}
13810
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013811static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13812 struct intel_shared_dpll *pll)
13813{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013814 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13815 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013816}
13817
Daniel Vettere7b903d2013-06-05 13:34:14 +020013818static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13819 struct intel_shared_dpll *pll)
13820{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013821 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013822 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013823
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013824 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013825
13826 /* Wait for the clocks to stabilize. */
13827 POSTING_READ(PCH_DPLL(pll->id));
13828 udelay(150);
13829
13830 /* The pixel multiplier can only be updated once the
13831 * DPLL is enabled and the clocks are stable.
13832 *
13833 * So write it again.
13834 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013835 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013836 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013837 udelay(200);
13838}
13839
13840static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13841 struct intel_shared_dpll *pll)
13842{
13843 struct drm_device *dev = dev_priv->dev;
13844 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013845
13846 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013847 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013848 if (intel_crtc_to_shared_dpll(crtc) == pll)
13849 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13850 }
13851
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013852 I915_WRITE(PCH_DPLL(pll->id), 0);
13853 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013854 udelay(200);
13855}
13856
Daniel Vetter46edb022013-06-05 13:34:12 +020013857static char *ibx_pch_dpll_names[] = {
13858 "PCH DPLL A",
13859 "PCH DPLL B",
13860};
13861
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013862static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013863{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013864 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013865 int i;
13866
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013867 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013868
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013869 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013870 dev_priv->shared_dplls[i].id = i;
13871 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013872 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013873 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13874 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013875 dev_priv->shared_dplls[i].get_hw_state =
13876 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013877 }
13878}
13879
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013880static void intel_shared_dpll_init(struct drm_device *dev)
13881{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013882 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013883
Daniel Vetter9cd86932014-06-25 22:01:57 +030013884 if (HAS_DDI(dev))
13885 intel_ddi_pll_init(dev);
13886 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013887 ibx_pch_dpll_init(dev);
13888 else
13889 dev_priv->num_shared_dpll = 0;
13890
13891 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013892}
13893
Matt Roper6beb8c232014-12-01 15:40:14 -080013894/**
13895 * intel_prepare_plane_fb - Prepare fb for usage on plane
13896 * @plane: drm plane to prepare for
13897 * @fb: framebuffer to prepare for presentation
13898 *
13899 * Prepares a framebuffer for usage on a display plane. Generally this
13900 * involves pinning the underlying object and updating the frontbuffer tracking
13901 * bits. Some older platforms need special physical address handling for
13902 * cursor planes.
13903 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013904 * Must be called with struct_mutex held.
13905 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013906 * Returns 0 on success, negative error code on failure.
13907 */
13908int
13909intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013910 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013911{
13912 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013913 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013914 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013915 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013916 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013917 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013918
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013919 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013920 return 0;
13921
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013922 if (old_obj) {
13923 struct drm_crtc_state *crtc_state =
13924 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13925
13926 /* Big Hammer, we also need to ensure that any pending
13927 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13928 * current scanout is retired before unpinning the old
13929 * framebuffer. Note that we rely on userspace rendering
13930 * into the buffer attached to the pipe they are waiting
13931 * on. If not, userspace generates a GPU hang with IPEHR
13932 * point to the MI_WAIT_FOR_EVENT.
13933 *
13934 * This should only fail upon a hung GPU, in which case we
13935 * can safely continue.
13936 */
13937 if (needs_modeset(crtc_state))
13938 ret = i915_gem_object_wait_rendering(old_obj, true);
13939
13940 /* Swallow -EIO errors to allow updates during hw lockup. */
13941 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013942 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013943 }
13944
Alex Goins3c28ff22015-11-25 18:43:39 -080013945 /* For framebuffer backed by dmabuf, wait for fence */
13946 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013947 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013948
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013949 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13950 false, true,
13951 MAX_SCHEDULE_TIMEOUT);
13952 if (lret == -ERESTARTSYS)
13953 return lret;
13954
13955 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013956 }
13957
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013958 if (!obj) {
13959 ret = 0;
13960 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013961 INTEL_INFO(dev)->cursor_needs_physical) {
13962 int align = IS_I830(dev) ? 16 * 1024 : 256;
13963 ret = i915_gem_object_attach_phys(obj, align);
13964 if (ret)
13965 DRM_DEBUG_KMS("failed to attach phys object\n");
13966 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013967 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013968 }
13969
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013970 if (ret == 0) {
13971 if (obj) {
13972 struct intel_plane_state *plane_state =
13973 to_intel_plane_state(new_state);
13974
13975 i915_gem_request_assign(&plane_state->wait_req,
13976 obj->last_write_req);
13977 }
13978
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013979 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013980 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013981
Matt Roper6beb8c232014-12-01 15:40:14 -080013982 return ret;
13983}
13984
Matt Roper38f3ce32014-12-02 07:45:25 -080013985/**
13986 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13987 * @plane: drm plane to clean up for
13988 * @fb: old framebuffer that was on plane
13989 *
13990 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013991 *
13992 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013993 */
13994void
13995intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013996 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013997{
13998 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013999 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014000 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014001 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
14002 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080014003
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014004 old_intel_state = to_intel_plane_state(old_state);
14005
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014006 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080014007 return;
14008
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014009 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
14010 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020014011 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020014012
14013 /* prepare_fb aborted? */
14014 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
14015 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
14016 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020014017
14018 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
14019
Matt Roper465c1202014-05-29 08:06:54 -070014020}
14021
Chandra Konduru6156a452015-04-27 13:48:39 -070014022int
14023skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
14024{
14025 int max_scale;
14026 struct drm_device *dev;
14027 struct drm_i915_private *dev_priv;
14028 int crtc_clock, cdclk;
14029
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010014030 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070014031 return DRM_PLANE_HELPER_NO_SCALING;
14032
14033 dev = intel_crtc->base.dev;
14034 dev_priv = dev->dev_private;
14035 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014036 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070014037
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014038 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014039 return DRM_PLANE_HELPER_NO_SCALING;
14040
14041 /*
14042 * skl max scale is lower of:
14043 * close to 3 but not 3, -1 is for that purpose
14044 * or
14045 * cdclk/crtc_clock
14046 */
14047 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14048
14049 return max_scale;
14050}
14051
Matt Roper465c1202014-05-29 08:06:54 -070014052static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014053intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014054 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014055 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014056{
Matt Roper2b875c22014-12-01 15:40:13 -080014057 struct drm_crtc *crtc = state->base.crtc;
14058 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070014059 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014060 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14061 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014062
Ville Syrjälä693bdc22016-01-15 20:46:53 +020014063 if (INTEL_INFO(plane->dev)->gen >= 9) {
14064 /* use scaler when colorkey is not required */
14065 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
14066 min_scale = 1;
14067 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
14068 }
Sonika Jindald8106362015-04-10 14:37:28 +053014069 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014070 }
Sonika Jindald8106362015-04-10 14:37:28 +053014071
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014072 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14073 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014074 min_scale, max_scale,
14075 can_position, true,
14076 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070014077}
14078
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020014079static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14080 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080014081{
14082 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080014083 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014084 struct intel_crtc_state *old_intel_state =
14085 to_intel_crtc_state(old_crtc_state);
14086 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030014087
Matt Roperc34c9ee2014-12-23 10:41:50 -080014088 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020014089 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020014090
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014091 if (modeset)
14092 return;
14093
14094 if (to_intel_crtc_state(crtc->state)->update_pipe)
14095 intel_update_pipe_config(intel_crtc, old_intel_state);
14096 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020014097 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080014098}
14099
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020014100static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14101 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080014102{
Matt Roper32b7eee2014-12-24 07:59:06 -080014103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080014104
Maarten Lankhorst62852622015-09-23 16:29:38 +020014105 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014106}
14107
Matt Ropercf4c7c12014-12-04 10:27:42 -080014108/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014109 * intel_plane_destroy - destroy a plane
14110 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014111 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014112 * Common destruction function for all types of planes (primary, cursor,
14113 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014114 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014115void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014116{
14117 struct intel_plane *intel_plane = to_intel_plane(plane);
14118 drm_plane_cleanup(plane);
14119 kfree(intel_plane);
14120}
14121
Matt Roper65a3fea2015-01-21 16:35:42 -080014122const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014123 .update_plane = drm_atomic_helper_update_plane,
14124 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014125 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014126 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014127 .atomic_get_property = intel_plane_atomic_get_property,
14128 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014129 .atomic_duplicate_state = intel_plane_duplicate_state,
14130 .atomic_destroy_state = intel_plane_destroy_state,
14131
Matt Roper465c1202014-05-29 08:06:54 -070014132};
14133
14134static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14135 int pipe)
14136{
14137 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080014138 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070014139 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014140 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070014141
14142 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14143 if (primary == NULL)
14144 return NULL;
14145
Matt Roper8e7d6882015-01-21 16:35:41 -080014146 state = intel_create_plane_state(&primary->base);
14147 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014148 kfree(primary);
14149 return NULL;
14150 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014151 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014152
Matt Roper465c1202014-05-29 08:06:54 -070014153 primary->can_scale = false;
14154 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014155 if (INTEL_INFO(dev)->gen >= 9) {
14156 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014157 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014158 }
Matt Roper465c1202014-05-29 08:06:54 -070014159 primary->pipe = pipe;
14160 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014161 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014162 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014163 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14164 primary->plane = !pipe;
14165
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014166 if (INTEL_INFO(dev)->gen >= 9) {
14167 intel_primary_formats = skl_primary_formats;
14168 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014169
14170 primary->update_plane = skylake_update_primary_plane;
14171 primary->disable_plane = skylake_disable_primary_plane;
14172 } else if (HAS_PCH_SPLIT(dev)) {
14173 intel_primary_formats = i965_primary_formats;
14174 num_formats = ARRAY_SIZE(i965_primary_formats);
14175
14176 primary->update_plane = ironlake_update_primary_plane;
14177 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014178 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014179 intel_primary_formats = i965_primary_formats;
14180 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014181
14182 primary->update_plane = i9xx_update_primary_plane;
14183 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014184 } else {
14185 intel_primary_formats = i8xx_primary_formats;
14186 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014187
14188 primary->update_plane = i9xx_update_primary_plane;
14189 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014190 }
14191
14192 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014193 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014194 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014195 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053014196
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014197 if (INTEL_INFO(dev)->gen >= 4)
14198 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014199
Matt Roperea2c67b2014-12-23 10:41:52 -080014200 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14201
Matt Roper465c1202014-05-29 08:06:54 -070014202 return &primary->base;
14203}
14204
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014205void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14206{
14207 if (!dev->mode_config.rotation_property) {
14208 unsigned long flags = BIT(DRM_ROTATE_0) |
14209 BIT(DRM_ROTATE_180);
14210
14211 if (INTEL_INFO(dev)->gen >= 9)
14212 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14213
14214 dev->mode_config.rotation_property =
14215 drm_mode_create_rotation_property(dev, flags);
14216 }
14217 if (dev->mode_config.rotation_property)
14218 drm_object_attach_property(&plane->base.base,
14219 dev->mode_config.rotation_property,
14220 plane->base.state->rotation);
14221}
14222
Matt Roper3d7d6512014-06-10 08:28:13 -070014223static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014224intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014225 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014226 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014227{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014228 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014229 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014230 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014231 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014232 unsigned stride;
14233 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014234
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014235 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14236 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014237 DRM_PLANE_HELPER_NO_SCALING,
14238 DRM_PLANE_HELPER_NO_SCALING,
14239 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014240 if (ret)
14241 return ret;
14242
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014243 /* if we want to turn off the cursor ignore width and height */
14244 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014245 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014246
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014247 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014248 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014249 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14250 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014251 return -EINVAL;
14252 }
14253
Matt Roperea2c67b2014-12-23 10:41:52 -080014254 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14255 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014256 DRM_DEBUG_KMS("buffer is too small\n");
14257 return -ENOMEM;
14258 }
14259
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014260 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014261 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014262 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014263 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014264
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014265 /*
14266 * There's something wrong with the cursor on CHV pipe C.
14267 * If it straddles the left edge of the screen then
14268 * moving it away from the edge or disabling it often
14269 * results in a pipe underrun, and often that can lead to
14270 * dead pipe (constant underrun reported, and it scans
14271 * out just a solid color). To recover from that, the
14272 * display power well must be turned off and on again.
14273 * Refuse the put the cursor into that compromised position.
14274 */
14275 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14276 state->visible && state->base.crtc_x < 0) {
14277 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14278 return -EINVAL;
14279 }
14280
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014281 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014282}
14283
Matt Roperf4a2cf22014-12-01 15:40:12 -080014284static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014285intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014286 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014287{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014288 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14289
14290 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014291 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014292}
14293
14294static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014295intel_update_cursor_plane(struct drm_plane *plane,
14296 const struct intel_crtc_state *crtc_state,
14297 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014298{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014299 struct drm_crtc *crtc = crtc_state->base.crtc;
14300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014301 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014302 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014303 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014304
Matt Roperf4a2cf22014-12-01 15:40:12 -080014305 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014306 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014307 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014308 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014309 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014310 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014311
Gustavo Padovana912f122014-12-01 15:40:10 -080014312 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014313 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014314}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014315
Matt Roper3d7d6512014-06-10 08:28:13 -070014316static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14317 int pipe)
14318{
14319 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014320 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014321
14322 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14323 if (cursor == NULL)
14324 return NULL;
14325
Matt Roper8e7d6882015-01-21 16:35:41 -080014326 state = intel_create_plane_state(&cursor->base);
14327 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014328 kfree(cursor);
14329 return NULL;
14330 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014331 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014332
Matt Roper3d7d6512014-06-10 08:28:13 -070014333 cursor->can_scale = false;
14334 cursor->max_downscale = 1;
14335 cursor->pipe = pipe;
14336 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014337 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014338 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014339 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014340 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014341
14342 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014343 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014344 intel_cursor_formats,
14345 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014346 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014347
14348 if (INTEL_INFO(dev)->gen >= 4) {
14349 if (!dev->mode_config.rotation_property)
14350 dev->mode_config.rotation_property =
14351 drm_mode_create_rotation_property(dev,
14352 BIT(DRM_ROTATE_0) |
14353 BIT(DRM_ROTATE_180));
14354 if (dev->mode_config.rotation_property)
14355 drm_object_attach_property(&cursor->base.base,
14356 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014357 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014358 }
14359
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014360 if (INTEL_INFO(dev)->gen >=9)
14361 state->scaler_id = -1;
14362
Matt Roperea2c67b2014-12-23 10:41:52 -080014363 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14364
Matt Roper3d7d6512014-06-10 08:28:13 -070014365 return &cursor->base;
14366}
14367
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014368static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14369 struct intel_crtc_state *crtc_state)
14370{
14371 int i;
14372 struct intel_scaler *intel_scaler;
14373 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14374
14375 for (i = 0; i < intel_crtc->num_scalers; i++) {
14376 intel_scaler = &scaler_state->scalers[i];
14377 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014378 intel_scaler->mode = PS_SCALER_MODE_DYN;
14379 }
14380
14381 scaler_state->scaler_id = -1;
14382}
14383
Hannes Ederb358d0a2008-12-18 21:18:47 +010014384static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014385{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014386 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014387 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014388 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014389 struct drm_plane *primary = NULL;
14390 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014391 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014392
Daniel Vetter955382f2013-09-19 14:05:45 +020014393 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014394 if (intel_crtc == NULL)
14395 return;
14396
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014397 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14398 if (!crtc_state)
14399 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014400 intel_crtc->config = crtc_state;
14401 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014402 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014403
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014404 /* initialize shared scalers */
14405 if (INTEL_INFO(dev)->gen >= 9) {
14406 if (pipe == PIPE_C)
14407 intel_crtc->num_scalers = 1;
14408 else
14409 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14410
14411 skl_init_scalers(dev, intel_crtc, crtc_state);
14412 }
14413
Matt Roper465c1202014-05-29 08:06:54 -070014414 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014415 if (!primary)
14416 goto fail;
14417
14418 cursor = intel_cursor_plane_create(dev, pipe);
14419 if (!cursor)
14420 goto fail;
14421
Matt Roper465c1202014-05-29 08:06:54 -070014422 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014423 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014424 if (ret)
14425 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014426
14427 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014428 for (i = 0; i < 256; i++) {
14429 intel_crtc->lut_r[i] = i;
14430 intel_crtc->lut_g[i] = i;
14431 intel_crtc->lut_b[i] = i;
14432 }
14433
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014434 /*
14435 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014436 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014437 */
Jesse Barnes80824002009-09-10 15:28:06 -070014438 intel_crtc->pipe = pipe;
14439 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014440 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014441 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014442 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014443 }
14444
Chris Wilson4b0e3332014-05-30 16:35:26 +030014445 intel_crtc->cursor_base = ~0;
14446 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014447 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014448
Ville Syrjälä852eb002015-06-24 22:00:07 +030014449 intel_crtc->wm.cxsr_allowed = true;
14450
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014451 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14452 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14453 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14454 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14455
Jesse Barnes79e53942008-11-07 14:24:08 -080014456 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014457
14458 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014459 return;
14460
14461fail:
14462 if (primary)
14463 drm_plane_cleanup(primary);
14464 if (cursor)
14465 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014466 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014467 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014468}
14469
Jesse Barnes752aa882013-10-31 18:55:49 +020014470enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14471{
14472 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014473 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014474
Rob Clark51fd3712013-11-19 12:10:12 -050014475 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014476
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014477 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014478 return INVALID_PIPE;
14479
14480 return to_intel_crtc(encoder->crtc)->pipe;
14481}
14482
Carl Worth08d7b3d2009-04-29 14:43:54 -070014483int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014484 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014485{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014486 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014487 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014488 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014489
Rob Clark7707e652014-07-17 23:30:04 -040014490 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014491
Rob Clark7707e652014-07-17 23:30:04 -040014492 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014493 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014494 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014495 }
14496
Rob Clark7707e652014-07-17 23:30:04 -040014497 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014498 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014499
Daniel Vetterc05422d2009-08-11 16:05:30 +020014500 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014501}
14502
Daniel Vetter66a92782012-07-12 20:08:18 +020014503static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014504{
Daniel Vetter66a92782012-07-12 20:08:18 +020014505 struct drm_device *dev = encoder->base.dev;
14506 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014507 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014508 int entry = 0;
14509
Damien Lespiaub2784e12014-08-05 11:29:37 +010014510 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014511 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014512 index_mask |= (1 << entry);
14513
Jesse Barnes79e53942008-11-07 14:24:08 -080014514 entry++;
14515 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014516
Jesse Barnes79e53942008-11-07 14:24:08 -080014517 return index_mask;
14518}
14519
Chris Wilson4d302442010-12-14 19:21:29 +000014520static bool has_edp_a(struct drm_device *dev)
14521{
14522 struct drm_i915_private *dev_priv = dev->dev_private;
14523
14524 if (!IS_MOBILE(dev))
14525 return false;
14526
14527 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14528 return false;
14529
Damien Lespiaue3589902014-02-07 19:12:50 +000014530 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014531 return false;
14532
14533 return true;
14534}
14535
Jesse Barnes84b4e042014-06-25 08:24:29 -070014536static bool intel_crt_present(struct drm_device *dev)
14537{
14538 struct drm_i915_private *dev_priv = dev->dev_private;
14539
Damien Lespiau884497e2013-12-03 13:56:23 +000014540 if (INTEL_INFO(dev)->gen >= 9)
14541 return false;
14542
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014543 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014544 return false;
14545
14546 if (IS_CHERRYVIEW(dev))
14547 return false;
14548
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014549 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14550 return false;
14551
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014552 /* DDI E can't be used if DDI A requires 4 lanes */
14553 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14554 return false;
14555
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014556 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014557 return false;
14558
14559 return true;
14560}
14561
Jesse Barnes79e53942008-11-07 14:24:08 -080014562static void intel_setup_outputs(struct drm_device *dev)
14563{
Eric Anholt725e30a2009-01-22 13:01:02 -080014564 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014565 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014566 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014567
Daniel Vetterc9093352013-06-06 22:22:47 +020014568 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014569
Jesse Barnes84b4e042014-06-25 08:24:29 -070014570 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014571 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014572
Vandana Kannanc776eb22014-08-19 12:05:01 +053014573 if (IS_BROXTON(dev)) {
14574 /*
14575 * FIXME: Broxton doesn't support port detection via the
14576 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14577 * detect the ports.
14578 */
14579 intel_ddi_init(dev, PORT_A);
14580 intel_ddi_init(dev, PORT_B);
14581 intel_ddi_init(dev, PORT_C);
14582 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014583 int found;
14584
Jesse Barnesde31fac2015-03-06 15:53:32 -080014585 /*
14586 * Haswell uses DDI functions to detect digital outputs.
14587 * On SKL pre-D0 the strap isn't connected, so we assume
14588 * it's there.
14589 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014590 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014591 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014592 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014593 intel_ddi_init(dev, PORT_A);
14594
14595 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14596 * register */
14597 found = I915_READ(SFUSE_STRAP);
14598
14599 if (found & SFUSE_STRAP_DDIB_DETECTED)
14600 intel_ddi_init(dev, PORT_B);
14601 if (found & SFUSE_STRAP_DDIC_DETECTED)
14602 intel_ddi_init(dev, PORT_C);
14603 if (found & SFUSE_STRAP_DDID_DETECTED)
14604 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014605 /*
14606 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14607 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014608 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014609 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14610 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14611 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14612 intel_ddi_init(dev, PORT_E);
14613
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014614 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014615 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014616 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014617
14618 if (has_edp_a(dev))
14619 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014620
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014621 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014622 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014623 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014624 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014625 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014626 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014627 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014628 }
14629
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014630 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014631 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014632
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014633 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014634 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014635
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014636 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014637 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014638
Daniel Vetter270b3042012-10-27 15:52:05 +020014639 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014640 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014641 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014642 /*
14643 * The DP_DETECTED bit is the latched state of the DDC
14644 * SDA pin at boot. However since eDP doesn't require DDC
14645 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14646 * eDP ports may have been muxed to an alternate function.
14647 * Thus we can't rely on the DP_DETECTED bit alone to detect
14648 * eDP ports. Consult the VBT as well as DP_DETECTED to
14649 * detect eDP ports.
14650 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014651 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014652 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014653 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14654 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014655 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014656 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014657
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014658 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014659 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014660 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14661 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014662 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014663 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014664
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014665 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014666 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014667 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14668 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14669 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14670 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014671 }
14672
Jani Nikula3cfca972013-08-27 15:12:26 +030014673 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014674 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014675 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014676
Paulo Zanonie2debe92013-02-18 19:00:27 -030014677 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014678 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014679 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014680 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014681 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014682 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014683 }
Ma Ling27185ae2009-08-24 13:50:23 +080014684
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014685 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014686 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014687 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014688
14689 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014690
Paulo Zanonie2debe92013-02-18 19:00:27 -030014691 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014692 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014693 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014694 }
Ma Ling27185ae2009-08-24 13:50:23 +080014695
Paulo Zanonie2debe92013-02-18 19:00:27 -030014696 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014697
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014698 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014699 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014700 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014701 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014702 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014703 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014704 }
Ma Ling27185ae2009-08-24 13:50:23 +080014705
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014706 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014707 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014708 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014709 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014710 intel_dvo_init(dev);
14711
Zhenyu Wang103a1962009-11-27 11:44:36 +080014712 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014713 intel_tv_init(dev);
14714
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014715 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014716
Damien Lespiaub2784e12014-08-05 11:29:37 +010014717 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014718 encoder->base.possible_crtcs = encoder->crtc_mask;
14719 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014720 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014721 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014722
Paulo Zanonidde86e22012-12-01 12:04:25 -020014723 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014724
14725 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014726}
14727
14728static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14729{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014730 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014731 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014732
Daniel Vetteref2d6332014-02-10 18:00:38 +010014733 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014734 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014735 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014736 drm_gem_object_unreference(&intel_fb->obj->base);
14737 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014738 kfree(intel_fb);
14739}
14740
14741static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014742 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014743 unsigned int *handle)
14744{
14745 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014746 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014747
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014748 if (obj->userptr.mm) {
14749 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14750 return -EINVAL;
14751 }
14752
Chris Wilson05394f32010-11-08 19:18:58 +000014753 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014754}
14755
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014756static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14757 struct drm_file *file,
14758 unsigned flags, unsigned color,
14759 struct drm_clip_rect *clips,
14760 unsigned num_clips)
14761{
14762 struct drm_device *dev = fb->dev;
14763 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14764 struct drm_i915_gem_object *obj = intel_fb->obj;
14765
14766 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014767 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014768 mutex_unlock(&dev->struct_mutex);
14769
14770 return 0;
14771}
14772
Jesse Barnes79e53942008-11-07 14:24:08 -080014773static const struct drm_framebuffer_funcs intel_fb_funcs = {
14774 .destroy = intel_user_framebuffer_destroy,
14775 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014776 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014777};
14778
Damien Lespiaub3218032015-02-27 11:15:18 +000014779static
14780u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14781 uint32_t pixel_format)
14782{
14783 u32 gen = INTEL_INFO(dev)->gen;
14784
14785 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014786 int cpp = drm_format_plane_cpp(pixel_format, 0);
14787
Damien Lespiaub3218032015-02-27 11:15:18 +000014788 /* "The stride in bytes must not exceed the of the size of 8K
14789 * pixels and 32K bytes."
14790 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014791 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014792 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014793 return 32*1024;
14794 } else if (gen >= 4) {
14795 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14796 return 16*1024;
14797 else
14798 return 32*1024;
14799 } else if (gen >= 3) {
14800 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14801 return 8*1024;
14802 else
14803 return 16*1024;
14804 } else {
14805 /* XXX DSPC is limited to 4k tiled */
14806 return 8*1024;
14807 }
14808}
14809
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014810static int intel_framebuffer_init(struct drm_device *dev,
14811 struct intel_framebuffer *intel_fb,
14812 struct drm_mode_fb_cmd2 *mode_cmd,
14813 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014814{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014815 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014816 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014817 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014818 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014819
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014820 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14821
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014822 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14823 /* Enforce that fb modifier and tiling mode match, but only for
14824 * X-tiled. This is needed for FBC. */
14825 if (!!(obj->tiling_mode == I915_TILING_X) !=
14826 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14827 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14828 return -EINVAL;
14829 }
14830 } else {
14831 if (obj->tiling_mode == I915_TILING_X)
14832 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14833 else if (obj->tiling_mode == I915_TILING_Y) {
14834 DRM_DEBUG("No Y tiling for legacy addfb\n");
14835 return -EINVAL;
14836 }
14837 }
14838
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014839 /* Passed in modifier sanity checking. */
14840 switch (mode_cmd->modifier[0]) {
14841 case I915_FORMAT_MOD_Y_TILED:
14842 case I915_FORMAT_MOD_Yf_TILED:
14843 if (INTEL_INFO(dev)->gen < 9) {
14844 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14845 mode_cmd->modifier[0]);
14846 return -EINVAL;
14847 }
14848 case DRM_FORMAT_MOD_NONE:
14849 case I915_FORMAT_MOD_X_TILED:
14850 break;
14851 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014852 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14853 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014854 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014855 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014856
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014857 stride_alignment = intel_fb_stride_alignment(dev_priv,
14858 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014859 mode_cmd->pixel_format);
14860 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14861 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14862 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014863 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014864 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014865
Damien Lespiaub3218032015-02-27 11:15:18 +000014866 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14867 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014868 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014869 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14870 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014871 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014872 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014873 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014874 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014875
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014876 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014877 mode_cmd->pitches[0] != obj->stride) {
14878 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14879 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014880 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014881 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014882
Ville Syrjälä57779d02012-10-31 17:50:14 +020014883 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014884 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014885 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014886 case DRM_FORMAT_RGB565:
14887 case DRM_FORMAT_XRGB8888:
14888 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014889 break;
14890 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014891 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014892 DRM_DEBUG("unsupported pixel format: %s\n",
14893 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014894 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014895 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014896 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014897 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014898 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14899 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014900 DRM_DEBUG("unsupported pixel format: %s\n",
14901 drm_get_format_name(mode_cmd->pixel_format));
14902 return -EINVAL;
14903 }
14904 break;
14905 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014906 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014907 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014908 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014909 DRM_DEBUG("unsupported pixel format: %s\n",
14910 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014911 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014912 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014913 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014914 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014915 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014916 DRM_DEBUG("unsupported pixel format: %s\n",
14917 drm_get_format_name(mode_cmd->pixel_format));
14918 return -EINVAL;
14919 }
14920 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014921 case DRM_FORMAT_YUYV:
14922 case DRM_FORMAT_UYVY:
14923 case DRM_FORMAT_YVYU:
14924 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014925 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014926 DRM_DEBUG("unsupported pixel format: %s\n",
14927 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014928 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014929 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014930 break;
14931 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014932 DRM_DEBUG("unsupported pixel format: %s\n",
14933 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014934 return -EINVAL;
14935 }
14936
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014937 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14938 if (mode_cmd->offsets[0] != 0)
14939 return -EINVAL;
14940
Damien Lespiauec2c9812015-01-20 12:51:45 +000014941 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014942 mode_cmd->pixel_format,
14943 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014944 /* FIXME drm helper for size checks (especially planar formats)? */
14945 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14946 return -EINVAL;
14947
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014948 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14949 intel_fb->obj = obj;
14950
Jesse Barnes79e53942008-11-07 14:24:08 -080014951 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14952 if (ret) {
14953 DRM_ERROR("framebuffer init failed %d\n", ret);
14954 return ret;
14955 }
14956
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014957 intel_fb->obj->framebuffer_references++;
14958
Jesse Barnes79e53942008-11-07 14:24:08 -080014959 return 0;
14960}
14961
Jesse Barnes79e53942008-11-07 14:24:08 -080014962static struct drm_framebuffer *
14963intel_user_framebuffer_create(struct drm_device *dev,
14964 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014965 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014966{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014967 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014968 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014969 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014970
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014971 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014972 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014973 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014974 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014975
Daniel Vetter92907cb2015-11-23 09:04:05 +010014976 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014977 if (IS_ERR(fb))
14978 drm_gem_object_unreference_unlocked(&obj->base);
14979
14980 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014981}
14982
Daniel Vetter06957262015-08-10 13:34:08 +020014983#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014984static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014985{
14986}
14987#endif
14988
Jesse Barnes79e53942008-11-07 14:24:08 -080014989static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014990 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014991 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014992 .atomic_check = intel_atomic_check,
14993 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014994 .atomic_state_alloc = intel_atomic_state_alloc,
14995 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014996};
14997
Jesse Barnese70236a2009-09-21 10:42:27 -070014998/* Set up chip specific display functions */
14999static void intel_init_display(struct drm_device *dev)
15000{
15001 struct drm_i915_private *dev_priv = dev->dev_private;
15002
Daniel Vetteree9300b2013-06-03 22:40:22 +020015003 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
15004 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030015005 else if (IS_CHERRYVIEW(dev))
15006 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020015007 else if (IS_VALLEYVIEW(dev))
15008 dev_priv->display.find_dpll = vlv_find_best_dpll;
15009 else if (IS_PINEVIEW(dev))
15010 dev_priv->display.find_dpll = pnv_find_best_dpll;
15011 else
15012 dev_priv->display.find_dpll = i9xx_find_best_dpll;
15013
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015014 if (INTEL_INFO(dev)->gen >= 9) {
15015 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015016 dev_priv->display.get_initial_plane_config =
15017 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015018 dev_priv->display.crtc_compute_clock =
15019 haswell_crtc_compute_clock;
15020 dev_priv->display.crtc_enable = haswell_crtc_enable;
15021 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015022 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015023 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015024 dev_priv->display.get_initial_plane_config =
15025 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020015026 dev_priv->display.crtc_compute_clock =
15027 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020015028 dev_priv->display.crtc_enable = haswell_crtc_enable;
15029 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030015030 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015031 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015032 dev_priv->display.get_initial_plane_config =
15033 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015034 dev_priv->display.crtc_compute_clock =
15035 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015036 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15037 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080015038 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015039 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015040 dev_priv->display.get_initial_plane_config =
15041 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015042 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015043 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15044 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015045 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015046 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015047 dev_priv->display.get_initial_plane_config =
15048 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015049 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015050 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15051 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070015052 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015053
Jesse Barnese70236a2009-09-21 10:42:27 -070015054 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070015055 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015056 dev_priv->display.get_display_clock_speed =
15057 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015058 else if (IS_BROXTON(dev))
15059 dev_priv->display.get_display_clock_speed =
15060 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030015061 else if (IS_BROADWELL(dev))
15062 dev_priv->display.get_display_clock_speed =
15063 broadwell_get_display_clock_speed;
15064 else if (IS_HASWELL(dev))
15065 dev_priv->display.get_display_clock_speed =
15066 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080015067 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015068 dev_priv->display.get_display_clock_speed =
15069 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015070 else if (IS_GEN5(dev))
15071 dev_priv->display.get_display_clock_speed =
15072 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030015073 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030015074 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015075 dev_priv->display.get_display_clock_speed =
15076 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030015077 else if (IS_GM45(dev))
15078 dev_priv->display.get_display_clock_speed =
15079 gm45_get_display_clock_speed;
15080 else if (IS_CRESTLINE(dev))
15081 dev_priv->display.get_display_clock_speed =
15082 i965gm_get_display_clock_speed;
15083 else if (IS_PINEVIEW(dev))
15084 dev_priv->display.get_display_clock_speed =
15085 pnv_get_display_clock_speed;
15086 else if (IS_G33(dev) || IS_G4X(dev))
15087 dev_priv->display.get_display_clock_speed =
15088 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070015089 else if (IS_I915G(dev))
15090 dev_priv->display.get_display_clock_speed =
15091 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020015092 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015093 dev_priv->display.get_display_clock_speed =
15094 i9xx_misc_get_display_clock_speed;
15095 else if (IS_I915GM(dev))
15096 dev_priv->display.get_display_clock_speed =
15097 i915gm_get_display_clock_speed;
15098 else if (IS_I865G(dev))
15099 dev_priv->display.get_display_clock_speed =
15100 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020015101 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015102 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015103 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015104 else { /* 830 */
15105 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015106 dev_priv->display.get_display_clock_speed =
15107 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015108 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015109
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015110 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015111 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015112 } else if (IS_GEN6(dev)) {
15113 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015114 } else if (IS_IVYBRIDGE(dev)) {
15115 /* FIXME: detect B0+ stepping and use auto training */
15116 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030015117 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015118 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015119 if (IS_BROADWELL(dev)) {
15120 dev_priv->display.modeset_commit_cdclk =
15121 broadwell_modeset_commit_cdclk;
15122 dev_priv->display.modeset_calc_cdclk =
15123 broadwell_modeset_calc_cdclk;
15124 }
Wayne Boyer666a4532015-12-09 12:29:35 -080015125 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015126 dev_priv->display.modeset_commit_cdclk =
15127 valleyview_modeset_commit_cdclk;
15128 dev_priv->display.modeset_calc_cdclk =
15129 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053015130 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015131 dev_priv->display.modeset_commit_cdclk =
15132 broxton_modeset_commit_cdclk;
15133 dev_priv->display.modeset_calc_cdclk =
15134 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015135 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015136
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015137 switch (INTEL_INFO(dev)->gen) {
15138 case 2:
15139 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15140 break;
15141
15142 case 3:
15143 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15144 break;
15145
15146 case 4:
15147 case 5:
15148 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15149 break;
15150
15151 case 6:
15152 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15153 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015154 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015155 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015156 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15157 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015158 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015159 /* Drop through - unsupported since execlist only. */
15160 default:
15161 /* Default just returns -ENODEV to indicate unsupported */
15162 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015163 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020015164
Ville Syrjäläe39b9992014-09-04 14:53:14 +030015165 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070015166}
15167
Jesse Barnesb690e962010-07-19 13:53:12 -070015168/*
15169 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15170 * resume, or other times. This quirk makes sure that's the case for
15171 * affected systems.
15172 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015173static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015174{
15175 struct drm_i915_private *dev_priv = dev->dev_private;
15176
15177 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015178 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015179}
15180
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015181static void quirk_pipeb_force(struct drm_device *dev)
15182{
15183 struct drm_i915_private *dev_priv = dev->dev_private;
15184
15185 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15186 DRM_INFO("applying pipe b force quirk\n");
15187}
15188
Keith Packard435793d2011-07-12 14:56:22 -070015189/*
15190 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15191 */
15192static void quirk_ssc_force_disable(struct drm_device *dev)
15193{
15194 struct drm_i915_private *dev_priv = dev->dev_private;
15195 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015196 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015197}
15198
Carsten Emde4dca20e2012-03-15 15:56:26 +010015199/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015200 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15201 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015202 */
15203static void quirk_invert_brightness(struct drm_device *dev)
15204{
15205 struct drm_i915_private *dev_priv = dev->dev_private;
15206 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015207 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015208}
15209
Scot Doyle9c72cc62014-07-03 23:27:50 +000015210/* Some VBT's incorrectly indicate no backlight is present */
15211static void quirk_backlight_present(struct drm_device *dev)
15212{
15213 struct drm_i915_private *dev_priv = dev->dev_private;
15214 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15215 DRM_INFO("applying backlight present quirk\n");
15216}
15217
Jesse Barnesb690e962010-07-19 13:53:12 -070015218struct intel_quirk {
15219 int device;
15220 int subsystem_vendor;
15221 int subsystem_device;
15222 void (*hook)(struct drm_device *dev);
15223};
15224
Egbert Eich5f85f172012-10-14 15:46:38 +020015225/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15226struct intel_dmi_quirk {
15227 void (*hook)(struct drm_device *dev);
15228 const struct dmi_system_id (*dmi_id_list)[];
15229};
15230
15231static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15232{
15233 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15234 return 1;
15235}
15236
15237static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15238 {
15239 .dmi_id_list = &(const struct dmi_system_id[]) {
15240 {
15241 .callback = intel_dmi_reverse_brightness,
15242 .ident = "NCR Corporation",
15243 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15244 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15245 },
15246 },
15247 { } /* terminating entry */
15248 },
15249 .hook = quirk_invert_brightness,
15250 },
15251};
15252
Ben Widawskyc43b5632012-04-16 14:07:40 -070015253static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015254 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15255 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15256
Jesse Barnesb690e962010-07-19 13:53:12 -070015257 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15258 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15259
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015260 /* 830 needs to leave pipe A & dpll A up */
15261 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15262
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015263 /* 830 needs to leave pipe B & dpll B up */
15264 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15265
Keith Packard435793d2011-07-12 14:56:22 -070015266 /* Lenovo U160 cannot use SSC on LVDS */
15267 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015268
15269 /* Sony Vaio Y cannot use SSC on LVDS */
15270 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015271
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015272 /* Acer Aspire 5734Z must invert backlight brightness */
15273 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15274
15275 /* Acer/eMachines G725 */
15276 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15277
15278 /* Acer/eMachines e725 */
15279 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15280
15281 /* Acer/Packard Bell NCL20 */
15282 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15283
15284 /* Acer Aspire 4736Z */
15285 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015286
15287 /* Acer Aspire 5336 */
15288 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015289
15290 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15291 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015292
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015293 /* Acer C720 Chromebook (Core i3 4005U) */
15294 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15295
jens steinb2a96012014-10-28 20:25:53 +010015296 /* Apple Macbook 2,1 (Core 2 T7400) */
15297 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15298
Jani Nikula1b9448b2015-11-05 11:49:59 +020015299 /* Apple Macbook 4,1 */
15300 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15301
Scot Doyled4967d82014-07-03 23:27:52 +000015302 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15303 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015304
15305 /* HP Chromebook 14 (Celeron 2955U) */
15306 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015307
15308 /* Dell Chromebook 11 */
15309 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015310
15311 /* Dell Chromebook 11 (2015 version) */
15312 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015313};
15314
15315static void intel_init_quirks(struct drm_device *dev)
15316{
15317 struct pci_dev *d = dev->pdev;
15318 int i;
15319
15320 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15321 struct intel_quirk *q = &intel_quirks[i];
15322
15323 if (d->device == q->device &&
15324 (d->subsystem_vendor == q->subsystem_vendor ||
15325 q->subsystem_vendor == PCI_ANY_ID) &&
15326 (d->subsystem_device == q->subsystem_device ||
15327 q->subsystem_device == PCI_ANY_ID))
15328 q->hook(dev);
15329 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015330 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15331 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15332 intel_dmi_quirks[i].hook(dev);
15333 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015334}
15335
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015336/* Disable the VGA plane that we never use */
15337static void i915_disable_vga(struct drm_device *dev)
15338{
15339 struct drm_i915_private *dev_priv = dev->dev_private;
15340 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015341 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015342
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015343 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015344 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015345 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015346 sr1 = inb(VGA_SR_DATA);
15347 outb(sr1 | 1<<5, VGA_SR_DATA);
15348 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15349 udelay(300);
15350
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015351 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015352 POSTING_READ(vga_reg);
15353}
15354
Daniel Vetterf8175862012-04-10 15:50:11 +020015355void intel_modeset_init_hw(struct drm_device *dev)
15356{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015357 struct drm_i915_private *dev_priv = dev->dev_private;
15358
Ville Syrjäläb6283052015-06-03 15:45:07 +030015359 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015360
15361 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15362
Daniel Vetterf8175862012-04-10 15:50:11 +020015363 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015364 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015365}
15366
Matt Roperd93c0372015-12-03 11:37:41 -080015367/*
15368 * Calculate what we think the watermarks should be for the state we've read
15369 * out of the hardware and then immediately program those watermarks so that
15370 * we ensure the hardware settings match our internal state.
15371 *
15372 * We can calculate what we think WM's should be by creating a duplicate of the
15373 * current state (which was constructed during hardware readout) and running it
15374 * through the atomic check code to calculate new watermark values in the
15375 * state object.
15376 */
15377static void sanitize_watermarks(struct drm_device *dev)
15378{
15379 struct drm_i915_private *dev_priv = to_i915(dev);
15380 struct drm_atomic_state *state;
15381 struct drm_crtc *crtc;
15382 struct drm_crtc_state *cstate;
15383 struct drm_modeset_acquire_ctx ctx;
15384 int ret;
15385 int i;
15386
15387 /* Only supported on platforms that use atomic watermark design */
Matt Ropered4a6a72016-02-23 17:20:13 -080015388 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015389 return;
15390
15391 /*
15392 * We need to hold connection_mutex before calling duplicate_state so
15393 * that the connector loop is protected.
15394 */
15395 drm_modeset_acquire_init(&ctx, 0);
15396retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015397 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015398 if (ret == -EDEADLK) {
15399 drm_modeset_backoff(&ctx);
15400 goto retry;
15401 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015402 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015403 }
15404
15405 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15406 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015407 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015408
Matt Ropered4a6a72016-02-23 17:20:13 -080015409 /*
15410 * Hardware readout is the only time we don't want to calculate
15411 * intermediate watermarks (since we don't trust the current
15412 * watermarks).
15413 */
15414 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15415
Matt Roperd93c0372015-12-03 11:37:41 -080015416 ret = intel_atomic_check(dev, state);
15417 if (ret) {
15418 /*
15419 * If we fail here, it means that the hardware appears to be
15420 * programmed in a way that shouldn't be possible, given our
15421 * understanding of watermark requirements. This might mean a
15422 * mistake in the hardware readout code or a mistake in the
15423 * watermark calculations for a given platform. Raise a WARN
15424 * so that this is noticeable.
15425 *
15426 * If this actually happens, we'll have to just leave the
15427 * BIOS-programmed watermarks untouched and hope for the best.
15428 */
15429 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015430 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015431 }
15432
15433 /* Write calculated watermark values back */
15434 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15435 for_each_crtc_in_state(state, crtc, cstate, i) {
15436 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15437
Matt Ropered4a6a72016-02-23 17:20:13 -080015438 cs->wm.need_postvbl_update = true;
15439 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015440 }
15441
15442 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015443fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015444 drm_modeset_drop_locks(&ctx);
15445 drm_modeset_acquire_fini(&ctx);
15446}
15447
Jesse Barnes79e53942008-11-07 14:24:08 -080015448void intel_modeset_init(struct drm_device *dev)
15449{
Jesse Barnes652c3932009-08-17 13:31:43 -070015450 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015451 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015452 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015453 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015454
15455 drm_mode_config_init(dev);
15456
15457 dev->mode_config.min_width = 0;
15458 dev->mode_config.min_height = 0;
15459
Dave Airlie019d96c2011-09-29 16:20:42 +010015460 dev->mode_config.preferred_depth = 24;
15461 dev->mode_config.prefer_shadow = 1;
15462
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015463 dev->mode_config.allow_fb_modifiers = true;
15464
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015465 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015466
Jesse Barnesb690e962010-07-19 13:53:12 -070015467 intel_init_quirks(dev);
15468
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015469 intel_init_pm(dev);
15470
Ben Widawskye3c74752013-04-05 13:12:39 -070015471 if (INTEL_INFO(dev)->num_pipes == 0)
15472 return;
15473
Lukas Wunner69f92f62015-07-15 13:57:35 +020015474 /*
15475 * There may be no VBT; and if the BIOS enabled SSC we can
15476 * just keep using it to avoid unnecessary flicker. Whereas if the
15477 * BIOS isn't using it, don't assume it will work even if the VBT
15478 * indicates as much.
15479 */
15480 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15481 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15482 DREF_SSC1_ENABLE);
15483
15484 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15485 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15486 bios_lvds_use_ssc ? "en" : "dis",
15487 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15488 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15489 }
15490 }
15491
Jesse Barnese70236a2009-09-21 10:42:27 -070015492 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015493 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015494
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015495 if (IS_GEN2(dev)) {
15496 dev->mode_config.max_width = 2048;
15497 dev->mode_config.max_height = 2048;
15498 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015499 dev->mode_config.max_width = 4096;
15500 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015501 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015502 dev->mode_config.max_width = 8192;
15503 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015504 }
Damien Lespiau068be562014-03-28 14:17:49 +000015505
Ville Syrjälädc41c152014-08-13 11:57:05 +030015506 if (IS_845G(dev) || IS_I865G(dev)) {
15507 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15508 dev->mode_config.cursor_height = 1023;
15509 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015510 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15511 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15512 } else {
15513 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15514 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15515 }
15516
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015517 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015518
Zhao Yakui28c97732009-10-09 11:39:41 +080015519 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015520 INTEL_INFO(dev)->num_pipes,
15521 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015522
Damien Lespiau055e3932014-08-18 13:49:10 +010015523 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015524 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015525 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015526 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015527 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015528 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015529 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015530 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015531 }
15532
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015533 intel_update_czclk(dev_priv);
15534 intel_update_cdclk(dev);
15535
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015536 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015537
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015538 /* Just disable it once at startup */
15539 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015540 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015541
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015542 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015543 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015544 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015545
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015546 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015547 struct intel_initial_plane_config plane_config = {};
15548
Jesse Barnes46f297f2014-03-07 08:57:48 -080015549 if (!crtc->active)
15550 continue;
15551
Jesse Barnes46f297f2014-03-07 08:57:48 -080015552 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015553 * Note that reserving the BIOS fb up front prevents us
15554 * from stuffing other stolen allocations like the ring
15555 * on top. This prevents some ugliness at boot time, and
15556 * can even allow for smooth boot transitions if the BIOS
15557 * fb is large enough for the active pipe configuration.
15558 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015559 dev_priv->display.get_initial_plane_config(crtc,
15560 &plane_config);
15561
15562 /*
15563 * If the fb is shared between multiple heads, we'll
15564 * just get the first one.
15565 */
15566 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015567 }
Matt Roperd93c0372015-12-03 11:37:41 -080015568
15569 /*
15570 * Make sure hardware watermarks really match the state we read out.
15571 * Note that we need to do this after reconstructing the BIOS fb's
15572 * since the watermark calculation done here will use pstate->fb.
15573 */
15574 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015575}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015576
Daniel Vetter7fad7982012-07-04 17:51:47 +020015577static void intel_enable_pipe_a(struct drm_device *dev)
15578{
15579 struct intel_connector *connector;
15580 struct drm_connector *crt = NULL;
15581 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015582 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015583
15584 /* We can't just switch on the pipe A, we need to set things up with a
15585 * proper mode and output configuration. As a gross hack, enable pipe A
15586 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015587 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015588 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15589 crt = &connector->base;
15590 break;
15591 }
15592 }
15593
15594 if (!crt)
15595 return;
15596
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015597 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015598 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015599}
15600
Daniel Vetterfa555832012-10-10 23:14:00 +020015601static bool
15602intel_check_plane_mapping(struct intel_crtc *crtc)
15603{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015604 struct drm_device *dev = crtc->base.dev;
15605 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015606 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015607
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015608 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015609 return true;
15610
Ville Syrjälä649636e2015-09-22 19:50:01 +030015611 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015612
15613 if ((val & DISPLAY_PLANE_ENABLE) &&
15614 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15615 return false;
15616
15617 return true;
15618}
15619
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015620static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15621{
15622 struct drm_device *dev = crtc->base.dev;
15623 struct intel_encoder *encoder;
15624
15625 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15626 return true;
15627
15628 return false;
15629}
15630
Ville Syrjälädd756192016-02-17 21:28:45 +020015631static bool intel_encoder_has_connectors(struct intel_encoder *encoder)
15632{
15633 struct drm_device *dev = encoder->base.dev;
15634 struct intel_connector *connector;
15635
15636 for_each_connector_on_encoder(dev, &encoder->base, connector)
15637 return true;
15638
15639 return false;
15640}
15641
Daniel Vetter24929352012-07-02 20:28:59 +020015642static void intel_sanitize_crtc(struct intel_crtc *crtc)
15643{
15644 struct drm_device *dev = crtc->base.dev;
15645 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015646 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015647
Daniel Vetter24929352012-07-02 20:28:59 +020015648 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015649 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15650
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015651 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015652 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015653 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015654 struct intel_plane *plane;
15655
Daniel Vetter96256042015-02-13 21:03:42 +010015656 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015657
15658 /* Disable everything but the primary plane */
15659 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15660 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15661 continue;
15662
15663 plane->disable_plane(&plane->base, &crtc->base);
15664 }
Daniel Vetter96256042015-02-13 21:03:42 +010015665 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015666
Daniel Vetter24929352012-07-02 20:28:59 +020015667 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015668 * disable the crtc (and hence change the state) if it is wrong. Note
15669 * that gen4+ has a fixed plane -> pipe mapping. */
15670 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015671 bool plane;
15672
Daniel Vetter24929352012-07-02 20:28:59 +020015673 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15674 crtc->base.base.id);
15675
15676 /* Pipe has the wrong plane attached and the plane is active.
15677 * Temporarily change the plane mapping and disable everything
15678 * ... */
15679 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015680 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015681 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015682 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015683 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015684 }
Daniel Vetter24929352012-07-02 20:28:59 +020015685
Daniel Vetter7fad7982012-07-04 17:51:47 +020015686 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15687 crtc->pipe == PIPE_A && !crtc->active) {
15688 /* BIOS forgot to enable pipe A, this mostly happens after
15689 * resume. Force-enable the pipe to fix this, the update_dpms
15690 * call below we restore the pipe to the right state, but leave
15691 * the required bits on. */
15692 intel_enable_pipe_a(dev);
15693 }
15694
Daniel Vetter24929352012-07-02 20:28:59 +020015695 /* Adjust the state of the output pipe according to whether we
15696 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015697 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015698 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015699
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015700 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015701 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015702
15703 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015704 * functions or because of calls to intel_crtc_disable_noatomic,
15705 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015706 * pipe A quirk. */
15707 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15708 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015709 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015710 crtc->active ? "enabled" : "disabled");
15711
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015712 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015713 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015714 crtc->base.enabled = crtc->active;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015715 crtc->base.state->connector_mask = 0;
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015716 crtc->base.state->encoder_mask = 0;
Daniel Vetter24929352012-07-02 20:28:59 +020015717
15718 /* Because we only establish the connector -> encoder ->
15719 * crtc links if something is active, this means the
15720 * crtc is now deactivated. Break the links. connector
15721 * -> encoder links are only establish when things are
15722 * actually up, hence no need to break them. */
15723 WARN_ON(crtc->active);
15724
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015725 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015726 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015727 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015728
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015729 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015730 /*
15731 * We start out with underrun reporting disabled to avoid races.
15732 * For correct bookkeeping mark this on active crtcs.
15733 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015734 * Also on gmch platforms we dont have any hardware bits to
15735 * disable the underrun reporting. Which means we need to start
15736 * out with underrun reporting disabled also on inactive pipes,
15737 * since otherwise we'll complain about the garbage we read when
15738 * e.g. coming up after runtime pm.
15739 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015740 * No protection against concurrent access is required - at
15741 * worst a fifo underrun happens which also sets this to false.
15742 */
15743 crtc->cpu_fifo_underrun_disabled = true;
15744 crtc->pch_fifo_underrun_disabled = true;
15745 }
Daniel Vetter24929352012-07-02 20:28:59 +020015746}
15747
15748static void intel_sanitize_encoder(struct intel_encoder *encoder)
15749{
15750 struct intel_connector *connector;
15751 struct drm_device *dev = encoder->base.dev;
15752
15753 /* We need to check both for a crtc link (meaning that the
15754 * encoder is active and trying to read from a pipe) and the
15755 * pipe itself being active. */
15756 bool has_active_crtc = encoder->base.crtc &&
15757 to_intel_crtc(encoder->base.crtc)->active;
15758
Ville Syrjälädd756192016-02-17 21:28:45 +020015759 if (intel_encoder_has_connectors(encoder) && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015760 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15761 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015762 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015763
15764 /* Connector is active, but has no active pipe. This is
15765 * fallout from our resume register restoring. Disable
15766 * the encoder manually again. */
15767 if (encoder->base.crtc) {
15768 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15769 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015770 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015771 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015772 if (encoder->post_disable)
15773 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015774 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015775 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015776
15777 /* Inconsistent output/port/pipe state happens presumably due to
15778 * a bug in one of the get_hw_state functions. Or someplace else
15779 * in our code, like the register restore mess on resume. Clamp
15780 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015781 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015782 if (connector->encoder != encoder)
15783 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015784 connector->base.dpms = DRM_MODE_DPMS_OFF;
15785 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015786 }
15787 }
15788 /* Enabled encoders without active connectors will be fixed in
15789 * the crtc fixup. */
15790}
15791
Imre Deak04098752014-02-18 00:02:16 +020015792void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015793{
15794 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015795 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015796
Imre Deak04098752014-02-18 00:02:16 +020015797 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15798 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15799 i915_disable_vga(dev);
15800 }
15801}
15802
15803void i915_redisable_vga(struct drm_device *dev)
15804{
15805 struct drm_i915_private *dev_priv = dev->dev_private;
15806
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015807 /* This function can be called both from intel_modeset_setup_hw_state or
15808 * at a very early point in our resume sequence, where the power well
15809 * structures are not yet restored. Since this function is at a very
15810 * paranoid "someone might have enabled VGA while we were not looking"
15811 * level, just check if the power well is enabled instead of trying to
15812 * follow the "don't touch the power well if we don't need it" policy
15813 * the rest of the driver uses. */
Imre Deak6392f842016-02-12 18:55:13 +020015814 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015815 return;
15816
Imre Deak04098752014-02-18 00:02:16 +020015817 i915_redisable_vga_power_on(dev);
Imre Deak6392f842016-02-12 18:55:13 +020015818
15819 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015820}
15821
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015822static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015823{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015824 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015825
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015826 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015827}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015828
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015829/* FIXME read out full plane state for all planes */
15830static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015831{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015832 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015833 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015834 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015835
Matt Roper19b8d382015-09-24 15:53:17 -070015836 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015837 primary_get_hw_state(to_intel_plane(primary));
15838
15839 if (plane_state->visible)
15840 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015841}
15842
Daniel Vetter30e984d2013-06-05 13:34:17 +020015843static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015844{
15845 struct drm_i915_private *dev_priv = dev->dev_private;
15846 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015847 struct intel_crtc *crtc;
15848 struct intel_encoder *encoder;
15849 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015850 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015851
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015852 dev_priv->active_crtcs = 0;
15853
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015854 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015855 struct intel_crtc_state *crtc_state = crtc->config;
15856 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015857
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015858 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15859 memset(crtc_state, 0, sizeof(*crtc_state));
15860 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015861
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015862 crtc_state->base.active = crtc_state->base.enable =
15863 dev_priv->display.get_pipe_config(crtc, crtc_state);
15864
15865 crtc->base.enabled = crtc_state->base.enable;
15866 crtc->active = crtc_state->base.active;
15867
15868 if (crtc_state->base.active) {
15869 dev_priv->active_crtcs |= 1 << crtc->pipe;
15870
15871 if (IS_BROADWELL(dev_priv)) {
15872 pixclk = ilk_pipe_pixel_rate(crtc_state);
15873
15874 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15875 if (crtc_state->ips_enabled)
15876 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15877 } else if (IS_VALLEYVIEW(dev_priv) ||
15878 IS_CHERRYVIEW(dev_priv) ||
15879 IS_BROXTON(dev_priv))
15880 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15881 else
15882 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15883 }
15884
15885 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015886
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015887 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015888
15889 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15890 crtc->base.base.id,
15891 crtc->active ? "enabled" : "disabled");
15892 }
15893
Daniel Vetter53589012013-06-05 13:34:16 +020015894 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15895 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15896
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015897 pll->on = pll->get_hw_state(dev_priv, pll,
15898 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015899 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015900 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015901 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015902 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015903 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015904 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015905 }
Daniel Vetter53589012013-06-05 13:34:16 +020015906 }
Daniel Vetter53589012013-06-05 13:34:16 +020015907
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015908 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015909 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015910
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015911 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015912 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015913 }
15914
Damien Lespiaub2784e12014-08-05 11:29:37 +010015915 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015916 pipe = 0;
15917
15918 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015919 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15920 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015921 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015922 } else {
15923 encoder->base.crtc = NULL;
15924 }
15925
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015926 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015927 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015928 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015929 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015930 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015931 }
15932
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015933 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015934 if (connector->get_hw_state(connector)) {
15935 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015936
15937 encoder = connector->encoder;
15938 connector->base.encoder = &encoder->base;
15939
15940 if (encoder->base.crtc &&
15941 encoder->base.crtc->state->active) {
15942 /*
15943 * This has to be done during hardware readout
15944 * because anything calling .crtc_disable may
15945 * rely on the connector_mask being accurate.
15946 */
15947 encoder->base.crtc->state->connector_mask |=
15948 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015949 encoder->base.crtc->state->encoder_mask |=
15950 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015951 }
15952
Daniel Vetter24929352012-07-02 20:28:59 +020015953 } else {
15954 connector->base.dpms = DRM_MODE_DPMS_OFF;
15955 connector->base.encoder = NULL;
15956 }
15957 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15958 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015959 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015960 connector->base.encoder ? "enabled" : "disabled");
15961 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015962
15963 for_each_intel_crtc(dev, crtc) {
15964 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15965
15966 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15967 if (crtc->base.state->active) {
15968 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15969 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15970 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15971
15972 /*
15973 * The initial mode needs to be set in order to keep
15974 * the atomic core happy. It wants a valid mode if the
15975 * crtc's enabled, so we do the above call.
15976 *
15977 * At this point some state updated by the connectors
15978 * in their ->detect() callback has not run yet, so
15979 * no recalculation can be done yet.
15980 *
15981 * Even if we could do a recalculation and modeset
15982 * right now it would cause a double modeset if
15983 * fbdev or userspace chooses a different initial mode.
15984 *
15985 * If that happens, someone indicated they wanted a
15986 * mode change, which means it's safe to do a full
15987 * recalculation.
15988 */
15989 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015990
15991 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15992 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015993 }
15994 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015995}
15996
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015997/* Scan out the current hw modeset state,
15998 * and sanitizes it to the current state
15999 */
16000static void
16001intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020016002{
16003 struct drm_i915_private *dev_priv = dev->dev_private;
16004 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016005 struct intel_crtc *crtc;
16006 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020016007 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020016008
16009 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020016010
16011 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010016012 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020016013 intel_sanitize_encoder(encoder);
16014 }
16015
Damien Lespiau055e3932014-08-18 13:49:10 +010016016 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020016017 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
16018 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020016019 intel_dump_pipe_config(crtc, crtc->config,
16020 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020016021 }
Daniel Vetter9a935852012-07-05 22:34:27 +020016022
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020016023 intel_modeset_update_connector_atomic_state(dev);
16024
Daniel Vetter35c95372013-07-17 06:55:04 +020016025 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
16026 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
16027
16028 if (!pll->on || pll->active)
16029 continue;
16030
16031 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
16032
16033 pll->disable(dev_priv, pll);
16034 pll->on = false;
16035 }
16036
Wayne Boyer666a4532015-12-09 12:29:35 -080016037 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030016038 vlv_wm_get_hw_state(dev);
16039 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000016040 skl_wm_get_hw_state(dev);
16041 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030016042 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016043
16044 for_each_intel_crtc(dev, crtc) {
16045 unsigned long put_domains;
16046
Maarten Lankhorst74bff5f2016-02-10 13:49:36 +010016047 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016048 if (WARN_ON(put_domains))
16049 modeset_put_power_domains(dev_priv, put_domains);
16050 }
16051 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020016052
16053 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016054}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016055
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016056void intel_display_resume(struct drm_device *dev)
16057{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016058 struct drm_i915_private *dev_priv = to_i915(dev);
16059 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
16060 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016061 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016062 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020016063
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016064 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016065
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016066 /*
16067 * This is a cludge because with real atomic modeset mode_config.mutex
16068 * won't be taken. Unfortunately some probed state like
16069 * audio_codec_enable is still protected by mode_config.mutex, so lock
16070 * it here for now.
16071 */
16072 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016073 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016074
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016075retry:
16076 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016077
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016078 if (ret == 0 && !setup) {
16079 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016080
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016081 intel_modeset_setup_hw_state(dev);
16082 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010016083 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020016084
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016085 if (ret == 0 && state) {
16086 struct drm_crtc_state *crtc_state;
16087 struct drm_crtc *crtc;
16088 int i;
16089
16090 state->acquire_ctx = &ctx;
16091
16092 for_each_crtc_in_state(state, crtc, crtc_state, i) {
16093 /*
16094 * Force recalculation even if we restore
16095 * current state. With fast modeset this may not result
16096 * in a modeset when the state is compatible.
16097 */
16098 crtc_state->mode_changed = true;
16099 }
16100
16101 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016102 }
16103
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016104 if (ret == -EDEADLK) {
16105 drm_modeset_backoff(&ctx);
16106 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016107 }
16108
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016109 drm_modeset_drop_locks(&ctx);
16110 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010016111 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016112
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010016113 if (ret) {
16114 DRM_ERROR("Restoring old state failed with %i\n", ret);
16115 drm_atomic_state_free(state);
16116 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010016117}
16118
16119void intel_modeset_gem_init(struct drm_device *dev)
16120{
Jesse Barnes484b41d2014-03-07 08:57:55 -080016121 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016122 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016123 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016124
Imre Deakae484342014-03-31 15:10:44 +030016125 intel_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +030016126
Chris Wilson1833b132012-05-09 11:56:28 +010016127 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016128
16129 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016130
16131 /*
16132 * Make sure any fbs we allocated at startup are properly
16133 * pinned & fenced. When we do the allocation it's too early
16134 * for this.
16135 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016136 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016137 obj = intel_fb_obj(c->primary->fb);
16138 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016139 continue;
16140
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016141 mutex_lock(&dev->struct_mutex);
16142 ret = intel_pin_and_fence_fb_obj(c->primary,
16143 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020016144 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016145 mutex_unlock(&dev->struct_mutex);
16146 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016147 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16148 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016149 drm_framebuffer_unreference(c->primary->fb);
16150 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016151 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016152 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016153 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016154 }
16155 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016156
16157 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016158}
16159
Imre Deak4932e2c2014-02-11 17:12:48 +020016160void intel_connector_unregister(struct intel_connector *intel_connector)
16161{
16162 struct drm_connector *connector = &intel_connector->base;
16163
16164 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016165 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016166}
16167
Jesse Barnes79e53942008-11-07 14:24:08 -080016168void intel_modeset_cleanup(struct drm_device *dev)
16169{
Jesse Barnes652c3932009-08-17 13:31:43 -070016170 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016171 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016172
Imre Deak2eb52522014-11-19 15:30:05 +020016173 intel_disable_gt_powersave(dev);
16174
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016175 intel_backlight_unregister(dev);
16176
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016177 /*
16178 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016179 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016180 * experience fancy races otherwise.
16181 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016182 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016183
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016184 /*
16185 * Due to the hpd irq storm handling the hotplug work can re-arm the
16186 * poll handlers. Hence disable polling after hpd handling is shut down.
16187 */
Keith Packardf87ea762010-10-03 19:36:26 -070016188 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016189
Jesse Barnes723bfd72010-10-07 16:01:13 -070016190 intel_unregister_dsm_handler();
16191
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016192 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016193
Chris Wilson1630fe72011-07-08 12:22:42 +010016194 /* flush any delayed tasks or pending work */
16195 flush_scheduled_work();
16196
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016197 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016198 for_each_intel_connector(dev, connector)
16199 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016200
Jesse Barnes79e53942008-11-07 14:24:08 -080016201 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016202
16203 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016204
Imre Deakae484342014-03-31 15:10:44 +030016205 intel_cleanup_gt_powersave(dev);
Daniel Vetterf5949142016-01-13 11:55:28 +010016206
16207 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016208}
16209
Dave Airlie28d52042009-09-21 14:33:58 +100016210/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016211 * Return which encoder is currently attached for connector.
16212 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016213struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016214{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016215 return &intel_attached_encoder(connector)->base;
16216}
Jesse Barnes79e53942008-11-07 14:24:08 -080016217
Chris Wilsondf0e9242010-09-09 16:20:55 +010016218void intel_connector_attach_encoder(struct intel_connector *connector,
16219 struct intel_encoder *encoder)
16220{
16221 connector->encoder = encoder;
16222 drm_mode_connector_attach_encoder(&connector->base,
16223 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016224}
Dave Airlie28d52042009-09-21 14:33:58 +100016225
16226/*
16227 * set vga decode state - true == enable VGA decode
16228 */
16229int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16230{
16231 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016232 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016233 u16 gmch_ctrl;
16234
Chris Wilson75fa0412014-02-07 18:37:02 -020016235 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16236 DRM_ERROR("failed to read control word\n");
16237 return -EIO;
16238 }
16239
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016240 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16241 return 0;
16242
Dave Airlie28d52042009-09-21 14:33:58 +100016243 if (state)
16244 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16245 else
16246 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016247
16248 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16249 DRM_ERROR("failed to write control word\n");
16250 return -EIO;
16251 }
16252
Dave Airlie28d52042009-09-21 14:33:58 +100016253 return 0;
16254}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016255
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016256struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016257
16258 u32 power_well_driver;
16259
Chris Wilson63b66e52013-08-08 15:12:06 +020016260 int num_transcoders;
16261
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016262 struct intel_cursor_error_state {
16263 u32 control;
16264 u32 position;
16265 u32 base;
16266 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016267 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016268
16269 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016270 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016271 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016272 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016273 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016274
16275 struct intel_plane_error_state {
16276 u32 control;
16277 u32 stride;
16278 u32 size;
16279 u32 pos;
16280 u32 addr;
16281 u32 surface;
16282 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016283 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016284
16285 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016286 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016287 enum transcoder cpu_transcoder;
16288
16289 u32 conf;
16290
16291 u32 htotal;
16292 u32 hblank;
16293 u32 hsync;
16294 u32 vtotal;
16295 u32 vblank;
16296 u32 vsync;
16297 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016298};
16299
16300struct intel_display_error_state *
16301intel_display_capture_error_state(struct drm_device *dev)
16302{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016303 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016304 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016305 int transcoders[] = {
16306 TRANSCODER_A,
16307 TRANSCODER_B,
16308 TRANSCODER_C,
16309 TRANSCODER_EDP,
16310 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016311 int i;
16312
Chris Wilson63b66e52013-08-08 15:12:06 +020016313 if (INTEL_INFO(dev)->num_pipes == 0)
16314 return NULL;
16315
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016316 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016317 if (error == NULL)
16318 return NULL;
16319
Imre Deak190be112013-11-25 17:15:31 +020016320 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016321 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16322
Damien Lespiau055e3932014-08-18 13:49:10 +010016323 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016324 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016325 __intel_display_power_is_enabled(dev_priv,
16326 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016327 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016328 continue;
16329
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016330 error->cursor[i].control = I915_READ(CURCNTR(i));
16331 error->cursor[i].position = I915_READ(CURPOS(i));
16332 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016333
16334 error->plane[i].control = I915_READ(DSPCNTR(i));
16335 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016336 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016337 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016338 error->plane[i].pos = I915_READ(DSPPOS(i));
16339 }
Paulo Zanonica291362013-03-06 20:03:14 -030016340 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16341 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016342 if (INTEL_INFO(dev)->gen >= 4) {
16343 error->plane[i].surface = I915_READ(DSPSURF(i));
16344 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16345 }
16346
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016347 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016348
Sonika Jindal3abfce72014-07-21 15:23:43 +053016349 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016350 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016351 }
16352
16353 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16354 if (HAS_DDI(dev_priv->dev))
16355 error->num_transcoders++; /* Account for eDP. */
16356
16357 for (i = 0; i < error->num_transcoders; i++) {
16358 enum transcoder cpu_transcoder = transcoders[i];
16359
Imre Deakddf9c532013-11-27 22:02:02 +020016360 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016361 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016362 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016363 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016364 continue;
16365
Chris Wilson63b66e52013-08-08 15:12:06 +020016366 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16367
16368 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16369 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16370 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16371 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16372 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16373 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16374 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016375 }
16376
16377 return error;
16378}
16379
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016380#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16381
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016382void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016383intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016384 struct drm_device *dev,
16385 struct intel_display_error_state *error)
16386{
Damien Lespiau055e3932014-08-18 13:49:10 +010016387 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016388 int i;
16389
Chris Wilson63b66e52013-08-08 15:12:06 +020016390 if (!error)
16391 return;
16392
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016393 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016394 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016395 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016396 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016397 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016398 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016399 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016400 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016401 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016402 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016403
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016404 err_printf(m, "Plane [%d]:\n", i);
16405 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16406 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016407 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016408 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16409 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016410 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016411 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016412 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016413 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016414 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16415 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016416 }
16417
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016418 err_printf(m, "Cursor [%d]:\n", i);
16419 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16420 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16421 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016422 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016423
16424 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016425 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016426 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016427 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016428 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016429 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16430 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16431 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16432 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16433 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16434 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16435 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16436 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016437}