blob: a38b0ab406f168cbc8aad16dee6faf2f26e4f06b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Daniel Vetterd2acd212012-10-20 20:57:43 +0200172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
Jani Nikula79e50a42015-08-26 10:58:20 +0300182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
Wayne Boyer666a4532015-12-09 12:29:35 -0800189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jani Nikula79e50a42015-08-26 10:58:20 +0300190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
Wayne Boyer666a4532015-12-09 12:29:35 -0800217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
Chris Wilson021357a2010-09-07 20:54:59 +0100226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
Chris Wilson8b99e682010-10-13 09:59:17 +0100229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100234}
235
Daniel Vetter5d536e22013-07-06 12:52:06 +0200236static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200238 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200239 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
Daniel Vetter5d536e22013-07-06 12:52:06 +0200249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200251 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200252 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
Keith Packarde4b36692009-06-05 19:22:17 -0700262static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
Eric Anholt273e27c2011-03-30 13:01:10 -0700274
Keith Packarde4b36692009-06-05 19:22:17 -0700275static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Keith Packarde4b36692009-06-05 19:22:17 -0700302static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800355 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Eric Anholt273e27c2011-03-30 13:01:10 -0700386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428};
429
Eric Anholt273e27c2011-03-30 13:01:10 -0700430/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400439 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400452 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800455};
456
Ville Syrjälädc730512013-09-24 21:26:30 +0300457static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200465 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300469 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700471};
472
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200481 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530492 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200504 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200505}
506
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
Damien Lespiau40935612014-10-29 11:16:59 +0000510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300511{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300512 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300513 struct intel_encoder *encoder;
514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200530{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300532 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200534 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
542
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 }
547
548 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549
550 return false;
551}
552
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800555{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800557 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100560 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000566 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200571 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800573
574 return limit;
575}
576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800579{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800581 const intel_limit_t *limit;
582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100584 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700585 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800586 else
Keith Packarde4b36692009-06-05 19:22:17 -0700587 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700590 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700592 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800593 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700594 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800595
596 return limit;
597}
598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200602 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 const intel_limit_t *limit;
604
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200608 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800609 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200610 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800614 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700618 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300619 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700627 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700629 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200630 else
631 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 }
633 return limit;
634}
635
Imre Deakdccbea32015-06-22 23:35:51 +0300636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Shaohua Li21778322009-02-23 15:19:16 +0800647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200649 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300650 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300653
654 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800655}
656
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
Imre Deakdccbea32015-06-22 23:35:51 +0300662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800663{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200664 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300667 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300670
671 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Imre Deakdccbea32015-06-22 23:35:51 +0300674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300679 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300682
683 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300684}
685
Imre Deakdccbea32015-06-22 23:35:51 +0300686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300691 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300695
696 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300697}
698
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
Chris Wilson1b894b52010-12-14 20:04:54 +0000705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300717
Wayne Boyer666a4532015-12-09 12:29:35 -0800718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Wayne Boyer666a4532015-12-09 12:29:35 -0800723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001154void assert_pll(struct drm_i915_private *dev_priv,
1155 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001156{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157 u32 val;
1158 bool cur_state;
1159
Ville Syrjälä649636e2015-09-22 19:50:01 +03001160 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001163 "PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001164 onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001165}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166
Jani Nikula23538ef2013-08-27 15:12:22 +03001167/* XXX: the dsi pll is shared between MIPI DSI ports */
1168static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1169{
1170 u32 val;
1171 bool cur_state;
1172
Ville Syrjäläa5805162015-05-26 20:42:30 +03001173 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001174 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001175 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001176
1177 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001178 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 "DSI PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001180 onoff(state), onoff(cur_state));
Jani Nikula23538ef2013-08-27 15:12:22 +03001181}
1182#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1183#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1184
Daniel Vetter55607e82013-06-16 21:42:39 +02001185struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001186intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001187{
Daniel Vettere2b78262013-06-07 23:10:03 +02001188 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1189
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001190 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001191 return NULL;
1192
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001193 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001194}
1195
Jesse Barnesb24e7172011-01-04 15:09:30 -08001196/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001197void assert_shared_dpll(struct drm_i915_private *dev_priv,
1198 struct intel_shared_dpll *pll,
1199 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001200{
Jesse Barnes040484a2011-01-03 12:14:26 -08001201 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001202 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001203
Jani Nikula87ad3212016-01-14 12:53:34 +02001204 if (WARN(!pll, "asserting DPLL %s with no DPLL\n", onoff(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001205 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001206
Daniel Vetter53589012013-06-05 13:34:16 +02001207 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001208 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001209 "%s assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001210 pll->name, onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001211}
Jesse Barnes040484a2011-01-03 12:14:26 -08001212
1213static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1214 enum pipe pipe, bool state)
1215{
Jesse Barnes040484a2011-01-03 12:14:26 -08001216 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001217 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1218 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001219
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001220 if (HAS_DDI(dev_priv->dev)) {
1221 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001222 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001224 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001225 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001226 cur_state = !!(val & FDI_TX_ENABLE);
1227 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001228 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001229 "FDI TX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001230 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001231}
1232#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1233#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1234
1235static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1236 enum pipe pipe, bool state)
1237{
Jesse Barnes040484a2011-01-03 12:14:26 -08001238 u32 val;
1239 bool cur_state;
1240
Ville Syrjälä649636e2015-09-22 19:50:01 +03001241 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001242 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001243 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 "FDI RX state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001245 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001246}
1247#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1248#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1249
1250static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
Jesse Barnes040484a2011-01-03 12:14:26 -08001253 u32 val;
1254
1255 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001256 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001257 return;
1258
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001259 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001260 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001261 return;
1262
Ville Syrjälä649636e2015-09-22 19:50:01 +03001263 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001264 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001265}
1266
Daniel Vetter55607e82013-06-16 21:42:39 +02001267void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1268 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001269{
Jesse Barnes040484a2011-01-03 12:14:26 -08001270 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001271 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001272
Ville Syrjälä649636e2015-09-22 19:50:01 +03001273 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001274 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001275 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001276 "FDI RX PLL assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001277 onoff(state), onoff(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001278}
1279
Daniel Vetterb680c372014-09-19 18:27:27 +02001280void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1281 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001282{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001283 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001284 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001285 u32 val;
1286 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001287 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 if (WARN_ON(HAS_DDI(dev)))
1290 return;
1291
1292 if (HAS_PCH_SPLIT(dev)) {
1293 u32 port_sel;
1294
Jesse Barnesea0760c2011-01-04 15:09:32 -08001295 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001296 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1297
1298 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1299 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1300 panel_pipe = PIPE_B;
1301 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001302 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001303 /* presumably write lock depends on pipe, not port select */
1304 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1305 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001306 } else {
1307 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001308 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1309 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001310 }
1311
1312 val = I915_READ(pp_reg);
1313 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001314 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001315 locked = false;
1316
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001318 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001320}
1321
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001322static void assert_cursor(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
1324{
1325 struct drm_device *dev = dev_priv->dev;
1326 bool cur_state;
1327
Paulo Zanonid9d82082014-02-27 16:30:56 -03001328 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001329 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001330 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001331 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001332
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001334 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001335 pipe_name(pipe), onoff(state), onoff(cur_state));
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001336}
1337#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1338#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1339
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001340void assert_pipe(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001344 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1345 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001347 /* if we need the pipe quirk it must be always on */
1348 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1349 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001350 state = true;
1351
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001352 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001353 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001354 cur_state = false;
1355 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001356 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001357 cur_state = !!(val & PIPECONF_ENABLE);
1358 }
1359
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001361 "pipe %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001362 pipe_name(pipe), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363}
1364
Chris Wilson931872f2012-01-16 23:01:13 +00001365static void assert_plane(struct drm_i915_private *dev_priv,
1366 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001367{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001368 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001369 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001370
Ville Syrjälä649636e2015-09-22 19:50:01 +03001371 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001372 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001373 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001374 "plane %c assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02001375 plane_name(plane), onoff(state), onoff(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376}
1377
Chris Wilson931872f2012-01-16 23:01:13 +00001378#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1379#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1380
Jesse Barnesb24e7172011-01-04 15:09:30 -08001381static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe)
1383{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001384 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001385 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001386
Ville Syrjälä653e1022013-06-04 13:49:05 +03001387 /* Primary planes are fixed to pipes on gen4+ */
1388 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001389 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001390 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001391 "plane %c assertion failure, should be disabled but not\n",
1392 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001393 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001394 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001395
Jesse Barnesb24e7172011-01-04 15:09:30 -08001396 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001397 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001398 u32 val = I915_READ(DSPCNTR(i));
1399 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001400 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001401 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001402 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1403 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001404 }
1405}
1406
Jesse Barnes19332d72013-03-28 09:55:38 -07001407static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1408 enum pipe pipe)
1409{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001410 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001411 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001412
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001413 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001414 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001415 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001417 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1418 sprite, pipe_name(pipe));
1419 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001420 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001421 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001422 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001423 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001425 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001426 }
1427 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001431 plane_name(pipe), pipe_name(pipe));
1432 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001433 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001434 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001435 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1436 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001437 }
1438}
1439
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001440static void assert_vblank_disabled(struct drm_crtc *crtc)
1441{
Rob Clarke2c719b2014-12-15 13:56:32 -05001442 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001443 drm_crtc_vblank_put(crtc);
1444}
1445
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001446static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001447{
1448 u32 val;
1449 bool enabled;
1450
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001452
Jesse Barnes92f25842011-01-04 15:09:34 -08001453 val = I915_READ(PCH_DREF_CONTROL);
1454 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1455 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001456 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001457}
1458
Daniel Vetterab9412b2013-05-03 11:49:46 +02001459static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1460 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001461{
Jesse Barnes92f25842011-01-04 15:09:34 -08001462 u32 val;
1463 bool enabled;
1464
Ville Syrjälä649636e2015-09-22 19:50:01 +03001465 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001467 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001468 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1469 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001470}
1471
Keith Packard4e634382011-08-06 10:39:45 -07001472static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1473 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001474{
1475 if ((val & DP_PORT_EN) == 0)
1476 return false;
1477
1478 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001479 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001480 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1481 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001482 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1483 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1484 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001485 } else {
1486 if ((val & DP_PIPE_MASK) != (pipe << 30))
1487 return false;
1488 }
1489 return true;
1490}
1491
Keith Packard1519b992011-08-06 10:35:34 -07001492static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1493 enum pipe pipe, u32 val)
1494{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001495 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001496 return false;
1497
1498 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001499 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001500 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001501 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1502 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1503 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001504 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
1507 }
1508 return true;
1509}
1510
1511static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1512 enum pipe pipe, u32 val)
1513{
1514 if ((val & LVDS_PORT_EN) == 0)
1515 return false;
1516
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
1527static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1528 enum pipe pipe, u32 val)
1529{
1530 if ((val & ADPA_DAC_ENABLE) == 0)
1531 return false;
1532 if (HAS_PCH_CPT(dev_priv->dev)) {
1533 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1534 return false;
1535 } else {
1536 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1537 return false;
1538 }
1539 return true;
1540}
1541
Jesse Barnes291906f2011-02-02 12:28:03 -08001542static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001543 enum pipe pipe, i915_reg_t reg,
1544 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001545{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001546 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001547 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001548 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001550
Rob Clarke2c719b2014-12-15 13:56:32 -05001551 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001552 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001553 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001554}
1555
1556static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001557 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001558{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001559 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001560 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001561 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001562 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001563
Rob Clarke2c719b2014-12-15 13:56:32 -05001564 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001565 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001566 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001567}
1568
1569static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1570 enum pipe pipe)
1571{
Jesse Barnes291906f2011-02-02 12:28:03 -08001572 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001573
Keith Packardf0575e92011-07-25 22:12:43 -07001574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1575 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001577
Ville Syrjälä649636e2015-09-22 19:50:01 +03001578 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001579 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001580 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001581 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001582
Ville Syrjälä649636e2015-09-22 19:50:01 +03001583 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001586 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001587
Paulo Zanonie2debe92013-02-18 19:00:27 -03001588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001591}
1592
Ville Syrjäläd288f652014-10-28 13:20:22 +02001593static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001594 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001595{
Daniel Vetter426115c2013-07-11 22:13:42 +02001596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001598 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001600
Daniel Vetter426115c2013-07-11 22:13:42 +02001601 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001602
Daniel Vetter87442f72013-06-06 00:52:17 +02001603 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001604 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001605 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 I915_WRITE(reg, dpll);
1608 POSTING_READ(reg);
1609 udelay(150);
1610
1611 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1612 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1613
Ville Syrjäläd288f652014-10-28 13:20:22 +02001614 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001615 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001616
1617 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001618 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001619 POSTING_READ(reg);
1620 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
1627}
1628
Ville Syrjäläd288f652014-10-28 13:20:22 +02001629static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001630 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001631{
1632 struct drm_device *dev = crtc->base.dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 int pipe = crtc->pipe;
1635 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001636 u32 tmp;
1637
1638 assert_pipe_disabled(dev_priv, crtc->pipe);
1639
Ville Syrjäläa5805162015-05-26 20:42:30 +03001640 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001641
1642 /* Enable back the 10bit clock to display controller */
1643 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1644 tmp |= DPIO_DCLKP_EN;
1645 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1646
Ville Syrjälä54433e92015-05-26 20:42:31 +03001647 mutex_unlock(&dev_priv->sb_lock);
1648
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001649 /*
1650 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1651 */
1652 udelay(1);
1653
1654 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001655 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001656
1657 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001658 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659 DRM_ERROR("PLL %d failed to lock\n", pipe);
1660
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001661 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001662 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001663 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001664}
1665
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666static int intel_num_dvo_pipes(struct drm_device *dev)
1667{
1668 struct intel_crtc *crtc;
1669 int count = 0;
1670
1671 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001672 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001674
1675 return count;
1676}
1677
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001678static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001679{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001680 struct drm_device *dev = crtc->base.dev;
1681 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001682 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001683 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001684
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001685 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001686
1687 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001688 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689
1690 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 if (IS_MOBILE(dev) && !IS_I830(dev))
1692 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001693
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001694 /* Enable DVO 2x clock on both PLLs if necessary */
1695 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1696 /*
1697 * It appears to be important that we don't enable this
1698 * for the current pipe before otherwise configuring the
1699 * PLL. No idea how this should be handled if multiple
1700 * DVO outputs are enabled simultaneosly.
1701 */
1702 dpll |= DPLL_DVO_2X_MODE;
1703 I915_WRITE(DPLL(!crtc->pipe),
1704 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1705 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001706
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001707 /*
1708 * Apparently we need to have VGA mode enabled prior to changing
1709 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1710 * dividers, even though the register value does change.
1711 */
1712 I915_WRITE(reg, 0);
1713
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001714 I915_WRITE(reg, dpll);
1715
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001722 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001731
1732 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001733 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001736 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001745 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001753static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001754{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001762 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001778 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001779}
1780
Jesse Barnesf6071162013-10-01 10:41:38 -07001781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
Imre Deake5cbfbf2014-01-09 17:08:16 +02001788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001792 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001793 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803 u32 val;
1804
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001807
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001808 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001815
Ville Syrjäläa5805162015-05-26 20:42:30 +03001816 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
Ville Syrjäläa5805162015-05-26 20:42:30 +03001823 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001824}
1825
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001829{
1830 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001831 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001832
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001833 switch (dport->port) {
1834 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001836 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001837 break;
1838 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001840 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001841 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001846 break;
1847 default:
1848 BUG();
1849 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001850
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854}
1855
Daniel Vetterb14b1052014-04-24 23:55:13 +02001856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001862 if (WARN_ON(pll == NULL))
1863 return;
1864
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001865 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001875/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001876 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001884{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001888
Daniel Vetter87a875b2013-06-05 13:34:19 +02001889 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001893 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Damien Lespiau74dd6922014-07-29 18:06:17 +01001895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001896 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001897 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001898
Daniel Vettercdbd2312013-06-05 13:34:03 +02001899 if (pll->active++) {
1900 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001901 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001902 return;
1903 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001904 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001905
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
Daniel Vetter46edb022013-06-05 13:34:12 +02001908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001909 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001910 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001911}
1912
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001914{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001918
Jesse Barnes92f25842011-01-04 15:09:34 -08001919 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001923 if (pll == NULL)
1924 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001925
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001927 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001928
Daniel Vetter46edb022013-06-05 13:34:12 +02001929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001931 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001934 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001935 return;
1936 }
1937
Daniel Vettere9d69442013-06-05 13:34:15 +02001938 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001939 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001940 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001941 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001942
Daniel Vetter46edb022013-06-05 13:34:12 +02001943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001944 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001945 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001948}
1949
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001952{
Daniel Vetter23670b322012-11-01 09:15:30 +01001953 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001956 i915_reg_t reg;
1957 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001958
1959 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001960 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001961
1962 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001963 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001964 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001965
1966 /* FDI must be feeding us bits for PCH ports */
1967 assert_fdi_tx_enabled(dev_priv, pipe);
1968 assert_fdi_rx_enabled(dev_priv, pipe);
1969
Daniel Vetter23670b322012-11-01 09:15:30 +01001970 if (HAS_PCH_CPT(dev)) {
1971 /* Workaround: Set the timing override bit before enabling the
1972 * pch transcoder. */
1973 reg = TRANS_CHICKEN2(pipe);
1974 val = I915_READ(reg);
1975 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1976 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001977 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001978
Daniel Vetterab9412b2013-05-03 11:49:46 +02001979 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001980 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001981 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001982
1983 if (HAS_PCH_IBX(dev_priv->dev)) {
1984 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001985 * Make the BPC in transcoder be consistent with
1986 * that in pipeconf reg. For HDMI we must use 8bpc
1987 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001988 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001989 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001990 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1991 val |= PIPECONF_8BPC;
1992 else
1993 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001994 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001995
1996 val &= ~TRANS_INTERLACE_MASK;
1997 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001998 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001999 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002000 val |= TRANS_LEGACY_INTERLACED_ILK;
2001 else
2002 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002003 else
2004 val |= TRANS_PROGRESSIVE;
2005
Jesse Barnes040484a2011-01-03 12:14:26 -08002006 I915_WRITE(reg, val | TRANS_ENABLE);
2007 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002008 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002009}
2010
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002011static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002012 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002013{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002015
2016 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002017 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002018
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002019 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002020 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002021 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002023 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002024 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002025 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002026 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002027
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002028 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002029 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002031 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2032 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002033 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002034 else
2035 val |= TRANS_PROGRESSIVE;
2036
Daniel Vetterab9412b2013-05-03 11:49:46 +02002037 I915_WRITE(LPT_TRANSCONF, val);
2038 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002039 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040}
2041
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002042static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2043 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002044{
Daniel Vetter23670b322012-11-01 09:15:30 +01002045 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002046 i915_reg_t reg;
2047 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002048
2049 /* FDI relies on the transcoder */
2050 assert_fdi_tx_disabled(dev_priv, pipe);
2051 assert_fdi_rx_disabled(dev_priv, pipe);
2052
Jesse Barnes291906f2011-02-02 12:28:03 -08002053 /* Ports must be off as well */
2054 assert_pch_ports_disabled(dev_priv, pipe);
2055
Daniel Vetterab9412b2013-05-03 11:49:46 +02002056 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002057 val = I915_READ(reg);
2058 val &= ~TRANS_ENABLE;
2059 I915_WRITE(reg, val);
2060 /* wait for PCH transcoder off, transcoder state */
2061 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002062 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002063
Ville Syrjäläc4656132015-10-29 21:25:56 +02002064 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002065 /* Workaround: Clear the timing override chicken bit again. */
2066 reg = TRANS_CHICKEN2(pipe);
2067 val = I915_READ(reg);
2068 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2069 I915_WRITE(reg, val);
2070 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002071}
2072
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002073static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002074{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002075 u32 val;
2076
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002078 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002080 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002081 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002082 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002083
2084 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002085 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002086 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002087 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002088}
2089
2090/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002091 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002092 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002094 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002096 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002097static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098{
Paulo Zanoni03722642014-01-17 13:51:09 -02002099 struct drm_device *dev = crtc->base.dev;
2100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002102 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002103 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002104 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 u32 val;
2106
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002107 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2108
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002109 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002110 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002111 assert_sprites_disabled(dev_priv, pipe);
2112
Paulo Zanoni681e5812012-12-06 11:12:38 -02002113 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002114 pch_transcoder = TRANSCODER_A;
2115 else
2116 pch_transcoder = pipe;
2117
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118 /*
2119 * A pipe without a PLL won't actually be able to drive bits from
2120 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2121 * need the check.
2122 */
Imre Deak50360402015-01-16 00:55:16 -08002123 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002124 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002125 assert_dsi_pll_enabled(dev_priv);
2126 else
2127 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002128 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002129 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002130 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002131 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002132 assert_fdi_tx_pll_enabled(dev_priv,
2133 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002134 }
2135 /* FIXME: assert CPU port conditions for SNB+ */
2136 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002137
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002138 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002140 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002141 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2142 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002143 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002144 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002145
2146 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002147 POSTING_READ(reg);
Ville Syrjäläb7792d82015-12-14 18:23:43 +02002148
2149 /*
2150 * Until the pipe starts DSL will read as 0, which would cause
2151 * an apparent vblank timestamp jump, which messes up also the
2152 * frame count when it's derived from the timestamps. So let's
2153 * wait for the pipe to start properly before we call
2154 * drm_crtc_vblank_on()
2155 */
2156 if (dev->max_vblank_count == 0 &&
2157 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
2158 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159}
2160
2161/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002162 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002163 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002164 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002165 * Disable the pipe of @crtc, making sure that various hardware
2166 * specific requirements are met, if applicable, e.g. plane
2167 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002168 *
2169 * Will wait until the pipe has shut down before returning.
2170 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002171static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002173 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002174 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002175 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002176 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 u32 val;
2178
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002179 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2180
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 /*
2182 * Make sure planes won't keep trying to pump pixels to us,
2183 * or we might hang the display.
2184 */
2185 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002186 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002187 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002189 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002191 if ((val & PIPECONF_ENABLE) == 0)
2192 return;
2193
Ville Syrjälä67adc642014-08-15 01:21:57 +03002194 /*
2195 * Double wide has implications for planes
2196 * so best keep it disabled when not needed.
2197 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002198 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 val &= ~PIPECONF_DOUBLE_WIDE;
2200
2201 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002202 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2203 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002204 val &= ~PIPECONF_ENABLE;
2205
2206 I915_WRITE(reg, val);
2207 if ((val & PIPECONF_ENABLE) == 0)
2208 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002209}
2210
Chris Wilson693db182013-03-05 14:52:39 +00002211static bool need_vtd_wa(struct drm_device *dev)
2212{
2213#ifdef CONFIG_INTEL_IOMMU
2214 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2215 return true;
2216#endif
2217 return false;
2218}
2219
Ville Syrjälä832be822016-01-12 21:08:33 +02002220static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2221{
2222 return IS_GEN2(dev_priv) ? 2048 : 4096;
2223}
2224
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002225static unsigned int intel_tile_width(const struct drm_i915_private *dev_priv,
2226 uint64_t fb_modifier, unsigned int cpp)
2227{
2228 switch (fb_modifier) {
2229 case DRM_FORMAT_MOD_NONE:
2230 return cpp;
2231 case I915_FORMAT_MOD_X_TILED:
2232 if (IS_GEN2(dev_priv))
2233 return 128;
2234 else
2235 return 512;
2236 case I915_FORMAT_MOD_Y_TILED:
2237 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2238 return 128;
2239 else
2240 return 512;
2241 case I915_FORMAT_MOD_Yf_TILED:
2242 switch (cpp) {
2243 case 1:
2244 return 64;
2245 case 2:
2246 case 4:
2247 return 128;
2248 case 8:
2249 case 16:
2250 return 256;
2251 default:
2252 MISSING_CASE(cpp);
2253 return cpp;
2254 }
2255 break;
2256 default:
2257 MISSING_CASE(fb_modifier);
2258 return cpp;
2259 }
2260}
2261
Ville Syrjälä832be822016-01-12 21:08:33 +02002262unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
2263 uint64_t fb_modifier, unsigned int cpp)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002264{
Ville Syrjälä832be822016-01-12 21:08:33 +02002265 if (fb_modifier == DRM_FORMAT_MOD_NONE)
2266 return 1;
2267 else
2268 return intel_tile_size(dev_priv) /
2269 intel_tile_width(dev_priv, fb_modifier, cpp);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002270}
2271
2272unsigned int
2273intel_fb_align_height(struct drm_device *dev, unsigned int height,
Ville Syrjälä832be822016-01-12 21:08:33 +02002274 uint32_t pixel_format, uint64_t fb_modifier)
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002275{
Ville Syrjälä832be822016-01-12 21:08:33 +02002276 unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
2277 unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
2278
2279 return ALIGN(height, tile_height);
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002280}
2281
Daniel Vetter75c82a52015-10-14 16:51:04 +02002282static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002283intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2284 const struct drm_plane_state *plane_state)
2285{
Ville Syrjälä832be822016-01-12 21:08:33 +02002286 struct drm_i915_private *dev_priv = to_i915(fb->dev);
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002287 struct intel_rotation_info *info = &view->params.rotated;
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002288 unsigned int tile_size, tile_width, tile_height, cpp;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002289
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002290 *view = i915_ggtt_view_normal;
2291
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002293 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002294
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002295 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002296 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002297
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002298 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002299
2300 info->height = fb->height;
2301 info->pixel_format = fb->pixel_format;
2302 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002303 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002304 info->fb_modifier = fb->modifier[0];
2305
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002306 tile_size = intel_tile_size(dev_priv);
2307
2308 cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjäläb16bb012016-01-20 21:05:28 +02002309 tile_width = intel_tile_width(dev_priv, fb->modifier[0], cpp);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002310 tile_height = tile_size / tile_width;
2311
2312 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_width);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002313 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002314 info->size = info->width_pages * info->height_pages * tile_size;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002315
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002316 if (info->pixel_format == DRM_FORMAT_NV12) {
Ville Syrjälä832be822016-01-12 21:08:33 +02002317 cpp = drm_format_plane_cpp(fb->pixel_format, 1);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002318 tile_width = intel_tile_width(dev_priv, fb->modifier[1], cpp);
2319 tile_height = tile_size / tile_width;
2320
2321 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[1], tile_width);
Ville Syrjälä832be822016-01-12 21:08:33 +02002322 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2, tile_height);
Ville Syrjäläd9b32882016-01-12 21:08:34 +02002323 info->size_uv = info->width_pages_uv * info->height_pages_uv * tile_size;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002324 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002325}
2326
Ville Syrjälä603525d2016-01-12 21:08:37 +02002327static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002328{
2329 if (INTEL_INFO(dev_priv)->gen >= 9)
2330 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002331 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002332 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002333 return 128 * 1024;
2334 else if (INTEL_INFO(dev_priv)->gen >= 4)
2335 return 4 * 1024;
2336 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002337 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002338}
2339
Ville Syrjälä603525d2016-01-12 21:08:37 +02002340static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
2341 uint64_t fb_modifier)
2342{
2343 switch (fb_modifier) {
2344 case DRM_FORMAT_MOD_NONE:
2345 return intel_linear_alignment(dev_priv);
2346 case I915_FORMAT_MOD_X_TILED:
2347 if (INTEL_INFO(dev_priv)->gen >= 9)
2348 return 256 * 1024;
2349 return 0;
2350 case I915_FORMAT_MOD_Y_TILED:
2351 case I915_FORMAT_MOD_Yf_TILED:
2352 return 1 * 1024 * 1024;
2353 default:
2354 MISSING_CASE(fb_modifier);
2355 return 0;
2356 }
2357}
2358
Chris Wilson127bd2a2010-07-23 23:32:05 +01002359int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002360intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2361 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002362 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002363{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002364 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002365 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002366 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002367 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002368 u32 alignment;
2369 int ret;
2370
Matt Roperebcdd392014-07-09 16:22:11 -07002371 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2372
Ville Syrjälä603525d2016-01-12 21:08:37 +02002373 alignment = intel_surf_alignment(dev_priv, fb->modifier[0]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002374
Daniel Vetter75c82a52015-10-14 16:51:04 +02002375 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002376
Chris Wilson693db182013-03-05 14:52:39 +00002377 /* Note that the w/a also requires 64 PTE of padding following the
2378 * bo. We currently fill all unused PTE with the shadow page and so
2379 * we should always have valid PTE following the scanout preventing
2380 * the VT-d warning.
2381 */
2382 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2383 alignment = 256 * 1024;
2384
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002385 /*
2386 * Global gtt pte registers are special registers which actually forward
2387 * writes to a chunk of system memory. Which means that there is no risk
2388 * that the register values disappear as soon as we call
2389 * intel_runtime_pm_put(), so it is correct to wrap only the
2390 * pin/unpin/fence and not more.
2391 */
2392 intel_runtime_pm_get(dev_priv);
2393
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002394 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2395 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002396 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002397 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002398
2399 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2400 * fence, whereas 965+ only requires a fence if using
2401 * framebuffer compression. For simplicity, we always install
2402 * a fence as the cost is not that onerous.
2403 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002404 if (view.type == I915_GGTT_VIEW_NORMAL) {
2405 ret = i915_gem_object_get_fence(obj);
2406 if (ret == -EDEADLK) {
2407 /*
2408 * -EDEADLK means there are no free fences
2409 * no pending flips.
2410 *
2411 * This is propagated to atomic, but it uses
2412 * -EDEADLK to force a locking recovery, so
2413 * change the returned error to -EBUSY.
2414 */
2415 ret = -EBUSY;
2416 goto err_unpin;
2417 } else if (ret)
2418 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002419
Vivek Kasireddy98072162015-10-29 18:54:38 -07002420 i915_gem_object_pin_fence(obj);
2421 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002422
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002423 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002424 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002425
2426err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002427 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002428err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002429 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002430 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002431}
2432
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002433static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2434 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002436 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002437 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002438
Matt Roperebcdd392014-07-09 16:22:11 -07002439 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2440
Daniel Vetter75c82a52015-10-14 16:51:04 +02002441 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002442
Vivek Kasireddy98072162015-10-29 18:54:38 -07002443 if (view.type == I915_GGTT_VIEW_NORMAL)
2444 i915_gem_object_unpin_fence(obj);
2445
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002446 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002447}
2448
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2450 * is assumed to be a power-of-two. */
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002451u32 intel_compute_tile_offset(struct drm_i915_private *dev_priv,
2452 int *x, int *y,
2453 uint64_t fb_modifier,
2454 unsigned int cpp,
2455 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002456{
Ville Syrjäläb5c65332016-01-12 21:08:31 +02002457 if (fb_modifier != DRM_FORMAT_MOD_NONE) {
Ville Syrjäläd8433102016-01-12 21:08:35 +02002458 unsigned int tile_size, tile_width, tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002459 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002460
Ville Syrjäläd8433102016-01-12 21:08:35 +02002461 tile_size = intel_tile_size(dev_priv);
2462 tile_width = intel_tile_width(dev_priv, fb_modifier, cpp);
2463 tile_height = tile_size / tile_width;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002464
Ville Syrjäläd8433102016-01-12 21:08:35 +02002465 tile_rows = *y / tile_height;
2466 *y %= tile_height;
Chris Wilsonbc752862013-02-21 20:04:31 +00002467
Ville Syrjäläd8433102016-01-12 21:08:35 +02002468 tiles = *x / (tile_width/cpp);
2469 *x %= tile_width/cpp;
2470
2471 return tile_rows * pitch * tile_height + tiles * tile_size;
Chris Wilsonbc752862013-02-21 20:04:31 +00002472 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002473 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002474 unsigned int offset;
2475
2476 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002477 *y = (offset & alignment) / pitch;
2478 *x = ((offset & alignment) - *y * pitch) / cpp;
2479 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002480 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002481}
2482
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002483static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002484{
2485 switch (format) {
2486 case DISPPLANE_8BPP:
2487 return DRM_FORMAT_C8;
2488 case DISPPLANE_BGRX555:
2489 return DRM_FORMAT_XRGB1555;
2490 case DISPPLANE_BGRX565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case DISPPLANE_BGRX888:
2494 return DRM_FORMAT_XRGB8888;
2495 case DISPPLANE_RGBX888:
2496 return DRM_FORMAT_XBGR8888;
2497 case DISPPLANE_BGRX101010:
2498 return DRM_FORMAT_XRGB2101010;
2499 case DISPPLANE_RGBX101010:
2500 return DRM_FORMAT_XBGR2101010;
2501 }
2502}
2503
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002504static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2505{
2506 switch (format) {
2507 case PLANE_CTL_FORMAT_RGB_565:
2508 return DRM_FORMAT_RGB565;
2509 default:
2510 case PLANE_CTL_FORMAT_XRGB_8888:
2511 if (rgb_order) {
2512 if (alpha)
2513 return DRM_FORMAT_ABGR8888;
2514 else
2515 return DRM_FORMAT_XBGR8888;
2516 } else {
2517 if (alpha)
2518 return DRM_FORMAT_ARGB8888;
2519 else
2520 return DRM_FORMAT_XRGB8888;
2521 }
2522 case PLANE_CTL_FORMAT_XRGB_2101010:
2523 if (rgb_order)
2524 return DRM_FORMAT_XBGR2101010;
2525 else
2526 return DRM_FORMAT_XRGB2101010;
2527 }
2528}
2529
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002530static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002531intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2532 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002533{
2534 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002535 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536 struct drm_i915_gem_object *obj = NULL;
2537 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002538 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002539 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2540 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2541 PAGE_SIZE);
2542
2543 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002544
Chris Wilsonff2652e2014-03-10 08:07:02 +00002545 if (plane_config->size == 0)
2546 return false;
2547
Paulo Zanoni3badb492015-09-23 12:52:23 -03002548 /* If the FB is too big, just don't use it since fbdev is not very
2549 * important and we should probably use that space with FBC or other
2550 * features. */
2551 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2552 return false;
2553
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002554 mutex_lock(&dev->struct_mutex);
2555
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002556 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2557 base_aligned,
2558 base_aligned,
2559 size_aligned);
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002560 if (!obj) {
2561 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562 return false;
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002563 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002564
Damien Lespiau49af4492015-01-20 12:51:44 +00002565 obj->tiling_mode = plane_config->tiling;
2566 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002567 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002568
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002569 mode_cmd.pixel_format = fb->pixel_format;
2570 mode_cmd.width = fb->width;
2571 mode_cmd.height = fb->height;
2572 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002573 mode_cmd.modifier[0] = fb->modifier[0];
2574 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002575
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002576 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002577 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002578 DRM_DEBUG_KMS("intel fb init failed\n");
2579 goto out_unref_obj;
2580 }
Tvrtko Ursulin12c83d92016-02-11 10:27:29 +00002581
Jesse Barnes46f297f2014-03-07 08:57:48 -08002582 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002583
Daniel Vetterf6936e22015-03-26 12:17:05 +01002584 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002585 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002586
2587out_unref_obj:
2588 drm_gem_object_unreference(&obj->base);
2589 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590 return false;
2591}
2592
Matt Roperafd65eb2015-02-03 13:10:04 -08002593/* Update plane->state->fb to match plane->fb after driver-internal updates */
2594static void
2595update_state_fb(struct drm_plane *plane)
2596{
2597 if (plane->fb == plane->state->fb)
2598 return;
2599
2600 if (plane->state->fb)
2601 drm_framebuffer_unreference(plane->state->fb);
2602 plane->state->fb = plane->fb;
2603 if (plane->state->fb)
2604 drm_framebuffer_reference(plane->state->fb);
2605}
2606
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002607static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002608intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2609 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610{
2611 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002612 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002613 struct drm_crtc *c;
2614 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002615 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002616 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002617 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002618 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2619 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002620 struct intel_plane_state *intel_state =
2621 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002622 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002623
Damien Lespiau2d140302015-02-05 17:22:18 +00002624 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002625 return;
2626
Daniel Vetterf6936e22015-03-26 12:17:05 +01002627 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002628 fb = &plane_config->fb->base;
2629 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002630 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002631
Damien Lespiau2d140302015-02-05 17:22:18 +00002632 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002633
2634 /*
2635 * Failed to alloc the obj, check to see if we should share
2636 * an fb with another CRTC instead
2637 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002638 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002639 i = to_intel_crtc(c);
2640
2641 if (c == &intel_crtc->base)
2642 continue;
2643
Matt Roper2ff8fde2014-07-08 07:50:07 -07002644 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002645 continue;
2646
Daniel Vetter88595ac2015-03-26 12:42:24 +01002647 fb = c->primary->fb;
2648 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002649 continue;
2650
Daniel Vetter88595ac2015-03-26 12:42:24 +01002651 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002652 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002653 drm_framebuffer_reference(fb);
2654 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002655 }
2656 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002657
Matt Roper200757f2015-12-03 11:37:36 -08002658 /*
2659 * We've failed to reconstruct the BIOS FB. Current display state
2660 * indicates that the primary plane is visible, but has a NULL FB,
2661 * which will lead to problems later if we don't fix it up. The
2662 * simplest solution is to just disable the primary plane now and
2663 * pretend the BIOS never had it enabled.
2664 */
2665 to_intel_plane_state(plane_state)->visible = false;
2666 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2667 intel_pre_disable_primary(&intel_crtc->base);
2668 intel_plane->disable_plane(primary, &intel_crtc->base);
2669
Daniel Vetter88595ac2015-03-26 12:42:24 +01002670 return;
2671
2672valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002673 plane_state->src_x = 0;
2674 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002675 plane_state->src_w = fb->width << 16;
2676 plane_state->src_h = fb->height << 16;
2677
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002678 plane_state->crtc_x = 0;
2679 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002680 plane_state->crtc_w = fb->width;
2681 plane_state->crtc_h = fb->height;
2682
Matt Roper0a8d8a82015-12-03 11:37:38 -08002683 intel_state->src.x1 = plane_state->src_x;
2684 intel_state->src.y1 = plane_state->src_y;
2685 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2686 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2687 intel_state->dst.x1 = plane_state->crtc_x;
2688 intel_state->dst.y1 = plane_state->crtc_y;
2689 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2690 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2691
Daniel Vetter88595ac2015-03-26 12:42:24 +01002692 obj = intel_fb_obj(fb);
2693 if (obj->tiling_mode != I915_TILING_NONE)
2694 dev_priv->preserve_bios_swizzle = true;
2695
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002696 drm_framebuffer_reference(fb);
2697 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002698 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002699 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002700 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002701}
2702
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002703static void i9xx_update_primary_plane(struct drm_plane *primary,
2704 const struct intel_crtc_state *crtc_state,
2705 const struct intel_plane_state *plane_state)
Jesse Barnes81255562010-08-02 12:07:50 -07002706{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002707 struct drm_device *dev = primary->dev;
Jesse Barnes81255562010-08-02 12:07:50 -07002708 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2710 struct drm_framebuffer *fb = plane_state->base.fb;
2711 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002712 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002713 u32 linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002714 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002715 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002716 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002717 int x = plane_state->src.x1 >> 16;
2718 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002719
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002720 dspcntr = DISPPLANE_GAMMA_ENABLE;
2721
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002722 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002723
2724 if (INTEL_INFO(dev)->gen < 4) {
2725 if (intel_crtc->pipe == PIPE_B)
2726 dspcntr |= DISPPLANE_SEL_PIPE_B;
2727
2728 /* pipesrc and dspsize control the size that is scaled from,
2729 * which should always be the user's requested size.
2730 */
2731 I915_WRITE(DSPSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002732 ((crtc_state->pipe_src_h - 1) << 16) |
2733 (crtc_state->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002734 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002735 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2736 I915_WRITE(PRIMSIZE(plane),
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002737 ((crtc_state->pipe_src_h - 1) << 16) |
2738 (crtc_state->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002739 I915_WRITE(PRIMPOS(plane), 0);
2740 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002741 }
2742
Ville Syrjälä57779d02012-10-31 17:50:14 +02002743 switch (fb->pixel_format) {
2744 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002745 dspcntr |= DISPPLANE_8BPP;
2746 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002747 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002748 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002749 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002750 case DRM_FORMAT_RGB565:
2751 dspcntr |= DISPPLANE_BGRX565;
2752 break;
2753 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002754 dspcntr |= DISPPLANE_BGRX888;
2755 break;
2756 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002757 dspcntr |= DISPPLANE_RGBX888;
2758 break;
2759 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002760 dspcntr |= DISPPLANE_BGRX101010;
2761 break;
2762 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002763 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002764 break;
2765 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002766 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002767 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002768
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002769 if (INTEL_INFO(dev)->gen >= 4 &&
2770 obj->tiling_mode != I915_TILING_NONE)
2771 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002772
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002773 if (IS_G4X(dev))
2774 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2775
Ville Syrjäläac484962016-01-20 21:05:26 +02002776 linear_offset = y * fb->pitches[0] + x * cpp;
Jesse Barnes81255562010-08-02 12:07:50 -07002777
Daniel Vetterc2c75132012-07-05 12:17:30 +02002778 if (INTEL_INFO(dev)->gen >= 4) {
2779 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002780 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002781 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002782 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002783 linear_offset -= intel_crtc->dspaddr_offset;
2784 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002785 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002786 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002787
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002788 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302789 dspcntr |= DISPPLANE_ROTATE_180;
2790
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002791 x += (crtc_state->pipe_src_w - 1);
2792 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302793
2794 /* Finding the last pixel of the last line of the display
2795 data and adding to linear_offset*/
2796 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002797 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002798 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302799 }
2800
Paulo Zanoni2db33662015-09-14 15:20:03 -03002801 intel_crtc->adjusted_x = x;
2802 intel_crtc->adjusted_y = y;
2803
Sonika Jindal48404c12014-08-22 14:06:04 +05302804 I915_WRITE(reg, dspcntr);
2805
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002806 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002807 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002808 I915_WRITE(DSPSURF(plane),
2809 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002810 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002811 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002812 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002813 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002815}
2816
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002817static void i9xx_disable_primary_plane(struct drm_plane *primary,
2818 struct drm_crtc *crtc)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002819{
2820 struct drm_device *dev = crtc->dev;
2821 struct drm_i915_private *dev_priv = dev->dev_private;
2822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002823 int plane = intel_crtc->plane;
2824
2825 I915_WRITE(DSPCNTR(plane), 0);
2826 if (INTEL_INFO(dev_priv)->gen >= 4)
2827 I915_WRITE(DSPSURF(plane), 0);
2828 else
2829 I915_WRITE(DSPADDR(plane), 0);
2830 POSTING_READ(DSPCNTR(plane));
2831}
2832
2833static void ironlake_update_primary_plane(struct drm_plane *primary,
2834 const struct intel_crtc_state *crtc_state,
2835 const struct intel_plane_state *plane_state)
2836{
2837 struct drm_device *dev = primary->dev;
2838 struct drm_i915_private *dev_priv = dev->dev_private;
2839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
2840 struct drm_framebuffer *fb = plane_state->base.fb;
2841 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002842 int plane = intel_crtc->plane;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +02002843 u32 linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002844 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002845 i915_reg_t reg = DSPCNTR(plane);
Ville Syrjäläac484962016-01-20 21:05:26 +02002846 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002847 int x = plane_state->src.x1 >> 16;
2848 int y = plane_state->src.y1 >> 16;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002849
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002850 dspcntr = DISPPLANE_GAMMA_ENABLE;
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002851 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002852
2853 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2854 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2855
Ville Syrjälä57779d02012-10-31 17:50:14 +02002856 switch (fb->pixel_format) {
2857 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002858 dspcntr |= DISPPLANE_8BPP;
2859 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002860 case DRM_FORMAT_RGB565:
2861 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002862 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002863 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002864 dspcntr |= DISPPLANE_BGRX888;
2865 break;
2866 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002867 dspcntr |= DISPPLANE_RGBX888;
2868 break;
2869 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002870 dspcntr |= DISPPLANE_BGRX101010;
2871 break;
2872 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002873 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002874 break;
2875 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002876 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002877 }
2878
2879 if (obj->tiling_mode != I915_TILING_NONE)
2880 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002881
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002882 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002883 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002884
Ville Syrjäläac484962016-01-20 21:05:26 +02002885 linear_offset = y * fb->pitches[0] + x * cpp;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002886 intel_crtc->dspaddr_offset =
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002887 intel_compute_tile_offset(dev_priv, &x, &y,
Ville Syrjäläac484962016-01-20 21:05:26 +02002888 fb->modifier[0], cpp,
Ville Syrjäläce1e5c12016-01-12 21:08:36 +02002889 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002890 linear_offset -= intel_crtc->dspaddr_offset;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002891 if (plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302892 dspcntr |= DISPPLANE_ROTATE_180;
2893
2894 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002895 x += (crtc_state->pipe_src_w - 1);
2896 y += (crtc_state->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302897
2898 /* Finding the last pixel of the last line of the display
2899 data and adding to linear_offset*/
2900 linear_offset +=
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01002901 (crtc_state->pipe_src_h - 1) * fb->pitches[0] +
Ville Syrjäläac484962016-01-20 21:05:26 +02002902 (crtc_state->pipe_src_w - 1) * cpp;
Sonika Jindal48404c12014-08-22 14:06:04 +05302903 }
2904 }
2905
Paulo Zanoni2db33662015-09-14 15:20:03 -03002906 intel_crtc->adjusted_x = x;
2907 intel_crtc->adjusted_y = y;
2908
Sonika Jindal48404c12014-08-22 14:06:04 +05302909 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002910
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002911 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002912 I915_WRITE(DSPSURF(plane),
2913 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002914 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002915 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2916 } else {
2917 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2918 I915_WRITE(DSPLINOFF(plane), linear_offset);
2919 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002920 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002921}
2922
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002923u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
2924 uint64_t fb_modifier, uint32_t pixel_format)
Damien Lespiaub3218032015-02-27 11:15:18 +00002925{
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002926 if (fb_modifier == DRM_FORMAT_MOD_NONE) {
2927 return 64;
2928 } else {
2929 int cpp = drm_format_plane_cpp(pixel_format, 0);
Damien Lespiaub3218032015-02-27 11:15:18 +00002930
Ville Syrjälä7b49f942016-01-12 21:08:32 +02002931 return intel_tile_width(dev_priv, fb_modifier, cpp);
Damien Lespiaub3218032015-02-27 11:15:18 +00002932 }
2933}
2934
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002935u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2936 struct drm_i915_gem_object *obj,
2937 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002938{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002939 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002940 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002941 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002942
Ville Syrjäläe7941292016-01-19 18:23:17 +02002943 intel_fill_fb_ggtt_view(&view, intel_plane->base.state->fb,
Daniel Vetterce7f1722015-10-14 16:51:06 +02002944 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002945
Daniel Vetterce7f1722015-10-14 16:51:06 +02002946 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002947 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002948 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002949 return -1;
2950
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002951 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002952
2953 if (plane == 1) {
Ville Syrjälä7723f47d2016-01-20 21:05:22 +02002954 offset += vma->ggtt_view.params.rotated.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002955 PAGE_SIZE;
2956 }
2957
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002958 WARN_ON(upper_32_bits(offset));
2959
2960 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002961}
2962
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002963static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2964{
2965 struct drm_device *dev = intel_crtc->base.dev;
2966 struct drm_i915_private *dev_priv = dev->dev_private;
2967
2968 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2969 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2970 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002971}
2972
Chandra Kondurua1b22782015-04-07 15:28:45 -07002973/*
2974 * This function detaches (aka. unbinds) unused scalers in hardware
2975 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002976static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002977{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002978 struct intel_crtc_scaler_state *scaler_state;
2979 int i;
2980
Chandra Kondurua1b22782015-04-07 15:28:45 -07002981 scaler_state = &intel_crtc->config->scaler_state;
2982
2983 /* loop through and disable scalers that aren't in use */
2984 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002985 if (!scaler_state->scalers[i].in_use)
2986 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07002987 }
2988}
2989
Chandra Konduru6156a452015-04-27 13:48:39 -07002990u32 skl_plane_ctl_format(uint32_t pixel_format)
2991{
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002993 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002998 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003000 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 /*
3002 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3003 * to be already pre-multiplied. We need to add a knob (or a different
3004 * DRM_FORMAT) for user-space to configure that.
3005 */
3006 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003007 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003009 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003010 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003011 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003015 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003017 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003018 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003019 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003020 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003021 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003022 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003023 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003025 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003026 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003027
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003028 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003029}
3030
3031u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3032{
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 switch (fb_modifier) {
3034 case DRM_FORMAT_MOD_NONE:
3035 break;
3036 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003037 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003038 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003039 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003040 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003041 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003042 default:
3043 MISSING_CASE(fb_modifier);
3044 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003045
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003046 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003047}
3048
3049u32 skl_plane_ctl_rotation(unsigned int rotation)
3050{
Chandra Konduru6156a452015-04-27 13:48:39 -07003051 switch (rotation) {
3052 case BIT(DRM_ROTATE_0):
3053 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303054 /*
3055 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3056 * while i915 HW rotation is clockwise, thats why this swapping.
3057 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003058 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303059 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003060 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003061 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003062 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303063 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003064 default:
3065 MISSING_CASE(rotation);
3066 }
3067
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003068 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003069}
3070
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003071static void skylake_update_primary_plane(struct drm_plane *plane,
3072 const struct intel_crtc_state *crtc_state,
3073 const struct intel_plane_state *plane_state)
Damien Lespiau70d21f02013-07-03 21:06:04 +01003074{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003075 struct drm_device *dev = plane->dev;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003076 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
3078 struct drm_framebuffer *fb = plane_state->base.fb;
3079 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003080 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303081 u32 plane_ctl, stride_div, stride;
3082 u32 tile_height, plane_offset, plane_size;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003083 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303084 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003085 u32 surf_addr;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003086 int scaler_id = plane_state->scaler_id;
3087 int src_x = plane_state->src.x1 >> 16;
3088 int src_y = plane_state->src.y1 >> 16;
3089 int src_w = drm_rect_width(&plane_state->src) >> 16;
3090 int src_h = drm_rect_height(&plane_state->src) >> 16;
3091 int dst_x = plane_state->dst.x1;
3092 int dst_y = plane_state->dst.y1;
3093 int dst_w = drm_rect_width(&plane_state->dst);
3094 int dst_h = drm_rect_height(&plane_state->dst);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003095
3096 plane_ctl = PLANE_CTL_ENABLE |
3097 PLANE_CTL_PIPE_GAMMA_ENABLE |
3098 PLANE_CTL_PIPE_CSC_ENABLE;
3099
Chandra Konduru6156a452015-04-27 13:48:39 -07003100 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3101 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003102 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Chandra Konduru6156a452015-04-27 13:48:39 -07003103 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003104
Ville Syrjälä7b49f942016-01-12 21:08:32 +02003105 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +00003106 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003107 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303108
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003109 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003110
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303111 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +02003112 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
3113
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303114 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +02003115 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303116 stride = DIV_ROUND_UP(fb->height, tile_height);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003117 x_offset = stride * tile_height - src_y - src_h;
3118 y_offset = src_x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003119 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303120 } else {
3121 stride = fb->pitches[0] / stride_div;
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003122 x_offset = src_x;
3123 y_offset = src_y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003124 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303125 }
3126 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003127
Paulo Zanoni2db33662015-09-14 15:20:03 -03003128 intel_crtc->adjusted_x = x_offset;
3129 intel_crtc->adjusted_y = y_offset;
3130
Damien Lespiau70d21f02013-07-03 21:06:04 +01003131 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303132 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3133 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3134 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003135
3136 if (scaler_id >= 0) {
3137 uint32_t ps_ctrl = 0;
3138
3139 WARN_ON(!dst_w || !dst_h);
3140 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3141 crtc_state->scaler_state.scalers[scaler_id].mode;
3142 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3143 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3144 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3145 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3146 I915_WRITE(PLANE_POS(pipe, 0), 0);
3147 } else {
3148 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3149 }
3150
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003151 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003152
3153 POSTING_READ(PLANE_SURF(pipe, 0));
3154}
3155
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003156static void skylake_disable_primary_plane(struct drm_plane *primary,
3157 struct drm_crtc *crtc)
3158{
3159 struct drm_device *dev = crtc->dev;
3160 struct drm_i915_private *dev_priv = dev->dev_private;
3161 int pipe = to_intel_crtc(crtc)->pipe;
3162
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003163 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3164 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3165 POSTING_READ(PLANE_SURF(pipe, 0));
3166}
3167
Jesse Barnes17638cd2011-06-24 12:19:23 -07003168/* Assume fb object is pinned & idle & fenced and just update base pointers */
3169static int
3170intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3171 int x, int y, enum mode_set_atomic state)
3172{
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003173 /* Support for kgdboc is disabled, this needs a major rework. */
3174 DRM_ERROR("legacy panic handler not supported any more.\n");
Jesse Barnes17638cd2011-06-24 12:19:23 -07003175
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003176 return -ENODEV;
Jesse Barnes81255562010-08-02 12:07:50 -07003177}
3178
Ville Syrjälä75147472014-11-24 18:28:11 +02003179static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003181 struct drm_crtc *crtc;
3182
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003183 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3185 enum plane plane = intel_crtc->plane;
3186
3187 intel_prepare_page_flip(dev, plane);
3188 intel_finish_page_flip_plane(dev, plane);
3189 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003190}
3191
3192static void intel_update_primary_planes(struct drm_device *dev)
3193{
Ville Syrjälä75147472014-11-24 18:28:11 +02003194 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003195
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003196 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003197 struct intel_plane *plane = to_intel_plane(crtc->primary);
3198 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003199
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003200 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003201 plane_state = to_intel_plane_state(plane->base.state);
3202
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +01003203 if (plane_state->visible)
3204 plane->update_plane(&plane->base,
3205 to_intel_crtc_state(crtc->state),
3206 plane_state);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003207
3208 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003209 }
3210}
3211
Ville Syrjälä75147472014-11-24 18:28:11 +02003212void intel_prepare_reset(struct drm_device *dev)
3213{
3214 /* no reset support for gen2 */
3215 if (IS_GEN2(dev))
3216 return;
3217
3218 /* reset doesn't touch the display */
3219 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3220 return;
3221
3222 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003223 /*
3224 * Disabling the crtcs gracefully seems nicer. Also the
3225 * g33 docs say we should at least disable all the planes.
3226 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003227 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003228}
3229
3230void intel_finish_reset(struct drm_device *dev)
3231{
3232 struct drm_i915_private *dev_priv = to_i915(dev);
3233
3234 /*
3235 * Flips in the rings will be nuked by the reset,
3236 * so complete all pending flips so that user space
3237 * will get its events and not get stuck.
3238 */
3239 intel_complete_page_flips(dev);
3240
3241 /* no reset support for gen2 */
3242 if (IS_GEN2(dev))
3243 return;
3244
3245 /* reset doesn't touch the display */
3246 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3247 /*
3248 * Flips in the rings have been nuked by the reset,
3249 * so update the base address of all primary
3250 * planes to the the last fb to make sure we're
3251 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003252 *
3253 * FIXME: Atomic will make this obsolete since we won't schedule
3254 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003255 */
3256 intel_update_primary_planes(dev);
3257 return;
3258 }
3259
3260 /*
3261 * The display has been reset as well,
3262 * so need a full re-initialization.
3263 */
3264 intel_runtime_pm_disable_interrupts(dev_priv);
3265 intel_runtime_pm_enable_interrupts(dev_priv);
3266
3267 intel_modeset_init_hw(dev);
3268
3269 spin_lock_irq(&dev_priv->irq_lock);
3270 if (dev_priv->display.hpd_irq_setup)
3271 dev_priv->display.hpd_irq_setup(dev);
3272 spin_unlock_irq(&dev_priv->irq_lock);
3273
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003274 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003275
3276 intel_hpd_init(dev_priv);
3277
3278 drm_modeset_unlock_all(dev);
3279}
3280
Chris Wilson7d5e3792014-03-04 13:15:08 +00003281static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3282{
3283 struct drm_device *dev = crtc->dev;
3284 struct drm_i915_private *dev_priv = dev->dev_private;
3285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003286 bool pending;
3287
3288 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3289 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3290 return false;
3291
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003292 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003293 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003294 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003295
3296 return pending;
3297}
3298
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003299static void intel_update_pipe_config(struct intel_crtc *crtc,
3300 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003301{
3302 struct drm_device *dev = crtc->base.dev;
3303 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003304 struct intel_crtc_state *pipe_config =
3305 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003306
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003307 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3308 crtc->base.mode = crtc->base.state->mode;
3309
3310 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3311 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3312 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003313
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003314 if (HAS_DDI(dev))
3315 intel_set_pipe_csc(&crtc->base);
3316
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003317 /*
3318 * Update pipe size and adjust fitter if needed: the reason for this is
3319 * that in compute_mode_changes we check the native mode (not the pfit
3320 * mode) to see if we can flip rather than do a full mode set. In the
3321 * fastboot case, we'll flip, but if we don't update the pipesrc and
3322 * pfit state, we'll end up with a big fb scanned out into the wrong
3323 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003324 */
3325
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003326 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003327 ((pipe_config->pipe_src_w - 1) << 16) |
3328 (pipe_config->pipe_src_h - 1));
3329
3330 /* on skylake this is done by detaching scalers */
3331 if (INTEL_INFO(dev)->gen >= 9) {
3332 skl_detach_scalers(crtc);
3333
3334 if (pipe_config->pch_pfit.enabled)
3335 skylake_pfit_enable(crtc);
3336 } else if (HAS_PCH_SPLIT(dev)) {
3337 if (pipe_config->pch_pfit.enabled)
3338 ironlake_pfit_enable(crtc);
3339 else if (old_crtc_state->pch_pfit.enabled)
3340 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003341 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003342}
3343
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003344static void intel_fdi_normal_train(struct drm_crtc *crtc)
3345{
3346 struct drm_device *dev = crtc->dev;
3347 struct drm_i915_private *dev_priv = dev->dev_private;
3348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3349 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003350 i915_reg_t reg;
3351 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003352
3353 /* enable normal train */
3354 reg = FDI_TX_CTL(pipe);
3355 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003356 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003357 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3358 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003359 } else {
3360 temp &= ~FDI_LINK_TRAIN_NONE;
3361 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003362 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003363 I915_WRITE(reg, temp);
3364
3365 reg = FDI_RX_CTL(pipe);
3366 temp = I915_READ(reg);
3367 if (HAS_PCH_CPT(dev)) {
3368 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3369 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3370 } else {
3371 temp &= ~FDI_LINK_TRAIN_NONE;
3372 temp |= FDI_LINK_TRAIN_NONE;
3373 }
3374 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3375
3376 /* wait one idle pattern time */
3377 POSTING_READ(reg);
3378 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003379
3380 /* IVB wants error correction enabled */
3381 if (IS_IVYBRIDGE(dev))
3382 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3383 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003384}
3385
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003386/* The FDI link training functions for ILK/Ibexpeak. */
3387static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3388{
3389 struct drm_device *dev = crtc->dev;
3390 struct drm_i915_private *dev_priv = dev->dev_private;
3391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3392 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003393 i915_reg_t reg;
3394 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003396 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003397 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003398
Adam Jacksone1a44742010-06-25 15:32:14 -04003399 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3400 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003401 reg = FDI_RX_IMR(pipe);
3402 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003403 temp &= ~FDI_RX_SYMBOL_LOCK;
3404 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003405 I915_WRITE(reg, temp);
3406 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003407 udelay(150);
3408
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003409 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003410 reg = FDI_TX_CTL(pipe);
3411 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003412 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003413 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003414 temp &= ~FDI_LINK_TRAIN_NONE;
3415 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 reg = FDI_RX_CTL(pipe);
3419 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3423
3424 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003425 udelay(150);
3426
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003427 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003428 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3429 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3430 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003431
Chris Wilson5eddb702010-09-11 13:48:45 +01003432 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003433 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003434 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3436
3437 if ((temp & FDI_RX_BIT_LOCK)) {
3438 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 break;
3441 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003442 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003443 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003444 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003445
3446 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 reg = FDI_TX_CTL(pipe);
3448 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449 temp &= ~FDI_LINK_TRAIN_NONE;
3450 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003452
Chris Wilson5eddb702010-09-11 13:48:45 +01003453 reg = FDI_RX_CTL(pipe);
3454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003457 I915_WRITE(reg, temp);
3458
3459 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003460 udelay(150);
3461
Chris Wilson5eddb702010-09-11 13:48:45 +01003462 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003463 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003464 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003465 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3466
3467 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003468 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003469 DRM_DEBUG_KMS("FDI train 2 done.\n");
3470 break;
3471 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003472 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003473 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003474 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475
3476 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003477
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478}
3479
Akshay Joshi0206e352011-08-16 15:34:10 -04003480static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3482 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3483 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3484 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3485};
3486
3487/* The FDI link training functions for SNB/Cougarpoint. */
3488static void gen6_fdi_link_train(struct drm_crtc *crtc)
3489{
3490 struct drm_device *dev = crtc->dev;
3491 struct drm_i915_private *dev_priv = dev->dev_private;
3492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3493 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003494 i915_reg_t reg;
3495 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003496
Adam Jacksone1a44742010-06-25 15:32:14 -04003497 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3498 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003499 reg = FDI_RX_IMR(pipe);
3500 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003501 temp &= ~FDI_RX_SYMBOL_LOCK;
3502 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003503 I915_WRITE(reg, temp);
3504
3505 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003506 udelay(150);
3507
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003508 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003509 reg = FDI_TX_CTL(pipe);
3510 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003511 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003512 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003513 temp &= ~FDI_LINK_TRAIN_NONE;
3514 temp |= FDI_LINK_TRAIN_PATTERN_1;
3515 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3516 /* SNB-B */
3517 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003518 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003519
Daniel Vetterd74cf322012-10-26 10:58:13 +02003520 I915_WRITE(FDI_RX_MISC(pipe),
3521 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3522
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 reg = FDI_RX_CTL(pipe);
3524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 if (HAS_PCH_CPT(dev)) {
3526 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3527 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3528 } else {
3529 temp &= ~FDI_LINK_TRAIN_NONE;
3530 temp |= FDI_LINK_TRAIN_PATTERN_1;
3531 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3533
3534 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003535 udelay(150);
3536
Akshay Joshi0206e352011-08-16 15:34:10 -04003537 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003538 reg = FDI_TX_CTL(pipe);
3539 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3541 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 I915_WRITE(reg, temp);
3543
3544 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 udelay(500);
3546
Sean Paulfa37d392012-03-02 12:53:39 -05003547 for (retry = 0; retry < 5; retry++) {
3548 reg = FDI_RX_IIR(pipe);
3549 temp = I915_READ(reg);
3550 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3551 if (temp & FDI_RX_BIT_LOCK) {
3552 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3553 DRM_DEBUG_KMS("FDI train 1 done.\n");
3554 break;
3555 }
3556 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003557 }
Sean Paulfa37d392012-03-02 12:53:39 -05003558 if (retry < 5)
3559 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560 }
3561 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003562 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563
3564 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 reg = FDI_TX_CTL(pipe);
3566 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003567 temp &= ~FDI_LINK_TRAIN_NONE;
3568 temp |= FDI_LINK_TRAIN_PATTERN_2;
3569 if (IS_GEN6(dev)) {
3570 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3571 /* SNB-B */
3572 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3573 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003574 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003575
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 reg = FDI_RX_CTL(pipe);
3577 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 if (HAS_PCH_CPT(dev)) {
3579 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3580 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3581 } else {
3582 temp &= ~FDI_LINK_TRAIN_NONE;
3583 temp |= FDI_LINK_TRAIN_PATTERN_2;
3584 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003585 I915_WRITE(reg, temp);
3586
3587 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003588 udelay(150);
3589
Akshay Joshi0206e352011-08-16 15:34:10 -04003590 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 reg = FDI_TX_CTL(pipe);
3592 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3594 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 I915_WRITE(reg, temp);
3596
3597 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003598 udelay(500);
3599
Sean Paulfa37d392012-03-02 12:53:39 -05003600 for (retry = 0; retry < 5; retry++) {
3601 reg = FDI_RX_IIR(pipe);
3602 temp = I915_READ(reg);
3603 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3604 if (temp & FDI_RX_SYMBOL_LOCK) {
3605 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3606 DRM_DEBUG_KMS("FDI train 2 done.\n");
3607 break;
3608 }
3609 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003610 }
Sean Paulfa37d392012-03-02 12:53:39 -05003611 if (retry < 5)
3612 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003613 }
3614 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003615 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003616
3617 DRM_DEBUG_KMS("FDI train done.\n");
3618}
3619
Jesse Barnes357555c2011-04-28 15:09:55 -07003620/* Manual link training for Ivy Bridge A0 parts */
3621static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3622{
3623 struct drm_device *dev = crtc->dev;
3624 struct drm_i915_private *dev_priv = dev->dev_private;
3625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3626 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003627 i915_reg_t reg;
3628 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003629
3630 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3631 for train result */
3632 reg = FDI_RX_IMR(pipe);
3633 temp = I915_READ(reg);
3634 temp &= ~FDI_RX_SYMBOL_LOCK;
3635 temp &= ~FDI_RX_BIT_LOCK;
3636 I915_WRITE(reg, temp);
3637
3638 POSTING_READ(reg);
3639 udelay(150);
3640
Daniel Vetter01a415f2012-10-27 15:58:40 +02003641 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3642 I915_READ(FDI_RX_IIR(pipe)));
3643
Jesse Barnes139ccd32013-08-19 11:04:55 -07003644 /* Try each vswing and preemphasis setting twice before moving on */
3645 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3646 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003647 reg = FDI_TX_CTL(pipe);
3648 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003649 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3650 temp &= ~FDI_TX_ENABLE;
3651 I915_WRITE(reg, temp);
3652
3653 reg = FDI_RX_CTL(pipe);
3654 temp = I915_READ(reg);
3655 temp &= ~FDI_LINK_TRAIN_AUTO;
3656 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3657 temp &= ~FDI_RX_ENABLE;
3658 I915_WRITE(reg, temp);
3659
3660 /* enable CPU FDI TX and PCH FDI RX */
3661 reg = FDI_TX_CTL(pipe);
3662 temp = I915_READ(reg);
3663 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003664 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003665 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003666 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003667 temp |= snb_b_fdi_train_param[j/2];
3668 temp |= FDI_COMPOSITE_SYNC;
3669 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3670
3671 I915_WRITE(FDI_RX_MISC(pipe),
3672 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3673
3674 reg = FDI_RX_CTL(pipe);
3675 temp = I915_READ(reg);
3676 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3677 temp |= FDI_COMPOSITE_SYNC;
3678 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3679
3680 POSTING_READ(reg);
3681 udelay(1); /* should be 0.5us */
3682
3683 for (i = 0; i < 4; i++) {
3684 reg = FDI_RX_IIR(pipe);
3685 temp = I915_READ(reg);
3686 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3687
3688 if (temp & FDI_RX_BIT_LOCK ||
3689 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3690 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3691 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3692 i);
3693 break;
3694 }
3695 udelay(1); /* should be 0.5us */
3696 }
3697 if (i == 4) {
3698 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3699 continue;
3700 }
3701
3702 /* Train 2 */
3703 reg = FDI_TX_CTL(pipe);
3704 temp = I915_READ(reg);
3705 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3706 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3707 I915_WRITE(reg, temp);
3708
3709 reg = FDI_RX_CTL(pipe);
3710 temp = I915_READ(reg);
3711 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3712 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003713 I915_WRITE(reg, temp);
3714
3715 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003716 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003717
Jesse Barnes139ccd32013-08-19 11:04:55 -07003718 for (i = 0; i < 4; i++) {
3719 reg = FDI_RX_IIR(pipe);
3720 temp = I915_READ(reg);
3721 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003722
Jesse Barnes139ccd32013-08-19 11:04:55 -07003723 if (temp & FDI_RX_SYMBOL_LOCK ||
3724 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3725 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3726 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3727 i);
3728 goto train_done;
3729 }
3730 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003731 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003732 if (i == 4)
3733 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003734 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003735
Jesse Barnes139ccd32013-08-19 11:04:55 -07003736train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003737 DRM_DEBUG_KMS("FDI train done.\n");
3738}
3739
Daniel Vetter88cefb62012-08-12 19:27:14 +02003740static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003741{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003742 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003743 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003744 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003745 i915_reg_t reg;
3746 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003747
Jesse Barnes0e23b992010-09-10 11:10:00 -07003748 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003749 reg = FDI_RX_CTL(pipe);
3750 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003751 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003752 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003753 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003754 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3755
3756 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003757 udelay(200);
3758
3759 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003760 temp = I915_READ(reg);
3761 I915_WRITE(reg, temp | FDI_PCDCLK);
3762
3763 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003764 udelay(200);
3765
Paulo Zanoni20749732012-11-23 15:30:38 -02003766 /* Enable CPU FDI TX PLL, always on for Ironlake */
3767 reg = FDI_TX_CTL(pipe);
3768 temp = I915_READ(reg);
3769 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3770 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003771
Paulo Zanoni20749732012-11-23 15:30:38 -02003772 POSTING_READ(reg);
3773 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003774 }
3775}
3776
Daniel Vetter88cefb62012-08-12 19:27:14 +02003777static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3778{
3779 struct drm_device *dev = intel_crtc->base.dev;
3780 struct drm_i915_private *dev_priv = dev->dev_private;
3781 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003782 i915_reg_t reg;
3783 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003784
3785 /* Switch from PCDclk to Rawclk */
3786 reg = FDI_RX_CTL(pipe);
3787 temp = I915_READ(reg);
3788 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3789
3790 /* Disable CPU FDI TX PLL */
3791 reg = FDI_TX_CTL(pipe);
3792 temp = I915_READ(reg);
3793 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3794
3795 POSTING_READ(reg);
3796 udelay(100);
3797
3798 reg = FDI_RX_CTL(pipe);
3799 temp = I915_READ(reg);
3800 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3801
3802 /* Wait for the clocks to turn off. */
3803 POSTING_READ(reg);
3804 udelay(100);
3805}
3806
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003807static void ironlake_fdi_disable(struct drm_crtc *crtc)
3808{
3809 struct drm_device *dev = crtc->dev;
3810 struct drm_i915_private *dev_priv = dev->dev_private;
3811 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3812 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003813 i915_reg_t reg;
3814 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003815
3816 /* disable CPU FDI tx and PCH FDI rx */
3817 reg = FDI_TX_CTL(pipe);
3818 temp = I915_READ(reg);
3819 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3820 POSTING_READ(reg);
3821
3822 reg = FDI_RX_CTL(pipe);
3823 temp = I915_READ(reg);
3824 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003825 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003826 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3827
3828 POSTING_READ(reg);
3829 udelay(100);
3830
3831 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003832 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003833 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003834
3835 /* still set train pattern 1 */
3836 reg = FDI_TX_CTL(pipe);
3837 temp = I915_READ(reg);
3838 temp &= ~FDI_LINK_TRAIN_NONE;
3839 temp |= FDI_LINK_TRAIN_PATTERN_1;
3840 I915_WRITE(reg, temp);
3841
3842 reg = FDI_RX_CTL(pipe);
3843 temp = I915_READ(reg);
3844 if (HAS_PCH_CPT(dev)) {
3845 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3846 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3847 } else {
3848 temp &= ~FDI_LINK_TRAIN_NONE;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1;
3850 }
3851 /* BPC in FDI rx is consistent with that in PIPECONF */
3852 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003853 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003854 I915_WRITE(reg, temp);
3855
3856 POSTING_READ(reg);
3857 udelay(100);
3858}
3859
Chris Wilson5dce5b932014-01-20 10:17:36 +00003860bool intel_has_pending_fb_unpin(struct drm_device *dev)
3861{
3862 struct intel_crtc *crtc;
3863
3864 /* Note that we don't need to be called with mode_config.lock here
3865 * as our list of CRTC objects is static for the lifetime of the
3866 * device and so cannot disappear as we iterate. Similarly, we can
3867 * happily treat the predicates as racy, atomic checks as userspace
3868 * cannot claim and pin a new fb without at least acquring the
3869 * struct_mutex and so serialising with us.
3870 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003871 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003872 if (atomic_read(&crtc->unpin_work_count) == 0)
3873 continue;
3874
3875 if (crtc->unpin_work)
3876 intel_wait_for_vblank(dev, crtc->pipe);
3877
3878 return true;
3879 }
3880
3881 return false;
3882}
3883
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003884static void page_flip_completed(struct intel_crtc *intel_crtc)
3885{
3886 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3887 struct intel_unpin_work *work = intel_crtc->unpin_work;
3888
3889 /* ensure that the unpin work is consistent wrt ->pending. */
3890 smp_rmb();
3891 intel_crtc->unpin_work = NULL;
3892
3893 if (work->event)
3894 drm_send_vblank_event(intel_crtc->base.dev,
3895 intel_crtc->pipe,
3896 work->event);
3897
3898 drm_crtc_vblank_put(&intel_crtc->base);
3899
3900 wake_up_all(&dev_priv->pending_flip_queue);
3901 queue_work(dev_priv->wq, &work->work);
3902
3903 trace_i915_flip_complete(intel_crtc->plane,
3904 work->pending_flip_obj);
3905}
3906
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003907static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003908{
Chris Wilson0f911282012-04-17 10:05:38 +01003909 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003910 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003911 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003912
Daniel Vetter2c10d572012-12-20 21:24:07 +01003913 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003914
3915 ret = wait_event_interruptible_timeout(
3916 dev_priv->pending_flip_queue,
3917 !intel_crtc_has_pending_flip(crtc),
3918 60*HZ);
3919
3920 if (ret < 0)
3921 return ret;
3922
3923 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003925
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003926 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003927 if (intel_crtc->unpin_work) {
3928 WARN_ONCE(1, "Removing stuck page flip\n");
3929 page_flip_completed(intel_crtc);
3930 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003931 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003932 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003933
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003934 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003935}
3936
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003937static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3938{
3939 u32 temp;
3940
3941 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3942
3943 mutex_lock(&dev_priv->sb_lock);
3944
3945 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3946 temp |= SBI_SSCCTL_DISABLE;
3947 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3948
3949 mutex_unlock(&dev_priv->sb_lock);
3950}
3951
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003952/* Program iCLKIP clock to the desired frequency */
3953static void lpt_program_iclkip(struct drm_crtc *crtc)
3954{
3955 struct drm_device *dev = crtc->dev;
3956 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003957 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003958 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3959 u32 temp;
3960
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003961 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003962
3963 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003964 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003965 auxdiv = 1;
3966 divsel = 0x41;
3967 phaseinc = 0x20;
3968 } else {
3969 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003970 * but the adjusted_mode->crtc_clock in in KHz. To get the
3971 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003972 * convert the virtual clock precision to KHz here for higher
3973 * precision.
3974 */
3975 u32 iclk_virtual_root_freq = 172800 * 1000;
3976 u32 iclk_pi_range = 64;
3977 u32 desired_divisor, msb_divisor_value, pi_value;
3978
Ville Syrjäläa2572f52015-12-04 22:20:21 +02003979 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003980 msb_divisor_value = desired_divisor / iclk_pi_range;
3981 pi_value = desired_divisor % iclk_pi_range;
3982
3983 auxdiv = 0;
3984 divsel = msb_divisor_value - 2;
3985 phaseinc = pi_value;
3986 }
3987
3988 /* This should not happen with any sane values */
3989 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3990 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3991 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3992 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3993
3994 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003995 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003996 auxdiv,
3997 divsel,
3998 phasedir,
3999 phaseinc);
4000
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004001 mutex_lock(&dev_priv->sb_lock);
4002
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004003 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004004 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004005 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4006 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4007 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4008 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4009 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4010 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004011 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004012
4013 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004014 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004015 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4016 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004017 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004018
4019 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004020 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004021 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004022 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004023
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004024 mutex_unlock(&dev_priv->sb_lock);
4025
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004026 /* Wait for initialization time */
4027 udelay(24);
4028
4029 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4030}
4031
Daniel Vetter275f01b22013-05-03 11:49:47 +02004032static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4033 enum pipe pch_transcoder)
4034{
4035 struct drm_device *dev = crtc->base.dev;
4036 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004037 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004038
4039 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4040 I915_READ(HTOTAL(cpu_transcoder)));
4041 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4042 I915_READ(HBLANK(cpu_transcoder)));
4043 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4044 I915_READ(HSYNC(cpu_transcoder)));
4045
4046 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4047 I915_READ(VTOTAL(cpu_transcoder)));
4048 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4049 I915_READ(VBLANK(cpu_transcoder)));
4050 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4051 I915_READ(VSYNC(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4053 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4054}
4055
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004056static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004057{
4058 struct drm_i915_private *dev_priv = dev->dev_private;
4059 uint32_t temp;
4060
4061 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004062 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063 return;
4064
4065 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4066 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4067
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004068 temp &= ~FDI_BC_BIFURCATION_SELECT;
4069 if (enable)
4070 temp |= FDI_BC_BIFURCATION_SELECT;
4071
4072 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004073 I915_WRITE(SOUTH_CHICKEN1, temp);
4074 POSTING_READ(SOUTH_CHICKEN1);
4075}
4076
4077static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4078{
4079 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004080
4081 switch (intel_crtc->pipe) {
4082 case PIPE_A:
4083 break;
4084 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004085 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004086 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004087 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004088 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004089
4090 break;
4091 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004092 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004093
4094 break;
4095 default:
4096 BUG();
4097 }
4098}
4099
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004100/* Return which DP Port should be selected for Transcoder DP control */
4101static enum port
4102intel_trans_dp_port_sel(struct drm_crtc *crtc)
4103{
4104 struct drm_device *dev = crtc->dev;
4105 struct intel_encoder *encoder;
4106
4107 for_each_encoder_on_crtc(dev, crtc, encoder) {
4108 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4109 encoder->type == INTEL_OUTPUT_EDP)
4110 return enc_to_dig_port(&encoder->base)->port;
4111 }
4112
4113 return -1;
4114}
4115
Jesse Barnesf67a5592011-01-05 10:31:48 -08004116/*
4117 * Enable PCH resources required for PCH ports:
4118 * - PCH PLLs
4119 * - FDI training & RX/TX
4120 * - update transcoder timings
4121 * - DP transcoding bits
4122 * - transcoder
4123 */
4124static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004125{
4126 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004127 struct drm_i915_private *dev_priv = dev->dev_private;
4128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4129 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004130 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004131
Daniel Vetterab9412b2013-05-03 11:49:46 +02004132 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004133
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004134 if (IS_IVYBRIDGE(dev))
4135 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4136
Daniel Vettercd986ab2012-10-26 10:58:12 +02004137 /* Write the TU size bits before fdi link training, so that error
4138 * detection works. */
4139 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4140 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4141
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004142 /*
4143 * Sometimes spurious CPU pipe underruns happen during FDI
4144 * training, at least with VGA+HDMI cloning. Suppress them.
4145 */
4146 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4147
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004149 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004150
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004151 /* We need to program the right clock selection before writing the pixel
4152 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004153 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004154 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004155
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004157 temp |= TRANS_DPLL_ENABLE(pipe);
4158 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004159 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004160 temp |= sel;
4161 else
4162 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004163 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004164 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004165
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004166 /* XXX: pch pll's can be enabled any time before we enable the PCH
4167 * transcoder, and we actually should do this to not upset any PCH
4168 * transcoder that already use the clock when we share it.
4169 *
4170 * Note that enable_shared_dpll tries to do the right thing, but
4171 * get_shared_dpll unconditionally resets the pll - we need that to have
4172 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004173 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004174
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004175 /* set transcoder timing, panel must allow it */
4176 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004177 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004178
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004179 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004180
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004181 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4182
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004183 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004184 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004185 const struct drm_display_mode *adjusted_mode =
4186 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004187 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004188 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004189 temp = I915_READ(reg);
4190 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004191 TRANS_DP_SYNC_MASK |
4192 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004193 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004194 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004195
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004196 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004197 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004198 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004199 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004200
4201 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004202 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004203 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004204 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004205 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004206 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004207 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004208 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004209 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004210 break;
4211 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004212 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004213 }
4214
Chris Wilson5eddb702010-09-11 13:48:45 +01004215 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004216 }
4217
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004218 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004219}
4220
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004221static void lpt_pch_enable(struct drm_crtc *crtc)
4222{
4223 struct drm_device *dev = crtc->dev;
4224 struct drm_i915_private *dev_priv = dev->dev_private;
4225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004226 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004227
Daniel Vetterab9412b2013-05-03 11:49:46 +02004228 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004229
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004230 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004231
Paulo Zanoni0540e482012-10-31 18:12:40 -02004232 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004233 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004234
Paulo Zanoni937bb612012-10-31 18:12:47 -02004235 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004236}
4237
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004238struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4239 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004240{
Daniel Vettere2b78262013-06-07 23:10:03 +02004241 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004242 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004243 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004244 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004245 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004246
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004247 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4248
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004249 if (HAS_PCH_IBX(dev_priv->dev)) {
4250 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004251 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004252 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004253
Daniel Vetter46edb022013-06-05 13:34:12 +02004254 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4255 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004256
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004257 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004258
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004259 goto found;
4260 }
4261
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304262 if (IS_BROXTON(dev_priv->dev)) {
4263 /* PLL is attached to port in bxt */
4264 struct intel_encoder *encoder;
4265 struct intel_digital_port *intel_dig_port;
4266
4267 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4268 if (WARN_ON(!encoder))
4269 return NULL;
4270
4271 intel_dig_port = enc_to_dig_port(&encoder->base);
4272 /* 1:1 mapping between ports and PLLs */
4273 i = (enum intel_dpll_id)intel_dig_port->port;
4274 pll = &dev_priv->shared_dplls[i];
4275 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4276 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004277 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304278
4279 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004280 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4281 /* Do not consider SPLL */
4282 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304283
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004284 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004285 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004286
4287 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004288 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004289 continue;
4290
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004291 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004292 &shared_dpll[i].hw_state,
4293 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004294 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004295 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004296 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004297 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004298 goto found;
4299 }
4300 }
4301
4302 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004303 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4304 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004305 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004306 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4307 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004308 goto found;
4309 }
4310 }
4311
4312 return NULL;
4313
4314found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004315 if (shared_dpll[i].crtc_mask == 0)
4316 shared_dpll[i].hw_state =
4317 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004318
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004319 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004320 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4321 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004322
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004323 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004324
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004325 return pll;
4326}
4327
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004328static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004329{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004330 struct drm_i915_private *dev_priv = to_i915(state->dev);
4331 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004332 struct intel_shared_dpll *pll;
4333 enum intel_dpll_id i;
4334
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004335 if (!to_intel_atomic_state(state)->dpll_set)
4336 return;
4337
4338 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004339 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4340 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004341 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004342 }
4343}
4344
Daniel Vettera1520312013-05-03 11:49:50 +02004345static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004346{
4347 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004348 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004349 u32 temp;
4350
4351 temp = I915_READ(dslreg);
4352 udelay(500);
4353 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004354 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004355 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004356 }
4357}
4358
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004359static int
4360skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4361 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4362 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004363{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004364 struct intel_crtc_scaler_state *scaler_state =
4365 &crtc_state->scaler_state;
4366 struct intel_crtc *intel_crtc =
4367 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004368 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004369
4370 need_scaling = intel_rotation_90_or_270(rotation) ?
4371 (src_h != dst_w || src_w != dst_h):
4372 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004373
4374 /*
4375 * if plane is being disabled or scaler is no more required or force detach
4376 * - free scaler binded to this plane/crtc
4377 * - in order to do this, update crtc->scaler_usage
4378 *
4379 * Here scaler state in crtc_state is set free so that
4380 * scaler can be assigned to other user. Actual register
4381 * update to free the scaler is done in plane/panel-fit programming.
4382 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4383 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004385 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004386 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004387 scaler_state->scalers[*scaler_id].in_use = 0;
4388
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004389 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4390 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4391 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004392 scaler_state->scaler_users);
4393 *scaler_id = -1;
4394 }
4395 return 0;
4396 }
4397
4398 /* range checks */
4399 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4400 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4401
4402 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4403 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004404 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004405 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004406 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004407 return -EINVAL;
4408 }
4409
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004410 /* mark this plane as a scaler user in crtc_state */
4411 scaler_state->scaler_users |= (1 << scaler_user);
4412 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4413 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4414 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4415 scaler_state->scaler_users);
4416
4417 return 0;
4418}
4419
4420/**
4421 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4422 *
4423 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004424 *
4425 * Return
4426 * 0 - scaler_usage updated successfully
4427 * error - requested scaling cannot be supported or other error condition
4428 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004429int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004430{
4431 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004432 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004433
4434 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4435 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4436
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004437 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Ville Syrjäläfa5a7972015-10-15 17:01:58 +03004438 &state->scaler_state.scaler_id, BIT(DRM_ROTATE_0),
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004439 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004440 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004441}
4442
4443/**
4444 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4445 *
4446 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004447 * @plane_state: atomic plane state to update
4448 *
4449 * Return
4450 * 0 - scaler_usage updated successfully
4451 * error - requested scaling cannot be supported or other error condition
4452 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004453static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4454 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004455{
4456
4457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004458 struct intel_plane *intel_plane =
4459 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004460 struct drm_framebuffer *fb = plane_state->base.fb;
4461 int ret;
4462
4463 bool force_detach = !fb || !plane_state->visible;
4464
4465 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4466 intel_plane->base.base.id, intel_crtc->pipe,
4467 drm_plane_index(&intel_plane->base));
4468
4469 ret = skl_update_scaler(crtc_state, force_detach,
4470 drm_plane_index(&intel_plane->base),
4471 &plane_state->scaler_id,
4472 plane_state->base.rotation,
4473 drm_rect_width(&plane_state->src) >> 16,
4474 drm_rect_height(&plane_state->src) >> 16,
4475 drm_rect_width(&plane_state->dst),
4476 drm_rect_height(&plane_state->dst));
4477
4478 if (ret || plane_state->scaler_id < 0)
4479 return ret;
4480
Chandra Kondurua1b22782015-04-07 15:28:45 -07004481 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004482 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004483 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004484 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004485 return -EINVAL;
4486 }
4487
4488 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004489 switch (fb->pixel_format) {
4490 case DRM_FORMAT_RGB565:
4491 case DRM_FORMAT_XBGR8888:
4492 case DRM_FORMAT_XRGB8888:
4493 case DRM_FORMAT_ABGR8888:
4494 case DRM_FORMAT_ARGB8888:
4495 case DRM_FORMAT_XRGB2101010:
4496 case DRM_FORMAT_XBGR2101010:
4497 case DRM_FORMAT_YUYV:
4498 case DRM_FORMAT_YVYU:
4499 case DRM_FORMAT_UYVY:
4500 case DRM_FORMAT_VYUY:
4501 break;
4502 default:
4503 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4504 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4505 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004506 }
4507
Chandra Kondurua1b22782015-04-07 15:28:45 -07004508 return 0;
4509}
4510
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004511static void skylake_scaler_disable(struct intel_crtc *crtc)
4512{
4513 int i;
4514
4515 for (i = 0; i < crtc->num_scalers; i++)
4516 skl_detach_scaler(crtc, i);
4517}
4518
4519static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004520{
4521 struct drm_device *dev = crtc->base.dev;
4522 struct drm_i915_private *dev_priv = dev->dev_private;
4523 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004524 struct intel_crtc_scaler_state *scaler_state =
4525 &crtc->config->scaler_state;
4526
4527 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4528
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004529 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004530 int id;
4531
4532 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4533 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4534 return;
4535 }
4536
4537 id = scaler_state->scaler_id;
4538 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4539 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4540 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4541 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4542
4543 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004544 }
4545}
4546
Jesse Barnesb074cec2013-04-25 12:55:02 -07004547static void ironlake_pfit_enable(struct intel_crtc *crtc)
4548{
4549 struct drm_device *dev = crtc->base.dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
4551 int pipe = crtc->pipe;
4552
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004553 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004554 /* Force use of hard-coded filter coefficients
4555 * as some pre-programmed values are broken,
4556 * e.g. x201.
4557 */
4558 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4559 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4560 PF_PIPE_SEL_IVB(pipe));
4561 else
4562 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004563 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4564 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004565 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004566}
4567
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004568void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004569{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004570 struct drm_device *dev = crtc->base.dev;
4571 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004572
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004573 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004574 return;
4575
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004576 /* We can only enable IPS after we enable a plane and wait for a vblank */
4577 intel_wait_for_vblank(dev, crtc->pipe);
4578
Paulo Zanonid77e4532013-09-24 13:52:55 -03004579 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004580 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004581 mutex_lock(&dev_priv->rps.hw_lock);
4582 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4583 mutex_unlock(&dev_priv->rps.hw_lock);
4584 /* Quoting Art Runyan: "its not safe to expect any particular
4585 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004586 * mailbox." Moreover, the mailbox may return a bogus state,
4587 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004588 */
4589 } else {
4590 I915_WRITE(IPS_CTL, IPS_ENABLE);
4591 /* The bit only becomes 1 in the next vblank, so this wait here
4592 * is essentially intel_wait_for_vblank. If we don't have this
4593 * and don't wait for vblanks until the end of crtc_enable, then
4594 * the HW state readout code will complain that the expected
4595 * IPS_CTL value is not the one we read. */
4596 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4597 DRM_ERROR("Timed out waiting for IPS enable\n");
4598 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004599}
4600
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004601void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004602{
4603 struct drm_device *dev = crtc->base.dev;
4604 struct drm_i915_private *dev_priv = dev->dev_private;
4605
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004606 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004607 return;
4608
4609 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004610 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004611 mutex_lock(&dev_priv->rps.hw_lock);
4612 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4613 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004614 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4615 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4616 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004617 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004618 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004619 POSTING_READ(IPS_CTL);
4620 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004621
4622 /* We need to wait for a vblank before we can disable the plane. */
4623 intel_wait_for_vblank(dev, crtc->pipe);
4624}
4625
4626/** Loads the palette/gamma unit for the CRTC with the prepared values */
4627static void intel_crtc_load_lut(struct drm_crtc *crtc)
4628{
4629 struct drm_device *dev = crtc->dev;
4630 struct drm_i915_private *dev_priv = dev->dev_private;
4631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4632 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004633 int i;
4634 bool reenable_ips = false;
4635
4636 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004637 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004638 return;
4639
Imre Deak50360402015-01-16 00:55:16 -08004640 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004641 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004642 assert_dsi_pll_enabled(dev_priv);
4643 else
4644 assert_pll_enabled(dev_priv, pipe);
4645 }
4646
Paulo Zanonid77e4532013-09-24 13:52:55 -03004647 /* Workaround : Do not read or write the pipe palette/gamma data while
4648 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4649 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004650 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004651 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4652 GAMMA_MODE_MODE_SPLIT)) {
4653 hsw_disable_ips(intel_crtc);
4654 reenable_ips = true;
4655 }
4656
4657 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004658 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004659
4660 if (HAS_GMCH_DISPLAY(dev))
4661 palreg = PALETTE(pipe, i);
4662 else
4663 palreg = LGC_PALETTE(pipe, i);
4664
4665 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004666 (intel_crtc->lut_r[i] << 16) |
4667 (intel_crtc->lut_g[i] << 8) |
4668 intel_crtc->lut_b[i]);
4669 }
4670
4671 if (reenable_ips)
4672 hsw_enable_ips(intel_crtc);
4673}
4674
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004675static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004676{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004677 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004678 struct drm_device *dev = intel_crtc->base.dev;
4679 struct drm_i915_private *dev_priv = dev->dev_private;
4680
4681 mutex_lock(&dev->struct_mutex);
4682 dev_priv->mm.interruptible = false;
4683 (void) intel_overlay_switch_off(intel_crtc->overlay);
4684 dev_priv->mm.interruptible = true;
4685 mutex_unlock(&dev->struct_mutex);
4686 }
4687
4688 /* Let userspace switch the overlay on again. In most cases userspace
4689 * has to recompute where to put it anyway.
4690 */
4691}
4692
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004693/**
4694 * intel_post_enable_primary - Perform operations after enabling primary plane
4695 * @crtc: the CRTC whose primary plane was just enabled
4696 *
4697 * Performs potentially sleeping operations that must be done after the primary
4698 * plane is enabled, such as updating FBC and IPS. Note that this may be
4699 * called due to an explicit primary plane update, or due to an implicit
4700 * re-enable that is caused when a sprite plane is updated to no longer
4701 * completely hide the primary plane.
4702 */
4703static void
4704intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004705{
4706 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004707 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4709 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004710
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004711 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004712 * FIXME IPS should be fine as long as one plane is
4713 * enabled, but in practice it seems to have problems
4714 * when going from primary only to sprite only and vice
4715 * versa.
4716 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004717 hsw_enable_ips(intel_crtc);
4718
Daniel Vetterf99d7062014-06-19 16:01:59 +02004719 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004720 * Gen2 reports pipe underruns whenever all planes are disabled.
4721 * So don't enable underrun reporting before at least some planes
4722 * are enabled.
4723 * FIXME: Need to fix the logic to work when we turn off all planes
4724 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004725 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004726 if (IS_GEN2(dev))
4727 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4728
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004729 /* Underruns don't always raise interrupts, so check manually. */
4730 intel_check_cpu_fifo_underruns(dev_priv);
4731 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004732}
4733
4734/**
4735 * intel_pre_disable_primary - Perform operations before disabling primary plane
4736 * @crtc: the CRTC whose primary plane is to be disabled
4737 *
4738 * Performs potentially sleeping operations that must be done before the
4739 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4740 * be called due to an explicit primary plane update, or due to an implicit
4741 * disable that is caused when a sprite plane completely hides the primary
4742 * plane.
4743 */
4744static void
4745intel_pre_disable_primary(struct drm_crtc *crtc)
4746{
4747 struct drm_device *dev = crtc->dev;
4748 struct drm_i915_private *dev_priv = dev->dev_private;
4749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4750 int pipe = intel_crtc->pipe;
4751
4752 /*
4753 * Gen2 reports pipe underruns whenever all planes are disabled.
4754 * So diasble underrun reporting before all the planes get disabled.
4755 * FIXME: Need to fix the logic to work when we turn off all planes
4756 * but leave the pipe running.
4757 */
4758 if (IS_GEN2(dev))
4759 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4760
4761 /*
4762 * Vblank time updates from the shadow to live plane control register
4763 * are blocked if the memory self-refresh mode is active at that
4764 * moment. So to make sure the plane gets truly disabled, disable
4765 * first the self-refresh mode. The self-refresh enable bit in turn
4766 * will be checked/applied by the HW only at the next frame start
4767 * event which is after the vblank start event, so we need to have a
4768 * wait-for-vblank between disabling the plane and the pipe.
4769 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004770 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004771 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004772 dev_priv->wm.vlv.cxsr = false;
4773 intel_wait_for_vblank(dev, pipe);
4774 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004775
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004776 /*
4777 * FIXME IPS should be fine as long as one plane is
4778 * enabled, but in practice it seems to have problems
4779 * when going from primary only to sprite only and vice
4780 * versa.
4781 */
4782 hsw_disable_ips(intel_crtc);
4783}
4784
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004785static void intel_post_plane_update(struct intel_crtc *crtc)
4786{
4787 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004788 struct intel_crtc_state *pipe_config =
4789 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004790 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004791
4792 if (atomic->wait_vblank)
4793 intel_wait_for_vblank(dev, crtc->pipe);
4794
4795 intel_frontbuffer_flip(dev, atomic->fb_bits);
4796
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004797 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004798
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004799 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004800 intel_update_watermarks(&crtc->base);
4801
Paulo Zanonic80ac852015-07-02 19:25:13 -03004802 if (atomic->update_fbc)
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004803 intel_fbc_post_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004804
4805 if (atomic->post_enable_primary)
4806 intel_post_enable_primary(&crtc->base);
4807
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004808 memset(atomic, 0, sizeof(*atomic));
4809}
4810
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004811static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004812{
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004813 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004814 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004815 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004816 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004817 struct intel_crtc_state *pipe_config =
4818 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004819 struct drm_atomic_state *old_state = old_crtc_state->base.state;
4820 struct drm_plane *primary = crtc->base.primary;
4821 struct drm_plane_state *old_pri_state =
4822 drm_atomic_get_existing_plane_state(old_state, primary);
4823 bool modeset = needs_modeset(&pipe_config->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004824
Paulo Zanoni1eb52232016-01-19 11:35:44 -02004825 if (atomic->update_fbc)
4826 intel_fbc_pre_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004827
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +01004828 if (old_pri_state) {
4829 struct intel_plane_state *primary_state =
4830 to_intel_plane_state(primary->state);
4831 struct intel_plane_state *old_primary_state =
4832 to_intel_plane_state(old_pri_state);
4833
4834 if (old_primary_state->visible &&
4835 (modeset || !primary_state->visible))
4836 intel_pre_disable_primary(&crtc->base);
4837 }
Ville Syrjälä852eb002015-06-24 22:00:07 +03004838
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004839 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004840 crtc->wm.cxsr_allowed = false;
Maarten Lankhorst2dfd1782016-02-03 16:53:25 +01004841
4842 if (old_crtc_state->base.active)
4843 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004844 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004845
Matt Roperbf220452016-01-19 11:43:04 -08004846 if (!needs_modeset(&pipe_config->base) && pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004847 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004848}
4849
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004850static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004851{
4852 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004854 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004855 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004856
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004857 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004858
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004859 drm_for_each_plane_mask(p, dev, plane_mask)
4860 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004861
Daniel Vetterf99d7062014-06-19 16:01:59 +02004862 /*
4863 * FIXME: Once we grow proper nuclear flip support out of this we need
4864 * to compute the mask of flip planes precisely. For the time being
4865 * consider this a flip to a NULL plane.
4866 */
4867 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004868}
4869
Jesse Barnesf67a5592011-01-05 10:31:48 -08004870static void ironlake_crtc_enable(struct drm_crtc *crtc)
4871{
4872 struct drm_device *dev = crtc->dev;
4873 struct drm_i915_private *dev_priv = dev->dev_private;
4874 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004875 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004876 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004877
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004878 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004879 return;
4880
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004881 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004882 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4883
4884 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004885 intel_prepare_shared_dpll(intel_crtc);
4886
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004887 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304888 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004889
4890 intel_set_pipe_timings(intel_crtc);
4891
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004892 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004893 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004894 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004895 }
4896
4897 ironlake_set_pipeconf(crtc);
4898
Jesse Barnesf67a5592011-01-05 10:31:48 -08004899 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004900
Daniel Vettera72e4c92014-09-30 10:56:47 +02004901 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004902
Daniel Vetterf6736a12013-06-05 13:34:30 +02004903 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004904 if (encoder->pre_enable)
4905 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004906
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004907 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004908 /* Note: FDI PLL enabling _must_ be done before we enable the
4909 * cpu pipes, hence this is separate from all the other fdi/pch
4910 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004911 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004912 } else {
4913 assert_fdi_tx_disabled(dev_priv, pipe);
4914 assert_fdi_rx_disabled(dev_priv, pipe);
4915 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004916
Jesse Barnesb074cec2013-04-25 12:55:02 -07004917 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004918
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004919 /*
4920 * On ILK+ LUT must be loaded before the pipe is running but with
4921 * clocks enabled
4922 */
4923 intel_crtc_load_lut(crtc);
4924
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004925 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004926 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004927
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004928 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004929 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004930
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004931 assert_vblank_disabled(crtc);
4932 drm_crtc_vblank_on(crtc);
4933
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004934 for_each_encoder_on_crtc(dev, crtc, encoder)
4935 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004936
4937 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004938 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004939
4940 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4941 if (intel_crtc->config->has_pch_encoder)
4942 intel_wait_for_vblank(dev, pipe);
4943 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004944}
4945
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004946/* IPS only exists on ULT machines and is tied to pipe A. */
4947static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4948{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004949 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004950}
4951
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004952static void haswell_crtc_enable(struct drm_crtc *crtc)
4953{
4954 struct drm_device *dev = crtc->dev;
4955 struct drm_i915_private *dev_priv = dev->dev_private;
4956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4957 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004958 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4959 struct intel_crtc_state *pipe_config =
4960 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004961
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004962 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004963 return;
4964
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004965 if (intel_crtc->config->has_pch_encoder)
4966 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4967 false);
4968
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004969 if (intel_crtc_to_shared_dpll(intel_crtc))
4970 intel_enable_shared_dpll(intel_crtc);
4971
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004972 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304973 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004974
4975 intel_set_pipe_timings(intel_crtc);
4976
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004977 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4978 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4979 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004980 }
4981
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004982 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004983 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004984 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004985 }
4986
4987 haswell_set_pipeconf(crtc);
4988
4989 intel_set_pipe_csc(crtc);
4990
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004991 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004992
Daniel Vetter6b698512015-11-28 11:05:39 +01004993 if (intel_crtc->config->has_pch_encoder)
4994 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4995 else
4996 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4997
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05304998 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004999 if (encoder->pre_enable)
5000 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305001 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005002
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005003 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005004 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005005
Jani Nikulaa65347b2015-11-27 12:21:46 +02005006 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305007 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005008
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005009 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005010 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005011 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005012 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005013
5014 /*
5015 * On ILK+ LUT must be loaded before the pipe is running but with
5016 * clocks enabled
5017 */
5018 intel_crtc_load_lut(crtc);
5019
Paulo Zanoni1f544382012-10-24 11:32:00 -02005020 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005021 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305022 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005023
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005024 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005025 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005026
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005027 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005028 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005029
Jani Nikulaa65347b2015-11-27 12:21:46 +02005030 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005031 intel_ddi_set_vc_payload_alloc(crtc, true);
5032
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005033 assert_vblank_disabled(crtc);
5034 drm_crtc_vblank_on(crtc);
5035
Jani Nikula8807e552013-08-30 19:40:32 +03005036 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005037 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005038 intel_opregion_notify_encoder(encoder, true);
5039 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005040
Daniel Vetter6b698512015-11-28 11:05:39 +01005041 if (intel_crtc->config->has_pch_encoder) {
5042 intel_wait_for_vblank(dev, pipe);
5043 intel_wait_for_vblank(dev, pipe);
5044 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005045 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5046 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005047 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005048
Paulo Zanonie4916942013-09-20 16:21:19 -03005049 /* If we change the relative order between pipe/planes enabling, we need
5050 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005051 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5052 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5053 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5054 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5055 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005056}
5057
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005058static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005059{
5060 struct drm_device *dev = crtc->base.dev;
5061 struct drm_i915_private *dev_priv = dev->dev_private;
5062 int pipe = crtc->pipe;
5063
5064 /* To avoid upsetting the power well on haswell only disable the pfit if
5065 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005066 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005067 I915_WRITE(PF_CTL(pipe), 0);
5068 I915_WRITE(PF_WIN_POS(pipe), 0);
5069 I915_WRITE(PF_WIN_SZ(pipe), 0);
5070 }
5071}
5072
Jesse Barnes6be4a602010-09-10 10:26:01 -07005073static void ironlake_crtc_disable(struct drm_crtc *crtc)
5074{
5075 struct drm_device *dev = crtc->dev;
5076 struct drm_i915_private *dev_priv = dev->dev_private;
5077 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005078 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005079 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005080
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005081 if (intel_crtc->config->has_pch_encoder)
5082 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5083
Daniel Vetterea9d7582012-07-10 10:42:52 +02005084 for_each_encoder_on_crtc(dev, crtc, encoder)
5085 encoder->disable(encoder);
5086
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005087 drm_crtc_vblank_off(crtc);
5088 assert_vblank_disabled(crtc);
5089
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005090 /*
5091 * Sometimes spurious CPU pipe underruns happen when the
5092 * pipe is already disabled, but FDI RX/TX is still enabled.
5093 * Happens at least with VGA+HDMI cloning. Suppress them.
5094 */
5095 if (intel_crtc->config->has_pch_encoder)
5096 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5097
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005098 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005099
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005100 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005101
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005102 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005103 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005104 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5105 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005106
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005107 for_each_encoder_on_crtc(dev, crtc, encoder)
5108 if (encoder->post_disable)
5109 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005110
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005111 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005112 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005113
Daniel Vetterd925c592013-06-05 13:34:04 +02005114 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005115 i915_reg_t reg;
5116 u32 temp;
5117
Daniel Vetterd925c592013-06-05 13:34:04 +02005118 /* disable TRANS_DP_CTL */
5119 reg = TRANS_DP_CTL(pipe);
5120 temp = I915_READ(reg);
5121 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5122 TRANS_DP_PORT_SEL_MASK);
5123 temp |= TRANS_DP_PORT_SEL_NONE;
5124 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005125
Daniel Vetterd925c592013-06-05 13:34:04 +02005126 /* disable DPLL_SEL */
5127 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005128 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005129 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005130 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005131
Daniel Vetterd925c592013-06-05 13:34:04 +02005132 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005133 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005134
5135 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005136}
5137
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005138static void haswell_crtc_disable(struct drm_crtc *crtc)
5139{
5140 struct drm_device *dev = crtc->dev;
5141 struct drm_i915_private *dev_priv = dev->dev_private;
5142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5143 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005144 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005145
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005146 if (intel_crtc->config->has_pch_encoder)
5147 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5148 false);
5149
Jani Nikula8807e552013-08-30 19:40:32 +03005150 for_each_encoder_on_crtc(dev, crtc, encoder) {
5151 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005152 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005153 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005154
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005155 drm_crtc_vblank_off(crtc);
5156 assert_vblank_disabled(crtc);
5157
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005158 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005159
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005160 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005161 intel_ddi_set_vc_payload_alloc(crtc, false);
5162
Jani Nikulaa65347b2015-11-27 12:21:46 +02005163 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305164 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005165
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005166 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005167 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005168 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005169 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005170
Jani Nikulaa65347b2015-11-27 12:21:46 +02005171 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305172 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005173
Imre Deak97b040a2014-06-25 22:01:50 +03005174 for_each_encoder_on_crtc(dev, crtc, encoder)
5175 if (encoder->post_disable)
5176 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005177
Ville Syrjälä92966a32015-12-08 16:05:48 +02005178 if (intel_crtc->config->has_pch_encoder) {
5179 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005180 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005181 intel_ddi_fdi_disable(crtc);
5182
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005183 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5184 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005185 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005186}
5187
Jesse Barnes2dd24552013-04-25 12:55:01 -07005188static void i9xx_pfit_enable(struct intel_crtc *crtc)
5189{
5190 struct drm_device *dev = crtc->base.dev;
5191 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005192 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005193
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005194 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005195 return;
5196
Daniel Vetterc0b03412013-05-28 12:05:54 +02005197 /*
5198 * The panel fitter should only be adjusted whilst the pipe is disabled,
5199 * according to register description and PRM.
5200 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005201 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5202 assert_pipe_disabled(dev_priv, crtc->pipe);
5203
Jesse Barnesb074cec2013-04-25 12:55:02 -07005204 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5205 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005206
5207 /* Border color in case we don't scale up to the full screen. Black by
5208 * default, change to something else for debugging. */
5209 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005210}
5211
Dave Airlied05410f2014-06-05 13:22:59 +10005212static enum intel_display_power_domain port_to_power_domain(enum port port)
5213{
5214 switch (port) {
5215 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005216 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005217 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005218 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005219 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005220 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005221 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005222 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005223 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005224 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005225 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005226 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005227 return POWER_DOMAIN_PORT_OTHER;
5228 }
5229}
5230
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005231static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5232{
5233 switch (port) {
5234 case PORT_A:
5235 return POWER_DOMAIN_AUX_A;
5236 case PORT_B:
5237 return POWER_DOMAIN_AUX_B;
5238 case PORT_C:
5239 return POWER_DOMAIN_AUX_C;
5240 case PORT_D:
5241 return POWER_DOMAIN_AUX_D;
5242 case PORT_E:
5243 /* FIXME: Check VBT for actual wiring of PORT E */
5244 return POWER_DOMAIN_AUX_D;
5245 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005246 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005247 return POWER_DOMAIN_AUX_A;
5248 }
5249}
5250
Imre Deak319be8a2014-03-04 19:22:57 +02005251enum intel_display_power_domain
5252intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005253{
Imre Deak319be8a2014-03-04 19:22:57 +02005254 struct drm_device *dev = intel_encoder->base.dev;
5255 struct intel_digital_port *intel_dig_port;
5256
5257 switch (intel_encoder->type) {
5258 case INTEL_OUTPUT_UNKNOWN:
5259 /* Only DDI platforms should ever use this output type */
5260 WARN_ON_ONCE(!HAS_DDI(dev));
5261 case INTEL_OUTPUT_DISPLAYPORT:
5262 case INTEL_OUTPUT_HDMI:
5263 case INTEL_OUTPUT_EDP:
5264 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005265 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005266 case INTEL_OUTPUT_DP_MST:
5267 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5268 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005269 case INTEL_OUTPUT_ANALOG:
5270 return POWER_DOMAIN_PORT_CRT;
5271 case INTEL_OUTPUT_DSI:
5272 return POWER_DOMAIN_PORT_DSI;
5273 default:
5274 return POWER_DOMAIN_PORT_OTHER;
5275 }
5276}
5277
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005278enum intel_display_power_domain
5279intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5280{
5281 struct drm_device *dev = intel_encoder->base.dev;
5282 struct intel_digital_port *intel_dig_port;
5283
5284 switch (intel_encoder->type) {
5285 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005286 case INTEL_OUTPUT_HDMI:
5287 /*
5288 * Only DDI platforms should ever use these output types.
5289 * We can get here after the HDMI detect code has already set
5290 * the type of the shared encoder. Since we can't be sure
5291 * what's the status of the given connectors, play safe and
5292 * run the DP detection too.
5293 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005294 WARN_ON_ONCE(!HAS_DDI(dev));
5295 case INTEL_OUTPUT_DISPLAYPORT:
5296 case INTEL_OUTPUT_EDP:
5297 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5298 return port_to_aux_power_domain(intel_dig_port->port);
5299 case INTEL_OUTPUT_DP_MST:
5300 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5301 return port_to_aux_power_domain(intel_dig_port->port);
5302 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005303 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005304 return POWER_DOMAIN_AUX_A;
5305 }
5306}
5307
Imre Deak319be8a2014-03-04 19:22:57 +02005308static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5309{
5310 struct drm_device *dev = crtc->dev;
5311 struct intel_encoder *intel_encoder;
5312 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5313 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005314 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005315 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005316
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005317 if (!crtc->state->active)
5318 return 0;
5319
Imre Deak77d22dc2014-03-05 16:20:52 +02005320 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5321 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005322 if (intel_crtc->config->pch_pfit.enabled ||
5323 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005324 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5325
Imre Deak319be8a2014-03-04 19:22:57 +02005326 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5327 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5328
Imre Deak77d22dc2014-03-05 16:20:52 +02005329 return mask;
5330}
5331
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005332static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5333{
5334 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5336 enum intel_display_power_domain domain;
5337 unsigned long domains, new_domains, old_domains;
5338
5339 old_domains = intel_crtc->enabled_power_domains;
5340 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5341
5342 domains = new_domains & ~old_domains;
5343
5344 for_each_power_domain(domain, domains)
5345 intel_display_power_get(dev_priv, domain);
5346
5347 return old_domains & ~new_domains;
5348}
5349
5350static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5351 unsigned long domains)
5352{
5353 enum intel_display_power_domain domain;
5354
5355 for_each_power_domain(domain, domains)
5356 intel_display_power_put(dev_priv, domain);
5357}
5358
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005359static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005360{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005361 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005362 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005363 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005364 unsigned long put_domains[I915_MAX_PIPES] = {};
5365 struct drm_crtc_state *crtc_state;
5366 struct drm_crtc *crtc;
5367 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005368
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005369 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5370 if (needs_modeset(crtc->state))
5371 put_domains[to_intel_crtc(crtc)->pipe] =
5372 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005373 }
5374
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005375 if (dev_priv->display.modeset_commit_cdclk &&
5376 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5377 dev_priv->display.modeset_commit_cdclk(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005378
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005379 for (i = 0; i < I915_MAX_PIPES; i++)
5380 if (put_domains[i])
5381 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005382}
5383
Mika Kaholaadafdc62015-08-18 14:36:59 +03005384static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5385{
5386 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5387
5388 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5389 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5390 return max_cdclk_freq;
5391 else if (IS_CHERRYVIEW(dev_priv))
5392 return max_cdclk_freq*95/100;
5393 else if (INTEL_INFO(dev_priv)->gen < 4)
5394 return 2*max_cdclk_freq*90/100;
5395 else
5396 return max_cdclk_freq*90/100;
5397}
5398
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005399static void intel_update_max_cdclk(struct drm_device *dev)
5400{
5401 struct drm_i915_private *dev_priv = dev->dev_private;
5402
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005403 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005404 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5405
5406 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5407 dev_priv->max_cdclk_freq = 675000;
5408 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5409 dev_priv->max_cdclk_freq = 540000;
5410 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5411 dev_priv->max_cdclk_freq = 450000;
5412 else
5413 dev_priv->max_cdclk_freq = 337500;
5414 } else if (IS_BROADWELL(dev)) {
5415 /*
5416 * FIXME with extra cooling we can allow
5417 * 540 MHz for ULX and 675 Mhz for ULT.
5418 * How can we know if extra cooling is
5419 * available? PCI ID, VTB, something else?
5420 */
5421 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5422 dev_priv->max_cdclk_freq = 450000;
5423 else if (IS_BDW_ULX(dev))
5424 dev_priv->max_cdclk_freq = 450000;
5425 else if (IS_BDW_ULT(dev))
5426 dev_priv->max_cdclk_freq = 540000;
5427 else
5428 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005429 } else if (IS_CHERRYVIEW(dev)) {
5430 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005431 } else if (IS_VALLEYVIEW(dev)) {
5432 dev_priv->max_cdclk_freq = 400000;
5433 } else {
5434 /* otherwise assume cdclk is fixed */
5435 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5436 }
5437
Mika Kaholaadafdc62015-08-18 14:36:59 +03005438 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5439
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005440 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5441 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005442
5443 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5444 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005445}
5446
5447static void intel_update_cdclk(struct drm_device *dev)
5448{
5449 struct drm_i915_private *dev_priv = dev->dev_private;
5450
5451 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5452 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5453 dev_priv->cdclk_freq);
5454
5455 /*
5456 * Program the gmbus_freq based on the cdclk frequency.
5457 * BSpec erroneously claims we should aim for 4MHz, but
5458 * in fact 1MHz is the correct frequency.
5459 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005460 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005461 /*
5462 * Program the gmbus_freq based on the cdclk frequency.
5463 * BSpec erroneously claims we should aim for 4MHz, but
5464 * in fact 1MHz is the correct frequency.
5465 */
5466 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5467 }
5468
5469 if (dev_priv->max_cdclk_freq == 0)
5470 intel_update_max_cdclk(dev);
5471}
5472
Damien Lespiau70d0c572015-06-04 18:21:29 +01005473static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305474{
5475 struct drm_i915_private *dev_priv = dev->dev_private;
5476 uint32_t divider;
5477 uint32_t ratio;
5478 uint32_t current_freq;
5479 int ret;
5480
5481 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5482 switch (frequency) {
5483 case 144000:
5484 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5485 ratio = BXT_DE_PLL_RATIO(60);
5486 break;
5487 case 288000:
5488 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5489 ratio = BXT_DE_PLL_RATIO(60);
5490 break;
5491 case 384000:
5492 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5493 ratio = BXT_DE_PLL_RATIO(60);
5494 break;
5495 case 576000:
5496 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5497 ratio = BXT_DE_PLL_RATIO(60);
5498 break;
5499 case 624000:
5500 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5501 ratio = BXT_DE_PLL_RATIO(65);
5502 break;
5503 case 19200:
5504 /*
5505 * Bypass frequency with DE PLL disabled. Init ratio, divider
5506 * to suppress GCC warning.
5507 */
5508 ratio = 0;
5509 divider = 0;
5510 break;
5511 default:
5512 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5513
5514 return;
5515 }
5516
5517 mutex_lock(&dev_priv->rps.hw_lock);
5518 /* Inform power controller of upcoming frequency change */
5519 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5520 0x80000000);
5521 mutex_unlock(&dev_priv->rps.hw_lock);
5522
5523 if (ret) {
5524 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5525 ret, frequency);
5526 return;
5527 }
5528
5529 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5530 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5531 current_freq = current_freq * 500 + 1000;
5532
5533 /*
5534 * DE PLL has to be disabled when
5535 * - setting to 19.2MHz (bypass, PLL isn't used)
5536 * - before setting to 624MHz (PLL needs toggling)
5537 * - before setting to any frequency from 624MHz (PLL needs toggling)
5538 */
5539 if (frequency == 19200 || frequency == 624000 ||
5540 current_freq == 624000) {
5541 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5542 /* Timeout 200us */
5543 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5544 1))
5545 DRM_ERROR("timout waiting for DE PLL unlock\n");
5546 }
5547
5548 if (frequency != 19200) {
5549 uint32_t val;
5550
5551 val = I915_READ(BXT_DE_PLL_CTL);
5552 val &= ~BXT_DE_PLL_RATIO_MASK;
5553 val |= ratio;
5554 I915_WRITE(BXT_DE_PLL_CTL, val);
5555
5556 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5557 /* Timeout 200us */
5558 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5559 DRM_ERROR("timeout waiting for DE PLL lock\n");
5560
5561 val = I915_READ(CDCLK_CTL);
5562 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5563 val |= divider;
5564 /*
5565 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5566 * enable otherwise.
5567 */
5568 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5569 if (frequency >= 500000)
5570 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5571
5572 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5573 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5574 val |= (frequency - 1000) / 500;
5575 I915_WRITE(CDCLK_CTL, val);
5576 }
5577
5578 mutex_lock(&dev_priv->rps.hw_lock);
5579 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5580 DIV_ROUND_UP(frequency, 25000));
5581 mutex_unlock(&dev_priv->rps.hw_lock);
5582
5583 if (ret) {
5584 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5585 ret, frequency);
5586 return;
5587 }
5588
Damien Lespiaua47871b2015-06-04 18:21:34 +01005589 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305590}
5591
5592void broxton_init_cdclk(struct drm_device *dev)
5593{
5594 struct drm_i915_private *dev_priv = dev->dev_private;
5595 uint32_t val;
5596
5597 /*
5598 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5599 * or else the reset will hang because there is no PCH to respond.
5600 * Move the handshake programming to initialization sequence.
5601 * Previously was left up to BIOS.
5602 */
5603 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5604 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5605 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5606
5607 /* Enable PG1 for cdclk */
5608 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5609
5610 /* check if cd clock is enabled */
5611 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5612 DRM_DEBUG_KMS("Display already initialized\n");
5613 return;
5614 }
5615
5616 /*
5617 * FIXME:
5618 * - The initial CDCLK needs to be read from VBT.
5619 * Need to make this change after VBT has changes for BXT.
5620 * - check if setting the max (or any) cdclk freq is really necessary
5621 * here, it belongs to modeset time
5622 */
5623 broxton_set_cdclk(dev, 624000);
5624
5625 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005626 POSTING_READ(DBUF_CTL);
5627
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305628 udelay(10);
5629
5630 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5631 DRM_ERROR("DBuf power enable timeout!\n");
5632}
5633
5634void broxton_uninit_cdclk(struct drm_device *dev)
5635{
5636 struct drm_i915_private *dev_priv = dev->dev_private;
5637
5638 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005639 POSTING_READ(DBUF_CTL);
5640
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305641 udelay(10);
5642
5643 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5644 DRM_ERROR("DBuf power disable timeout!\n");
5645
5646 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5647 broxton_set_cdclk(dev, 19200);
5648
5649 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5650}
5651
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005652static const struct skl_cdclk_entry {
5653 unsigned int freq;
5654 unsigned int vco;
5655} skl_cdclk_frequencies[] = {
5656 { .freq = 308570, .vco = 8640 },
5657 { .freq = 337500, .vco = 8100 },
5658 { .freq = 432000, .vco = 8640 },
5659 { .freq = 450000, .vco = 8100 },
5660 { .freq = 540000, .vco = 8100 },
5661 { .freq = 617140, .vco = 8640 },
5662 { .freq = 675000, .vco = 8100 },
5663};
5664
5665static unsigned int skl_cdclk_decimal(unsigned int freq)
5666{
5667 return (freq - 1000) / 500;
5668}
5669
5670static unsigned int skl_cdclk_get_vco(unsigned int freq)
5671{
5672 unsigned int i;
5673
5674 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5675 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5676
5677 if (e->freq == freq)
5678 return e->vco;
5679 }
5680
5681 return 8100;
5682}
5683
5684static void
5685skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5686{
5687 unsigned int min_freq;
5688 u32 val;
5689
5690 /* select the minimum CDCLK before enabling DPLL 0 */
5691 val = I915_READ(CDCLK_CTL);
5692 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5693 val |= CDCLK_FREQ_337_308;
5694
5695 if (required_vco == 8640)
5696 min_freq = 308570;
5697 else
5698 min_freq = 337500;
5699
5700 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5701
5702 I915_WRITE(CDCLK_CTL, val);
5703 POSTING_READ(CDCLK_CTL);
5704
5705 /*
5706 * We always enable DPLL0 with the lowest link rate possible, but still
5707 * taking into account the VCO required to operate the eDP panel at the
5708 * desired frequency. The usual DP link rates operate with a VCO of
5709 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5710 * The modeset code is responsible for the selection of the exact link
5711 * rate later on, with the constraint of choosing a frequency that
5712 * works with required_vco.
5713 */
5714 val = I915_READ(DPLL_CTRL1);
5715
5716 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5717 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5718 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5719 if (required_vco == 8640)
5720 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5721 SKL_DPLL0);
5722 else
5723 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5724 SKL_DPLL0);
5725
5726 I915_WRITE(DPLL_CTRL1, val);
5727 POSTING_READ(DPLL_CTRL1);
5728
5729 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5730
5731 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5732 DRM_ERROR("DPLL0 not locked\n");
5733}
5734
5735static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5736{
5737 int ret;
5738 u32 val;
5739
5740 /* inform PCU we want to change CDCLK */
5741 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5742 mutex_lock(&dev_priv->rps.hw_lock);
5743 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5744 mutex_unlock(&dev_priv->rps.hw_lock);
5745
5746 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5747}
5748
5749static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5750{
5751 unsigned int i;
5752
5753 for (i = 0; i < 15; i++) {
5754 if (skl_cdclk_pcu_ready(dev_priv))
5755 return true;
5756 udelay(10);
5757 }
5758
5759 return false;
5760}
5761
5762static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5763{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005764 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005765 u32 freq_select, pcu_ack;
5766
5767 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5768
5769 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5770 DRM_ERROR("failed to inform PCU about cdclk change\n");
5771 return;
5772 }
5773
5774 /* set CDCLK_CTL */
5775 switch(freq) {
5776 case 450000:
5777 case 432000:
5778 freq_select = CDCLK_FREQ_450_432;
5779 pcu_ack = 1;
5780 break;
5781 case 540000:
5782 freq_select = CDCLK_FREQ_540;
5783 pcu_ack = 2;
5784 break;
5785 case 308570:
5786 case 337500:
5787 default:
5788 freq_select = CDCLK_FREQ_337_308;
5789 pcu_ack = 0;
5790 break;
5791 case 617140:
5792 case 675000:
5793 freq_select = CDCLK_FREQ_675_617;
5794 pcu_ack = 3;
5795 break;
5796 }
5797
5798 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5799 POSTING_READ(CDCLK_CTL);
5800
5801 /* inform PCU of the change */
5802 mutex_lock(&dev_priv->rps.hw_lock);
5803 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5804 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005805
5806 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005807}
5808
5809void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5810{
5811 /* disable DBUF power */
5812 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5813 POSTING_READ(DBUF_CTL);
5814
5815 udelay(10);
5816
5817 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5818 DRM_ERROR("DBuf power disable timeout\n");
5819
Imre Deakab96c1ee2015-11-04 19:24:18 +02005820 /* disable DPLL0 */
5821 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5822 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5823 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005824}
5825
5826void skl_init_cdclk(struct drm_i915_private *dev_priv)
5827{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005828 unsigned int required_vco;
5829
Gary Wang39d9b852015-08-28 16:40:34 +08005830 /* DPLL0 not enabled (happens on early BIOS versions) */
5831 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5832 /* enable DPLL0 */
5833 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5834 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005835 }
5836
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005837 /* set CDCLK to the frequency the BIOS chose */
5838 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5839
5840 /* enable DBUF power */
5841 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5842 POSTING_READ(DBUF_CTL);
5843
5844 udelay(10);
5845
5846 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5847 DRM_ERROR("DBuf power enable timeout\n");
5848}
5849
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305850int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5851{
5852 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5853 uint32_t cdctl = I915_READ(CDCLK_CTL);
5854 int freq = dev_priv->skl_boot_cdclk;
5855
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305856 /*
5857 * check if the pre-os intialized the display
5858 * There is SWF18 scratchpad register defined which is set by the
5859 * pre-os which can be used by the OS drivers to check the status
5860 */
5861 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5862 goto sanitize;
5863
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305864 /* Is PLL enabled and locked ? */
5865 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5866 goto sanitize;
5867
5868 /* DPLL okay; verify the cdclock
5869 *
5870 * Noticed in some instances that the freq selection is correct but
5871 * decimal part is programmed wrong from BIOS where pre-os does not
5872 * enable display. Verify the same as well.
5873 */
5874 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5875 /* All well; nothing to sanitize */
5876 return false;
5877sanitize:
5878 /*
5879 * As of now initialize with max cdclk till
5880 * we get dynamic cdclk support
5881 * */
5882 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5883 skl_init_cdclk(dev_priv);
5884
5885 /* we did have to sanitize */
5886 return true;
5887}
5888
Jesse Barnes30a970c2013-11-04 13:48:12 -08005889/* Adjust CDclk dividers to allow high res or save power if possible */
5890static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5891{
5892 struct drm_i915_private *dev_priv = dev->dev_private;
5893 u32 val, cmd;
5894
Vandana Kannan164dfd22014-11-24 13:37:41 +05305895 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5896 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005897
Ville Syrjälädfcab172014-06-13 13:37:47 +03005898 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005899 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005900 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005901 cmd = 1;
5902 else
5903 cmd = 0;
5904
5905 mutex_lock(&dev_priv->rps.hw_lock);
5906 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5907 val &= ~DSPFREQGUAR_MASK;
5908 val |= (cmd << DSPFREQGUAR_SHIFT);
5909 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5910 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5911 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5912 50)) {
5913 DRM_ERROR("timed out waiting for CDclk change\n");
5914 }
5915 mutex_unlock(&dev_priv->rps.hw_lock);
5916
Ville Syrjälä54433e92015-05-26 20:42:31 +03005917 mutex_lock(&dev_priv->sb_lock);
5918
Ville Syrjälädfcab172014-06-13 13:37:47 +03005919 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005920 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005921
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005922 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005923
Jesse Barnes30a970c2013-11-04 13:48:12 -08005924 /* adjust cdclk divider */
5925 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005926 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005927 val |= divider;
5928 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005929
5930 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005931 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005932 50))
5933 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005934 }
5935
Jesse Barnes30a970c2013-11-04 13:48:12 -08005936 /* adjust self-refresh exit latency value */
5937 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5938 val &= ~0x7f;
5939
5940 /*
5941 * For high bandwidth configs, we set a higher latency in the bunit
5942 * so that the core display fetch happens in time to avoid underruns.
5943 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005944 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005945 val |= 4500 / 250; /* 4.5 usec */
5946 else
5947 val |= 3000 / 250; /* 3.0 usec */
5948 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005949
Ville Syrjäläa5805162015-05-26 20:42:30 +03005950 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005951
Ville Syrjäläb6283052015-06-03 15:45:07 +03005952 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005953}
5954
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005955static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5956{
5957 struct drm_i915_private *dev_priv = dev->dev_private;
5958 u32 val, cmd;
5959
Vandana Kannan164dfd22014-11-24 13:37:41 +05305960 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5961 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005962
5963 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005964 case 333333:
5965 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005966 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005967 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005968 break;
5969 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005970 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005971 return;
5972 }
5973
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005974 /*
5975 * Specs are full of misinformation, but testing on actual
5976 * hardware has shown that we just need to write the desired
5977 * CCK divider into the Punit register.
5978 */
5979 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5980
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005981 mutex_lock(&dev_priv->rps.hw_lock);
5982 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5983 val &= ~DSPFREQGUAR_MASK_CHV;
5984 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5985 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5986 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5987 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5988 50)) {
5989 DRM_ERROR("timed out waiting for CDclk change\n");
5990 }
5991 mutex_unlock(&dev_priv->rps.hw_lock);
5992
Ville Syrjäläb6283052015-06-03 15:45:07 +03005993 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005994}
5995
Jesse Barnes30a970c2013-11-04 13:48:12 -08005996static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5997 int max_pixclk)
5998{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005999 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006000 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006001
Jesse Barnes30a970c2013-11-04 13:48:12 -08006002 /*
6003 * Really only a few cases to deal with, as only 4 CDclks are supported:
6004 * 200MHz
6005 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006006 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006007 * 400MHz (VLV only)
6008 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6009 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006010 *
6011 * We seem to get an unstable or solid color picture at 200MHz.
6012 * Not sure what's wrong. For now use 200MHz only when all pipes
6013 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006014 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006015 if (!IS_CHERRYVIEW(dev_priv) &&
6016 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006017 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006018 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006019 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006020 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006021 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006022 else
6023 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006024}
6025
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306026static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6027 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006028{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306029 /*
6030 * FIXME:
6031 * - remove the guardband, it's not needed on BXT
6032 * - set 19.2MHz bypass frequency if there are no active pipes
6033 */
6034 if (max_pixclk > 576000*9/10)
6035 return 624000;
6036 else if (max_pixclk > 384000*9/10)
6037 return 576000;
6038 else if (max_pixclk > 288000*9/10)
6039 return 384000;
6040 else if (max_pixclk > 144000*9/10)
6041 return 288000;
6042 else
6043 return 144000;
6044}
6045
Maarten Lankhorste8788cb2016-02-16 10:25:11 +01006046/* Compute the max pixel clock for new configuration. */
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006047static int intel_mode_max_pixclk(struct drm_device *dev,
6048 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006049{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006050 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6051 struct drm_i915_private *dev_priv = dev->dev_private;
6052 struct drm_crtc *crtc;
6053 struct drm_crtc_state *crtc_state;
6054 unsigned max_pixclk = 0, i;
6055 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006056
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006057 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6058 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006059
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006060 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6061 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006062
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006063 if (crtc_state->enable)
6064 pixclk = crtc_state->adjusted_mode.crtc_clock;
6065
6066 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006067 }
6068
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006069 for_each_pipe(dev_priv, pipe)
6070 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6071
Jesse Barnes30a970c2013-11-04 13:48:12 -08006072 return max_pixclk;
6073}
6074
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006075static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006076{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006077 struct drm_device *dev = state->dev;
6078 struct drm_i915_private *dev_priv = dev->dev_private;
6079 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006080 struct intel_atomic_state *intel_state =
6081 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006082
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006083 if (max_pixclk < 0)
6084 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006085
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006086 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006087 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306088
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006089 if (!intel_state->active_crtcs)
6090 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6091
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006092 return 0;
6093}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006094
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006095static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6096{
6097 struct drm_device *dev = state->dev;
6098 struct drm_i915_private *dev_priv = dev->dev_private;
6099 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006100 struct intel_atomic_state *intel_state =
6101 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006102
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006103 if (max_pixclk < 0)
6104 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006105
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006106 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006107 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006108
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006109 if (!intel_state->active_crtcs)
6110 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6111
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006112 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006113}
6114
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006115static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6116{
6117 unsigned int credits, default_credits;
6118
6119 if (IS_CHERRYVIEW(dev_priv))
6120 default_credits = PFI_CREDIT(12);
6121 else
6122 default_credits = PFI_CREDIT(8);
6123
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006124 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006125 /* CHV suggested value is 31 or 63 */
6126 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006127 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006128 else
6129 credits = PFI_CREDIT(15);
6130 } else {
6131 credits = default_credits;
6132 }
6133
6134 /*
6135 * WA - write default credits before re-programming
6136 * FIXME: should we also set the resend bit here?
6137 */
6138 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6139 default_credits);
6140
6141 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6142 credits | PFI_CREDIT_RESEND);
6143
6144 /*
6145 * FIXME is this guaranteed to clear
6146 * immediately or should we poll for it?
6147 */
6148 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6149}
6150
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006151static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006152{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006153 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006154 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006155 struct intel_atomic_state *old_intel_state =
6156 to_intel_atomic_state(old_state);
6157 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006158
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006159 /*
6160 * FIXME: We can end up here with all power domains off, yet
6161 * with a CDCLK frequency other than the minimum. To account
6162 * for this take the PIPE-A power domain, which covers the HW
6163 * blocks needed for the following programming. This can be
6164 * removed once it's guaranteed that we get here either with
6165 * the minimum CDCLK set, or the required power domains
6166 * enabled.
6167 */
6168 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006169
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006170 if (IS_CHERRYVIEW(dev))
6171 cherryview_set_cdclk(dev, req_cdclk);
6172 else
6173 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006174
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006175 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006176
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006177 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006178}
6179
Jesse Barnes89b667f2013-04-18 14:51:36 -07006180static void valleyview_crtc_enable(struct drm_crtc *crtc)
6181{
6182 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006183 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006184 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6185 struct intel_encoder *encoder;
6186 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006187
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006188 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006189 return;
6190
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006191 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306192 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006193
6194 intel_set_pipe_timings(intel_crtc);
6195
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006196 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6197 struct drm_i915_private *dev_priv = dev->dev_private;
6198
6199 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6200 I915_WRITE(CHV_CANVAS(pipe), 0);
6201 }
6202
Daniel Vetter5b18e572014-04-24 23:55:06 +02006203 i9xx_set_pipeconf(intel_crtc);
6204
Jesse Barnes89b667f2013-04-18 14:51:36 -07006205 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006206
Daniel Vettera72e4c92014-09-30 10:56:47 +02006207 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006208
Jesse Barnes89b667f2013-04-18 14:51:36 -07006209 for_each_encoder_on_crtc(dev, crtc, encoder)
6210 if (encoder->pre_pll_enable)
6211 encoder->pre_pll_enable(encoder);
6212
Jani Nikulaa65347b2015-11-27 12:21:46 +02006213 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006214 if (IS_CHERRYVIEW(dev)) {
6215 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006216 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006217 } else {
6218 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006219 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006220 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006221 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006222
6223 for_each_encoder_on_crtc(dev, crtc, encoder)
6224 if (encoder->pre_enable)
6225 encoder->pre_enable(encoder);
6226
Jesse Barnes2dd24552013-04-25 12:55:01 -07006227 i9xx_pfit_enable(intel_crtc);
6228
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006229 intel_crtc_load_lut(crtc);
6230
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006231 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006232
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006233 assert_vblank_disabled(crtc);
6234 drm_crtc_vblank_on(crtc);
6235
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006236 for_each_encoder_on_crtc(dev, crtc, encoder)
6237 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006238}
6239
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006240static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6241{
6242 struct drm_device *dev = crtc->base.dev;
6243 struct drm_i915_private *dev_priv = dev->dev_private;
6244
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006245 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6246 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006247}
6248
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006249static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006250{
6251 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006252 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006254 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006255 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006256
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006257 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006258 return;
6259
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006260 i9xx_set_pll_dividers(intel_crtc);
6261
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006262 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306263 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006264
6265 intel_set_pipe_timings(intel_crtc);
6266
Daniel Vetter5b18e572014-04-24 23:55:06 +02006267 i9xx_set_pipeconf(intel_crtc);
6268
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006269 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006270
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006271 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006272 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006273
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006274 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006275 if (encoder->pre_enable)
6276 encoder->pre_enable(encoder);
6277
Daniel Vetterf6736a12013-06-05 13:34:30 +02006278 i9xx_enable_pll(intel_crtc);
6279
Jesse Barnes2dd24552013-04-25 12:55:01 -07006280 i9xx_pfit_enable(intel_crtc);
6281
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006282 intel_crtc_load_lut(crtc);
6283
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006284 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006285 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006286
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006287 assert_vblank_disabled(crtc);
6288 drm_crtc_vblank_on(crtc);
6289
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006290 for_each_encoder_on_crtc(dev, crtc, encoder)
6291 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006292}
6293
Daniel Vetter87476d62013-04-11 16:29:06 +02006294static void i9xx_pfit_disable(struct intel_crtc *crtc)
6295{
6296 struct drm_device *dev = crtc->base.dev;
6297 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006298
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006299 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006300 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006301
6302 assert_pipe_disabled(dev_priv, crtc->pipe);
6303
Daniel Vetter328d8e82013-05-08 10:36:31 +02006304 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6305 I915_READ(PFIT_CONTROL));
6306 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006307}
6308
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006309static void i9xx_crtc_disable(struct drm_crtc *crtc)
6310{
6311 struct drm_device *dev = crtc->dev;
6312 struct drm_i915_private *dev_priv = dev->dev_private;
6313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006314 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006315 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006316
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006317 /*
6318 * On gen2 planes are double buffered but the pipe isn't, so we must
6319 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006320 * We also need to wait on all gmch platforms because of the
6321 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006322 */
Imre Deak564ed192014-06-13 14:54:21 +03006323 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006324
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006325 for_each_encoder_on_crtc(dev, crtc, encoder)
6326 encoder->disable(encoder);
6327
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006328 drm_crtc_vblank_off(crtc);
6329 assert_vblank_disabled(crtc);
6330
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006331 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006332
Daniel Vetter87476d62013-04-11 16:29:06 +02006333 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006334
Jesse Barnes89b667f2013-04-18 14:51:36 -07006335 for_each_encoder_on_crtc(dev, crtc, encoder)
6336 if (encoder->post_disable)
6337 encoder->post_disable(encoder);
6338
Jani Nikulaa65347b2015-11-27 12:21:46 +02006339 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006340 if (IS_CHERRYVIEW(dev))
6341 chv_disable_pll(dev_priv, pipe);
6342 else if (IS_VALLEYVIEW(dev))
6343 vlv_disable_pll(dev_priv, pipe);
6344 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006345 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006346 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006347
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006348 for_each_encoder_on_crtc(dev, crtc, encoder)
6349 if (encoder->post_pll_disable)
6350 encoder->post_pll_disable(encoder);
6351
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006352 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006353 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006354}
6355
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006356static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006357{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006359 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006360 enum intel_display_power_domain domain;
6361 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006362
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006363 if (!intel_crtc->active)
6364 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006365
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006366 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006367 WARN_ON(intel_crtc->unpin_work);
6368
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006369 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006370
6371 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6372 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006373 }
6374
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006375 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006376 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -02006377 intel_fbc_disable(intel_crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006378 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006379 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006380
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006381 domains = intel_crtc->enabled_power_domains;
6382 for_each_power_domain(domain, domains)
6383 intel_display_power_put(dev_priv, domain);
6384 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006385
6386 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6387 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006388}
6389
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006390/*
6391 * turn all crtc's off, but do not adjust state
6392 * This has to be paired with a call to intel_modeset_setup_hw_state.
6393 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006394int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006395{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006396 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006397 struct drm_atomic_state *state;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006398 int ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006399
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006400 state = drm_atomic_helper_suspend(dev);
6401 ret = PTR_ERR_OR_ZERO(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006402 if (ret)
6403 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01006404 else
6405 dev_priv->modeset_restore_state = state;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006406 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006407}
6408
Chris Wilsonea5b2132010-08-04 13:50:23 +01006409void intel_encoder_destroy(struct drm_encoder *encoder)
6410{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006411 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006412
Chris Wilsonea5b2132010-08-04 13:50:23 +01006413 drm_encoder_cleanup(encoder);
6414 kfree(intel_encoder);
6415}
6416
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006417/* Cross check the actual hw state with our own modeset state tracking (and it's
6418 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006419static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006420{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006421 struct drm_crtc *crtc = connector->base.state->crtc;
6422
6423 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6424 connector->base.base.id,
6425 connector->base.name);
6426
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006427 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006428 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006429 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006430
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006431 I915_STATE_WARN(!crtc,
6432 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006433
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006434 if (!crtc)
6435 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006436
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006437 I915_STATE_WARN(!crtc->state->active,
6438 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006439
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006440 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006441 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006442
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006443 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006444 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006445
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006446 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006447 "attached encoder crtc differs from connector crtc\n");
6448 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006449 I915_STATE_WARN(crtc && crtc->state->active,
6450 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006451 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6452 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006453 }
6454}
6455
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006456int intel_connector_init(struct intel_connector *connector)
6457{
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006458 drm_atomic_helper_connector_reset(&connector->base);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006459
Maarten Lankhorst5350a032016-01-04 12:53:15 +01006460 if (!connector->base.state)
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006461 return -ENOMEM;
6462
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006463 return 0;
6464}
6465
6466struct intel_connector *intel_connector_alloc(void)
6467{
6468 struct intel_connector *connector;
6469
6470 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6471 if (!connector)
6472 return NULL;
6473
6474 if (intel_connector_init(connector) < 0) {
6475 kfree(connector);
6476 return NULL;
6477 }
6478
6479 return connector;
6480}
6481
Daniel Vetterf0947c32012-07-02 13:10:34 +02006482/* Simple connector->get_hw_state implementation for encoders that support only
6483 * one connector and no cloning and hence the encoder state determines the state
6484 * of the connector. */
6485bool intel_connector_get_hw_state(struct intel_connector *connector)
6486{
Daniel Vetter24929352012-07-02 20:28:59 +02006487 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006488 struct intel_encoder *encoder = connector->encoder;
6489
6490 return encoder->get_hw_state(encoder, &pipe);
6491}
6492
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006493static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006494{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006495 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6496 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006497
6498 return 0;
6499}
6500
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006501static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006502 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006503{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006504 struct drm_atomic_state *state = pipe_config->base.state;
6505 struct intel_crtc *other_crtc;
6506 struct intel_crtc_state *other_crtc_state;
6507
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006508 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6509 pipe_name(pipe), pipe_config->fdi_lanes);
6510 if (pipe_config->fdi_lanes > 4) {
6511 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6512 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006513 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006514 }
6515
Paulo Zanonibafb6552013-11-02 21:07:44 -07006516 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006517 if (pipe_config->fdi_lanes > 2) {
6518 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6519 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006520 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006521 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006522 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006523 }
6524 }
6525
6526 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006527 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006528
6529 /* Ivybridge 3 pipe is really complicated */
6530 switch (pipe) {
6531 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006532 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006533 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006534 if (pipe_config->fdi_lanes <= 2)
6535 return 0;
6536
6537 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6538 other_crtc_state =
6539 intel_atomic_get_crtc_state(state, other_crtc);
6540 if (IS_ERR(other_crtc_state))
6541 return PTR_ERR(other_crtc_state);
6542
6543 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006544 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6545 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006546 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006547 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006548 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006549 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006550 if (pipe_config->fdi_lanes > 2) {
6551 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6552 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006553 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006554 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006555
6556 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6557 other_crtc_state =
6558 intel_atomic_get_crtc_state(state, other_crtc);
6559 if (IS_ERR(other_crtc_state))
6560 return PTR_ERR(other_crtc_state);
6561
6562 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006563 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006564 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006565 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006566 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006567 default:
6568 BUG();
6569 }
6570}
6571
Daniel Vettere29c22c2013-02-21 00:00:16 +01006572#define RETRY 1
6573static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006574 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006575{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006576 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006577 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006578 int lane, link_bw, fdi_dotclock, ret;
6579 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006580
Daniel Vettere29c22c2013-02-21 00:00:16 +01006581retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006582 /* FDI is a binary signal running at ~2.7GHz, encoding
6583 * each output octet as 10 bits. The actual frequency
6584 * is stored as a divider into a 100MHz clock, and the
6585 * mode pixel clock is stored in units of 1KHz.
6586 * Hence the bw of each lane in terms of the mode signal
6587 * is:
6588 */
6589 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6590
Damien Lespiau241bfc32013-09-25 16:45:37 +01006591 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006592
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006593 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006594 pipe_config->pipe_bpp);
6595
6596 pipe_config->fdi_lanes = lane;
6597
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006598 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006599 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006600
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006601 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6602 intel_crtc->pipe, pipe_config);
6603 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006604 pipe_config->pipe_bpp -= 2*3;
6605 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6606 pipe_config->pipe_bpp);
6607 needs_recompute = true;
6608 pipe_config->bw_constrained = true;
6609
6610 goto retry;
6611 }
6612
6613 if (needs_recompute)
6614 return RETRY;
6615
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006616 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006617}
6618
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006619static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6620 struct intel_crtc_state *pipe_config)
6621{
6622 if (pipe_config->pipe_bpp > 24)
6623 return false;
6624
6625 /* HSW can handle pixel rate up to cdclk? */
6626 if (IS_HASWELL(dev_priv->dev))
6627 return true;
6628
6629 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006630 * We compare against max which means we must take
6631 * the increased cdclk requirement into account when
6632 * calculating the new cdclk.
6633 *
6634 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006635 */
6636 return ilk_pipe_pixel_rate(pipe_config) <=
6637 dev_priv->max_cdclk_freq * 95 / 100;
6638}
6639
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006640static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006641 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006642{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006643 struct drm_device *dev = crtc->base.dev;
6644 struct drm_i915_private *dev_priv = dev->dev_private;
6645
Jani Nikulad330a952014-01-21 11:24:25 +02006646 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006647 hsw_crtc_supports_ips(crtc) &&
6648 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006649}
6650
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006651static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6652{
6653 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6654
6655 /* GDG double wide on either pipe, otherwise pipe A only */
6656 return INTEL_INFO(dev_priv)->gen < 4 &&
6657 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6658}
6659
Daniel Vettera43f6e02013-06-07 23:10:32 +02006660static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006661 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006662{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006663 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006664 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006665 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006666
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006667 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006668 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006669 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006670
6671 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006672 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006673 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006674 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006675 if (intel_crtc_supports_double_wide(crtc) &&
6676 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006677 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006678 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006679 }
6680
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006681 if (adjusted_mode->crtc_clock > clock_limit) {
6682 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6683 adjusted_mode->crtc_clock, clock_limit,
6684 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006685 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006686 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006687 }
Chris Wilson89749352010-09-12 18:25:19 +01006688
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006689 /*
6690 * Pipe horizontal size must be even in:
6691 * - DVO ganged mode
6692 * - LVDS dual channel mode
6693 * - Double wide pipe
6694 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006695 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006696 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6697 pipe_config->pipe_src_w &= ~1;
6698
Damien Lespiau8693a822013-05-03 18:48:11 +01006699 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6700 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006701 */
6702 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006703 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006704 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006705
Damien Lespiauf5adf942013-06-24 18:29:34 +01006706 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006707 hsw_compute_ips_config(crtc, pipe_config);
6708
Daniel Vetter877d48d2013-04-19 11:24:43 +02006709 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006710 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006711
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006712 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006713}
6714
Ville Syrjälä1652d192015-03-31 14:12:01 +03006715static int skylake_get_display_clock_speed(struct drm_device *dev)
6716{
6717 struct drm_i915_private *dev_priv = to_i915(dev);
6718 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6719 uint32_t cdctl = I915_READ(CDCLK_CTL);
6720 uint32_t linkrate;
6721
Damien Lespiau414355a2015-06-04 18:21:31 +01006722 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006723 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006724
6725 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6726 return 540000;
6727
6728 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006729 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006730
Damien Lespiau71cd8422015-04-30 16:39:17 +01006731 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6732 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006733 /* vco 8640 */
6734 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6735 case CDCLK_FREQ_450_432:
6736 return 432000;
6737 case CDCLK_FREQ_337_308:
6738 return 308570;
6739 case CDCLK_FREQ_675_617:
6740 return 617140;
6741 default:
6742 WARN(1, "Unknown cd freq selection\n");
6743 }
6744 } else {
6745 /* vco 8100 */
6746 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6747 case CDCLK_FREQ_450_432:
6748 return 450000;
6749 case CDCLK_FREQ_337_308:
6750 return 337500;
6751 case CDCLK_FREQ_675_617:
6752 return 675000;
6753 default:
6754 WARN(1, "Unknown cd freq selection\n");
6755 }
6756 }
6757
6758 /* error case, do as if DPLL0 isn't enabled */
6759 return 24000;
6760}
6761
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006762static int broxton_get_display_clock_speed(struct drm_device *dev)
6763{
6764 struct drm_i915_private *dev_priv = to_i915(dev);
6765 uint32_t cdctl = I915_READ(CDCLK_CTL);
6766 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6767 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6768 int cdclk;
6769
6770 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6771 return 19200;
6772
6773 cdclk = 19200 * pll_ratio / 2;
6774
6775 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6776 case BXT_CDCLK_CD2X_DIV_SEL_1:
6777 return cdclk; /* 576MHz or 624MHz */
6778 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6779 return cdclk * 2 / 3; /* 384MHz */
6780 case BXT_CDCLK_CD2X_DIV_SEL_2:
6781 return cdclk / 2; /* 288MHz */
6782 case BXT_CDCLK_CD2X_DIV_SEL_4:
6783 return cdclk / 4; /* 144MHz */
6784 }
6785
6786 /* error case, do as if DE PLL isn't enabled */
6787 return 19200;
6788}
6789
Ville Syrjälä1652d192015-03-31 14:12:01 +03006790static int broadwell_get_display_clock_speed(struct drm_device *dev)
6791{
6792 struct drm_i915_private *dev_priv = dev->dev_private;
6793 uint32_t lcpll = I915_READ(LCPLL_CTL);
6794 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6795
6796 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6797 return 800000;
6798 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6799 return 450000;
6800 else if (freq == LCPLL_CLK_FREQ_450)
6801 return 450000;
6802 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6803 return 540000;
6804 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6805 return 337500;
6806 else
6807 return 675000;
6808}
6809
6810static int haswell_get_display_clock_speed(struct drm_device *dev)
6811{
6812 struct drm_i915_private *dev_priv = dev->dev_private;
6813 uint32_t lcpll = I915_READ(LCPLL_CTL);
6814 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6815
6816 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6817 return 800000;
6818 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6819 return 450000;
6820 else if (freq == LCPLL_CLK_FREQ_450)
6821 return 450000;
6822 else if (IS_HSW_ULT(dev))
6823 return 337500;
6824 else
6825 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006826}
6827
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006828static int valleyview_get_display_clock_speed(struct drm_device *dev)
6829{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006830 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6831 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006832}
6833
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006834static int ilk_get_display_clock_speed(struct drm_device *dev)
6835{
6836 return 450000;
6837}
6838
Jesse Barnese70236a2009-09-21 10:42:27 -07006839static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006840{
Jesse Barnese70236a2009-09-21 10:42:27 -07006841 return 400000;
6842}
Jesse Barnes79e53942008-11-07 14:24:08 -08006843
Jesse Barnese70236a2009-09-21 10:42:27 -07006844static int i915_get_display_clock_speed(struct drm_device *dev)
6845{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006846 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006847}
Jesse Barnes79e53942008-11-07 14:24:08 -08006848
Jesse Barnese70236a2009-09-21 10:42:27 -07006849static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6850{
6851 return 200000;
6852}
Jesse Barnes79e53942008-11-07 14:24:08 -08006853
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006854static int pnv_get_display_clock_speed(struct drm_device *dev)
6855{
6856 u16 gcfgc = 0;
6857
6858 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6859
6860 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6861 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006862 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006863 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006864 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006865 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006866 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006867 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6868 return 200000;
6869 default:
6870 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6871 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006872 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006873 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006874 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006875 }
6876}
6877
Jesse Barnese70236a2009-09-21 10:42:27 -07006878static int i915gm_get_display_clock_speed(struct drm_device *dev)
6879{
6880 u16 gcfgc = 0;
6881
6882 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6883
6884 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006885 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006886 else {
6887 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6888 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006889 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006890 default:
6891 case GC_DISPLAY_CLOCK_190_200_MHZ:
6892 return 190000;
6893 }
6894 }
6895}
Jesse Barnes79e53942008-11-07 14:24:08 -08006896
Jesse Barnese70236a2009-09-21 10:42:27 -07006897static int i865_get_display_clock_speed(struct drm_device *dev)
6898{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006899 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006900}
6901
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006902static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006903{
6904 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006905
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006906 /*
6907 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6908 * encoding is different :(
6909 * FIXME is this the right way to detect 852GM/852GMV?
6910 */
6911 if (dev->pdev->revision == 0x1)
6912 return 133333;
6913
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006914 pci_bus_read_config_word(dev->pdev->bus,
6915 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6916
Jesse Barnese70236a2009-09-21 10:42:27 -07006917 /* Assume that the hardware is in the high speed state. This
6918 * should be the default.
6919 */
6920 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6921 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006922 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006923 case GC_CLOCK_100_200:
6924 return 200000;
6925 case GC_CLOCK_166_250:
6926 return 250000;
6927 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006928 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006929 case GC_CLOCK_133_266:
6930 case GC_CLOCK_133_266_2:
6931 case GC_CLOCK_166_266:
6932 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006933 }
6934
6935 /* Shouldn't happen */
6936 return 0;
6937}
6938
6939static int i830_get_display_clock_speed(struct drm_device *dev)
6940{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006941 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006942}
6943
Ville Syrjälä34edce22015-05-22 11:22:33 +03006944static unsigned int intel_hpll_vco(struct drm_device *dev)
6945{
6946 struct drm_i915_private *dev_priv = dev->dev_private;
6947 static const unsigned int blb_vco[8] = {
6948 [0] = 3200000,
6949 [1] = 4000000,
6950 [2] = 5333333,
6951 [3] = 4800000,
6952 [4] = 6400000,
6953 };
6954 static const unsigned int pnv_vco[8] = {
6955 [0] = 3200000,
6956 [1] = 4000000,
6957 [2] = 5333333,
6958 [3] = 4800000,
6959 [4] = 2666667,
6960 };
6961 static const unsigned int cl_vco[8] = {
6962 [0] = 3200000,
6963 [1] = 4000000,
6964 [2] = 5333333,
6965 [3] = 6400000,
6966 [4] = 3333333,
6967 [5] = 3566667,
6968 [6] = 4266667,
6969 };
6970 static const unsigned int elk_vco[8] = {
6971 [0] = 3200000,
6972 [1] = 4000000,
6973 [2] = 5333333,
6974 [3] = 4800000,
6975 };
6976 static const unsigned int ctg_vco[8] = {
6977 [0] = 3200000,
6978 [1] = 4000000,
6979 [2] = 5333333,
6980 [3] = 6400000,
6981 [4] = 2666667,
6982 [5] = 4266667,
6983 };
6984 const unsigned int *vco_table;
6985 unsigned int vco;
6986 uint8_t tmp = 0;
6987
6988 /* FIXME other chipsets? */
6989 if (IS_GM45(dev))
6990 vco_table = ctg_vco;
6991 else if (IS_G4X(dev))
6992 vco_table = elk_vco;
6993 else if (IS_CRESTLINE(dev))
6994 vco_table = cl_vco;
6995 else if (IS_PINEVIEW(dev))
6996 vco_table = pnv_vco;
6997 else if (IS_G33(dev))
6998 vco_table = blb_vco;
6999 else
7000 return 0;
7001
7002 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7003
7004 vco = vco_table[tmp & 0x7];
7005 if (vco == 0)
7006 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7007 else
7008 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7009
7010 return vco;
7011}
7012
7013static int gm45_get_display_clock_speed(struct drm_device *dev)
7014{
7015 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7016 uint16_t tmp = 0;
7017
7018 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7019
7020 cdclk_sel = (tmp >> 12) & 0x1;
7021
7022 switch (vco) {
7023 case 2666667:
7024 case 4000000:
7025 case 5333333:
7026 return cdclk_sel ? 333333 : 222222;
7027 case 3200000:
7028 return cdclk_sel ? 320000 : 228571;
7029 default:
7030 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7031 return 222222;
7032 }
7033}
7034
7035static int i965gm_get_display_clock_speed(struct drm_device *dev)
7036{
7037 static const uint8_t div_3200[] = { 16, 10, 8 };
7038 static const uint8_t div_4000[] = { 20, 12, 10 };
7039 static const uint8_t div_5333[] = { 24, 16, 14 };
7040 const uint8_t *div_table;
7041 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7042 uint16_t tmp = 0;
7043
7044 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7045
7046 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7047
7048 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7049 goto fail;
7050
7051 switch (vco) {
7052 case 3200000:
7053 div_table = div_3200;
7054 break;
7055 case 4000000:
7056 div_table = div_4000;
7057 break;
7058 case 5333333:
7059 div_table = div_5333;
7060 break;
7061 default:
7062 goto fail;
7063 }
7064
7065 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7066
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007067fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007068 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7069 return 200000;
7070}
7071
7072static int g33_get_display_clock_speed(struct drm_device *dev)
7073{
7074 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7075 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7076 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7077 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7078 const uint8_t *div_table;
7079 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7080 uint16_t tmp = 0;
7081
7082 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7083
7084 cdclk_sel = (tmp >> 4) & 0x7;
7085
7086 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7087 goto fail;
7088
7089 switch (vco) {
7090 case 3200000:
7091 div_table = div_3200;
7092 break;
7093 case 4000000:
7094 div_table = div_4000;
7095 break;
7096 case 4800000:
7097 div_table = div_4800;
7098 break;
7099 case 5333333:
7100 div_table = div_5333;
7101 break;
7102 default:
7103 goto fail;
7104 }
7105
7106 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7107
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007108fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007109 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7110 return 190476;
7111}
7112
Zhenyu Wang2c072452009-06-05 15:38:42 +08007113static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007114intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007115{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007116 while (*num > DATA_LINK_M_N_MASK ||
7117 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007118 *num >>= 1;
7119 *den >>= 1;
7120 }
7121}
7122
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007123static void compute_m_n(unsigned int m, unsigned int n,
7124 uint32_t *ret_m, uint32_t *ret_n)
7125{
7126 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7127 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7128 intel_reduce_m_n_ratio(ret_m, ret_n);
7129}
7130
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007131void
7132intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7133 int pixel_clock, int link_clock,
7134 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007135{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007136 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007137
7138 compute_m_n(bits_per_pixel * pixel_clock,
7139 link_clock * nlanes * 8,
7140 &m_n->gmch_m, &m_n->gmch_n);
7141
7142 compute_m_n(pixel_clock, link_clock,
7143 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007144}
7145
Chris Wilsona7615032011-01-12 17:04:08 +00007146static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7147{
Jani Nikulad330a952014-01-21 11:24:25 +02007148 if (i915.panel_use_ssc >= 0)
7149 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007150 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007151 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007152}
7153
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007154static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7155 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007156{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007157 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007158 struct drm_i915_private *dev_priv = dev->dev_private;
7159 int refclk;
7160
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007161 WARN_ON(!crtc_state->base.state);
7162
Wayne Boyer666a4532015-12-09 12:29:35 -08007163 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007164 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007165 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007166 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007167 refclk = dev_priv->vbt.lvds_ssc_freq;
7168 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007169 } else if (!IS_GEN2(dev)) {
7170 refclk = 96000;
7171 } else {
7172 refclk = 48000;
7173 }
7174
7175 return refclk;
7176}
7177
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007178static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007179{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007180 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007181}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007182
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007183static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7184{
7185 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007186}
7187
Daniel Vetterf47709a2013-03-28 10:42:02 +01007188static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007189 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007190 intel_clock_t *reduced_clock)
7191{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007192 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007193 u32 fp, fp2 = 0;
7194
7195 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007196 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007197 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007198 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007199 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007200 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007201 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007202 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007203 }
7204
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007205 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007206
Daniel Vetterf47709a2013-03-28 10:42:02 +01007207 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007208 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007209 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007210 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007211 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007212 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007213 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007214 }
7215}
7216
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007217static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7218 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007219{
7220 u32 reg_val;
7221
7222 /*
7223 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7224 * and set it to a reasonable value instead.
7225 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007226 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007227 reg_val &= 0xffffff00;
7228 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007229 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007230
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007231 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007232 reg_val &= 0x8cffffff;
7233 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007234 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007235
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007236 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007237 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007238 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007239
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007240 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007241 reg_val &= 0x00ffffff;
7242 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007243 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007244}
7245
Daniel Vetterb5518422013-05-03 11:49:48 +02007246static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7247 struct intel_link_m_n *m_n)
7248{
7249 struct drm_device *dev = crtc->base.dev;
7250 struct drm_i915_private *dev_priv = dev->dev_private;
7251 int pipe = crtc->pipe;
7252
Daniel Vettere3b95f12013-05-03 11:49:49 +02007253 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7254 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7255 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7256 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007257}
7258
7259static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007260 struct intel_link_m_n *m_n,
7261 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007262{
7263 struct drm_device *dev = crtc->base.dev;
7264 struct drm_i915_private *dev_priv = dev->dev_private;
7265 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007266 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007267
7268 if (INTEL_INFO(dev)->gen >= 5) {
7269 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7270 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7271 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7272 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007273 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7274 * for gen < 8) and if DRRS is supported (to make sure the
7275 * registers are not unnecessarily accessed).
7276 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307277 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007278 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007279 I915_WRITE(PIPE_DATA_M2(transcoder),
7280 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7281 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7282 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7283 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7284 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007285 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007286 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7287 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7288 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7289 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007290 }
7291}
7292
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307293void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007294{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307295 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7296
7297 if (m_n == M1_N1) {
7298 dp_m_n = &crtc->config->dp_m_n;
7299 dp_m2_n2 = &crtc->config->dp_m2_n2;
7300 } else if (m_n == M2_N2) {
7301
7302 /*
7303 * M2_N2 registers are not supported. Hence m2_n2 divider value
7304 * needs to be programmed into M1_N1.
7305 */
7306 dp_m_n = &crtc->config->dp_m2_n2;
7307 } else {
7308 DRM_ERROR("Unsupported divider value\n");
7309 return;
7310 }
7311
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007312 if (crtc->config->has_pch_encoder)
7313 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007314 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307315 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007316}
7317
Daniel Vetter251ac862015-06-18 10:30:24 +02007318static void vlv_compute_dpll(struct intel_crtc *crtc,
7319 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007320{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007321 u32 dpll, dpll_md;
7322
7323 /*
7324 * Enable DPIO clock input. We should never disable the reference
7325 * clock for pipe B, since VGA hotplug / manual detection depends
7326 * on it.
7327 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007328 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7329 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007330 /* We should never disable this, set it here for state tracking */
7331 if (crtc->pipe == PIPE_B)
7332 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7333 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007334 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007335
Ville Syrjäläd288f652014-10-28 13:20:22 +02007336 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007337 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007338 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007339}
7340
Ville Syrjäläd288f652014-10-28 13:20:22 +02007341static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007342 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007343{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007344 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007345 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007346 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007347 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007348 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007349 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007350
Ville Syrjäläa5805162015-05-26 20:42:30 +03007351 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007352
Ville Syrjäläd288f652014-10-28 13:20:22 +02007353 bestn = pipe_config->dpll.n;
7354 bestm1 = pipe_config->dpll.m1;
7355 bestm2 = pipe_config->dpll.m2;
7356 bestp1 = pipe_config->dpll.p1;
7357 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007358
Jesse Barnes89b667f2013-04-18 14:51:36 -07007359 /* See eDP HDMI DPIO driver vbios notes doc */
7360
7361 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007362 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007363 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007364
7365 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007366 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007367
7368 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007369 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007370 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007371 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007372
7373 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007374 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007375
7376 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007377 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7378 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7379 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007380 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007381
7382 /*
7383 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7384 * but we don't support that).
7385 * Note: don't use the DAC post divider as it seems unstable.
7386 */
7387 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007388 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007389
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007390 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007391 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007392
Jesse Barnes89b667f2013-04-18 14:51:36 -07007393 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007394 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007395 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7396 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007397 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007398 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007399 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007400 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007401 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007402
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007403 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007404 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007405 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007406 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007407 0x0df40000);
7408 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007409 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007410 0x0df70000);
7411 } else { /* HDMI or VGA */
7412 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007413 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007414 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007415 0x0df70000);
7416 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007417 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007418 0x0df40000);
7419 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007420
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007421 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007422 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7424 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007425 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007426 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007427
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007428 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007429 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007430}
7431
Daniel Vetter251ac862015-06-18 10:30:24 +02007432static void chv_compute_dpll(struct intel_crtc *crtc,
7433 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007434{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007435 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7436 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007437 DPLL_VCO_ENABLE;
7438 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007439 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007440
Ville Syrjäläd288f652014-10-28 13:20:22 +02007441 pipe_config->dpll_hw_state.dpll_md =
7442 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007443}
7444
Ville Syrjäläd288f652014-10-28 13:20:22 +02007445static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007446 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007447{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007448 struct drm_device *dev = crtc->base.dev;
7449 struct drm_i915_private *dev_priv = dev->dev_private;
7450 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007451 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007452 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307453 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007454 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307455 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307456 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007457
Ville Syrjäläd288f652014-10-28 13:20:22 +02007458 bestn = pipe_config->dpll.n;
7459 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7460 bestm1 = pipe_config->dpll.m1;
7461 bestm2 = pipe_config->dpll.m2 >> 22;
7462 bestp1 = pipe_config->dpll.p1;
7463 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307464 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307465 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307466 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007467
7468 /*
7469 * Enable Refclk and SSC
7470 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007471 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007472 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007473
Ville Syrjäläa5805162015-05-26 20:42:30 +03007474 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007475
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007476 /* p1 and p2 divider */
7477 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7478 5 << DPIO_CHV_S1_DIV_SHIFT |
7479 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7480 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7481 1 << DPIO_CHV_K_DIV_SHIFT);
7482
7483 /* Feedback post-divider - m2 */
7484 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7485
7486 /* Feedback refclk divider - n and m1 */
7487 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7488 DPIO_CHV_M1_DIV_BY_2 |
7489 1 << DPIO_CHV_N_DIV_SHIFT);
7490
7491 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007492 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007493
7494 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307495 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7496 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7497 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7498 if (bestm2_frac)
7499 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7500 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007501
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307502 /* Program digital lock detect threshold */
7503 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7504 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7505 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7506 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7507 if (!bestm2_frac)
7508 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7509 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7510
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007511 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307512 if (vco == 5400000) {
7513 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7514 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7515 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7516 tribuf_calcntr = 0x9;
7517 } else if (vco <= 6200000) {
7518 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7519 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7520 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7521 tribuf_calcntr = 0x9;
7522 } else if (vco <= 6480000) {
7523 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7524 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7525 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7526 tribuf_calcntr = 0x8;
7527 } else {
7528 /* Not supported. Apply the same limits as in the max case */
7529 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7530 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7531 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7532 tribuf_calcntr = 0;
7533 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007534 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7535
Ville Syrjälä968040b2015-03-11 22:52:08 +02007536 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307537 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7538 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7539 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7540
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007541 /* AFC Recal */
7542 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7543 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7544 DPIO_AFC_RECAL);
7545
Ville Syrjäläa5805162015-05-26 20:42:30 +03007546 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007547}
7548
Ville Syrjäläd288f652014-10-28 13:20:22 +02007549/**
7550 * vlv_force_pll_on - forcibly enable just the PLL
7551 * @dev_priv: i915 private structure
7552 * @pipe: pipe PLL to enable
7553 * @dpll: PLL configuration
7554 *
7555 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7556 * in cases where we need the PLL enabled even when @pipe is not going to
7557 * be enabled.
7558 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007559int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7560 const struct dpll *dpll)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007561{
7562 struct intel_crtc *crtc =
7563 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007564 struct intel_crtc_state *pipe_config;
7565
7566 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7567 if (!pipe_config)
7568 return -ENOMEM;
7569
7570 pipe_config->base.crtc = &crtc->base;
7571 pipe_config->pixel_multiplier = 1;
7572 pipe_config->dpll = *dpll;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007573
7574 if (IS_CHERRYVIEW(dev)) {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007575 chv_compute_dpll(crtc, pipe_config);
7576 chv_prepare_pll(crtc, pipe_config);
7577 chv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007578 } else {
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007579 vlv_compute_dpll(crtc, pipe_config);
7580 vlv_prepare_pll(crtc, pipe_config);
7581 vlv_enable_pll(crtc, pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007582 }
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +00007583
7584 kfree(pipe_config);
7585
7586 return 0;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007587}
7588
7589/**
7590 * vlv_force_pll_off - forcibly disable just the PLL
7591 * @dev_priv: i915 private structure
7592 * @pipe: pipe PLL to disable
7593 *
7594 * Disable the PLL for @pipe. To be used in cases where we need
7595 * the PLL enabled even when @pipe is not going to be enabled.
7596 */
7597void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7598{
7599 if (IS_CHERRYVIEW(dev))
7600 chv_disable_pll(to_i915(dev), pipe);
7601 else
7602 vlv_disable_pll(to_i915(dev), pipe);
7603}
7604
Daniel Vetter251ac862015-06-18 10:30:24 +02007605static void i9xx_compute_dpll(struct intel_crtc *crtc,
7606 struct intel_crtc_state *crtc_state,
7607 intel_clock_t *reduced_clock,
7608 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007609{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007610 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007611 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007612 u32 dpll;
7613 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007614 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007615
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007616 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307617
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007618 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7619 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007620
7621 dpll = DPLL_VGA_MODE_DIS;
7622
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007623 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007624 dpll |= DPLLB_MODE_LVDS;
7625 else
7626 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007627
Daniel Vetteref1b4602013-06-01 17:17:04 +02007628 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007629 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007630 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007631 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007632
7633 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007634 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007635
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007636 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007637 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007638
7639 /* compute bitmask from p1 value */
7640 if (IS_PINEVIEW(dev))
7641 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7642 else {
7643 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7644 if (IS_G4X(dev) && reduced_clock)
7645 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7646 }
7647 switch (clock->p2) {
7648 case 5:
7649 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7650 break;
7651 case 7:
7652 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7653 break;
7654 case 10:
7655 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7656 break;
7657 case 14:
7658 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7659 break;
7660 }
7661 if (INTEL_INFO(dev)->gen >= 4)
7662 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7663
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007664 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007665 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007666 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007667 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7668 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7669 else
7670 dpll |= PLL_REF_INPUT_DREFCLK;
7671
7672 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007673 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007674
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007675 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007676 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007677 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007678 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007679 }
7680}
7681
Daniel Vetter251ac862015-06-18 10:30:24 +02007682static void i8xx_compute_dpll(struct intel_crtc *crtc,
7683 struct intel_crtc_state *crtc_state,
7684 intel_clock_t *reduced_clock,
7685 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007686{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007687 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007688 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007689 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007690 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007691
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007692 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307693
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007694 dpll = DPLL_VGA_MODE_DIS;
7695
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007696 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007697 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7698 } else {
7699 if (clock->p1 == 2)
7700 dpll |= PLL_P1_DIVIDE_BY_TWO;
7701 else
7702 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7703 if (clock->p2 == 4)
7704 dpll |= PLL_P2_DIVIDE_BY_4;
7705 }
7706
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007707 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007708 dpll |= DPLL_DVO_2X_MODE;
7709
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007710 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007711 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7712 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7713 else
7714 dpll |= PLL_REF_INPUT_DREFCLK;
7715
7716 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007717 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007718}
7719
Daniel Vetter8a654f32013-06-01 17:16:22 +02007720static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007721{
7722 struct drm_device *dev = intel_crtc->base.dev;
7723 struct drm_i915_private *dev_priv = dev->dev_private;
7724 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007725 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007726 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007727 uint32_t crtc_vtotal, crtc_vblank_end;
7728 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007729
7730 /* We need to be careful not to changed the adjusted mode, for otherwise
7731 * the hw state checker will get angry at the mismatch. */
7732 crtc_vtotal = adjusted_mode->crtc_vtotal;
7733 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007734
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007735 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007736 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007737 crtc_vtotal -= 1;
7738 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007739
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007740 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007741 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7742 else
7743 vsyncshift = adjusted_mode->crtc_hsync_start -
7744 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007745 if (vsyncshift < 0)
7746 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007747 }
7748
7749 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007750 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007751
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007752 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007753 (adjusted_mode->crtc_hdisplay - 1) |
7754 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007755 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007756 (adjusted_mode->crtc_hblank_start - 1) |
7757 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007758 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007759 (adjusted_mode->crtc_hsync_start - 1) |
7760 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7761
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007762 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007763 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007764 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007765 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007766 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007767 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007768 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007769 (adjusted_mode->crtc_vsync_start - 1) |
7770 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7771
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007772 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7773 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7774 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7775 * bits. */
7776 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7777 (pipe == PIPE_B || pipe == PIPE_C))
7778 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7779
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007780 /* pipesrc controls the size that is scaled from, which should
7781 * always be the user's requested size.
7782 */
7783 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007784 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7785 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007786}
7787
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007788static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007789 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007790{
7791 struct drm_device *dev = crtc->base.dev;
7792 struct drm_i915_private *dev_priv = dev->dev_private;
7793 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7794 uint32_t tmp;
7795
7796 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007797 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7798 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007799 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007800 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7801 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007802 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007803 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7804 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007805
7806 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007807 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7808 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007809 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007810 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7811 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007812 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007813 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7814 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007815
7816 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007817 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7818 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7819 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007820 }
7821
7822 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007823 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7824 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7825
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007826 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7827 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007828}
7829
Daniel Vetterf6a83282014-02-11 15:28:57 -08007830void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007831 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007832{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007833 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7834 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7835 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7836 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007837
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007838 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7839 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7840 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7841 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007842
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007843 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007844 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007845
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007846 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7847 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007848
7849 mode->hsync = drm_mode_hsync(mode);
7850 mode->vrefresh = drm_mode_vrefresh(mode);
7851 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007852}
7853
Daniel Vetter84b046f2013-02-19 18:48:54 +01007854static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7855{
7856 struct drm_device *dev = intel_crtc->base.dev;
7857 struct drm_i915_private *dev_priv = dev->dev_private;
7858 uint32_t pipeconf;
7859
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007860 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007861
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007862 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7863 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7864 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007865
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007866 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007867 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007868
Daniel Vetterff9ce462013-04-24 14:57:17 +02007869 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007870 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007871 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007872 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007873 pipeconf |= PIPECONF_DITHER_EN |
7874 PIPECONF_DITHER_TYPE_SP;
7875
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007876 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007877 case 18:
7878 pipeconf |= PIPECONF_6BPC;
7879 break;
7880 case 24:
7881 pipeconf |= PIPECONF_8BPC;
7882 break;
7883 case 30:
7884 pipeconf |= PIPECONF_10BPC;
7885 break;
7886 default:
7887 /* Case prevented by intel_choose_pipe_bpp_dither. */
7888 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007889 }
7890 }
7891
7892 if (HAS_PIPE_CXSR(dev)) {
7893 if (intel_crtc->lowfreq_avail) {
7894 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7895 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7896 } else {
7897 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007898 }
7899 }
7900
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007901 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007902 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007903 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007904 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7905 else
7906 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7907 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007908 pipeconf |= PIPECONF_PROGRESSIVE;
7909
Wayne Boyer666a4532015-12-09 12:29:35 -08007910 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
7911 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007912 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007913
Daniel Vetter84b046f2013-02-19 18:48:54 +01007914 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7915 POSTING_READ(PIPECONF(intel_crtc->pipe));
7916}
7917
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007918static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7919 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007920{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007921 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007922 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007923 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007924 intel_clock_t clock;
7925 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08007926 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007927 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007928 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007929 struct drm_connector_state *connector_state;
7930 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007931
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007932 memset(&crtc_state->dpll_hw_state, 0,
7933 sizeof(crtc_state->dpll_hw_state));
7934
Jani Nikulaa65347b2015-11-27 12:21:46 +02007935 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007936 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007937
Jani Nikulaa65347b2015-11-27 12:21:46 +02007938 for_each_connector_in_state(state, connector, connector_state, i) {
7939 if (connector_state->crtc == &crtc->base)
7940 num_connectors++;
7941 }
7942
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007943 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007944 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007945
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007946 /*
7947 * Returns a set of divisors for the desired target clock with
7948 * the given refclk, or FALSE. The returned values represent
7949 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7950 * 2) / p1 / p2.
7951 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007952 limit = intel_limit(crtc_state, refclk);
7953 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007954 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007955 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007956 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007957 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7958 return -EINVAL;
7959 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007960
Jani Nikulaf2335332013-09-13 11:03:09 +03007961 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007962 crtc_state->dpll.n = clock.n;
7963 crtc_state->dpll.m1 = clock.m1;
7964 crtc_state->dpll.m2 = clock.m2;
7965 crtc_state->dpll.p1 = clock.p1;
7966 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007967 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007968
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007969 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007970 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007971 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007972 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007973 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007974 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007975 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007976 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007977 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007978 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007979 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007980
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007981 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007982}
7983
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007984static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007985 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007986{
7987 struct drm_device *dev = crtc->base.dev;
7988 struct drm_i915_private *dev_priv = dev->dev_private;
7989 uint32_t tmp;
7990
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007991 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7992 return;
7993
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007994 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007995 if (!(tmp & PFIT_ENABLE))
7996 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007997
Daniel Vetter06922822013-07-11 13:35:40 +02007998 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007999 if (INTEL_INFO(dev)->gen < 4) {
8000 if (crtc->pipe != PIPE_B)
8001 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008002 } else {
8003 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8004 return;
8005 }
8006
Daniel Vetter06922822013-07-11 13:35:40 +02008007 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008008 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8009 if (INTEL_INFO(dev)->gen < 5)
8010 pipe_config->gmch_pfit.lvds_border_bits =
8011 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8012}
8013
Jesse Barnesacbec812013-09-20 11:29:32 -07008014static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008015 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008016{
8017 struct drm_device *dev = crtc->base.dev;
8018 struct drm_i915_private *dev_priv = dev->dev_private;
8019 int pipe = pipe_config->cpu_transcoder;
8020 intel_clock_t clock;
8021 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008022 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008023
Shobhit Kumarf573de52014-07-30 20:32:37 +05308024 /* In case of MIPI DPLL will not even be used */
8025 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8026 return;
8027
Ville Syrjäläa5805162015-05-26 20:42:30 +03008028 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008029 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008030 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008031
8032 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8033 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8034 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8035 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8036 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8037
Imre Deakdccbea32015-06-22 23:35:51 +03008038 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008039}
8040
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008041static void
8042i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8043 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008044{
8045 struct drm_device *dev = crtc->base.dev;
8046 struct drm_i915_private *dev_priv = dev->dev_private;
8047 u32 val, base, offset;
8048 int pipe = crtc->pipe, plane = crtc->plane;
8049 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008050 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008051 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008052 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008053
Damien Lespiau42a7b082015-02-05 19:35:13 +00008054 val = I915_READ(DSPCNTR(plane));
8055 if (!(val & DISPLAY_PLANE_ENABLE))
8056 return;
8057
Damien Lespiaud9806c92015-01-21 14:07:19 +00008058 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008059 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008060 DRM_DEBUG_KMS("failed to alloc fb\n");
8061 return;
8062 }
8063
Damien Lespiau1b842c82015-01-21 13:50:54 +00008064 fb = &intel_fb->base;
8065
Daniel Vetter18c52472015-02-10 17:16:09 +00008066 if (INTEL_INFO(dev)->gen >= 4) {
8067 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008068 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008069 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8070 }
8071 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008072
8073 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008074 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008075 fb->pixel_format = fourcc;
8076 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008077
8078 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008079 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008080 offset = I915_READ(DSPTILEOFF(plane));
8081 else
8082 offset = I915_READ(DSPLINOFF(plane));
8083 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8084 } else {
8085 base = I915_READ(DSPADDR(plane));
8086 }
8087 plane_config->base = base;
8088
8089 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008090 fb->width = ((val >> 16) & 0xfff) + 1;
8091 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008092
8093 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008094 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008095
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008096 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008097 fb->pixel_format,
8098 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008099
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008100 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008101
Damien Lespiau2844a922015-01-20 12:51:48 +00008102 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8103 pipe_name(pipe), plane, fb->width, fb->height,
8104 fb->bits_per_pixel, base, fb->pitches[0],
8105 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008106
Damien Lespiau2d140302015-02-05 17:22:18 +00008107 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008108}
8109
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008110static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008111 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008112{
8113 struct drm_device *dev = crtc->base.dev;
8114 struct drm_i915_private *dev_priv = dev->dev_private;
8115 int pipe = pipe_config->cpu_transcoder;
8116 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8117 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008118 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008119 int refclk = 100000;
8120
Ville Syrjäläa5805162015-05-26 20:42:30 +03008121 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008122 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8123 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8124 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8125 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008126 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008127 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008128
8129 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008130 clock.m2 = (pll_dw0 & 0xff) << 22;
8131 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8132 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008133 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8134 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8135 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8136
Imre Deakdccbea32015-06-22 23:35:51 +03008137 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008138}
8139
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008140static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008141 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008142{
8143 struct drm_device *dev = crtc->base.dev;
8144 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02008145 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008146 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02008147 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008148
Imre Deak17290502016-02-12 18:55:11 +02008149 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8150 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02008151 return false;
8152
Daniel Vettere143a212013-07-04 12:01:15 +02008153 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008154 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008155
Imre Deak17290502016-02-12 18:55:11 +02008156 ret = false;
8157
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008158 tmp = I915_READ(PIPECONF(crtc->pipe));
8159 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02008160 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008161
Wayne Boyer666a4532015-12-09 12:29:35 -08008162 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008163 switch (tmp & PIPECONF_BPC_MASK) {
8164 case PIPECONF_6BPC:
8165 pipe_config->pipe_bpp = 18;
8166 break;
8167 case PIPECONF_8BPC:
8168 pipe_config->pipe_bpp = 24;
8169 break;
8170 case PIPECONF_10BPC:
8171 pipe_config->pipe_bpp = 30;
8172 break;
8173 default:
8174 break;
8175 }
8176 }
8177
Wayne Boyer666a4532015-12-09 12:29:35 -08008178 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8179 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008180 pipe_config->limited_color_range = true;
8181
Ville Syrjälä282740f2013-09-04 18:30:03 +03008182 if (INTEL_INFO(dev)->gen < 4)
8183 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8184
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008185 intel_get_pipe_timings(crtc, pipe_config);
8186
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008187 i9xx_get_pfit_config(crtc, pipe_config);
8188
Daniel Vetter6c49f242013-06-06 12:45:25 +02008189 if (INTEL_INFO(dev)->gen >= 4) {
8190 tmp = I915_READ(DPLL_MD(crtc->pipe));
8191 pipe_config->pixel_multiplier =
8192 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8193 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008194 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008195 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8196 tmp = I915_READ(DPLL(crtc->pipe));
8197 pipe_config->pixel_multiplier =
8198 ((tmp & SDVO_MULTIPLIER_MASK)
8199 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8200 } else {
8201 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8202 * port and will be fixed up in the encoder->get_config
8203 * function. */
8204 pipe_config->pixel_multiplier = 1;
8205 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008206 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008207 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008208 /*
8209 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8210 * on 830. Filter it out here so that we don't
8211 * report errors due to that.
8212 */
8213 if (IS_I830(dev))
8214 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8215
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008216 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8217 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008218 } else {
8219 /* Mask out read-only status bits. */
8220 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8221 DPLL_PORTC_READY_MASK |
8222 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008223 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008224
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008225 if (IS_CHERRYVIEW(dev))
8226 chv_crtc_clock_get(crtc, pipe_config);
8227 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008228 vlv_crtc_clock_get(crtc, pipe_config);
8229 else
8230 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008231
Ville Syrjälä0f646142015-08-26 19:39:18 +03008232 /*
8233 * Normally the dotclock is filled in by the encoder .get_config()
8234 * but in case the pipe is enabled w/o any ports we need a sane
8235 * default.
8236 */
8237 pipe_config->base.adjusted_mode.crtc_clock =
8238 pipe_config->port_clock / pipe_config->pixel_multiplier;
8239
Imre Deak17290502016-02-12 18:55:11 +02008240 ret = true;
8241
8242out:
8243 intel_display_power_put(dev_priv, power_domain);
8244
8245 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008246}
8247
Paulo Zanonidde86e22012-12-01 12:04:25 -02008248static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008249{
8250 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008251 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008253 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008254 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008255 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008256 bool has_ck505 = false;
8257 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008258
8259 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008260 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008261 switch (encoder->type) {
8262 case INTEL_OUTPUT_LVDS:
8263 has_panel = true;
8264 has_lvds = true;
8265 break;
8266 case INTEL_OUTPUT_EDP:
8267 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008268 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008269 has_cpu_edp = true;
8270 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008271 default:
8272 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008273 }
8274 }
8275
Keith Packard99eb6a02011-09-26 14:29:12 -07008276 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008277 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008278 can_ssc = has_ck505;
8279 } else {
8280 has_ck505 = false;
8281 can_ssc = true;
8282 }
8283
Imre Deak2de69052013-05-08 13:14:04 +03008284 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8285 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008286
8287 /* Ironlake: try to setup display ref clock before DPLL
8288 * enabling. This is only under driver's control after
8289 * PCH B stepping, previous chipset stepping should be
8290 * ignoring this setting.
8291 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008292 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008293
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008294 /* As we must carefully and slowly disable/enable each source in turn,
8295 * compute the final state we want first and check if we need to
8296 * make any changes at all.
8297 */
8298 final = val;
8299 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008300 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008301 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008302 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008303 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8304
8305 final &= ~DREF_SSC_SOURCE_MASK;
8306 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8307 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008308
Keith Packard199e5d72011-09-22 12:01:57 -07008309 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008310 final |= DREF_SSC_SOURCE_ENABLE;
8311
8312 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8313 final |= DREF_SSC1_ENABLE;
8314
8315 if (has_cpu_edp) {
8316 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8317 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8318 else
8319 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8320 } else
8321 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8322 } else {
8323 final |= DREF_SSC_SOURCE_DISABLE;
8324 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8325 }
8326
8327 if (final == val)
8328 return;
8329
8330 /* Always enable nonspread source */
8331 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8332
8333 if (has_ck505)
8334 val |= DREF_NONSPREAD_CK505_ENABLE;
8335 else
8336 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8337
8338 if (has_panel) {
8339 val &= ~DREF_SSC_SOURCE_MASK;
8340 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008341
Keith Packard199e5d72011-09-22 12:01:57 -07008342 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008343 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008344 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008345 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008346 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008347 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008348
8349 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008350 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008351 POSTING_READ(PCH_DREF_CONTROL);
8352 udelay(200);
8353
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008354 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008355
8356 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008357 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008358 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008359 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008360 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008361 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008362 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008363 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008364 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008365
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008366 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008367 POSTING_READ(PCH_DREF_CONTROL);
8368 udelay(200);
8369 } else {
8370 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8371
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008372 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008373
8374 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008375 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008376
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008377 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008378 POSTING_READ(PCH_DREF_CONTROL);
8379 udelay(200);
8380
8381 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008382 val &= ~DREF_SSC_SOURCE_MASK;
8383 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008384
8385 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008386 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008387
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008388 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008389 POSTING_READ(PCH_DREF_CONTROL);
8390 udelay(200);
8391 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008392
8393 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008394}
8395
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008396static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008397{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008398 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008399
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008400 tmp = I915_READ(SOUTH_CHICKEN2);
8401 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8402 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008403
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008404 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8405 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8406 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008407
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008408 tmp = I915_READ(SOUTH_CHICKEN2);
8409 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8410 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008411
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008412 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8413 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8414 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008415}
8416
8417/* WaMPhyProgramming:hsw */
8418static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8419{
8420 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008421
8422 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8423 tmp &= ~(0xFF << 24);
8424 tmp |= (0x12 << 24);
8425 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8426
Paulo Zanonidde86e22012-12-01 12:04:25 -02008427 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8428 tmp |= (1 << 11);
8429 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8430
8431 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8432 tmp |= (1 << 11);
8433 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8434
Paulo Zanonidde86e22012-12-01 12:04:25 -02008435 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8436 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8437 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8438
8439 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8440 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8441 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8442
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008443 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8444 tmp &= ~(7 << 13);
8445 tmp |= (5 << 13);
8446 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008447
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008448 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8449 tmp &= ~(7 << 13);
8450 tmp |= (5 << 13);
8451 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008452
8453 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8454 tmp &= ~0xFF;
8455 tmp |= 0x1C;
8456 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8457
8458 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8459 tmp &= ~0xFF;
8460 tmp |= 0x1C;
8461 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8462
8463 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8464 tmp &= ~(0xFF << 16);
8465 tmp |= (0x1C << 16);
8466 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8467
8468 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8469 tmp &= ~(0xFF << 16);
8470 tmp |= (0x1C << 16);
8471 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8472
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008473 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8474 tmp |= (1 << 27);
8475 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008476
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008477 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8478 tmp |= (1 << 27);
8479 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008480
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008481 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8482 tmp &= ~(0xF << 28);
8483 tmp |= (4 << 28);
8484 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008485
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008486 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8487 tmp &= ~(0xF << 28);
8488 tmp |= (4 << 28);
8489 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008490}
8491
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008492/* Implements 3 different sequences from BSpec chapter "Display iCLK
8493 * Programming" based on the parameters passed:
8494 * - Sequence to enable CLKOUT_DP
8495 * - Sequence to enable CLKOUT_DP without spread
8496 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8497 */
8498static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8499 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008500{
8501 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008502 uint32_t reg, tmp;
8503
8504 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8505 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008506 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008507 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008508
Ville Syrjäläa5805162015-05-26 20:42:30 +03008509 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008510
8511 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8512 tmp &= ~SBI_SSCCTL_DISABLE;
8513 tmp |= SBI_SSCCTL_PATHALT;
8514 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8515
8516 udelay(24);
8517
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008518 if (with_spread) {
8519 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8520 tmp &= ~SBI_SSCCTL_PATHALT;
8521 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008522
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008523 if (with_fdi) {
8524 lpt_reset_fdi_mphy(dev_priv);
8525 lpt_program_fdi_mphy(dev_priv);
8526 }
8527 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008528
Ville Syrjäläc2699522015-08-27 23:55:59 +03008529 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008530 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8531 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8532 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008533
Ville Syrjäläa5805162015-05-26 20:42:30 +03008534 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008535}
8536
Paulo Zanoni47701c32013-07-23 11:19:25 -03008537/* Sequence to disable CLKOUT_DP */
8538static void lpt_disable_clkout_dp(struct drm_device *dev)
8539{
8540 struct drm_i915_private *dev_priv = dev->dev_private;
8541 uint32_t reg, tmp;
8542
Ville Syrjäläa5805162015-05-26 20:42:30 +03008543 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008544
Ville Syrjäläc2699522015-08-27 23:55:59 +03008545 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008546 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8547 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8548 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8549
8550 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8551 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8552 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8553 tmp |= SBI_SSCCTL_PATHALT;
8554 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8555 udelay(32);
8556 }
8557 tmp |= SBI_SSCCTL_DISABLE;
8558 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8559 }
8560
Ville Syrjäläa5805162015-05-26 20:42:30 +03008561 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008562}
8563
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008564#define BEND_IDX(steps) ((50 + (steps)) / 5)
8565
8566static const uint16_t sscdivintphase[] = {
8567 [BEND_IDX( 50)] = 0x3B23,
8568 [BEND_IDX( 45)] = 0x3B23,
8569 [BEND_IDX( 40)] = 0x3C23,
8570 [BEND_IDX( 35)] = 0x3C23,
8571 [BEND_IDX( 30)] = 0x3D23,
8572 [BEND_IDX( 25)] = 0x3D23,
8573 [BEND_IDX( 20)] = 0x3E23,
8574 [BEND_IDX( 15)] = 0x3E23,
8575 [BEND_IDX( 10)] = 0x3F23,
8576 [BEND_IDX( 5)] = 0x3F23,
8577 [BEND_IDX( 0)] = 0x0025,
8578 [BEND_IDX( -5)] = 0x0025,
8579 [BEND_IDX(-10)] = 0x0125,
8580 [BEND_IDX(-15)] = 0x0125,
8581 [BEND_IDX(-20)] = 0x0225,
8582 [BEND_IDX(-25)] = 0x0225,
8583 [BEND_IDX(-30)] = 0x0325,
8584 [BEND_IDX(-35)] = 0x0325,
8585 [BEND_IDX(-40)] = 0x0425,
8586 [BEND_IDX(-45)] = 0x0425,
8587 [BEND_IDX(-50)] = 0x0525,
8588};
8589
8590/*
8591 * Bend CLKOUT_DP
8592 * steps -50 to 50 inclusive, in steps of 5
8593 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8594 * change in clock period = -(steps / 10) * 5.787 ps
8595 */
8596static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8597{
8598 uint32_t tmp;
8599 int idx = BEND_IDX(steps);
8600
8601 if (WARN_ON(steps % 5 != 0))
8602 return;
8603
8604 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8605 return;
8606
8607 mutex_lock(&dev_priv->sb_lock);
8608
8609 if (steps % 10 != 0)
8610 tmp = 0xAAAAAAAB;
8611 else
8612 tmp = 0x00000000;
8613 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8614
8615 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8616 tmp &= 0xffff0000;
8617 tmp |= sscdivintphase[idx];
8618 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8619
8620 mutex_unlock(&dev_priv->sb_lock);
8621}
8622
8623#undef BEND_IDX
8624
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008625static void lpt_init_pch_refclk(struct drm_device *dev)
8626{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008627 struct intel_encoder *encoder;
8628 bool has_vga = false;
8629
Damien Lespiaub2784e12014-08-05 11:29:37 +01008630 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008631 switch (encoder->type) {
8632 case INTEL_OUTPUT_ANALOG:
8633 has_vga = true;
8634 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008635 default:
8636 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008637 }
8638 }
8639
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008640 if (has_vga) {
8641 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008642 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008643 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008644 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008645 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008646}
8647
Paulo Zanonidde86e22012-12-01 12:04:25 -02008648/*
8649 * Initialize reference clocks when the driver loads
8650 */
8651void intel_init_pch_refclk(struct drm_device *dev)
8652{
8653 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8654 ironlake_init_pch_refclk(dev);
8655 else if (HAS_PCH_LPT(dev))
8656 lpt_init_pch_refclk(dev);
8657}
8658
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008659static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008660{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008661 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008662 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008663 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008664 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008665 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008666 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008667 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008668 bool is_lvds = false;
8669
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008670 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008671 if (connector_state->crtc != crtc_state->base.crtc)
8672 continue;
8673
8674 encoder = to_intel_encoder(connector_state->best_encoder);
8675
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008676 switch (encoder->type) {
8677 case INTEL_OUTPUT_LVDS:
8678 is_lvds = true;
8679 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008680 default:
8681 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008682 }
8683 num_connectors++;
8684 }
8685
8686 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008687 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008688 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008689 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008690 }
8691
8692 return 120000;
8693}
8694
Daniel Vetter6ff93602013-04-19 11:24:36 +02008695static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008696{
8697 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8699 int pipe = intel_crtc->pipe;
8700 uint32_t val;
8701
Daniel Vetter78114072013-06-13 00:54:57 +02008702 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008703
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008704 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008705 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008706 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008707 break;
8708 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008709 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008710 break;
8711 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008712 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008713 break;
8714 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008715 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008716 break;
8717 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008718 /* Case prevented by intel_choose_pipe_bpp_dither. */
8719 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008720 }
8721
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008722 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008723 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8724
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008725 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008726 val |= PIPECONF_INTERLACED_ILK;
8727 else
8728 val |= PIPECONF_PROGRESSIVE;
8729
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008730 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008731 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008732
Paulo Zanonic8203562012-09-12 10:06:29 -03008733 I915_WRITE(PIPECONF(pipe), val);
8734 POSTING_READ(PIPECONF(pipe));
8735}
8736
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008737/*
8738 * Set up the pipe CSC unit.
8739 *
8740 * Currently only full range RGB to limited range RGB conversion
8741 * is supported, but eventually this should handle various
8742 * RGB<->YCbCr scenarios as well.
8743 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008744static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008745{
8746 struct drm_device *dev = crtc->dev;
8747 struct drm_i915_private *dev_priv = dev->dev_private;
8748 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8749 int pipe = intel_crtc->pipe;
8750 uint16_t coeff = 0x7800; /* 1.0 */
8751
8752 /*
8753 * TODO: Check what kind of values actually come out of the pipe
8754 * with these coeff/postoff values and adjust to get the best
8755 * accuracy. Perhaps we even need to take the bpc value into
8756 * consideration.
8757 */
8758
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008759 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008760 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8761
8762 /*
8763 * GY/GU and RY/RU should be the other way around according
8764 * to BSpec, but reality doesn't agree. Just set them up in
8765 * a way that results in the correct picture.
8766 */
8767 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8768 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8769
8770 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8771 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8772
8773 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8774 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8775
8776 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8777 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8778 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8779
8780 if (INTEL_INFO(dev)->gen > 6) {
8781 uint16_t postoff = 0;
8782
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008783 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008784 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008785
8786 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8787 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8788 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8789
8790 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8791 } else {
8792 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8793
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008794 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008795 mode |= CSC_BLACK_SCREEN_OFFSET;
8796
8797 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8798 }
8799}
8800
Daniel Vetter6ff93602013-04-19 11:24:36 +02008801static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008802{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008803 struct drm_device *dev = crtc->dev;
8804 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008806 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008807 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008808 uint32_t val;
8809
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008810 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008811
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008812 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008813 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8814
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008815 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008816 val |= PIPECONF_INTERLACED_ILK;
8817 else
8818 val |= PIPECONF_PROGRESSIVE;
8819
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008820 I915_WRITE(PIPECONF(cpu_transcoder), val);
8821 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008822
8823 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8824 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008825
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308826 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008827 val = 0;
8828
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008829 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008830 case 18:
8831 val |= PIPEMISC_DITHER_6_BPC;
8832 break;
8833 case 24:
8834 val |= PIPEMISC_DITHER_8_BPC;
8835 break;
8836 case 30:
8837 val |= PIPEMISC_DITHER_10_BPC;
8838 break;
8839 case 36:
8840 val |= PIPEMISC_DITHER_12_BPC;
8841 break;
8842 default:
8843 /* Case prevented by pipe_config_set_bpp. */
8844 BUG();
8845 }
8846
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008847 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008848 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8849
8850 I915_WRITE(PIPEMISC(pipe), val);
8851 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008852}
8853
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008854static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008855 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008856 intel_clock_t *clock,
8857 bool *has_reduced_clock,
8858 intel_clock_t *reduced_clock)
8859{
8860 struct drm_device *dev = crtc->dev;
8861 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008862 int refclk;
8863 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008864 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008865
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008866 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008867
8868 /*
8869 * Returns a set of divisors for the desired target clock with the given
8870 * refclk, or FALSE. The returned values represent the clock equation:
8871 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8872 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008873 limit = intel_limit(crtc_state, refclk);
8874 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008875 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008876 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008877 if (!ret)
8878 return false;
8879
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008880 return true;
8881}
8882
Paulo Zanonid4b19312012-11-29 11:29:32 -02008883int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8884{
8885 /*
8886 * Account for spread spectrum to avoid
8887 * oversubscribing the link. Max center spread
8888 * is 2.5%; use 5% for safety's sake.
8889 */
8890 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008891 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008892}
8893
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008894static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008895{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008896 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008897}
8898
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008899static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008900 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008901 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008902 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008903{
8904 struct drm_crtc *crtc = &intel_crtc->base;
8905 struct drm_device *dev = crtc->dev;
8906 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008907 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008908 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008909 struct drm_connector_state *connector_state;
8910 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008911 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008912 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008913 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008914
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008915 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008916 if (connector_state->crtc != crtc_state->base.crtc)
8917 continue;
8918
8919 encoder = to_intel_encoder(connector_state->best_encoder);
8920
8921 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008922 case INTEL_OUTPUT_LVDS:
8923 is_lvds = true;
8924 break;
8925 case INTEL_OUTPUT_SDVO:
8926 case INTEL_OUTPUT_HDMI:
8927 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008928 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008929 default:
8930 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008931 }
8932
8933 num_connectors++;
8934 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008935
Chris Wilsonc1858122010-12-03 21:35:48 +00008936 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008937 factor = 21;
8938 if (is_lvds) {
8939 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008940 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008941 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008942 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008943 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008944 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008945
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008946 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008947 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008948
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008949 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8950 *fp2 |= FP_CB_TUNE;
8951
Chris Wilson5eddb702010-09-11 13:48:45 +01008952 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008953
Eric Anholta07d6782011-03-30 13:01:08 -07008954 if (is_lvds)
8955 dpll |= DPLLB_MODE_LVDS;
8956 else
8957 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008958
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008959 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008960 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008961
8962 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008963 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008964 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008965 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008966
Eric Anholta07d6782011-03-30 13:01:08 -07008967 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008968 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008969 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008970 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008971
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008972 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008973 case 5:
8974 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8975 break;
8976 case 7:
8977 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8978 break;
8979 case 10:
8980 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8981 break;
8982 case 14:
8983 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8984 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008985 }
8986
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008987 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008988 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008989 else
8990 dpll |= PLL_REF_INPUT_DREFCLK;
8991
Daniel Vetter959e16d2013-06-05 13:34:21 +02008992 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008993}
8994
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008995static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8996 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008997{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008998 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008999 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009000 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009001 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009002 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009003 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009004
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009005 memset(&crtc_state->dpll_hw_state, 0,
9006 sizeof(crtc_state->dpll_hw_state));
9007
Ville Syrjälä7905df22015-11-25 16:35:30 +02009008 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009009
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009010 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9011 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9012
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009013 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009014 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009015 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009016 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9017 return -EINVAL;
9018 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009019 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009020 if (!crtc_state->clock_set) {
9021 crtc_state->dpll.n = clock.n;
9022 crtc_state->dpll.m1 = clock.m1;
9023 crtc_state->dpll.m2 = clock.m2;
9024 crtc_state->dpll.p1 = clock.p1;
9025 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009026 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009027
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009028 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009029 if (crtc_state->has_pch_encoder) {
9030 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009031 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009032 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009033
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009034 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009035 &fp, &reduced_clock,
9036 has_reduced_clock ? &fp2 : NULL);
9037
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009038 crtc_state->dpll_hw_state.dpll = dpll;
9039 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009040 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009041 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009042 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009043 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009044
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009045 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009046 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009047 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009048 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009049 return -EINVAL;
9050 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009051 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009052
Rodrigo Viviab585de2015-03-24 12:40:09 -07009053 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009054 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009055 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009056 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009057
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009058 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009059}
9060
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009061static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9062 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009063{
9064 struct drm_device *dev = crtc->base.dev;
9065 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009066 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009067
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009068 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9069 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9070 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9071 & ~TU_SIZE_MASK;
9072 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9073 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9074 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9075}
9076
9077static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9078 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009079 struct intel_link_m_n *m_n,
9080 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009081{
9082 struct drm_device *dev = crtc->base.dev;
9083 struct drm_i915_private *dev_priv = dev->dev_private;
9084 enum pipe pipe = crtc->pipe;
9085
9086 if (INTEL_INFO(dev)->gen >= 5) {
9087 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9088 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9089 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9090 & ~TU_SIZE_MASK;
9091 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9092 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9093 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009094 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9095 * gen < 8) and if DRRS is supported (to make sure the
9096 * registers are not unnecessarily read).
9097 */
9098 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009099 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009100 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9101 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9102 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9103 & ~TU_SIZE_MASK;
9104 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9105 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9106 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9107 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009108 } else {
9109 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9110 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9111 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9112 & ~TU_SIZE_MASK;
9113 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9114 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9115 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9116 }
9117}
9118
9119void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009120 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009121{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009122 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009123 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9124 else
9125 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009126 &pipe_config->dp_m_n,
9127 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009128}
9129
Daniel Vetter72419202013-04-04 13:28:53 +02009130static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009131 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009132{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009133 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009134 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009135}
9136
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009137static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009138 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009139{
9140 struct drm_device *dev = crtc->base.dev;
9141 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009142 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9143 uint32_t ps_ctrl = 0;
9144 int id = -1;
9145 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009146
Chandra Kondurua1b22782015-04-07 15:28:45 -07009147 /* find scaler attached to this pipe */
9148 for (i = 0; i < crtc->num_scalers; i++) {
9149 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9150 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9151 id = i;
9152 pipe_config->pch_pfit.enabled = true;
9153 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9154 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9155 break;
9156 }
9157 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009158
Chandra Kondurua1b22782015-04-07 15:28:45 -07009159 scaler_state->scaler_id = id;
9160 if (id >= 0) {
9161 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9162 } else {
9163 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009164 }
9165}
9166
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009167static void
9168skylake_get_initial_plane_config(struct intel_crtc *crtc,
9169 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009170{
9171 struct drm_device *dev = crtc->base.dev;
9172 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009173 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009174 int pipe = crtc->pipe;
9175 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009176 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009177 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009178 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009179
Damien Lespiaud9806c92015-01-21 14:07:19 +00009180 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009181 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009182 DRM_DEBUG_KMS("failed to alloc fb\n");
9183 return;
9184 }
9185
Damien Lespiau1b842c82015-01-21 13:50:54 +00009186 fb = &intel_fb->base;
9187
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009188 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009189 if (!(val & PLANE_CTL_ENABLE))
9190 goto error;
9191
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009192 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9193 fourcc = skl_format_to_fourcc(pixel_format,
9194 val & PLANE_CTL_ORDER_RGBX,
9195 val & PLANE_CTL_ALPHA_MASK);
9196 fb->pixel_format = fourcc;
9197 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9198
Damien Lespiau40f46282015-02-27 11:15:21 +00009199 tiling = val & PLANE_CTL_TILED_MASK;
9200 switch (tiling) {
9201 case PLANE_CTL_TILED_LINEAR:
9202 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9203 break;
9204 case PLANE_CTL_TILED_X:
9205 plane_config->tiling = I915_TILING_X;
9206 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9207 break;
9208 case PLANE_CTL_TILED_Y:
9209 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9210 break;
9211 case PLANE_CTL_TILED_YF:
9212 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9213 break;
9214 default:
9215 MISSING_CASE(tiling);
9216 goto error;
9217 }
9218
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009219 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9220 plane_config->base = base;
9221
9222 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9223
9224 val = I915_READ(PLANE_SIZE(pipe, 0));
9225 fb->height = ((val >> 16) & 0xfff) + 1;
9226 fb->width = ((val >> 0) & 0x1fff) + 1;
9227
9228 val = I915_READ(PLANE_STRIDE(pipe, 0));
Ville Syrjälä7b49f942016-01-12 21:08:32 +02009229 stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiau40f46282015-02-27 11:15:21 +00009230 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009231 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9232
9233 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009234 fb->pixel_format,
9235 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009236
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009237 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009238
9239 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9240 pipe_name(pipe), fb->width, fb->height,
9241 fb->bits_per_pixel, base, fb->pitches[0],
9242 plane_config->size);
9243
Damien Lespiau2d140302015-02-05 17:22:18 +00009244 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009245 return;
9246
9247error:
9248 kfree(fb);
9249}
9250
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009251static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009252 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009253{
9254 struct drm_device *dev = crtc->base.dev;
9255 struct drm_i915_private *dev_priv = dev->dev_private;
9256 uint32_t tmp;
9257
9258 tmp = I915_READ(PF_CTL(crtc->pipe));
9259
9260 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009261 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009262 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9263 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009264
9265 /* We currently do not free assignements of panel fitters on
9266 * ivb/hsw (since we don't use the higher upscaling modes which
9267 * differentiates them) so just WARN about this case for now. */
9268 if (IS_GEN7(dev)) {
9269 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9270 PF_PIPE_SEL_IVB(crtc->pipe));
9271 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009272 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009273}
9274
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009275static void
9276ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9277 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009278{
9279 struct drm_device *dev = crtc->base.dev;
9280 struct drm_i915_private *dev_priv = dev->dev_private;
9281 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009282 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009283 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009284 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009285 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009286 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009287
Damien Lespiau42a7b082015-02-05 19:35:13 +00009288 val = I915_READ(DSPCNTR(pipe));
9289 if (!(val & DISPLAY_PLANE_ENABLE))
9290 return;
9291
Damien Lespiaud9806c92015-01-21 14:07:19 +00009292 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009293 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009294 DRM_DEBUG_KMS("failed to alloc fb\n");
9295 return;
9296 }
9297
Damien Lespiau1b842c82015-01-21 13:50:54 +00009298 fb = &intel_fb->base;
9299
Daniel Vetter18c52472015-02-10 17:16:09 +00009300 if (INTEL_INFO(dev)->gen >= 4) {
9301 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009302 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009303 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9304 }
9305 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009306
9307 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009308 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009309 fb->pixel_format = fourcc;
9310 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009311
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009312 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009313 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009314 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009315 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009316 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009317 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009318 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009319 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009320 }
9321 plane_config->base = base;
9322
9323 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009324 fb->width = ((val >> 16) & 0xfff) + 1;
9325 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009326
9327 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009328 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009329
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009330 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009331 fb->pixel_format,
9332 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009333
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009334 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009335
Damien Lespiau2844a922015-01-20 12:51:48 +00009336 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9337 pipe_name(pipe), fb->width, fb->height,
9338 fb->bits_per_pixel, base, fb->pitches[0],
9339 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009340
Damien Lespiau2d140302015-02-05 17:22:18 +00009341 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009342}
9343
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009344static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009345 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009346{
9347 struct drm_device *dev = crtc->base.dev;
9348 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009349 enum intel_display_power_domain power_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009350 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009351 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009352
Imre Deak17290502016-02-12 18:55:11 +02009353 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9354 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009355 return false;
9356
Daniel Vettere143a212013-07-04 12:01:15 +02009357 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009358 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009359
Imre Deak17290502016-02-12 18:55:11 +02009360 ret = false;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009361 tmp = I915_READ(PIPECONF(crtc->pipe));
9362 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +02009363 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009364
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009365 switch (tmp & PIPECONF_BPC_MASK) {
9366 case PIPECONF_6BPC:
9367 pipe_config->pipe_bpp = 18;
9368 break;
9369 case PIPECONF_8BPC:
9370 pipe_config->pipe_bpp = 24;
9371 break;
9372 case PIPECONF_10BPC:
9373 pipe_config->pipe_bpp = 30;
9374 break;
9375 case PIPECONF_12BPC:
9376 pipe_config->pipe_bpp = 36;
9377 break;
9378 default:
9379 break;
9380 }
9381
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009382 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9383 pipe_config->limited_color_range = true;
9384
Daniel Vetterab9412b2013-05-03 11:49:46 +02009385 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009386 struct intel_shared_dpll *pll;
9387
Daniel Vetter88adfff2013-03-28 10:42:01 +01009388 pipe_config->has_pch_encoder = true;
9389
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009390 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9391 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9392 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009393
9394 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009395
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009396 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009397 pipe_config->shared_dpll =
9398 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009399 } else {
9400 tmp = I915_READ(PCH_DPLL_SEL);
9401 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9402 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9403 else
9404 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9405 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009406
9407 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9408
9409 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9410 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009411
9412 tmp = pipe_config->dpll_hw_state.dpll;
9413 pipe_config->pixel_multiplier =
9414 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9415 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009416
9417 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009418 } else {
9419 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009420 }
9421
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009422 intel_get_pipe_timings(crtc, pipe_config);
9423
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009424 ironlake_get_pfit_config(crtc, pipe_config);
9425
Imre Deak17290502016-02-12 18:55:11 +02009426 ret = true;
9427
9428out:
9429 intel_display_power_put(dev_priv, power_domain);
9430
9431 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009432}
9433
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009434static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9435{
9436 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009437 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009438
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009439 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009440 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009441 pipe_name(crtc->pipe));
9442
Rob Clarke2c719b2014-12-15 13:56:32 -05009443 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9444 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009445 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9446 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009447 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9448 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009449 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009450 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009451 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009452 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009453 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009454 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009455 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009456 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009457 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009458
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009459 /*
9460 * In theory we can still leave IRQs enabled, as long as only the HPD
9461 * interrupts remain enabled. We used to check for that, but since it's
9462 * gen-specific and since we only disable LCPLL after we fully disable
9463 * the interrupts, the check below should be enough.
9464 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009465 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009466}
9467
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009468static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9469{
9470 struct drm_device *dev = dev_priv->dev;
9471
9472 if (IS_HASWELL(dev))
9473 return I915_READ(D_COMP_HSW);
9474 else
9475 return I915_READ(D_COMP_BDW);
9476}
9477
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009478static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9479{
9480 struct drm_device *dev = dev_priv->dev;
9481
9482 if (IS_HASWELL(dev)) {
9483 mutex_lock(&dev_priv->rps.hw_lock);
9484 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9485 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009486 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009487 mutex_unlock(&dev_priv->rps.hw_lock);
9488 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009489 I915_WRITE(D_COMP_BDW, val);
9490 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009491 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009492}
9493
9494/*
9495 * This function implements pieces of two sequences from BSpec:
9496 * - Sequence for display software to disable LCPLL
9497 * - Sequence for display software to allow package C8+
9498 * The steps implemented here are just the steps that actually touch the LCPLL
9499 * register. Callers should take care of disabling all the display engine
9500 * functions, doing the mode unset, fixing interrupts, etc.
9501 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009502static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9503 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009504{
9505 uint32_t val;
9506
9507 assert_can_disable_lcpll(dev_priv);
9508
9509 val = I915_READ(LCPLL_CTL);
9510
9511 if (switch_to_fclk) {
9512 val |= LCPLL_CD_SOURCE_FCLK;
9513 I915_WRITE(LCPLL_CTL, val);
9514
9515 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9516 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9517 DRM_ERROR("Switching to FCLK failed\n");
9518
9519 val = I915_READ(LCPLL_CTL);
9520 }
9521
9522 val |= LCPLL_PLL_DISABLE;
9523 I915_WRITE(LCPLL_CTL, val);
9524 POSTING_READ(LCPLL_CTL);
9525
9526 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9527 DRM_ERROR("LCPLL still locked\n");
9528
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009529 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009530 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009531 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009532 ndelay(100);
9533
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009534 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9535 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009536 DRM_ERROR("D_COMP RCOMP still in progress\n");
9537
9538 if (allow_power_down) {
9539 val = I915_READ(LCPLL_CTL);
9540 val |= LCPLL_POWER_DOWN_ALLOW;
9541 I915_WRITE(LCPLL_CTL, val);
9542 POSTING_READ(LCPLL_CTL);
9543 }
9544}
9545
9546/*
9547 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9548 * source.
9549 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009550static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009551{
9552 uint32_t val;
9553
9554 val = I915_READ(LCPLL_CTL);
9555
9556 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9557 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9558 return;
9559
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009560 /*
9561 * Make sure we're not on PC8 state before disabling PC8, otherwise
9562 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009563 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009564 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009565
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009566 if (val & LCPLL_POWER_DOWN_ALLOW) {
9567 val &= ~LCPLL_POWER_DOWN_ALLOW;
9568 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009569 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009570 }
9571
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009572 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009573 val |= D_COMP_COMP_FORCE;
9574 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009575 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009576
9577 val = I915_READ(LCPLL_CTL);
9578 val &= ~LCPLL_PLL_DISABLE;
9579 I915_WRITE(LCPLL_CTL, val);
9580
9581 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9582 DRM_ERROR("LCPLL not locked yet\n");
9583
9584 if (val & LCPLL_CD_SOURCE_FCLK) {
9585 val = I915_READ(LCPLL_CTL);
9586 val &= ~LCPLL_CD_SOURCE_FCLK;
9587 I915_WRITE(LCPLL_CTL, val);
9588
9589 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9590 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9591 DRM_ERROR("Switching back to LCPLL failed\n");
9592 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009593
Mika Kuoppala59bad942015-01-16 11:34:40 +02009594 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009595 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009596}
9597
Paulo Zanoni765dab672014-03-07 20:08:18 -03009598/*
9599 * Package states C8 and deeper are really deep PC states that can only be
9600 * reached when all the devices on the system allow it, so even if the graphics
9601 * device allows PC8+, it doesn't mean the system will actually get to these
9602 * states. Our driver only allows PC8+ when going into runtime PM.
9603 *
9604 * The requirements for PC8+ are that all the outputs are disabled, the power
9605 * well is disabled and most interrupts are disabled, and these are also
9606 * requirements for runtime PM. When these conditions are met, we manually do
9607 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9608 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9609 * hang the machine.
9610 *
9611 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9612 * the state of some registers, so when we come back from PC8+ we need to
9613 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9614 * need to take care of the registers kept by RC6. Notice that this happens even
9615 * if we don't put the device in PCI D3 state (which is what currently happens
9616 * because of the runtime PM support).
9617 *
9618 * For more, read "Display Sequences for Package C8" on the hardware
9619 * documentation.
9620 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009621void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009622{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009623 struct drm_device *dev = dev_priv->dev;
9624 uint32_t val;
9625
Paulo Zanonic67a4702013-08-19 13:18:09 -03009626 DRM_DEBUG_KMS("Enabling package C8+\n");
9627
Ville Syrjäläc2699522015-08-27 23:55:59 +03009628 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009629 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9630 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9631 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9632 }
9633
9634 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009635 hsw_disable_lcpll(dev_priv, true, true);
9636}
9637
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009638void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009639{
9640 struct drm_device *dev = dev_priv->dev;
9641 uint32_t val;
9642
Paulo Zanonic67a4702013-08-19 13:18:09 -03009643 DRM_DEBUG_KMS("Disabling package C8+\n");
9644
9645 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009646 lpt_init_pch_refclk(dev);
9647
Ville Syrjäläc2699522015-08-27 23:55:59 +03009648 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009649 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9650 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9651 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9652 }
Paulo Zanonic67a4702013-08-19 13:18:09 -03009653}
9654
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009655static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309656{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009657 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009658 struct intel_atomic_state *old_intel_state =
9659 to_intel_atomic_state(old_state);
9660 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309661
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009662 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309663}
9664
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009665/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009666static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009667{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009668 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9669 struct drm_i915_private *dev_priv = state->dev->dev_private;
9670 struct drm_crtc *crtc;
9671 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009672 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009673 unsigned max_pixel_rate = 0, i;
9674 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009675
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009676 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9677 sizeof(intel_state->min_pixclk));
9678
9679 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009680 int pixel_rate;
9681
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009682 crtc_state = to_intel_crtc_state(cstate);
9683 if (!crtc_state->base.enable) {
9684 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009685 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009686 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009687
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009688 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009689
9690 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009691 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009692 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9693
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009694 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009695 }
9696
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009697 for_each_pipe(dev_priv, pipe)
9698 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9699
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009700 return max_pixel_rate;
9701}
9702
9703static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9704{
9705 struct drm_i915_private *dev_priv = dev->dev_private;
9706 uint32_t val, data;
9707 int ret;
9708
9709 if (WARN((I915_READ(LCPLL_CTL) &
9710 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9711 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9712 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9713 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9714 "trying to change cdclk frequency with cdclk not enabled\n"))
9715 return;
9716
9717 mutex_lock(&dev_priv->rps.hw_lock);
9718 ret = sandybridge_pcode_write(dev_priv,
9719 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9720 mutex_unlock(&dev_priv->rps.hw_lock);
9721 if (ret) {
9722 DRM_ERROR("failed to inform pcode about cdclk change\n");
9723 return;
9724 }
9725
9726 val = I915_READ(LCPLL_CTL);
9727 val |= LCPLL_CD_SOURCE_FCLK;
9728 I915_WRITE(LCPLL_CTL, val);
9729
9730 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9731 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9732 DRM_ERROR("Switching to FCLK failed\n");
9733
9734 val = I915_READ(LCPLL_CTL);
9735 val &= ~LCPLL_CLK_FREQ_MASK;
9736
9737 switch (cdclk) {
9738 case 450000:
9739 val |= LCPLL_CLK_FREQ_450;
9740 data = 0;
9741 break;
9742 case 540000:
9743 val |= LCPLL_CLK_FREQ_54O_BDW;
9744 data = 1;
9745 break;
9746 case 337500:
9747 val |= LCPLL_CLK_FREQ_337_5_BDW;
9748 data = 2;
9749 break;
9750 case 675000:
9751 val |= LCPLL_CLK_FREQ_675_BDW;
9752 data = 3;
9753 break;
9754 default:
9755 WARN(1, "invalid cdclk frequency\n");
9756 return;
9757 }
9758
9759 I915_WRITE(LCPLL_CTL, val);
9760
9761 val = I915_READ(LCPLL_CTL);
9762 val &= ~LCPLL_CD_SOURCE_FCLK;
9763 I915_WRITE(LCPLL_CTL, val);
9764
9765 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9766 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9767 DRM_ERROR("Switching back to LCPLL failed\n");
9768
9769 mutex_lock(&dev_priv->rps.hw_lock);
9770 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9771 mutex_unlock(&dev_priv->rps.hw_lock);
9772
9773 intel_update_cdclk(dev);
9774
9775 WARN(cdclk != dev_priv->cdclk_freq,
9776 "cdclk requested %d kHz but got %d kHz\n",
9777 cdclk, dev_priv->cdclk_freq);
9778}
9779
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009780static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009781{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009782 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009783 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009784 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009785 int cdclk;
9786
9787 /*
9788 * FIXME should also account for plane ratio
9789 * once 64bpp pixel formats are supported.
9790 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009791 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009792 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009793 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009794 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009795 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009796 cdclk = 450000;
9797 else
9798 cdclk = 337500;
9799
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009800 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009801 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9802 cdclk, dev_priv->max_cdclk_freq);
9803 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009804 }
9805
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009806 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9807 if (!intel_state->active_crtcs)
9808 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009809
9810 return 0;
9811}
9812
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009813static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009814{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009815 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009816 struct intel_atomic_state *old_intel_state =
9817 to_intel_atomic_state(old_state);
9818 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009819
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009820 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009821}
9822
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009823static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9824 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009825{
Mika Kaholaaf3997b2016-02-05 13:29:28 +02009826 struct intel_encoder *intel_encoder =
9827 intel_ddi_get_crtc_new_encoder(crtc_state);
9828
9829 if (intel_encoder->type != INTEL_OUTPUT_DSI) {
9830 if (!intel_ddi_pll_select(crtc, crtc_state))
9831 return -EINVAL;
9832 }
Daniel Vetter716c2e52014-06-25 22:02:02 +03009833
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009834 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009835
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009836 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009837}
9838
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309839static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9840 enum port port,
9841 struct intel_crtc_state *pipe_config)
9842{
9843 switch (port) {
9844 case PORT_A:
9845 pipe_config->ddi_pll_sel = SKL_DPLL0;
9846 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9847 break;
9848 case PORT_B:
9849 pipe_config->ddi_pll_sel = SKL_DPLL1;
9850 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9851 break;
9852 case PORT_C:
9853 pipe_config->ddi_pll_sel = SKL_DPLL2;
9854 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9855 break;
9856 default:
9857 DRM_ERROR("Incorrect port type\n");
9858 }
9859}
9860
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009861static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9862 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009863 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009864{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009865 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009866
9867 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9868 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9869
9870 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009871 case SKL_DPLL0:
9872 /*
9873 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9874 * of the shared DPLL framework and thus needs to be read out
9875 * separately
9876 */
9877 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9878 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9879 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009880 case SKL_DPLL1:
9881 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9882 break;
9883 case SKL_DPLL2:
9884 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9885 break;
9886 case SKL_DPLL3:
9887 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9888 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009889 }
9890}
9891
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009892static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9893 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009894 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009895{
9896 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9897
9898 switch (pipe_config->ddi_pll_sel) {
9899 case PORT_CLK_SEL_WRPLL1:
9900 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9901 break;
9902 case PORT_CLK_SEL_WRPLL2:
9903 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9904 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009905 case PORT_CLK_SEL_SPLL:
9906 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009907 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009908 }
9909}
9910
Daniel Vetter26804af2014-06-25 22:01:55 +03009911static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009912 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009913{
9914 struct drm_device *dev = crtc->base.dev;
9915 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009916 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009917 enum port port;
9918 uint32_t tmp;
9919
9920 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9921
9922 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9923
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07009924 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009925 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309926 else if (IS_BROXTON(dev))
9927 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009928 else
9929 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009930
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009931 if (pipe_config->shared_dpll >= 0) {
9932 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9933
9934 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9935 &pipe_config->dpll_hw_state));
9936 }
9937
Daniel Vetter26804af2014-06-25 22:01:55 +03009938 /*
9939 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9940 * DDI E. So just check whether this pipe is wired to DDI E and whether
9941 * the PCH transcoder is on.
9942 */
Damien Lespiauca370452013-12-03 13:56:24 +00009943 if (INTEL_INFO(dev)->gen < 9 &&
9944 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009945 pipe_config->has_pch_encoder = true;
9946
9947 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9948 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9949 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9950
9951 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9952 }
9953}
9954
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009955static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009956 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009957{
9958 struct drm_device *dev = crtc->base.dev;
9959 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak17290502016-02-12 18:55:11 +02009960 enum intel_display_power_domain power_domain;
9961 unsigned long power_domain_mask;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009962 uint32_t tmp;
Imre Deak17290502016-02-12 18:55:11 +02009963 bool ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009964
Imre Deak17290502016-02-12 18:55:11 +02009965 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9966 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deakb5482bd2014-03-05 16:20:55 +02009967 return false;
Imre Deak17290502016-02-12 18:55:11 +02009968 power_domain_mask = BIT(power_domain);
9969
9970 ret = false;
Imre Deakb5482bd2014-03-05 16:20:55 +02009971
Daniel Vettere143a212013-07-04 12:01:15 +02009972 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009973 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9974
Daniel Vettereccb1402013-05-22 00:50:22 +02009975 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9976 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9977 enum pipe trans_edp_pipe;
9978 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9979 default:
9980 WARN(1, "unknown pipe linked to edp transcoder\n");
9981 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9982 case TRANS_DDI_EDP_INPUT_A_ON:
9983 trans_edp_pipe = PIPE_A;
9984 break;
9985 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9986 trans_edp_pipe = PIPE_B;
9987 break;
9988 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9989 trans_edp_pipe = PIPE_C;
9990 break;
9991 }
9992
9993 if (trans_edp_pipe == crtc->pipe)
9994 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9995 }
9996
Imre Deak17290502016-02-12 18:55:11 +02009997 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9998 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9999 goto out;
10000 power_domain_mask |= BIT(power_domain);
Paulo Zanoni2bfce952013-04-18 16:35:40 -030010001
Daniel Vettereccb1402013-05-22 00:50:22 +020010002 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010003 if (!(tmp & PIPECONF_ENABLE))
Imre Deak17290502016-02-12 18:55:11 +020010004 goto out;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010005
Daniel Vetter26804af2014-06-25 22:01:55 +030010006 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010007
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010008 intel_get_pipe_timings(crtc, pipe_config);
10009
Chandra Kondurua1b22782015-04-07 15:28:45 -070010010 if (INTEL_INFO(dev)->gen >= 9) {
10011 skl_init_scalers(dev, crtc, pipe_config);
10012 }
10013
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010014 if (INTEL_INFO(dev)->gen >= 9) {
10015 pipe_config->scaler_state.scaler_id = -1;
10016 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10017 }
10018
Imre Deak17290502016-02-12 18:55:11 +020010019 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
10020 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
10021 power_domain_mask |= BIT(power_domain);
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010022 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010023 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010024 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010025 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010026 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010027
Jesse Barnese59150d2014-01-07 13:30:45 -080010028 if (IS_HASWELL(dev))
10029 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10030 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010031
Clint Taylorebb69c92014-09-30 10:30:22 -070010032 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10033 pipe_config->pixel_multiplier =
10034 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10035 } else {
10036 pipe_config->pixel_multiplier = 1;
10037 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010038
Imre Deak17290502016-02-12 18:55:11 +020010039 ret = true;
10040
10041out:
10042 for_each_power_domain(power_domain, power_domain_mask)
10043 intel_display_power_put(dev_priv, power_domain);
10044
10045 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010046}
10047
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010048static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10049 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010050{
10051 struct drm_device *dev = crtc->dev;
10052 struct drm_i915_private *dev_priv = dev->dev_private;
10053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010054 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010055
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010056 if (plane_state && plane_state->visible) {
10057 unsigned int width = plane_state->base.crtc_w;
10058 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010059 unsigned int stride = roundup_pow_of_two(width) * 4;
10060
10061 switch (stride) {
10062 default:
10063 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10064 width, stride);
10065 stride = 256;
10066 /* fallthrough */
10067 case 256:
10068 case 512:
10069 case 1024:
10070 case 2048:
10071 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010072 }
10073
Ville Syrjälädc41c152014-08-13 11:57:05 +030010074 cntl |= CURSOR_ENABLE |
10075 CURSOR_GAMMA_ENABLE |
10076 CURSOR_FORMAT_ARGB |
10077 CURSOR_STRIDE(stride);
10078
10079 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010080 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010081
Ville Syrjälädc41c152014-08-13 11:57:05 +030010082 if (intel_crtc->cursor_cntl != 0 &&
10083 (intel_crtc->cursor_base != base ||
10084 intel_crtc->cursor_size != size ||
10085 intel_crtc->cursor_cntl != cntl)) {
10086 /* On these chipsets we can only modify the base/size/stride
10087 * whilst the cursor is disabled.
10088 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010089 I915_WRITE(CURCNTR(PIPE_A), 0);
10090 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010091 intel_crtc->cursor_cntl = 0;
10092 }
10093
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010094 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010095 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010096 intel_crtc->cursor_base = base;
10097 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010098
10099 if (intel_crtc->cursor_size != size) {
10100 I915_WRITE(CURSIZE, size);
10101 intel_crtc->cursor_size = size;
10102 }
10103
Chris Wilson4b0e3332014-05-30 16:35:26 +030010104 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010105 I915_WRITE(CURCNTR(PIPE_A), cntl);
10106 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010107 intel_crtc->cursor_cntl = cntl;
10108 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010109}
10110
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010111static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10112 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010113{
10114 struct drm_device *dev = crtc->dev;
10115 struct drm_i915_private *dev_priv = dev->dev_private;
10116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10117 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010118 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010119
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010120 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010121 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010122 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010123 case 64:
10124 cntl |= CURSOR_MODE_64_ARGB_AX;
10125 break;
10126 case 128:
10127 cntl |= CURSOR_MODE_128_ARGB_AX;
10128 break;
10129 case 256:
10130 cntl |= CURSOR_MODE_256_ARGB_AX;
10131 break;
10132 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010133 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010134 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010135 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010136 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010137
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010138 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010139 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010140
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010141 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10142 cntl |= CURSOR_ROTATE_180;
10143 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010144
Chris Wilson4b0e3332014-05-30 16:35:26 +030010145 if (intel_crtc->cursor_cntl != cntl) {
10146 I915_WRITE(CURCNTR(pipe), cntl);
10147 POSTING_READ(CURCNTR(pipe));
10148 intel_crtc->cursor_cntl = cntl;
10149 }
10150
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010151 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010152 I915_WRITE(CURBASE(pipe), base);
10153 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010154
10155 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010156}
10157
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010158/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010159static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010160 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010161{
10162 struct drm_device *dev = crtc->dev;
10163 struct drm_i915_private *dev_priv = dev->dev_private;
10164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10165 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010166 u32 base = intel_crtc->cursor_addr;
10167 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010168
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010169 if (plane_state) {
10170 int x = plane_state->base.crtc_x;
10171 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010172
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010173 if (x < 0) {
10174 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10175 x = -x;
10176 }
10177 pos |= x << CURSOR_X_SHIFT;
10178
10179 if (y < 0) {
10180 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10181 y = -y;
10182 }
10183 pos |= y << CURSOR_Y_SHIFT;
10184
10185 /* ILK+ do this automagically */
10186 if (HAS_GMCH_DISPLAY(dev) &&
10187 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10188 base += (plane_state->base.crtc_h *
10189 plane_state->base.crtc_w - 1) * 4;
10190 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010191 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010192
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010193 I915_WRITE(CURPOS(pipe), pos);
10194
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010195 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010196 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010197 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010198 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010199}
10200
Ville Syrjälädc41c152014-08-13 11:57:05 +030010201static bool cursor_size_ok(struct drm_device *dev,
10202 uint32_t width, uint32_t height)
10203{
10204 if (width == 0 || height == 0)
10205 return false;
10206
10207 /*
10208 * 845g/865g are special in that they are only limited by
10209 * the width of their cursors, the height is arbitrary up to
10210 * the precision of the register. Everything else requires
10211 * square cursors, limited to a few power-of-two sizes.
10212 */
10213 if (IS_845G(dev) || IS_I865G(dev)) {
10214 if ((width & 63) != 0)
10215 return false;
10216
10217 if (width > (IS_845G(dev) ? 64 : 512))
10218 return false;
10219
10220 if (height > 1023)
10221 return false;
10222 } else {
10223 switch (width | height) {
10224 case 256:
10225 case 128:
10226 if (IS_GEN2(dev))
10227 return false;
10228 case 64:
10229 break;
10230 default:
10231 return false;
10232 }
10233 }
10234
10235 return true;
10236}
10237
Jesse Barnes79e53942008-11-07 14:24:08 -080010238static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010239 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010240{
James Simmons72034252010-08-03 01:33:19 +010010241 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010243
James Simmons72034252010-08-03 01:33:19 +010010244 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010245 intel_crtc->lut_r[i] = red[i] >> 8;
10246 intel_crtc->lut_g[i] = green[i] >> 8;
10247 intel_crtc->lut_b[i] = blue[i] >> 8;
10248 }
10249
10250 intel_crtc_load_lut(crtc);
10251}
10252
Jesse Barnes79e53942008-11-07 14:24:08 -080010253/* VESA 640x480x72Hz mode to set on the pipe */
10254static struct drm_display_mode load_detect_mode = {
10255 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10256 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10257};
10258
Daniel Vettera8bb6812014-02-10 18:00:39 +010010259struct drm_framebuffer *
10260__intel_framebuffer_create(struct drm_device *dev,
10261 struct drm_mode_fb_cmd2 *mode_cmd,
10262 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010263{
10264 struct intel_framebuffer *intel_fb;
10265 int ret;
10266
10267 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010268 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010269 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010270
10271 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010272 if (ret)
10273 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010274
10275 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010276
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010277err:
10278 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010279 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010280}
10281
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010282static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010283intel_framebuffer_create(struct drm_device *dev,
10284 struct drm_mode_fb_cmd2 *mode_cmd,
10285 struct drm_i915_gem_object *obj)
10286{
10287 struct drm_framebuffer *fb;
10288 int ret;
10289
10290 ret = i915_mutex_lock_interruptible(dev);
10291 if (ret)
10292 return ERR_PTR(ret);
10293 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10294 mutex_unlock(&dev->struct_mutex);
10295
10296 return fb;
10297}
10298
Chris Wilsond2dff872011-04-19 08:36:26 +010010299static u32
10300intel_framebuffer_pitch_for_width(int width, int bpp)
10301{
10302 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10303 return ALIGN(pitch, 64);
10304}
10305
10306static u32
10307intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10308{
10309 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010310 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010311}
10312
10313static struct drm_framebuffer *
10314intel_framebuffer_create_for_mode(struct drm_device *dev,
10315 struct drm_display_mode *mode,
10316 int depth, int bpp)
10317{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010318 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010319 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010320 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010321
10322 obj = i915_gem_alloc_object(dev,
10323 intel_framebuffer_size_for_mode(mode, bpp));
10324 if (obj == NULL)
10325 return ERR_PTR(-ENOMEM);
10326
10327 mode_cmd.width = mode->hdisplay;
10328 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010329 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10330 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010331 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010332
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010333 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10334 if (IS_ERR(fb))
10335 drm_gem_object_unreference_unlocked(&obj->base);
10336
10337 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010338}
10339
10340static struct drm_framebuffer *
10341mode_fits_in_fbdev(struct drm_device *dev,
10342 struct drm_display_mode *mode)
10343{
Daniel Vetter06957262015-08-10 13:34:08 +020010344#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010345 struct drm_i915_private *dev_priv = dev->dev_private;
10346 struct drm_i915_gem_object *obj;
10347 struct drm_framebuffer *fb;
10348
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010349 if (!dev_priv->fbdev)
10350 return NULL;
10351
10352 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010353 return NULL;
10354
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010355 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010356 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010357
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010358 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010359 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10360 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010361 return NULL;
10362
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010363 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010364 return NULL;
10365
10366 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010367#else
10368 return NULL;
10369#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010370}
10371
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010372static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10373 struct drm_crtc *crtc,
10374 struct drm_display_mode *mode,
10375 struct drm_framebuffer *fb,
10376 int x, int y)
10377{
10378 struct drm_plane_state *plane_state;
10379 int hdisplay, vdisplay;
10380 int ret;
10381
10382 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10383 if (IS_ERR(plane_state))
10384 return PTR_ERR(plane_state);
10385
10386 if (mode)
10387 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10388 else
10389 hdisplay = vdisplay = 0;
10390
10391 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10392 if (ret)
10393 return ret;
10394 drm_atomic_set_fb_for_plane(plane_state, fb);
10395 plane_state->crtc_x = 0;
10396 plane_state->crtc_y = 0;
10397 plane_state->crtc_w = hdisplay;
10398 plane_state->crtc_h = vdisplay;
10399 plane_state->src_x = x << 16;
10400 plane_state->src_y = y << 16;
10401 plane_state->src_w = hdisplay << 16;
10402 plane_state->src_h = vdisplay << 16;
10403
10404 return 0;
10405}
10406
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010407bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010408 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010409 struct intel_load_detect_pipe *old,
10410 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010411{
10412 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010413 struct intel_encoder *intel_encoder =
10414 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010415 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010416 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010417 struct drm_crtc *crtc = NULL;
10418 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010419 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010420 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010421 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010422 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010423 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010424 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010425
Chris Wilsond2dff872011-04-19 08:36:26 +010010426 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010427 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010428 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010429
Rob Clark51fd3712013-11-19 12:10:12 -050010430retry:
10431 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10432 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010433 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010434
Jesse Barnes79e53942008-11-07 14:24:08 -080010435 /*
10436 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010437 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010438 * - if the connector already has an assigned crtc, use it (but make
10439 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010440 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010441 * - try to find the first unused crtc that can drive this connector,
10442 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010443 */
10444
10445 /* See if we already have a CRTC for this connector */
10446 if (encoder->crtc) {
10447 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010448
Rob Clark51fd3712013-11-19 12:10:12 -050010449 ret = drm_modeset_lock(&crtc->mutex, ctx);
10450 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010451 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010452 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10453 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010454 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010455
Daniel Vetter24218aa2012-08-12 19:27:11 +020010456 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010457 old->load_detect_temp = false;
10458
10459 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010460 if (connector->dpms != DRM_MODE_DPMS_ON)
10461 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010462
Chris Wilson71731882011-04-19 23:10:58 +010010463 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010464 }
10465
10466 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010467 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010468 i++;
10469 if (!(encoder->possible_crtcs & (1 << i)))
10470 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010471 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010472 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010473
10474 crtc = possible_crtc;
10475 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010476 }
10477
10478 /*
10479 * If we didn't find an unused CRTC, don't use any.
10480 */
10481 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010482 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010483 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010484 }
10485
Rob Clark51fd3712013-11-19 12:10:12 -050010486 ret = drm_modeset_lock(&crtc->mutex, ctx);
10487 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010488 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010489 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10490 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010491 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010492
10493 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010494 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010495 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010496 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010497
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010498 state = drm_atomic_state_alloc(dev);
10499 if (!state)
10500 return false;
10501
10502 state->acquire_ctx = ctx;
10503
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010504 connector_state = drm_atomic_get_connector_state(state, connector);
10505 if (IS_ERR(connector_state)) {
10506 ret = PTR_ERR(connector_state);
10507 goto fail;
10508 }
10509
10510 connector_state->crtc = crtc;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010511
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010512 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10513 if (IS_ERR(crtc_state)) {
10514 ret = PTR_ERR(crtc_state);
10515 goto fail;
10516 }
10517
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010518 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010519
Chris Wilson64927112011-04-20 07:25:26 +010010520 if (!mode)
10521 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010522
Chris Wilsond2dff872011-04-19 08:36:26 +010010523 /* We need a framebuffer large enough to accommodate all accesses
10524 * that the plane may generate whilst we perform load detection.
10525 * We can not rely on the fbcon either being present (we get called
10526 * during its initialisation to detect all boot displays, or it may
10527 * not even exist) or that it is large enough to satisfy the
10528 * requested mode.
10529 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010530 fb = mode_fits_in_fbdev(dev, mode);
10531 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010532 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010533 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10534 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010535 } else
10536 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010537 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010538 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010539 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010540 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010541
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010542 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10543 if (ret)
10544 goto fail;
10545
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010546 drm_mode_copy(&crtc_state->base.mode, mode);
10547
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010548 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010549 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010550 if (old->release_fb)
10551 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010552 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010553 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010554 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010555
Jesse Barnes79e53942008-11-07 14:24:08 -080010556 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010557 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010558 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010559
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010560fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010561 drm_atomic_state_free(state);
10562 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010563
Rob Clark51fd3712013-11-19 12:10:12 -050010564 if (ret == -EDEADLK) {
10565 drm_modeset_backoff(ctx);
10566 goto retry;
10567 }
10568
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010569 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010570}
10571
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010572void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010573 struct intel_load_detect_pipe *old,
10574 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010575{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010576 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010577 struct intel_encoder *intel_encoder =
10578 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010579 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010580 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010582 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010583 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010584 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010585 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010586
Chris Wilsond2dff872011-04-19 08:36:26 +010010587 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010588 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010589 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010590
Chris Wilson8261b192011-04-19 23:18:09 +010010591 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010592 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010593 if (!state)
10594 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010595
10596 state->acquire_ctx = ctx;
10597
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010598 connector_state = drm_atomic_get_connector_state(state, connector);
10599 if (IS_ERR(connector_state))
10600 goto fail;
10601
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010602 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10603 if (IS_ERR(crtc_state))
10604 goto fail;
10605
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010606 connector_state->crtc = NULL;
10607
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010608 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010609
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010610 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10611 0, 0);
10612 if (ret)
10613 goto fail;
10614
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010615 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010616 if (ret)
10617 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010618
Daniel Vetter36206362012-12-10 20:42:17 +010010619 if (old->release_fb) {
10620 drm_framebuffer_unregister_private(old->release_fb);
10621 drm_framebuffer_unreference(old->release_fb);
10622 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010623
Chris Wilson0622a532011-04-21 09:32:11 +010010624 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010625 }
10626
Eric Anholtc751ce42010-03-25 11:48:48 -070010627 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010628 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10629 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010630
10631 return;
10632fail:
10633 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10634 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010635}
10636
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010637static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010638 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010639{
10640 struct drm_i915_private *dev_priv = dev->dev_private;
10641 u32 dpll = pipe_config->dpll_hw_state.dpll;
10642
10643 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010644 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010645 else if (HAS_PCH_SPLIT(dev))
10646 return 120000;
10647 else if (!IS_GEN2(dev))
10648 return 96000;
10649 else
10650 return 48000;
10651}
10652
Jesse Barnes79e53942008-11-07 14:24:08 -080010653/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010654static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010655 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010656{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010657 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010658 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010659 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010660 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010661 u32 fp;
10662 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010663 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010664 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010665
10666 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010667 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010668 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010669 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010670
10671 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010672 if (IS_PINEVIEW(dev)) {
10673 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10674 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010675 } else {
10676 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10677 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10678 }
10679
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010680 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010681 if (IS_PINEVIEW(dev))
10682 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10683 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010684 else
10685 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010686 DPLL_FPA01_P1_POST_DIV_SHIFT);
10687
10688 switch (dpll & DPLL_MODE_MASK) {
10689 case DPLLB_MODE_DAC_SERIAL:
10690 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10691 5 : 10;
10692 break;
10693 case DPLLB_MODE_LVDS:
10694 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10695 7 : 14;
10696 break;
10697 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010698 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010699 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010700 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010701 }
10702
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010703 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010704 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010705 else
Imre Deakdccbea32015-06-22 23:35:51 +030010706 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010707 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010708 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010709 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010710
10711 if (is_lvds) {
10712 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10713 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010714
10715 if (lvds & LVDS_CLKB_POWER_UP)
10716 clock.p2 = 7;
10717 else
10718 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010719 } else {
10720 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10721 clock.p1 = 2;
10722 else {
10723 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10724 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10725 }
10726 if (dpll & PLL_P2_DIVIDE_BY_4)
10727 clock.p2 = 4;
10728 else
10729 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010730 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010731
Imre Deakdccbea32015-06-22 23:35:51 +030010732 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010733 }
10734
Ville Syrjälä18442d02013-09-13 16:00:08 +030010735 /*
10736 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010737 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010738 * encoder's get_config() function.
10739 */
Imre Deakdccbea32015-06-22 23:35:51 +030010740 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010741}
10742
Ville Syrjälä6878da02013-09-13 15:59:11 +030010743int intel_dotclock_calculate(int link_freq,
10744 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010745{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010746 /*
10747 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010748 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010749 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010750 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010751 *
10752 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010753 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010754 */
10755
Ville Syrjälä6878da02013-09-13 15:59:11 +030010756 if (!m_n->link_n)
10757 return 0;
10758
10759 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10760}
10761
Ville Syrjälä18442d02013-09-13 16:00:08 +030010762static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010763 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010764{
10765 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010766
10767 /* read out port_clock from the DPLL */
10768 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010769
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010770 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010771 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010772 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010773 * agree once we know their relationship in the encoder's
10774 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010775 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010776 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010777 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10778 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010779}
10780
10781/** Returns the currently programmed mode of the given pipe. */
10782struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10783 struct drm_crtc *crtc)
10784{
Jesse Barnes548f2452011-02-17 10:40:53 -080010785 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010787 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010788 struct drm_display_mode *mode;
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010789 struct intel_crtc_state *pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010790 int htot = I915_READ(HTOTAL(cpu_transcoder));
10791 int hsync = I915_READ(HSYNC(cpu_transcoder));
10792 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10793 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010794 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010795
10796 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10797 if (!mode)
10798 return NULL;
10799
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010800 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10801 if (!pipe_config) {
10802 kfree(mode);
10803 return NULL;
10804 }
10805
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010806 /*
10807 * Construct a pipe_config sufficient for getting the clock info
10808 * back out of crtc_clock_get.
10809 *
10810 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10811 * to use a real value here instead.
10812 */
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010813 pipe_config->cpu_transcoder = (enum transcoder) pipe;
10814 pipe_config->pixel_multiplier = 1;
10815 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10816 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10817 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
10818 i9xx_crtc_clock_get(intel_crtc, pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010819
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010820 mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010821 mode->hdisplay = (htot & 0xffff) + 1;
10822 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10823 mode->hsync_start = (hsync & 0xffff) + 1;
10824 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10825 mode->vdisplay = (vtot & 0xffff) + 1;
10826 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10827 mode->vsync_start = (vsync & 0xffff) + 1;
10828 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10829
10830 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010831
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +000010832 kfree(pipe_config);
10833
Jesse Barnes79e53942008-11-07 14:24:08 -080010834 return mode;
10835}
10836
Chris Wilsonf047e392012-07-21 12:31:41 +010010837void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010838{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010839 struct drm_i915_private *dev_priv = dev->dev_private;
10840
Chris Wilsonf62a0072014-02-21 17:55:39 +000010841 if (dev_priv->mm.busy)
10842 return;
10843
Paulo Zanoni43694d62014-03-07 20:08:08 -030010844 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010845 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010846 if (INTEL_INFO(dev)->gen >= 6)
10847 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010848 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010849}
10850
10851void intel_mark_idle(struct drm_device *dev)
10852{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010853 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010854
Chris Wilsonf62a0072014-02-21 17:55:39 +000010855 if (!dev_priv->mm.busy)
10856 return;
10857
10858 dev_priv->mm.busy = false;
10859
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010860 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010861 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010862
Paulo Zanoni43694d62014-03-07 20:08:08 -030010863 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010864}
10865
Jesse Barnes79e53942008-11-07 14:24:08 -080010866static void intel_crtc_destroy(struct drm_crtc *crtc)
10867{
10868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010869 struct drm_device *dev = crtc->dev;
10870 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010871
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010872 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010873 work = intel_crtc->unpin_work;
10874 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010875 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010876
10877 if (work) {
10878 cancel_work_sync(&work->work);
10879 kfree(work);
10880 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010881
10882 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010883
Jesse Barnes79e53942008-11-07 14:24:08 -080010884 kfree(intel_crtc);
10885}
10886
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010887static void intel_unpin_work_fn(struct work_struct *__work)
10888{
10889 struct intel_unpin_work *work =
10890 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010891 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10892 struct drm_device *dev = crtc->base.dev;
10893 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010894
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010895 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010896 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010897 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010898
John Harrisonf06cc1b2014-11-24 18:49:37 +000010899 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010900 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010901 mutex_unlock(&dev->struct_mutex);
10902
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010903 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanoni1eb52232016-01-19 11:35:44 -020010904 intel_fbc_post_update(crtc);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010905 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010906
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010907 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10908 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010909
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010910 kfree(work);
10911}
10912
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010913static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010914 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010915{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10917 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010918 unsigned long flags;
10919
10920 /* Ignore early vblank irqs */
10921 if (intel_crtc == NULL)
10922 return;
10923
Daniel Vetterf3260382014-09-15 14:55:23 +020010924 /*
10925 * This is called both by irq handlers and the reset code (to complete
10926 * lost pageflips) so needs the full irqsave spinlocks.
10927 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010928 spin_lock_irqsave(&dev->event_lock, flags);
10929 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010930
10931 /* Ensure we don't miss a work->pending update ... */
10932 smp_rmb();
10933
10934 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010935 spin_unlock_irqrestore(&dev->event_lock, flags);
10936 return;
10937 }
10938
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010939 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010940
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010941 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010942}
10943
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010944void intel_finish_page_flip(struct drm_device *dev, int pipe)
10945{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010946 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010947 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10948
Mario Kleiner49b14a52010-12-09 07:00:07 +010010949 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010950}
10951
10952void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10953{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010954 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010955 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10956
Mario Kleiner49b14a52010-12-09 07:00:07 +010010957 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010958}
10959
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010960/* Is 'a' after or equal to 'b'? */
10961static bool g4x_flip_count_after_eq(u32 a, u32 b)
10962{
10963 return !((a - b) & 0x80000000);
10964}
10965
10966static bool page_flip_finished(struct intel_crtc *crtc)
10967{
10968 struct drm_device *dev = crtc->base.dev;
10969 struct drm_i915_private *dev_priv = dev->dev_private;
10970
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010971 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10972 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10973 return true;
10974
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010975 /*
10976 * The relevant registers doen't exist on pre-ctg.
10977 * As the flip done interrupt doesn't trigger for mmio
10978 * flips on gmch platforms, a flip count check isn't
10979 * really needed there. But since ctg has the registers,
10980 * include it in the check anyway.
10981 */
10982 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10983 return true;
10984
10985 /*
10986 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10987 * used the same base address. In that case the mmio flip might
10988 * have completed, but the CS hasn't even executed the flip yet.
10989 *
10990 * A flip count check isn't enough as the CS might have updated
10991 * the base address just after start of vblank, but before we
10992 * managed to process the interrupt. This means we'd complete the
10993 * CS flip too soon.
10994 *
10995 * Combining both checks should get us a good enough result. It may
10996 * still happen that the CS flip has been executed, but has not
10997 * yet actually completed. But in case the base address is the same
10998 * anyway, we don't really care.
10999 */
11000 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11001 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011002 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011003 crtc->unpin_work->flip_count);
11004}
11005
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011006void intel_prepare_page_flip(struct drm_device *dev, int plane)
11007{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011008 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011009 struct intel_crtc *intel_crtc =
11010 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11011 unsigned long flags;
11012
Daniel Vetterf3260382014-09-15 14:55:23 +020011013
11014 /*
11015 * This is called both by irq handlers and the reset code (to complete
11016 * lost pageflips) so needs the full irqsave spinlocks.
11017 *
11018 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000011019 * generate a page-flip completion irq, i.e. every modeset
11020 * is also accompanied by a spurious intel_prepare_page_flip().
11021 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011022 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011023 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011024 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011025 spin_unlock_irqrestore(&dev->event_lock, flags);
11026}
11027
Chris Wilson60426392015-10-10 10:44:32 +010011028static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011029{
11030 /* Ensure that the work item is consistent when activating it ... */
11031 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011032 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011033 /* and that it is marked active as soon as the irq could fire. */
11034 smp_wmb();
11035}
11036
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011037static int intel_gen2_queue_flip(struct drm_device *dev,
11038 struct drm_crtc *crtc,
11039 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011040 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011041 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011042 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011043{
John Harrison6258fbe2015-05-29 17:43:48 +010011044 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011045 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011046 u32 flip_mask;
11047 int ret;
11048
John Harrison5fb9de12015-05-29 17:44:07 +010011049 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011050 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011051 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011052
11053 /* Can't queue multiple flips, so wait for the previous
11054 * one to finish before executing the next.
11055 */
11056 if (intel_crtc->plane)
11057 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11058 else
11059 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011060 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11061 intel_ring_emit(ring, MI_NOOP);
11062 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11063 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11064 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011065 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011066 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011067
Chris Wilson60426392015-10-10 10:44:32 +010011068 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011069 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011070}
11071
11072static int intel_gen3_queue_flip(struct drm_device *dev,
11073 struct drm_crtc *crtc,
11074 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011075 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011076 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011077 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011078{
John Harrison6258fbe2015-05-29 17:43:48 +010011079 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011081 u32 flip_mask;
11082 int ret;
11083
John Harrison5fb9de12015-05-29 17:44:07 +010011084 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011085 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011086 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011087
11088 if (intel_crtc->plane)
11089 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11090 else
11091 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011092 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11093 intel_ring_emit(ring, MI_NOOP);
11094 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11095 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11096 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011097 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011098 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011099
Chris Wilson60426392015-10-10 10:44:32 +010011100 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011101 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011102}
11103
11104static int intel_gen4_queue_flip(struct drm_device *dev,
11105 struct drm_crtc *crtc,
11106 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011107 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011108 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011109 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011110{
John Harrison6258fbe2015-05-29 17:43:48 +010011111 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011112 struct drm_i915_private *dev_priv = dev->dev_private;
11113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11114 uint32_t pf, pipesrc;
11115 int ret;
11116
John Harrison5fb9de12015-05-29 17:44:07 +010011117 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011118 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011119 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011120
11121 /* i965+ uses the linear or tiled offsets from the
11122 * Display Registers (which do not change across a page-flip)
11123 * so we need only reprogram the base address.
11124 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011125 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11126 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11127 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011128 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011129 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011130
11131 /* XXX Enabling the panel-fitter across page-flip is so far
11132 * untested on non-native modes, so ignore it for now.
11133 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11134 */
11135 pf = 0;
11136 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011137 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011138
Chris Wilson60426392015-10-10 10:44:32 +010011139 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011140 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011141}
11142
11143static int intel_gen6_queue_flip(struct drm_device *dev,
11144 struct drm_crtc *crtc,
11145 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011146 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011147 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011148 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011149{
John Harrison6258fbe2015-05-29 17:43:48 +010011150 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011151 struct drm_i915_private *dev_priv = dev->dev_private;
11152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11153 uint32_t pf, pipesrc;
11154 int ret;
11155
John Harrison5fb9de12015-05-29 17:44:07 +010011156 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011157 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011158 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011159
Daniel Vetter6d90c952012-04-26 23:28:05 +020011160 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11161 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11162 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011163 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011164
Chris Wilson99d9acd2012-04-17 20:37:00 +010011165 /* Contrary to the suggestions in the documentation,
11166 * "Enable Panel Fitter" does not seem to be required when page
11167 * flipping with a non-native mode, and worse causes a normal
11168 * modeset to fail.
11169 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11170 */
11171 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011172 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011173 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011174
Chris Wilson60426392015-10-10 10:44:32 +010011175 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011176 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011177}
11178
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011179static int intel_gen7_queue_flip(struct drm_device *dev,
11180 struct drm_crtc *crtc,
11181 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011182 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011183 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011184 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011185{
John Harrison6258fbe2015-05-29 17:43:48 +010011186 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011188 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011189 int len, ret;
11190
Robin Schroereba905b2014-05-18 02:24:50 +020011191 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011192 case PLANE_A:
11193 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11194 break;
11195 case PLANE_B:
11196 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11197 break;
11198 case PLANE_C:
11199 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11200 break;
11201 default:
11202 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011203 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011204 }
11205
Chris Wilsonffe74d72013-08-26 20:58:12 +010011206 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011207 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011208 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011209 /*
11210 * On Gen 8, SRM is now taking an extra dword to accommodate
11211 * 48bits addresses, and we need a NOOP for the batch size to
11212 * stay even.
11213 */
11214 if (IS_GEN8(dev))
11215 len += 2;
11216 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011217
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011218 /*
11219 * BSpec MI_DISPLAY_FLIP for IVB:
11220 * "The full packet must be contained within the same cache line."
11221 *
11222 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11223 * cacheline, if we ever start emitting more commands before
11224 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11225 * then do the cacheline alignment, and finally emit the
11226 * MI_DISPLAY_FLIP.
11227 */
John Harrisonbba09b12015-05-29 17:44:06 +010011228 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011229 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011230 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011231
John Harrison5fb9de12015-05-29 17:44:07 +010011232 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011233 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011234 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011235
Chris Wilsonffe74d72013-08-26 20:58:12 +010011236 /* Unmask the flip-done completion message. Note that the bspec says that
11237 * we should do this for both the BCS and RCS, and that we must not unmask
11238 * more than one flip event at any time (or ensure that one flip message
11239 * can be sent by waiting for flip-done prior to queueing new flips).
11240 * Experimentation says that BCS works despite DERRMR masking all
11241 * flip-done completion events and that unmasking all planes at once
11242 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11243 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11244 */
11245 if (ring->id == RCS) {
11246 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011247 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011248 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11249 DERRMR_PIPEB_PRI_FLIP_DONE |
11250 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011251 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011252 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011253 MI_SRM_LRM_GLOBAL_GTT);
11254 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011255 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011256 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011257 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011258 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011259 if (IS_GEN8(dev)) {
11260 intel_ring_emit(ring, 0);
11261 intel_ring_emit(ring, MI_NOOP);
11262 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011263 }
11264
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011265 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011266 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011267 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011268 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011269
Chris Wilson60426392015-10-10 10:44:32 +010011270 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011271 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011272}
11273
Sourab Gupta84c33a62014-06-02 16:47:17 +053011274static bool use_mmio_flip(struct intel_engine_cs *ring,
11275 struct drm_i915_gem_object *obj)
11276{
11277 /*
11278 * This is not being used for older platforms, because
11279 * non-availability of flip done interrupt forces us to use
11280 * CS flips. Older platforms derive flip done using some clever
11281 * tricks involving the flip_pending status bits and vblank irqs.
11282 * So using MMIO flips there would disrupt this mechanism.
11283 */
11284
Chris Wilson8e09bf82014-07-08 10:40:30 +010011285 if (ring == NULL)
11286 return true;
11287
Sourab Gupta84c33a62014-06-02 16:47:17 +053011288 if (INTEL_INFO(ring->dev)->gen < 5)
11289 return false;
11290
11291 if (i915.use_mmio_flip < 0)
11292 return false;
11293 else if (i915.use_mmio_flip > 0)
11294 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011295 else if (i915.enable_execlists)
11296 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011297 else if (obj->base.dma_buf &&
11298 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11299 false))
11300 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011301 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011302 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011303}
11304
Chris Wilson60426392015-10-10 10:44:32 +010011305static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011306 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011307 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011308{
11309 struct drm_device *dev = intel_crtc->base.dev;
11310 struct drm_i915_private *dev_priv = dev->dev_private;
11311 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011312 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011313 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011314
11315 ctl = I915_READ(PLANE_CTL(pipe, 0));
11316 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011317 switch (fb->modifier[0]) {
11318 case DRM_FORMAT_MOD_NONE:
11319 break;
11320 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011321 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011322 break;
11323 case I915_FORMAT_MOD_Y_TILED:
11324 ctl |= PLANE_CTL_TILED_Y;
11325 break;
11326 case I915_FORMAT_MOD_Yf_TILED:
11327 ctl |= PLANE_CTL_TILED_YF;
11328 break;
11329 default:
11330 MISSING_CASE(fb->modifier[0]);
11331 }
Damien Lespiauff944562014-11-20 14:58:16 +000011332
11333 /*
11334 * The stride is either expressed as a multiple of 64 bytes chunks for
11335 * linear buffers or in number of tiles for tiled buffers.
11336 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011337 if (intel_rotation_90_or_270(rotation)) {
11338 /* stride = Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +020011339 tile_height = intel_tile_height(dev_priv, fb->modifier[0], 0);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011340 stride = DIV_ROUND_UP(fb->height, tile_height);
11341 } else {
11342 stride = fb->pitches[0] /
Ville Syrjälä7b49f942016-01-12 21:08:32 +020011343 intel_fb_stride_alignment(dev_priv, fb->modifier[0],
11344 fb->pixel_format);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011345 }
Damien Lespiauff944562014-11-20 14:58:16 +000011346
11347 /*
11348 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11349 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11350 */
11351 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11352 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11353
Chris Wilson60426392015-10-10 10:44:32 +010011354 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011355 POSTING_READ(PLANE_SURF(pipe, 0));
11356}
11357
Chris Wilson60426392015-10-10 10:44:32 +010011358static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11359 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011360{
11361 struct drm_device *dev = intel_crtc->base.dev;
11362 struct drm_i915_private *dev_priv = dev->dev_private;
11363 struct intel_framebuffer *intel_fb =
11364 to_intel_framebuffer(intel_crtc->base.primary->fb);
11365 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011366 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011367 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011368
Sourab Gupta84c33a62014-06-02 16:47:17 +053011369 dspcntr = I915_READ(reg);
11370
Damien Lespiauc5d97472014-10-25 00:11:11 +010011371 if (obj->tiling_mode != I915_TILING_NONE)
11372 dspcntr |= DISPPLANE_TILED;
11373 else
11374 dspcntr &= ~DISPPLANE_TILED;
11375
Sourab Gupta84c33a62014-06-02 16:47:17 +053011376 I915_WRITE(reg, dspcntr);
11377
Chris Wilson60426392015-10-10 10:44:32 +010011378 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011379 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011380}
11381
11382/*
11383 * XXX: This is the temporary way to update the plane registers until we get
11384 * around to using the usual plane update functions for MMIO flips
11385 */
Chris Wilson60426392015-10-10 10:44:32 +010011386static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011387{
Chris Wilson60426392015-10-10 10:44:32 +010011388 struct intel_crtc *crtc = mmio_flip->crtc;
11389 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011390
Chris Wilson60426392015-10-10 10:44:32 +010011391 spin_lock_irq(&crtc->base.dev->event_lock);
11392 work = crtc->unpin_work;
11393 spin_unlock_irq(&crtc->base.dev->event_lock);
11394 if (work == NULL)
11395 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011396
Chris Wilson60426392015-10-10 10:44:32 +010011397 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011398
Chris Wilson60426392015-10-10 10:44:32 +010011399 intel_pipe_update_start(crtc);
11400
11401 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011402 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011403 else
11404 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011405 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011406
Chris Wilson60426392015-10-10 10:44:32 +010011407 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011408}
11409
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011410static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011411{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011412 struct intel_mmio_flip *mmio_flip =
11413 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011414 struct intel_framebuffer *intel_fb =
11415 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11416 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011417
Chris Wilson60426392015-10-10 10:44:32 +010011418 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011419 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011420 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011421 false, NULL,
11422 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011423 i915_gem_request_unreference__unlocked(mmio_flip->req);
11424 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011425
Alex Goinsfd8e0582015-11-25 18:43:38 -080011426 /* For framebuffer backed by dmabuf, wait for fence */
11427 if (obj->base.dma_buf)
11428 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11429 false, false,
11430 MAX_SCHEDULE_TIMEOUT) < 0);
11431
Chris Wilson60426392015-10-10 10:44:32 +010011432 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011433 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011434}
11435
11436static int intel_queue_mmio_flip(struct drm_device *dev,
11437 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011438 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011439{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011440 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011441
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011442 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11443 if (mmio_flip == NULL)
11444 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011445
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011446 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011447 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011448 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011449 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011450
11451 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11452 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011453
Sourab Gupta84c33a62014-06-02 16:47:17 +053011454 return 0;
11455}
11456
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011457static int intel_default_queue_flip(struct drm_device *dev,
11458 struct drm_crtc *crtc,
11459 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011460 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011461 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011462 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011463{
11464 return -ENODEV;
11465}
11466
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011467static bool __intel_pageflip_stall_check(struct drm_device *dev,
11468 struct drm_crtc *crtc)
11469{
11470 struct drm_i915_private *dev_priv = dev->dev_private;
11471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11472 struct intel_unpin_work *work = intel_crtc->unpin_work;
11473 u32 addr;
11474
11475 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11476 return true;
11477
Chris Wilson908565c2015-08-12 13:08:22 +010011478 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11479 return false;
11480
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011481 if (!work->enable_stall_check)
11482 return false;
11483
11484 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011485 if (work->flip_queued_req &&
11486 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011487 return false;
11488
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011489 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011490 }
11491
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011492 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011493 return false;
11494
11495 /* Potential stall - if we see that the flip has happened,
11496 * assume a missed interrupt. */
11497 if (INTEL_INFO(dev)->gen >= 4)
11498 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11499 else
11500 addr = I915_READ(DSPADDR(intel_crtc->plane));
11501
11502 /* There is a potential issue here with a false positive after a flip
11503 * to the same address. We could address this by checking for a
11504 * non-incrementing frame counter.
11505 */
11506 return addr == work->gtt_offset;
11507}
11508
11509void intel_check_page_flip(struct drm_device *dev, int pipe)
11510{
11511 struct drm_i915_private *dev_priv = dev->dev_private;
11512 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011514 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011515
Dave Gordon6c51d462015-03-06 15:34:26 +000011516 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011517
11518 if (crtc == NULL)
11519 return;
11520
Daniel Vetterf3260382014-09-15 14:55:23 +020011521 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011522 work = intel_crtc->unpin_work;
11523 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011524 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011525 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011526 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011527 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011528 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011529 if (work != NULL &&
11530 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11531 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011532 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011533}
11534
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011535static int intel_crtc_page_flip(struct drm_crtc *crtc,
11536 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011537 struct drm_pending_vblank_event *event,
11538 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011539{
11540 struct drm_device *dev = crtc->dev;
11541 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011542 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011543 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011545 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011546 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011547 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011548 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011549 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011550 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011551 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011552
Matt Roper2ff8fde2014-07-08 07:50:07 -070011553 /*
11554 * drm_mode_page_flip_ioctl() should already catch this, but double
11555 * check to be safe. In the future we may enable pageflipping from
11556 * a disabled primary plane.
11557 */
11558 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11559 return -EBUSY;
11560
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011561 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011562 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011563 return -EINVAL;
11564
11565 /*
11566 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11567 * Note that pitch changes could also affect these register.
11568 */
11569 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011570 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11571 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011572 return -EINVAL;
11573
Chris Wilsonf900db42014-02-20 09:26:13 +000011574 if (i915_terminally_wedged(&dev_priv->gpu_error))
11575 goto out_hang;
11576
Daniel Vetterb14c5672013-09-19 12:18:32 +020011577 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011578 if (work == NULL)
11579 return -ENOMEM;
11580
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011581 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011582 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011583 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011584 INIT_WORK(&work->work, intel_unpin_work_fn);
11585
Daniel Vetter87b6b102014-05-15 15:33:46 +020011586 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011587 if (ret)
11588 goto free_work;
11589
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011590 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011591 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011592 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011593 /* Before declaring the flip queue wedged, check if
11594 * the hardware completed the operation behind our backs.
11595 */
11596 if (__intel_pageflip_stall_check(dev, crtc)) {
11597 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11598 page_flip_completed(intel_crtc);
11599 } else {
11600 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011601 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011602
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011603 drm_crtc_vblank_put(crtc);
11604 kfree(work);
11605 return -EBUSY;
11606 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011607 }
11608 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011609 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011610
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011611 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11612 flush_workqueue(dev_priv->wq);
11613
Jesse Barnes75dfca82010-02-10 15:09:44 -080011614 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011615 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011616 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011617
Matt Roperf4510a22014-04-01 15:22:40 -070011618 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011619 update_state_fb(crtc->primary);
Paulo Zanonie8216e52016-01-19 11:35:56 -020011620 intel_fbc_pre_update(intel_crtc);
Matt Roper1ed1f962015-01-30 16:22:36 -080011621
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011622 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011623
Chris Wilson89ed88b2015-02-16 14:31:49 +000011624 ret = i915_mutex_lock_interruptible(dev);
11625 if (ret)
11626 goto cleanup;
11627
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011628 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011629 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011630
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011631 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011632 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011633
Wayne Boyer666a4532015-12-09 12:29:35 -080011634 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011635 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011636 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011637 /* vlv: DISPLAY_FLIP fails to change tiling */
11638 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011639 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011640 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011641 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011642 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011643 if (ring == NULL || ring->id != RCS)
11644 ring = &dev_priv->ring[BCS];
11645 } else {
11646 ring = &dev_priv->ring[RCS];
11647 }
11648
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011649 mmio_flip = use_mmio_flip(ring, obj);
11650
11651 /* When using CS flips, we want to emit semaphores between rings.
11652 * However, when using mmio flips we will create a task to do the
11653 * synchronisation, so all we want here is to pin the framebuffer
11654 * into the display plane and skip any waits.
11655 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011656 if (!mmio_flip) {
11657 ret = i915_gem_object_sync(obj, ring, &request);
11658 if (ret)
11659 goto cleanup_pending;
11660 }
11661
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011662 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011663 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011664 if (ret)
11665 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011666
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011667 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11668 obj, 0);
11669 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011670
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011671 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011672 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011673 if (ret)
11674 goto cleanup_unpin;
11675
John Harrisonf06cc1b2014-11-24 18:49:37 +000011676 i915_gem_request_assign(&work->flip_queued_req,
11677 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011678 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011679 if (!request) {
Dave Gordon26827082016-01-19 19:02:53 +000011680 request = i915_gem_request_alloc(ring, NULL);
11681 if (IS_ERR(request)) {
11682 ret = PTR_ERR(request);
John Harrison6258fbe2015-05-29 17:43:48 +010011683 goto cleanup_unpin;
Dave Gordon26827082016-01-19 19:02:53 +000011684 }
John Harrison6258fbe2015-05-29 17:43:48 +010011685 }
11686
11687 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011688 page_flip_flags);
11689 if (ret)
11690 goto cleanup_unpin;
11691
John Harrison6258fbe2015-05-29 17:43:48 +010011692 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011693 }
11694
John Harrison91af1272015-06-18 13:14:56 +010011695 if (request)
John Harrison75289872015-05-29 17:43:49 +010011696 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011697
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011698 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011699 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011700
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011701 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011702 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011703 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011704
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011705 intel_frontbuffer_flip_prepare(dev,
11706 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011707
Jesse Barnese5510fa2010-07-01 16:48:37 -070011708 trace_i915_flip_request(intel_crtc->plane, obj);
11709
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011710 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011711
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011712cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011713 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011714cleanup_pending:
Dave Gordon0aa498d2016-01-28 10:48:09 +000011715 if (!IS_ERR_OR_NULL(request))
John Harrison91af1272015-06-18 13:14:56 +010011716 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011717 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011718 mutex_unlock(&dev->struct_mutex);
11719cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011720 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011721 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011722
Chris Wilson89ed88b2015-02-16 14:31:49 +000011723 drm_gem_object_unreference_unlocked(&obj->base);
11724 drm_framebuffer_unreference(work->old_fb);
11725
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011726 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011727 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011728 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011729
Daniel Vetter87b6b102014-05-15 15:33:46 +020011730 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011731free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011732 kfree(work);
11733
Chris Wilsonf900db42014-02-20 09:26:13 +000011734 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011735 struct drm_atomic_state *state;
11736 struct drm_plane_state *plane_state;
11737
Chris Wilsonf900db42014-02-20 09:26:13 +000011738out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011739 state = drm_atomic_state_alloc(dev);
11740 if (!state)
11741 return -ENOMEM;
11742 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11743
11744retry:
11745 plane_state = drm_atomic_get_plane_state(state, primary);
11746 ret = PTR_ERR_OR_ZERO(plane_state);
11747 if (!ret) {
11748 drm_atomic_set_fb_for_plane(plane_state, fb);
11749
11750 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11751 if (!ret)
11752 ret = drm_atomic_commit(state);
11753 }
11754
11755 if (ret == -EDEADLK) {
11756 drm_modeset_backoff(state->acquire_ctx);
11757 drm_atomic_state_clear(state);
11758 goto retry;
11759 }
11760
11761 if (ret)
11762 drm_atomic_state_free(state);
11763
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011764 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011765 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011766 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011767 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011768 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011769 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011770 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011771}
11772
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011773
11774/**
11775 * intel_wm_need_update - Check whether watermarks need updating
11776 * @plane: drm plane
11777 * @state: new plane state
11778 *
11779 * Check current plane state versus the new one to determine whether
11780 * watermarks need to be recalculated.
11781 *
11782 * Returns true or false.
11783 */
11784static bool intel_wm_need_update(struct drm_plane *plane,
11785 struct drm_plane_state *state)
11786{
Matt Roperd21fbe82015-09-24 15:53:12 -070011787 struct intel_plane_state *new = to_intel_plane_state(state);
11788 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11789
11790 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011791 if (new->visible != cur->visible)
11792 return true;
11793
11794 if (!cur->base.fb || !new->base.fb)
11795 return false;
11796
11797 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11798 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011799 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11800 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11801 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11802 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011803 return true;
11804
11805 return false;
11806}
11807
Matt Roperd21fbe82015-09-24 15:53:12 -070011808static bool needs_scaling(struct intel_plane_state *state)
11809{
11810 int src_w = drm_rect_width(&state->src) >> 16;
11811 int src_h = drm_rect_height(&state->src) >> 16;
11812 int dst_w = drm_rect_width(&state->dst);
11813 int dst_h = drm_rect_height(&state->dst);
11814
11815 return (src_w != dst_w || src_h != dst_h);
11816}
11817
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011818int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11819 struct drm_plane_state *plane_state)
11820{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011821 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011822 struct drm_crtc *crtc = crtc_state->crtc;
11823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11824 struct drm_plane *plane = plane_state->plane;
11825 struct drm_device *dev = crtc->dev;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011826 struct intel_plane_state *old_plane_state =
11827 to_intel_plane_state(plane->state);
11828 int idx = intel_crtc->base.base.id, ret;
11829 int i = drm_plane_index(plane);
11830 bool mode_changed = needs_modeset(crtc_state);
11831 bool was_crtc_enabled = crtc->state->active;
11832 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011833 bool turn_off, turn_on, visible, was_visible;
11834 struct drm_framebuffer *fb = plane_state->fb;
11835
11836 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11837 plane->type != DRM_PLANE_TYPE_CURSOR) {
11838 ret = skl_update_scaler_plane(
11839 to_intel_crtc_state(crtc_state),
11840 to_intel_plane_state(plane_state));
11841 if (ret)
11842 return ret;
11843 }
11844
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011845 was_visible = old_plane_state->visible;
11846 visible = to_intel_plane_state(plane_state)->visible;
11847
11848 if (!was_crtc_enabled && WARN_ON(was_visible))
11849 was_visible = false;
11850
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011851 /*
11852 * Visibility is calculated as if the crtc was on, but
11853 * after scaler setup everything depends on it being off
11854 * when the crtc isn't active.
11855 */
11856 if (!is_crtc_enabled)
11857 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011858
11859 if (!was_visible && !visible)
11860 return 0;
11861
11862 turn_off = was_visible && (!visible || mode_changed);
11863 turn_on = visible && (!was_visible || mode_changed);
11864
11865 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11866 plane->base.id, fb ? fb->base.id : -1);
11867
11868 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11869 plane->base.id, was_visible, visible,
11870 turn_off, turn_on, mode_changed);
11871
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011872 if (turn_on || turn_off) {
11873 pipe_config->wm_changed = true;
11874
Ville Syrjälä852eb002015-06-24 22:00:07 +030011875 /* must disable cxsr around plane enable/disable */
11876 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11877 if (is_crtc_enabled)
11878 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011879 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011880 }
11881 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011882 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011883 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011884
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011885 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011886 intel_crtc->atomic.fb_bits |=
11887 to_intel_plane(plane)->frontbuffer_bit;
11888
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011889 switch (plane->type) {
11890 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011891 intel_crtc->atomic.post_enable_primary = turn_on;
Paulo Zanonifcf38d12016-01-21 18:07:17 -020011892 intel_crtc->atomic.update_fbc = true;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011893
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011894 /*
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011895 * BDW signals flip done immediately if the plane
11896 * is disabled, even if the plane enable is already
11897 * armed to occur at the next vblank :(
11898 */
11899 if (turn_on && IS_BROADWELL(dev))
11900 intel_crtc->atomic.wait_vblank = true;
11901
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011902 break;
11903 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011904 break;
11905 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070011906 /*
11907 * WaCxSRDisabledForSpriteScaling:ivb
11908 *
11909 * cstate->update_wm was already set above, so this flag will
11910 * take effect when we commit and program watermarks.
11911 */
11912 if (IS_IVYBRIDGE(dev) &&
11913 needs_scaling(to_intel_plane_state(plane_state)) &&
11914 !needs_scaling(old_plane_state)) {
11915 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11916 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011917 intel_crtc->atomic.wait_vblank = true;
11918 intel_crtc->atomic.update_sprite_watermarks |=
11919 1 << i;
11920 }
Matt Roperd21fbe82015-09-24 15:53:12 -070011921
11922 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011923 }
11924 return 0;
11925}
11926
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011927static bool encoders_cloneable(const struct intel_encoder *a,
11928 const struct intel_encoder *b)
11929{
11930 /* masks could be asymmetric, so check both ways */
11931 return a == b || (a->cloneable & (1 << b->type) &&
11932 b->cloneable & (1 << a->type));
11933}
11934
11935static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11936 struct intel_crtc *crtc,
11937 struct intel_encoder *encoder)
11938{
11939 struct intel_encoder *source_encoder;
11940 struct drm_connector *connector;
11941 struct drm_connector_state *connector_state;
11942 int i;
11943
11944 for_each_connector_in_state(state, connector, connector_state, i) {
11945 if (connector_state->crtc != &crtc->base)
11946 continue;
11947
11948 source_encoder =
11949 to_intel_encoder(connector_state->best_encoder);
11950 if (!encoders_cloneable(encoder, source_encoder))
11951 return false;
11952 }
11953
11954 return true;
11955}
11956
11957static bool check_encoder_cloning(struct drm_atomic_state *state,
11958 struct intel_crtc *crtc)
11959{
11960 struct intel_encoder *encoder;
11961 struct drm_connector *connector;
11962 struct drm_connector_state *connector_state;
11963 int i;
11964
11965 for_each_connector_in_state(state, connector, connector_state, i) {
11966 if (connector_state->crtc != &crtc->base)
11967 continue;
11968
11969 encoder = to_intel_encoder(connector_state->best_encoder);
11970 if (!check_single_encoder_cloning(state, crtc, encoder))
11971 return false;
11972 }
11973
11974 return true;
11975}
11976
11977static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11978 struct drm_crtc_state *crtc_state)
11979{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011980 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011981 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011983 struct intel_crtc_state *pipe_config =
11984 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011985 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020011986 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011987 bool mode_changed = needs_modeset(crtc_state);
11988
11989 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11990 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11991 return -EINVAL;
11992 }
11993
Ville Syrjälä852eb002015-06-24 22:00:07 +030011994 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011995 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011996
Maarten Lankhorstad421372015-06-15 12:33:42 +020011997 if (mode_changed && crtc_state->enable &&
11998 dev_priv->display.crtc_compute_clock &&
11999 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12000 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12001 pipe_config);
12002 if (ret)
12003 return ret;
12004 }
12005
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012006 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012007 if (dev_priv->display.compute_pipe_wm) {
12008 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
Matt Roperbf220452016-01-19 11:43:04 -080012009 if (ret)
Matt Roper86c8bbb2015-09-24 15:53:16 -070012010 return ret;
12011 }
12012
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012013 if (INTEL_INFO(dev)->gen >= 9) {
12014 if (mode_changed)
12015 ret = skl_update_scaler_crtc(pipe_config);
12016
12017 if (!ret)
12018 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12019 pipe_config);
12020 }
12021
12022 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012023}
12024
Jani Nikula65b38e02015-04-13 11:26:56 +030012025static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012026 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12027 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012028 .atomic_begin = intel_begin_crtc_commit,
12029 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012030 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012031};
12032
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012033static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12034{
12035 struct intel_connector *connector;
12036
12037 for_each_intel_connector(dev, connector) {
12038 if (connector->base.encoder) {
12039 connector->base.state->best_encoder =
12040 connector->base.encoder;
12041 connector->base.state->crtc =
12042 connector->base.encoder->crtc;
12043 } else {
12044 connector->base.state->best_encoder = NULL;
12045 connector->base.state->crtc = NULL;
12046 }
12047 }
12048}
12049
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012050static void
Robin Schroereba905b2014-05-18 02:24:50 +020012051connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012052 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012053{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012054 int bpp = pipe_config->pipe_bpp;
12055
12056 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12057 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012058 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012059
12060 /* Don't use an invalid EDID bpc value */
12061 if (connector->base.display_info.bpc &&
12062 connector->base.display_info.bpc * 3 < bpp) {
12063 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12064 bpp, connector->base.display_info.bpc*3);
12065 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12066 }
12067
Jani Nikula013dd9e2016-01-13 16:35:20 +020012068 /* Clamp bpp to default limit on screens without EDID 1.4 */
12069 if (connector->base.display_info.bpc == 0) {
12070 int type = connector->base.connector_type;
12071 int clamp_bpp = 24;
12072
12073 /* Fall back to 18 bpp when DP sink capability is unknown. */
12074 if (type == DRM_MODE_CONNECTOR_DisplayPort ||
12075 type == DRM_MODE_CONNECTOR_eDP)
12076 clamp_bpp = 18;
12077
12078 if (bpp > clamp_bpp) {
12079 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of %d\n",
12080 bpp, clamp_bpp);
12081 pipe_config->pipe_bpp = clamp_bpp;
12082 }
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012083 }
12084}
12085
12086static int
12087compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012088 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012089{
12090 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012091 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012092 struct drm_connector *connector;
12093 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012094 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012095
Wayne Boyer666a4532015-12-09 12:29:35 -080012096 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012097 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012098 else if (INTEL_INFO(dev)->gen >= 5)
12099 bpp = 12*3;
12100 else
12101 bpp = 8*3;
12102
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012103
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012104 pipe_config->pipe_bpp = bpp;
12105
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012106 state = pipe_config->base.state;
12107
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012108 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012109 for_each_connector_in_state(state, connector, connector_state, i) {
12110 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012111 continue;
12112
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012113 connected_sink_compute_bpp(to_intel_connector(connector),
12114 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012115 }
12116
12117 return bpp;
12118}
12119
Daniel Vetter644db712013-09-19 14:53:58 +020012120static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12121{
12122 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12123 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012124 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012125 mode->crtc_hdisplay, mode->crtc_hsync_start,
12126 mode->crtc_hsync_end, mode->crtc_htotal,
12127 mode->crtc_vdisplay, mode->crtc_vsync_start,
12128 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12129}
12130
Daniel Vetterc0b03412013-05-28 12:05:54 +020012131static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012132 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012133 const char *context)
12134{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012135 struct drm_device *dev = crtc->base.dev;
12136 struct drm_plane *plane;
12137 struct intel_plane *intel_plane;
12138 struct intel_plane_state *state;
12139 struct drm_framebuffer *fb;
12140
12141 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12142 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012143
12144 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12145 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12146 pipe_config->pipe_bpp, pipe_config->dither);
12147 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12148 pipe_config->has_pch_encoder,
12149 pipe_config->fdi_lanes,
12150 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12151 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12152 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012153 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012154 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012155 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012156 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12157 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12158 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012159
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012160 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012161 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012162 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012163 pipe_config->dp_m2_n2.gmch_m,
12164 pipe_config->dp_m2_n2.gmch_n,
12165 pipe_config->dp_m2_n2.link_m,
12166 pipe_config->dp_m2_n2.link_n,
12167 pipe_config->dp_m2_n2.tu);
12168
Daniel Vetter55072d12014-11-20 16:10:28 +010012169 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12170 pipe_config->has_audio,
12171 pipe_config->has_infoframe);
12172
Daniel Vetterc0b03412013-05-28 12:05:54 +020012173 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012174 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012175 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012176 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12177 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012178 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012179 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12180 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012181 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12182 crtc->num_scalers,
12183 pipe_config->scaler_state.scaler_users,
12184 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012185 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12186 pipe_config->gmch_pfit.control,
12187 pipe_config->gmch_pfit.pgm_ratios,
12188 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012189 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012190 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012191 pipe_config->pch_pfit.size,
12192 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012193 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012194 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012195
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012196 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012197 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012198 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012199 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012200 pipe_config->ddi_pll_sel,
12201 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012202 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012203 pipe_config->dpll_hw_state.pll0,
12204 pipe_config->dpll_hw_state.pll1,
12205 pipe_config->dpll_hw_state.pll2,
12206 pipe_config->dpll_hw_state.pll3,
12207 pipe_config->dpll_hw_state.pll6,
12208 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012209 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012210 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012211 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012212 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012213 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12214 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12215 pipe_config->ddi_pll_sel,
12216 pipe_config->dpll_hw_state.ctrl1,
12217 pipe_config->dpll_hw_state.cfgcr1,
12218 pipe_config->dpll_hw_state.cfgcr2);
12219 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012220 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012221 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012222 pipe_config->dpll_hw_state.wrpll,
12223 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012224 } else {
12225 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12226 "fp0: 0x%x, fp1: 0x%x\n",
12227 pipe_config->dpll_hw_state.dpll,
12228 pipe_config->dpll_hw_state.dpll_md,
12229 pipe_config->dpll_hw_state.fp0,
12230 pipe_config->dpll_hw_state.fp1);
12231 }
12232
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012233 DRM_DEBUG_KMS("planes on this crtc\n");
12234 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12235 intel_plane = to_intel_plane(plane);
12236 if (intel_plane->pipe != crtc->pipe)
12237 continue;
12238
12239 state = to_intel_plane_state(plane->state);
12240 fb = state->base.fb;
12241 if (!fb) {
12242 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12243 "disabled, scaler_id = %d\n",
12244 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12245 plane->base.id, intel_plane->pipe,
12246 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12247 drm_plane_index(plane), state->scaler_id);
12248 continue;
12249 }
12250
12251 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12252 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12253 plane->base.id, intel_plane->pipe,
12254 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12255 drm_plane_index(plane));
12256 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12257 fb->base.id, fb->width, fb->height, fb->pixel_format);
12258 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12259 state->scaler_id,
12260 state->src.x1 >> 16, state->src.y1 >> 16,
12261 drm_rect_width(&state->src) >> 16,
12262 drm_rect_height(&state->src) >> 16,
12263 state->dst.x1, state->dst.y1,
12264 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12265 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012266}
12267
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012268static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012269{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012270 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012271 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012272 unsigned int used_ports = 0;
12273
12274 /*
12275 * Walk the connector list instead of the encoder
12276 * list to detect the problem on ddi platforms
12277 * where there's just one encoder per digital port.
12278 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012279 drm_for_each_connector(connector, dev) {
12280 struct drm_connector_state *connector_state;
12281 struct intel_encoder *encoder;
12282
12283 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12284 if (!connector_state)
12285 connector_state = connector->state;
12286
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012287 if (!connector_state->best_encoder)
12288 continue;
12289
12290 encoder = to_intel_encoder(connector_state->best_encoder);
12291
12292 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012293
12294 switch (encoder->type) {
12295 unsigned int port_mask;
12296 case INTEL_OUTPUT_UNKNOWN:
12297 if (WARN_ON(!HAS_DDI(dev)))
12298 break;
12299 case INTEL_OUTPUT_DISPLAYPORT:
12300 case INTEL_OUTPUT_HDMI:
12301 case INTEL_OUTPUT_EDP:
12302 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12303
12304 /* the same port mustn't appear more than once */
12305 if (used_ports & port_mask)
12306 return false;
12307
12308 used_ports |= port_mask;
12309 default:
12310 break;
12311 }
12312 }
12313
12314 return true;
12315}
12316
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012317static void
12318clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12319{
12320 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012321 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012322 struct intel_dpll_hw_state dpll_hw_state;
12323 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012324 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012325 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012326
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012327 /* FIXME: before the switch to atomic started, a new pipe_config was
12328 * kzalloc'd. Code that depends on any field being zero should be
12329 * fixed, so that the crtc_state can be safely duplicated. For now,
12330 * only fields that are know to not cause problems are preserved. */
12331
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012332 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012333 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012334 shared_dpll = crtc_state->shared_dpll;
12335 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012336 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012337 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012338
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012339 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012340
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012341 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012342 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012343 crtc_state->shared_dpll = shared_dpll;
12344 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012345 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012346 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012347}
12348
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012349static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012350intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012351 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012352{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012353 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012354 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012355 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012356 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012357 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012358 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012359 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012360
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012361 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012362
Daniel Vettere143a212013-07-04 12:01:15 +020012363 pipe_config->cpu_transcoder =
12364 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012365
Imre Deak2960bc92013-07-30 13:36:32 +030012366 /*
12367 * Sanitize sync polarity flags based on requested ones. If neither
12368 * positive or negative polarity is requested, treat this as meaning
12369 * negative polarity.
12370 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012371 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012372 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012373 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012374
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012375 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012376 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012377 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012378
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012379 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12380 pipe_config);
12381 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012382 goto fail;
12383
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012384 /*
12385 * Determine the real pipe dimensions. Note that stereo modes can
12386 * increase the actual pipe size due to the frame doubling and
12387 * insertion of additional space for blanks between the frame. This
12388 * is stored in the crtc timings. We use the requested mode to do this
12389 * computation to clearly distinguish it from the adjusted mode, which
12390 * can be changed by the connectors in the below retry loop.
12391 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012392 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012393 &pipe_config->pipe_src_w,
12394 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012395
Daniel Vettere29c22c2013-02-21 00:00:16 +010012396encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012397 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012398 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012399 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012400
Daniel Vetter135c81b2013-07-21 21:37:09 +020012401 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012402 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12403 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012404
Daniel Vetter7758a112012-07-08 19:40:39 +020012405 /* Pass our mode to the connectors and the CRTC to give them a chance to
12406 * adjust it according to limitations or connector properties, and also
12407 * a chance to reject the mode entirely.
12408 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012409 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012410 if (connector_state->crtc != crtc)
12411 continue;
12412
12413 encoder = to_intel_encoder(connector_state->best_encoder);
12414
Daniel Vetterefea6e82013-07-21 21:36:59 +020012415 if (!(encoder->compute_config(encoder, pipe_config))) {
12416 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012417 goto fail;
12418 }
12419 }
12420
Daniel Vetterff9a6752013-06-01 17:16:21 +020012421 /* Set default port clock if not overwritten by the encoder. Needs to be
12422 * done afterwards in case the encoder adjusts the mode. */
12423 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012424 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012425 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012426
Daniel Vettera43f6e02013-06-07 23:10:32 +020012427 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012428 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012429 DRM_DEBUG_KMS("CRTC fixup failed\n");
12430 goto fail;
12431 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012432
12433 if (ret == RETRY) {
12434 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12435 ret = -EINVAL;
12436 goto fail;
12437 }
12438
12439 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12440 retry = false;
12441 goto encoder_retry;
12442 }
12443
Daniel Vettere8fa4272015-08-12 11:43:34 +020012444 /* Dithering seems to not pass-through bits correctly when it should, so
12445 * only enable it on 6bpc panels. */
12446 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012447 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012448 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012449
Daniel Vetter7758a112012-07-08 19:40:39 +020012450fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012451 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012452}
12453
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012454static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012455intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012456{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012457 struct drm_crtc *crtc;
12458 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012459 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012460
Ville Syrjälä76688512014-01-10 11:28:06 +020012461 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012462 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012463 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012464
12465 /* Update hwmode for vblank functions */
12466 if (crtc->state->active)
12467 crtc->hwmode = crtc->state->adjusted_mode;
12468 else
12469 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012470
12471 /*
12472 * Update legacy state to satisfy fbc code. This can
12473 * be removed when fbc uses the atomic state.
12474 */
12475 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12476 struct drm_plane_state *plane_state = crtc->primary->state;
12477
12478 crtc->primary->fb = plane_state->fb;
12479 crtc->x = plane_state->src_x >> 16;
12480 crtc->y = plane_state->src_y >> 16;
12481 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012482 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012483}
12484
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012485static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012486{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012487 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012488
12489 if (clock1 == clock2)
12490 return true;
12491
12492 if (!clock1 || !clock2)
12493 return false;
12494
12495 diff = abs(clock1 - clock2);
12496
12497 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12498 return true;
12499
12500 return false;
12501}
12502
Daniel Vetter25c5b262012-07-08 22:08:04 +020012503#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12504 list_for_each_entry((intel_crtc), \
12505 &(dev)->mode_config.crtc_list, \
12506 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012507 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012508
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012509static bool
12510intel_compare_m_n(unsigned int m, unsigned int n,
12511 unsigned int m2, unsigned int n2,
12512 bool exact)
12513{
12514 if (m == m2 && n == n2)
12515 return true;
12516
12517 if (exact || !m || !n || !m2 || !n2)
12518 return false;
12519
12520 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12521
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012522 if (n > n2) {
12523 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012524 m2 <<= 1;
12525 n2 <<= 1;
12526 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012527 } else if (n < n2) {
12528 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012529 m <<= 1;
12530 n <<= 1;
12531 }
12532 }
12533
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012534 if (n != n2)
12535 return false;
12536
12537 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012538}
12539
12540static bool
12541intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12542 struct intel_link_m_n *m2_n2,
12543 bool adjust)
12544{
12545 if (m_n->tu == m2_n2->tu &&
12546 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12547 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12548 intel_compare_m_n(m_n->link_m, m_n->link_n,
12549 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12550 if (adjust)
12551 *m2_n2 = *m_n;
12552
12553 return true;
12554 }
12555
12556 return false;
12557}
12558
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012559static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012560intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012561 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012562 struct intel_crtc_state *pipe_config,
12563 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012564{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012565 bool ret = true;
12566
12567#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12568 do { \
12569 if (!adjust) \
12570 DRM_ERROR(fmt, ##__VA_ARGS__); \
12571 else \
12572 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12573 } while (0)
12574
Daniel Vetter66e985c2013-06-05 13:34:20 +020012575#define PIPE_CONF_CHECK_X(name) \
12576 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012577 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012578 "(expected 0x%08x, found 0x%08x)\n", \
12579 current_config->name, \
12580 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012581 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012582 }
12583
Daniel Vetter08a24032013-04-19 11:25:34 +020012584#define PIPE_CONF_CHECK_I(name) \
12585 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012586 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012587 "(expected %i, found %i)\n", \
12588 current_config->name, \
12589 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012590 ret = false; \
12591 }
12592
12593#define PIPE_CONF_CHECK_M_N(name) \
12594 if (!intel_compare_link_m_n(&current_config->name, \
12595 &pipe_config->name,\
12596 adjust)) { \
12597 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12598 "(expected tu %i gmch %i/%i link %i/%i, " \
12599 "found tu %i, gmch %i/%i link %i/%i)\n", \
12600 current_config->name.tu, \
12601 current_config->name.gmch_m, \
12602 current_config->name.gmch_n, \
12603 current_config->name.link_m, \
12604 current_config->name.link_n, \
12605 pipe_config->name.tu, \
12606 pipe_config->name.gmch_m, \
12607 pipe_config->name.gmch_n, \
12608 pipe_config->name.link_m, \
12609 pipe_config->name.link_n); \
12610 ret = false; \
12611 }
12612
12613#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12614 if (!intel_compare_link_m_n(&current_config->name, \
12615 &pipe_config->name, adjust) && \
12616 !intel_compare_link_m_n(&current_config->alt_name, \
12617 &pipe_config->name, adjust)) { \
12618 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12619 "(expected tu %i gmch %i/%i link %i/%i, " \
12620 "or tu %i gmch %i/%i link %i/%i, " \
12621 "found tu %i, gmch %i/%i link %i/%i)\n", \
12622 current_config->name.tu, \
12623 current_config->name.gmch_m, \
12624 current_config->name.gmch_n, \
12625 current_config->name.link_m, \
12626 current_config->name.link_n, \
12627 current_config->alt_name.tu, \
12628 current_config->alt_name.gmch_m, \
12629 current_config->alt_name.gmch_n, \
12630 current_config->alt_name.link_m, \
12631 current_config->alt_name.link_n, \
12632 pipe_config->name.tu, \
12633 pipe_config->name.gmch_m, \
12634 pipe_config->name.gmch_n, \
12635 pipe_config->name.link_m, \
12636 pipe_config->name.link_n); \
12637 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012638 }
12639
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012640/* This is required for BDW+ where there is only one set of registers for
12641 * switching between high and low RR.
12642 * This macro can be used whenever a comparison has to be made between one
12643 * hw state and multiple sw state variables.
12644 */
12645#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12646 if ((current_config->name != pipe_config->name) && \
12647 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012648 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012649 "(expected %i or %i, found %i)\n", \
12650 current_config->name, \
12651 current_config->alt_name, \
12652 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012653 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012654 }
12655
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012656#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12657 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012658 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012659 "(expected %i, found %i)\n", \
12660 current_config->name & (mask), \
12661 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012662 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012663 }
12664
Ville Syrjälä5e550652013-09-06 23:29:07 +030012665#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12666 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012667 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012668 "(expected %i, found %i)\n", \
12669 current_config->name, \
12670 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012671 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012672 }
12673
Daniel Vetterbb760062013-06-06 14:55:52 +020012674#define PIPE_CONF_QUIRK(quirk) \
12675 ((current_config->quirks | pipe_config->quirks) & (quirk))
12676
Daniel Vettereccb1402013-05-22 00:50:22 +020012677 PIPE_CONF_CHECK_I(cpu_transcoder);
12678
Daniel Vetter08a24032013-04-19 11:25:34 +020012679 PIPE_CONF_CHECK_I(has_pch_encoder);
12680 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012681 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012682
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012683 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012684 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012685
12686 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012687 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012688
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012689 if (current_config->has_drrs)
12690 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12691 } else
12692 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012693
Jani Nikulaa65347b2015-11-27 12:21:46 +020012694 PIPE_CONF_CHECK_I(has_dsi_encoder);
12695
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012696 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12697 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12698 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12699 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12700 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12701 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012702
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012703 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12704 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12705 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12706 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12707 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12708 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012709
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012710 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012711 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012712 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012713 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012714 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012715 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012716
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012717 PIPE_CONF_CHECK_I(has_audio);
12718
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012719 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012720 DRM_MODE_FLAG_INTERLACE);
12721
Daniel Vetterbb760062013-06-06 14:55:52 +020012722 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012723 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012724 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012725 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012726 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012727 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012728 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012729 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012730 DRM_MODE_FLAG_NVSYNC);
12731 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012732
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012733 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012734 /* pfit ratios are autocomputed by the hw on gen4+ */
12735 if (INTEL_INFO(dev)->gen < 4)
12736 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012737 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012738
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012739 if (!adjust) {
12740 PIPE_CONF_CHECK_I(pipe_src_w);
12741 PIPE_CONF_CHECK_I(pipe_src_h);
12742
12743 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12744 if (current_config->pch_pfit.enabled) {
12745 PIPE_CONF_CHECK_X(pch_pfit.pos);
12746 PIPE_CONF_CHECK_X(pch_pfit.size);
12747 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012748
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012749 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12750 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012751
Jesse Barnese59150d2014-01-07 13:30:45 -080012752 /* BDW+ don't expose a synchronous way to read the state */
12753 if (IS_HASWELL(dev))
12754 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012755
Ville Syrjälä282740f2013-09-04 18:30:03 +030012756 PIPE_CONF_CHECK_I(double_wide);
12757
Daniel Vetter26804af2014-06-25 22:01:55 +030012758 PIPE_CONF_CHECK_X(ddi_pll_sel);
12759
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012760 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012761 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012762 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012763 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12764 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012765 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012766 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012767 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12768 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12769 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012770
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012771 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12772 PIPE_CONF_CHECK_I(pipe_bpp);
12773
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012774 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012775 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012776
Daniel Vetter66e985c2013-06-05 13:34:20 +020012777#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012778#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012779#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012780#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012781#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012782#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012783#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012784
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012785 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012786}
12787
Damien Lespiau08db6652014-11-04 17:06:52 +000012788static void check_wm_state(struct drm_device *dev)
12789{
12790 struct drm_i915_private *dev_priv = dev->dev_private;
12791 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12792 struct intel_crtc *intel_crtc;
12793 int plane;
12794
12795 if (INTEL_INFO(dev)->gen < 9)
12796 return;
12797
12798 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12799 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12800
12801 for_each_intel_crtc(dev, intel_crtc) {
12802 struct skl_ddb_entry *hw_entry, *sw_entry;
12803 const enum pipe pipe = intel_crtc->pipe;
12804
12805 if (!intel_crtc->active)
12806 continue;
12807
12808 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012809 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012810 hw_entry = &hw_ddb.plane[pipe][plane];
12811 sw_entry = &sw_ddb->plane[pipe][plane];
12812
12813 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12814 continue;
12815
12816 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12817 "(expected (%u,%u), found (%u,%u))\n",
12818 pipe_name(pipe), plane + 1,
12819 sw_entry->start, sw_entry->end,
12820 hw_entry->start, hw_entry->end);
12821 }
12822
12823 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012824 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12825 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012826
12827 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12828 continue;
12829
12830 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12831 "(expected (%u,%u), found (%u,%u))\n",
12832 pipe_name(pipe),
12833 sw_entry->start, sw_entry->end,
12834 hw_entry->start, hw_entry->end);
12835 }
12836}
12837
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012838static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012839check_connector_state(struct drm_device *dev,
12840 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012841{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012842 struct drm_connector_state *old_conn_state;
12843 struct drm_connector *connector;
12844 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012845
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012846 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12847 struct drm_encoder *encoder = connector->encoder;
12848 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012849
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012850 /* This also checks the encoder/connector hw state with the
12851 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012852 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012853
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012854 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012855 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012856 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012857}
12858
12859static void
12860check_encoder_state(struct drm_device *dev)
12861{
12862 struct intel_encoder *encoder;
12863 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012864
Damien Lespiaub2784e12014-08-05 11:29:37 +010012865 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012866 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012867 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012868
12869 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12870 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012871 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012872
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012873 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012874 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012875 continue;
12876 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012877
12878 I915_STATE_WARN(connector->base.state->crtc !=
12879 encoder->base.crtc,
12880 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012881 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012882
Rob Clarke2c719b2014-12-15 13:56:32 -050012883 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012884 "encoder's enabled state mismatch "
12885 "(expected %i, found %i)\n",
12886 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012887
12888 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012889 bool active;
12890
12891 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012892 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012893 "encoder detached but still enabled on pipe %c.\n",
12894 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012895 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012896 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012897}
12898
12899static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012900check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012901{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012902 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012903 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012904 struct drm_crtc_state *old_crtc_state;
12905 struct drm_crtc *crtc;
12906 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012907
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012908 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12909 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12910 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020012911 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012912
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012913 if (!needs_modeset(crtc->state) &&
12914 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012915 continue;
12916
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012917 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12918 pipe_config = to_intel_crtc_state(old_crtc_state);
12919 memset(pipe_config, 0, sizeof(*pipe_config));
12920 pipe_config->base.crtc = crtc;
12921 pipe_config->base.state = old_state;
12922
12923 DRM_DEBUG_KMS("[CRTC:%d]\n",
12924 crtc->base.id);
12925
12926 active = dev_priv->display.get_pipe_config(intel_crtc,
12927 pipe_config);
12928
12929 /* hw state is inconsistent with the pipe quirk */
12930 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12931 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12932 active = crtc->state->active;
12933
12934 I915_STATE_WARN(crtc->state->active != active,
12935 "crtc active state doesn't match with hw state "
12936 "(expected %i, found %i)\n", crtc->state->active, active);
12937
12938 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
12939 "transitional active state does not match atomic hw state "
12940 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12941
12942 for_each_encoder_on_crtc(dev, crtc, encoder) {
12943 enum pipe pipe;
12944
12945 active = encoder->get_hw_state(encoder, &pipe);
12946 I915_STATE_WARN(active != crtc->state->active,
12947 "[ENCODER:%i] active %i with crtc active %i\n",
12948 encoder->base.base.id, active, crtc->state->active);
12949
12950 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12951 "Encoder connected to wrong pipe %c\n",
12952 pipe_name(pipe));
12953
12954 if (active)
12955 encoder->get_config(encoder, pipe_config);
12956 }
12957
12958 if (!crtc->state->active)
12959 continue;
12960
12961 sw_config = to_intel_crtc_state(crtc->state);
12962 if (!intel_pipe_config_compare(dev, sw_config,
12963 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012964 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012965 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012966 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012967 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012968 "[sw state]");
12969 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012970 }
12971}
12972
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012973static void
12974check_shared_dpll_state(struct drm_device *dev)
12975{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012976 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012977 struct intel_crtc *crtc;
12978 struct intel_dpll_hw_state dpll_hw_state;
12979 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012980
12981 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12982 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12983 int enabled_crtcs = 0, active_crtcs = 0;
12984 bool active;
12985
12986 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12987
12988 DRM_DEBUG_KMS("%s\n", pll->name);
12989
12990 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12991
Rob Clarke2c719b2014-12-15 13:56:32 -050012992 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012993 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012994 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012995 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012996 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012997 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012998 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012999 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020013000 "pll on state mismatch (expected %i, found %i)\n",
13001 pll->on, active);
13002
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013003 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080013004 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020013005 enabled_crtcs++;
13006 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13007 active_crtcs++;
13008 }
Rob Clarke2c719b2014-12-15 13:56:32 -050013009 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013010 "pll active crtcs mismatch (expected %i, found %i)\n",
13011 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050013012 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013013 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013014 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013015
Rob Clarke2c719b2014-12-15 13:56:32 -050013016 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013017 sizeof(dpll_hw_state)),
13018 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013019 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013020}
13021
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013022static void
13023intel_modeset_check_state(struct drm_device *dev,
13024 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013025{
Damien Lespiau08db6652014-11-04 17:06:52 +000013026 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013027 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013028 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013029 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013030 check_shared_dpll_state(dev);
13031}
13032
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013033void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013034 int dotclock)
13035{
13036 /*
13037 * FDI already provided one idea for the dotclock.
13038 * Yell if the encoder disagrees.
13039 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013040 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013041 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013042 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013043}
13044
Ville Syrjälä80715b22014-05-15 20:23:23 +030013045static void update_scanline_offset(struct intel_crtc *crtc)
13046{
13047 struct drm_device *dev = crtc->base.dev;
13048
13049 /*
13050 * The scanline counter increments at the leading edge of hsync.
13051 *
13052 * On most platforms it starts counting from vtotal-1 on the
13053 * first active line. That means the scanline counter value is
13054 * always one less than what we would expect. Ie. just after
13055 * start of vblank, which also occurs at start of hsync (on the
13056 * last active line), the scanline counter will read vblank_start-1.
13057 *
13058 * On gen2 the scanline counter starts counting from 1 instead
13059 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13060 * to keep the value positive), instead of adding one.
13061 *
13062 * On HSW+ the behaviour of the scanline counter depends on the output
13063 * type. For DP ports it behaves like most other platforms, but on HDMI
13064 * there's an extra 1 line difference. So we need to add two instead of
13065 * one to the value.
13066 */
13067 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013068 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013069 int vtotal;
13070
Ville Syrjälä124abe02015-09-08 13:40:45 +030013071 vtotal = adjusted_mode->crtc_vtotal;
13072 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013073 vtotal /= 2;
13074
13075 crtc->scanline_offset = vtotal - 1;
13076 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013077 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013078 crtc->scanline_offset = 2;
13079 } else
13080 crtc->scanline_offset = 1;
13081}
13082
Maarten Lankhorstad421372015-06-15 12:33:42 +020013083static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013084{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013085 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013086 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013087 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013088 struct drm_crtc *crtc;
13089 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013090 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013091
13092 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013093 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013094
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013095 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13097 int old_dpll = to_intel_crtc_state(crtc->state)->shared_dpll;
Maarten Lankhorstad421372015-06-15 12:33:42 +020013098
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013099 if (!needs_modeset(crtc_state))
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013100 continue;
13101
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013102 to_intel_crtc_state(crtc_state)->shared_dpll = DPLL_ID_PRIVATE;
13103
13104 if (old_dpll == DPLL_ID_PRIVATE)
13105 continue;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013106
Maarten Lankhorstad421372015-06-15 12:33:42 +020013107 if (!shared_dpll)
13108 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13109
Maarten Lankhorstfb1a38a2016-02-09 13:02:17 +010013110 shared_dpll[old_dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013111 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013112}
13113
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013114/*
13115 * This implements the workaround described in the "notes" section of the mode
13116 * set sequence documentation. When going from no pipes or single pipe to
13117 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13118 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13119 */
13120static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13121{
13122 struct drm_crtc_state *crtc_state;
13123 struct intel_crtc *intel_crtc;
13124 struct drm_crtc *crtc;
13125 struct intel_crtc_state *first_crtc_state = NULL;
13126 struct intel_crtc_state *other_crtc_state = NULL;
13127 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13128 int i;
13129
13130 /* look at all crtc's that are going to be enabled in during modeset */
13131 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13132 intel_crtc = to_intel_crtc(crtc);
13133
13134 if (!crtc_state->active || !needs_modeset(crtc_state))
13135 continue;
13136
13137 if (first_crtc_state) {
13138 other_crtc_state = to_intel_crtc_state(crtc_state);
13139 break;
13140 } else {
13141 first_crtc_state = to_intel_crtc_state(crtc_state);
13142 first_pipe = intel_crtc->pipe;
13143 }
13144 }
13145
13146 /* No workaround needed? */
13147 if (!first_crtc_state)
13148 return 0;
13149
13150 /* w/a possibly needed, check how many crtc's are already enabled. */
13151 for_each_intel_crtc(state->dev, intel_crtc) {
13152 struct intel_crtc_state *pipe_config;
13153
13154 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13155 if (IS_ERR(pipe_config))
13156 return PTR_ERR(pipe_config);
13157
13158 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13159
13160 if (!pipe_config->base.active ||
13161 needs_modeset(&pipe_config->base))
13162 continue;
13163
13164 /* 2 or more enabled crtcs means no need for w/a */
13165 if (enabled_pipe != INVALID_PIPE)
13166 return 0;
13167
13168 enabled_pipe = intel_crtc->pipe;
13169 }
13170
13171 if (enabled_pipe != INVALID_PIPE)
13172 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13173 else if (other_crtc_state)
13174 other_crtc_state->hsw_workaround_pipe = first_pipe;
13175
13176 return 0;
13177}
13178
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013179static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13180{
13181 struct drm_crtc *crtc;
13182 struct drm_crtc_state *crtc_state;
13183 int ret = 0;
13184
13185 /* add all active pipes to the state */
13186 for_each_crtc(state->dev, crtc) {
13187 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13188 if (IS_ERR(crtc_state))
13189 return PTR_ERR(crtc_state);
13190
13191 if (!crtc_state->active || needs_modeset(crtc_state))
13192 continue;
13193
13194 crtc_state->mode_changed = true;
13195
13196 ret = drm_atomic_add_affected_connectors(state, crtc);
13197 if (ret)
13198 break;
13199
13200 ret = drm_atomic_add_affected_planes(state, crtc);
13201 if (ret)
13202 break;
13203 }
13204
13205 return ret;
13206}
13207
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013208static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013209{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013210 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13211 struct drm_i915_private *dev_priv = state->dev->dev_private;
13212 struct drm_crtc *crtc;
13213 struct drm_crtc_state *crtc_state;
13214 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013215
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013216 if (!check_digital_port_conflicts(state)) {
13217 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13218 return -EINVAL;
13219 }
13220
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013221 intel_state->modeset = true;
13222 intel_state->active_crtcs = dev_priv->active_crtcs;
13223
13224 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13225 if (crtc_state->active)
13226 intel_state->active_crtcs |= 1 << i;
13227 else
13228 intel_state->active_crtcs &= ~(1 << i);
13229 }
13230
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013231 /*
13232 * See if the config requires any additional preparation, e.g.
13233 * to adjust global state with pipes off. We need to do this
13234 * here so we can get the modeset_pipe updated config for the new
13235 * mode set on this crtc. For other crtcs we need to use the
13236 * adjusted_mode bits in the crtc directly.
13237 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013238 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013239 ret = dev_priv->display.modeset_calc_cdclk(state);
13240
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013241 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013242 ret = intel_modeset_all_pipes(state);
13243
13244 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013245 return ret;
Maarten Lankhorste8788cb2016-02-16 10:25:11 +010013246
13247 DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
13248 intel_state->cdclk, intel_state->dev_cdclk);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013249 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013250 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013251
Maarten Lankhorstad421372015-06-15 12:33:42 +020013252 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013253
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013254 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013255 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013256
Maarten Lankhorstad421372015-06-15 12:33:42 +020013257 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013258}
13259
Matt Roperaa363132015-09-24 15:53:18 -070013260/*
13261 * Handle calculation of various watermark data at the end of the atomic check
13262 * phase. The code here should be run after the per-crtc and per-plane 'check'
13263 * handlers to ensure that all derived state has been updated.
13264 */
13265static void calc_watermark_data(struct drm_atomic_state *state)
13266{
13267 struct drm_device *dev = state->dev;
13268 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13269 struct drm_crtc *crtc;
13270 struct drm_crtc_state *cstate;
13271 struct drm_plane *plane;
13272 struct drm_plane_state *pstate;
13273
13274 /*
13275 * Calculate watermark configuration details now that derived
13276 * plane/crtc state is all properly updated.
13277 */
13278 drm_for_each_crtc(crtc, dev) {
13279 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13280 crtc->state;
13281
13282 if (cstate->active)
13283 intel_state->wm_config.num_pipes_active++;
13284 }
13285 drm_for_each_legacy_plane(plane, dev) {
13286 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13287 plane->state;
13288
13289 if (!to_intel_plane_state(pstate)->visible)
13290 continue;
13291
13292 intel_state->wm_config.sprites_enabled = true;
13293 if (pstate->crtc_w != pstate->src_w >> 16 ||
13294 pstate->crtc_h != pstate->src_h >> 16)
13295 intel_state->wm_config.sprites_scaled = true;
13296 }
13297}
13298
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013299/**
13300 * intel_atomic_check - validate state object
13301 * @dev: drm device
13302 * @state: state to validate
13303 */
13304static int intel_atomic_check(struct drm_device *dev,
13305 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013306{
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013307 struct drm_i915_private *dev_priv = to_i915(dev);
Matt Roperaa363132015-09-24 15:53:18 -070013308 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013309 struct drm_crtc *crtc;
13310 struct drm_crtc_state *crtc_state;
13311 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013312 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013313
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013314 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013315 if (ret)
13316 return ret;
13317
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013318 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013319 struct intel_crtc_state *pipe_config =
13320 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013321
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013322 memset(&to_intel_crtc(crtc)->atomic, 0,
13323 sizeof(struct intel_crtc_atomic_commit));
13324
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013325 /* Catch I915_MODE_FLAG_INHERITED */
13326 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13327 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013328
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013329 if (!crtc_state->enable) {
13330 if (needs_modeset(crtc_state))
13331 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013332 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013333 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013334
Daniel Vetter26495482015-07-15 14:15:52 +020013335 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013336 continue;
13337
Daniel Vetter26495482015-07-15 14:15:52 +020013338 /* FIXME: For only active_changed we shouldn't need to do any
13339 * state recomputation at all. */
13340
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013341 ret = drm_atomic_add_affected_connectors(state, crtc);
13342 if (ret)
13343 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013344
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013345 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013346 if (ret)
13347 return ret;
13348
Jani Nikula73831232015-11-19 10:26:30 +020013349 if (i915.fastboot &&
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013350 intel_pipe_config_compare(dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013351 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013352 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013353 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013354 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013355 }
13356
13357 if (needs_modeset(crtc_state)) {
13358 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013359
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013360 ret = drm_atomic_add_affected_planes(state, crtc);
13361 if (ret)
13362 return ret;
13363 }
13364
Daniel Vetter26495482015-07-15 14:15:52 +020013365 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13366 needs_modeset(crtc_state) ?
13367 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013368 }
13369
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013370 if (any_ms) {
13371 ret = intel_modeset_checks(state);
13372
13373 if (ret)
13374 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013375 } else
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013376 intel_state->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013377
Paulo Zanonidd8b3bd2016-01-19 11:35:49 -020013378 ret = drm_atomic_helper_check_planes(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013379 if (ret)
13380 return ret;
13381
Paulo Zanonif51be2e2016-01-19 11:35:50 -020013382 intel_fbc_choose_crtc(dev_priv, state);
Matt Roperaa363132015-09-24 15:53:18 -070013383 calc_watermark_data(state);
13384
13385 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013386}
13387
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013388static int intel_atomic_prepare_commit(struct drm_device *dev,
13389 struct drm_atomic_state *state,
13390 bool async)
13391{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013392 struct drm_i915_private *dev_priv = dev->dev_private;
13393 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013394 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013395 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013396 struct drm_crtc *crtc;
13397 int i, ret;
13398
13399 if (async) {
13400 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13401 return -EINVAL;
13402 }
13403
13404 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13405 ret = intel_crtc_wait_for_pending_flips(crtc);
13406 if (ret)
13407 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013408
13409 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13410 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013411 }
13412
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013413 ret = mutex_lock_interruptible(&dev->struct_mutex);
13414 if (ret)
13415 return ret;
13416
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013417 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013418 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13419 u32 reset_counter;
13420
13421 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13422 mutex_unlock(&dev->struct_mutex);
13423
13424 for_each_plane_in_state(state, plane, plane_state, i) {
13425 struct intel_plane_state *intel_plane_state =
13426 to_intel_plane_state(plane_state);
13427
13428 if (!intel_plane_state->wait_req)
13429 continue;
13430
13431 ret = __i915_wait_request(intel_plane_state->wait_req,
13432 reset_counter, true,
13433 NULL, NULL);
13434
13435 /* Swallow -EIO errors to allow updates during hw lockup. */
13436 if (ret == -EIO)
13437 ret = 0;
13438
13439 if (ret)
13440 break;
13441 }
13442
13443 if (!ret)
13444 return 0;
13445
13446 mutex_lock(&dev->struct_mutex);
13447 drm_atomic_helper_cleanup_planes(dev, state);
13448 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013449
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013450 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013451 return ret;
13452}
13453
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013454/**
13455 * intel_atomic_commit - commit validated state object
13456 * @dev: DRM device
13457 * @state: the top-level driver state object
13458 * @async: asynchronous commit
13459 *
13460 * This function commits a top-level state object that has been validated
13461 * with drm_atomic_helper_check().
13462 *
13463 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13464 * we can only handle plane-related operations and do not yet support
13465 * asynchronous commit.
13466 *
13467 * RETURNS
13468 * Zero for success or -errno.
13469 */
13470static int intel_atomic_commit(struct drm_device *dev,
13471 struct drm_atomic_state *state,
13472 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013473{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013474 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013475 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013476 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013477 struct drm_crtc *crtc;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013478 int ret = 0, i;
13479 bool hw_check = intel_state->modeset;
Daniel Vettera6778b32012-07-02 09:56:42 +020013480
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013481 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013482 if (ret) {
13483 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013484 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013485 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013486
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013487 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013488 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013489
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013490 if (intel_state->modeset) {
13491 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13492 sizeof(intel_state->min_pixclk));
13493 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013494 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013495 }
13496
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013497 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13499
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013500 if (!needs_modeset(crtc->state))
13501 continue;
13502
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013503 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Daniel Vetter460da9162013-03-27 00:44:51 +010013504
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013505 if (crtc_state->active) {
13506 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13507 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013508 intel_crtc->active = false;
Paulo Zanoni58f9c0b2016-01-19 11:35:51 -020013509 intel_fbc_disable(intel_crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013510 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013511
13512 /*
13513 * Underruns don't always raise
13514 * interrupts, so check manually.
13515 */
13516 intel_check_cpu_fifo_underruns(dev_priv);
13517 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013518
13519 if (!crtc->state->active)
13520 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013521 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013522 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013523
Daniel Vetterea9d7582012-07-10 10:42:52 +020013524 /* Only after disabling all output pipelines that will be changed can we
13525 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013526 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013527
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013528 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013529 intel_shared_dpll_commit(state);
13530
13531 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013532 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013533 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013534
Daniel Vettera6778b32012-07-02 09:56:42 +020013535 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013536 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13538 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013539 bool update_pipe = !modeset &&
13540 to_intel_crtc_state(crtc->state)->update_pipe;
13541 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013542
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013543 if (modeset)
13544 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13545
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013546 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013547 update_scanline_offset(to_intel_crtc(crtc));
13548 dev_priv->display.crtc_enable(crtc);
13549 }
13550
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013551 if (update_pipe) {
13552 put_domains = modeset_get_crtc_power_domains(crtc);
13553
13554 /* make sure intel_modeset_check_state runs */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013555 hw_check = true;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013556 }
13557
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013558 if (!modeset)
Maarten Lankhorst5c74cd72016-02-03 16:53:24 +010013559 intel_pre_plane_update(to_intel_crtc_state(crtc_state));
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013560
Paulo Zanoni49227c42016-01-19 11:35:52 -020013561 if (crtc->state->active && intel_crtc->atomic.update_fbc)
13562 intel_fbc_enable(intel_crtc);
13563
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013564 if (crtc->state->active &&
13565 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013566 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013567
13568 if (put_domains)
13569 modeset_put_power_domains(dev_priv, put_domains);
13570
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013571 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013572
13573 if (modeset)
13574 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013575 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013576
Daniel Vettera6778b32012-07-02 09:56:42 +020013577 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013578
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013579 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013580
13581 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013582 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013583 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013584
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013585 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013586 intel_modeset_check_state(dev, state);
13587
13588 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013589
Mika Kuoppala75714942015-12-16 09:26:48 +020013590 /* As one of the primary mmio accessors, KMS has a high likelihood
13591 * of triggering bugs in unclaimed access. After we finish
13592 * modesetting, see if an error has been flagged, and if so
13593 * enable debugging for the next modeset - and hope we catch
13594 * the culprit.
13595 *
13596 * XXX note that we assume display power is on at this point.
13597 * This might hold true now but we need to add pm helper to check
13598 * unclaimed only when the hardware is on, as atomic commits
13599 * can happen also when the device is completely off.
13600 */
13601 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
13602
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013603 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013604}
13605
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013606void intel_crtc_restore_mode(struct drm_crtc *crtc)
13607{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013608 struct drm_device *dev = crtc->dev;
13609 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013610 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013611 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013612
13613 state = drm_atomic_state_alloc(dev);
13614 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013615 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013616 crtc->base.id);
13617 return;
13618 }
13619
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013620 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013621
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013622retry:
13623 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13624 ret = PTR_ERR_OR_ZERO(crtc_state);
13625 if (!ret) {
13626 if (!crtc_state->active)
13627 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013628
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013629 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013630 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013631 }
13632
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013633 if (ret == -EDEADLK) {
13634 drm_atomic_state_clear(state);
13635 drm_modeset_backoff(state->acquire_ctx);
13636 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013637 }
13638
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013639 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013640out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013641 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013642}
13643
Daniel Vetter25c5b262012-07-08 22:08:04 +020013644#undef for_each_intel_crtc_masked
13645
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013646static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013647 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013648 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013649 .destroy = intel_crtc_destroy,
13650 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013651 .atomic_duplicate_state = intel_crtc_duplicate_state,
13652 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013653};
13654
Daniel Vetter53589012013-06-05 13:34:16 +020013655static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13656 struct intel_shared_dpll *pll,
13657 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013658{
Daniel Vetter53589012013-06-05 13:34:16 +020013659 uint32_t val;
13660
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013661 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013662 return false;
13663
Daniel Vetter53589012013-06-05 13:34:16 +020013664 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013665 hw_state->dpll = val;
13666 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13667 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013668
13669 return val & DPLL_VCO_ENABLE;
13670}
13671
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013672static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13673 struct intel_shared_dpll *pll)
13674{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013675 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13676 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013677}
13678
Daniel Vettere7b903d2013-06-05 13:34:14 +020013679static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13680 struct intel_shared_dpll *pll)
13681{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013682 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013683 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013684
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013685 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013686
13687 /* Wait for the clocks to stabilize. */
13688 POSTING_READ(PCH_DPLL(pll->id));
13689 udelay(150);
13690
13691 /* The pixel multiplier can only be updated once the
13692 * DPLL is enabled and the clocks are stable.
13693 *
13694 * So write it again.
13695 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013696 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013697 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013698 udelay(200);
13699}
13700
13701static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13702 struct intel_shared_dpll *pll)
13703{
13704 struct drm_device *dev = dev_priv->dev;
13705 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013706
13707 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013708 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013709 if (intel_crtc_to_shared_dpll(crtc) == pll)
13710 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13711 }
13712
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013713 I915_WRITE(PCH_DPLL(pll->id), 0);
13714 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013715 udelay(200);
13716}
13717
Daniel Vetter46edb022013-06-05 13:34:12 +020013718static char *ibx_pch_dpll_names[] = {
13719 "PCH DPLL A",
13720 "PCH DPLL B",
13721};
13722
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013723static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013724{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013725 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013726 int i;
13727
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013728 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013729
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013730 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013731 dev_priv->shared_dplls[i].id = i;
13732 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013733 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013734 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13735 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013736 dev_priv->shared_dplls[i].get_hw_state =
13737 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013738 }
13739}
13740
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013741static void intel_shared_dpll_init(struct drm_device *dev)
13742{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013743 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013744
Daniel Vetter9cd86932014-06-25 22:01:57 +030013745 if (HAS_DDI(dev))
13746 intel_ddi_pll_init(dev);
13747 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013748 ibx_pch_dpll_init(dev);
13749 else
13750 dev_priv->num_shared_dpll = 0;
13751
13752 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013753}
13754
Matt Roper6beb8c232014-12-01 15:40:14 -080013755/**
13756 * intel_prepare_plane_fb - Prepare fb for usage on plane
13757 * @plane: drm plane to prepare for
13758 * @fb: framebuffer to prepare for presentation
13759 *
13760 * Prepares a framebuffer for usage on a display plane. Generally this
13761 * involves pinning the underlying object and updating the frontbuffer tracking
13762 * bits. Some older platforms need special physical address handling for
13763 * cursor planes.
13764 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013765 * Must be called with struct_mutex held.
13766 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013767 * Returns 0 on success, negative error code on failure.
13768 */
13769int
13770intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013771 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013772{
13773 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013774 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013775 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013776 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013777 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013778 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013779
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013780 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013781 return 0;
13782
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013783 if (old_obj) {
13784 struct drm_crtc_state *crtc_state =
13785 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13786
13787 /* Big Hammer, we also need to ensure that any pending
13788 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13789 * current scanout is retired before unpinning the old
13790 * framebuffer. Note that we rely on userspace rendering
13791 * into the buffer attached to the pipe they are waiting
13792 * on. If not, userspace generates a GPU hang with IPEHR
13793 * point to the MI_WAIT_FOR_EVENT.
13794 *
13795 * This should only fail upon a hung GPU, in which case we
13796 * can safely continue.
13797 */
13798 if (needs_modeset(crtc_state))
13799 ret = i915_gem_object_wait_rendering(old_obj, true);
13800
13801 /* Swallow -EIO errors to allow updates during hw lockup. */
13802 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013803 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013804 }
13805
Alex Goins3c28ff22015-11-25 18:43:39 -080013806 /* For framebuffer backed by dmabuf, wait for fence */
13807 if (obj && obj->base.dma_buf) {
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013808 long lret;
Alex Goins3c28ff22015-11-25 18:43:39 -080013809
Maarten Lankhorstbcf8be22015-12-08 15:52:56 +010013810 lret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13811 false, true,
13812 MAX_SCHEDULE_TIMEOUT);
13813 if (lret == -ERESTARTSYS)
13814 return lret;
13815
13816 WARN(lret < 0, "waiting returns %li\n", lret);
Alex Goins3c28ff22015-11-25 18:43:39 -080013817 }
13818
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013819 if (!obj) {
13820 ret = 0;
13821 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013822 INTEL_INFO(dev)->cursor_needs_physical) {
13823 int align = IS_I830(dev) ? 16 * 1024 : 256;
13824 ret = i915_gem_object_attach_phys(obj, align);
13825 if (ret)
13826 DRM_DEBUG_KMS("failed to attach phys object\n");
13827 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013828 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013829 }
13830
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013831 if (ret == 0) {
13832 if (obj) {
13833 struct intel_plane_state *plane_state =
13834 to_intel_plane_state(new_state);
13835
13836 i915_gem_request_assign(&plane_state->wait_req,
13837 obj->last_write_req);
13838 }
13839
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013840 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013841 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013842
Matt Roper6beb8c232014-12-01 15:40:14 -080013843 return ret;
13844}
13845
Matt Roper38f3ce32014-12-02 07:45:25 -080013846/**
13847 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13848 * @plane: drm plane to clean up for
13849 * @fb: old framebuffer that was on plane
13850 *
13851 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013852 *
13853 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013854 */
13855void
13856intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013857 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013858{
13859 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013860 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013861 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013862 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13863 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013864
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013865 old_intel_state = to_intel_plane_state(old_state);
13866
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013867 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013868 return;
13869
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013870 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13871 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013872 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013873
13874 /* prepare_fb aborted? */
13875 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13876 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13877 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013878
13879 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13880
Matt Roper465c1202014-05-29 08:06:54 -070013881}
13882
Chandra Konduru6156a452015-04-27 13:48:39 -070013883int
13884skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13885{
13886 int max_scale;
13887 struct drm_device *dev;
13888 struct drm_i915_private *dev_priv;
13889 int crtc_clock, cdclk;
13890
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013891 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013892 return DRM_PLANE_HELPER_NO_SCALING;
13893
13894 dev = intel_crtc->base.dev;
13895 dev_priv = dev->dev_private;
13896 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013897 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013898
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010013899 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070013900 return DRM_PLANE_HELPER_NO_SCALING;
13901
13902 /*
13903 * skl max scale is lower of:
13904 * close to 3 but not 3, -1 is for that purpose
13905 * or
13906 * cdclk/crtc_clock
13907 */
13908 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13909
13910 return max_scale;
13911}
13912
Matt Roper465c1202014-05-29 08:06:54 -070013913static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013914intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013915 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013916 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013917{
Matt Roper2b875c22014-12-01 15:40:13 -080013918 struct drm_crtc *crtc = state->base.crtc;
13919 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013920 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013921 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13922 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013923
Ville Syrjälä693bdc22016-01-15 20:46:53 +020013924 if (INTEL_INFO(plane->dev)->gen >= 9) {
13925 /* use scaler when colorkey is not required */
13926 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
13927 min_scale = 1;
13928 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
13929 }
Sonika Jindald8106362015-04-10 14:37:28 +053013930 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013931 }
Sonika Jindald8106362015-04-10 14:37:28 +053013932
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013933 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13934 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013935 min_scale, max_scale,
13936 can_position, true,
13937 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013938}
13939
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013940static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13941 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013942{
13943 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080013944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013945 struct intel_crtc_state *old_intel_state =
13946 to_intel_crtc_state(old_crtc_state);
13947 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013948
Matt Roperc34c9ee2014-12-23 10:41:50 -080013949 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020013950 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013951
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013952 if (modeset)
13953 return;
13954
13955 if (to_intel_crtc_state(crtc->state)->update_pipe)
13956 intel_update_pipe_config(intel_crtc, old_intel_state);
13957 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020013958 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013959}
13960
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020013961static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13962 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080013963{
Matt Roper32b7eee2014-12-24 07:59:06 -080013964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013965
Maarten Lankhorst62852622015-09-23 16:29:38 +020013966 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013967}
13968
Matt Ropercf4c7c12014-12-04 10:27:42 -080013969/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013970 * intel_plane_destroy - destroy a plane
13971 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013972 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013973 * Common destruction function for all types of planes (primary, cursor,
13974 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013975 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013976void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013977{
13978 struct intel_plane *intel_plane = to_intel_plane(plane);
13979 drm_plane_cleanup(plane);
13980 kfree(intel_plane);
13981}
13982
Matt Roper65a3fea2015-01-21 16:35:42 -080013983const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013984 .update_plane = drm_atomic_helper_update_plane,
13985 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013986 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013987 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013988 .atomic_get_property = intel_plane_atomic_get_property,
13989 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013990 .atomic_duplicate_state = intel_plane_duplicate_state,
13991 .atomic_destroy_state = intel_plane_destroy_state,
13992
Matt Roper465c1202014-05-29 08:06:54 -070013993};
13994
13995static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13996 int pipe)
13997{
13998 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013999 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070014000 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014001 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070014002
14003 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14004 if (primary == NULL)
14005 return NULL;
14006
Matt Roper8e7d6882015-01-21 16:35:41 -080014007 state = intel_create_plane_state(&primary->base);
14008 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014009 kfree(primary);
14010 return NULL;
14011 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014012 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014013
Matt Roper465c1202014-05-29 08:06:54 -070014014 primary->can_scale = false;
14015 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014016 if (INTEL_INFO(dev)->gen >= 9) {
14017 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014018 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014019 }
Matt Roper465c1202014-05-29 08:06:54 -070014020 primary->pipe = pipe;
14021 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014022 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014023 primary->check_plane = intel_check_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014024 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14025 primary->plane = !pipe;
14026
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014027 if (INTEL_INFO(dev)->gen >= 9) {
14028 intel_primary_formats = skl_primary_formats;
14029 num_formats = ARRAY_SIZE(skl_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014030
14031 primary->update_plane = skylake_update_primary_plane;
14032 primary->disable_plane = skylake_disable_primary_plane;
14033 } else if (HAS_PCH_SPLIT(dev)) {
14034 intel_primary_formats = i965_primary_formats;
14035 num_formats = ARRAY_SIZE(i965_primary_formats);
14036
14037 primary->update_plane = ironlake_update_primary_plane;
14038 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014039 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014040 intel_primary_formats = i965_primary_formats;
14041 num_formats = ARRAY_SIZE(i965_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014042
14043 primary->update_plane = i9xx_update_primary_plane;
14044 primary->disable_plane = i9xx_disable_primary_plane;
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014045 } else {
14046 intel_primary_formats = i8xx_primary_formats;
14047 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Maarten Lankhorsta8d201a2016-01-07 11:54:11 +010014048
14049 primary->update_plane = i9xx_update_primary_plane;
14050 primary->disable_plane = i9xx_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014051 }
14052
14053 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014054 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014055 intel_primary_formats, num_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014056 DRM_PLANE_TYPE_PRIMARY, NULL);
Sonika Jindal48404c12014-08-22 14:06:04 +053014057
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014058 if (INTEL_INFO(dev)->gen >= 4)
14059 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014060
Matt Roperea2c67b2014-12-23 10:41:52 -080014061 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14062
Matt Roper465c1202014-05-29 08:06:54 -070014063 return &primary->base;
14064}
14065
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014066void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14067{
14068 if (!dev->mode_config.rotation_property) {
14069 unsigned long flags = BIT(DRM_ROTATE_0) |
14070 BIT(DRM_ROTATE_180);
14071
14072 if (INTEL_INFO(dev)->gen >= 9)
14073 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14074
14075 dev->mode_config.rotation_property =
14076 drm_mode_create_rotation_property(dev, flags);
14077 }
14078 if (dev->mode_config.rotation_property)
14079 drm_object_attach_property(&plane->base.base,
14080 dev->mode_config.rotation_property,
14081 plane->base.state->rotation);
14082}
14083
Matt Roper3d7d6512014-06-10 08:28:13 -070014084static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014085intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014086 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014087 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014088{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014089 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014090 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014091 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014092 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014093 unsigned stride;
14094 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014095
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014096 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14097 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014098 DRM_PLANE_HELPER_NO_SCALING,
14099 DRM_PLANE_HELPER_NO_SCALING,
14100 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014101 if (ret)
14102 return ret;
14103
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014104 /* if we want to turn off the cursor ignore width and height */
14105 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014106 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014107
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014108 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014109 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014110 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14111 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014112 return -EINVAL;
14113 }
14114
Matt Roperea2c67b2014-12-23 10:41:52 -080014115 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14116 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014117 DRM_DEBUG_KMS("buffer is too small\n");
14118 return -ENOMEM;
14119 }
14120
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014121 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014122 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014123 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014124 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014125
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014126 /*
14127 * There's something wrong with the cursor on CHV pipe C.
14128 * If it straddles the left edge of the screen then
14129 * moving it away from the edge or disabling it often
14130 * results in a pipe underrun, and often that can lead to
14131 * dead pipe (constant underrun reported, and it scans
14132 * out just a solid color). To recover from that, the
14133 * display power well must be turned off and on again.
14134 * Refuse the put the cursor into that compromised position.
14135 */
14136 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14137 state->visible && state->base.crtc_x < 0) {
14138 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14139 return -EINVAL;
14140 }
14141
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014142 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014143}
14144
Matt Roperf4a2cf22014-12-01 15:40:12 -080014145static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014146intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014147 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014148{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14150
14151 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014152 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014153}
14154
14155static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014156intel_update_cursor_plane(struct drm_plane *plane,
14157 const struct intel_crtc_state *crtc_state,
14158 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014159{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014160 struct drm_crtc *crtc = crtc_state->base.crtc;
14161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014162 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014163 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014164 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014165
Matt Roperf4a2cf22014-12-01 15:40:12 -080014166 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014167 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014168 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014169 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014170 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014171 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014172
Gustavo Padovana912f122014-12-01 15:40:10 -080014173 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014174 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014175}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014176
Matt Roper3d7d6512014-06-10 08:28:13 -070014177static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14178 int pipe)
14179{
14180 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014181 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014182
14183 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14184 if (cursor == NULL)
14185 return NULL;
14186
Matt Roper8e7d6882015-01-21 16:35:41 -080014187 state = intel_create_plane_state(&cursor->base);
14188 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014189 kfree(cursor);
14190 return NULL;
14191 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014192 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014193
Matt Roper3d7d6512014-06-10 08:28:13 -070014194 cursor->can_scale = false;
14195 cursor->max_downscale = 1;
14196 cursor->pipe = pipe;
14197 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014198 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014199 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014200 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014201 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014202
14203 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014204 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014205 intel_cursor_formats,
14206 ARRAY_SIZE(intel_cursor_formats),
Ville Syrjäläb0b3b792015-12-09 16:19:55 +020014207 DRM_PLANE_TYPE_CURSOR, NULL);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014208
14209 if (INTEL_INFO(dev)->gen >= 4) {
14210 if (!dev->mode_config.rotation_property)
14211 dev->mode_config.rotation_property =
14212 drm_mode_create_rotation_property(dev,
14213 BIT(DRM_ROTATE_0) |
14214 BIT(DRM_ROTATE_180));
14215 if (dev->mode_config.rotation_property)
14216 drm_object_attach_property(&cursor->base.base,
14217 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014218 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014219 }
14220
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014221 if (INTEL_INFO(dev)->gen >=9)
14222 state->scaler_id = -1;
14223
Matt Roperea2c67b2014-12-23 10:41:52 -080014224 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14225
Matt Roper3d7d6512014-06-10 08:28:13 -070014226 return &cursor->base;
14227}
14228
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014229static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14230 struct intel_crtc_state *crtc_state)
14231{
14232 int i;
14233 struct intel_scaler *intel_scaler;
14234 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14235
14236 for (i = 0; i < intel_crtc->num_scalers; i++) {
14237 intel_scaler = &scaler_state->scalers[i];
14238 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014239 intel_scaler->mode = PS_SCALER_MODE_DYN;
14240 }
14241
14242 scaler_state->scaler_id = -1;
14243}
14244
Hannes Ederb358d0a2008-12-18 21:18:47 +010014245static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014246{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014247 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014248 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014249 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014250 struct drm_plane *primary = NULL;
14251 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014252 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014253
Daniel Vetter955382f2013-09-19 14:05:45 +020014254 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014255 if (intel_crtc == NULL)
14256 return;
14257
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014258 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14259 if (!crtc_state)
14260 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014261 intel_crtc->config = crtc_state;
14262 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014263 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014264
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014265 /* initialize shared scalers */
14266 if (INTEL_INFO(dev)->gen >= 9) {
14267 if (pipe == PIPE_C)
14268 intel_crtc->num_scalers = 1;
14269 else
14270 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14271
14272 skl_init_scalers(dev, intel_crtc, crtc_state);
14273 }
14274
Matt Roper465c1202014-05-29 08:06:54 -070014275 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014276 if (!primary)
14277 goto fail;
14278
14279 cursor = intel_cursor_plane_create(dev, pipe);
14280 if (!cursor)
14281 goto fail;
14282
Matt Roper465c1202014-05-29 08:06:54 -070014283 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Ville Syrjäläf9882872015-12-09 16:19:31 +020014284 cursor, &intel_crtc_funcs, NULL);
Matt Roper3d7d6512014-06-10 08:28:13 -070014285 if (ret)
14286 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014287
14288 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014289 for (i = 0; i < 256; i++) {
14290 intel_crtc->lut_r[i] = i;
14291 intel_crtc->lut_g[i] = i;
14292 intel_crtc->lut_b[i] = i;
14293 }
14294
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014295 /*
14296 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014297 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014298 */
Jesse Barnes80824002009-09-10 15:28:06 -070014299 intel_crtc->pipe = pipe;
14300 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014301 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014302 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014303 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014304 }
14305
Chris Wilson4b0e3332014-05-30 16:35:26 +030014306 intel_crtc->cursor_base = ~0;
14307 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014308 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014309
Ville Syrjälä852eb002015-06-24 22:00:07 +030014310 intel_crtc->wm.cxsr_allowed = true;
14311
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014312 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14313 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14314 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14315 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14316
Jesse Barnes79e53942008-11-07 14:24:08 -080014317 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014318
14319 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014320 return;
14321
14322fail:
14323 if (primary)
14324 drm_plane_cleanup(primary);
14325 if (cursor)
14326 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014327 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014328 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014329}
14330
Jesse Barnes752aa882013-10-31 18:55:49 +020014331enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14332{
14333 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014334 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014335
Rob Clark51fd3712013-11-19 12:10:12 -050014336 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014337
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014338 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014339 return INVALID_PIPE;
14340
14341 return to_intel_crtc(encoder->crtc)->pipe;
14342}
14343
Carl Worth08d7b3d2009-04-29 14:43:54 -070014344int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014345 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014346{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014347 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014348 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014349 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014350
Rob Clark7707e652014-07-17 23:30:04 -040014351 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014352
Rob Clark7707e652014-07-17 23:30:04 -040014353 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014354 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014355 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014356 }
14357
Rob Clark7707e652014-07-17 23:30:04 -040014358 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014359 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014360
Daniel Vetterc05422d2009-08-11 16:05:30 +020014361 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014362}
14363
Daniel Vetter66a92782012-07-12 20:08:18 +020014364static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014365{
Daniel Vetter66a92782012-07-12 20:08:18 +020014366 struct drm_device *dev = encoder->base.dev;
14367 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014368 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014369 int entry = 0;
14370
Damien Lespiaub2784e12014-08-05 11:29:37 +010014371 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014372 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014373 index_mask |= (1 << entry);
14374
Jesse Barnes79e53942008-11-07 14:24:08 -080014375 entry++;
14376 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014377
Jesse Barnes79e53942008-11-07 14:24:08 -080014378 return index_mask;
14379}
14380
Chris Wilson4d302442010-12-14 19:21:29 +000014381static bool has_edp_a(struct drm_device *dev)
14382{
14383 struct drm_i915_private *dev_priv = dev->dev_private;
14384
14385 if (!IS_MOBILE(dev))
14386 return false;
14387
14388 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14389 return false;
14390
Damien Lespiaue3589902014-02-07 19:12:50 +000014391 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014392 return false;
14393
14394 return true;
14395}
14396
Jesse Barnes84b4e042014-06-25 08:24:29 -070014397static bool intel_crt_present(struct drm_device *dev)
14398{
14399 struct drm_i915_private *dev_priv = dev->dev_private;
14400
Damien Lespiau884497e2013-12-03 13:56:23 +000014401 if (INTEL_INFO(dev)->gen >= 9)
14402 return false;
14403
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014404 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014405 return false;
14406
14407 if (IS_CHERRYVIEW(dev))
14408 return false;
14409
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014410 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14411 return false;
14412
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014413 /* DDI E can't be used if DDI A requires 4 lanes */
14414 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14415 return false;
14416
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014417 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014418 return false;
14419
14420 return true;
14421}
14422
Jesse Barnes79e53942008-11-07 14:24:08 -080014423static void intel_setup_outputs(struct drm_device *dev)
14424{
Eric Anholt725e30a2009-01-22 13:01:02 -080014425 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014426 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014427 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014428
Daniel Vetterc9093352013-06-06 22:22:47 +020014429 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014430
Jesse Barnes84b4e042014-06-25 08:24:29 -070014431 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014432 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014433
Vandana Kannanc776eb22014-08-19 12:05:01 +053014434 if (IS_BROXTON(dev)) {
14435 /*
14436 * FIXME: Broxton doesn't support port detection via the
14437 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14438 * detect the ports.
14439 */
14440 intel_ddi_init(dev, PORT_A);
14441 intel_ddi_init(dev, PORT_B);
14442 intel_ddi_init(dev, PORT_C);
14443 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014444 int found;
14445
Jesse Barnesde31fac2015-03-06 15:53:32 -080014446 /*
14447 * Haswell uses DDI functions to detect digital outputs.
14448 * On SKL pre-D0 the strap isn't connected, so we assume
14449 * it's there.
14450 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014451 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014452 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014453 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014454 intel_ddi_init(dev, PORT_A);
14455
14456 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14457 * register */
14458 found = I915_READ(SFUSE_STRAP);
14459
14460 if (found & SFUSE_STRAP_DDIB_DETECTED)
14461 intel_ddi_init(dev, PORT_B);
14462 if (found & SFUSE_STRAP_DDIC_DETECTED)
14463 intel_ddi_init(dev, PORT_C);
14464 if (found & SFUSE_STRAP_DDID_DETECTED)
14465 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014466 /*
14467 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14468 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014469 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014470 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14471 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14472 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14473 intel_ddi_init(dev, PORT_E);
14474
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014475 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014476 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014477 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014478
14479 if (has_edp_a(dev))
14480 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014481
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014482 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014483 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014484 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014485 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014486 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014487 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014488 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014489 }
14490
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014491 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014492 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014493
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014494 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014495 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014496
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014497 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014498 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014499
Daniel Vetter270b3042012-10-27 15:52:05 +020014500 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014501 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014502 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014503 /*
14504 * The DP_DETECTED bit is the latched state of the DDC
14505 * SDA pin at boot. However since eDP doesn't require DDC
14506 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14507 * eDP ports may have been muxed to an alternate function.
14508 * Thus we can't rely on the DP_DETECTED bit alone to detect
14509 * eDP ports. Consult the VBT as well as DP_DETECTED to
14510 * detect eDP ports.
14511 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014512 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014513 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014514 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14515 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014516 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014517 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014518
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014519 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014520 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014521 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14522 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014523 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014524 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014525
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014526 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014527 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014528 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14529 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14530 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14531 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014532 }
14533
Jani Nikula3cfca972013-08-27 15:12:26 +030014534 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014535 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014536 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014537
Paulo Zanonie2debe92013-02-18 19:00:27 -030014538 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014539 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014540 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014541 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014542 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014543 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014544 }
Ma Ling27185ae2009-08-24 13:50:23 +080014545
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014546 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014547 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014548 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014549
14550 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014551
Paulo Zanonie2debe92013-02-18 19:00:27 -030014552 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014553 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014554 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014555 }
Ma Ling27185ae2009-08-24 13:50:23 +080014556
Paulo Zanonie2debe92013-02-18 19:00:27 -030014557 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014558
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014559 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014560 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014561 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014562 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014563 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014564 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014565 }
Ma Ling27185ae2009-08-24 13:50:23 +080014566
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014567 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014568 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014569 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014570 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014571 intel_dvo_init(dev);
14572
Zhenyu Wang103a1962009-11-27 11:44:36 +080014573 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014574 intel_tv_init(dev);
14575
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014576 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014577
Damien Lespiaub2784e12014-08-05 11:29:37 +010014578 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014579 encoder->base.possible_crtcs = encoder->crtc_mask;
14580 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014581 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014582 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014583
Paulo Zanonidde86e22012-12-01 12:04:25 -020014584 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014585
14586 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014587}
14588
14589static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14590{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014591 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014592 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014593
Daniel Vetteref2d6332014-02-10 18:00:38 +010014594 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014595 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014596 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014597 drm_gem_object_unreference(&intel_fb->obj->base);
14598 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014599 kfree(intel_fb);
14600}
14601
14602static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014603 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014604 unsigned int *handle)
14605{
14606 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014607 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014608
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014609 if (obj->userptr.mm) {
14610 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14611 return -EINVAL;
14612 }
14613
Chris Wilson05394f32010-11-08 19:18:58 +000014614 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014615}
14616
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014617static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14618 struct drm_file *file,
14619 unsigned flags, unsigned color,
14620 struct drm_clip_rect *clips,
14621 unsigned num_clips)
14622{
14623 struct drm_device *dev = fb->dev;
14624 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14625 struct drm_i915_gem_object *obj = intel_fb->obj;
14626
14627 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014628 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014629 mutex_unlock(&dev->struct_mutex);
14630
14631 return 0;
14632}
14633
Jesse Barnes79e53942008-11-07 14:24:08 -080014634static const struct drm_framebuffer_funcs intel_fb_funcs = {
14635 .destroy = intel_user_framebuffer_destroy,
14636 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014637 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014638};
14639
Damien Lespiaub3218032015-02-27 11:15:18 +000014640static
14641u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14642 uint32_t pixel_format)
14643{
14644 u32 gen = INTEL_INFO(dev)->gen;
14645
14646 if (gen >= 9) {
Ville Syrjäläac484962016-01-20 21:05:26 +020014647 int cpp = drm_format_plane_cpp(pixel_format, 0);
14648
Damien Lespiaub3218032015-02-27 11:15:18 +000014649 /* "The stride in bytes must not exceed the of the size of 8K
14650 * pixels and 32K bytes."
14651 */
Ville Syrjäläac484962016-01-20 21:05:26 +020014652 return min(8192 * cpp, 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014653 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014654 return 32*1024;
14655 } else if (gen >= 4) {
14656 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14657 return 16*1024;
14658 else
14659 return 32*1024;
14660 } else if (gen >= 3) {
14661 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14662 return 8*1024;
14663 else
14664 return 16*1024;
14665 } else {
14666 /* XXX DSPC is limited to 4k tiled */
14667 return 8*1024;
14668 }
14669}
14670
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014671static int intel_framebuffer_init(struct drm_device *dev,
14672 struct intel_framebuffer *intel_fb,
14673 struct drm_mode_fb_cmd2 *mode_cmd,
14674 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014675{
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014676 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014677 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014678 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014679 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014680
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014681 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14682
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014683 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14684 /* Enforce that fb modifier and tiling mode match, but only for
14685 * X-tiled. This is needed for FBC. */
14686 if (!!(obj->tiling_mode == I915_TILING_X) !=
14687 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14688 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14689 return -EINVAL;
14690 }
14691 } else {
14692 if (obj->tiling_mode == I915_TILING_X)
14693 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14694 else if (obj->tiling_mode == I915_TILING_Y) {
14695 DRM_DEBUG("No Y tiling for legacy addfb\n");
14696 return -EINVAL;
14697 }
14698 }
14699
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014700 /* Passed in modifier sanity checking. */
14701 switch (mode_cmd->modifier[0]) {
14702 case I915_FORMAT_MOD_Y_TILED:
14703 case I915_FORMAT_MOD_Yf_TILED:
14704 if (INTEL_INFO(dev)->gen < 9) {
14705 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14706 mode_cmd->modifier[0]);
14707 return -EINVAL;
14708 }
14709 case DRM_FORMAT_MOD_NONE:
14710 case I915_FORMAT_MOD_X_TILED:
14711 break;
14712 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014713 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14714 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014715 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014716 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014717
Ville Syrjälä7b49f942016-01-12 21:08:32 +020014718 stride_alignment = intel_fb_stride_alignment(dev_priv,
14719 mode_cmd->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +000014720 mode_cmd->pixel_format);
14721 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14722 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14723 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014724 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014725 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014726
Damien Lespiaub3218032015-02-27 11:15:18 +000014727 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14728 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014729 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014730 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14731 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014732 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014733 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014734 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014735 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014736
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014737 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014738 mode_cmd->pitches[0] != obj->stride) {
14739 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14740 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014741 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014742 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014743
Ville Syrjälä57779d02012-10-31 17:50:14 +020014744 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014745 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014746 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014747 case DRM_FORMAT_RGB565:
14748 case DRM_FORMAT_XRGB8888:
14749 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014750 break;
14751 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014752 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014753 DRM_DEBUG("unsupported pixel format: %s\n",
14754 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014755 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014756 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014757 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014758 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014759 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14760 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014761 DRM_DEBUG("unsupported pixel format: %s\n",
14762 drm_get_format_name(mode_cmd->pixel_format));
14763 return -EINVAL;
14764 }
14765 break;
14766 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014767 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014768 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014769 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014770 DRM_DEBUG("unsupported pixel format: %s\n",
14771 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014772 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014773 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014774 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014775 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014776 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014777 DRM_DEBUG("unsupported pixel format: %s\n",
14778 drm_get_format_name(mode_cmd->pixel_format));
14779 return -EINVAL;
14780 }
14781 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014782 case DRM_FORMAT_YUYV:
14783 case DRM_FORMAT_UYVY:
14784 case DRM_FORMAT_YVYU:
14785 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014786 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014787 DRM_DEBUG("unsupported pixel format: %s\n",
14788 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014789 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014790 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014791 break;
14792 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014793 DRM_DEBUG("unsupported pixel format: %s\n",
14794 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014795 return -EINVAL;
14796 }
14797
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014798 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14799 if (mode_cmd->offsets[0] != 0)
14800 return -EINVAL;
14801
Damien Lespiauec2c9812015-01-20 12:51:45 +000014802 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014803 mode_cmd->pixel_format,
14804 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014805 /* FIXME drm helper for size checks (especially planar formats)? */
14806 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14807 return -EINVAL;
14808
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014809 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14810 intel_fb->obj = obj;
14811
Jesse Barnes79e53942008-11-07 14:24:08 -080014812 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14813 if (ret) {
14814 DRM_ERROR("framebuffer init failed %d\n", ret);
14815 return ret;
14816 }
14817
Ville Syrjälä0b05e1e2016-01-14 15:22:09 +020014818 intel_fb->obj->framebuffer_references++;
14819
Jesse Barnes79e53942008-11-07 14:24:08 -080014820 return 0;
14821}
14822
Jesse Barnes79e53942008-11-07 14:24:08 -080014823static struct drm_framebuffer *
14824intel_user_framebuffer_create(struct drm_device *dev,
14825 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014826 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014827{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014828 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014829 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014830 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014831
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014832 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014833 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014834 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014835 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014836
Daniel Vetter92907cb2015-11-23 09:04:05 +010014837 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014838 if (IS_ERR(fb))
14839 drm_gem_object_unreference_unlocked(&obj->base);
14840
14841 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014842}
14843
Daniel Vetter06957262015-08-10 13:34:08 +020014844#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014845static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014846{
14847}
14848#endif
14849
Jesse Barnes79e53942008-11-07 14:24:08 -080014850static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014851 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014852 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014853 .atomic_check = intel_atomic_check,
14854 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014855 .atomic_state_alloc = intel_atomic_state_alloc,
14856 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014857};
14858
Jesse Barnese70236a2009-09-21 10:42:27 -070014859/* Set up chip specific display functions */
14860static void intel_init_display(struct drm_device *dev)
14861{
14862 struct drm_i915_private *dev_priv = dev->dev_private;
14863
Daniel Vetteree9300b2013-06-03 22:40:22 +020014864 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14865 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014866 else if (IS_CHERRYVIEW(dev))
14867 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014868 else if (IS_VALLEYVIEW(dev))
14869 dev_priv->display.find_dpll = vlv_find_best_dpll;
14870 else if (IS_PINEVIEW(dev))
14871 dev_priv->display.find_dpll = pnv_find_best_dpll;
14872 else
14873 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14874
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014875 if (INTEL_INFO(dev)->gen >= 9) {
14876 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014877 dev_priv->display.get_initial_plane_config =
14878 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014879 dev_priv->display.crtc_compute_clock =
14880 haswell_crtc_compute_clock;
14881 dev_priv->display.crtc_enable = haswell_crtc_enable;
14882 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014883 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014884 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014885 dev_priv->display.get_initial_plane_config =
14886 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014887 dev_priv->display.crtc_compute_clock =
14888 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014889 dev_priv->display.crtc_enable = haswell_crtc_enable;
14890 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014891 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014892 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014893 dev_priv->display.get_initial_plane_config =
14894 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014895 dev_priv->display.crtc_compute_clock =
14896 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014897 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14898 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Wayne Boyer666a4532015-12-09 12:29:35 -080014899 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070014900 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014901 dev_priv->display.get_initial_plane_config =
14902 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014903 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014904 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14905 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014906 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014907 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014908 dev_priv->display.get_initial_plane_config =
14909 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014910 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014911 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14912 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Eric Anholtf564048e2011-03-30 13:01:02 -070014913 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014914
Jesse Barnese70236a2009-09-21 10:42:27 -070014915 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014916 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030014917 dev_priv->display.get_display_clock_speed =
14918 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014919 else if (IS_BROXTON(dev))
14920 dev_priv->display.get_display_clock_speed =
14921 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014922 else if (IS_BROADWELL(dev))
14923 dev_priv->display.get_display_clock_speed =
14924 broadwell_get_display_clock_speed;
14925 else if (IS_HASWELL(dev))
14926 dev_priv->display.get_display_clock_speed =
14927 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080014928 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014929 dev_priv->display.get_display_clock_speed =
14930 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014931 else if (IS_GEN5(dev))
14932 dev_priv->display.get_display_clock_speed =
14933 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014934 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014935 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014936 dev_priv->display.get_display_clock_speed =
14937 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014938 else if (IS_GM45(dev))
14939 dev_priv->display.get_display_clock_speed =
14940 gm45_get_display_clock_speed;
14941 else if (IS_CRESTLINE(dev))
14942 dev_priv->display.get_display_clock_speed =
14943 i965gm_get_display_clock_speed;
14944 else if (IS_PINEVIEW(dev))
14945 dev_priv->display.get_display_clock_speed =
14946 pnv_get_display_clock_speed;
14947 else if (IS_G33(dev) || IS_G4X(dev))
14948 dev_priv->display.get_display_clock_speed =
14949 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014950 else if (IS_I915G(dev))
14951 dev_priv->display.get_display_clock_speed =
14952 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014953 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014954 dev_priv->display.get_display_clock_speed =
14955 i9xx_misc_get_display_clock_speed;
14956 else if (IS_I915GM(dev))
14957 dev_priv->display.get_display_clock_speed =
14958 i915gm_get_display_clock_speed;
14959 else if (IS_I865G(dev))
14960 dev_priv->display.get_display_clock_speed =
14961 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014962 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014963 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014964 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014965 else { /* 830 */
14966 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014967 dev_priv->display.get_display_clock_speed =
14968 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014969 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014970
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014971 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014972 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014973 } else if (IS_GEN6(dev)) {
14974 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014975 } else if (IS_IVYBRIDGE(dev)) {
14976 /* FIXME: detect B0+ stepping and use auto training */
14977 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014978 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014979 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014980 if (IS_BROADWELL(dev)) {
14981 dev_priv->display.modeset_commit_cdclk =
14982 broadwell_modeset_commit_cdclk;
14983 dev_priv->display.modeset_calc_cdclk =
14984 broadwell_modeset_calc_cdclk;
14985 }
Wayne Boyer666a4532015-12-09 12:29:35 -080014986 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014987 dev_priv->display.modeset_commit_cdclk =
14988 valleyview_modeset_commit_cdclk;
14989 dev_priv->display.modeset_calc_cdclk =
14990 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014991 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014992 dev_priv->display.modeset_commit_cdclk =
14993 broxton_modeset_commit_cdclk;
14994 dev_priv->display.modeset_calc_cdclk =
14995 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014996 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014997
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014998 switch (INTEL_INFO(dev)->gen) {
14999 case 2:
15000 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15001 break;
15002
15003 case 3:
15004 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15005 break;
15006
15007 case 4:
15008 case 5:
15009 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15010 break;
15011
15012 case 6:
15013 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15014 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015015 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015016 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015017 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15018 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015019 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015020 /* Drop through - unsupported since execlist only. */
15021 default:
15022 /* Default just returns -ENODEV to indicate unsupported */
15023 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015024 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020015025
Ville Syrjäläe39b9992014-09-04 14:53:14 +030015026 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070015027}
15028
Jesse Barnesb690e962010-07-19 13:53:12 -070015029/*
15030 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15031 * resume, or other times. This quirk makes sure that's the case for
15032 * affected systems.
15033 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015034static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015035{
15036 struct drm_i915_private *dev_priv = dev->dev_private;
15037
15038 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015039 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015040}
15041
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015042static void quirk_pipeb_force(struct drm_device *dev)
15043{
15044 struct drm_i915_private *dev_priv = dev->dev_private;
15045
15046 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15047 DRM_INFO("applying pipe b force quirk\n");
15048}
15049
Keith Packard435793d2011-07-12 14:56:22 -070015050/*
15051 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15052 */
15053static void quirk_ssc_force_disable(struct drm_device *dev)
15054{
15055 struct drm_i915_private *dev_priv = dev->dev_private;
15056 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015057 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015058}
15059
Carsten Emde4dca20e2012-03-15 15:56:26 +010015060/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015061 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15062 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015063 */
15064static void quirk_invert_brightness(struct drm_device *dev)
15065{
15066 struct drm_i915_private *dev_priv = dev->dev_private;
15067 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015068 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015069}
15070
Scot Doyle9c72cc62014-07-03 23:27:50 +000015071/* Some VBT's incorrectly indicate no backlight is present */
15072static void quirk_backlight_present(struct drm_device *dev)
15073{
15074 struct drm_i915_private *dev_priv = dev->dev_private;
15075 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15076 DRM_INFO("applying backlight present quirk\n");
15077}
15078
Jesse Barnesb690e962010-07-19 13:53:12 -070015079struct intel_quirk {
15080 int device;
15081 int subsystem_vendor;
15082 int subsystem_device;
15083 void (*hook)(struct drm_device *dev);
15084};
15085
Egbert Eich5f85f172012-10-14 15:46:38 +020015086/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15087struct intel_dmi_quirk {
15088 void (*hook)(struct drm_device *dev);
15089 const struct dmi_system_id (*dmi_id_list)[];
15090};
15091
15092static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15093{
15094 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15095 return 1;
15096}
15097
15098static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15099 {
15100 .dmi_id_list = &(const struct dmi_system_id[]) {
15101 {
15102 .callback = intel_dmi_reverse_brightness,
15103 .ident = "NCR Corporation",
15104 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15105 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15106 },
15107 },
15108 { } /* terminating entry */
15109 },
15110 .hook = quirk_invert_brightness,
15111 },
15112};
15113
Ben Widawskyc43b5632012-04-16 14:07:40 -070015114static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015115 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15116 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15117
Jesse Barnesb690e962010-07-19 13:53:12 -070015118 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15119 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15120
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015121 /* 830 needs to leave pipe A & dpll A up */
15122 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15123
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015124 /* 830 needs to leave pipe B & dpll B up */
15125 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15126
Keith Packard435793d2011-07-12 14:56:22 -070015127 /* Lenovo U160 cannot use SSC on LVDS */
15128 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015129
15130 /* Sony Vaio Y cannot use SSC on LVDS */
15131 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015132
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015133 /* Acer Aspire 5734Z must invert backlight brightness */
15134 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15135
15136 /* Acer/eMachines G725 */
15137 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15138
15139 /* Acer/eMachines e725 */
15140 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15141
15142 /* Acer/Packard Bell NCL20 */
15143 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15144
15145 /* Acer Aspire 4736Z */
15146 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015147
15148 /* Acer Aspire 5336 */
15149 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015150
15151 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15152 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015153
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015154 /* Acer C720 Chromebook (Core i3 4005U) */
15155 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15156
jens steinb2a96012014-10-28 20:25:53 +010015157 /* Apple Macbook 2,1 (Core 2 T7400) */
15158 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15159
Jani Nikula1b9448b2015-11-05 11:49:59 +020015160 /* Apple Macbook 4,1 */
15161 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15162
Scot Doyled4967d82014-07-03 23:27:52 +000015163 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15164 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015165
15166 /* HP Chromebook 14 (Celeron 2955U) */
15167 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015168
15169 /* Dell Chromebook 11 */
15170 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015171
15172 /* Dell Chromebook 11 (2015 version) */
15173 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015174};
15175
15176static void intel_init_quirks(struct drm_device *dev)
15177{
15178 struct pci_dev *d = dev->pdev;
15179 int i;
15180
15181 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15182 struct intel_quirk *q = &intel_quirks[i];
15183
15184 if (d->device == q->device &&
15185 (d->subsystem_vendor == q->subsystem_vendor ||
15186 q->subsystem_vendor == PCI_ANY_ID) &&
15187 (d->subsystem_device == q->subsystem_device ||
15188 q->subsystem_device == PCI_ANY_ID))
15189 q->hook(dev);
15190 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015191 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15192 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15193 intel_dmi_quirks[i].hook(dev);
15194 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015195}
15196
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015197/* Disable the VGA plane that we never use */
15198static void i915_disable_vga(struct drm_device *dev)
15199{
15200 struct drm_i915_private *dev_priv = dev->dev_private;
15201 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015202 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015203
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015204 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015205 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015206 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015207 sr1 = inb(VGA_SR_DATA);
15208 outb(sr1 | 1<<5, VGA_SR_DATA);
15209 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15210 udelay(300);
15211
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015212 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015213 POSTING_READ(vga_reg);
15214}
15215
Daniel Vetterf8175862012-04-10 15:50:11 +020015216void intel_modeset_init_hw(struct drm_device *dev)
15217{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015218 struct drm_i915_private *dev_priv = dev->dev_private;
15219
Ville Syrjäläb6283052015-06-03 15:45:07 +030015220 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015221
15222 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15223
Daniel Vetterf8175862012-04-10 15:50:11 +020015224 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015225 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015226}
15227
Matt Roperd93c0372015-12-03 11:37:41 -080015228/*
15229 * Calculate what we think the watermarks should be for the state we've read
15230 * out of the hardware and then immediately program those watermarks so that
15231 * we ensure the hardware settings match our internal state.
15232 *
15233 * We can calculate what we think WM's should be by creating a duplicate of the
15234 * current state (which was constructed during hardware readout) and running it
15235 * through the atomic check code to calculate new watermark values in the
15236 * state object.
15237 */
15238static void sanitize_watermarks(struct drm_device *dev)
15239{
15240 struct drm_i915_private *dev_priv = to_i915(dev);
15241 struct drm_atomic_state *state;
15242 struct drm_crtc *crtc;
15243 struct drm_crtc_state *cstate;
15244 struct drm_modeset_acquire_ctx ctx;
15245 int ret;
15246 int i;
15247
15248 /* Only supported on platforms that use atomic watermark design */
Matt Roperbf220452016-01-19 11:43:04 -080015249 if (!dev_priv->display.program_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015250 return;
15251
15252 /*
15253 * We need to hold connection_mutex before calling duplicate_state so
15254 * that the connector loop is protected.
15255 */
15256 drm_modeset_acquire_init(&ctx, 0);
15257retry:
Matt Roper0cd12622016-01-12 07:13:37 -080015258 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Matt Roperd93c0372015-12-03 11:37:41 -080015259 if (ret == -EDEADLK) {
15260 drm_modeset_backoff(&ctx);
15261 goto retry;
15262 } else if (WARN_ON(ret)) {
Matt Roper0cd12622016-01-12 07:13:37 -080015263 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015264 }
15265
15266 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15267 if (WARN_ON(IS_ERR(state)))
Matt Roper0cd12622016-01-12 07:13:37 -080015268 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015269
15270 ret = intel_atomic_check(dev, state);
15271 if (ret) {
15272 /*
15273 * If we fail here, it means that the hardware appears to be
15274 * programmed in a way that shouldn't be possible, given our
15275 * understanding of watermark requirements. This might mean a
15276 * mistake in the hardware readout code or a mistake in the
15277 * watermark calculations for a given platform. Raise a WARN
15278 * so that this is noticeable.
15279 *
15280 * If this actually happens, we'll have to just leave the
15281 * BIOS-programmed watermarks untouched and hope for the best.
15282 */
15283 WARN(true, "Could not determine valid watermarks for inherited state\n");
Matt Roper0cd12622016-01-12 07:13:37 -080015284 goto fail;
Matt Roperd93c0372015-12-03 11:37:41 -080015285 }
15286
15287 /* Write calculated watermark values back */
15288 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15289 for_each_crtc_in_state(state, crtc, cstate, i) {
15290 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15291
Matt Roperbf220452016-01-19 11:43:04 -080015292 dev_priv->display.program_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015293 }
15294
15295 drm_atomic_state_free(state);
Matt Roper0cd12622016-01-12 07:13:37 -080015296fail:
Matt Roperd93c0372015-12-03 11:37:41 -080015297 drm_modeset_drop_locks(&ctx);
15298 drm_modeset_acquire_fini(&ctx);
15299}
15300
Jesse Barnes79e53942008-11-07 14:24:08 -080015301void intel_modeset_init(struct drm_device *dev)
15302{
Jesse Barnes652c3932009-08-17 13:31:43 -070015303 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015304 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015305 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015306 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015307
15308 drm_mode_config_init(dev);
15309
15310 dev->mode_config.min_width = 0;
15311 dev->mode_config.min_height = 0;
15312
Dave Airlie019d96c2011-09-29 16:20:42 +010015313 dev->mode_config.preferred_depth = 24;
15314 dev->mode_config.prefer_shadow = 1;
15315
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015316 dev->mode_config.allow_fb_modifiers = true;
15317
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015318 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015319
Jesse Barnesb690e962010-07-19 13:53:12 -070015320 intel_init_quirks(dev);
15321
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015322 intel_init_pm(dev);
15323
Ben Widawskye3c74752013-04-05 13:12:39 -070015324 if (INTEL_INFO(dev)->num_pipes == 0)
15325 return;
15326
Lukas Wunner69f92f62015-07-15 13:57:35 +020015327 /*
15328 * There may be no VBT; and if the BIOS enabled SSC we can
15329 * just keep using it to avoid unnecessary flicker. Whereas if the
15330 * BIOS isn't using it, don't assume it will work even if the VBT
15331 * indicates as much.
15332 */
15333 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15334 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15335 DREF_SSC1_ENABLE);
15336
15337 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15338 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15339 bios_lvds_use_ssc ? "en" : "dis",
15340 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15341 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15342 }
15343 }
15344
Jesse Barnese70236a2009-09-21 10:42:27 -070015345 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015346 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015347
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015348 if (IS_GEN2(dev)) {
15349 dev->mode_config.max_width = 2048;
15350 dev->mode_config.max_height = 2048;
15351 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015352 dev->mode_config.max_width = 4096;
15353 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015354 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015355 dev->mode_config.max_width = 8192;
15356 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015357 }
Damien Lespiau068be562014-03-28 14:17:49 +000015358
Ville Syrjälädc41c152014-08-13 11:57:05 +030015359 if (IS_845G(dev) || IS_I865G(dev)) {
15360 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15361 dev->mode_config.cursor_height = 1023;
15362 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015363 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15364 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15365 } else {
15366 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15367 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15368 }
15369
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015370 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015371
Zhao Yakui28c97732009-10-09 11:39:41 +080015372 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015373 INTEL_INFO(dev)->num_pipes,
15374 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015375
Damien Lespiau055e3932014-08-18 13:49:10 +010015376 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015377 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015378 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015379 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015380 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015381 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015382 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015383 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015384 }
15385
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015386 intel_update_czclk(dev_priv);
15387 intel_update_cdclk(dev);
15388
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015389 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015390
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015391 /* Just disable it once at startup */
15392 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015393 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015394
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015395 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015396 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015397 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015398
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015399 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015400 struct intel_initial_plane_config plane_config = {};
15401
Jesse Barnes46f297f2014-03-07 08:57:48 -080015402 if (!crtc->active)
15403 continue;
15404
Jesse Barnes46f297f2014-03-07 08:57:48 -080015405 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015406 * Note that reserving the BIOS fb up front prevents us
15407 * from stuffing other stolen allocations like the ring
15408 * on top. This prevents some ugliness at boot time, and
15409 * can even allow for smooth boot transitions if the BIOS
15410 * fb is large enough for the active pipe configuration.
15411 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015412 dev_priv->display.get_initial_plane_config(crtc,
15413 &plane_config);
15414
15415 /*
15416 * If the fb is shared between multiple heads, we'll
15417 * just get the first one.
15418 */
15419 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015420 }
Matt Roperd93c0372015-12-03 11:37:41 -080015421
15422 /*
15423 * Make sure hardware watermarks really match the state we read out.
15424 * Note that we need to do this after reconstructing the BIOS fb's
15425 * since the watermark calculation done here will use pstate->fb.
15426 */
15427 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015428}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015429
Daniel Vetter7fad7982012-07-04 17:51:47 +020015430static void intel_enable_pipe_a(struct drm_device *dev)
15431{
15432 struct intel_connector *connector;
15433 struct drm_connector *crt = NULL;
15434 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015435 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015436
15437 /* We can't just switch on the pipe A, we need to set things up with a
15438 * proper mode and output configuration. As a gross hack, enable pipe A
15439 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015440 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015441 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15442 crt = &connector->base;
15443 break;
15444 }
15445 }
15446
15447 if (!crt)
15448 return;
15449
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015450 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015451 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015452}
15453
Daniel Vetterfa555832012-10-10 23:14:00 +020015454static bool
15455intel_check_plane_mapping(struct intel_crtc *crtc)
15456{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015457 struct drm_device *dev = crtc->base.dev;
15458 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015459 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015460
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015461 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015462 return true;
15463
Ville Syrjälä649636e2015-09-22 19:50:01 +030015464 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015465
15466 if ((val & DISPLAY_PLANE_ENABLE) &&
15467 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15468 return false;
15469
15470 return true;
15471}
15472
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015473static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15474{
15475 struct drm_device *dev = crtc->base.dev;
15476 struct intel_encoder *encoder;
15477
15478 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15479 return true;
15480
15481 return false;
15482}
15483
Daniel Vetter24929352012-07-02 20:28:59 +020015484static void intel_sanitize_crtc(struct intel_crtc *crtc)
15485{
15486 struct drm_device *dev = crtc->base.dev;
15487 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015488 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015489
Daniel Vetter24929352012-07-02 20:28:59 +020015490 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015491 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15492
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015493 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015494 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015495 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015496 struct intel_plane *plane;
15497
Daniel Vetter96256042015-02-13 21:03:42 +010015498 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015499
15500 /* Disable everything but the primary plane */
15501 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15502 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15503 continue;
15504
15505 plane->disable_plane(&plane->base, &crtc->base);
15506 }
Daniel Vetter96256042015-02-13 21:03:42 +010015507 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015508
Daniel Vetter24929352012-07-02 20:28:59 +020015509 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015510 * disable the crtc (and hence change the state) if it is wrong. Note
15511 * that gen4+ has a fixed plane -> pipe mapping. */
15512 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015513 bool plane;
15514
Daniel Vetter24929352012-07-02 20:28:59 +020015515 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15516 crtc->base.base.id);
15517
15518 /* Pipe has the wrong plane attached and the plane is active.
15519 * Temporarily change the plane mapping and disable everything
15520 * ... */
15521 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015522 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015523 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015524 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015525 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015526 }
Daniel Vetter24929352012-07-02 20:28:59 +020015527
Daniel Vetter7fad7982012-07-04 17:51:47 +020015528 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15529 crtc->pipe == PIPE_A && !crtc->active) {
15530 /* BIOS forgot to enable pipe A, this mostly happens after
15531 * resume. Force-enable the pipe to fix this, the update_dpms
15532 * call below we restore the pipe to the right state, but leave
15533 * the required bits on. */
15534 intel_enable_pipe_a(dev);
15535 }
15536
Daniel Vetter24929352012-07-02 20:28:59 +020015537 /* Adjust the state of the output pipe according to whether we
15538 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015539 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015540 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015541
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015542 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015543 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015544
15545 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015546 * functions or because of calls to intel_crtc_disable_noatomic,
15547 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015548 * pipe A quirk. */
15549 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15550 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015551 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015552 crtc->active ? "enabled" : "disabled");
15553
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015554 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015555 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015556 crtc->base.enabled = crtc->active;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015557 crtc->base.state->connector_mask = 0;
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015558 crtc->base.state->encoder_mask = 0;
Daniel Vetter24929352012-07-02 20:28:59 +020015559
15560 /* Because we only establish the connector -> encoder ->
15561 * crtc links if something is active, this means the
15562 * crtc is now deactivated. Break the links. connector
15563 * -> encoder links are only establish when things are
15564 * actually up, hence no need to break them. */
15565 WARN_ON(crtc->active);
15566
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015567 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015568 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015569 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015570
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015571 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015572 /*
15573 * We start out with underrun reporting disabled to avoid races.
15574 * For correct bookkeeping mark this on active crtcs.
15575 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015576 * Also on gmch platforms we dont have any hardware bits to
15577 * disable the underrun reporting. Which means we need to start
15578 * out with underrun reporting disabled also on inactive pipes,
15579 * since otherwise we'll complain about the garbage we read when
15580 * e.g. coming up after runtime pm.
15581 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015582 * No protection against concurrent access is required - at
15583 * worst a fifo underrun happens which also sets this to false.
15584 */
15585 crtc->cpu_fifo_underrun_disabled = true;
15586 crtc->pch_fifo_underrun_disabled = true;
15587 }
Daniel Vetter24929352012-07-02 20:28:59 +020015588}
15589
15590static void intel_sanitize_encoder(struct intel_encoder *encoder)
15591{
15592 struct intel_connector *connector;
15593 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015594 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015595
15596 /* We need to check both for a crtc link (meaning that the
15597 * encoder is active and trying to read from a pipe) and the
15598 * pipe itself being active. */
15599 bool has_active_crtc = encoder->base.crtc &&
15600 to_intel_crtc(encoder->base.crtc)->active;
15601
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015602 for_each_intel_connector(dev, connector) {
15603 if (connector->base.encoder != &encoder->base)
15604 continue;
15605
15606 active = true;
15607 break;
15608 }
15609
15610 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015611 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15612 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015613 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015614
15615 /* Connector is active, but has no active pipe. This is
15616 * fallout from our resume register restoring. Disable
15617 * the encoder manually again. */
15618 if (encoder->base.crtc) {
15619 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15620 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015621 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015622 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015623 if (encoder->post_disable)
15624 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015625 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015626 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015627
15628 /* Inconsistent output/port/pipe state happens presumably due to
15629 * a bug in one of the get_hw_state functions. Or someplace else
15630 * in our code, like the register restore mess on resume. Clamp
15631 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015632 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015633 if (connector->encoder != encoder)
15634 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015635 connector->base.dpms = DRM_MODE_DPMS_OFF;
15636 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015637 }
15638 }
15639 /* Enabled encoders without active connectors will be fixed in
15640 * the crtc fixup. */
15641}
15642
Imre Deak04098752014-02-18 00:02:16 +020015643void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015644{
15645 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015646 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015647
Imre Deak04098752014-02-18 00:02:16 +020015648 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15649 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15650 i915_disable_vga(dev);
15651 }
15652}
15653
15654void i915_redisable_vga(struct drm_device *dev)
15655{
15656 struct drm_i915_private *dev_priv = dev->dev_private;
15657
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015658 /* This function can be called both from intel_modeset_setup_hw_state or
15659 * at a very early point in our resume sequence, where the power well
15660 * structures are not yet restored. Since this function is at a very
15661 * paranoid "someone might have enabled VGA while we were not looking"
15662 * level, just check if the power well is enabled instead of trying to
15663 * follow the "don't touch the power well if we don't need it" policy
15664 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015665 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015666 return;
15667
Imre Deak04098752014-02-18 00:02:16 +020015668 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015669}
15670
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015671static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015672{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015673 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015674
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015675 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015676}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015677
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015678/* FIXME read out full plane state for all planes */
15679static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015680{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015681 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015682 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015683 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015684
Matt Roper19b8d382015-09-24 15:53:17 -070015685 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015686 primary_get_hw_state(to_intel_plane(primary));
15687
15688 if (plane_state->visible)
15689 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015690}
15691
Daniel Vetter30e984d2013-06-05 13:34:17 +020015692static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015693{
15694 struct drm_i915_private *dev_priv = dev->dev_private;
15695 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015696 struct intel_crtc *crtc;
15697 struct intel_encoder *encoder;
15698 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015699 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015700
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015701 dev_priv->active_crtcs = 0;
15702
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015703 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015704 struct intel_crtc_state *crtc_state = crtc->config;
15705 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015706
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015707 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15708 memset(crtc_state, 0, sizeof(*crtc_state));
15709 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015710
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015711 crtc_state->base.active = crtc_state->base.enable =
15712 dev_priv->display.get_pipe_config(crtc, crtc_state);
15713
15714 crtc->base.enabled = crtc_state->base.enable;
15715 crtc->active = crtc_state->base.active;
15716
15717 if (crtc_state->base.active) {
15718 dev_priv->active_crtcs |= 1 << crtc->pipe;
15719
15720 if (IS_BROADWELL(dev_priv)) {
15721 pixclk = ilk_pipe_pixel_rate(crtc_state);
15722
15723 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15724 if (crtc_state->ips_enabled)
15725 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15726 } else if (IS_VALLEYVIEW(dev_priv) ||
15727 IS_CHERRYVIEW(dev_priv) ||
15728 IS_BROXTON(dev_priv))
15729 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15730 else
15731 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15732 }
15733
15734 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015735
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015736 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015737
15738 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15739 crtc->base.base.id,
15740 crtc->active ? "enabled" : "disabled");
15741 }
15742
Daniel Vetter53589012013-06-05 13:34:16 +020015743 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15744 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15745
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015746 pll->on = pll->get_hw_state(dev_priv, pll,
15747 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015748 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015749 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015750 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015751 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015752 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015753 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015754 }
Daniel Vetter53589012013-06-05 13:34:16 +020015755 }
Daniel Vetter53589012013-06-05 13:34:16 +020015756
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015757 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015758 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015759
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015760 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015761 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015762 }
15763
Damien Lespiaub2784e12014-08-05 11:29:37 +010015764 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015765 pipe = 0;
15766
15767 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015768 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15769 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015770 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015771 } else {
15772 encoder->base.crtc = NULL;
15773 }
15774
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015775 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015776 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015777 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015778 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015779 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015780 }
15781
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015782 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015783 if (connector->get_hw_state(connector)) {
15784 connector->base.dpms = DRM_MODE_DPMS_ON;
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015785
15786 encoder = connector->encoder;
15787 connector->base.encoder = &encoder->base;
15788
15789 if (encoder->base.crtc &&
15790 encoder->base.crtc->state->active) {
15791 /*
15792 * This has to be done during hardware readout
15793 * because anything calling .crtc_disable may
15794 * rely on the connector_mask being accurate.
15795 */
15796 encoder->base.crtc->state->connector_mask |=
15797 1 << drm_connector_index(&connector->base);
Maarten Lankhorste87a52b2016-01-28 15:04:58 +010015798 encoder->base.crtc->state->encoder_mask |=
15799 1 << drm_encoder_index(&encoder->base);
Maarten Lankhorst2aa974c2016-01-06 14:53:25 +010015800 }
15801
Daniel Vetter24929352012-07-02 20:28:59 +020015802 } else {
15803 connector->base.dpms = DRM_MODE_DPMS_OFF;
15804 connector->base.encoder = NULL;
15805 }
15806 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15807 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015808 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015809 connector->base.encoder ? "enabled" : "disabled");
15810 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015811
15812 for_each_intel_crtc(dev, crtc) {
15813 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15814
15815 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15816 if (crtc->base.state->active) {
15817 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15818 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15819 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15820
15821 /*
15822 * The initial mode needs to be set in order to keep
15823 * the atomic core happy. It wants a valid mode if the
15824 * crtc's enabled, so we do the above call.
15825 *
15826 * At this point some state updated by the connectors
15827 * in their ->detect() callback has not run yet, so
15828 * no recalculation can be done yet.
15829 *
15830 * Even if we could do a recalculation and modeset
15831 * right now it would cause a double modeset if
15832 * fbdev or userspace chooses a different initial mode.
15833 *
15834 * If that happens, someone indicated they wanted a
15835 * mode change, which means it's safe to do a full
15836 * recalculation.
15837 */
15838 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015839
15840 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15841 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015842 }
15843 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015844}
15845
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015846/* Scan out the current hw modeset state,
15847 * and sanitizes it to the current state
15848 */
15849static void
15850intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015851{
15852 struct drm_i915_private *dev_priv = dev->dev_private;
15853 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015854 struct intel_crtc *crtc;
15855 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015856 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015857
15858 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015859
15860 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015861 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015862 intel_sanitize_encoder(encoder);
15863 }
15864
Damien Lespiau055e3932014-08-18 13:49:10 +010015865 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015866 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15867 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015868 intel_dump_pipe_config(crtc, crtc->config,
15869 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015870 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015871
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015872 intel_modeset_update_connector_atomic_state(dev);
15873
Daniel Vetter35c95372013-07-17 06:55:04 +020015874 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15875 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15876
15877 if (!pll->on || pll->active)
15878 continue;
15879
15880 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15881
15882 pll->disable(dev_priv, pll);
15883 pll->on = false;
15884 }
15885
Wayne Boyer666a4532015-12-09 12:29:35 -080015886 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015887 vlv_wm_get_hw_state(dev);
15888 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015889 skl_wm_get_hw_state(dev);
15890 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015891 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020015892
15893 for_each_intel_crtc(dev, crtc) {
15894 unsigned long put_domains;
15895
15896 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15897 if (WARN_ON(put_domains))
15898 modeset_put_power_domains(dev_priv, put_domains);
15899 }
15900 intel_display_set_init_power(dev_priv, false);
Paulo Zanoni010cf732016-01-19 11:35:48 -020015901
15902 intel_fbc_init_pipe_state(dev_priv);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015903}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015904
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015905void intel_display_resume(struct drm_device *dev)
15906{
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015907 struct drm_i915_private *dev_priv = to_i915(dev);
15908 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15909 struct drm_modeset_acquire_ctx ctx;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015910 int ret;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015911 bool setup = false;
Daniel Vetterf30da182013-04-11 20:22:50 +020015912
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015913 dev_priv->modeset_restore_state = NULL;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015914
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015915 /*
15916 * This is a cludge because with real atomic modeset mode_config.mutex
15917 * won't be taken. Unfortunately some probed state like
15918 * audio_codec_enable is still protected by mode_config.mutex, so lock
15919 * it here for now.
15920 */
15921 mutex_lock(&dev->mode_config.mutex);
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015922 drm_modeset_acquire_init(&ctx, 0);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015923
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015924retry:
15925 ret = drm_modeset_lock_all_ctx(dev, &ctx);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015926
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015927 if (ret == 0 && !setup) {
15928 setup = true;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015929
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015930 intel_modeset_setup_hw_state(dev);
15931 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015932 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015933
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015934 if (ret == 0 && state) {
15935 struct drm_crtc_state *crtc_state;
15936 struct drm_crtc *crtc;
15937 int i;
15938
15939 state->acquire_ctx = &ctx;
15940
15941 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15942 /*
15943 * Force recalculation even if we restore
15944 * current state. With fast modeset this may not result
15945 * in a modeset when the state is compatible.
15946 */
15947 crtc_state->mode_changed = true;
15948 }
15949
15950 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015951 }
15952
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015953 if (ret == -EDEADLK) {
15954 drm_modeset_backoff(&ctx);
15955 goto retry;
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015956 }
15957
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015958 drm_modeset_drop_locks(&ctx);
15959 drm_modeset_acquire_fini(&ctx);
Maarten Lankhorstea49c9a2016-02-16 15:27:42 +010015960 mutex_unlock(&dev->mode_config.mutex);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015961
Maarten Lankhorste2c8b872016-02-16 10:06:14 +010015962 if (ret) {
15963 DRM_ERROR("Restoring old state failed with %i\n", ret);
15964 drm_atomic_state_free(state);
15965 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015966}
15967
15968void intel_modeset_gem_init(struct drm_device *dev)
15969{
Jesse Barnes484b41d2014-03-07 08:57:55 -080015970 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015971 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015972 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015973
Imre Deakae484342014-03-31 15:10:44 +030015974 intel_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +030015975
Chris Wilson1833b132012-05-09 11:56:28 +010015976 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015977
15978 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015979
15980 /*
15981 * Make sure any fbs we allocated at startup are properly
15982 * pinned & fenced. When we do the allocation it's too early
15983 * for this.
15984 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015985 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015986 obj = intel_fb_obj(c->primary->fb);
15987 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015988 continue;
15989
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015990 mutex_lock(&dev->struct_mutex);
15991 ret = intel_pin_and_fence_fb_obj(c->primary,
15992 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020015993 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015994 mutex_unlock(&dev->struct_mutex);
15995 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015996 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15997 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015998 drm_framebuffer_unreference(c->primary->fb);
15999 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016000 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016001 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016002 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016003 }
16004 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016005
16006 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016007}
16008
Imre Deak4932e2c2014-02-11 17:12:48 +020016009void intel_connector_unregister(struct intel_connector *intel_connector)
16010{
16011 struct drm_connector *connector = &intel_connector->base;
16012
16013 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016014 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016015}
16016
Jesse Barnes79e53942008-11-07 14:24:08 -080016017void intel_modeset_cleanup(struct drm_device *dev)
16018{
Jesse Barnes652c3932009-08-17 13:31:43 -070016019 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016020 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016021
Imre Deak2eb52522014-11-19 15:30:05 +020016022 intel_disable_gt_powersave(dev);
16023
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016024 intel_backlight_unregister(dev);
16025
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016026 /*
16027 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016028 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016029 * experience fancy races otherwise.
16030 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016031 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016032
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016033 /*
16034 * Due to the hpd irq storm handling the hotplug work can re-arm the
16035 * poll handlers. Hence disable polling after hpd handling is shut down.
16036 */
Keith Packardf87ea762010-10-03 19:36:26 -070016037 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016038
Jesse Barnes723bfd72010-10-07 16:01:13 -070016039 intel_unregister_dsm_handler();
16040
Paulo Zanonic937ab3e52016-01-19 11:35:46 -020016041 intel_fbc_global_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016042
Chris Wilson1630fe72011-07-08 12:22:42 +010016043 /* flush any delayed tasks or pending work */
16044 flush_scheduled_work();
16045
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016046 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016047 for_each_intel_connector(dev, connector)
16048 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016049
Jesse Barnes79e53942008-11-07 14:24:08 -080016050 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016051
16052 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016053
Imre Deakae484342014-03-31 15:10:44 +030016054 intel_cleanup_gt_powersave(dev);
Daniel Vetterf5949142016-01-13 11:55:28 +010016055
16056 intel_teardown_gmbus(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016057}
16058
Dave Airlie28d52042009-09-21 14:33:58 +100016059/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016060 * Return which encoder is currently attached for connector.
16061 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016062struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016063{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016064 return &intel_attached_encoder(connector)->base;
16065}
Jesse Barnes79e53942008-11-07 14:24:08 -080016066
Chris Wilsondf0e9242010-09-09 16:20:55 +010016067void intel_connector_attach_encoder(struct intel_connector *connector,
16068 struct intel_encoder *encoder)
16069{
16070 connector->encoder = encoder;
16071 drm_mode_connector_attach_encoder(&connector->base,
16072 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016073}
Dave Airlie28d52042009-09-21 14:33:58 +100016074
16075/*
16076 * set vga decode state - true == enable VGA decode
16077 */
16078int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16079{
16080 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016081 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016082 u16 gmch_ctrl;
16083
Chris Wilson75fa0412014-02-07 18:37:02 -020016084 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16085 DRM_ERROR("failed to read control word\n");
16086 return -EIO;
16087 }
16088
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016089 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16090 return 0;
16091
Dave Airlie28d52042009-09-21 14:33:58 +100016092 if (state)
16093 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16094 else
16095 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016096
16097 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16098 DRM_ERROR("failed to write control word\n");
16099 return -EIO;
16100 }
16101
Dave Airlie28d52042009-09-21 14:33:58 +100016102 return 0;
16103}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016104
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016105struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016106
16107 u32 power_well_driver;
16108
Chris Wilson63b66e52013-08-08 15:12:06 +020016109 int num_transcoders;
16110
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016111 struct intel_cursor_error_state {
16112 u32 control;
16113 u32 position;
16114 u32 base;
16115 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016116 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016117
16118 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016119 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016120 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016121 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016122 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016123
16124 struct intel_plane_error_state {
16125 u32 control;
16126 u32 stride;
16127 u32 size;
16128 u32 pos;
16129 u32 addr;
16130 u32 surface;
16131 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016132 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016133
16134 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016135 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016136 enum transcoder cpu_transcoder;
16137
16138 u32 conf;
16139
16140 u32 htotal;
16141 u32 hblank;
16142 u32 hsync;
16143 u32 vtotal;
16144 u32 vblank;
16145 u32 vsync;
16146 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016147};
16148
16149struct intel_display_error_state *
16150intel_display_capture_error_state(struct drm_device *dev)
16151{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016152 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016153 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016154 int transcoders[] = {
16155 TRANSCODER_A,
16156 TRANSCODER_B,
16157 TRANSCODER_C,
16158 TRANSCODER_EDP,
16159 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016160 int i;
16161
Chris Wilson63b66e52013-08-08 15:12:06 +020016162 if (INTEL_INFO(dev)->num_pipes == 0)
16163 return NULL;
16164
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016165 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016166 if (error == NULL)
16167 return NULL;
16168
Imre Deak190be112013-11-25 17:15:31 +020016169 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016170 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16171
Damien Lespiau055e3932014-08-18 13:49:10 +010016172 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016173 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016174 __intel_display_power_is_enabled(dev_priv,
16175 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016176 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016177 continue;
16178
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016179 error->cursor[i].control = I915_READ(CURCNTR(i));
16180 error->cursor[i].position = I915_READ(CURPOS(i));
16181 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016182
16183 error->plane[i].control = I915_READ(DSPCNTR(i));
16184 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016185 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016186 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016187 error->plane[i].pos = I915_READ(DSPPOS(i));
16188 }
Paulo Zanonica291362013-03-06 20:03:14 -030016189 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16190 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016191 if (INTEL_INFO(dev)->gen >= 4) {
16192 error->plane[i].surface = I915_READ(DSPSURF(i));
16193 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16194 }
16195
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016196 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016197
Sonika Jindal3abfce72014-07-21 15:23:43 +053016198 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016199 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016200 }
16201
16202 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16203 if (HAS_DDI(dev_priv->dev))
16204 error->num_transcoders++; /* Account for eDP. */
16205
16206 for (i = 0; i < error->num_transcoders; i++) {
16207 enum transcoder cpu_transcoder = transcoders[i];
16208
Imre Deakddf9c532013-11-27 22:02:02 +020016209 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016210 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016211 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016212 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016213 continue;
16214
Chris Wilson63b66e52013-08-08 15:12:06 +020016215 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16216
16217 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16218 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16219 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16220 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16221 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16222 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16223 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016224 }
16225
16226 return error;
16227}
16228
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016229#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16230
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016231void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016232intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016233 struct drm_device *dev,
16234 struct intel_display_error_state *error)
16235{
Damien Lespiau055e3932014-08-18 13:49:10 +010016236 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016237 int i;
16238
Chris Wilson63b66e52013-08-08 15:12:06 +020016239 if (!error)
16240 return;
16241
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016242 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016243 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016244 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016245 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016246 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016247 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016248 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016249 onoff(error->pipe[i].power_domain_on));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016250 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016251 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016252
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016253 err_printf(m, "Plane [%d]:\n", i);
16254 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16255 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016256 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016257 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16258 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016259 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016260 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016261 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016262 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016263 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16264 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016265 }
16266
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016267 err_printf(m, "Cursor [%d]:\n", i);
16268 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16269 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16270 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016271 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016272
16273 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016274 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016275 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016276 err_printf(m, " Power: %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +020016277 onoff(error->transcoder[i].power_domain_on));
Chris Wilson63b66e52013-08-08 15:12:06 +020016278 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16279 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16280 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16281 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16282 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16283 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16284 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16285 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016286}