blob: 07715f985da1e974eaefe47aa6d2f6ec4db65995 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Alex Goinsfd8e0582015-11-25 18:43:38 -080047#include <linux/reservation.h>
48#include <linux/dma-buf.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Matt Roper465c1202014-05-29 08:06:54 -070050/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010051static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010052 DRM_FORMAT_C8,
53 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070054 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010055 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070056};
57
58/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010059static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010060 DRM_FORMAT_C8,
61 DRM_FORMAT_RGB565,
62 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070063 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010064 DRM_FORMAT_XRGB2101010,
65 DRM_FORMAT_XBGR2101010,
66};
67
68static const uint32_t skl_primary_formats[] = {
69 DRM_FORMAT_C8,
70 DRM_FORMAT_RGB565,
71 DRM_FORMAT_XRGB8888,
72 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010073 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_ABGR8888,
75 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070076 DRM_FORMAT_XBGR2101010,
Kumar, Maheshea916ea2015-09-03 16:17:09 +053077 DRM_FORMAT_YUYV,
78 DRM_FORMAT_YVYU,
79 DRM_FORMAT_UYVY,
80 DRM_FORMAT_VYUY,
Matt Roper465c1202014-05-29 08:06:54 -070081};
82
Matt Roper3d7d6512014-06-10 08:28:13 -070083/* Cursor formats */
84static const uint32_t intel_cursor_formats[] = {
85 DRM_FORMAT_ARGB8888,
86};
87
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020089 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030090static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020091 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030092
Jesse Barneseb1bfe82014-02-12 12:26:25 -080093static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020097static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -0700100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +0200102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200105static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200106 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200107static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200108 const struct intel_crtc_state *pipe_config);
Maarten Lankhorst613d2b22015-07-21 13:28:58 +0200109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +0200118static void intel_modeset_setup_hw_state(struct drm_device *dev);
Matt Roper200757f2015-12-03 11:37:36 -0800119static void intel_pre_disable_primary(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300136/* returns HPLL frequency in kHz */
137static int valleyview_get_vco(struct drm_i915_private *dev_priv)
138{
139 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
140
141 /* Obtain SKU information */
142 mutex_lock(&dev_priv->sb_lock);
143 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
144 CCK_FUSE_HPLL_FREQ_MASK;
145 mutex_unlock(&dev_priv->sb_lock);
146
147 return vco_freq[hpll_freq] * 1000;
148}
149
150static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
151 const char *name, u32 reg)
152{
153 u32 val;
154 int divider;
155
156 if (dev_priv->hpll_freq == 0)
157 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
158
159 mutex_lock(&dev_priv->sb_lock);
160 val = vlv_cck_read(dev_priv, reg);
161 mutex_unlock(&dev_priv->sb_lock);
162
163 divider = val & CCK_FREQUENCY_VALUES;
164
165 WARN((val & CCK_FREQUENCY_STATUS) !=
166 (divider << CCK_FREQUENCY_STATUS_SHIFT),
167 "%s change in progress\n", name);
168
169 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
170}
171
Daniel Vetterd2acd212012-10-20 20:57:43 +0200172int
173intel_pch_rawclk(struct drm_device *dev)
174{
175 struct drm_i915_private *dev_priv = dev->dev_private;
176
177 WARN_ON(!HAS_PCH_SPLIT(dev));
178
179 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
180}
181
Jani Nikula79e50a42015-08-26 10:58:20 +0300182/* hrawclock is 1/4 the FSB frequency */
183int intel_hrawclk(struct drm_device *dev)
184{
185 struct drm_i915_private *dev_priv = dev->dev_private;
186 uint32_t clkcfg;
187
188 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
Wayne Boyer666a4532015-12-09 12:29:35 -0800189 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jani Nikula79e50a42015-08-26 10:58:20 +0300190 return 200;
191
192 clkcfg = I915_READ(CLKCFG);
193 switch (clkcfg & CLKCFG_FSB_MASK) {
194 case CLKCFG_FSB_400:
195 return 100;
196 case CLKCFG_FSB_533:
197 return 133;
198 case CLKCFG_FSB_667:
199 return 166;
200 case CLKCFG_FSB_800:
201 return 200;
202 case CLKCFG_FSB_1067:
203 return 266;
204 case CLKCFG_FSB_1333:
205 return 333;
206 /* these two are just a guess; one of them might be right */
207 case CLKCFG_FSB_1600:
208 case CLKCFG_FSB_1600_ALT:
209 return 400;
210 default:
211 return 133;
212 }
213}
214
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300215static void intel_update_czclk(struct drm_i915_private *dev_priv)
216{
Wayne Boyer666a4532015-12-09 12:29:35 -0800217 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300218 return;
219
220 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
221 CCK_CZ_CLOCK_CONTROL);
222
223 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
224}
225
Chris Wilson021357a2010-09-07 20:54:59 +0100226static inline u32 /* units of 100MHz */
227intel_fdi_link_freq(struct drm_device *dev)
228{
Chris Wilson8b99e682010-10-13 09:59:17 +0100229 if (IS_GEN5(dev)) {
230 struct drm_i915_private *dev_priv = dev->dev_private;
231 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
232 } else
233 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100234}
235
Daniel Vetter5d536e22013-07-06 12:52:06 +0200236static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200238 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200239 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .m = { .min = 96, .max = 140 },
241 .m1 = { .min = 18, .max = 26 },
242 .m2 = { .min = 6, .max = 16 },
243 .p = { .min = 4, .max = 128 },
244 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700245 .p2 = { .dot_limit = 165000,
246 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700247};
248
Daniel Vetter5d536e22013-07-06 12:52:06 +0200249static const intel_limit_t intel_limits_i8xx_dvo = {
250 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200251 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200252 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200253 .m = { .min = 96, .max = 140 },
254 .m1 = { .min = 18, .max = 26 },
255 .m2 = { .min = 6, .max = 16 },
256 .p = { .min = 4, .max = 128 },
257 .p1 = { .min = 2, .max = 33 },
258 .p2 = { .dot_limit = 165000,
259 .p2_slow = 4, .p2_fast = 4 },
260};
261
Keith Packarde4b36692009-06-05 19:22:17 -0700262static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400263 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200264 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200265 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .m = { .min = 96, .max = 140 },
267 .m1 = { .min = 18, .max = 26 },
268 .m2 = { .min = 6, .max = 16 },
269 .p = { .min = 4, .max = 128 },
270 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 .p2 = { .dot_limit = 165000,
272 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700273};
Eric Anholt273e27c2011-03-30 13:01:10 -0700274
Keith Packarde4b36692009-06-05 19:22:17 -0700275static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .dot = { .min = 20000, .max = 400000 },
277 .vco = { .min = 1400000, .max = 2800000 },
278 .n = { .min = 1, .max = 6 },
279 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100280 .m1 = { .min = 8, .max = 18 },
281 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .p = { .min = 5, .max = 80 },
283 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 .p2 = { .dot_limit = 200000,
285 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700286};
287
288static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400289 .dot = { .min = 20000, .max = 400000 },
290 .vco = { .min = 1400000, .max = 2800000 },
291 .n = { .min = 1, .max = 6 },
292 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100293 .m1 = { .min = 8, .max = 18 },
294 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p = { .min = 7, .max = 98 },
296 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .p2 = { .dot_limit = 112000,
298 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301
Keith Packarde4b36692009-06-05 19:22:17 -0700302static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 270000 },
304 .vco = { .min = 1750000, .max = 3500000},
305 .n = { .min = 1, .max = 4 },
306 .m = { .min = 104, .max = 138 },
307 .m1 = { .min = 17, .max = 23 },
308 .m2 = { .min = 5, .max = 11 },
309 .p = { .min = 10, .max = 30 },
310 .p1 = { .min = 1, .max = 3},
311 .p2 = { .dot_limit = 270000,
312 .p2_slow = 10,
313 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800314 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
317static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 22000, .max = 400000 },
319 .vco = { .min = 1750000, .max = 3500000},
320 .n = { .min = 1, .max = 4 },
321 .m = { .min = 104, .max = 138 },
322 .m1 = { .min = 16, .max = 23 },
323 .m2 = { .min = 5, .max = 11 },
324 .p = { .min = 5, .max = 80 },
325 .p1 = { .min = 1, .max = 8},
326 .p2 = { .dot_limit = 165000,
327 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700328};
329
330static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 20000, .max = 115000 },
332 .vco = { .min = 1750000, .max = 3500000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 104, .max = 138 },
335 .m1 = { .min = 17, .max = 23 },
336 .m2 = { .min = 5, .max = 11 },
337 .p = { .min = 28, .max = 112 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 0,
340 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800341 },
Keith Packarde4b36692009-06-05 19:22:17 -0700342};
343
344static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 80000, .max = 224000 },
346 .vco = { .min = 1750000, .max = 3500000 },
347 .n = { .min = 1, .max = 3 },
348 .m = { .min = 104, .max = 138 },
349 .m1 = { .min = 17, .max = 23 },
350 .m2 = { .min = 5, .max = 11 },
351 .p = { .min = 14, .max = 42 },
352 .p1 = { .min = 2, .max = 6 },
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800355 },
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500358static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .dot = { .min = 20000, .max = 400000},
360 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700361 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .n = { .min = 3, .max = 6 },
363 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .m1 = { .min = 0, .max = 0 },
366 .m2 = { .min = 0, .max = 254 },
367 .p = { .min = 5, .max = 80 },
368 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700369 .p2 = { .dot_limit = 200000,
370 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500373static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .dot = { .min = 20000, .max = 400000 },
375 .vco = { .min = 1700000, .max = 3500000 },
376 .n = { .min = 3, .max = 6 },
377 .m = { .min = 2, .max = 256 },
378 .m1 = { .min = 0, .max = 0 },
379 .m2 = { .min = 0, .max = 254 },
380 .p = { .min = 7, .max = 112 },
381 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700382 .p2 = { .dot_limit = 112000,
383 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
Eric Anholt273e27c2011-03-30 13:01:10 -0700386/* Ironlake / Sandybridge
387 *
388 * We calculate clock using (register_value + 2) for N/M1/M2, so here
389 * the range value for them is (actual_value - 2).
390 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800391static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700392 .dot = { .min = 25000, .max = 350000 },
393 .vco = { .min = 1760000, .max = 3510000 },
394 .n = { .min = 1, .max = 5 },
395 .m = { .min = 79, .max = 127 },
396 .m1 = { .min = 12, .max = 22 },
397 .m2 = { .min = 5, .max = 9 },
398 .p = { .min = 5, .max = 80 },
399 .p1 = { .min = 1, .max = 8 },
400 .p2 = { .dot_limit = 225000,
401 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800404static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700405 .dot = { .min = 25000, .max = 350000 },
406 .vco = { .min = 1760000, .max = 3510000 },
407 .n = { .min = 1, .max = 3 },
408 .m = { .min = 79, .max = 118 },
409 .m1 = { .min = 12, .max = 22 },
410 .m2 = { .min = 5, .max = 9 },
411 .p = { .min = 28, .max = 112 },
412 .p1 = { .min = 2, .max = 8 },
413 .p2 = { .dot_limit = 225000,
414 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800415};
416
417static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700418 .dot = { .min = 25000, .max = 350000 },
419 .vco = { .min = 1760000, .max = 3510000 },
420 .n = { .min = 1, .max = 3 },
421 .m = { .min = 79, .max = 127 },
422 .m1 = { .min = 12, .max = 22 },
423 .m2 = { .min = 5, .max = 9 },
424 .p = { .min = 14, .max = 56 },
425 .p1 = { .min = 2, .max = 8 },
426 .p2 = { .dot_limit = 225000,
427 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800428};
429
Eric Anholt273e27c2011-03-30 13:01:10 -0700430/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700432 .dot = { .min = 25000, .max = 350000 },
433 .vco = { .min = 1760000, .max = 3510000 },
434 .n = { .min = 1, .max = 2 },
435 .m = { .min = 79, .max = 126 },
436 .m1 = { .min = 12, .max = 22 },
437 .m2 = { .min = 5, .max = 9 },
438 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400439 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700440 .p2 = { .dot_limit = 225000,
441 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800442};
443
444static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700445 .dot = { .min = 25000, .max = 350000 },
446 .vco = { .min = 1760000, .max = 3510000 },
447 .n = { .min = 1, .max = 3 },
448 .m = { .min = 79, .max = 126 },
449 .m1 = { .min = 12, .max = 22 },
450 .m2 = { .min = 5, .max = 9 },
451 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400452 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700453 .p2 = { .dot_limit = 225000,
454 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800455};
456
Ville Syrjälädc730512013-09-24 21:26:30 +0300457static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300458 /*
459 * These are the data rate limits (measured in fast clocks)
460 * since those are the strictest limits we have. The fast
461 * clock and actual rate limits are more relaxed, so checking
462 * them would make no difference.
463 */
464 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200465 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700466 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700467 .m1 = { .min = 2, .max = 3 },
468 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300469 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300470 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700471};
472
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300473static const intel_limit_t intel_limits_chv = {
474 /*
475 * These are the data rate limits (measured in fast clocks)
476 * since those are the strictest limits we have. The fast
477 * clock and actual rate limits are more relaxed, so checking
478 * them would make no difference.
479 */
480 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200481 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300482 .n = { .min = 1, .max = 1 },
483 .m1 = { .min = 2, .max = 2 },
484 .m2 = { .min = 24 << 22, .max = 175 << 22 },
485 .p1 = { .min = 2, .max = 4 },
486 .p2 = { .p2_slow = 1, .p2_fast = 14 },
487};
488
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200489static const intel_limit_t intel_limits_bxt = {
490 /* FIXME: find real dot limits */
491 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530492 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200493 .n = { .min = 1, .max = 1 },
494 .m1 = { .min = 2, .max = 2 },
495 /* FIXME: find real m2 limits */
496 .m2 = { .min = 2 << 22, .max = 255 << 22 },
497 .p1 = { .min = 2, .max = 4 },
498 .p2 = { .p2_slow = 1, .p2_fast = 20 },
499};
500
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200501static bool
502needs_modeset(struct drm_crtc_state *state)
503{
Maarten Lankhorstfc596662015-07-21 13:28:57 +0200504 return drm_atomic_crtc_needs_modeset(state);
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200505}
506
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300507/**
508 * Returns whether any output on the specified pipe is of the specified type
509 */
Damien Lespiau40935612014-10-29 11:16:59 +0000510bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300511{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300512 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300513 struct intel_encoder *encoder;
514
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300515 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300516 if (encoder->type == type)
517 return true;
518
519 return false;
520}
521
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200522/**
523 * Returns whether any output on the specified pipe will have the specified
524 * type after a staged modeset is complete, i.e., the same as
525 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
526 * encoder->crtc.
527 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
529 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200530{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200531 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300532 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200533 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200534 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200535 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200536
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300537 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200538 if (connector_state->crtc != crtc_state->base.crtc)
539 continue;
540
541 num_connectors++;
542
543 encoder = to_intel_encoder(connector_state->best_encoder);
544 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200545 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 }
547
548 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200549
550 return false;
551}
552
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200553static const intel_limit_t *
554intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800555{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800557 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200559 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100560 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 limit = &intel_limits_ironlake_dual_lvds_100m;
563 else
564 limit = &intel_limits_ironlake_dual_lvds;
565 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000566 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800567 limit = &intel_limits_ironlake_single_lvds_100m;
568 else
569 limit = &intel_limits_ironlake_single_lvds;
570 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200571 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800572 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800573
574 return limit;
575}
576
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200577static const intel_limit_t *
578intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800579{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200580 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800581 const intel_limit_t *limit;
582
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200583 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100584 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700585 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800586 else
Keith Packarde4b36692009-06-05 19:22:17 -0700587 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200588 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
589 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700590 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200591 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700592 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800593 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700594 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800595
596 return limit;
597}
598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200599static const intel_limit_t *
600intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800601{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200602 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800603 const intel_limit_t *limit;
604
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200605 if (IS_BROXTON(dev))
606 limit = &intel_limits_bxt;
607 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200608 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800609 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200610 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500611 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800614 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500615 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300616 } else if (IS_CHERRYVIEW(dev)) {
617 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700618 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300619 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100620 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200621 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 limit = &intel_limits_i9xx_lvds;
623 else
624 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700627 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700629 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200630 else
631 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 }
633 return limit;
634}
635
Imre Deakdccbea32015-06-22 23:35:51 +0300636/*
637 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
638 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
639 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
640 * The helpers' return value is the rate of the clock that is fed to the
641 * display engine's pipe which can be the above fast dot clock rate or a
642 * divided-down version of it.
643 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500644/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300645static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800646{
Shaohua Li21778322009-02-23 15:19:16 +0800647 clock->m = clock->m2 + 2;
648 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200649 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300650 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300651 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
652 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300653
654 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800655}
656
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200657static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
658{
659 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
660}
661
Imre Deakdccbea32015-06-22 23:35:51 +0300662static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800663{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200664 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200666 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300667 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300668 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
669 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300670
671 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672}
673
Imre Deakdccbea32015-06-22 23:35:51 +0300674static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300675{
676 clock->m = clock->m1 * clock->m2;
677 clock->p = clock->p1 * clock->p2;
678 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300679 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300680 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
681 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300682
683 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300684}
685
Imre Deakdccbea32015-06-22 23:35:51 +0300686int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300687{
688 clock->m = clock->m1 * clock->m2;
689 clock->p = clock->p1 * clock->p2;
690 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300691 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300692 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
693 clock->n << 22);
694 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300695
696 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300697}
698
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800699#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800700/**
701 * Returns whether the given set of divisors are valid for a given refclk with
702 * the given connectors.
703 */
704
Chris Wilson1b894b52010-12-14 20:04:54 +0000705static bool intel_PLL_is_valid(struct drm_device *dev,
706 const intel_limit_t *limit,
707 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800708{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300709 if (clock->n < limit->n.min || limit->n.max < clock->n)
710 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400712 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400716 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300717
Wayne Boyer666a4532015-12-09 12:29:35 -0800718 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) &&
719 !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300720 if (clock->m1 <= clock->m2)
721 INTELPllInvalid("m1 <= m2\n");
722
Wayne Boyer666a4532015-12-09 12:29:35 -0800723 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300724 if (clock->p < limit->p.min || limit->p.max < clock->p)
725 INTELPllInvalid("p out of range\n");
726 if (clock->m < limit->m.min || limit->m.max < clock->m)
727 INTELPllInvalid("m out of range\n");
728 }
729
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400731 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
733 * connector, etc., rather than just a single range.
734 */
735 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400736 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800737
738 return true;
739}
740
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300741static int
742i9xx_select_p2_div(const intel_limit_t *limit,
743 const struct intel_crtc_state *crtc_state,
744 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800745{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300746 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200748 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100750 * For LVDS just rely on its current settings for dual-channel.
751 * We haven't figured out how to reliably set up different
752 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100754 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300755 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300757 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 } else {
759 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300760 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300762 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800763 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300764}
765
766static bool
767i9xx_find_best_dpll(const intel_limit_t *limit,
768 struct intel_crtc_state *crtc_state,
769 int target, int refclk, intel_clock_t *match_clock,
770 intel_clock_t *best_clock)
771{
772 struct drm_device *dev = crtc_state->base.crtc->dev;
773 intel_clock_t clock;
774 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800775
Akshay Joshi0206e352011-08-16 15:34:10 -0400776 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300778 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
779
Zhao Yakui42158662009-11-20 11:24:18 +0800780 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
781 clock.m1++) {
782 for (clock.m2 = limit->m2.min;
783 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200784 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800785 break;
786 for (clock.n = limit->n.min;
787 clock.n <= limit->n.max; clock.n++) {
788 for (clock.p1 = limit->p1.min;
789 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800790 int this_err;
791
Imre Deakdccbea32015-06-22 23:35:51 +0300792 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000793 if (!intel_PLL_is_valid(dev, limit,
794 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800795 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800796 if (match_clock &&
797 clock.p != match_clock->p)
798 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800799
800 this_err = abs(clock.dot - target);
801 if (this_err < err) {
802 *best_clock = clock;
803 err = this_err;
804 }
805 }
806 }
807 }
808 }
809
810 return (err != target);
811}
812
Ma Lingd4906092009-03-18 20:13:27 +0800813static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200814pnv_find_best_dpll(const intel_limit_t *limit,
815 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200816 int target, int refclk, intel_clock_t *match_clock,
817 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200818{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300819 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200820 intel_clock_t clock;
821 int err = target;
822
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200823 memset(best_clock, 0, sizeof(*best_clock));
824
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300825 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
826
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200827 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
828 clock.m1++) {
829 for (clock.m2 = limit->m2.min;
830 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200831 for (clock.n = limit->n.min;
832 clock.n <= limit->n.max; clock.n++) {
833 for (clock.p1 = limit->p1.min;
834 clock.p1 <= limit->p1.max; clock.p1++) {
835 int this_err;
836
Imre Deakdccbea32015-06-22 23:35:51 +0300837 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800838 if (!intel_PLL_is_valid(dev, limit,
839 &clock))
840 continue;
841 if (match_clock &&
842 clock.p != match_clock->p)
843 continue;
844
845 this_err = abs(clock.dot - target);
846 if (this_err < err) {
847 *best_clock = clock;
848 err = this_err;
849 }
850 }
851 }
852 }
853 }
854
855 return (err != target);
856}
857
Ma Lingd4906092009-03-18 20:13:27 +0800858static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200859g4x_find_best_dpll(const intel_limit_t *limit,
860 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200861 int target, int refclk, intel_clock_t *match_clock,
862 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800863{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300864 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800865 intel_clock_t clock;
866 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300867 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870
871 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300872
873 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
874
Ma Lingd4906092009-03-18 20:13:27 +0800875 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200876 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800877 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200878 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800879 for (clock.m1 = limit->m1.max;
880 clock.m1 >= limit->m1.min; clock.m1--) {
881 for (clock.m2 = limit->m2.max;
882 clock.m2 >= limit->m2.min; clock.m2--) {
883 for (clock.p1 = limit->p1.max;
884 clock.p1 >= limit->p1.min; clock.p1--) {
885 int this_err;
886
Imre Deakdccbea32015-06-22 23:35:51 +0300887 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000888 if (!intel_PLL_is_valid(dev, limit,
889 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800890 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000891
892 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800893 if (this_err < err_most) {
894 *best_clock = clock;
895 err_most = this_err;
896 max_n = clock.n;
897 found = true;
898 }
899 }
900 }
901 }
902 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800903 return found;
904}
Ma Lingd4906092009-03-18 20:13:27 +0800905
Imre Deakd5dd62b2015-03-17 11:40:03 +0200906/*
907 * Check if the calculated PLL configuration is more optimal compared to the
908 * best configuration and error found so far. Return the calculated error.
909 */
910static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
911 const intel_clock_t *calculated_clock,
912 const intel_clock_t *best_clock,
913 unsigned int best_error_ppm,
914 unsigned int *error_ppm)
915{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200916 /*
917 * For CHV ignore the error and consider only the P value.
918 * Prefer a bigger P value based on HW requirements.
919 */
920 if (IS_CHERRYVIEW(dev)) {
921 *error_ppm = 0;
922
923 return calculated_clock->p > best_clock->p;
924 }
925
Imre Deak24be4e42015-03-17 11:40:04 +0200926 if (WARN_ON_ONCE(!target_freq))
927 return false;
928
Imre Deakd5dd62b2015-03-17 11:40:03 +0200929 *error_ppm = div_u64(1000000ULL *
930 abs(target_freq - calculated_clock->dot),
931 target_freq);
932 /*
933 * Prefer a better P value over a better (smaller) error if the error
934 * is small. Ensure this preference for future configurations too by
935 * setting the error to 0.
936 */
937 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
938 *error_ppm = 0;
939
940 return true;
941 }
942
943 return *error_ppm + 10 < best_error_ppm;
944}
945
Zhenyu Wang2c072452009-06-05 15:38:42 +0800946static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200947vlv_find_best_dpll(const intel_limit_t *limit,
948 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200949 int target, int refclk, intel_clock_t *match_clock,
950 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700951{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200952 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300953 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300954 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300955 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300956 /* min update 19.2 MHz */
957 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300958 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700959
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300960 target *= 5; /* fast clock */
961
962 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700963
964 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300965 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300966 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300967 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300968 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300969 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700970 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300971 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200972 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300973
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300974 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
975 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300976
Imre Deakdccbea32015-06-22 23:35:51 +0300977 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300978
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300979 if (!intel_PLL_is_valid(dev, limit,
980 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300981 continue;
982
Imre Deakd5dd62b2015-03-17 11:40:03 +0200983 if (!vlv_PLL_is_optimal(dev, target,
984 &clock,
985 best_clock,
986 bestppm, &ppm))
987 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300988
Imre Deakd5dd62b2015-03-17 11:40:03 +0200989 *best_clock = clock;
990 bestppm = ppm;
991 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700992 }
993 }
994 }
995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700996
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300997 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700998}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001000static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001001chv_find_best_dpll(const intel_limit_t *limit,
1002 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001003 int target, int refclk, intel_clock_t *match_clock,
1004 intel_clock_t *best_clock)
1005{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02001006 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03001007 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +02001008 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001009 intel_clock_t clock;
1010 uint64_t m2;
1011 int found = false;
1012
1013 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +02001014 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001015
1016 /*
1017 * Based on hardware doc, the n always set to 1, and m1 always
1018 * set to 2. If requires to support 200Mhz refclk, we need to
1019 * revisit this because n may not 1 anymore.
1020 */
1021 clock.n = 1, clock.m1 = 2;
1022 target *= 5; /* fast clock */
1023
1024 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1025 for (clock.p2 = limit->p2.p2_fast;
1026 clock.p2 >= limit->p2.p2_slow;
1027 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +02001028 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001029
1030 clock.p = clock.p1 * clock.p2;
1031
1032 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1033 clock.n) << 22, refclk * clock.m1);
1034
1035 if (m2 > INT_MAX/clock.m1)
1036 continue;
1037
1038 clock.m2 = m2;
1039
Imre Deakdccbea32015-06-22 23:35:51 +03001040 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001041
1042 if (!intel_PLL_is_valid(dev, limit, &clock))
1043 continue;
1044
Imre Deak9ca3ba02015-03-17 11:40:05 +02001045 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1046 best_error_ppm, &error_ppm))
1047 continue;
1048
1049 *best_clock = clock;
1050 best_error_ppm = error_ppm;
1051 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001052 }
1053 }
1054
1055 return found;
1056}
1057
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001058bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1059 intel_clock_t *best_clock)
1060{
1061 int refclk = i9xx_get_refclk(crtc_state, 0);
1062
1063 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1064 target_clock, refclk, NULL, best_clock);
1065}
1066
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001067bool intel_crtc_active(struct drm_crtc *crtc)
1068{
1069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1070
1071 /* Be paranoid as we can arrive here with only partial
1072 * state retrieved from the hardware during setup.
1073 *
Damien Lespiau241bfc32013-09-25 16:45:37 +01001074 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001075 * as Haswell has gained clock readout/fastboot support.
1076 *
Dave Airlie66e514c2014-04-03 07:51:54 +10001077 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001078 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -07001079 *
1080 * FIXME: The intel_crtc->active here should be switched to
1081 * crtc->state->active once we have proper CRTC states wired up
1082 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001083 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001084 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001085 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001086}
1087
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001088enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1089 enum pipe pipe)
1090{
1091 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001094 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001095}
1096
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001097static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1098{
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100 i915_reg_t reg = PIPEDSL(pipe);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001101 u32 line1, line2;
1102 u32 line_mask;
1103
1104 if (IS_GEN2(dev))
1105 line_mask = DSL_LINEMASK_GEN2;
1106 else
1107 line_mask = DSL_LINEMASK_GEN3;
1108
1109 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001110 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001111 line2 = I915_READ(reg) & line_mask;
1112
1113 return line1 == line2;
1114}
1115
Keith Packardab7ad7f2010-10-03 00:33:06 -07001116/*
1117 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001118 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001119 *
1120 * After disabling a pipe, we can't wait for vblank in the usual way,
1121 * spinning on the vblank interrupt status bit, since we won't actually
1122 * see an interrupt when the pipe is disabled.
1123 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001124 * On Gen4 and above:
1125 * wait for the pipe register state bit to turn off
1126 *
1127 * Otherwise:
1128 * wait for the display line value to settle (it usually
1129 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001130 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001131 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001132static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001133{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001134 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001135 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001136 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001137 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001138
Keith Packardab7ad7f2010-10-03 00:33:06 -07001139 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001140 i915_reg_t reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001141
Keith Packardab7ad7f2010-10-03 00:33:06 -07001142 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001143 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1144 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001145 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001146 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001147 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001148 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001149 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001151}
1152
Jesse Barnesb24e7172011-01-04 15:09:30 -08001153static const char *state_string(bool enabled)
1154{
1155 return enabled ? "on" : "off";
1156}
1157
1158/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001159void assert_pll(struct drm_i915_private *dev_priv,
1160 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 u32 val;
1163 bool cur_state;
1164
Ville Syrjälä649636e2015-09-22 19:50:01 +03001165 val = I915_READ(DPLL(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001166 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001167 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001168 "PLL state assertion failure (expected %s, current %s)\n",
1169 state_string(state), state_string(cur_state));
1170}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171
Jani Nikula23538ef2013-08-27 15:12:22 +03001172/* XXX: the dsi pll is shared between MIPI DSI ports */
1173static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1174{
1175 u32 val;
1176 bool cur_state;
1177
Ville Syrjäläa5805162015-05-26 20:42:30 +03001178 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001179 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001180 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001181
1182 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001183 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001184 "DSI PLL state assertion failure (expected %s, current %s)\n",
1185 state_string(state), state_string(cur_state));
1186}
1187#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1188#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1189
Daniel Vetter55607e82013-06-16 21:42:39 +02001190struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001191intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001192{
Daniel Vettere2b78262013-06-07 23:10:03 +02001193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1194
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001195 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001196 return NULL;
1197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001198 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001199}
1200
Jesse Barnesb24e7172011-01-04 15:09:30 -08001201/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001202void assert_shared_dpll(struct drm_i915_private *dev_priv,
1203 struct intel_shared_dpll *pll,
1204 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001205{
Jesse Barnes040484a2011-01-03 12:14:26 -08001206 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001207 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001208
Chris Wilson92b27b02012-05-20 18:10:50 +01001209 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001210 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001211 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001212
Daniel Vetter53589012013-06-05 13:34:16 +02001213 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001214 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001215 "%s assertion failure (expected %s, current %s)\n",
1216 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001217}
Jesse Barnes040484a2011-01-03 12:14:26 -08001218
1219static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
1221{
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001223 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1224 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001225
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001226 if (HAS_DDI(dev_priv->dev)) {
1227 /* DDI does not have a specific FDI_TX register */
Ville Syrjälä649636e2015-09-22 19:50:01 +03001228 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Paulo Zanoniad80a812012-10-24 16:06:19 -02001229 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001230 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001231 u32 val = I915_READ(FDI_TX_CTL(pipe));
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001232 cur_state = !!(val & FDI_TX_ENABLE);
1233 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001234 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001235 "FDI TX state assertion failure (expected %s, current %s)\n",
1236 state_string(state), state_string(cur_state));
1237}
1238#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1239#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1240
1241static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, bool state)
1243{
Jesse Barnes040484a2011-01-03 12:14:26 -08001244 u32 val;
1245 bool cur_state;
1246
Ville Syrjälä649636e2015-09-22 19:50:01 +03001247 val = I915_READ(FDI_RX_CTL(pipe));
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001248 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001249 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001250 "FDI RX state assertion failure (expected %s, current %s)\n",
1251 state_string(state), state_string(cur_state));
1252}
1253#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1254#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1255
1256static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1257 enum pipe pipe)
1258{
Jesse Barnes040484a2011-01-03 12:14:26 -08001259 u32 val;
1260
1261 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001262 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001263 return;
1264
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001265 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001266 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001267 return;
1268
Ville Syrjälä649636e2015-09-22 19:50:01 +03001269 val = I915_READ(FDI_TX_CTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001270 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001271}
1272
Daniel Vetter55607e82013-06-16 21:42:39 +02001273void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1274 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001275{
Jesse Barnes040484a2011-01-03 12:14:26 -08001276 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001277 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001278
Ville Syrjälä649636e2015-09-22 19:50:01 +03001279 val = I915_READ(FDI_RX_CTL(pipe));
Daniel Vetter55607e82013-06-16 21:42:39 +02001280 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001281 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001282 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1283 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001284}
1285
Daniel Vetterb680c372014-09-19 18:27:27 +02001286void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1287 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001289 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001290 i915_reg_t pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001291 u32 val;
1292 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001293 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001294
Jani Nikulabedd4db2014-08-22 15:04:13 +03001295 if (WARN_ON(HAS_DDI(dev)))
1296 return;
1297
1298 if (HAS_PCH_SPLIT(dev)) {
1299 u32 port_sel;
1300
Jesse Barnesea0760c2011-01-04 15:09:32 -08001301 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001302 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1303
1304 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1305 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1306 panel_pipe = PIPE_B;
1307 /* XXX: else fix for eDP */
Wayne Boyer666a4532015-12-09 12:29:35 -08001308 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikulabedd4db2014-08-22 15:04:13 +03001309 /* presumably write lock depends on pipe, not port select */
1310 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1311 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001312 } else {
1313 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001314 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1315 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001316 }
1317
1318 val = I915_READ(pp_reg);
1319 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001320 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001321 locked = false;
1322
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001324 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001325 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001326}
1327
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001328static void assert_cursor(struct drm_i915_private *dev_priv,
1329 enum pipe pipe, bool state)
1330{
1331 struct drm_device *dev = dev_priv->dev;
1332 bool cur_state;
1333
Paulo Zanonid9d82082014-02-27 16:30:56 -03001334 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03001335 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001336 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001337 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001338
Rob Clarke2c719b2014-12-15 13:56:32 -05001339 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001340 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1341 pipe_name(pipe), state_string(state), state_string(cur_state));
1342}
1343#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1344#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1345
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001346void assert_pipe(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001349 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001350 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1351 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001353 /* if we need the pipe quirk it must be always on */
1354 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1355 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001356 state = true;
1357
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001358 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001359 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001360 cur_state = false;
1361 } else {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001362 u32 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni69310162013-01-29 16:35:19 -02001363 cur_state = !!(val & PIPECONF_ENABLE);
1364 }
1365
Rob Clarke2c719b2014-12-15 13:56:32 -05001366 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001367 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001369}
1370
Chris Wilson931872f2012-01-16 23:01:13 +00001371static void assert_plane(struct drm_i915_private *dev_priv,
1372 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001373{
Jesse Barnesb24e7172011-01-04 15:09:30 -08001374 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001375 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001376
Ville Syrjälä649636e2015-09-22 19:50:01 +03001377 val = I915_READ(DSPCNTR(plane));
Chris Wilson931872f2012-01-16 23:01:13 +00001378 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001379 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001380 "plane %c assertion failure (expected %s, current %s)\n",
1381 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001382}
1383
Chris Wilson931872f2012-01-16 23:01:13 +00001384#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1385#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1386
Jesse Barnesb24e7172011-01-04 15:09:30 -08001387static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe)
1389{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001390 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001391 int i;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001392
Ville Syrjälä653e1022013-06-04 13:49:05 +03001393 /* Primary planes are fixed to pipes on gen4+ */
1394 if (INTEL_INFO(dev)->gen >= 4) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001395 u32 val = I915_READ(DSPCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001396 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001397 "plane %c assertion failure, should be disabled but not\n",
1398 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001399 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001400 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001401
Jesse Barnesb24e7172011-01-04 15:09:30 -08001402 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001403 for_each_pipe(dev_priv, i) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001404 u32 val = I915_READ(DSPCNTR(i));
1405 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
Jesse Barnesb24e7172011-01-04 15:09:30 -08001406 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001407 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001408 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1409 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001410 }
1411}
1412
Jesse Barnes19332d72013-03-28 09:55:38 -07001413static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe)
1415{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001416 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä649636e2015-09-22 19:50:01 +03001417 int sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001418
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001419 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001420 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001421 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001422 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001423 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1424 sprite, pipe_name(pipe));
1425 }
Wayne Boyer666a4532015-12-09 12:29:35 -08001426 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001427 for_each_sprite(dev_priv, pipe, sprite) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001428 u32 val = I915_READ(SPCNTR(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001431 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001432 }
1433 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001434 u32 val = I915_READ(SPRCTL(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001435 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001436 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001437 plane_name(pipe), pipe_name(pipe));
1438 } else if (INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03001439 u32 val = I915_READ(DVSCNTR(pipe));
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001441 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1442 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001443 }
1444}
1445
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001446static void assert_vblank_disabled(struct drm_crtc *crtc)
1447{
Rob Clarke2c719b2014-12-15 13:56:32 -05001448 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001449 drm_crtc_vblank_put(crtc);
1450}
1451
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001452static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001453{
1454 u32 val;
1455 bool enabled;
1456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001458
Jesse Barnes92f25842011-01-04 15:09:34 -08001459 val = I915_READ(PCH_DREF_CONTROL);
1460 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1461 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001462 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001463}
1464
Daniel Vetterab9412b2013-05-03 11:49:46 +02001465static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1466 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001467{
Jesse Barnes92f25842011-01-04 15:09:34 -08001468 u32 val;
1469 bool enabled;
1470
Ville Syrjälä649636e2015-09-22 19:50:01 +03001471 val = I915_READ(PCH_TRANSCONF(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001472 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001473 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1475 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001476}
1477
Keith Packard4e634382011-08-06 10:39:45 -07001478static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1479 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001480{
1481 if ((val & DP_PORT_EN) == 0)
1482 return false;
1483
1484 if (HAS_PCH_CPT(dev_priv->dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001485 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
Keith Packardf0575e92011-07-25 22:12:43 -07001486 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1487 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001488 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1489 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1490 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001491 } else {
1492 if ((val & DP_PIPE_MASK) != (pipe << 30))
1493 return false;
1494 }
1495 return true;
1496}
1497
Keith Packard1519b992011-08-06 10:35:34 -07001498static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1499 enum pipe pipe, u32 val)
1500{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001501 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001502 return false;
1503
1504 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001505 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001506 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001507 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1508 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1509 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001510 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001511 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001512 return false;
1513 }
1514 return true;
1515}
1516
1517static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1518 enum pipe pipe, u32 val)
1519{
1520 if ((val & LVDS_PORT_EN) == 0)
1521 return false;
1522
1523 if (HAS_PCH_CPT(dev_priv->dev)) {
1524 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1525 return false;
1526 } else {
1527 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1528 return false;
1529 }
1530 return true;
1531}
1532
1533static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1534 enum pipe pipe, u32 val)
1535{
1536 if ((val & ADPA_DAC_ENABLE) == 0)
1537 return false;
1538 if (HAS_PCH_CPT(dev_priv->dev)) {
1539 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1540 return false;
1541 } else {
1542 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1543 return false;
1544 }
1545 return true;
1546}
1547
Jesse Barnes291906f2011-02-02 12:28:03 -08001548static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549 enum pipe pipe, i915_reg_t reg,
1550 u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001551{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001552 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001553 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001554 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001555 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001556
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001558 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001559 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001560}
1561
1562static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001563 enum pipe pipe, i915_reg_t reg)
Jesse Barnes291906f2011-02-02 12:28:03 -08001564{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001565 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001566 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001567 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001568 i915_mmio_reg_offset(reg), pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001569
Rob Clarke2c719b2014-12-15 13:56:32 -05001570 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001571 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001572 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001573}
1574
1575static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
1577{
Jesse Barnes291906f2011-02-02 12:28:03 -08001578 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001579
Keith Packardf0575e92011-07-25 22:12:43 -07001580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1581 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1582 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001583
Ville Syrjälä649636e2015-09-22 19:50:01 +03001584 val = I915_READ(PCH_ADPA);
Rob Clarke2c719b2014-12-15 13:56:32 -05001585 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001586 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001587 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001588
Ville Syrjälä649636e2015-09-22 19:50:01 +03001589 val = I915_READ(PCH_LVDS);
Rob Clarke2c719b2014-12-15 13:56:32 -05001590 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001591 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001592 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001593
Paulo Zanonie2debe92013-02-18 19:00:27 -03001594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1595 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1596 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001597}
1598
Ville Syrjäläd288f652014-10-28 13:20:22 +02001599static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001600 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001601{
Daniel Vetter426115c2013-07-11 22:13:42 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001604 i915_reg_t reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001606
Daniel Vetter426115c2013-07-11 22:13:42 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001608
Daniel Vetter87442f72013-06-06 00:52:17 +02001609 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001610 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001611 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001612
Daniel Vetter426115c2013-07-11 22:13:42 +02001613 I915_WRITE(reg, dpll);
1614 POSTING_READ(reg);
1615 udelay(150);
1616
1617 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1618 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1619
Ville Syrjäläd288f652014-10-28 13:20:22 +02001620 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001622
1623 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001624 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001627 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
1633}
1634
Ville Syrjäläd288f652014-10-28 13:20:22 +02001635static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001636 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001637{
1638 struct drm_device *dev = crtc->base.dev;
1639 struct drm_i915_private *dev_priv = dev->dev_private;
1640 int pipe = crtc->pipe;
1641 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001642 u32 tmp;
1643
1644 assert_pipe_disabled(dev_priv, crtc->pipe);
1645
Ville Syrjäläa5805162015-05-26 20:42:30 +03001646 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001647
1648 /* Enable back the 10bit clock to display controller */
1649 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1650 tmp |= DPIO_DCLKP_EN;
1651 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1652
Ville Syrjälä54433e92015-05-26 20:42:31 +03001653 mutex_unlock(&dev_priv->sb_lock);
1654
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001655 /*
1656 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1657 */
1658 udelay(1);
1659
1660 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001661 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001662
1663 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001664 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001665 DRM_ERROR("PLL %d failed to lock\n", pipe);
1666
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001667 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001668 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001669 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001670}
1671
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001672static int intel_num_dvo_pipes(struct drm_device *dev)
1673{
1674 struct intel_crtc *crtc;
1675 int count = 0;
1676
1677 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001678 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001679 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001680
1681 return count;
1682}
1683
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001684static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001685{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001686 struct drm_device *dev = crtc->base.dev;
1687 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001688 i915_reg_t reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001689 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001690
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001691 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001692
1693 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001694 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001695
1696 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001697 if (IS_MOBILE(dev) && !IS_I830(dev))
1698 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001699
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001700 /* Enable DVO 2x clock on both PLLs if necessary */
1701 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1702 /*
1703 * It appears to be important that we don't enable this
1704 * for the current pipe before otherwise configuring the
1705 * PLL. No idea how this should be handled if multiple
1706 * DVO outputs are enabled simultaneosly.
1707 */
1708 dpll |= DPLL_DVO_2X_MODE;
1709 I915_WRITE(DPLL(!crtc->pipe),
1710 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1711 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001712
Ville Syrjäläc2b63372015-10-07 22:08:25 +03001713 /*
1714 * Apparently we need to have VGA mode enabled prior to changing
1715 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1716 * dividers, even though the register value does change.
1717 */
1718 I915_WRITE(reg, 0);
1719
Ville Syrjälä8e7a65a2015-10-07 22:08:24 +03001720 I915_WRITE(reg, dpll);
1721
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001722 /* Wait for the clocks to stabilize. */
1723 POSTING_READ(reg);
1724 udelay(150);
1725
1726 if (INTEL_INFO(dev)->gen >= 4) {
1727 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001728 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001729 } else {
1730 /* The pixel multiplier can only be updated once the
1731 * DPLL is enabled and the clocks are stable.
1732 *
1733 * So write it again.
1734 */
1735 I915_WRITE(reg, dpll);
1736 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001737
1738 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001742 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001745 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001746 POSTING_READ(reg);
1747 udelay(150); /* wait for warmup */
1748}
1749
1750/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001751 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001752 * @dev_priv: i915 private structure
1753 * @pipe: pipe PLL to disable
1754 *
1755 * Disable the PLL for @pipe, making sure the pipe is off first.
1756 *
1757 * Note! This is for pre-ILK only.
1758 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001759static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001760{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001761 struct drm_device *dev = crtc->base.dev;
1762 struct drm_i915_private *dev_priv = dev->dev_private;
1763 enum pipe pipe = crtc->pipe;
1764
1765 /* Disable DVO 2x clock on both PLLs if necessary */
1766 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001767 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001768 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001769 I915_WRITE(DPLL(PIPE_B),
1770 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1771 I915_WRITE(DPLL(PIPE_A),
1772 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1773 }
1774
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001775 /* Don't disable pipe or pipe PLLs if needed */
1776 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1777 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001778 return;
1779
1780 /* Make sure the pipe isn't still relying on us */
1781 assert_pipe_disabled(dev_priv, pipe);
1782
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001783 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001784 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001785}
1786
Jesse Barnesf6071162013-10-01 10:41:38 -07001787static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1788{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001789 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001790
1791 /* Make sure the pipe isn't still relying on us */
1792 assert_pipe_disabled(dev_priv, pipe);
1793
Imre Deake5cbfbf2014-01-09 17:08:16 +02001794 /*
1795 * Leave integrated clock source and reference clock enabled for pipe B.
1796 * The latter is needed for VGA hotplug / manual detection.
1797 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001798 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001799 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001800 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001801 I915_WRITE(DPLL(pipe), val);
1802 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001803
1804}
1805
1806static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1807{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001808 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001809 u32 val;
1810
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001811 /* Make sure the pipe isn't still relying on us */
1812 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001813
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001814 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001815 val = DPLL_SSC_REF_CLK_CHV |
1816 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001817 if (pipe != PIPE_A)
1818 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1819 I915_WRITE(DPLL(pipe), val);
1820 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001821
Ville Syrjäläa5805162015-05-26 20:42:30 +03001822 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001823
1824 /* Disable 10bit clock to display controller */
1825 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1826 val &= ~DPIO_DCLKP_EN;
1827 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1828
Ville Syrjäläa5805162015-05-26 20:42:30 +03001829 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001830}
1831
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001832void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001833 struct intel_digital_port *dport,
1834 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001835{
1836 u32 port_mask;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001837 i915_reg_t dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001838
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001839 switch (dport->port) {
1840 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001841 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001842 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001843 break;
1844 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001845 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001846 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001847 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001848 break;
1849 case PORT_D:
1850 port_mask = DPLL_PORTD_READY_MASK;
1851 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001852 break;
1853 default:
1854 BUG();
1855 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001857 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1858 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1859 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001860}
1861
Daniel Vetterb14b1052014-04-24 23:55:13 +02001862static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1863{
1864 struct drm_device *dev = crtc->base.dev;
1865 struct drm_i915_private *dev_priv = dev->dev_private;
1866 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1867
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001868 if (WARN_ON(pll == NULL))
1869 return;
1870
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001871 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001872 if (pll->active == 0) {
1873 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1874 WARN_ON(pll->on);
1875 assert_shared_dpll_disabled(dev_priv, pll);
1876
1877 pll->mode_set(dev_priv, pll);
1878 }
1879}
1880
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001881/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001882 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001883 * @dev_priv: i915 private structure
1884 * @pipe: pipe PLL to enable
1885 *
1886 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1887 * drives the transcoder clock.
1888 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001889static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001890{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001891 struct drm_device *dev = crtc->base.dev;
1892 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001893 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001894
Daniel Vetter87a875b2013-06-05 13:34:19 +02001895 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001896 return;
1897
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001898 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001899 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001900
Damien Lespiau74dd6922014-07-29 18:06:17 +01001901 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001902 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001903 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001904
Daniel Vettercdbd2312013-06-05 13:34:03 +02001905 if (pll->active++) {
1906 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001907 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001908 return;
1909 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001910 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001911
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001912 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1913
Daniel Vetter46edb022013-06-05 13:34:12 +02001914 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001915 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001916 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001917}
1918
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001919static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001920{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001921 struct drm_device *dev = crtc->base.dev;
1922 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001923 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001924
Jesse Barnes92f25842011-01-04 15:09:34 -08001925 /* PCH only available on ILK+ */
Jesse Barnes80aa9312015-08-03 13:09:11 -07001926 if (INTEL_INFO(dev)->gen < 5)
1927 return;
1928
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001929 if (pll == NULL)
1930 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001931
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001932 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001933 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001934
Daniel Vetter46edb022013-06-05 13:34:12 +02001935 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1936 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001937 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001938
Chris Wilson48da64a2012-05-13 20:16:12 +01001939 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001940 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001941 return;
1942 }
1943
Daniel Vettere9d69442013-06-05 13:34:15 +02001944 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001945 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001946 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001947 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001948
Daniel Vetter46edb022013-06-05 13:34:12 +02001949 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001950 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001952
1953 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001954}
1955
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001956static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1957 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001958{
Daniel Vetter23670b322012-11-01 09:15:30 +01001959 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001960 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001962 i915_reg_t reg;
1963 uint32_t val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001964
1965 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001966 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001967
1968 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001969 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001970 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001971
1972 /* FDI must be feeding us bits for PCH ports */
1973 assert_fdi_tx_enabled(dev_priv, pipe);
1974 assert_fdi_rx_enabled(dev_priv, pipe);
1975
Daniel Vetter23670b322012-11-01 09:15:30 +01001976 if (HAS_PCH_CPT(dev)) {
1977 /* Workaround: Set the timing override bit before enabling the
1978 * pch transcoder. */
1979 reg = TRANS_CHICKEN2(pipe);
1980 val = I915_READ(reg);
1981 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1982 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001983 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001984
Daniel Vetterab9412b2013-05-03 11:49:46 +02001985 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001986 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001987 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001988
1989 if (HAS_PCH_IBX(dev_priv->dev)) {
1990 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001991 * Make the BPC in transcoder be consistent with
1992 * that in pipeconf reg. For HDMI we must use 8bpc
1993 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07001994 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001995 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03001996 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1997 val |= PIPECONF_8BPC;
1998 else
1999 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002000 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002001
2002 val &= ~TRANS_INTERLACE_MASK;
2003 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002004 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002005 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002006 val |= TRANS_LEGACY_INTERLACED_ILK;
2007 else
2008 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002009 else
2010 val |= TRANS_PROGRESSIVE;
2011
Jesse Barnes040484a2011-01-03 12:14:26 -08002012 I915_WRITE(reg, val | TRANS_ENABLE);
2013 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002014 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002015}
2016
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002018 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002019{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002020 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002021
2022 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002023 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002024
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002025 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002026 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002027 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002028
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002029 /* Workaround: set timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002030 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002031 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002032 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002033
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002034 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002035 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002037 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2038 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002039 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040 else
2041 val |= TRANS_PROGRESSIVE;
2042
Daniel Vetterab9412b2013-05-03 11:49:46 +02002043 I915_WRITE(LPT_TRANSCONF, val);
2044 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002045 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002046}
2047
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002048static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2049 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002050{
Daniel Vetter23670b322012-11-01 09:15:30 +01002051 struct drm_device *dev = dev_priv->dev;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002052 i915_reg_t reg;
2053 uint32_t val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002054
2055 /* FDI relies on the transcoder */
2056 assert_fdi_tx_disabled(dev_priv, pipe);
2057 assert_fdi_rx_disabled(dev_priv, pipe);
2058
Jesse Barnes291906f2011-02-02 12:28:03 -08002059 /* Ports must be off as well */
2060 assert_pch_ports_disabled(dev_priv, pipe);
2061
Daniel Vetterab9412b2013-05-03 11:49:46 +02002062 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002063 val = I915_READ(reg);
2064 val &= ~TRANS_ENABLE;
2065 I915_WRITE(reg, val);
2066 /* wait for PCH transcoder off, transcoder state */
2067 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002068 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002069
Ville Syrjäläc4656132015-10-29 21:25:56 +02002070 if (HAS_PCH_CPT(dev)) {
Daniel Vetter23670b322012-11-01 09:15:30 +01002071 /* Workaround: Clear the timing override chicken bit again. */
2072 reg = TRANS_CHICKEN2(pipe);
2073 val = I915_READ(reg);
2074 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2075 I915_WRITE(reg, val);
2076 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002077}
2078
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002079static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002080{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002081 u32 val;
2082
Daniel Vetterab9412b2013-05-03 11:49:46 +02002083 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002084 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002085 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002086 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002087 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002088 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002089
2090 /* Workaround: clear timing override bit. */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002091 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
Daniel Vetter23670b322012-11-01 09:15:30 +01002092 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03002093 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002094}
2095
2096/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002097 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002098 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002099 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002100 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002101 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002103static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104{
Paulo Zanoni03722642014-01-17 13:51:09 -02002105 struct drm_device *dev = crtc->base.dev;
2106 struct drm_i915_private *dev_priv = dev->dev_private;
2107 enum pipe pipe = crtc->pipe;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02002108 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter1a240d42012-11-29 22:18:51 +01002109 enum pipe pch_transcoder;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002110 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111 u32 val;
2112
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002113 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2114
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002115 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002116 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002117 assert_sprites_disabled(dev_priv, pipe);
2118
Paulo Zanoni681e5812012-12-06 11:12:38 -02002119 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002120 pch_transcoder = TRANSCODER_A;
2121 else
2122 pch_transcoder = pipe;
2123
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 /*
2125 * A pipe without a PLL won't actually be able to drive bits from
2126 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2127 * need the check.
2128 */
Imre Deak50360402015-01-16 00:55:16 -08002129 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Jani Nikulaa65347b2015-11-27 12:21:46 +02002130 if (crtc->config->has_dsi_encoder)
Jani Nikula23538ef2013-08-27 15:12:22 +03002131 assert_dsi_pll_enabled(dev_priv);
2132 else
2133 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002134 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002135 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002136 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002137 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002138 assert_fdi_tx_pll_enabled(dev_priv,
2139 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002140 }
2141 /* FIXME: assert CPU port conditions for SNB+ */
2142 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002143
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002144 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002145 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002146 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002147 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2148 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002149 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002150 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002151
2152 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002153 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154}
2155
2156/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002157 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002158 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002160 * Disable the pipe of @crtc, making sure that various hardware
2161 * specific requirements are met, if applicable, e.g. plane
2162 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 *
2164 * Will wait until the pipe has shut down before returning.
2165 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002166static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002168 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002169 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002170 enum pipe pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002171 i915_reg_t reg;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172 u32 val;
2173
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002174 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2175
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176 /*
2177 * Make sure planes won't keep trying to pump pixels to us,
2178 * or we might hang the display.
2179 */
2180 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002181 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002182 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002184 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002186 if ((val & PIPECONF_ENABLE) == 0)
2187 return;
2188
Ville Syrjälä67adc642014-08-15 01:21:57 +03002189 /*
2190 * Double wide has implications for planes
2191 * so best keep it disabled when not needed.
2192 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002193 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002194 val &= ~PIPECONF_DOUBLE_WIDE;
2195
2196 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002197 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2198 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002199 val &= ~PIPECONF_ENABLE;
2200
2201 I915_WRITE(reg, val);
2202 if ((val & PIPECONF_ENABLE) == 0)
2203 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002204}
2205
Chris Wilson693db182013-03-05 14:52:39 +00002206static bool need_vtd_wa(struct drm_device *dev)
2207{
2208#ifdef CONFIG_INTEL_IOMMU
2209 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2210 return true;
2211#endif
2212 return false;
2213}
2214
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002215unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002216intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002217 uint64_t fb_format_modifier, unsigned int plane)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002218{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002219 unsigned int tile_height;
2220 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002221
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002222 switch (fb_format_modifier) {
2223 case DRM_FORMAT_MOD_NONE:
2224 tile_height = 1;
2225 break;
2226 case I915_FORMAT_MOD_X_TILED:
2227 tile_height = IS_GEN2(dev) ? 16 : 8;
2228 break;
2229 case I915_FORMAT_MOD_Y_TILED:
2230 tile_height = 32;
2231 break;
2232 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002233 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002234 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002235 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002236 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002237 tile_height = 64;
2238 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002239 case 2:
2240 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002241 tile_height = 32;
2242 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002243 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002244 tile_height = 16;
2245 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002246 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002247 WARN_ONCE(1,
2248 "128-bit pixels are not supported for display!");
2249 tile_height = 16;
2250 break;
2251 }
2252 break;
2253 default:
2254 MISSING_CASE(fb_format_modifier);
2255 tile_height = 1;
2256 break;
2257 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002258
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002259 return tile_height;
2260}
2261
2262unsigned int
2263intel_fb_align_height(struct drm_device *dev, unsigned int height,
2264 uint32_t pixel_format, uint64_t fb_format_modifier)
2265{
2266 return ALIGN(height, intel_tile_height(dev, pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002267 fb_format_modifier, 0));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002268}
2269
Daniel Vetter75c82a52015-10-14 16:51:04 +02002270static void
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002271intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2272 const struct drm_plane_state *plane_state)
2273{
Daniel Vettera6d09182015-10-14 16:51:05 +02002274 struct intel_rotation_info *info = &view->params.rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002275 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002276
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002277 *view = i915_ggtt_view_normal;
2278
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002279 if (!plane_state)
Daniel Vetter75c82a52015-10-14 16:51:04 +02002280 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002281
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002282 if (!intel_rotation_90_or_270(plane_state->rotation))
Daniel Vetter75c82a52015-10-14 16:51:04 +02002283 return;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002284
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002285 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002286
2287 info->height = fb->height;
2288 info->pixel_format = fb->pixel_format;
2289 info->pitch = fb->pitches[0];
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002290 info->uv_offset = fb->offsets[1];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002291 info->fb_modifier = fb->modifier[0];
2292
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002293 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01002294 fb->modifier[0], 0);
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002295 tile_pitch = PAGE_SIZE / tile_height;
2296 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2297 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2298 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2299
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01002300 if (info->pixel_format == DRM_FORMAT_NV12) {
2301 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2302 fb->modifier[0], 1);
2303 tile_pitch = PAGE_SIZE / tile_height;
2304 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2305 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2306 tile_height);
2307 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2308 PAGE_SIZE;
2309 }
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002310}
2311
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002312static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2313{
2314 if (INTEL_INFO(dev_priv)->gen >= 9)
2315 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002316 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
Wayne Boyer666a4532015-12-09 12:29:35 -08002317 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002318 return 128 * 1024;
2319 else if (INTEL_INFO(dev_priv)->gen >= 4)
2320 return 4 * 1024;
2321 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002322 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002323}
2324
Chris Wilson127bd2a2010-07-23 23:32:05 +01002325int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002326intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2327 struct drm_framebuffer *fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002328 const struct drm_plane_state *plane_state)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002329{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002330 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002331 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002332 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002333 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002334 u32 alignment;
2335 int ret;
2336
Matt Roperebcdd392014-07-09 16:22:11 -07002337 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2338
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002339 switch (fb->modifier[0]) {
2340 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002341 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002342 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002343 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002344 if (INTEL_INFO(dev)->gen >= 9)
2345 alignment = 256 * 1024;
2346 else {
2347 /* pin() will align the object as required by fence */
2348 alignment = 0;
2349 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002350 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002351 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002352 case I915_FORMAT_MOD_Yf_TILED:
2353 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2354 "Y tiling bo slipped through, driver bug!\n"))
2355 return -EINVAL;
2356 alignment = 1 * 1024 * 1024;
2357 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002359 MISSING_CASE(fb->modifier[0]);
2360 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002361 }
2362
Daniel Vetter75c82a52015-10-14 16:51:04 +02002363 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002364
Chris Wilson693db182013-03-05 14:52:39 +00002365 /* Note that the w/a also requires 64 PTE of padding following the
2366 * bo. We currently fill all unused PTE with the shadow page and so
2367 * we should always have valid PTE following the scanout preventing
2368 * the VT-d warning.
2369 */
2370 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2371 alignment = 256 * 1024;
2372
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002373 /*
2374 * Global gtt pte registers are special registers which actually forward
2375 * writes to a chunk of system memory. Which means that there is no risk
2376 * that the register values disappear as soon as we call
2377 * intel_runtime_pm_put(), so it is correct to wrap only the
2378 * pin/unpin/fence and not more.
2379 */
2380 intel_runtime_pm_get(dev_priv);
2381
Maarten Lankhorst7580d772015-08-18 13:40:06 +02002382 ret = i915_gem_object_pin_to_display_plane(obj, alignment,
2383 &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002384 if (ret)
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002385 goto err_pm;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002386
2387 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2388 * fence, whereas 965+ only requires a fence if using
2389 * framebuffer compression. For simplicity, we always install
2390 * a fence as the cost is not that onerous.
2391 */
Vivek Kasireddy98072162015-10-29 18:54:38 -07002392 if (view.type == I915_GGTT_VIEW_NORMAL) {
2393 ret = i915_gem_object_get_fence(obj);
2394 if (ret == -EDEADLK) {
2395 /*
2396 * -EDEADLK means there are no free fences
2397 * no pending flips.
2398 *
2399 * This is propagated to atomic, but it uses
2400 * -EDEADLK to force a locking recovery, so
2401 * change the returned error to -EBUSY.
2402 */
2403 ret = -EBUSY;
2404 goto err_unpin;
2405 } else if (ret)
2406 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002407
Vivek Kasireddy98072162015-10-29 18:54:38 -07002408 i915_gem_object_pin_fence(obj);
2409 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002410
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002411 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002412 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002413
2414err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002415 i915_gem_object_unpin_from_display_plane(obj, &view);
Maarten Lankhorstb26a6b32015-09-23 13:27:09 +02002416err_pm:
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002417 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002418 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002419}
2420
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002421static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2422 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002423{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002425 struct i915_ggtt_view view;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002426
Matt Roperebcdd392014-07-09 16:22:11 -07002427 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2428
Daniel Vetter75c82a52015-10-14 16:51:04 +02002429 intel_fill_fb_ggtt_view(&view, fb, plane_state);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430
Vivek Kasireddy98072162015-10-29 18:54:38 -07002431 if (view.type == I915_GGTT_VIEW_NORMAL)
2432 i915_gem_object_unpin_fence(obj);
2433
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002434 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435}
2436
Daniel Vetterc2c75132012-07-05 12:17:30 +02002437/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2438 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002439unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2440 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002441 unsigned int tiling_mode,
2442 unsigned int cpp,
2443 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444{
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 if (tiling_mode != I915_TILING_NONE) {
2446 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 tile_rows = *y / 8;
2449 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002450
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 tiles = *x / (512/cpp);
2452 *x %= 512/cpp;
2453
2454 return tile_rows * pitch * 8 + tiles * 4096;
2455 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002456 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002457 unsigned int offset;
2458
2459 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002460 *y = (offset & alignment) / pitch;
2461 *x = ((offset & alignment) - *y * pitch) / cpp;
2462 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002463 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002464}
2465
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002466static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002467{
2468 switch (format) {
2469 case DISPPLANE_8BPP:
2470 return DRM_FORMAT_C8;
2471 case DISPPLANE_BGRX555:
2472 return DRM_FORMAT_XRGB1555;
2473 case DISPPLANE_BGRX565:
2474 return DRM_FORMAT_RGB565;
2475 default:
2476 case DISPPLANE_BGRX888:
2477 return DRM_FORMAT_XRGB8888;
2478 case DISPPLANE_RGBX888:
2479 return DRM_FORMAT_XBGR8888;
2480 case DISPPLANE_BGRX101010:
2481 return DRM_FORMAT_XRGB2101010;
2482 case DISPPLANE_RGBX101010:
2483 return DRM_FORMAT_XBGR2101010;
2484 }
2485}
2486
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002487static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2488{
2489 switch (format) {
2490 case PLANE_CTL_FORMAT_RGB_565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case PLANE_CTL_FORMAT_XRGB_8888:
2494 if (rgb_order) {
2495 if (alpha)
2496 return DRM_FORMAT_ABGR8888;
2497 else
2498 return DRM_FORMAT_XBGR8888;
2499 } else {
2500 if (alpha)
2501 return DRM_FORMAT_ARGB8888;
2502 else
2503 return DRM_FORMAT_XRGB8888;
2504 }
2505 case PLANE_CTL_FORMAT_XRGB_2101010:
2506 if (rgb_order)
2507 return DRM_FORMAT_XBGR2101010;
2508 else
2509 return DRM_FORMAT_XRGB2101010;
2510 }
2511}
2512
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002513static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002514intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2515 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002516{
2517 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni3badb492015-09-23 12:52:23 -03002518 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002519 struct drm_i915_gem_object *obj = NULL;
2520 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002521 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002522 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2523 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2524 PAGE_SIZE);
2525
2526 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002527
Chris Wilsonff2652e2014-03-10 08:07:02 +00002528 if (plane_config->size == 0)
2529 return false;
2530
Paulo Zanoni3badb492015-09-23 12:52:23 -03002531 /* If the FB is too big, just don't use it since fbdev is not very
2532 * important and we should probably use that space with FBC or other
2533 * features. */
2534 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2535 return false;
2536
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002537 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2538 base_aligned,
2539 base_aligned,
2540 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002541 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002542 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002543
Damien Lespiau49af4492015-01-20 12:51:44 +00002544 obj->tiling_mode = plane_config->tiling;
2545 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002546 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002548 mode_cmd.pixel_format = fb->pixel_format;
2549 mode_cmd.width = fb->width;
2550 mode_cmd.height = fb->height;
2551 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002552 mode_cmd.modifier[0] = fb->modifier[0];
2553 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554
2555 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002556 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002557 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558 DRM_DEBUG_KMS("intel fb init failed\n");
2559 goto out_unref_obj;
2560 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002561 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562
Daniel Vetterf6936e22015-03-26 12:17:05 +01002563 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002564 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002565
2566out_unref_obj:
2567 drm_gem_object_unreference(&obj->base);
2568 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002569 return false;
2570}
2571
Matt Roperafd65eb2015-02-03 13:10:04 -08002572/* Update plane->state->fb to match plane->fb after driver-internal updates */
2573static void
2574update_state_fb(struct drm_plane *plane)
2575{
2576 if (plane->fb == plane->state->fb)
2577 return;
2578
2579 if (plane->state->fb)
2580 drm_framebuffer_unreference(plane->state->fb);
2581 plane->state->fb = plane->fb;
2582 if (plane->state->fb)
2583 drm_framebuffer_reference(plane->state->fb);
2584}
2585
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002586static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002587intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2588 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002589{
2590 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002591 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592 struct drm_crtc *c;
2593 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002594 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002595 struct drm_plane *primary = intel_crtc->base.primary;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002596 struct drm_plane_state *plane_state = primary->state;
Matt Roper200757f2015-12-03 11:37:36 -08002597 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2598 struct intel_plane *intel_plane = to_intel_plane(primary);
Matt Roper0a8d8a82015-12-03 11:37:38 -08002599 struct intel_plane_state *intel_state =
2600 to_intel_plane_state(plane_state);
Daniel Vetter88595ac2015-03-26 12:42:24 +01002601 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602
Damien Lespiau2d140302015-02-05 17:22:18 +00002603 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002604 return;
2605
Daniel Vetterf6936e22015-03-26 12:17:05 +01002606 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002607 fb = &plane_config->fb->base;
2608 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002609 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002610
Damien Lespiau2d140302015-02-05 17:22:18 +00002611 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612
2613 /*
2614 * Failed to alloc the obj, check to see if we should share
2615 * an fb with another CRTC instead
2616 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002617 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002618 i = to_intel_crtc(c);
2619
2620 if (c == &intel_crtc->base)
2621 continue;
2622
Matt Roper2ff8fde2014-07-08 07:50:07 -07002623 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002624 continue;
2625
Daniel Vetter88595ac2015-03-26 12:42:24 +01002626 fb = c->primary->fb;
2627 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002628 continue;
2629
Daniel Vetter88595ac2015-03-26 12:42:24 +01002630 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002631 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002632 drm_framebuffer_reference(fb);
2633 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002634 }
2635 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002636
Matt Roper200757f2015-12-03 11:37:36 -08002637 /*
2638 * We've failed to reconstruct the BIOS FB. Current display state
2639 * indicates that the primary plane is visible, but has a NULL FB,
2640 * which will lead to problems later if we don't fix it up. The
2641 * simplest solution is to just disable the primary plane now and
2642 * pretend the BIOS never had it enabled.
2643 */
2644 to_intel_plane_state(plane_state)->visible = false;
2645 crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
2646 intel_pre_disable_primary(&intel_crtc->base);
2647 intel_plane->disable_plane(primary, &intel_crtc->base);
2648
Daniel Vetter88595ac2015-03-26 12:42:24 +01002649 return;
2650
2651valid_fb:
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002652 plane_state->src_x = 0;
2653 plane_state->src_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002654 plane_state->src_w = fb->width << 16;
2655 plane_state->src_h = fb->height << 16;
2656
Ville Syrjäläf44e2652015-11-13 19:16:13 +02002657 plane_state->crtc_x = 0;
2658 plane_state->crtc_y = 0;
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002659 plane_state->crtc_w = fb->width;
2660 plane_state->crtc_h = fb->height;
2661
Matt Roper0a8d8a82015-12-03 11:37:38 -08002662 intel_state->src.x1 = plane_state->src_x;
2663 intel_state->src.y1 = plane_state->src_y;
2664 intel_state->src.x2 = plane_state->src_x + plane_state->src_w;
2665 intel_state->src.y2 = plane_state->src_y + plane_state->src_h;
2666 intel_state->dst.x1 = plane_state->crtc_x;
2667 intel_state->dst.y1 = plane_state->crtc_y;
2668 intel_state->dst.x2 = plane_state->crtc_x + plane_state->crtc_w;
2669 intel_state->dst.y2 = plane_state->crtc_y + plane_state->crtc_h;
2670
Daniel Vetter88595ac2015-03-26 12:42:24 +01002671 obj = intel_fb_obj(fb);
2672 if (obj->tiling_mode != I915_TILING_NONE)
2673 dev_priv->preserve_bios_swizzle = true;
2674
Maarten Lankhorstbe5651f2015-07-13 16:30:18 +02002675 drm_framebuffer_reference(fb);
2676 primary->fb = primary->state->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002677 primary->crtc = primary->state->crtc = &intel_crtc->base;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002678 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002679 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002680}
2681
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002682static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2683 struct drm_framebuffer *fb,
2684 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002685{
2686 struct drm_device *dev = crtc->dev;
2687 struct drm_i915_private *dev_priv = dev->dev_private;
2688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002689 struct drm_plane *primary = crtc->primary;
2690 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002691 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002692 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002693 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002694 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002695 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302696 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002697
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002698 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002699 I915_WRITE(reg, 0);
2700 if (INTEL_INFO(dev)->gen >= 4)
2701 I915_WRITE(DSPSURF(plane), 0);
2702 else
2703 I915_WRITE(DSPADDR(plane), 0);
2704 POSTING_READ(reg);
2705 return;
2706 }
2707
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002708 obj = intel_fb_obj(fb);
2709 if (WARN_ON(obj == NULL))
2710 return;
2711
2712 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2713
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002714 dspcntr = DISPPLANE_GAMMA_ENABLE;
2715
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002716 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002717
2718 if (INTEL_INFO(dev)->gen < 4) {
2719 if (intel_crtc->pipe == PIPE_B)
2720 dspcntr |= DISPPLANE_SEL_PIPE_B;
2721
2722 /* pipesrc and dspsize control the size that is scaled from,
2723 * which should always be the user's requested size.
2724 */
2725 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002726 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2727 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002728 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002729 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2730 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002731 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2732 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002733 I915_WRITE(PRIMPOS(plane), 0);
2734 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002735 }
2736
Ville Syrjälä57779d02012-10-31 17:50:14 +02002737 switch (fb->pixel_format) {
2738 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002739 dspcntr |= DISPPLANE_8BPP;
2740 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002741 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002742 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002743 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002744 case DRM_FORMAT_RGB565:
2745 dspcntr |= DISPPLANE_BGRX565;
2746 break;
2747 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002748 dspcntr |= DISPPLANE_BGRX888;
2749 break;
2750 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002751 dspcntr |= DISPPLANE_RGBX888;
2752 break;
2753 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002754 dspcntr |= DISPPLANE_BGRX101010;
2755 break;
2756 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002757 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002758 break;
2759 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002760 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002761 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002762
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002763 if (INTEL_INFO(dev)->gen >= 4 &&
2764 obj->tiling_mode != I915_TILING_NONE)
2765 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002766
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002767 if (IS_G4X(dev))
2768 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2769
Ville Syrjäläb98971272014-08-27 16:51:22 +03002770 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002771
Daniel Vetterc2c75132012-07-05 12:17:30 +02002772 if (INTEL_INFO(dev)->gen >= 4) {
2773 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002774 intel_gen4_compute_page_offset(dev_priv,
2775 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002776 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002777 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002778 linear_offset -= intel_crtc->dspaddr_offset;
2779 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002780 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002781 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002782
Matt Roper8e7d6882015-01-21 16:35:41 -08002783 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302784 dspcntr |= DISPPLANE_ROTATE_180;
2785
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002786 x += (intel_crtc->config->pipe_src_w - 1);
2787 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302788
2789 /* Finding the last pixel of the last line of the display
2790 data and adding to linear_offset*/
2791 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002792 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2793 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302794 }
2795
Paulo Zanoni2db33662015-09-14 15:20:03 -03002796 intel_crtc->adjusted_x = x;
2797 intel_crtc->adjusted_y = y;
2798
Sonika Jindal48404c12014-08-22 14:06:04 +05302799 I915_WRITE(reg, dspcntr);
2800
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002801 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002802 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002803 I915_WRITE(DSPSURF(plane),
2804 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002805 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002806 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002807 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002808 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002809 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002810}
2811
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002812static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2813 struct drm_framebuffer *fb,
2814 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002815{
2816 struct drm_device *dev = crtc->dev;
2817 struct drm_i915_private *dev_priv = dev->dev_private;
2818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002819 struct drm_plane *primary = crtc->primary;
2820 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002821 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002822 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002823 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002824 u32 dspcntr;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002825 i915_reg_t reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302826 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002827
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002828 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002829 I915_WRITE(reg, 0);
2830 I915_WRITE(DSPSURF(plane), 0);
2831 POSTING_READ(reg);
2832 return;
2833 }
2834
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002835 obj = intel_fb_obj(fb);
2836 if (WARN_ON(obj == NULL))
2837 return;
2838
2839 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2840
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002841 dspcntr = DISPPLANE_GAMMA_ENABLE;
2842
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002843 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002844
2845 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2846 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2847
Ville Syrjälä57779d02012-10-31 17:50:14 +02002848 switch (fb->pixel_format) {
2849 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002850 dspcntr |= DISPPLANE_8BPP;
2851 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002852 case DRM_FORMAT_RGB565:
2853 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002854 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002855 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002856 dspcntr |= DISPPLANE_BGRX888;
2857 break;
2858 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002859 dspcntr |= DISPPLANE_RGBX888;
2860 break;
2861 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002862 dspcntr |= DISPPLANE_BGRX101010;
2863 break;
2864 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002865 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002866 break;
2867 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002868 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002869 }
2870
2871 if (obj->tiling_mode != I915_TILING_NONE)
2872 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002873
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002874 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002875 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002876
Ville Syrjäläb98971272014-08-27 16:51:22 +03002877 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002878 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002879 intel_gen4_compute_page_offset(dev_priv,
2880 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002881 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002882 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002883 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002884 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302885 dspcntr |= DISPPLANE_ROTATE_180;
2886
2887 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002888 x += (intel_crtc->config->pipe_src_w - 1);
2889 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302890
2891 /* Finding the last pixel of the last line of the display
2892 data and adding to linear_offset*/
2893 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002894 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2895 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302896 }
2897 }
2898
Paulo Zanoni2db33662015-09-14 15:20:03 -03002899 intel_crtc->adjusted_x = x;
2900 intel_crtc->adjusted_y = y;
2901
Sonika Jindal48404c12014-08-22 14:06:04 +05302902 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002903
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002904 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002905 I915_WRITE(DSPSURF(plane),
2906 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002907 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002908 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2909 } else {
2910 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2911 I915_WRITE(DSPLINOFF(plane), linear_offset);
2912 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002913 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002914}
2915
Damien Lespiaub3218032015-02-27 11:15:18 +00002916u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2917 uint32_t pixel_format)
2918{
2919 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2920
2921 /*
2922 * The stride is either expressed as a multiple of 64 bytes
2923 * chunks for linear buffers or in number of tiles for tiled
2924 * buffers.
2925 */
2926 switch (fb_modifier) {
2927 case DRM_FORMAT_MOD_NONE:
2928 return 64;
2929 case I915_FORMAT_MOD_X_TILED:
2930 if (INTEL_INFO(dev)->gen == 2)
2931 return 128;
2932 return 512;
2933 case I915_FORMAT_MOD_Y_TILED:
2934 /* No need to check for old gens and Y tiling since this is
2935 * about the display engine and those will be blocked before
2936 * we get here.
2937 */
2938 return 128;
2939 case I915_FORMAT_MOD_Yf_TILED:
2940 if (bits_per_pixel == 8)
2941 return 64;
2942 else
2943 return 128;
2944 default:
2945 MISSING_CASE(fb_modifier);
2946 return 64;
2947 }
2948}
2949
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002950u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
2951 struct drm_i915_gem_object *obj,
2952 unsigned int plane)
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002953{
Daniel Vetterce7f1722015-10-14 16:51:06 +02002954 struct i915_ggtt_view view;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002955 struct i915_vma *vma;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002956 u64 offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002957
Daniel Vetterce7f1722015-10-14 16:51:06 +02002958 intel_fill_fb_ggtt_view(&view, intel_plane->base.fb,
2959 intel_plane->base.state);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002960
Daniel Vetterce7f1722015-10-14 16:51:06 +02002961 vma = i915_gem_obj_to_ggtt_view(obj, &view);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002962 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
Daniel Vetterce7f1722015-10-14 16:51:06 +02002963 view.type))
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002964 return -1;
2965
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002966 offset = vma->node.start;
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002967
2968 if (plane == 1) {
Daniel Vettera6d09182015-10-14 16:51:05 +02002969 offset += vma->ggtt_view.params.rotation_info.uv_start_page *
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01002970 PAGE_SIZE;
2971 }
2972
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02002973 WARN_ON(upper_32_bits(offset));
2974
2975 return lower_32_bits(offset);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002976}
2977
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002978static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2979{
2980 struct drm_device *dev = intel_crtc->base.dev;
2981 struct drm_i915_private *dev_priv = dev->dev_private;
2982
2983 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2984 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2985 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02002986}
2987
Chandra Kondurua1b22782015-04-07 15:28:45 -07002988/*
2989 * This function detaches (aka. unbinds) unused scalers in hardware
2990 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002991static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002992{
Chandra Kondurua1b22782015-04-07 15:28:45 -07002993 struct intel_crtc_scaler_state *scaler_state;
2994 int i;
2995
Chandra Kondurua1b22782015-04-07 15:28:45 -07002996 scaler_state = &intel_crtc->config->scaler_state;
2997
2998 /* loop through and disable scalers that aren't in use */
2999 for (i = 0; i < intel_crtc->num_scalers; i++) {
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02003000 if (!scaler_state->scalers[i].in_use)
3001 skl_detach_scaler(intel_crtc, i);
Chandra Kondurua1b22782015-04-07 15:28:45 -07003002 }
3003}
3004
Chandra Konduru6156a452015-04-27 13:48:39 -07003005u32 skl_plane_ctl_format(uint32_t pixel_format)
3006{
Chandra Konduru6156a452015-04-27 13:48:39 -07003007 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01003008 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003009 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003013 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003015 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07003016 /*
3017 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3018 * to be already pre-multiplied. We need to add a knob (or a different
3019 * DRM_FORMAT) for user-space to configure that.
3020 */
3021 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003022 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07003023 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003024 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003025 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07003026 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003027 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003028 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003029 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003030 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07003031 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003032 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07003033 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003034 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003036 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003037 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003038 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07003039 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01003040 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003042
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003043 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003044}
3045
3046u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3047{
Chandra Konduru6156a452015-04-27 13:48:39 -07003048 switch (fb_modifier) {
3049 case DRM_FORMAT_MOD_NONE:
3050 break;
3051 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003052 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07003053 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003054 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003055 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003056 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07003057 default:
3058 MISSING_CASE(fb_modifier);
3059 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01003060
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003061 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003062}
3063
3064u32 skl_plane_ctl_rotation(unsigned int rotation)
3065{
Chandra Konduru6156a452015-04-27 13:48:39 -07003066 switch (rotation) {
3067 case BIT(DRM_ROTATE_0):
3068 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303069 /*
3070 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3071 * while i915 HW rotation is clockwise, thats why this swapping.
3072 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003073 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303074 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003075 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003076 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003077 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303078 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003079 default:
3080 MISSING_CASE(rotation);
3081 }
3082
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003083 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003084}
3085
Damien Lespiau70d21f02013-07-03 21:06:04 +01003086static void skylake_update_primary_plane(struct drm_crtc *crtc,
3087 struct drm_framebuffer *fb,
3088 int x, int y)
3089{
3090 struct drm_device *dev = crtc->dev;
3091 struct drm_i915_private *dev_priv = dev->dev_private;
3092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003093 struct drm_plane *plane = crtc->primary;
3094 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003095 struct drm_i915_gem_object *obj;
3096 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303097 u32 plane_ctl, stride_div, stride;
3098 u32 tile_height, plane_offset, plane_size;
3099 unsigned int rotation;
3100 int x_offset, y_offset;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +02003101 u32 surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003102 struct intel_crtc_state *crtc_state = intel_crtc->config;
3103 struct intel_plane_state *plane_state;
3104 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3105 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3106 int scaler_id = -1;
3107
Chandra Konduru6156a452015-04-27 13:48:39 -07003108 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003109
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003110 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003111 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3112 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3113 POSTING_READ(PLANE_CTL(pipe, 0));
3114 return;
3115 }
3116
3117 plane_ctl = PLANE_CTL_ENABLE |
3118 PLANE_CTL_PIPE_GAMMA_ENABLE |
3119 PLANE_CTL_PIPE_CSC_ENABLE;
3120
Chandra Konduru6156a452015-04-27 13:48:39 -07003121 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3122 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003123 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303124
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303125 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003126 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003127
Damien Lespiaub3218032015-02-27 11:15:18 +00003128 obj = intel_fb_obj(fb);
3129 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3130 fb->pixel_format);
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003131 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303132
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003133 WARN_ON(drm_rect_width(&plane_state->src) == 0);
Chandra Konduru6156a452015-04-27 13:48:39 -07003134
Paulo Zanonia42e5a22015-09-30 17:05:43 -03003135 scaler_id = plane_state->scaler_id;
3136 src_x = plane_state->src.x1 >> 16;
3137 src_y = plane_state->src.y1 >> 16;
3138 src_w = drm_rect_width(&plane_state->src) >> 16;
3139 src_h = drm_rect_height(&plane_state->src) >> 16;
3140 dst_x = plane_state->dst.x1;
3141 dst_y = plane_state->dst.y1;
3142 dst_w = drm_rect_width(&plane_state->dst);
3143 dst_h = drm_rect_height(&plane_state->dst);
3144
3145 WARN_ON(x != src_x || y != src_y);
Chandra Konduru6156a452015-04-27 13:48:39 -07003146
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303147 if (intel_rotation_90_or_270(rotation)) {
3148 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003149 tile_height = intel_tile_height(dev, fb->pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01003150 fb->modifier[0], 0);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303151 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003152 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303153 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003154 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303155 } else {
3156 stride = fb->pitches[0] / stride_div;
3157 x_offset = x;
3158 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003159 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303160 }
3161 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003162
Paulo Zanoni2db33662015-09-14 15:20:03 -03003163 intel_crtc->adjusted_x = x_offset;
3164 intel_crtc->adjusted_y = y_offset;
3165
Damien Lespiau70d21f02013-07-03 21:06:04 +01003166 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303167 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3168 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3169 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003170
3171 if (scaler_id >= 0) {
3172 uint32_t ps_ctrl = 0;
3173
3174 WARN_ON(!dst_w || !dst_h);
3175 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3176 crtc_state->scaler_state.scalers[scaler_id].mode;
3177 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3178 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3179 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3180 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3181 I915_WRITE(PLANE_POS(pipe, 0), 0);
3182 } else {
3183 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3184 }
3185
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003186 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003187
3188 POSTING_READ(PLANE_SURF(pipe, 0));
3189}
3190
Jesse Barnes17638cd2011-06-24 12:19:23 -07003191/* Assume fb object is pinned & idle & fenced and just update base pointers */
3192static int
3193intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3194 int x, int y, enum mode_set_atomic state)
3195{
3196 struct drm_device *dev = crtc->dev;
3197 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003198
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03003199 if (dev_priv->fbc.deactivate)
3200 dev_priv->fbc.deactivate(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003201
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003202 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3203
3204 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003205}
3206
Ville Syrjälä75147472014-11-24 18:28:11 +02003207static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003208{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003209 struct drm_crtc *crtc;
3210
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003211 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3213 enum plane plane = intel_crtc->plane;
3214
3215 intel_prepare_page_flip(dev, plane);
3216 intel_finish_page_flip_plane(dev, plane);
3217 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003218}
3219
3220static void intel_update_primary_planes(struct drm_device *dev)
3221{
Ville Syrjälä75147472014-11-24 18:28:11 +02003222 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003223
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003224 for_each_crtc(dev, crtc) {
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003225 struct intel_plane *plane = to_intel_plane(crtc->primary);
3226 struct intel_plane_state *plane_state;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003227
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003228 drm_modeset_lock_crtc(crtc, &plane->base);
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003229 plane_state = to_intel_plane_state(plane->base.state);
3230
Maarten Lankhorstf029ee82015-09-23 16:29:37 +02003231 if (crtc->state->active && plane_state->base.fb)
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003232 plane->commit_plane(&plane->base, plane_state);
3233
3234 drm_modeset_unlock_crtc(crtc);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003235 }
3236}
3237
Ville Syrjälä75147472014-11-24 18:28:11 +02003238void intel_prepare_reset(struct drm_device *dev)
3239{
3240 /* no reset support for gen2 */
3241 if (IS_GEN2(dev))
3242 return;
3243
3244 /* reset doesn't touch the display */
3245 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3246 return;
3247
3248 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003249 /*
3250 * Disabling the crtcs gracefully seems nicer. Also the
3251 * g33 docs say we should at least disable all the planes.
3252 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003253 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003254}
3255
3256void intel_finish_reset(struct drm_device *dev)
3257{
3258 struct drm_i915_private *dev_priv = to_i915(dev);
3259
3260 /*
3261 * Flips in the rings will be nuked by the reset,
3262 * so complete all pending flips so that user space
3263 * will get its events and not get stuck.
3264 */
3265 intel_complete_page_flips(dev);
3266
3267 /* no reset support for gen2 */
3268 if (IS_GEN2(dev))
3269 return;
3270
3271 /* reset doesn't touch the display */
3272 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3273 /*
3274 * Flips in the rings have been nuked by the reset,
3275 * so update the base address of all primary
3276 * planes to the the last fb to make sure we're
3277 * showing the correct fb after a reset.
Maarten Lankhorst11c22da2015-09-10 16:07:58 +02003278 *
3279 * FIXME: Atomic will make this obsolete since we won't schedule
3280 * CS-based flips (which might get lost in gpu resets) any more.
Ville Syrjälä75147472014-11-24 18:28:11 +02003281 */
3282 intel_update_primary_planes(dev);
3283 return;
3284 }
3285
3286 /*
3287 * The display has been reset as well,
3288 * so need a full re-initialization.
3289 */
3290 intel_runtime_pm_disable_interrupts(dev_priv);
3291 intel_runtime_pm_enable_interrupts(dev_priv);
3292
3293 intel_modeset_init_hw(dev);
3294
3295 spin_lock_irq(&dev_priv->irq_lock);
3296 if (dev_priv->display.hpd_irq_setup)
3297 dev_priv->display.hpd_irq_setup(dev);
3298 spin_unlock_irq(&dev_priv->irq_lock);
3299
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003300 intel_display_resume(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003301
3302 intel_hpd_init(dev_priv);
3303
3304 drm_modeset_unlock_all(dev);
3305}
3306
Chris Wilson7d5e3792014-03-04 13:15:08 +00003307static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3308{
3309 struct drm_device *dev = crtc->dev;
3310 struct drm_i915_private *dev_priv = dev->dev_private;
3311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003312 bool pending;
3313
3314 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3315 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3316 return false;
3317
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003318 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003319 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003320 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003321
3322 return pending;
3323}
3324
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003325static void intel_update_pipe_config(struct intel_crtc *crtc,
3326 struct intel_crtc_state *old_crtc_state)
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003327{
3328 struct drm_device *dev = crtc->base.dev;
3329 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003330 struct intel_crtc_state *pipe_config =
3331 to_intel_crtc_state(crtc->base.state);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003332
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003333 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3334 crtc->base.mode = crtc->base.state->mode;
3335
3336 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3337 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3338 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003339
Maarten Lankhorst44522d82015-08-27 15:44:02 +02003340 if (HAS_DDI(dev))
3341 intel_set_pipe_csc(&crtc->base);
3342
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003343 /*
3344 * Update pipe size and adjust fitter if needed: the reason for this is
3345 * that in compute_mode_changes we check the native mode (not the pfit
3346 * mode) to see if we can flip rather than do a full mode set. In the
3347 * fastboot case, we'll flip, but if we don't update the pipesrc and
3348 * pfit state, we'll end up with a big fb scanned out into the wrong
3349 * sized surface.
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003350 */
3351
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003352 I915_WRITE(PIPESRC(crtc->pipe),
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02003353 ((pipe_config->pipe_src_w - 1) << 16) |
3354 (pipe_config->pipe_src_h - 1));
3355
3356 /* on skylake this is done by detaching scalers */
3357 if (INTEL_INFO(dev)->gen >= 9) {
3358 skl_detach_scalers(crtc);
3359
3360 if (pipe_config->pch_pfit.enabled)
3361 skylake_pfit_enable(crtc);
3362 } else if (HAS_PCH_SPLIT(dev)) {
3363 if (pipe_config->pch_pfit.enabled)
3364 ironlake_pfit_enable(crtc);
3365 else if (old_crtc_state->pch_pfit.enabled)
3366 ironlake_pfit_disable(crtc, true);
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003367 }
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003368}
3369
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003370static void intel_fdi_normal_train(struct drm_crtc *crtc)
3371{
3372 struct drm_device *dev = crtc->dev;
3373 struct drm_i915_private *dev_priv = dev->dev_private;
3374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3375 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003376 i915_reg_t reg;
3377 u32 temp;
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003378
3379 /* enable normal train */
3380 reg = FDI_TX_CTL(pipe);
3381 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003382 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003383 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3384 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003385 } else {
3386 temp &= ~FDI_LINK_TRAIN_NONE;
3387 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003388 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003389 I915_WRITE(reg, temp);
3390
3391 reg = FDI_RX_CTL(pipe);
3392 temp = I915_READ(reg);
3393 if (HAS_PCH_CPT(dev)) {
3394 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3395 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3396 } else {
3397 temp &= ~FDI_LINK_TRAIN_NONE;
3398 temp |= FDI_LINK_TRAIN_NONE;
3399 }
3400 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3401
3402 /* wait one idle pattern time */
3403 POSTING_READ(reg);
3404 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003405
3406 /* IVB wants error correction enabled */
3407 if (IS_IVYBRIDGE(dev))
3408 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3409 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003410}
3411
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003412/* The FDI link training functions for ILK/Ibexpeak. */
3413static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3414{
3415 struct drm_device *dev = crtc->dev;
3416 struct drm_i915_private *dev_priv = dev->dev_private;
3417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3418 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003419 i915_reg_t reg;
3420 u32 temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003422 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003423 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003424
Adam Jacksone1a44742010-06-25 15:32:14 -04003425 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3426 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003427 reg = FDI_RX_IMR(pipe);
3428 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003429 temp &= ~FDI_RX_SYMBOL_LOCK;
3430 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 I915_WRITE(reg, temp);
3432 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003433 udelay(150);
3434
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003436 reg = FDI_TX_CTL(pipe);
3437 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003438 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003439 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003440 temp &= ~FDI_LINK_TRAIN_NONE;
3441 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003442 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003443
Chris Wilson5eddb702010-09-11 13:48:45 +01003444 reg = FDI_RX_CTL(pipe);
3445 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 temp &= ~FDI_LINK_TRAIN_NONE;
3447 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3449
3450 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 udelay(150);
3452
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003453 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003454 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3455 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3456 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003457
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003459 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3462
3463 if ((temp & FDI_RX_BIT_LOCK)) {
3464 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003465 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003466 break;
3467 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003468 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003469 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003470 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003471
3472 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003473 reg = FDI_TX_CTL(pipe);
3474 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003475 temp &= ~FDI_LINK_TRAIN_NONE;
3476 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003477 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003478
Chris Wilson5eddb702010-09-11 13:48:45 +01003479 reg = FDI_RX_CTL(pipe);
3480 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481 temp &= ~FDI_LINK_TRAIN_NONE;
3482 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003483 I915_WRITE(reg, temp);
3484
3485 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003486 udelay(150);
3487
Chris Wilson5eddb702010-09-11 13:48:45 +01003488 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003489 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003490 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3492
3493 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003495 DRM_DEBUG_KMS("FDI train 2 done.\n");
3496 break;
3497 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003498 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003499 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003500 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003501
3502 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003503
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504}
3505
Akshay Joshi0206e352011-08-16 15:34:10 -04003506static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003507 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3508 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3509 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3510 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3511};
3512
3513/* The FDI link training functions for SNB/Cougarpoint. */
3514static void gen6_fdi_link_train(struct drm_crtc *crtc)
3515{
3516 struct drm_device *dev = crtc->dev;
3517 struct drm_i915_private *dev_priv = dev->dev_private;
3518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3519 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003520 i915_reg_t reg;
3521 u32 temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003522
Adam Jacksone1a44742010-06-25 15:32:14 -04003523 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3524 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003525 reg = FDI_RX_IMR(pipe);
3526 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003527 temp &= ~FDI_RX_SYMBOL_LOCK;
3528 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 I915_WRITE(reg, temp);
3530
3531 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003532 udelay(150);
3533
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003534 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 reg = FDI_TX_CTL(pipe);
3536 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003537 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003538 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003539 temp &= ~FDI_LINK_TRAIN_NONE;
3540 temp |= FDI_LINK_TRAIN_PATTERN_1;
3541 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3542 /* SNB-B */
3543 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003544 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545
Daniel Vetterd74cf322012-10-26 10:58:13 +02003546 I915_WRITE(FDI_RX_MISC(pipe),
3547 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3548
Chris Wilson5eddb702010-09-11 13:48:45 +01003549 reg = FDI_RX_CTL(pipe);
3550 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003551 if (HAS_PCH_CPT(dev)) {
3552 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3553 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3554 } else {
3555 temp &= ~FDI_LINK_TRAIN_NONE;
3556 temp |= FDI_LINK_TRAIN_PATTERN_1;
3557 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003558 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3559
3560 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003561 udelay(150);
3562
Akshay Joshi0206e352011-08-16 15:34:10 -04003563 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003564 reg = FDI_TX_CTL(pipe);
3565 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003566 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3567 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 I915_WRITE(reg, temp);
3569
3570 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571 udelay(500);
3572
Sean Paulfa37d392012-03-02 12:53:39 -05003573 for (retry = 0; retry < 5; retry++) {
3574 reg = FDI_RX_IIR(pipe);
3575 temp = I915_READ(reg);
3576 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3577 if (temp & FDI_RX_BIT_LOCK) {
3578 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3579 DRM_DEBUG_KMS("FDI train 1 done.\n");
3580 break;
3581 }
3582 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583 }
Sean Paulfa37d392012-03-02 12:53:39 -05003584 if (retry < 5)
3585 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003586 }
3587 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003589
3590 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003591 reg = FDI_TX_CTL(pipe);
3592 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593 temp &= ~FDI_LINK_TRAIN_NONE;
3594 temp |= FDI_LINK_TRAIN_PATTERN_2;
3595 if (IS_GEN6(dev)) {
3596 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3597 /* SNB-B */
3598 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3599 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003600 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601
Chris Wilson5eddb702010-09-11 13:48:45 +01003602 reg = FDI_RX_CTL(pipe);
3603 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003604 if (HAS_PCH_CPT(dev)) {
3605 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3606 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3607 } else {
3608 temp &= ~FDI_LINK_TRAIN_NONE;
3609 temp |= FDI_LINK_TRAIN_PATTERN_2;
3610 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003611 I915_WRITE(reg, temp);
3612
3613 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003614 udelay(150);
3615
Akshay Joshi0206e352011-08-16 15:34:10 -04003616 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003617 reg = FDI_TX_CTL(pipe);
3618 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003619 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3620 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003621 I915_WRITE(reg, temp);
3622
3623 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003624 udelay(500);
3625
Sean Paulfa37d392012-03-02 12:53:39 -05003626 for (retry = 0; retry < 5; retry++) {
3627 reg = FDI_RX_IIR(pipe);
3628 temp = I915_READ(reg);
3629 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3630 if (temp & FDI_RX_SYMBOL_LOCK) {
3631 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3632 DRM_DEBUG_KMS("FDI train 2 done.\n");
3633 break;
3634 }
3635 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003636 }
Sean Paulfa37d392012-03-02 12:53:39 -05003637 if (retry < 5)
3638 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003639 }
3640 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003641 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003642
3643 DRM_DEBUG_KMS("FDI train done.\n");
3644}
3645
Jesse Barnes357555c2011-04-28 15:09:55 -07003646/* Manual link training for Ivy Bridge A0 parts */
3647static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3648{
3649 struct drm_device *dev = crtc->dev;
3650 struct drm_i915_private *dev_priv = dev->dev_private;
3651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3652 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003653 i915_reg_t reg;
3654 u32 temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003655
3656 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3657 for train result */
3658 reg = FDI_RX_IMR(pipe);
3659 temp = I915_READ(reg);
3660 temp &= ~FDI_RX_SYMBOL_LOCK;
3661 temp &= ~FDI_RX_BIT_LOCK;
3662 I915_WRITE(reg, temp);
3663
3664 POSTING_READ(reg);
3665 udelay(150);
3666
Daniel Vetter01a415f2012-10-27 15:58:40 +02003667 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3668 I915_READ(FDI_RX_IIR(pipe)));
3669
Jesse Barnes139ccd32013-08-19 11:04:55 -07003670 /* Try each vswing and preemphasis setting twice before moving on */
3671 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3672 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003673 reg = FDI_TX_CTL(pipe);
3674 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003675 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3676 temp &= ~FDI_TX_ENABLE;
3677 I915_WRITE(reg, temp);
3678
3679 reg = FDI_RX_CTL(pipe);
3680 temp = I915_READ(reg);
3681 temp &= ~FDI_LINK_TRAIN_AUTO;
3682 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3683 temp &= ~FDI_RX_ENABLE;
3684 I915_WRITE(reg, temp);
3685
3686 /* enable CPU FDI TX and PCH FDI RX */
3687 reg = FDI_TX_CTL(pipe);
3688 temp = I915_READ(reg);
3689 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003690 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003691 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003692 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003693 temp |= snb_b_fdi_train_param[j/2];
3694 temp |= FDI_COMPOSITE_SYNC;
3695 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3696
3697 I915_WRITE(FDI_RX_MISC(pipe),
3698 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3699
3700 reg = FDI_RX_CTL(pipe);
3701 temp = I915_READ(reg);
3702 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3703 temp |= FDI_COMPOSITE_SYNC;
3704 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3705
3706 POSTING_READ(reg);
3707 udelay(1); /* should be 0.5us */
3708
3709 for (i = 0; i < 4; i++) {
3710 reg = FDI_RX_IIR(pipe);
3711 temp = I915_READ(reg);
3712 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3713
3714 if (temp & FDI_RX_BIT_LOCK ||
3715 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3716 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3717 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3718 i);
3719 break;
3720 }
3721 udelay(1); /* should be 0.5us */
3722 }
3723 if (i == 4) {
3724 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3725 continue;
3726 }
3727
3728 /* Train 2 */
3729 reg = FDI_TX_CTL(pipe);
3730 temp = I915_READ(reg);
3731 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3732 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3733 I915_WRITE(reg, temp);
3734
3735 reg = FDI_RX_CTL(pipe);
3736 temp = I915_READ(reg);
3737 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3738 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003739 I915_WRITE(reg, temp);
3740
3741 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003742 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003743
Jesse Barnes139ccd32013-08-19 11:04:55 -07003744 for (i = 0; i < 4; i++) {
3745 reg = FDI_RX_IIR(pipe);
3746 temp = I915_READ(reg);
3747 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003748
Jesse Barnes139ccd32013-08-19 11:04:55 -07003749 if (temp & FDI_RX_SYMBOL_LOCK ||
3750 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3751 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3752 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3753 i);
3754 goto train_done;
3755 }
3756 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003757 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003758 if (i == 4)
3759 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003760 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003761
Jesse Barnes139ccd32013-08-19 11:04:55 -07003762train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003763 DRM_DEBUG_KMS("FDI train done.\n");
3764}
3765
Daniel Vetter88cefb62012-08-12 19:27:14 +02003766static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003767{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003768 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003769 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003770 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003771 i915_reg_t reg;
3772 u32 temp;
Jesse Barnesc64e3112010-09-10 11:27:03 -07003773
Jesse Barnes0e23b992010-09-10 11:10:00 -07003774 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003775 reg = FDI_RX_CTL(pipe);
3776 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003777 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003778 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003779 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003780 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3781
3782 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003783 udelay(200);
3784
3785 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003786 temp = I915_READ(reg);
3787 I915_WRITE(reg, temp | FDI_PCDCLK);
3788
3789 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003790 udelay(200);
3791
Paulo Zanoni20749732012-11-23 15:30:38 -02003792 /* Enable CPU FDI TX PLL, always on for Ironlake */
3793 reg = FDI_TX_CTL(pipe);
3794 temp = I915_READ(reg);
3795 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3796 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003797
Paulo Zanoni20749732012-11-23 15:30:38 -02003798 POSTING_READ(reg);
3799 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003800 }
3801}
3802
Daniel Vetter88cefb62012-08-12 19:27:14 +02003803static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3804{
3805 struct drm_device *dev = intel_crtc->base.dev;
3806 struct drm_i915_private *dev_priv = dev->dev_private;
3807 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003808 i915_reg_t reg;
3809 u32 temp;
Daniel Vetter88cefb62012-08-12 19:27:14 +02003810
3811 /* Switch from PCDclk to Rawclk */
3812 reg = FDI_RX_CTL(pipe);
3813 temp = I915_READ(reg);
3814 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3815
3816 /* Disable CPU FDI TX PLL */
3817 reg = FDI_TX_CTL(pipe);
3818 temp = I915_READ(reg);
3819 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3820
3821 POSTING_READ(reg);
3822 udelay(100);
3823
3824 reg = FDI_RX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3827
3828 /* Wait for the clocks to turn off. */
3829 POSTING_READ(reg);
3830 udelay(100);
3831}
3832
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003833static void ironlake_fdi_disable(struct drm_crtc *crtc)
3834{
3835 struct drm_device *dev = crtc->dev;
3836 struct drm_i915_private *dev_priv = dev->dev_private;
3837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3838 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003839 i915_reg_t reg;
3840 u32 temp;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003841
3842 /* disable CPU FDI tx and PCH FDI rx */
3843 reg = FDI_TX_CTL(pipe);
3844 temp = I915_READ(reg);
3845 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3846 POSTING_READ(reg);
3847
3848 reg = FDI_RX_CTL(pipe);
3849 temp = I915_READ(reg);
3850 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003851 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003852 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3853
3854 POSTING_READ(reg);
3855 udelay(100);
3856
3857 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003858 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003859 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003860
3861 /* still set train pattern 1 */
3862 reg = FDI_TX_CTL(pipe);
3863 temp = I915_READ(reg);
3864 temp &= ~FDI_LINK_TRAIN_NONE;
3865 temp |= FDI_LINK_TRAIN_PATTERN_1;
3866 I915_WRITE(reg, temp);
3867
3868 reg = FDI_RX_CTL(pipe);
3869 temp = I915_READ(reg);
3870 if (HAS_PCH_CPT(dev)) {
3871 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3872 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3873 } else {
3874 temp &= ~FDI_LINK_TRAIN_NONE;
3875 temp |= FDI_LINK_TRAIN_PATTERN_1;
3876 }
3877 /* BPC in FDI rx is consistent with that in PIPECONF */
3878 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003879 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003880 I915_WRITE(reg, temp);
3881
3882 POSTING_READ(reg);
3883 udelay(100);
3884}
3885
Chris Wilson5dce5b932014-01-20 10:17:36 +00003886bool intel_has_pending_fb_unpin(struct drm_device *dev)
3887{
3888 struct intel_crtc *crtc;
3889
3890 /* Note that we don't need to be called with mode_config.lock here
3891 * as our list of CRTC objects is static for the lifetime of the
3892 * device and so cannot disappear as we iterate. Similarly, we can
3893 * happily treat the predicates as racy, atomic checks as userspace
3894 * cannot claim and pin a new fb without at least acquring the
3895 * struct_mutex and so serialising with us.
3896 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003897 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003898 if (atomic_read(&crtc->unpin_work_count) == 0)
3899 continue;
3900
3901 if (crtc->unpin_work)
3902 intel_wait_for_vblank(dev, crtc->pipe);
3903
3904 return true;
3905 }
3906
3907 return false;
3908}
3909
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003910static void page_flip_completed(struct intel_crtc *intel_crtc)
3911{
3912 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3913 struct intel_unpin_work *work = intel_crtc->unpin_work;
3914
3915 /* ensure that the unpin work is consistent wrt ->pending. */
3916 smp_rmb();
3917 intel_crtc->unpin_work = NULL;
3918
3919 if (work->event)
3920 drm_send_vblank_event(intel_crtc->base.dev,
3921 intel_crtc->pipe,
3922 work->event);
3923
3924 drm_crtc_vblank_put(&intel_crtc->base);
3925
3926 wake_up_all(&dev_priv->pending_flip_queue);
3927 queue_work(dev_priv->wq, &work->work);
3928
3929 trace_i915_flip_complete(intel_crtc->plane,
3930 work->pending_flip_obj);
3931}
3932
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003933static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003934{
Chris Wilson0f911282012-04-17 10:05:38 +01003935 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003936 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003937 long ret;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003938
Daniel Vetter2c10d572012-12-20 21:24:07 +01003939 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003940
3941 ret = wait_event_interruptible_timeout(
3942 dev_priv->pending_flip_queue,
3943 !intel_crtc_has_pending_flip(crtc),
3944 60*HZ);
3945
3946 if (ret < 0)
3947 return ret;
3948
3949 if (ret == 0) {
Chris Wilson9c787942014-09-05 07:13:25 +01003950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003951
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003952 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003953 if (intel_crtc->unpin_work) {
3954 WARN_ONCE(1, "Removing stuck page flip\n");
3955 page_flip_completed(intel_crtc);
3956 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003957 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003958 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003959
Maarten Lankhorst5008e872015-08-18 13:40:05 +02003960 return 0;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003961}
3962
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003963static void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
3964{
3965 u32 temp;
3966
3967 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3968
3969 mutex_lock(&dev_priv->sb_lock);
3970
3971 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
3972 temp |= SBI_SSCCTL_DISABLE;
3973 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
3974
3975 mutex_unlock(&dev_priv->sb_lock);
3976}
3977
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003978/* Program iCLKIP clock to the desired frequency */
3979static void lpt_program_iclkip(struct drm_crtc *crtc)
3980{
3981 struct drm_device *dev = crtc->dev;
3982 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003983 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003984 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3985 u32 temp;
3986
Ville Syrjälä060f02d2015-12-04 22:21:34 +02003987 lpt_disable_iclkip(dev_priv);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003988
3989 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003990 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003991 auxdiv = 1;
3992 divsel = 0x41;
3993 phaseinc = 0x20;
3994 } else {
3995 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003996 * but the adjusted_mode->crtc_clock in in KHz. To get the
3997 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003998 * convert the virtual clock precision to KHz here for higher
3999 * precision.
4000 */
4001 u32 iclk_virtual_root_freq = 172800 * 1000;
4002 u32 iclk_pi_range = 64;
4003 u32 desired_divisor, msb_divisor_value, pi_value;
4004
Ville Syrjäläa2572f52015-12-04 22:20:21 +02004005 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq, clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004006 msb_divisor_value = desired_divisor / iclk_pi_range;
4007 pi_value = desired_divisor % iclk_pi_range;
4008
4009 auxdiv = 0;
4010 divsel = msb_divisor_value - 2;
4011 phaseinc = pi_value;
4012 }
4013
4014 /* This should not happen with any sane values */
4015 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4016 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4017 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4018 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4019
4020 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03004021 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004022 auxdiv,
4023 divsel,
4024 phasedir,
4025 phaseinc);
4026
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004027 mutex_lock(&dev_priv->sb_lock);
4028
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004029 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004030 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004031 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4032 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4033 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4034 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4035 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4036 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004037 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004038
4039 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004040 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004041 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4042 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004043 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004044
4045 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004046 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004047 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02004048 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004049
Ville Syrjälä060f02d2015-12-04 22:21:34 +02004050 mutex_unlock(&dev_priv->sb_lock);
4051
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004052 /* Wait for initialization time */
4053 udelay(24);
4054
4055 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4056}
4057
Daniel Vetter275f01b22013-05-03 11:49:47 +02004058static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4059 enum pipe pch_transcoder)
4060{
4061 struct drm_device *dev = crtc->base.dev;
4062 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004063 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004064
4065 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4066 I915_READ(HTOTAL(cpu_transcoder)));
4067 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4068 I915_READ(HBLANK(cpu_transcoder)));
4069 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4070 I915_READ(HSYNC(cpu_transcoder)));
4071
4072 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4073 I915_READ(VTOTAL(cpu_transcoder)));
4074 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4075 I915_READ(VBLANK(cpu_transcoder)));
4076 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4077 I915_READ(VSYNC(cpu_transcoder)));
4078 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4079 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4080}
4081
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004082static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004083{
4084 struct drm_i915_private *dev_priv = dev->dev_private;
4085 uint32_t temp;
4086
4087 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004088 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004089 return;
4090
4091 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4092 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4093
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004094 temp &= ~FDI_BC_BIFURCATION_SELECT;
4095 if (enable)
4096 temp |= FDI_BC_BIFURCATION_SELECT;
4097
4098 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004099 I915_WRITE(SOUTH_CHICKEN1, temp);
4100 POSTING_READ(SOUTH_CHICKEN1);
4101}
4102
4103static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4104{
4105 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004106
4107 switch (intel_crtc->pipe) {
4108 case PIPE_A:
4109 break;
4110 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004111 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004112 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004113 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004114 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004115
4116 break;
4117 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004118 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004119
4120 break;
4121 default:
4122 BUG();
4123 }
4124}
4125
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004126/* Return which DP Port should be selected for Transcoder DP control */
4127static enum port
4128intel_trans_dp_port_sel(struct drm_crtc *crtc)
4129{
4130 struct drm_device *dev = crtc->dev;
4131 struct intel_encoder *encoder;
4132
4133 for_each_encoder_on_crtc(dev, crtc, encoder) {
4134 if (encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4135 encoder->type == INTEL_OUTPUT_EDP)
4136 return enc_to_dig_port(&encoder->base)->port;
4137 }
4138
4139 return -1;
4140}
4141
Jesse Barnesf67a5592011-01-05 10:31:48 -08004142/*
4143 * Enable PCH resources required for PCH ports:
4144 * - PCH PLLs
4145 * - FDI training & RX/TX
4146 * - update transcoder timings
4147 * - DP transcoding bits
4148 * - transcoder
4149 */
4150static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004151{
4152 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004153 struct drm_i915_private *dev_priv = dev->dev_private;
4154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4155 int pipe = intel_crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004156 u32 temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004157
Daniel Vetterab9412b2013-05-03 11:49:46 +02004158 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004159
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004160 if (IS_IVYBRIDGE(dev))
4161 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4162
Daniel Vettercd986ab2012-10-26 10:58:12 +02004163 /* Write the TU size bits before fdi link training, so that error
4164 * detection works. */
4165 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4166 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4167
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004168 /*
4169 * Sometimes spurious CPU pipe underruns happen during FDI
4170 * training, at least with VGA+HDMI cloning. Suppress them.
4171 */
4172 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4173
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004174 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004175 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004176
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004177 /* We need to program the right clock selection before writing the pixel
4178 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004179 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004180 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004181
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004182 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004183 temp |= TRANS_DPLL_ENABLE(pipe);
4184 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004185 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004186 temp |= sel;
4187 else
4188 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004189 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004190 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004191
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004192 /* XXX: pch pll's can be enabled any time before we enable the PCH
4193 * transcoder, and we actually should do this to not upset any PCH
4194 * transcoder that already use the clock when we share it.
4195 *
4196 * Note that enable_shared_dpll tries to do the right thing, but
4197 * get_shared_dpll unconditionally resets the pll - we need that to have
4198 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004199 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004200
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004201 /* set transcoder timing, panel must allow it */
4202 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004203 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004204
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004205 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004206
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02004207 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4208
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004209 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004210 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004211 const struct drm_display_mode *adjusted_mode =
4212 &intel_crtc->config->base.adjusted_mode;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004213 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004214 i915_reg_t reg = TRANS_DP_CTL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01004215 temp = I915_READ(reg);
4216 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004217 TRANS_DP_SYNC_MASK |
4218 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004219 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004220 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004221
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004222 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004223 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Ville Syrjälä9c4edae2015-10-29 21:25:51 +02004224 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004225 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004226
4227 switch (intel_trans_dp_port_sel(crtc)) {
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004228 case PORT_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004229 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004230 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004231 case PORT_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004232 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004233 break;
Ville Syrjäläc48b5302015-11-04 23:19:56 +02004234 case PORT_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004235 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004236 break;
4237 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004238 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004239 }
4240
Chris Wilson5eddb702010-09-11 13:48:45 +01004241 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004242 }
4243
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004244 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004245}
4246
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004247static void lpt_pch_enable(struct drm_crtc *crtc)
4248{
4249 struct drm_device *dev = crtc->dev;
4250 struct drm_i915_private *dev_priv = dev->dev_private;
4251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004252 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004253
Daniel Vetterab9412b2013-05-03 11:49:46 +02004254 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004255
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004256 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004257
Paulo Zanoni0540e482012-10-31 18:12:40 -02004258 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004259 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004260
Paulo Zanoni937bb612012-10-31 18:12:47 -02004261 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004262}
4263
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004264struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4265 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004266{
Daniel Vettere2b78262013-06-07 23:10:03 +02004267 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004268 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004269 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004270 enum intel_dpll_id i;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004271 int max = dev_priv->num_shared_dpll;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004272
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004273 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4274
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004275 if (HAS_PCH_IBX(dev_priv->dev)) {
4276 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004277 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004278 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004279
Daniel Vetter46edb022013-06-05 13:34:12 +02004280 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4281 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004282
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004283 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004284
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004285 goto found;
4286 }
4287
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304288 if (IS_BROXTON(dev_priv->dev)) {
4289 /* PLL is attached to port in bxt */
4290 struct intel_encoder *encoder;
4291 struct intel_digital_port *intel_dig_port;
4292
4293 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4294 if (WARN_ON(!encoder))
4295 return NULL;
4296
4297 intel_dig_port = enc_to_dig_port(&encoder->base);
4298 /* 1:1 mapping between ports and PLLs */
4299 i = (enum intel_dpll_id)intel_dig_port->port;
4300 pll = &dev_priv->shared_dplls[i];
4301 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4302 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004303 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304304
4305 goto found;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004306 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4307 /* Do not consider SPLL */
4308 max = 2;
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304309
Maarten Lankhorst00490c22015-11-16 14:42:12 +01004310 for (i = 0; i < max; i++) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004311 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004312
4313 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004314 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004315 continue;
4316
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004317 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004318 &shared_dpll[i].hw_state,
4319 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004320 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004321 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004322 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004323 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004324 goto found;
4325 }
4326 }
4327
4328 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004329 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4330 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004331 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004332 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4333 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004334 goto found;
4335 }
4336 }
4337
4338 return NULL;
4339
4340found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004341 if (shared_dpll[i].crtc_mask == 0)
4342 shared_dpll[i].hw_state =
4343 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004344
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004345 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004346 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4347 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004348
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004349 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004350
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004351 return pll;
4352}
4353
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004354static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004355{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004356 struct drm_i915_private *dev_priv = to_i915(state->dev);
4357 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004358 struct intel_shared_dpll *pll;
4359 enum intel_dpll_id i;
4360
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004361 if (!to_intel_atomic_state(state)->dpll_set)
4362 return;
4363
4364 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004365 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4366 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004367 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004368 }
4369}
4370
Daniel Vettera1520312013-05-03 11:49:50 +02004371static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004372{
4373 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004374 i915_reg_t dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004375 u32 temp;
4376
4377 temp = I915_READ(dslreg);
4378 udelay(500);
4379 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004380 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004381 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004382 }
4383}
4384
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004385static int
4386skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4387 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4388 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004389{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004390 struct intel_crtc_scaler_state *scaler_state =
4391 &crtc_state->scaler_state;
4392 struct intel_crtc *intel_crtc =
4393 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004394 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004395
4396 need_scaling = intel_rotation_90_or_270(rotation) ?
4397 (src_h != dst_w || src_w != dst_h):
4398 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004399
4400 /*
4401 * if plane is being disabled or scaler is no more required or force detach
4402 * - free scaler binded to this plane/crtc
4403 * - in order to do this, update crtc->scaler_usage
4404 *
4405 * Here scaler state in crtc_state is set free so that
4406 * scaler can be assigned to other user. Actual register
4407 * update to free the scaler is done in plane/panel-fit programming.
4408 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4409 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004410 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004411 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004412 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004413 scaler_state->scalers[*scaler_id].in_use = 0;
4414
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004415 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4416 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4417 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004418 scaler_state->scaler_users);
4419 *scaler_id = -1;
4420 }
4421 return 0;
4422 }
4423
4424 /* range checks */
4425 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4426 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4427
4428 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4429 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004430 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004431 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004432 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004433 return -EINVAL;
4434 }
4435
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004436 /* mark this plane as a scaler user in crtc_state */
4437 scaler_state->scaler_users |= (1 << scaler_user);
4438 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4439 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4440 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4441 scaler_state->scaler_users);
4442
4443 return 0;
4444}
4445
4446/**
4447 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4448 *
4449 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004450 *
4451 * Return
4452 * 0 - scaler_usage updated successfully
4453 * error - requested scaling cannot be supported or other error condition
4454 */
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004455int skl_update_scaler_crtc(struct intel_crtc_state *state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004456{
4457 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03004458 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004459
4460 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4461 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4462
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004463 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004464 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4465 state->pipe_src_w, state->pipe_src_h,
Ville Syrjäläaad941d2015-09-25 16:38:56 +03004466 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004467}
4468
4469/**
4470 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4471 *
4472 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004473 * @plane_state: atomic plane state to update
4474 *
4475 * Return
4476 * 0 - scaler_usage updated successfully
4477 * error - requested scaling cannot be supported or other error condition
4478 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004479static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4480 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004481{
4482
4483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004484 struct intel_plane *intel_plane =
4485 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004486 struct drm_framebuffer *fb = plane_state->base.fb;
4487 int ret;
4488
4489 bool force_detach = !fb || !plane_state->visible;
4490
4491 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4492 intel_plane->base.base.id, intel_crtc->pipe,
4493 drm_plane_index(&intel_plane->base));
4494
4495 ret = skl_update_scaler(crtc_state, force_detach,
4496 drm_plane_index(&intel_plane->base),
4497 &plane_state->scaler_id,
4498 plane_state->base.rotation,
4499 drm_rect_width(&plane_state->src) >> 16,
4500 drm_rect_height(&plane_state->src) >> 16,
4501 drm_rect_width(&plane_state->dst),
4502 drm_rect_height(&plane_state->dst));
4503
4504 if (ret || plane_state->scaler_id < 0)
4505 return ret;
4506
Chandra Kondurua1b22782015-04-07 15:28:45 -07004507 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004508 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004509 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004510 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004511 return -EINVAL;
4512 }
4513
4514 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004515 switch (fb->pixel_format) {
4516 case DRM_FORMAT_RGB565:
4517 case DRM_FORMAT_XBGR8888:
4518 case DRM_FORMAT_XRGB8888:
4519 case DRM_FORMAT_ABGR8888:
4520 case DRM_FORMAT_ARGB8888:
4521 case DRM_FORMAT_XRGB2101010:
4522 case DRM_FORMAT_XBGR2101010:
4523 case DRM_FORMAT_YUYV:
4524 case DRM_FORMAT_YVYU:
4525 case DRM_FORMAT_UYVY:
4526 case DRM_FORMAT_VYUY:
4527 break;
4528 default:
4529 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4530 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4531 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004532 }
4533
Chandra Kondurua1b22782015-04-07 15:28:45 -07004534 return 0;
4535}
4536
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02004537static void skylake_scaler_disable(struct intel_crtc *crtc)
4538{
4539 int i;
4540
4541 for (i = 0; i < crtc->num_scalers; i++)
4542 skl_detach_scaler(crtc, i);
4543}
4544
4545static void skylake_pfit_enable(struct intel_crtc *crtc)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004546{
4547 struct drm_device *dev = crtc->base.dev;
4548 struct drm_i915_private *dev_priv = dev->dev_private;
4549 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004550 struct intel_crtc_scaler_state *scaler_state =
4551 &crtc->config->scaler_state;
4552
4553 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4554
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004555 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004556 int id;
4557
4558 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4559 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4560 return;
4561 }
4562
4563 id = scaler_state->scaler_id;
4564 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4565 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4566 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4567 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4568
4569 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004570 }
4571}
4572
Jesse Barnesb074cec2013-04-25 12:55:02 -07004573static void ironlake_pfit_enable(struct intel_crtc *crtc)
4574{
4575 struct drm_device *dev = crtc->base.dev;
4576 struct drm_i915_private *dev_priv = dev->dev_private;
4577 int pipe = crtc->pipe;
4578
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004579 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004580 /* Force use of hard-coded filter coefficients
4581 * as some pre-programmed values are broken,
4582 * e.g. x201.
4583 */
4584 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4585 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4586 PF_PIPE_SEL_IVB(pipe));
4587 else
4588 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004589 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4590 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004591 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004592}
4593
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004594void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004595{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004596 struct drm_device *dev = crtc->base.dev;
4597 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004598
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004599 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004600 return;
4601
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004602 /* We can only enable IPS after we enable a plane and wait for a vblank */
4603 intel_wait_for_vblank(dev, crtc->pipe);
4604
Paulo Zanonid77e4532013-09-24 13:52:55 -03004605 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004606 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004607 mutex_lock(&dev_priv->rps.hw_lock);
4608 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4609 mutex_unlock(&dev_priv->rps.hw_lock);
4610 /* Quoting Art Runyan: "its not safe to expect any particular
4611 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004612 * mailbox." Moreover, the mailbox may return a bogus state,
4613 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004614 */
4615 } else {
4616 I915_WRITE(IPS_CTL, IPS_ENABLE);
4617 /* The bit only becomes 1 in the next vblank, so this wait here
4618 * is essentially intel_wait_for_vblank. If we don't have this
4619 * and don't wait for vblanks until the end of crtc_enable, then
4620 * the HW state readout code will complain that the expected
4621 * IPS_CTL value is not the one we read. */
4622 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4623 DRM_ERROR("Timed out waiting for IPS enable\n");
4624 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004625}
4626
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004627void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004628{
4629 struct drm_device *dev = crtc->base.dev;
4630 struct drm_i915_private *dev_priv = dev->dev_private;
4631
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004632 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004633 return;
4634
4635 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004636 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004637 mutex_lock(&dev_priv->rps.hw_lock);
4638 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4639 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004640 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4641 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4642 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004643 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004644 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004645 POSTING_READ(IPS_CTL);
4646 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004647
4648 /* We need to wait for a vblank before we can disable the plane. */
4649 intel_wait_for_vblank(dev, crtc->pipe);
4650}
4651
4652/** Loads the palette/gamma unit for the CRTC with the prepared values */
4653static void intel_crtc_load_lut(struct drm_crtc *crtc)
4654{
4655 struct drm_device *dev = crtc->dev;
4656 struct drm_i915_private *dev_priv = dev->dev_private;
4657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4658 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004659 int i;
4660 bool reenable_ips = false;
4661
4662 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004663 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004664 return;
4665
Imre Deak50360402015-01-16 00:55:16 -08004666 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Jani Nikulaa65347b2015-11-27 12:21:46 +02004667 if (intel_crtc->config->has_dsi_encoder)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004668 assert_dsi_pll_enabled(dev_priv);
4669 else
4670 assert_pll_enabled(dev_priv, pipe);
4671 }
4672
Paulo Zanonid77e4532013-09-24 13:52:55 -03004673 /* Workaround : Do not read or write the pipe palette/gamma data while
4674 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4675 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004676 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004677 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4678 GAMMA_MODE_MODE_SPLIT)) {
4679 hsw_disable_ips(intel_crtc);
4680 reenable_ips = true;
4681 }
4682
4683 for (i = 0; i < 256; i++) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004684 i915_reg_t palreg;
Ville Syrjäläf65a9c52015-09-18 20:03:28 +03004685
4686 if (HAS_GMCH_DISPLAY(dev))
4687 palreg = PALETTE(pipe, i);
4688 else
4689 palreg = LGC_PALETTE(pipe, i);
4690
4691 I915_WRITE(palreg,
Paulo Zanonid77e4532013-09-24 13:52:55 -03004692 (intel_crtc->lut_r[i] << 16) |
4693 (intel_crtc->lut_g[i] << 8) |
4694 intel_crtc->lut_b[i]);
4695 }
4696
4697 if (reenable_ips)
4698 hsw_enable_ips(intel_crtc);
4699}
4700
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004701static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004702{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004703 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004704 struct drm_device *dev = intel_crtc->base.dev;
4705 struct drm_i915_private *dev_priv = dev->dev_private;
4706
4707 mutex_lock(&dev->struct_mutex);
4708 dev_priv->mm.interruptible = false;
4709 (void) intel_overlay_switch_off(intel_crtc->overlay);
4710 dev_priv->mm.interruptible = true;
4711 mutex_unlock(&dev->struct_mutex);
4712 }
4713
4714 /* Let userspace switch the overlay on again. In most cases userspace
4715 * has to recompute where to put it anyway.
4716 */
4717}
4718
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004719/**
4720 * intel_post_enable_primary - Perform operations after enabling primary plane
4721 * @crtc: the CRTC whose primary plane was just enabled
4722 *
4723 * Performs potentially sleeping operations that must be done after the primary
4724 * plane is enabled, such as updating FBC and IPS. Note that this may be
4725 * called due to an explicit primary plane update, or due to an implicit
4726 * re-enable that is caused when a sprite plane is updated to no longer
4727 * completely hide the primary plane.
4728 */
4729static void
4730intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004731{
4732 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004733 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4735 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004736
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004737 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004738 * FIXME IPS should be fine as long as one plane is
4739 * enabled, but in practice it seems to have problems
4740 * when going from primary only to sprite only and vice
4741 * versa.
4742 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004743 hsw_enable_ips(intel_crtc);
4744
Daniel Vetterf99d7062014-06-19 16:01:59 +02004745 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004746 * Gen2 reports pipe underruns whenever all planes are disabled.
4747 * So don't enable underrun reporting before at least some planes
4748 * are enabled.
4749 * FIXME: Need to fix the logic to work when we turn off all planes
4750 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004751 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004752 if (IS_GEN2(dev))
4753 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4754
Ville Syrjäläaca7b682015-10-30 19:22:21 +02004755 /* Underruns don't always raise interrupts, so check manually. */
4756 intel_check_cpu_fifo_underruns(dev_priv);
4757 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004758}
4759
4760/**
4761 * intel_pre_disable_primary - Perform operations before disabling primary plane
4762 * @crtc: the CRTC whose primary plane is to be disabled
4763 *
4764 * Performs potentially sleeping operations that must be done before the
4765 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4766 * be called due to an explicit primary plane update, or due to an implicit
4767 * disable that is caused when a sprite plane completely hides the primary
4768 * plane.
4769 */
4770static void
4771intel_pre_disable_primary(struct drm_crtc *crtc)
4772{
4773 struct drm_device *dev = crtc->dev;
4774 struct drm_i915_private *dev_priv = dev->dev_private;
4775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4776 int pipe = intel_crtc->pipe;
4777
4778 /*
4779 * Gen2 reports pipe underruns whenever all planes are disabled.
4780 * So diasble underrun reporting before all the planes get disabled.
4781 * FIXME: Need to fix the logic to work when we turn off all planes
4782 * but leave the pipe running.
4783 */
4784 if (IS_GEN2(dev))
4785 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4786
4787 /*
4788 * Vblank time updates from the shadow to live plane control register
4789 * are blocked if the memory self-refresh mode is active at that
4790 * moment. So to make sure the plane gets truly disabled, disable
4791 * first the self-refresh mode. The self-refresh enable bit in turn
4792 * will be checked/applied by the HW only at the next frame start
4793 * event which is after the vblank start event, so we need to have a
4794 * wait-for-vblank between disabling the plane and the pipe.
4795 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004796 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004797 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004798 dev_priv->wm.vlv.cxsr = false;
4799 intel_wait_for_vblank(dev, pipe);
4800 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004801
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004802 /*
4803 * FIXME IPS should be fine as long as one plane is
4804 * enabled, but in practice it seems to have problems
4805 * when going from primary only to sprite only and vice
4806 * versa.
4807 */
4808 hsw_disable_ips(intel_crtc);
4809}
4810
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004811static void intel_post_plane_update(struct intel_crtc *crtc)
4812{
4813 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004814 struct intel_crtc_state *pipe_config =
4815 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004816 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004817
4818 if (atomic->wait_vblank)
4819 intel_wait_for_vblank(dev, crtc->pipe);
4820
4821 intel_frontbuffer_flip(dev, atomic->fb_bits);
4822
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004823 crtc->wm.cxsr_allowed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +03004824
Maarten Lankhorstb9001112015-11-19 16:07:16 +01004825 if (pipe_config->wm_changed && pipe_config->base.active)
Ville Syrjäläf015c552015-06-24 22:00:02 +03004826 intel_update_watermarks(&crtc->base);
4827
Paulo Zanonic80ac852015-07-02 19:25:13 -03004828 if (atomic->update_fbc)
Paulo Zanoni754d1132015-10-13 19:13:25 -03004829 intel_fbc_update(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004830
4831 if (atomic->post_enable_primary)
4832 intel_post_enable_primary(&crtc->base);
4833
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004834 memset(atomic, 0, sizeof(*atomic));
4835}
4836
4837static void intel_pre_plane_update(struct intel_crtc *crtc)
4838{
4839 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004840 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004841 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004842 struct intel_crtc_state *pipe_config =
4843 to_intel_crtc_state(crtc->base.state);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004844
Paulo Zanonic80ac852015-07-02 19:25:13 -03004845 if (atomic->disable_fbc)
Paulo Zanonid029bca2015-10-15 10:44:46 -03004846 intel_fbc_deactivate(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004847
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004848 if (crtc->atomic.disable_ips)
4849 hsw_disable_ips(crtc);
4850
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004851 if (atomic->pre_disable_primary)
4852 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004853
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +01004854 if (pipe_config->disable_cxsr) {
Ville Syrjälä852eb002015-06-24 22:00:07 +03004855 crtc->wm.cxsr_allowed = false;
4856 intel_set_memory_cxsr(dev_priv, false);
4857 }
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004858
Matt Roper396e33a2016-01-06 11:34:30 -08004859 /*
4860 * IVB workaround: must disable low power watermarks for at least
4861 * one frame before enabling scaling. LP watermarks can be re-enabled
4862 * when scaling is disabled.
4863 *
4864 * WaCxSRDisabledForSpriteScaling:ivb
4865 */
4866 if (pipe_config->disable_lp_wm) {
4867 ilk_disable_lp_wm(dev);
4868 intel_wait_for_vblank(dev, crtc->pipe);
4869 }
4870
4871 /*
4872 * If we're doing a modeset, we're done. No need to do any pre-vblank
4873 * watermark programming here.
4874 */
4875 if (needs_modeset(&pipe_config->base))
4876 return;
4877
4878 /*
4879 * For platforms that support atomic watermarks, program the
4880 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
4881 * will be the intermediate values that are safe for both pre- and
4882 * post- vblank; when vblank happens, the 'active' values will be set
4883 * to the final 'target' values and we'll do this again to get the
4884 * optimal watermarks. For gen9+ platforms, the values we program here
4885 * will be the final target values which will get automatically latched
4886 * at vblank time; no further programming will be necessary.
4887 *
4888 * If a platform hasn't been transitioned to atomic watermarks yet,
4889 * we'll continue to update watermarks the old way, if flags tell
4890 * us to.
4891 */
4892 if (dev_priv->display.initial_watermarks != NULL)
4893 dev_priv->display.initial_watermarks(pipe_config);
4894 else if (pipe_config->wm_changed)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +01004895 intel_update_watermarks(&crtc->base);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004896}
4897
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004898static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004899{
4900 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004902 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004903 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004904
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004905 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004906
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004907 drm_for_each_plane_mask(p, dev, plane_mask)
4908 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004909
Daniel Vetterf99d7062014-06-19 16:01:59 +02004910 /*
4911 * FIXME: Once we grow proper nuclear flip support out of this we need
4912 * to compute the mask of flip planes precisely. For the time being
4913 * consider this a flip to a NULL plane.
4914 */
4915 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004916}
4917
Jesse Barnesf67a5592011-01-05 10:31:48 -08004918static void ironlake_crtc_enable(struct drm_crtc *crtc)
4919{
4920 struct drm_device *dev = crtc->dev;
4921 struct drm_i915_private *dev_priv = dev->dev_private;
4922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004923 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004924 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004925
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004926 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004927 return;
4928
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004929 if (intel_crtc->config->has_pch_encoder)
Ville Syrjälä81b088c2015-10-30 19:21:31 +02004930 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
4931
4932 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004933 intel_prepare_shared_dpll(intel_crtc);
4934
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004935 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304936 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004937
4938 intel_set_pipe_timings(intel_crtc);
4939
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004940 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004941 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004942 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004943 }
4944
4945 ironlake_set_pipeconf(crtc);
4946
Jesse Barnesf67a5592011-01-05 10:31:48 -08004947 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004948
Daniel Vettera72e4c92014-09-30 10:56:47 +02004949 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004950
Daniel Vetterf6736a12013-06-05 13:34:30 +02004951 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004952 if (encoder->pre_enable)
4953 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004954
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004955 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004956 /* Note: FDI PLL enabling _must_ be done before we enable the
4957 * cpu pipes, hence this is separate from all the other fdi/pch
4958 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004959 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004960 } else {
4961 assert_fdi_tx_disabled(dev_priv, pipe);
4962 assert_fdi_rx_disabled(dev_priv, pipe);
4963 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004964
Jesse Barnesb074cec2013-04-25 12:55:02 -07004965 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004966
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004967 /*
4968 * On ILK+ LUT must be loaded before the pipe is running but with
4969 * clocks enabled
4970 */
4971 intel_crtc_load_lut(crtc);
4972
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004973 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004974 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004975
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004976 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004977 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004978
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004979 assert_vblank_disabled(crtc);
4980 drm_crtc_vblank_on(crtc);
4981
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004982 for_each_encoder_on_crtc(dev, crtc, encoder)
4983 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004984
4985 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004986 cpt_verify_modeset(dev, intel_crtc->pipe);
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02004987
4988 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
4989 if (intel_crtc->config->has_pch_encoder)
4990 intel_wait_for_vblank(dev, pipe);
4991 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03004992
4993 intel_fbc_enable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004994}
4995
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004996/* IPS only exists on ULT machines and is tied to pipe A. */
4997static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4998{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004999 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005000}
5001
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005002static void haswell_crtc_enable(struct drm_crtc *crtc)
5003{
5004 struct drm_device *dev = crtc->dev;
5005 struct drm_i915_private *dev_priv = dev->dev_private;
5006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5007 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005008 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
5009 struct intel_crtc_state *pipe_config =
5010 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005011
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005012 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005013 return;
5014
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005015 if (intel_crtc->config->has_pch_encoder)
5016 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5017 false);
5018
Daniel Vetterdf8ad702014-06-25 22:02:03 +03005019 if (intel_crtc_to_shared_dpll(intel_crtc))
5020 intel_enable_shared_dpll(intel_crtc);
5021
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005022 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305023 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02005024
5025 intel_set_pipe_timings(intel_crtc);
5026
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005027 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5028 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5029 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07005030 }
5031
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005032 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02005033 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005034 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02005035 }
5036
5037 haswell_set_pipeconf(crtc);
5038
5039 intel_set_pipe_csc(crtc);
5040
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005041 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03005042
Daniel Vetter6b698512015-11-28 11:05:39 +01005043 if (intel_crtc->config->has_pch_encoder)
5044 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5045 else
5046 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5047
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305048 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005049 if (encoder->pre_enable)
5050 encoder->pre_enable(encoder);
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305051 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005052
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005053 if (intel_crtc->config->has_pch_encoder)
Imre Deak4fe94672014-06-25 22:01:49 +03005054 dev_priv->display.fdi_link_train(crtc);
Imre Deak4fe94672014-06-25 22:01:49 +03005055
Jani Nikulaa65347b2015-11-27 12:21:46 +02005056 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305057 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005058
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005059 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005060 skylake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005061 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005062 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005063
5064 /*
5065 * On ILK+ LUT must be loaded before the pipe is running but with
5066 * clocks enabled
5067 */
5068 intel_crtc_load_lut(crtc);
5069
Paulo Zanoni1f544382012-10-24 11:32:00 -02005070 intel_ddi_set_pipe_settings(crtc);
Jani Nikulaa65347b2015-11-27 12:21:46 +02005071 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305072 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005073
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005074 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005075 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005076
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005077 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02005078 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005079
Jani Nikulaa65347b2015-11-27 12:21:46 +02005080 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005081 intel_ddi_set_vc_payload_alloc(crtc, true);
5082
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005083 assert_vblank_disabled(crtc);
5084 drm_crtc_vblank_on(crtc);
5085
Jani Nikula8807e552013-08-30 19:40:32 +03005086 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005087 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005088 intel_opregion_notify_encoder(encoder, true);
5089 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005090
Daniel Vetter6b698512015-11-28 11:05:39 +01005091 if (intel_crtc->config->has_pch_encoder) {
5092 intel_wait_for_vblank(dev, pipe);
5093 intel_wait_for_vblank(dev, pipe);
5094 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005095 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5096 true);
Daniel Vetter6b698512015-11-28 11:05:39 +01005097 }
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005098
Paulo Zanonie4916942013-09-20 16:21:19 -03005099 /* If we change the relative order between pipe/planes enabling, we need
5100 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02005101 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5102 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5103 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5104 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5105 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005106
5107 intel_fbc_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005108}
5109
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005110static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005111{
5112 struct drm_device *dev = crtc->base.dev;
5113 struct drm_i915_private *dev_priv = dev->dev_private;
5114 int pipe = crtc->pipe;
5115
5116 /* To avoid upsetting the power well on haswell only disable the pfit if
5117 * it's in use. The hw state code will make sure we get this right. */
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005118 if (force || crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005119 I915_WRITE(PF_CTL(pipe), 0);
5120 I915_WRITE(PF_WIN_POS(pipe), 0);
5121 I915_WRITE(PF_WIN_SZ(pipe), 0);
5122 }
5123}
5124
Jesse Barnes6be4a602010-09-10 10:26:01 -07005125static void ironlake_crtc_disable(struct drm_crtc *crtc)
5126{
5127 struct drm_device *dev = crtc->dev;
5128 struct drm_i915_private *dev_priv = dev->dev_private;
5129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005130 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005131 int pipe = intel_crtc->pipe;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005132
Ville Syrjälä37ca8d42015-10-30 19:20:27 +02005133 if (intel_crtc->config->has_pch_encoder)
5134 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5135
Daniel Vetterea9d7582012-07-10 10:42:52 +02005136 for_each_encoder_on_crtc(dev, crtc, encoder)
5137 encoder->disable(encoder);
5138
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005139 drm_crtc_vblank_off(crtc);
5140 assert_vblank_disabled(crtc);
5141
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005142 /*
5143 * Sometimes spurious CPU pipe underruns happen when the
5144 * pipe is already disabled, but FDI RX/TX is still enabled.
5145 * Happens at least with VGA+HDMI cloning. Suppress them.
5146 */
5147 if (intel_crtc->config->has_pch_encoder)
5148 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5149
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005150 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005151
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005152 ironlake_pfit_disable(intel_crtc, false);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005153
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005154 if (intel_crtc->config->has_pch_encoder) {
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005155 ironlake_fdi_disable(crtc);
Ville Syrjälä3860b2e2015-11-20 22:09:18 +02005156 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5157 }
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005158
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005159 for_each_encoder_on_crtc(dev, crtc, encoder)
5160 if (encoder->post_disable)
5161 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005162
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005163 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005164 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005165
Daniel Vetterd925c592013-06-05 13:34:04 +02005166 if (HAS_PCH_CPT(dev)) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005167 i915_reg_t reg;
5168 u32 temp;
5169
Daniel Vetterd925c592013-06-05 13:34:04 +02005170 /* disable TRANS_DP_CTL */
5171 reg = TRANS_DP_CTL(pipe);
5172 temp = I915_READ(reg);
5173 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5174 TRANS_DP_PORT_SEL_MASK);
5175 temp |= TRANS_DP_PORT_SEL_NONE;
5176 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005177
Daniel Vetterd925c592013-06-05 13:34:04 +02005178 /* disable DPLL_SEL */
5179 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005180 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005181 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005182 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005183
Daniel Vetterd925c592013-06-05 13:34:04 +02005184 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005185 }
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005186
5187 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanonid029bca2015-10-15 10:44:46 -03005188
5189 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005190}
5191
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005192static void haswell_crtc_disable(struct drm_crtc *crtc)
5193{
5194 struct drm_device *dev = crtc->dev;
5195 struct drm_i915_private *dev_priv = dev->dev_private;
5196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5197 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005198 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005199
Ville Syrjäläd2d65402015-10-29 21:25:53 +02005200 if (intel_crtc->config->has_pch_encoder)
5201 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5202 false);
5203
Jani Nikula8807e552013-08-30 19:40:32 +03005204 for_each_encoder_on_crtc(dev, crtc, encoder) {
5205 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005206 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005207 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005208
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005209 drm_crtc_vblank_off(crtc);
5210 assert_vblank_disabled(crtc);
5211
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005212 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005213
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005214 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005215 intel_ddi_set_vc_payload_alloc(crtc, false);
5216
Jani Nikulaa65347b2015-11-27 12:21:46 +02005217 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305218 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005219
Rodrigo Vivi1c132b42015-09-02 15:19:26 -07005220 if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02005221 skylake_scaler_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005222 else
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +02005223 ironlake_pfit_disable(intel_crtc, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005224
Jani Nikulaa65347b2015-11-27 12:21:46 +02005225 if (!intel_crtc->config->has_dsi_encoder)
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05305226 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005227
Imre Deak97b040a2014-06-25 22:01:50 +03005228 for_each_encoder_on_crtc(dev, crtc, encoder)
5229 if (encoder->post_disable)
5230 encoder->post_disable(encoder);
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005231
Ville Syrjälä92966a32015-12-08 16:05:48 +02005232 if (intel_crtc->config->has_pch_encoder) {
5233 lpt_disable_pch_transcoder(dev_priv);
Ville Syrjälä503a74e2015-12-04 22:22:14 +02005234 lpt_disable_iclkip(dev_priv);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005235 intel_ddi_fdi_disable(crtc);
5236
Ville Syrjälä81b088c2015-10-30 19:21:31 +02005237 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5238 true);
Ville Syrjälä92966a32015-12-08 16:05:48 +02005239 }
Paulo Zanonid029bca2015-10-15 10:44:46 -03005240
5241 intel_fbc_disable_crtc(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005242}
5243
Jesse Barnes2dd24552013-04-25 12:55:01 -07005244static void i9xx_pfit_enable(struct intel_crtc *crtc)
5245{
5246 struct drm_device *dev = crtc->base.dev;
5247 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005248 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005249
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005250 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005251 return;
5252
Daniel Vetterc0b03412013-05-28 12:05:54 +02005253 /*
5254 * The panel fitter should only be adjusted whilst the pipe is disabled,
5255 * according to register description and PRM.
5256 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005257 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5258 assert_pipe_disabled(dev_priv, crtc->pipe);
5259
Jesse Barnesb074cec2013-04-25 12:55:02 -07005260 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5261 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005262
5263 /* Border color in case we don't scale up to the full screen. Black by
5264 * default, change to something else for debugging. */
5265 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005266}
5267
Dave Airlied05410f2014-06-05 13:22:59 +10005268static enum intel_display_power_domain port_to_power_domain(enum port port)
5269{
5270 switch (port) {
5271 case PORT_A:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005272 return POWER_DOMAIN_PORT_DDI_A_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005273 case PORT_B:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005274 return POWER_DOMAIN_PORT_DDI_B_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005275 case PORT_C:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005276 return POWER_DOMAIN_PORT_DDI_C_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005277 case PORT_D:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005278 return POWER_DOMAIN_PORT_DDI_D_LANES;
Xiong Zhangd8e19f92015-08-13 18:00:12 +08005279 case PORT_E:
Patrik Jakobsson6331a702015-11-09 16:48:21 +01005280 return POWER_DOMAIN_PORT_DDI_E_LANES;
Dave Airlied05410f2014-06-05 13:22:59 +10005281 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005282 MISSING_CASE(port);
Dave Airlied05410f2014-06-05 13:22:59 +10005283 return POWER_DOMAIN_PORT_OTHER;
5284 }
5285}
5286
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005287static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
5288{
5289 switch (port) {
5290 case PORT_A:
5291 return POWER_DOMAIN_AUX_A;
5292 case PORT_B:
5293 return POWER_DOMAIN_AUX_B;
5294 case PORT_C:
5295 return POWER_DOMAIN_AUX_C;
5296 case PORT_D:
5297 return POWER_DOMAIN_AUX_D;
5298 case PORT_E:
5299 /* FIXME: Check VBT for actual wiring of PORT E */
5300 return POWER_DOMAIN_AUX_D;
5301 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005302 MISSING_CASE(port);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005303 return POWER_DOMAIN_AUX_A;
5304 }
5305}
5306
Imre Deak319be8a2014-03-04 19:22:57 +02005307enum intel_display_power_domain
5308intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005309{
Imre Deak319be8a2014-03-04 19:22:57 +02005310 struct drm_device *dev = intel_encoder->base.dev;
5311 struct intel_digital_port *intel_dig_port;
5312
5313 switch (intel_encoder->type) {
5314 case INTEL_OUTPUT_UNKNOWN:
5315 /* Only DDI platforms should ever use this output type */
5316 WARN_ON_ONCE(!HAS_DDI(dev));
5317 case INTEL_OUTPUT_DISPLAYPORT:
5318 case INTEL_OUTPUT_HDMI:
5319 case INTEL_OUTPUT_EDP:
5320 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005321 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005322 case INTEL_OUTPUT_DP_MST:
5323 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5324 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005325 case INTEL_OUTPUT_ANALOG:
5326 return POWER_DOMAIN_PORT_CRT;
5327 case INTEL_OUTPUT_DSI:
5328 return POWER_DOMAIN_PORT_DSI;
5329 default:
5330 return POWER_DOMAIN_PORT_OTHER;
5331 }
5332}
5333
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005334enum intel_display_power_domain
5335intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
5336{
5337 struct drm_device *dev = intel_encoder->base.dev;
5338 struct intel_digital_port *intel_dig_port;
5339
5340 switch (intel_encoder->type) {
5341 case INTEL_OUTPUT_UNKNOWN:
Imre Deak651174a2015-11-18 15:57:24 +02005342 case INTEL_OUTPUT_HDMI:
5343 /*
5344 * Only DDI platforms should ever use these output types.
5345 * We can get here after the HDMI detect code has already set
5346 * the type of the shared encoder. Since we can't be sure
5347 * what's the status of the given connectors, play safe and
5348 * run the DP detection too.
5349 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005350 WARN_ON_ONCE(!HAS_DDI(dev));
5351 case INTEL_OUTPUT_DISPLAYPORT:
5352 case INTEL_OUTPUT_EDP:
5353 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
5354 return port_to_aux_power_domain(intel_dig_port->port);
5355 case INTEL_OUTPUT_DP_MST:
5356 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5357 return port_to_aux_power_domain(intel_dig_port->port);
5358 default:
Imre Deakb9fec162015-11-18 15:57:25 +02005359 MISSING_CASE(intel_encoder->type);
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005360 return POWER_DOMAIN_AUX_A;
5361 }
5362}
5363
Imre Deak319be8a2014-03-04 19:22:57 +02005364static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5365{
5366 struct drm_device *dev = crtc->dev;
5367 struct intel_encoder *intel_encoder;
5368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5369 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005370 unsigned long mask;
Ville Syrjälä1a70a7282015-10-29 21:25:50 +02005371 enum transcoder transcoder = intel_crtc->config->cpu_transcoder;
Imre Deak77d22dc2014-03-05 16:20:52 +02005372
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005373 if (!crtc->state->active)
5374 return 0;
5375
Imre Deak77d22dc2014-03-05 16:20:52 +02005376 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5377 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005378 if (intel_crtc->config->pch_pfit.enabled ||
5379 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005380 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5381
Imre Deak319be8a2014-03-04 19:22:57 +02005382 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5383 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5384
Imre Deak77d22dc2014-03-05 16:20:52 +02005385 return mask;
5386}
5387
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005388static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
5389{
5390 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5392 enum intel_display_power_domain domain;
5393 unsigned long domains, new_domains, old_domains;
5394
5395 old_domains = intel_crtc->enabled_power_domains;
5396 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
5397
5398 domains = new_domains & ~old_domains;
5399
5400 for_each_power_domain(domain, domains)
5401 intel_display_power_get(dev_priv, domain);
5402
5403 return old_domains & ~new_domains;
5404}
5405
5406static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5407 unsigned long domains)
5408{
5409 enum intel_display_power_domain domain;
5410
5411 for_each_power_domain(domain, domains)
5412 intel_display_power_put(dev_priv, domain);
5413}
5414
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005415static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005416{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005417 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005418 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005419 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005420 unsigned long put_domains[I915_MAX_PIPES] = {};
5421 struct drm_crtc_state *crtc_state;
5422 struct drm_crtc *crtc;
5423 int i;
Imre Deak77d22dc2014-03-05 16:20:52 +02005424
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005425 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5426 if (needs_modeset(crtc->state))
5427 put_domains[to_intel_crtc(crtc)->pipe] =
5428 modeset_get_crtc_power_domains(crtc);
Imre Deak77d22dc2014-03-05 16:20:52 +02005429 }
5430
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01005431 if (dev_priv->display.modeset_commit_cdclk &&
5432 intel_state->dev_cdclk != dev_priv->cdclk_freq)
5433 dev_priv->display.modeset_commit_cdclk(state);
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005434
Maarten Lankhorst292b9902015-07-13 16:30:27 +02005435 for (i = 0; i < I915_MAX_PIPES; i++)
5436 if (put_domains[i])
5437 modeset_put_power_domains(dev_priv, put_domains[i]);
Imre Deak77d22dc2014-03-05 16:20:52 +02005438}
5439
Mika Kaholaadafdc62015-08-18 14:36:59 +03005440static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5441{
5442 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5443
5444 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5445 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5446 return max_cdclk_freq;
5447 else if (IS_CHERRYVIEW(dev_priv))
5448 return max_cdclk_freq*95/100;
5449 else if (INTEL_INFO(dev_priv)->gen < 4)
5450 return 2*max_cdclk_freq*90/100;
5451 else
5452 return max_cdclk_freq*90/100;
5453}
5454
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005455static void intel_update_max_cdclk(struct drm_device *dev)
5456{
5457 struct drm_i915_private *dev_priv = dev->dev_private;
5458
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005459 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005460 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5461
5462 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5463 dev_priv->max_cdclk_freq = 675000;
5464 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5465 dev_priv->max_cdclk_freq = 540000;
5466 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5467 dev_priv->max_cdclk_freq = 450000;
5468 else
5469 dev_priv->max_cdclk_freq = 337500;
5470 } else if (IS_BROADWELL(dev)) {
5471 /*
5472 * FIXME with extra cooling we can allow
5473 * 540 MHz for ULX and 675 Mhz for ULT.
5474 * How can we know if extra cooling is
5475 * available? PCI ID, VTB, something else?
5476 */
5477 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5478 dev_priv->max_cdclk_freq = 450000;
5479 else if (IS_BDW_ULX(dev))
5480 dev_priv->max_cdclk_freq = 450000;
5481 else if (IS_BDW_ULT(dev))
5482 dev_priv->max_cdclk_freq = 540000;
5483 else
5484 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005485 } else if (IS_CHERRYVIEW(dev)) {
5486 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005487 } else if (IS_VALLEYVIEW(dev)) {
5488 dev_priv->max_cdclk_freq = 400000;
5489 } else {
5490 /* otherwise assume cdclk is fixed */
5491 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5492 }
5493
Mika Kaholaadafdc62015-08-18 14:36:59 +03005494 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5495
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005496 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5497 dev_priv->max_cdclk_freq);
Mika Kaholaadafdc62015-08-18 14:36:59 +03005498
5499 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5500 dev_priv->max_dotclk_freq);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005501}
5502
5503static void intel_update_cdclk(struct drm_device *dev)
5504{
5505 struct drm_i915_private *dev_priv = dev->dev_private;
5506
5507 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5508 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5509 dev_priv->cdclk_freq);
5510
5511 /*
5512 * Program the gmbus_freq based on the cdclk frequency.
5513 * BSpec erroneously claims we should aim for 4MHz, but
5514 * in fact 1MHz is the correct frequency.
5515 */
Wayne Boyer666a4532015-12-09 12:29:35 -08005516 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005517 /*
5518 * Program the gmbus_freq based on the cdclk frequency.
5519 * BSpec erroneously claims we should aim for 4MHz, but
5520 * in fact 1MHz is the correct frequency.
5521 */
5522 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5523 }
5524
5525 if (dev_priv->max_cdclk_freq == 0)
5526 intel_update_max_cdclk(dev);
5527}
5528
Damien Lespiau70d0c572015-06-04 18:21:29 +01005529static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305530{
5531 struct drm_i915_private *dev_priv = dev->dev_private;
5532 uint32_t divider;
5533 uint32_t ratio;
5534 uint32_t current_freq;
5535 int ret;
5536
5537 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5538 switch (frequency) {
5539 case 144000:
5540 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5541 ratio = BXT_DE_PLL_RATIO(60);
5542 break;
5543 case 288000:
5544 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5545 ratio = BXT_DE_PLL_RATIO(60);
5546 break;
5547 case 384000:
5548 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5549 ratio = BXT_DE_PLL_RATIO(60);
5550 break;
5551 case 576000:
5552 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5553 ratio = BXT_DE_PLL_RATIO(60);
5554 break;
5555 case 624000:
5556 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5557 ratio = BXT_DE_PLL_RATIO(65);
5558 break;
5559 case 19200:
5560 /*
5561 * Bypass frequency with DE PLL disabled. Init ratio, divider
5562 * to suppress GCC warning.
5563 */
5564 ratio = 0;
5565 divider = 0;
5566 break;
5567 default:
5568 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5569
5570 return;
5571 }
5572
5573 mutex_lock(&dev_priv->rps.hw_lock);
5574 /* Inform power controller of upcoming frequency change */
5575 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5576 0x80000000);
5577 mutex_unlock(&dev_priv->rps.hw_lock);
5578
5579 if (ret) {
5580 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5581 ret, frequency);
5582 return;
5583 }
5584
5585 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5586 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5587 current_freq = current_freq * 500 + 1000;
5588
5589 /*
5590 * DE PLL has to be disabled when
5591 * - setting to 19.2MHz (bypass, PLL isn't used)
5592 * - before setting to 624MHz (PLL needs toggling)
5593 * - before setting to any frequency from 624MHz (PLL needs toggling)
5594 */
5595 if (frequency == 19200 || frequency == 624000 ||
5596 current_freq == 624000) {
5597 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5598 /* Timeout 200us */
5599 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5600 1))
5601 DRM_ERROR("timout waiting for DE PLL unlock\n");
5602 }
5603
5604 if (frequency != 19200) {
5605 uint32_t val;
5606
5607 val = I915_READ(BXT_DE_PLL_CTL);
5608 val &= ~BXT_DE_PLL_RATIO_MASK;
5609 val |= ratio;
5610 I915_WRITE(BXT_DE_PLL_CTL, val);
5611
5612 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5613 /* Timeout 200us */
5614 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5615 DRM_ERROR("timeout waiting for DE PLL lock\n");
5616
5617 val = I915_READ(CDCLK_CTL);
5618 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5619 val |= divider;
5620 /*
5621 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5622 * enable otherwise.
5623 */
5624 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5625 if (frequency >= 500000)
5626 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5627
5628 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5629 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5630 val |= (frequency - 1000) / 500;
5631 I915_WRITE(CDCLK_CTL, val);
5632 }
5633
5634 mutex_lock(&dev_priv->rps.hw_lock);
5635 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5636 DIV_ROUND_UP(frequency, 25000));
5637 mutex_unlock(&dev_priv->rps.hw_lock);
5638
5639 if (ret) {
5640 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5641 ret, frequency);
5642 return;
5643 }
5644
Damien Lespiaua47871b2015-06-04 18:21:34 +01005645 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305646}
5647
5648void broxton_init_cdclk(struct drm_device *dev)
5649{
5650 struct drm_i915_private *dev_priv = dev->dev_private;
5651 uint32_t val;
5652
5653 /*
5654 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5655 * or else the reset will hang because there is no PCH to respond.
5656 * Move the handshake programming to initialization sequence.
5657 * Previously was left up to BIOS.
5658 */
5659 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5660 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5661 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5662
5663 /* Enable PG1 for cdclk */
5664 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5665
5666 /* check if cd clock is enabled */
5667 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5668 DRM_DEBUG_KMS("Display already initialized\n");
5669 return;
5670 }
5671
5672 /*
5673 * FIXME:
5674 * - The initial CDCLK needs to be read from VBT.
5675 * Need to make this change after VBT has changes for BXT.
5676 * - check if setting the max (or any) cdclk freq is really necessary
5677 * here, it belongs to modeset time
5678 */
5679 broxton_set_cdclk(dev, 624000);
5680
5681 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005682 POSTING_READ(DBUF_CTL);
5683
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305684 udelay(10);
5685
5686 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5687 DRM_ERROR("DBuf power enable timeout!\n");
5688}
5689
5690void broxton_uninit_cdclk(struct drm_device *dev)
5691{
5692 struct drm_i915_private *dev_priv = dev->dev_private;
5693
5694 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005695 POSTING_READ(DBUF_CTL);
5696
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305697 udelay(10);
5698
5699 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5700 DRM_ERROR("DBuf power disable timeout!\n");
5701
5702 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5703 broxton_set_cdclk(dev, 19200);
5704
5705 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5706}
5707
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005708static const struct skl_cdclk_entry {
5709 unsigned int freq;
5710 unsigned int vco;
5711} skl_cdclk_frequencies[] = {
5712 { .freq = 308570, .vco = 8640 },
5713 { .freq = 337500, .vco = 8100 },
5714 { .freq = 432000, .vco = 8640 },
5715 { .freq = 450000, .vco = 8100 },
5716 { .freq = 540000, .vco = 8100 },
5717 { .freq = 617140, .vco = 8640 },
5718 { .freq = 675000, .vco = 8100 },
5719};
5720
5721static unsigned int skl_cdclk_decimal(unsigned int freq)
5722{
5723 return (freq - 1000) / 500;
5724}
5725
5726static unsigned int skl_cdclk_get_vco(unsigned int freq)
5727{
5728 unsigned int i;
5729
5730 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5731 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5732
5733 if (e->freq == freq)
5734 return e->vco;
5735 }
5736
5737 return 8100;
5738}
5739
5740static void
5741skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5742{
5743 unsigned int min_freq;
5744 u32 val;
5745
5746 /* select the minimum CDCLK before enabling DPLL 0 */
5747 val = I915_READ(CDCLK_CTL);
5748 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5749 val |= CDCLK_FREQ_337_308;
5750
5751 if (required_vco == 8640)
5752 min_freq = 308570;
5753 else
5754 min_freq = 337500;
5755
5756 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5757
5758 I915_WRITE(CDCLK_CTL, val);
5759 POSTING_READ(CDCLK_CTL);
5760
5761 /*
5762 * We always enable DPLL0 with the lowest link rate possible, but still
5763 * taking into account the VCO required to operate the eDP panel at the
5764 * desired frequency. The usual DP link rates operate with a VCO of
5765 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5766 * The modeset code is responsible for the selection of the exact link
5767 * rate later on, with the constraint of choosing a frequency that
5768 * works with required_vco.
5769 */
5770 val = I915_READ(DPLL_CTRL1);
5771
5772 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5773 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5774 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5775 if (required_vco == 8640)
5776 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5777 SKL_DPLL0);
5778 else
5779 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5780 SKL_DPLL0);
5781
5782 I915_WRITE(DPLL_CTRL1, val);
5783 POSTING_READ(DPLL_CTRL1);
5784
5785 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5786
5787 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5788 DRM_ERROR("DPLL0 not locked\n");
5789}
5790
5791static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5792{
5793 int ret;
5794 u32 val;
5795
5796 /* inform PCU we want to change CDCLK */
5797 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5798 mutex_lock(&dev_priv->rps.hw_lock);
5799 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5800 mutex_unlock(&dev_priv->rps.hw_lock);
5801
5802 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5803}
5804
5805static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5806{
5807 unsigned int i;
5808
5809 for (i = 0; i < 15; i++) {
5810 if (skl_cdclk_pcu_ready(dev_priv))
5811 return true;
5812 udelay(10);
5813 }
5814
5815 return false;
5816}
5817
5818static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5819{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005820 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005821 u32 freq_select, pcu_ack;
5822
5823 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5824
5825 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5826 DRM_ERROR("failed to inform PCU about cdclk change\n");
5827 return;
5828 }
5829
5830 /* set CDCLK_CTL */
5831 switch(freq) {
5832 case 450000:
5833 case 432000:
5834 freq_select = CDCLK_FREQ_450_432;
5835 pcu_ack = 1;
5836 break;
5837 case 540000:
5838 freq_select = CDCLK_FREQ_540;
5839 pcu_ack = 2;
5840 break;
5841 case 308570:
5842 case 337500:
5843 default:
5844 freq_select = CDCLK_FREQ_337_308;
5845 pcu_ack = 0;
5846 break;
5847 case 617140:
5848 case 675000:
5849 freq_select = CDCLK_FREQ_675_617;
5850 pcu_ack = 3;
5851 break;
5852 }
5853
5854 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5855 POSTING_READ(CDCLK_CTL);
5856
5857 /* inform PCU of the change */
5858 mutex_lock(&dev_priv->rps.hw_lock);
5859 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5860 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005861
5862 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005863}
5864
5865void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5866{
5867 /* disable DBUF power */
5868 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5869 POSTING_READ(DBUF_CTL);
5870
5871 udelay(10);
5872
5873 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5874 DRM_ERROR("DBuf power disable timeout\n");
5875
Imre Deakab96c1ee2015-11-04 19:24:18 +02005876 /* disable DPLL0 */
5877 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5878 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5879 DRM_ERROR("Couldn't disable DPLL0\n");
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005880}
5881
5882void skl_init_cdclk(struct drm_i915_private *dev_priv)
5883{
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005884 unsigned int required_vco;
5885
Gary Wang39d9b852015-08-28 16:40:34 +08005886 /* DPLL0 not enabled (happens on early BIOS versions) */
5887 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5888 /* enable DPLL0 */
5889 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5890 skl_dpll0_enable(dev_priv, required_vco);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005891 }
5892
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005893 /* set CDCLK to the frequency the BIOS chose */
5894 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5895
5896 /* enable DBUF power */
5897 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5898 POSTING_READ(DBUF_CTL);
5899
5900 udelay(10);
5901
5902 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5903 DRM_ERROR("DBuf power enable timeout\n");
5904}
5905
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305906int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5907{
5908 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5909 uint32_t cdctl = I915_READ(CDCLK_CTL);
5910 int freq = dev_priv->skl_boot_cdclk;
5911
Shobhit Kumarf1b391a2015-11-05 18:05:32 +05305912 /*
5913 * check if the pre-os intialized the display
5914 * There is SWF18 scratchpad register defined which is set by the
5915 * pre-os which can be used by the OS drivers to check the status
5916 */
5917 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
5918 goto sanitize;
5919
Shobhit Kumarc73666f2015-10-20 18:13:12 +05305920 /* Is PLL enabled and locked ? */
5921 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5922 goto sanitize;
5923
5924 /* DPLL okay; verify the cdclock
5925 *
5926 * Noticed in some instances that the freq selection is correct but
5927 * decimal part is programmed wrong from BIOS where pre-os does not
5928 * enable display. Verify the same as well.
5929 */
5930 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5931 /* All well; nothing to sanitize */
5932 return false;
5933sanitize:
5934 /*
5935 * As of now initialize with max cdclk till
5936 * we get dynamic cdclk support
5937 * */
5938 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5939 skl_init_cdclk(dev_priv);
5940
5941 /* we did have to sanitize */
5942 return true;
5943}
5944
Jesse Barnes30a970c2013-11-04 13:48:12 -08005945/* Adjust CDclk dividers to allow high res or save power if possible */
5946static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5947{
5948 struct drm_i915_private *dev_priv = dev->dev_private;
5949 u32 val, cmd;
5950
Vandana Kannan164dfd22014-11-24 13:37:41 +05305951 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5952 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005953
Ville Syrjälädfcab172014-06-13 13:37:47 +03005954 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005955 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005956 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005957 cmd = 1;
5958 else
5959 cmd = 0;
5960
5961 mutex_lock(&dev_priv->rps.hw_lock);
5962 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5963 val &= ~DSPFREQGUAR_MASK;
5964 val |= (cmd << DSPFREQGUAR_SHIFT);
5965 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5966 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5967 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5968 50)) {
5969 DRM_ERROR("timed out waiting for CDclk change\n");
5970 }
5971 mutex_unlock(&dev_priv->rps.hw_lock);
5972
Ville Syrjälä54433e92015-05-26 20:42:31 +03005973 mutex_lock(&dev_priv->sb_lock);
5974
Ville Syrjälädfcab172014-06-13 13:37:47 +03005975 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005976 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005977
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005978 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005979
Jesse Barnes30a970c2013-11-04 13:48:12 -08005980 /* adjust cdclk divider */
5981 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Vandana Kannan87d5d252015-09-24 23:29:17 +03005982 val &= ~CCK_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005983 val |= divider;
5984 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005985
5986 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
Vandana Kannan87d5d252015-09-24 23:29:17 +03005987 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
Ville Syrjäläa877e802014-06-13 13:37:52 +03005988 50))
5989 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005990 }
5991
Jesse Barnes30a970c2013-11-04 13:48:12 -08005992 /* adjust self-refresh exit latency value */
5993 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5994 val &= ~0x7f;
5995
5996 /*
5997 * For high bandwidth configs, we set a higher latency in the bunit
5998 * so that the core display fetch happens in time to avoid underruns.
5999 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03006000 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006001 val |= 4500 / 250; /* 4.5 usec */
6002 else
6003 val |= 3000 / 250; /* 3.0 usec */
6004 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03006005
Ville Syrjäläa5805162015-05-26 20:42:30 +03006006 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006007
Ville Syrjäläb6283052015-06-03 15:45:07 +03006008 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006009}
6010
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006011static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
6012{
6013 struct drm_i915_private *dev_priv = dev->dev_private;
6014 u32 val, cmd;
6015
Vandana Kannan164dfd22014-11-24 13:37:41 +05306016 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
6017 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006018
6019 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006020 case 333333:
6021 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006022 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006023 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006024 break;
6025 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01006026 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006027 return;
6028 }
6029
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02006030 /*
6031 * Specs are full of misinformation, but testing on actual
6032 * hardware has shown that we just need to write the desired
6033 * CCK divider into the Punit register.
6034 */
6035 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
6036
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006037 mutex_lock(&dev_priv->rps.hw_lock);
6038 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6039 val &= ~DSPFREQGUAR_MASK_CHV;
6040 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
6041 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
6042 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
6043 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
6044 50)) {
6045 DRM_ERROR("timed out waiting for CDclk change\n");
6046 }
6047 mutex_unlock(&dev_priv->rps.hw_lock);
6048
Ville Syrjäläb6283052015-06-03 15:45:07 +03006049 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03006050}
6051
Jesse Barnes30a970c2013-11-04 13:48:12 -08006052static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
6053 int max_pixclk)
6054{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006055 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006056 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006057
Jesse Barnes30a970c2013-11-04 13:48:12 -08006058 /*
6059 * Really only a few cases to deal with, as only 4 CDclks are supported:
6060 * 200MHz
6061 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006062 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006063 * 400MHz (VLV only)
6064 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
6065 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006066 *
6067 * We seem to get an unstable or solid color picture at 200MHz.
6068 * Not sure what's wrong. For now use 200MHz only when all pipes
6069 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08006070 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006071 if (!IS_CHERRYVIEW(dev_priv) &&
6072 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006073 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02006074 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03006075 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006076 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03006077 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03006078 else
6079 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006080}
6081
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306082static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
6083 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006084{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306085 /*
6086 * FIXME:
6087 * - remove the guardband, it's not needed on BXT
6088 * - set 19.2MHz bypass frequency if there are no active pipes
6089 */
6090 if (max_pixclk > 576000*9/10)
6091 return 624000;
6092 else if (max_pixclk > 384000*9/10)
6093 return 576000;
6094 else if (max_pixclk > 288000*9/10)
6095 return 384000;
6096 else if (max_pixclk > 144000*9/10)
6097 return 288000;
6098 else
6099 return 144000;
6100}
6101
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006102/* Compute the max pixel clock for new configuration. Uses atomic state if
6103 * that's non-NULL, look at current state otherwise. */
6104static int intel_mode_max_pixclk(struct drm_device *dev,
6105 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006106{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006107 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
6108 struct drm_i915_private *dev_priv = dev->dev_private;
6109 struct drm_crtc *crtc;
6110 struct drm_crtc_state *crtc_state;
6111 unsigned max_pixclk = 0, i;
6112 enum pipe pipe;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006113
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006114 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
6115 sizeof(intel_state->min_pixclk));
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006116
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006117 for_each_crtc_in_state(state, crtc, crtc_state, i) {
6118 int pixclk = 0;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006119
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006120 if (crtc_state->enable)
6121 pixclk = crtc_state->adjusted_mode.crtc_clock;
6122
6123 intel_state->min_pixclk[i] = pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006124 }
6125
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006126 if (!intel_state->active_crtcs)
6127 return 0;
6128
6129 for_each_pipe(dev_priv, pipe)
6130 max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
6131
Jesse Barnes30a970c2013-11-04 13:48:12 -08006132 return max_pixclk;
6133}
6134
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006135static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006136{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006137 struct drm_device *dev = state->dev;
6138 struct drm_i915_private *dev_priv = dev->dev_private;
6139 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006140 struct intel_atomic_state *intel_state =
6141 to_intel_atomic_state(state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006142
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006143 if (max_pixclk < 0)
6144 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006145
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006146 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006147 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306148
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006149 if (!intel_state->active_crtcs)
6150 intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
6151
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006152 return 0;
6153}
Jesse Barnes30a970c2013-11-04 13:48:12 -08006154
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006155static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6156{
6157 struct drm_device *dev = state->dev;
6158 struct drm_i915_private *dev_priv = dev->dev_private;
6159 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006160 struct intel_atomic_state *intel_state =
6161 to_intel_atomic_state(state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006162
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006163 if (max_pixclk < 0)
6164 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006165
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006166 intel_state->cdclk = intel_state->dev_cdclk =
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006167 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02006168
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006169 if (!intel_state->active_crtcs)
6170 intel_state->dev_cdclk = broxton_calc_cdclk(dev_priv, 0);
6171
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006172 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006173}
6174
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006175static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6176{
6177 unsigned int credits, default_credits;
6178
6179 if (IS_CHERRYVIEW(dev_priv))
6180 default_credits = PFI_CREDIT(12);
6181 else
6182 default_credits = PFI_CREDIT(8);
6183
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006184 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006185 /* CHV suggested value is 31 or 63 */
6186 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03006187 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02006188 else
6189 credits = PFI_CREDIT(15);
6190 } else {
6191 credits = default_credits;
6192 }
6193
6194 /*
6195 * WA - write default credits before re-programming
6196 * FIXME: should we also set the resend bit here?
6197 */
6198 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6199 default_credits);
6200
6201 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6202 credits | PFI_CREDIT_RESEND);
6203
6204 /*
6205 * FIXME is this guaranteed to clear
6206 * immediately or should we poll for it?
6207 */
6208 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6209}
6210
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006211static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08006212{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03006213 struct drm_device *dev = old_state->dev;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006214 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01006215 struct intel_atomic_state *old_intel_state =
6216 to_intel_atomic_state(old_state);
6217 unsigned req_cdclk = old_intel_state->dev_cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08006218
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006219 /*
6220 * FIXME: We can end up here with all power domains off, yet
6221 * with a CDCLK frequency other than the minimum. To account
6222 * for this take the PIPE-A power domain, which covers the HW
6223 * blocks needed for the following programming. This can be
6224 * removed once it's guaranteed that we get here either with
6225 * the minimum CDCLK set, or the required power domains
6226 * enabled.
6227 */
6228 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03006229
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006230 if (IS_CHERRYVIEW(dev))
6231 cherryview_set_cdclk(dev, req_cdclk);
6232 else
6233 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006234
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006235 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02006236
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02006237 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08006238}
6239
Jesse Barnes89b667f2013-04-18 14:51:36 -07006240static void valleyview_crtc_enable(struct drm_crtc *crtc)
6241{
6242 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006243 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6245 struct intel_encoder *encoder;
6246 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006247
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006248 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006249 return;
6250
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006251 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306252 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006253
6254 intel_set_pipe_timings(intel_crtc);
6255
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006256 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6257 struct drm_i915_private *dev_priv = dev->dev_private;
6258
6259 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6260 I915_WRITE(CHV_CANVAS(pipe), 0);
6261 }
6262
Daniel Vetter5b18e572014-04-24 23:55:06 +02006263 i9xx_set_pipeconf(intel_crtc);
6264
Jesse Barnes89b667f2013-04-18 14:51:36 -07006265 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006266
Daniel Vettera72e4c92014-09-30 10:56:47 +02006267 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006268
Jesse Barnes89b667f2013-04-18 14:51:36 -07006269 for_each_encoder_on_crtc(dev, crtc, encoder)
6270 if (encoder->pre_pll_enable)
6271 encoder->pre_pll_enable(encoder);
6272
Jani Nikulaa65347b2015-11-27 12:21:46 +02006273 if (!intel_crtc->config->has_dsi_encoder) {
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006274 if (IS_CHERRYVIEW(dev)) {
6275 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006276 chv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006277 } else {
6278 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006279 vlv_enable_pll(intel_crtc, intel_crtc->config);
Ville Syrjäläc0b4c662015-07-08 23:45:52 +03006280 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006281 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006282
6283 for_each_encoder_on_crtc(dev, crtc, encoder)
6284 if (encoder->pre_enable)
6285 encoder->pre_enable(encoder);
6286
Jesse Barnes2dd24552013-04-25 12:55:01 -07006287 i9xx_pfit_enable(intel_crtc);
6288
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006289 intel_crtc_load_lut(crtc);
6290
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006291 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006292
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006293 assert_vblank_disabled(crtc);
6294 drm_crtc_vblank_on(crtc);
6295
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006296 for_each_encoder_on_crtc(dev, crtc, encoder)
6297 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006298}
6299
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006300static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6301{
6302 struct drm_device *dev = crtc->base.dev;
6303 struct drm_i915_private *dev_priv = dev->dev_private;
6304
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006305 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6306 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006307}
6308
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006309static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006310{
6311 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006312 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006314 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006315 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006316
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006317 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006318 return;
6319
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006320 i9xx_set_pll_dividers(intel_crtc);
6321
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006322 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306323 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006324
6325 intel_set_pipe_timings(intel_crtc);
6326
Daniel Vetter5b18e572014-04-24 23:55:06 +02006327 i9xx_set_pipeconf(intel_crtc);
6328
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006329 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006330
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006331 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006332 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006333
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006334 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006335 if (encoder->pre_enable)
6336 encoder->pre_enable(encoder);
6337
Daniel Vetterf6736a12013-06-05 13:34:30 +02006338 i9xx_enable_pll(intel_crtc);
6339
Jesse Barnes2dd24552013-04-25 12:55:01 -07006340 i9xx_pfit_enable(intel_crtc);
6341
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006342 intel_crtc_load_lut(crtc);
6343
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006344 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006345 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006346
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006347 assert_vblank_disabled(crtc);
6348 drm_crtc_vblank_on(crtc);
6349
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006350 for_each_encoder_on_crtc(dev, crtc, encoder)
6351 encoder->enable(encoder);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006352
6353 intel_fbc_enable(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006354}
6355
Daniel Vetter87476d62013-04-11 16:29:06 +02006356static void i9xx_pfit_disable(struct intel_crtc *crtc)
6357{
6358 struct drm_device *dev = crtc->base.dev;
6359 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006360
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006361 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006362 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006363
6364 assert_pipe_disabled(dev_priv, crtc->pipe);
6365
Daniel Vetter328d8e82013-05-08 10:36:31 +02006366 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6367 I915_READ(PFIT_CONTROL));
6368 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006369}
6370
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006371static void i9xx_crtc_disable(struct drm_crtc *crtc)
6372{
6373 struct drm_device *dev = crtc->dev;
6374 struct drm_i915_private *dev_priv = dev->dev_private;
6375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006376 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006377 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006378
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006379 /*
6380 * On gen2 planes are double buffered but the pipe isn't, so we must
6381 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006382 * We also need to wait on all gmch platforms because of the
6383 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006384 */
Imre Deak564ed192014-06-13 14:54:21 +03006385 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006386
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006387 for_each_encoder_on_crtc(dev, crtc, encoder)
6388 encoder->disable(encoder);
6389
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006390 drm_crtc_vblank_off(crtc);
6391 assert_vblank_disabled(crtc);
6392
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006393 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006394
Daniel Vetter87476d62013-04-11 16:29:06 +02006395 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006396
Jesse Barnes89b667f2013-04-18 14:51:36 -07006397 for_each_encoder_on_crtc(dev, crtc, encoder)
6398 if (encoder->post_disable)
6399 encoder->post_disable(encoder);
6400
Jani Nikulaa65347b2015-11-27 12:21:46 +02006401 if (!intel_crtc->config->has_dsi_encoder) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006402 if (IS_CHERRYVIEW(dev))
6403 chv_disable_pll(dev_priv, pipe);
6404 else if (IS_VALLEYVIEW(dev))
6405 vlv_disable_pll(dev_priv, pipe);
6406 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006407 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006408 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006409
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006410 for_each_encoder_on_crtc(dev, crtc, encoder)
6411 if (encoder->post_pll_disable)
6412 encoder->post_pll_disable(encoder);
6413
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006414 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006415 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Paulo Zanonid029bca2015-10-15 10:44:46 -03006416
6417 intel_fbc_disable_crtc(intel_crtc);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006418}
6419
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006420static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006421{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006423 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006424 enum intel_display_power_domain domain;
6425 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006426
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006427 if (!intel_crtc->active)
6428 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006429
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006430 if (to_intel_plane_state(crtc->primary->state)->visible) {
Maarten Lankhorstfc32b1f2015-10-19 17:09:23 +02006431 WARN_ON(intel_crtc->unpin_work);
6432
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006433 intel_pre_disable_primary(crtc);
Maarten Lankhorst54a419612015-11-23 10:25:28 +01006434
6435 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
6436 to_intel_plane_state(crtc->primary->state)->visible = false;
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006437 }
6438
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006439 dev_priv->display.crtc_disable(crtc);
Matt Roper37d90782015-09-24 15:53:06 -07006440 intel_crtc->active = false;
6441 intel_update_watermarks(crtc);
Maarten Lankhorst1f7457b2015-07-13 11:55:05 +02006442 intel_disable_shared_dpll(intel_crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006443
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006444 domains = intel_crtc->enabled_power_domains;
6445 for_each_power_domain(domain, domains)
6446 intel_display_power_put(dev_priv, domain);
6447 intel_crtc->enabled_power_domains = 0;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01006448
6449 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
6450 dev_priv->min_pixclk[intel_crtc->pipe] = 0;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006451}
6452
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006453/*
6454 * turn all crtc's off, but do not adjust state
6455 * This has to be paired with a call to intel_modeset_setup_hw_state.
6456 */
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006457int intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006458{
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006459 struct drm_mode_config *config = &dev->mode_config;
6460 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6461 struct drm_atomic_state *state;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006462 struct drm_crtc *crtc;
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006463 unsigned crtc_mask = 0;
6464 int ret = 0;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006465
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006466 if (WARN_ON(!ctx))
6467 return 0;
6468
6469 lockdep_assert_held(&ctx->ww_ctx);
6470 state = drm_atomic_state_alloc(dev);
6471 if (WARN_ON(!state))
6472 return -ENOMEM;
6473
6474 state->acquire_ctx = ctx;
6475 state->allow_modeset = true;
6476
6477 for_each_crtc(dev, crtc) {
6478 struct drm_crtc_state *crtc_state =
6479 drm_atomic_get_crtc_state(state, crtc);
6480
6481 ret = PTR_ERR_OR_ZERO(crtc_state);
6482 if (ret)
6483 goto free;
6484
6485 if (!crtc_state->active)
6486 continue;
6487
6488 crtc_state->active = false;
6489 crtc_mask |= 1 << drm_crtc_index(crtc);
6490 }
6491
6492 if (crtc_mask) {
Maarten Lankhorst74c090b2015-07-13 16:30:30 +02006493 ret = drm_atomic_commit(state);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02006494
6495 if (!ret) {
6496 for_each_crtc(dev, crtc)
6497 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6498 crtc->state->active = true;
6499
6500 return ret;
6501 }
6502 }
6503
6504free:
6505 if (ret)
6506 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6507 drm_atomic_state_free(state);
6508 return ret;
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006509}
6510
Chris Wilsonea5b2132010-08-04 13:50:23 +01006511void intel_encoder_destroy(struct drm_encoder *encoder)
6512{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006513 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006514
Chris Wilsonea5b2132010-08-04 13:50:23 +01006515 drm_encoder_cleanup(encoder);
6516 kfree(intel_encoder);
6517}
6518
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006519/* Cross check the actual hw state with our own modeset state tracking (and it's
6520 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006521static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006522{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006523 struct drm_crtc *crtc = connector->base.state->crtc;
6524
6525 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6526 connector->base.base.id,
6527 connector->base.name);
6528
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006529 if (connector->get_hw_state(connector)) {
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006530 struct intel_encoder *encoder = connector->encoder;
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006531 struct drm_connector_state *conn_state = connector->base.state;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006532
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006533 I915_STATE_WARN(!crtc,
6534 "connector enabled without attached crtc\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006535
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006536 if (!crtc)
6537 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006538
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006539 I915_STATE_WARN(!crtc->state->active,
6540 "connector is active, but attached crtc isn't\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006541
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006542 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006543 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006544
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006545 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006546 "atomic encoder doesn't match attached encoder\n");
Dave Airlie36cd7442014-05-02 13:44:18 +10006547
Maarten Lankhorste85376c2015-08-27 13:13:31 +02006548 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006549 "attached encoder crtc differs from connector crtc\n");
6550 } else {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02006551 I915_STATE_WARN(crtc && crtc->state->active,
6552 "attached crtc is active, but connector isn't\n");
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +02006553 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6554 "best encoder set without crtc!\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006555 }
6556}
6557
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006558int intel_connector_init(struct intel_connector *connector)
6559{
6560 struct drm_connector_state *connector_state;
6561
6562 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6563 if (!connector_state)
6564 return -ENOMEM;
6565
6566 connector->base.state = connector_state;
6567 return 0;
6568}
6569
6570struct intel_connector *intel_connector_alloc(void)
6571{
6572 struct intel_connector *connector;
6573
6574 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6575 if (!connector)
6576 return NULL;
6577
6578 if (intel_connector_init(connector) < 0) {
6579 kfree(connector);
6580 return NULL;
6581 }
6582
6583 return connector;
6584}
6585
Daniel Vetterf0947c32012-07-02 13:10:34 +02006586/* Simple connector->get_hw_state implementation for encoders that support only
6587 * one connector and no cloning and hence the encoder state determines the state
6588 * of the connector. */
6589bool intel_connector_get_hw_state(struct intel_connector *connector)
6590{
Daniel Vetter24929352012-07-02 20:28:59 +02006591 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006592 struct intel_encoder *encoder = connector->encoder;
6593
6594 return encoder->get_hw_state(encoder, &pipe);
6595}
6596
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006597static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006598{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006599 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6600 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006601
6602 return 0;
6603}
6604
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006605static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006606 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006607{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006608 struct drm_atomic_state *state = pipe_config->base.state;
6609 struct intel_crtc *other_crtc;
6610 struct intel_crtc_state *other_crtc_state;
6611
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006612 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6613 pipe_name(pipe), pipe_config->fdi_lanes);
6614 if (pipe_config->fdi_lanes > 4) {
6615 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6616 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006617 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006618 }
6619
Paulo Zanonibafb6552013-11-02 21:07:44 -07006620 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006621 if (pipe_config->fdi_lanes > 2) {
6622 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6623 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006624 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006625 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006626 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006627 }
6628 }
6629
6630 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006631 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006632
6633 /* Ivybridge 3 pipe is really complicated */
6634 switch (pipe) {
6635 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006636 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006637 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006638 if (pipe_config->fdi_lanes <= 2)
6639 return 0;
6640
6641 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6642 other_crtc_state =
6643 intel_atomic_get_crtc_state(state, other_crtc);
6644 if (IS_ERR(other_crtc_state))
6645 return PTR_ERR(other_crtc_state);
6646
6647 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006648 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6649 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006650 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006651 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006652 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006653 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006654 if (pipe_config->fdi_lanes > 2) {
6655 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6656 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006657 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006658 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006659
6660 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6661 other_crtc_state =
6662 intel_atomic_get_crtc_state(state, other_crtc);
6663 if (IS_ERR(other_crtc_state))
6664 return PTR_ERR(other_crtc_state);
6665
6666 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006667 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006668 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006669 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006670 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006671 default:
6672 BUG();
6673 }
6674}
6675
Daniel Vettere29c22c2013-02-21 00:00:16 +01006676#define RETRY 1
6677static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006678 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006679{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006680 struct drm_device *dev = intel_crtc->base.dev;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006681 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006682 int lane, link_bw, fdi_dotclock, ret;
6683 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006684
Daniel Vettere29c22c2013-02-21 00:00:16 +01006685retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006686 /* FDI is a binary signal running at ~2.7GHz, encoding
6687 * each output octet as 10 bits. The actual frequency
6688 * is stored as a divider into a 100MHz clock, and the
6689 * mode pixel clock is stored in units of 1KHz.
6690 * Hence the bw of each lane in terms of the mode signal
6691 * is:
6692 */
6693 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6694
Damien Lespiau241bfc32013-09-25 16:45:37 +01006695 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006696
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006697 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006698 pipe_config->pipe_bpp);
6699
6700 pipe_config->fdi_lanes = lane;
6701
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006702 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006703 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006704
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006705 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6706 intel_crtc->pipe, pipe_config);
6707 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006708 pipe_config->pipe_bpp -= 2*3;
6709 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6710 pipe_config->pipe_bpp);
6711 needs_recompute = true;
6712 pipe_config->bw_constrained = true;
6713
6714 goto retry;
6715 }
6716
6717 if (needs_recompute)
6718 return RETRY;
6719
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006720 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006721}
6722
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006723static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6724 struct intel_crtc_state *pipe_config)
6725{
6726 if (pipe_config->pipe_bpp > 24)
6727 return false;
6728
6729 /* HSW can handle pixel rate up to cdclk? */
6730 if (IS_HASWELL(dev_priv->dev))
6731 return true;
6732
6733 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006734 * We compare against max which means we must take
6735 * the increased cdclk requirement into account when
6736 * calculating the new cdclk.
6737 *
6738 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006739 */
6740 return ilk_pipe_pixel_rate(pipe_config) <=
6741 dev_priv->max_cdclk_freq * 95 / 100;
6742}
6743
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006744static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006745 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006746{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006747 struct drm_device *dev = crtc->base.dev;
6748 struct drm_i915_private *dev_priv = dev->dev_private;
6749
Jani Nikulad330a952014-01-21 11:24:25 +02006750 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006751 hsw_crtc_supports_ips(crtc) &&
6752 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006753}
6754
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006755static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6756{
6757 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6758
6759 /* GDG double wide on either pipe, otherwise pipe A only */
6760 return INTEL_INFO(dev_priv)->gen < 4 &&
6761 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6762}
6763
Daniel Vettera43f6e02013-06-07 23:10:32 +02006764static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006765 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006766{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006767 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006768 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03006769 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006770
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006771 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006772 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006773 int clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006774
6775 /*
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006776 * Enable double wide mode when the dot clock
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006777 * is > 90% of the (display) core speed.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006778 */
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006779 if (intel_crtc_supports_double_wide(crtc) &&
6780 adjusted_mode->crtc_clock > clock_limit) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006781 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006782 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006783 }
6784
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006785 if (adjusted_mode->crtc_clock > clock_limit) {
6786 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6787 adjusted_mode->crtc_clock, clock_limit,
6788 yesno(pipe_config->double_wide));
Daniel Vettere29c22c2013-02-21 00:00:16 +01006789 return -EINVAL;
Ville Syrjälä39acb4a2015-10-30 23:39:38 +02006790 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006791 }
Chris Wilson89749352010-09-12 18:25:19 +01006792
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006793 /*
6794 * Pipe horizontal size must be even in:
6795 * - DVO ganged mode
6796 * - LVDS dual channel mode
6797 * - Double wide pipe
6798 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006799 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006800 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6801 pipe_config->pipe_src_w &= ~1;
6802
Damien Lespiau8693a822013-05-03 18:48:11 +01006803 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6804 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006805 */
6806 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
Ville Syrjäläaad941d2015-09-25 16:38:56 +03006807 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006808 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006809
Damien Lespiauf5adf942013-06-24 18:29:34 +01006810 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006811 hsw_compute_ips_config(crtc, pipe_config);
6812
Daniel Vetter877d48d2013-04-19 11:24:43 +02006813 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006814 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006815
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006816 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006817}
6818
Ville Syrjälä1652d192015-03-31 14:12:01 +03006819static int skylake_get_display_clock_speed(struct drm_device *dev)
6820{
6821 struct drm_i915_private *dev_priv = to_i915(dev);
6822 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6823 uint32_t cdctl = I915_READ(CDCLK_CTL);
6824 uint32_t linkrate;
6825
Damien Lespiau414355a2015-06-04 18:21:31 +01006826 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006827 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006828
6829 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6830 return 540000;
6831
6832 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006833 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006834
Damien Lespiau71cd8422015-04-30 16:39:17 +01006835 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6836 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006837 /* vco 8640 */
6838 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6839 case CDCLK_FREQ_450_432:
6840 return 432000;
6841 case CDCLK_FREQ_337_308:
6842 return 308570;
6843 case CDCLK_FREQ_675_617:
6844 return 617140;
6845 default:
6846 WARN(1, "Unknown cd freq selection\n");
6847 }
6848 } else {
6849 /* vco 8100 */
6850 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6851 case CDCLK_FREQ_450_432:
6852 return 450000;
6853 case CDCLK_FREQ_337_308:
6854 return 337500;
6855 case CDCLK_FREQ_675_617:
6856 return 675000;
6857 default:
6858 WARN(1, "Unknown cd freq selection\n");
6859 }
6860 }
6861
6862 /* error case, do as if DPLL0 isn't enabled */
6863 return 24000;
6864}
6865
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006866static int broxton_get_display_clock_speed(struct drm_device *dev)
6867{
6868 struct drm_i915_private *dev_priv = to_i915(dev);
6869 uint32_t cdctl = I915_READ(CDCLK_CTL);
6870 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6871 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6872 int cdclk;
6873
6874 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6875 return 19200;
6876
6877 cdclk = 19200 * pll_ratio / 2;
6878
6879 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6880 case BXT_CDCLK_CD2X_DIV_SEL_1:
6881 return cdclk; /* 576MHz or 624MHz */
6882 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6883 return cdclk * 2 / 3; /* 384MHz */
6884 case BXT_CDCLK_CD2X_DIV_SEL_2:
6885 return cdclk / 2; /* 288MHz */
6886 case BXT_CDCLK_CD2X_DIV_SEL_4:
6887 return cdclk / 4; /* 144MHz */
6888 }
6889
6890 /* error case, do as if DE PLL isn't enabled */
6891 return 19200;
6892}
6893
Ville Syrjälä1652d192015-03-31 14:12:01 +03006894static int broadwell_get_display_clock_speed(struct drm_device *dev)
6895{
6896 struct drm_i915_private *dev_priv = dev->dev_private;
6897 uint32_t lcpll = I915_READ(LCPLL_CTL);
6898 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6899
6900 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6901 return 800000;
6902 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6903 return 450000;
6904 else if (freq == LCPLL_CLK_FREQ_450)
6905 return 450000;
6906 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6907 return 540000;
6908 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6909 return 337500;
6910 else
6911 return 675000;
6912}
6913
6914static int haswell_get_display_clock_speed(struct drm_device *dev)
6915{
6916 struct drm_i915_private *dev_priv = dev->dev_private;
6917 uint32_t lcpll = I915_READ(LCPLL_CTL);
6918 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6919
6920 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6921 return 800000;
6922 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6923 return 450000;
6924 else if (freq == LCPLL_CLK_FREQ_450)
6925 return 450000;
6926 else if (IS_HSW_ULT(dev))
6927 return 337500;
6928 else
6929 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006930}
6931
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006932static int valleyview_get_display_clock_speed(struct drm_device *dev)
6933{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03006934 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6935 CCK_DISPLAY_CLOCK_CONTROL);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006936}
6937
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006938static int ilk_get_display_clock_speed(struct drm_device *dev)
6939{
6940 return 450000;
6941}
6942
Jesse Barnese70236a2009-09-21 10:42:27 -07006943static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006944{
Jesse Barnese70236a2009-09-21 10:42:27 -07006945 return 400000;
6946}
Jesse Barnes79e53942008-11-07 14:24:08 -08006947
Jesse Barnese70236a2009-09-21 10:42:27 -07006948static int i915_get_display_clock_speed(struct drm_device *dev)
6949{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006950 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006951}
Jesse Barnes79e53942008-11-07 14:24:08 -08006952
Jesse Barnese70236a2009-09-21 10:42:27 -07006953static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6954{
6955 return 200000;
6956}
Jesse Barnes79e53942008-11-07 14:24:08 -08006957
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006958static int pnv_get_display_clock_speed(struct drm_device *dev)
6959{
6960 u16 gcfgc = 0;
6961
6962 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6963
6964 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6965 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006966 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006967 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006968 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006969 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006970 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006971 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6972 return 200000;
6973 default:
6974 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6975 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006976 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006977 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006978 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006979 }
6980}
6981
Jesse Barnese70236a2009-09-21 10:42:27 -07006982static int i915gm_get_display_clock_speed(struct drm_device *dev)
6983{
6984 u16 gcfgc = 0;
6985
6986 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6987
6988 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006989 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006990 else {
6991 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6992 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006993 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006994 default:
6995 case GC_DISPLAY_CLOCK_190_200_MHZ:
6996 return 190000;
6997 }
6998 }
6999}
Jesse Barnes79e53942008-11-07 14:24:08 -08007000
Jesse Barnese70236a2009-09-21 10:42:27 -07007001static int i865_get_display_clock_speed(struct drm_device *dev)
7002{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007003 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007004}
7005
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007006static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07007007{
7008 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007009
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03007010 /*
7011 * 852GM/852GMV only supports 133 MHz and the HPLLCC
7012 * encoding is different :(
7013 * FIXME is this the right way to detect 852GM/852GMV?
7014 */
7015 if (dev->pdev->revision == 0x1)
7016 return 133333;
7017
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007018 pci_bus_read_config_word(dev->pdev->bus,
7019 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
7020
Jesse Barnese70236a2009-09-21 10:42:27 -07007021 /* Assume that the hardware is in the high speed state. This
7022 * should be the default.
7023 */
7024 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
7025 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007026 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07007027 case GC_CLOCK_100_200:
7028 return 200000;
7029 case GC_CLOCK_166_250:
7030 return 250000;
7031 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03007032 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03007033 case GC_CLOCK_133_266:
7034 case GC_CLOCK_133_266_2:
7035 case GC_CLOCK_166_266:
7036 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07007037 }
7038
7039 /* Shouldn't happen */
7040 return 0;
7041}
7042
7043static int i830_get_display_clock_speed(struct drm_device *dev)
7044{
Ville Syrjäläe907f172015-03-31 14:09:47 +03007045 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08007046}
7047
Ville Syrjälä34edce22015-05-22 11:22:33 +03007048static unsigned int intel_hpll_vco(struct drm_device *dev)
7049{
7050 struct drm_i915_private *dev_priv = dev->dev_private;
7051 static const unsigned int blb_vco[8] = {
7052 [0] = 3200000,
7053 [1] = 4000000,
7054 [2] = 5333333,
7055 [3] = 4800000,
7056 [4] = 6400000,
7057 };
7058 static const unsigned int pnv_vco[8] = {
7059 [0] = 3200000,
7060 [1] = 4000000,
7061 [2] = 5333333,
7062 [3] = 4800000,
7063 [4] = 2666667,
7064 };
7065 static const unsigned int cl_vco[8] = {
7066 [0] = 3200000,
7067 [1] = 4000000,
7068 [2] = 5333333,
7069 [3] = 6400000,
7070 [4] = 3333333,
7071 [5] = 3566667,
7072 [6] = 4266667,
7073 };
7074 static const unsigned int elk_vco[8] = {
7075 [0] = 3200000,
7076 [1] = 4000000,
7077 [2] = 5333333,
7078 [3] = 4800000,
7079 };
7080 static const unsigned int ctg_vco[8] = {
7081 [0] = 3200000,
7082 [1] = 4000000,
7083 [2] = 5333333,
7084 [3] = 6400000,
7085 [4] = 2666667,
7086 [5] = 4266667,
7087 };
7088 const unsigned int *vco_table;
7089 unsigned int vco;
7090 uint8_t tmp = 0;
7091
7092 /* FIXME other chipsets? */
7093 if (IS_GM45(dev))
7094 vco_table = ctg_vco;
7095 else if (IS_G4X(dev))
7096 vco_table = elk_vco;
7097 else if (IS_CRESTLINE(dev))
7098 vco_table = cl_vco;
7099 else if (IS_PINEVIEW(dev))
7100 vco_table = pnv_vco;
7101 else if (IS_G33(dev))
7102 vco_table = blb_vco;
7103 else
7104 return 0;
7105
7106 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7107
7108 vco = vco_table[tmp & 0x7];
7109 if (vco == 0)
7110 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7111 else
7112 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7113
7114 return vco;
7115}
7116
7117static int gm45_get_display_clock_speed(struct drm_device *dev)
7118{
7119 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7120 uint16_t tmp = 0;
7121
7122 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7123
7124 cdclk_sel = (tmp >> 12) & 0x1;
7125
7126 switch (vco) {
7127 case 2666667:
7128 case 4000000:
7129 case 5333333:
7130 return cdclk_sel ? 333333 : 222222;
7131 case 3200000:
7132 return cdclk_sel ? 320000 : 228571;
7133 default:
7134 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7135 return 222222;
7136 }
7137}
7138
7139static int i965gm_get_display_clock_speed(struct drm_device *dev)
7140{
7141 static const uint8_t div_3200[] = { 16, 10, 8 };
7142 static const uint8_t div_4000[] = { 20, 12, 10 };
7143 static const uint8_t div_5333[] = { 24, 16, 14 };
7144 const uint8_t *div_table;
7145 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7146 uint16_t tmp = 0;
7147
7148 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7149
7150 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7151
7152 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7153 goto fail;
7154
7155 switch (vco) {
7156 case 3200000:
7157 div_table = div_3200;
7158 break;
7159 case 4000000:
7160 div_table = div_4000;
7161 break;
7162 case 5333333:
7163 div_table = div_5333;
7164 break;
7165 default:
7166 goto fail;
7167 }
7168
7169 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7170
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007171fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007172 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7173 return 200000;
7174}
7175
7176static int g33_get_display_clock_speed(struct drm_device *dev)
7177{
7178 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7179 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7180 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7181 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7182 const uint8_t *div_table;
7183 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7184 uint16_t tmp = 0;
7185
7186 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7187
7188 cdclk_sel = (tmp >> 4) & 0x7;
7189
7190 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7191 goto fail;
7192
7193 switch (vco) {
7194 case 3200000:
7195 div_table = div_3200;
7196 break;
7197 case 4000000:
7198 div_table = div_4000;
7199 break;
7200 case 4800000:
7201 div_table = div_4800;
7202 break;
7203 case 5333333:
7204 div_table = div_5333;
7205 break;
7206 default:
7207 goto fail;
7208 }
7209
7210 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7211
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007212fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007213 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7214 return 190476;
7215}
7216
Zhenyu Wang2c072452009-06-05 15:38:42 +08007217static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007218intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007219{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007220 while (*num > DATA_LINK_M_N_MASK ||
7221 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007222 *num >>= 1;
7223 *den >>= 1;
7224 }
7225}
7226
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007227static void compute_m_n(unsigned int m, unsigned int n,
7228 uint32_t *ret_m, uint32_t *ret_n)
7229{
7230 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7231 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7232 intel_reduce_m_n_ratio(ret_m, ret_n);
7233}
7234
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007235void
7236intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7237 int pixel_clock, int link_clock,
7238 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007239{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007240 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007241
7242 compute_m_n(bits_per_pixel * pixel_clock,
7243 link_clock * nlanes * 8,
7244 &m_n->gmch_m, &m_n->gmch_n);
7245
7246 compute_m_n(pixel_clock, link_clock,
7247 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007248}
7249
Chris Wilsona7615032011-01-12 17:04:08 +00007250static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7251{
Jani Nikulad330a952014-01-21 11:24:25 +02007252 if (i915.panel_use_ssc >= 0)
7253 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007254 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007255 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007256}
7257
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007258static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7259 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007260{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007261 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007262 struct drm_i915_private *dev_priv = dev->dev_private;
7263 int refclk;
7264
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007265 WARN_ON(!crtc_state->base.state);
7266
Wayne Boyer666a4532015-12-09 12:29:35 -08007267 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007268 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007269 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007270 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007271 refclk = dev_priv->vbt.lvds_ssc_freq;
7272 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007273 } else if (!IS_GEN2(dev)) {
7274 refclk = 96000;
7275 } else {
7276 refclk = 48000;
7277 }
7278
7279 return refclk;
7280}
7281
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007282static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007283{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007284 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007285}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007286
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007287static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7288{
7289 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007290}
7291
Daniel Vetterf47709a2013-03-28 10:42:02 +01007292static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007293 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007294 intel_clock_t *reduced_clock)
7295{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007296 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007297 u32 fp, fp2 = 0;
7298
7299 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007300 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007301 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007302 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007303 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007304 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007305 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007306 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007307 }
7308
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007309 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007310
Daniel Vetterf47709a2013-03-28 10:42:02 +01007311 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007312 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007313 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007314 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007315 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007316 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007317 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007318 }
7319}
7320
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007321static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7322 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007323{
7324 u32 reg_val;
7325
7326 /*
7327 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7328 * and set it to a reasonable value instead.
7329 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007330 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007331 reg_val &= 0xffffff00;
7332 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007333 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007334
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007335 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007336 reg_val &= 0x8cffffff;
7337 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007338 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007339
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007340 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007341 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007342 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007343
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007344 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007345 reg_val &= 0x00ffffff;
7346 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007347 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007348}
7349
Daniel Vetterb5518422013-05-03 11:49:48 +02007350static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7351 struct intel_link_m_n *m_n)
7352{
7353 struct drm_device *dev = crtc->base.dev;
7354 struct drm_i915_private *dev_priv = dev->dev_private;
7355 int pipe = crtc->pipe;
7356
Daniel Vettere3b95f12013-05-03 11:49:49 +02007357 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7358 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7359 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7360 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007361}
7362
7363static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007364 struct intel_link_m_n *m_n,
7365 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007366{
7367 struct drm_device *dev = crtc->base.dev;
7368 struct drm_i915_private *dev_priv = dev->dev_private;
7369 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007370 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007371
7372 if (INTEL_INFO(dev)->gen >= 5) {
7373 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7374 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7375 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7376 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007377 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7378 * for gen < 8) and if DRRS is supported (to make sure the
7379 * registers are not unnecessarily accessed).
7380 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307381 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007382 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007383 I915_WRITE(PIPE_DATA_M2(transcoder),
7384 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7385 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7386 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7387 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7388 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007389 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007390 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7391 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7392 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7393 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007394 }
7395}
7396
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307397void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007398{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307399 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7400
7401 if (m_n == M1_N1) {
7402 dp_m_n = &crtc->config->dp_m_n;
7403 dp_m2_n2 = &crtc->config->dp_m2_n2;
7404 } else if (m_n == M2_N2) {
7405
7406 /*
7407 * M2_N2 registers are not supported. Hence m2_n2 divider value
7408 * needs to be programmed into M1_N1.
7409 */
7410 dp_m_n = &crtc->config->dp_m2_n2;
7411 } else {
7412 DRM_ERROR("Unsupported divider value\n");
7413 return;
7414 }
7415
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007416 if (crtc->config->has_pch_encoder)
7417 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007418 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307419 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007420}
7421
Daniel Vetter251ac862015-06-18 10:30:24 +02007422static void vlv_compute_dpll(struct intel_crtc *crtc,
7423 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007424{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007425 u32 dpll, dpll_md;
7426
7427 /*
7428 * Enable DPIO clock input. We should never disable the reference
7429 * clock for pipe B, since VGA hotplug / manual detection depends
7430 * on it.
7431 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007432 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7433 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007434 /* We should never disable this, set it here for state tracking */
7435 if (crtc->pipe == PIPE_B)
7436 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7437 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007438 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007439
Ville Syrjäläd288f652014-10-28 13:20:22 +02007440 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007441 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007442 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007443}
7444
Ville Syrjäläd288f652014-10-28 13:20:22 +02007445static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007446 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007447{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007448 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007449 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007450 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007451 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007452 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007453 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007454
Ville Syrjäläa5805162015-05-26 20:42:30 +03007455 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007456
Ville Syrjäläd288f652014-10-28 13:20:22 +02007457 bestn = pipe_config->dpll.n;
7458 bestm1 = pipe_config->dpll.m1;
7459 bestm2 = pipe_config->dpll.m2;
7460 bestp1 = pipe_config->dpll.p1;
7461 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007462
Jesse Barnes89b667f2013-04-18 14:51:36 -07007463 /* See eDP HDMI DPIO driver vbios notes doc */
7464
7465 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007466 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007467 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007468
7469 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007470 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007471
7472 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007473 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007474 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007475 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007476
7477 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007478 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007479
7480 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007481 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7482 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7483 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007484 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007485
7486 /*
7487 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7488 * but we don't support that).
7489 * Note: don't use the DAC post divider as it seems unstable.
7490 */
7491 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007492 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007493
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007494 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007495 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007496
Jesse Barnes89b667f2013-04-18 14:51:36 -07007497 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007498 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007499 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7500 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007501 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007502 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007503 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007504 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007505 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007506
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007507 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007508 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007509 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007510 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007511 0x0df40000);
7512 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007513 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007514 0x0df70000);
7515 } else { /* HDMI or VGA */
7516 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007517 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007518 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007519 0x0df70000);
7520 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007521 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007522 0x0df40000);
7523 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007524
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007525 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007526 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007527 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7528 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007529 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007530 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007531
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007532 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007533 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007534}
7535
Daniel Vetter251ac862015-06-18 10:30:24 +02007536static void chv_compute_dpll(struct intel_crtc *crtc,
7537 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007538{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007539 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7540 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007541 DPLL_VCO_ENABLE;
7542 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007543 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007544
Ville Syrjäläd288f652014-10-28 13:20:22 +02007545 pipe_config->dpll_hw_state.dpll_md =
7546 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007547}
7548
Ville Syrjäläd288f652014-10-28 13:20:22 +02007549static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007550 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007551{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007552 struct drm_device *dev = crtc->base.dev;
7553 struct drm_i915_private *dev_priv = dev->dev_private;
7554 int pipe = crtc->pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007555 i915_reg_t dpll_reg = DPLL(crtc->pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007556 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307557 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007558 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307559 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307560 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007561
Ville Syrjäläd288f652014-10-28 13:20:22 +02007562 bestn = pipe_config->dpll.n;
7563 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7564 bestm1 = pipe_config->dpll.m1;
7565 bestm2 = pipe_config->dpll.m2 >> 22;
7566 bestp1 = pipe_config->dpll.p1;
7567 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307568 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307569 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307570 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007571
7572 /*
7573 * Enable Refclk and SSC
7574 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007575 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007576 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007577
Ville Syrjäläa5805162015-05-26 20:42:30 +03007578 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007579
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007580 /* p1 and p2 divider */
7581 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7582 5 << DPIO_CHV_S1_DIV_SHIFT |
7583 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7584 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7585 1 << DPIO_CHV_K_DIV_SHIFT);
7586
7587 /* Feedback post-divider - m2 */
7588 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7589
7590 /* Feedback refclk divider - n and m1 */
7591 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7592 DPIO_CHV_M1_DIV_BY_2 |
7593 1 << DPIO_CHV_N_DIV_SHIFT);
7594
7595 /* M2 fraction division */
Ville Syrjälä25a25df2015-07-08 23:45:47 +03007596 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007597
7598 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307599 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7600 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7601 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7602 if (bestm2_frac)
7603 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7604 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007605
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307606 /* Program digital lock detect threshold */
7607 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7608 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7609 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7610 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7611 if (!bestm2_frac)
7612 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7613 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7614
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007615 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307616 if (vco == 5400000) {
7617 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7618 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7619 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7620 tribuf_calcntr = 0x9;
7621 } else if (vco <= 6200000) {
7622 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7623 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7624 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7625 tribuf_calcntr = 0x9;
7626 } else if (vco <= 6480000) {
7627 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7628 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7629 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7630 tribuf_calcntr = 0x8;
7631 } else {
7632 /* Not supported. Apply the same limits as in the max case */
7633 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7634 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7635 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7636 tribuf_calcntr = 0;
7637 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007638 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7639
Ville Syrjälä968040b2015-03-11 22:52:08 +02007640 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307641 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7642 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7643 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7644
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007645 /* AFC Recal */
7646 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7647 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7648 DPIO_AFC_RECAL);
7649
Ville Syrjäläa5805162015-05-26 20:42:30 +03007650 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007651}
7652
Ville Syrjäläd288f652014-10-28 13:20:22 +02007653/**
7654 * vlv_force_pll_on - forcibly enable just the PLL
7655 * @dev_priv: i915 private structure
7656 * @pipe: pipe PLL to enable
7657 * @dpll: PLL configuration
7658 *
7659 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7660 * in cases where we need the PLL enabled even when @pipe is not going to
7661 * be enabled.
7662 */
7663void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7664 const struct dpll *dpll)
7665{
7666 struct intel_crtc *crtc =
7667 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007668 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007669 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007670 .pixel_multiplier = 1,
7671 .dpll = *dpll,
7672 };
7673
7674 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007675 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007676 chv_prepare_pll(crtc, &pipe_config);
7677 chv_enable_pll(crtc, &pipe_config);
7678 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007679 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007680 vlv_prepare_pll(crtc, &pipe_config);
7681 vlv_enable_pll(crtc, &pipe_config);
7682 }
7683}
7684
7685/**
7686 * vlv_force_pll_off - forcibly disable just the PLL
7687 * @dev_priv: i915 private structure
7688 * @pipe: pipe PLL to disable
7689 *
7690 * Disable the PLL for @pipe. To be used in cases where we need
7691 * the PLL enabled even when @pipe is not going to be enabled.
7692 */
7693void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7694{
7695 if (IS_CHERRYVIEW(dev))
7696 chv_disable_pll(to_i915(dev), pipe);
7697 else
7698 vlv_disable_pll(to_i915(dev), pipe);
7699}
7700
Daniel Vetter251ac862015-06-18 10:30:24 +02007701static void i9xx_compute_dpll(struct intel_crtc *crtc,
7702 struct intel_crtc_state *crtc_state,
7703 intel_clock_t *reduced_clock,
7704 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007705{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007706 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007707 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007708 u32 dpll;
7709 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007710 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007711
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007712 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307713
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007714 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7715 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007716
7717 dpll = DPLL_VGA_MODE_DIS;
7718
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007719 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007720 dpll |= DPLLB_MODE_LVDS;
7721 else
7722 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007723
Daniel Vetteref1b4602013-06-01 17:17:04 +02007724 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007725 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007726 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007727 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007728
7729 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007730 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007731
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007732 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007733 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007734
7735 /* compute bitmask from p1 value */
7736 if (IS_PINEVIEW(dev))
7737 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7738 else {
7739 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7740 if (IS_G4X(dev) && reduced_clock)
7741 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7742 }
7743 switch (clock->p2) {
7744 case 5:
7745 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7746 break;
7747 case 7:
7748 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7749 break;
7750 case 10:
7751 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7752 break;
7753 case 14:
7754 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7755 break;
7756 }
7757 if (INTEL_INFO(dev)->gen >= 4)
7758 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7759
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007760 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007761 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007762 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007763 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7764 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7765 else
7766 dpll |= PLL_REF_INPUT_DREFCLK;
7767
7768 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007769 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007770
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007771 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007772 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007773 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007774 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007775 }
7776}
7777
Daniel Vetter251ac862015-06-18 10:30:24 +02007778static void i8xx_compute_dpll(struct intel_crtc *crtc,
7779 struct intel_crtc_state *crtc_state,
7780 intel_clock_t *reduced_clock,
7781 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007782{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007783 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007784 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007785 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007786 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007787
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007788 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307789
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007790 dpll = DPLL_VGA_MODE_DIS;
7791
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007792 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007793 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7794 } else {
7795 if (clock->p1 == 2)
7796 dpll |= PLL_P1_DIVIDE_BY_TWO;
7797 else
7798 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7799 if (clock->p2 == 4)
7800 dpll |= PLL_P2_DIVIDE_BY_4;
7801 }
7802
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007803 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007804 dpll |= DPLL_DVO_2X_MODE;
7805
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007806 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007807 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7808 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7809 else
7810 dpll |= PLL_REF_INPUT_DREFCLK;
7811
7812 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007813 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007814}
7815
Daniel Vetter8a654f32013-06-01 17:16:22 +02007816static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007817{
7818 struct drm_device *dev = intel_crtc->base.dev;
7819 struct drm_i915_private *dev_priv = dev->dev_private;
7820 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007821 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03007822 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007823 uint32_t crtc_vtotal, crtc_vblank_end;
7824 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007825
7826 /* We need to be careful not to changed the adjusted mode, for otherwise
7827 * the hw state checker will get angry at the mismatch. */
7828 crtc_vtotal = adjusted_mode->crtc_vtotal;
7829 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007830
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007831 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007832 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007833 crtc_vtotal -= 1;
7834 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007835
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007836 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007837 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7838 else
7839 vsyncshift = adjusted_mode->crtc_hsync_start -
7840 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007841 if (vsyncshift < 0)
7842 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007843 }
7844
7845 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007846 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007847
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007848 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007849 (adjusted_mode->crtc_hdisplay - 1) |
7850 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007851 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007852 (adjusted_mode->crtc_hblank_start - 1) |
7853 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007854 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007855 (adjusted_mode->crtc_hsync_start - 1) |
7856 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7857
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007858 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007859 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007860 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007861 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007862 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007863 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007864 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007865 (adjusted_mode->crtc_vsync_start - 1) |
7866 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7867
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007868 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7869 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7870 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7871 * bits. */
7872 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7873 (pipe == PIPE_B || pipe == PIPE_C))
7874 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7875
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007876 /* pipesrc controls the size that is scaled from, which should
7877 * always be the user's requested size.
7878 */
7879 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007880 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7881 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007882}
7883
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007884static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007885 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007886{
7887 struct drm_device *dev = crtc->base.dev;
7888 struct drm_i915_private *dev_priv = dev->dev_private;
7889 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7890 uint32_t tmp;
7891
7892 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007893 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7894 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007895 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007896 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7897 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007898 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007899 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7900 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007901
7902 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007903 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7904 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007905 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007906 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7907 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007908 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007909 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7910 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007911
7912 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007913 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7914 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7915 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007916 }
7917
7918 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007919 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7920 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7921
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007922 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7923 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007924}
7925
Daniel Vetterf6a83282014-02-11 15:28:57 -08007926void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007927 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007928{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007929 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7930 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7931 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7932 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007933
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007934 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7935 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7936 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7937 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007938
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007939 mode->flags = pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007940 mode->type = DRM_MODE_TYPE_DRIVER;
Jesse Barnesbabea612013-06-26 18:57:38 +03007941
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007942 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7943 mode->flags |= pipe_config->base.adjusted_mode.flags;
Maarten Lankhorstcd13f5a2015-07-14 14:12:02 +02007944
7945 mode->hsync = drm_mode_hsync(mode);
7946 mode->vrefresh = drm_mode_vrefresh(mode);
7947 drm_mode_set_name(mode);
Jesse Barnesbabea612013-06-26 18:57:38 +03007948}
7949
Daniel Vetter84b046f2013-02-19 18:48:54 +01007950static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7951{
7952 struct drm_device *dev = intel_crtc->base.dev;
7953 struct drm_i915_private *dev_priv = dev->dev_private;
7954 uint32_t pipeconf;
7955
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007956 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007957
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007958 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7959 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7960 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007961
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007962 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007963 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007964
Daniel Vetterff9ce462013-04-24 14:57:17 +02007965 /* only g4x and later have fancy bpc/dither controls */
Wayne Boyer666a4532015-12-09 12:29:35 -08007966 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007967 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007968 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007969 pipeconf |= PIPECONF_DITHER_EN |
7970 PIPECONF_DITHER_TYPE_SP;
7971
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007972 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007973 case 18:
7974 pipeconf |= PIPECONF_6BPC;
7975 break;
7976 case 24:
7977 pipeconf |= PIPECONF_8BPC;
7978 break;
7979 case 30:
7980 pipeconf |= PIPECONF_10BPC;
7981 break;
7982 default:
7983 /* Case prevented by intel_choose_pipe_bpp_dither. */
7984 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007985 }
7986 }
7987
7988 if (HAS_PIPE_CXSR(dev)) {
7989 if (intel_crtc->lowfreq_avail) {
7990 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7991 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7992 } else {
7993 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007994 }
7995 }
7996
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007997 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007998 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007999 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02008000 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
8001 else
8002 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
8003 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01008004 pipeconf |= PIPECONF_PROGRESSIVE;
8005
Wayne Boyer666a4532015-12-09 12:29:35 -08008006 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8007 intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02008008 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03008009
Daniel Vetter84b046f2013-02-19 18:48:54 +01008010 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
8011 POSTING_READ(PIPECONF(intel_crtc->pipe));
8012}
8013
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008014static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
8015 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008016{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008017 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008018 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07008019 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008020 intel_clock_t clock;
8021 bool ok;
Ma Lingd4906092009-03-18 20:13:27 +08008022 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008023 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008024 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008025 struct drm_connector_state *connector_state;
8026 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008027
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008028 memset(&crtc_state->dpll_hw_state, 0,
8029 sizeof(crtc_state->dpll_hw_state));
8030
Jani Nikulaa65347b2015-11-27 12:21:46 +02008031 if (crtc_state->has_dsi_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02008032 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008033
Jani Nikulaa65347b2015-11-27 12:21:46 +02008034 for_each_connector_in_state(state, connector, connector_state, i) {
8035 if (connector_state->crtc == &crtc->base)
8036 num_connectors++;
8037 }
8038
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008039 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008040 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03008041
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008042 /*
8043 * Returns a set of divisors for the desired target clock with
8044 * the given refclk, or FALSE. The returned values represent
8045 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
8046 * 2) / p1 / p2.
8047 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008048 limit = intel_limit(crtc_state, refclk);
8049 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008050 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008051 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03008052 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008053 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8054 return -EINVAL;
8055 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008056
Jani Nikulaf2335332013-09-13 11:03:09 +03008057 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008058 crtc_state->dpll.n = clock.n;
8059 crtc_state->dpll.m1 = clock.m1;
8060 crtc_state->dpll.m2 = clock.m2;
8061 crtc_state->dpll.p1 = clock.p1;
8062 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008063 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008064
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008065 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008066 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008067 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03008068 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008069 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008070 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02008071 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008072 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008073 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02008074 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03008075 }
Eric Anholtf564048e2011-03-30 13:01:02 -07008076
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008077 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07008078}
8079
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008080static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008081 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008082{
8083 struct drm_device *dev = crtc->base.dev;
8084 struct drm_i915_private *dev_priv = dev->dev_private;
8085 uint32_t tmp;
8086
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02008087 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8088 return;
8089
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008090 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02008091 if (!(tmp & PFIT_ENABLE))
8092 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008093
Daniel Vetter06922822013-07-11 13:35:40 +02008094 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008095 if (INTEL_INFO(dev)->gen < 4) {
8096 if (crtc->pipe != PIPE_B)
8097 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008098 } else {
8099 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8100 return;
8101 }
8102
Daniel Vetter06922822013-07-11 13:35:40 +02008103 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008104 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8105 if (INTEL_INFO(dev)->gen < 5)
8106 pipe_config->gmch_pfit.lvds_border_bits =
8107 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8108}
8109
Jesse Barnesacbec812013-09-20 11:29:32 -07008110static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008111 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07008112{
8113 struct drm_device *dev = crtc->base.dev;
8114 struct drm_i915_private *dev_priv = dev->dev_private;
8115 int pipe = pipe_config->cpu_transcoder;
8116 intel_clock_t clock;
8117 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07008118 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07008119
Shobhit Kumarf573de52014-07-30 20:32:37 +05308120 /* In case of MIPI DPLL will not even be used */
8121 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8122 return;
8123
Ville Syrjäläa5805162015-05-26 20:42:30 +03008124 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08008125 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008126 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008127
8128 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8129 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8130 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8131 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8132 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8133
Imre Deakdccbea32015-06-22 23:35:51 +03008134 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07008135}
8136
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008137static void
8138i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8139 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008140{
8141 struct drm_device *dev = crtc->base.dev;
8142 struct drm_i915_private *dev_priv = dev->dev_private;
8143 u32 val, base, offset;
8144 int pipe = crtc->pipe, plane = crtc->plane;
8145 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008146 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008147 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008148 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008149
Damien Lespiau42a7b082015-02-05 19:35:13 +00008150 val = I915_READ(DSPCNTR(plane));
8151 if (!(val & DISPLAY_PLANE_ENABLE))
8152 return;
8153
Damien Lespiaud9806c92015-01-21 14:07:19 +00008154 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008155 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008156 DRM_DEBUG_KMS("failed to alloc fb\n");
8157 return;
8158 }
8159
Damien Lespiau1b842c82015-01-21 13:50:54 +00008160 fb = &intel_fb->base;
8161
Daniel Vetter18c52472015-02-10 17:16:09 +00008162 if (INTEL_INFO(dev)->gen >= 4) {
8163 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008164 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00008165 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8166 }
8167 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008168
8169 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00008170 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008171 fb->pixel_format = fourcc;
8172 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008173
8174 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00008175 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008176 offset = I915_READ(DSPTILEOFF(plane));
8177 else
8178 offset = I915_READ(DSPLINOFF(plane));
8179 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8180 } else {
8181 base = I915_READ(DSPADDR(plane));
8182 }
8183 plane_config->base = base;
8184
8185 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008186 fb->width = ((val >> 16) & 0xfff) + 1;
8187 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008188
8189 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008190 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008191
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008192 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008193 fb->pixel_format,
8194 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008195
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008196 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008197
Damien Lespiau2844a922015-01-20 12:51:48 +00008198 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8199 pipe_name(pipe), plane, fb->width, fb->height,
8200 fb->bits_per_pixel, base, fb->pitches[0],
8201 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008202
Damien Lespiau2d140302015-02-05 17:22:18 +00008203 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008204}
8205
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008206static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008207 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008208{
8209 struct drm_device *dev = crtc->base.dev;
8210 struct drm_i915_private *dev_priv = dev->dev_private;
8211 int pipe = pipe_config->cpu_transcoder;
8212 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8213 intel_clock_t clock;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008214 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008215 int refclk = 100000;
8216
Ville Syrjäläa5805162015-05-26 20:42:30 +03008217 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008218 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8219 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8220 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8221 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Imre Deak0d7b6b12015-07-02 14:29:58 +03008222 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008223 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008224
8225 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
Imre Deak0d7b6b12015-07-02 14:29:58 +03008226 clock.m2 = (pll_dw0 & 0xff) << 22;
8227 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8228 clock.m2 |= pll_dw2 & 0x3fffff;
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008229 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8230 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8231 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8232
Imre Deakdccbea32015-06-22 23:35:51 +03008233 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008234}
8235
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008236static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008237 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008238{
8239 struct drm_device *dev = crtc->base.dev;
8240 struct drm_i915_private *dev_priv = dev->dev_private;
8241 uint32_t tmp;
8242
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008243 if (!intel_display_power_is_enabled(dev_priv,
8244 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008245 return false;
8246
Daniel Vettere143a212013-07-04 12:01:15 +02008247 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008248 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008249
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008250 tmp = I915_READ(PIPECONF(crtc->pipe));
8251 if (!(tmp & PIPECONF_ENABLE))
8252 return false;
8253
Wayne Boyer666a4532015-12-09 12:29:35 -08008254 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008255 switch (tmp & PIPECONF_BPC_MASK) {
8256 case PIPECONF_6BPC:
8257 pipe_config->pipe_bpp = 18;
8258 break;
8259 case PIPECONF_8BPC:
8260 pipe_config->pipe_bpp = 24;
8261 break;
8262 case PIPECONF_10BPC:
8263 pipe_config->pipe_bpp = 30;
8264 break;
8265 default:
8266 break;
8267 }
8268 }
8269
Wayne Boyer666a4532015-12-09 12:29:35 -08008270 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
8271 (tmp & PIPECONF_COLOR_RANGE_SELECT))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008272 pipe_config->limited_color_range = true;
8273
Ville Syrjälä282740f2013-09-04 18:30:03 +03008274 if (INTEL_INFO(dev)->gen < 4)
8275 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8276
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008277 intel_get_pipe_timings(crtc, pipe_config);
8278
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008279 i9xx_get_pfit_config(crtc, pipe_config);
8280
Daniel Vetter6c49f242013-06-06 12:45:25 +02008281 if (INTEL_INFO(dev)->gen >= 4) {
8282 tmp = I915_READ(DPLL_MD(crtc->pipe));
8283 pipe_config->pixel_multiplier =
8284 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8285 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008286 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008287 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8288 tmp = I915_READ(DPLL(crtc->pipe));
8289 pipe_config->pixel_multiplier =
8290 ((tmp & SDVO_MULTIPLIER_MASK)
8291 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8292 } else {
8293 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8294 * port and will be fixed up in the encoder->get_config
8295 * function. */
8296 pipe_config->pixel_multiplier = 1;
8297 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008298 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
Wayne Boyer666a4532015-12-09 12:29:35 -08008299 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008300 /*
8301 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8302 * on 830. Filter it out here so that we don't
8303 * report errors due to that.
8304 */
8305 if (IS_I830(dev))
8306 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8307
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008308 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8309 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008310 } else {
8311 /* Mask out read-only status bits. */
8312 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8313 DPLL_PORTC_READY_MASK |
8314 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008315 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008316
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008317 if (IS_CHERRYVIEW(dev))
8318 chv_crtc_clock_get(crtc, pipe_config);
8319 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008320 vlv_crtc_clock_get(crtc, pipe_config);
8321 else
8322 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008323
Ville Syrjälä0f646142015-08-26 19:39:18 +03008324 /*
8325 * Normally the dotclock is filled in by the encoder .get_config()
8326 * but in case the pipe is enabled w/o any ports we need a sane
8327 * default.
8328 */
8329 pipe_config->base.adjusted_mode.crtc_clock =
8330 pipe_config->port_clock / pipe_config->pixel_multiplier;
8331
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008332 return true;
8333}
8334
Paulo Zanonidde86e22012-12-01 12:04:25 -02008335static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008336{
8337 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008338 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008339 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008340 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008341 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008342 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008343 bool has_ck505 = false;
8344 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008345
8346 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008347 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008348 switch (encoder->type) {
8349 case INTEL_OUTPUT_LVDS:
8350 has_panel = true;
8351 has_lvds = true;
8352 break;
8353 case INTEL_OUTPUT_EDP:
8354 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008355 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008356 has_cpu_edp = true;
8357 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008358 default:
8359 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008360 }
8361 }
8362
Keith Packard99eb6a02011-09-26 14:29:12 -07008363 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008364 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008365 can_ssc = has_ck505;
8366 } else {
8367 has_ck505 = false;
8368 can_ssc = true;
8369 }
8370
Imre Deak2de69052013-05-08 13:14:04 +03008371 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8372 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008373
8374 /* Ironlake: try to setup display ref clock before DPLL
8375 * enabling. This is only under driver's control after
8376 * PCH B stepping, previous chipset stepping should be
8377 * ignoring this setting.
8378 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008379 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008380
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008381 /* As we must carefully and slowly disable/enable each source in turn,
8382 * compute the final state we want first and check if we need to
8383 * make any changes at all.
8384 */
8385 final = val;
8386 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008387 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008388 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008389 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008390 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8391
8392 final &= ~DREF_SSC_SOURCE_MASK;
8393 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8394 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008395
Keith Packard199e5d72011-09-22 12:01:57 -07008396 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008397 final |= DREF_SSC_SOURCE_ENABLE;
8398
8399 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8400 final |= DREF_SSC1_ENABLE;
8401
8402 if (has_cpu_edp) {
8403 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8404 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8405 else
8406 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8407 } else
8408 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8409 } else {
8410 final |= DREF_SSC_SOURCE_DISABLE;
8411 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8412 }
8413
8414 if (final == val)
8415 return;
8416
8417 /* Always enable nonspread source */
8418 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8419
8420 if (has_ck505)
8421 val |= DREF_NONSPREAD_CK505_ENABLE;
8422 else
8423 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8424
8425 if (has_panel) {
8426 val &= ~DREF_SSC_SOURCE_MASK;
8427 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008428
Keith Packard199e5d72011-09-22 12:01:57 -07008429 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008430 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008431 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008432 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008433 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008434 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008435
8436 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008437 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008438 POSTING_READ(PCH_DREF_CONTROL);
8439 udelay(200);
8440
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008441 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008442
8443 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008444 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008445 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008446 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008447 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008448 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008449 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008450 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008451 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008452
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008453 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008454 POSTING_READ(PCH_DREF_CONTROL);
8455 udelay(200);
8456 } else {
8457 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8458
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008459 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008460
8461 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008462 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008463
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008464 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008465 POSTING_READ(PCH_DREF_CONTROL);
8466 udelay(200);
8467
8468 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008469 val &= ~DREF_SSC_SOURCE_MASK;
8470 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008471
8472 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008473 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008474
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008475 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008476 POSTING_READ(PCH_DREF_CONTROL);
8477 udelay(200);
8478 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008479
8480 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008481}
8482
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008483static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008484{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008485 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008486
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008487 tmp = I915_READ(SOUTH_CHICKEN2);
8488 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8489 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008490
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008491 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8492 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8493 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008494
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008495 tmp = I915_READ(SOUTH_CHICKEN2);
8496 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8497 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008498
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008499 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8500 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8501 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008502}
8503
8504/* WaMPhyProgramming:hsw */
8505static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8506{
8507 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008508
8509 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8510 tmp &= ~(0xFF << 24);
8511 tmp |= (0x12 << 24);
8512 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8513
Paulo Zanonidde86e22012-12-01 12:04:25 -02008514 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8515 tmp |= (1 << 11);
8516 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8517
8518 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8519 tmp |= (1 << 11);
8520 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8521
Paulo Zanonidde86e22012-12-01 12:04:25 -02008522 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8523 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8524 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8525
8526 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8527 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8528 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8529
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008530 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8531 tmp &= ~(7 << 13);
8532 tmp |= (5 << 13);
8533 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008534
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008535 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8536 tmp &= ~(7 << 13);
8537 tmp |= (5 << 13);
8538 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008539
8540 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8541 tmp &= ~0xFF;
8542 tmp |= 0x1C;
8543 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8544
8545 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8546 tmp &= ~0xFF;
8547 tmp |= 0x1C;
8548 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8549
8550 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8551 tmp &= ~(0xFF << 16);
8552 tmp |= (0x1C << 16);
8553 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8554
8555 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8556 tmp &= ~(0xFF << 16);
8557 tmp |= (0x1C << 16);
8558 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8559
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008560 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8561 tmp |= (1 << 27);
8562 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008563
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008564 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8565 tmp |= (1 << 27);
8566 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008567
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008568 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8569 tmp &= ~(0xF << 28);
8570 tmp |= (4 << 28);
8571 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008572
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008573 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8574 tmp &= ~(0xF << 28);
8575 tmp |= (4 << 28);
8576 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008577}
8578
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008579/* Implements 3 different sequences from BSpec chapter "Display iCLK
8580 * Programming" based on the parameters passed:
8581 * - Sequence to enable CLKOUT_DP
8582 * - Sequence to enable CLKOUT_DP without spread
8583 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8584 */
8585static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8586 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008587{
8588 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008589 uint32_t reg, tmp;
8590
8591 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8592 with_spread = true;
Ville Syrjäläc2699522015-08-27 23:55:59 +03008593 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008594 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008595
Ville Syrjäläa5805162015-05-26 20:42:30 +03008596 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008597
8598 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8599 tmp &= ~SBI_SSCCTL_DISABLE;
8600 tmp |= SBI_SSCCTL_PATHALT;
8601 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8602
8603 udelay(24);
8604
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008605 if (with_spread) {
8606 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8607 tmp &= ~SBI_SSCCTL_PATHALT;
8608 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008609
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008610 if (with_fdi) {
8611 lpt_reset_fdi_mphy(dev_priv);
8612 lpt_program_fdi_mphy(dev_priv);
8613 }
8614 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008615
Ville Syrjäläc2699522015-08-27 23:55:59 +03008616 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008617 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8618 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8619 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008620
Ville Syrjäläa5805162015-05-26 20:42:30 +03008621 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008622}
8623
Paulo Zanoni47701c32013-07-23 11:19:25 -03008624/* Sequence to disable CLKOUT_DP */
8625static void lpt_disable_clkout_dp(struct drm_device *dev)
8626{
8627 struct drm_i915_private *dev_priv = dev->dev_private;
8628 uint32_t reg, tmp;
8629
Ville Syrjäläa5805162015-05-26 20:42:30 +03008630 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008631
Ville Syrjäläc2699522015-08-27 23:55:59 +03008632 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
Paulo Zanoni47701c32013-07-23 11:19:25 -03008633 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8634 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8635 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8636
8637 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8638 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8639 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8640 tmp |= SBI_SSCCTL_PATHALT;
8641 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8642 udelay(32);
8643 }
8644 tmp |= SBI_SSCCTL_DISABLE;
8645 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8646 }
8647
Ville Syrjäläa5805162015-05-26 20:42:30 +03008648 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008649}
8650
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008651#define BEND_IDX(steps) ((50 + (steps)) / 5)
8652
8653static const uint16_t sscdivintphase[] = {
8654 [BEND_IDX( 50)] = 0x3B23,
8655 [BEND_IDX( 45)] = 0x3B23,
8656 [BEND_IDX( 40)] = 0x3C23,
8657 [BEND_IDX( 35)] = 0x3C23,
8658 [BEND_IDX( 30)] = 0x3D23,
8659 [BEND_IDX( 25)] = 0x3D23,
8660 [BEND_IDX( 20)] = 0x3E23,
8661 [BEND_IDX( 15)] = 0x3E23,
8662 [BEND_IDX( 10)] = 0x3F23,
8663 [BEND_IDX( 5)] = 0x3F23,
8664 [BEND_IDX( 0)] = 0x0025,
8665 [BEND_IDX( -5)] = 0x0025,
8666 [BEND_IDX(-10)] = 0x0125,
8667 [BEND_IDX(-15)] = 0x0125,
8668 [BEND_IDX(-20)] = 0x0225,
8669 [BEND_IDX(-25)] = 0x0225,
8670 [BEND_IDX(-30)] = 0x0325,
8671 [BEND_IDX(-35)] = 0x0325,
8672 [BEND_IDX(-40)] = 0x0425,
8673 [BEND_IDX(-45)] = 0x0425,
8674 [BEND_IDX(-50)] = 0x0525,
8675};
8676
8677/*
8678 * Bend CLKOUT_DP
8679 * steps -50 to 50 inclusive, in steps of 5
8680 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
8681 * change in clock period = -(steps / 10) * 5.787 ps
8682 */
8683static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
8684{
8685 uint32_t tmp;
8686 int idx = BEND_IDX(steps);
8687
8688 if (WARN_ON(steps % 5 != 0))
8689 return;
8690
8691 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
8692 return;
8693
8694 mutex_lock(&dev_priv->sb_lock);
8695
8696 if (steps % 10 != 0)
8697 tmp = 0xAAAAAAAB;
8698 else
8699 tmp = 0x00000000;
8700 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8701
8702 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8703 tmp &= 0xffff0000;
8704 tmp |= sscdivintphase[idx];
8705 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8706
8707 mutex_unlock(&dev_priv->sb_lock);
8708}
8709
8710#undef BEND_IDX
8711
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008712static void lpt_init_pch_refclk(struct drm_device *dev)
8713{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008714 struct intel_encoder *encoder;
8715 bool has_vga = false;
8716
Damien Lespiaub2784e12014-08-05 11:29:37 +01008717 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008718 switch (encoder->type) {
8719 case INTEL_OUTPUT_ANALOG:
8720 has_vga = true;
8721 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008722 default:
8723 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008724 }
8725 }
8726
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008727 if (has_vga) {
8728 lpt_bend_clkout_dp(to_i915(dev), 0);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008729 lpt_enable_clkout_dp(dev, true, true);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008730 } else {
Paulo Zanoni47701c32013-07-23 11:19:25 -03008731 lpt_disable_clkout_dp(dev);
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02008732 }
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008733}
8734
Paulo Zanonidde86e22012-12-01 12:04:25 -02008735/*
8736 * Initialize reference clocks when the driver loads
8737 */
8738void intel_init_pch_refclk(struct drm_device *dev)
8739{
8740 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8741 ironlake_init_pch_refclk(dev);
8742 else if (HAS_PCH_LPT(dev))
8743 lpt_init_pch_refclk(dev);
8744}
8745
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008746static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008747{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008748 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008749 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008750 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008751 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008752 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008753 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008754 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008755 bool is_lvds = false;
8756
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008757 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008758 if (connector_state->crtc != crtc_state->base.crtc)
8759 continue;
8760
8761 encoder = to_intel_encoder(connector_state->best_encoder);
8762
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008763 switch (encoder->type) {
8764 case INTEL_OUTPUT_LVDS:
8765 is_lvds = true;
8766 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008767 default:
8768 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008769 }
8770 num_connectors++;
8771 }
8772
8773 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008774 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008775 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008776 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008777 }
8778
8779 return 120000;
8780}
8781
Daniel Vetter6ff93602013-04-19 11:24:36 +02008782static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008783{
8784 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8785 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8786 int pipe = intel_crtc->pipe;
8787 uint32_t val;
8788
Daniel Vetter78114072013-06-13 00:54:57 +02008789 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008790
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008791 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008792 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008793 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008794 break;
8795 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008796 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008797 break;
8798 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008799 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008800 break;
8801 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008802 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008803 break;
8804 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008805 /* Case prevented by intel_choose_pipe_bpp_dither. */
8806 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008807 }
8808
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008809 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008810 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8811
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008812 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008813 val |= PIPECONF_INTERLACED_ILK;
8814 else
8815 val |= PIPECONF_PROGRESSIVE;
8816
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008817 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008818 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008819
Paulo Zanonic8203562012-09-12 10:06:29 -03008820 I915_WRITE(PIPECONF(pipe), val);
8821 POSTING_READ(PIPECONF(pipe));
8822}
8823
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008824/*
8825 * Set up the pipe CSC unit.
8826 *
8827 * Currently only full range RGB to limited range RGB conversion
8828 * is supported, but eventually this should handle various
8829 * RGB<->YCbCr scenarios as well.
8830 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008831static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008832{
8833 struct drm_device *dev = crtc->dev;
8834 struct drm_i915_private *dev_priv = dev->dev_private;
8835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8836 int pipe = intel_crtc->pipe;
8837 uint16_t coeff = 0x7800; /* 1.0 */
8838
8839 /*
8840 * TODO: Check what kind of values actually come out of the pipe
8841 * with these coeff/postoff values and adjust to get the best
8842 * accuracy. Perhaps we even need to take the bpc value into
8843 * consideration.
8844 */
8845
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008846 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008847 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8848
8849 /*
8850 * GY/GU and RY/RU should be the other way around according
8851 * to BSpec, but reality doesn't agree. Just set them up in
8852 * a way that results in the correct picture.
8853 */
8854 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8855 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8856
8857 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8858 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8859
8860 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8861 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8862
8863 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8864 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8865 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8866
8867 if (INTEL_INFO(dev)->gen > 6) {
8868 uint16_t postoff = 0;
8869
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008870 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008871 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008872
8873 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8874 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8875 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8876
8877 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8878 } else {
8879 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8880
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008881 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008882 mode |= CSC_BLACK_SCREEN_OFFSET;
8883
8884 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8885 }
8886}
8887
Daniel Vetter6ff93602013-04-19 11:24:36 +02008888static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008889{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008890 struct drm_device *dev = crtc->dev;
8891 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008893 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008894 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008895 uint32_t val;
8896
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008897 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008898
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008899 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008900 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8901
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008902 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008903 val |= PIPECONF_INTERLACED_ILK;
8904 else
8905 val |= PIPECONF_PROGRESSIVE;
8906
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008907 I915_WRITE(PIPECONF(cpu_transcoder), val);
8908 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008909
8910 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8911 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008912
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308913 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008914 val = 0;
8915
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008916 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008917 case 18:
8918 val |= PIPEMISC_DITHER_6_BPC;
8919 break;
8920 case 24:
8921 val |= PIPEMISC_DITHER_8_BPC;
8922 break;
8923 case 30:
8924 val |= PIPEMISC_DITHER_10_BPC;
8925 break;
8926 case 36:
8927 val |= PIPEMISC_DITHER_12_BPC;
8928 break;
8929 default:
8930 /* Case prevented by pipe_config_set_bpp. */
8931 BUG();
8932 }
8933
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008934 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008935 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8936
8937 I915_WRITE(PIPEMISC(pipe), val);
8938 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008939}
8940
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008941static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008942 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008943 intel_clock_t *clock,
8944 bool *has_reduced_clock,
8945 intel_clock_t *reduced_clock)
8946{
8947 struct drm_device *dev = crtc->dev;
8948 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008949 int refclk;
8950 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008951 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008952
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008953 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008954
8955 /*
8956 * Returns a set of divisors for the desired target clock with the given
8957 * refclk, or FALSE. The returned values represent the clock equation:
8958 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8959 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008960 limit = intel_limit(crtc_state, refclk);
8961 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008962 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008963 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008964 if (!ret)
8965 return false;
8966
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008967 return true;
8968}
8969
Paulo Zanonid4b19312012-11-29 11:29:32 -02008970int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8971{
8972 /*
8973 * Account for spread spectrum to avoid
8974 * oversubscribing the link. Max center spread
8975 * is 2.5%; use 5% for safety's sake.
8976 */
8977 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008978 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008979}
8980
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008981static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008982{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008983 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008984}
8985
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008986static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008987 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008988 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008989 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008990{
8991 struct drm_crtc *crtc = &intel_crtc->base;
8992 struct drm_device *dev = crtc->dev;
8993 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008994 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008995 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008996 struct drm_connector_state *connector_state;
8997 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008998 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008999 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02009000 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009001
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03009002 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02009003 if (connector_state->crtc != crtc_state->base.crtc)
9004 continue;
9005
9006 encoder = to_intel_encoder(connector_state->best_encoder);
9007
9008 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009009 case INTEL_OUTPUT_LVDS:
9010 is_lvds = true;
9011 break;
9012 case INTEL_OUTPUT_SDVO:
9013 case INTEL_OUTPUT_HDMI:
9014 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009015 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02009016 default:
9017 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009018 }
9019
9020 num_connectors++;
9021 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009022
Chris Wilsonc1858122010-12-03 21:35:48 +00009023 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07009024 factor = 21;
9025 if (is_lvds) {
9026 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009027 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02009028 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07009029 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009030 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07009031 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00009032
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009033 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02009034 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00009035
Daniel Vetter9a7c7892013-04-04 22:20:34 +02009036 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
9037 *fp2 |= FP_CB_TUNE;
9038
Chris Wilson5eddb702010-09-11 13:48:45 +01009039 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08009040
Eric Anholta07d6782011-03-30 13:01:08 -07009041 if (is_lvds)
9042 dpll |= DPLLB_MODE_LVDS;
9043 else
9044 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009045
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009046 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02009047 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02009048
9049 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02009050 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009051 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02009052 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08009053
Eric Anholta07d6782011-03-30 13:01:08 -07009054 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009055 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009056 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009057 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07009058
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009059 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07009060 case 5:
9061 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
9062 break;
9063 case 7:
9064 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
9065 break;
9066 case 10:
9067 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
9068 break;
9069 case 14:
9070 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
9071 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08009072 }
9073
Daniel Vetterb4c09f32013-04-30 14:01:42 +02009074 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05009075 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08009076 else
9077 dpll |= PLL_REF_INPUT_DREFCLK;
9078
Daniel Vetter959e16d2013-06-05 13:34:21 +02009079 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03009080}
9081
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009082static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
9083 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08009084{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009085 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009086 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009087 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03009088 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01009089 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009090 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009091
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03009092 memset(&crtc_state->dpll_hw_state, 0,
9093 sizeof(crtc_state->dpll_hw_state));
9094
Ville Syrjälä7905df22015-11-25 16:35:30 +02009095 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08009096
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009097 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
9098 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
9099
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009100 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03009101 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009102 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009103 DRM_ERROR("Couldn't find PLL settings for mode!\n");
9104 return -EINVAL;
9105 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01009106 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009107 if (!crtc_state->clock_set) {
9108 crtc_state->dpll.n = clock.n;
9109 crtc_state->dpll.m1 = clock.m1;
9110 crtc_state->dpll.m2 = clock.m2;
9111 crtc_state->dpll.p1 = clock.p1;
9112 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01009113 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009114
Paulo Zanoni5dc52982012-10-05 12:05:56 -03009115 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009116 if (crtc_state->has_pch_encoder) {
9117 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009118 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02009119 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009120
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009121 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02009122 &fp, &reduced_clock,
9123 has_reduced_clock ? &fp2 : NULL);
9124
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009125 crtc_state->dpll_hw_state.dpll = dpll;
9126 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009127 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009128 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009129 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009130 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02009131
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009132 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009133 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03009134 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009135 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07009136 return -EINVAL;
9137 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02009138 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009139
Rodrigo Viviab585de2015-03-24 12:40:09 -07009140 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009141 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02009142 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009143 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02009144
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009145 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009146}
9147
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009148static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9149 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02009150{
9151 struct drm_device *dev = crtc->base.dev;
9152 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009153 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02009154
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009155 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9156 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9157 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9158 & ~TU_SIZE_MASK;
9159 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9160 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9161 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9162}
9163
9164static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9165 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009166 struct intel_link_m_n *m_n,
9167 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009168{
9169 struct drm_device *dev = crtc->base.dev;
9170 struct drm_i915_private *dev_priv = dev->dev_private;
9171 enum pipe pipe = crtc->pipe;
9172
9173 if (INTEL_INFO(dev)->gen >= 5) {
9174 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9175 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9176 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9177 & ~TU_SIZE_MASK;
9178 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9179 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9180 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009181 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9182 * gen < 8) and if DRRS is supported (to make sure the
9183 * registers are not unnecessarily read).
9184 */
9185 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009186 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009187 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9188 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9189 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9190 & ~TU_SIZE_MASK;
9191 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9192 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9193 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9194 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009195 } else {
9196 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9197 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9198 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9199 & ~TU_SIZE_MASK;
9200 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9201 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9202 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9203 }
9204}
9205
9206void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009207 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009208{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02009209 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009210 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9211 else
9212 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009213 &pipe_config->dp_m_n,
9214 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009215}
9216
Daniel Vetter72419202013-04-04 13:28:53 +02009217static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009218 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02009219{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009220 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009221 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02009222}
9223
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009224static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009225 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009226{
9227 struct drm_device *dev = crtc->base.dev;
9228 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07009229 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9230 uint32_t ps_ctrl = 0;
9231 int id = -1;
9232 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009233
Chandra Kondurua1b22782015-04-07 15:28:45 -07009234 /* find scaler attached to this pipe */
9235 for (i = 0; i < crtc->num_scalers; i++) {
9236 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9237 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9238 id = i;
9239 pipe_config->pch_pfit.enabled = true;
9240 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9241 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9242 break;
9243 }
9244 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009245
Chandra Kondurua1b22782015-04-07 15:28:45 -07009246 scaler_state->scaler_id = id;
9247 if (id >= 0) {
9248 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9249 } else {
9250 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009251 }
9252}
9253
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009254static void
9255skylake_get_initial_plane_config(struct intel_crtc *crtc,
9256 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009257{
9258 struct drm_device *dev = crtc->base.dev;
9259 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00009260 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009261 int pipe = crtc->pipe;
9262 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009263 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009264 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009265 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009266
Damien Lespiaud9806c92015-01-21 14:07:19 +00009267 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009268 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009269 DRM_DEBUG_KMS("failed to alloc fb\n");
9270 return;
9271 }
9272
Damien Lespiau1b842c82015-01-21 13:50:54 +00009273 fb = &intel_fb->base;
9274
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009275 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009276 if (!(val & PLANE_CTL_ENABLE))
9277 goto error;
9278
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009279 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9280 fourcc = skl_format_to_fourcc(pixel_format,
9281 val & PLANE_CTL_ORDER_RGBX,
9282 val & PLANE_CTL_ALPHA_MASK);
9283 fb->pixel_format = fourcc;
9284 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9285
Damien Lespiau40f46282015-02-27 11:15:21 +00009286 tiling = val & PLANE_CTL_TILED_MASK;
9287 switch (tiling) {
9288 case PLANE_CTL_TILED_LINEAR:
9289 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9290 break;
9291 case PLANE_CTL_TILED_X:
9292 plane_config->tiling = I915_TILING_X;
9293 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9294 break;
9295 case PLANE_CTL_TILED_Y:
9296 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9297 break;
9298 case PLANE_CTL_TILED_YF:
9299 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9300 break;
9301 default:
9302 MISSING_CASE(tiling);
9303 goto error;
9304 }
9305
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009306 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9307 plane_config->base = base;
9308
9309 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9310
9311 val = I915_READ(PLANE_SIZE(pipe, 0));
9312 fb->height = ((val >> 16) & 0xfff) + 1;
9313 fb->width = ((val >> 0) & 0x1fff) + 1;
9314
9315 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009316 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9317 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009318 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9319
9320 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009321 fb->pixel_format,
9322 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009323
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009324 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009325
9326 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9327 pipe_name(pipe), fb->width, fb->height,
9328 fb->bits_per_pixel, base, fb->pitches[0],
9329 plane_config->size);
9330
Damien Lespiau2d140302015-02-05 17:22:18 +00009331 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009332 return;
9333
9334error:
9335 kfree(fb);
9336}
9337
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009338static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009339 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009340{
9341 struct drm_device *dev = crtc->base.dev;
9342 struct drm_i915_private *dev_priv = dev->dev_private;
9343 uint32_t tmp;
9344
9345 tmp = I915_READ(PF_CTL(crtc->pipe));
9346
9347 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009348 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009349 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9350 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009351
9352 /* We currently do not free assignements of panel fitters on
9353 * ivb/hsw (since we don't use the higher upscaling modes which
9354 * differentiates them) so just WARN about this case for now. */
9355 if (IS_GEN7(dev)) {
9356 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9357 PF_PIPE_SEL_IVB(crtc->pipe));
9358 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009359 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009360}
9361
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009362static void
9363ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9364 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009365{
9366 struct drm_device *dev = crtc->base.dev;
9367 struct drm_i915_private *dev_priv = dev->dev_private;
9368 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009369 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009370 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009371 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009372 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009373 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009374
Damien Lespiau42a7b082015-02-05 19:35:13 +00009375 val = I915_READ(DSPCNTR(pipe));
9376 if (!(val & DISPLAY_PLANE_ENABLE))
9377 return;
9378
Damien Lespiaud9806c92015-01-21 14:07:19 +00009379 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009380 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009381 DRM_DEBUG_KMS("failed to alloc fb\n");
9382 return;
9383 }
9384
Damien Lespiau1b842c82015-01-21 13:50:54 +00009385 fb = &intel_fb->base;
9386
Daniel Vetter18c52472015-02-10 17:16:09 +00009387 if (INTEL_INFO(dev)->gen >= 4) {
9388 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009389 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009390 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9391 }
9392 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009393
9394 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009395 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009396 fb->pixel_format = fourcc;
9397 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009398
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009399 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009400 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009401 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009402 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009403 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009404 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009405 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009406 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009407 }
9408 plane_config->base = base;
9409
9410 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009411 fb->width = ((val >> 16) & 0xfff) + 1;
9412 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009413
9414 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009415 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009416
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009417 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009418 fb->pixel_format,
9419 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009420
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009421 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009422
Damien Lespiau2844a922015-01-20 12:51:48 +00009423 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9424 pipe_name(pipe), fb->width, fb->height,
9425 fb->bits_per_pixel, base, fb->pitches[0],
9426 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009427
Damien Lespiau2d140302015-02-05 17:22:18 +00009428 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009429}
9430
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009431static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009432 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009433{
9434 struct drm_device *dev = crtc->base.dev;
9435 struct drm_i915_private *dev_priv = dev->dev_private;
9436 uint32_t tmp;
9437
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009438 if (!intel_display_power_is_enabled(dev_priv,
9439 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009440 return false;
9441
Daniel Vettere143a212013-07-04 12:01:15 +02009442 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009443 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009444
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009445 tmp = I915_READ(PIPECONF(crtc->pipe));
9446 if (!(tmp & PIPECONF_ENABLE))
9447 return false;
9448
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009449 switch (tmp & PIPECONF_BPC_MASK) {
9450 case PIPECONF_6BPC:
9451 pipe_config->pipe_bpp = 18;
9452 break;
9453 case PIPECONF_8BPC:
9454 pipe_config->pipe_bpp = 24;
9455 break;
9456 case PIPECONF_10BPC:
9457 pipe_config->pipe_bpp = 30;
9458 break;
9459 case PIPECONF_12BPC:
9460 pipe_config->pipe_bpp = 36;
9461 break;
9462 default:
9463 break;
9464 }
9465
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009466 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9467 pipe_config->limited_color_range = true;
9468
Daniel Vetterab9412b2013-05-03 11:49:46 +02009469 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009470 struct intel_shared_dpll *pll;
9471
Daniel Vetter88adfff2013-03-28 10:42:01 +01009472 pipe_config->has_pch_encoder = true;
9473
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009474 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9475 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9476 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009477
9478 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009479
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009480 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009481 pipe_config->shared_dpll =
9482 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009483 } else {
9484 tmp = I915_READ(PCH_DPLL_SEL);
9485 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9486 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9487 else
9488 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9489 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009490
9491 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9492
9493 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9494 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009495
9496 tmp = pipe_config->dpll_hw_state.dpll;
9497 pipe_config->pixel_multiplier =
9498 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9499 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009500
9501 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009502 } else {
9503 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009504 }
9505
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009506 intel_get_pipe_timings(crtc, pipe_config);
9507
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009508 ironlake_get_pfit_config(crtc, pipe_config);
9509
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009510 return true;
9511}
9512
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009513static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9514{
9515 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009516 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009517
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009518 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009519 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009520 pipe_name(crtc->pipe));
9521
Rob Clarke2c719b2014-12-15 13:56:32 -05009522 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9523 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
Ville Syrjälä01403de2015-09-18 20:03:33 +03009524 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9525 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009526 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9527 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009528 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009529 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009530 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009531 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009532 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009533 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009534 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009535 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009536 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009537
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009538 /*
9539 * In theory we can still leave IRQs enabled, as long as only the HPD
9540 * interrupts remain enabled. We used to check for that, but since it's
9541 * gen-specific and since we only disable LCPLL after we fully disable
9542 * the interrupts, the check below should be enough.
9543 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009544 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009545}
9546
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009547static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9548{
9549 struct drm_device *dev = dev_priv->dev;
9550
9551 if (IS_HASWELL(dev))
9552 return I915_READ(D_COMP_HSW);
9553 else
9554 return I915_READ(D_COMP_BDW);
9555}
9556
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009557static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9558{
9559 struct drm_device *dev = dev_priv->dev;
9560
9561 if (IS_HASWELL(dev)) {
9562 mutex_lock(&dev_priv->rps.hw_lock);
9563 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9564 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009565 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009566 mutex_unlock(&dev_priv->rps.hw_lock);
9567 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009568 I915_WRITE(D_COMP_BDW, val);
9569 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009570 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009571}
9572
9573/*
9574 * This function implements pieces of two sequences from BSpec:
9575 * - Sequence for display software to disable LCPLL
9576 * - Sequence for display software to allow package C8+
9577 * The steps implemented here are just the steps that actually touch the LCPLL
9578 * register. Callers should take care of disabling all the display engine
9579 * functions, doing the mode unset, fixing interrupts, etc.
9580 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009581static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9582 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009583{
9584 uint32_t val;
9585
9586 assert_can_disable_lcpll(dev_priv);
9587
9588 val = I915_READ(LCPLL_CTL);
9589
9590 if (switch_to_fclk) {
9591 val |= LCPLL_CD_SOURCE_FCLK;
9592 I915_WRITE(LCPLL_CTL, val);
9593
9594 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9595 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9596 DRM_ERROR("Switching to FCLK failed\n");
9597
9598 val = I915_READ(LCPLL_CTL);
9599 }
9600
9601 val |= LCPLL_PLL_DISABLE;
9602 I915_WRITE(LCPLL_CTL, val);
9603 POSTING_READ(LCPLL_CTL);
9604
9605 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9606 DRM_ERROR("LCPLL still locked\n");
9607
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009608 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009609 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009610 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009611 ndelay(100);
9612
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009613 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9614 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009615 DRM_ERROR("D_COMP RCOMP still in progress\n");
9616
9617 if (allow_power_down) {
9618 val = I915_READ(LCPLL_CTL);
9619 val |= LCPLL_POWER_DOWN_ALLOW;
9620 I915_WRITE(LCPLL_CTL, val);
9621 POSTING_READ(LCPLL_CTL);
9622 }
9623}
9624
9625/*
9626 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9627 * source.
9628 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009629static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009630{
9631 uint32_t val;
9632
9633 val = I915_READ(LCPLL_CTL);
9634
9635 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9636 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9637 return;
9638
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009639 /*
9640 * Make sure we're not on PC8 state before disabling PC8, otherwise
9641 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009642 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009643 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009644
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009645 if (val & LCPLL_POWER_DOWN_ALLOW) {
9646 val &= ~LCPLL_POWER_DOWN_ALLOW;
9647 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009648 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009649 }
9650
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009651 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009652 val |= D_COMP_COMP_FORCE;
9653 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009654 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009655
9656 val = I915_READ(LCPLL_CTL);
9657 val &= ~LCPLL_PLL_DISABLE;
9658 I915_WRITE(LCPLL_CTL, val);
9659
9660 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9661 DRM_ERROR("LCPLL not locked yet\n");
9662
9663 if (val & LCPLL_CD_SOURCE_FCLK) {
9664 val = I915_READ(LCPLL_CTL);
9665 val &= ~LCPLL_CD_SOURCE_FCLK;
9666 I915_WRITE(LCPLL_CTL, val);
9667
9668 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9669 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9670 DRM_ERROR("Switching back to LCPLL failed\n");
9671 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009672
Mika Kuoppala59bad942015-01-16 11:34:40 +02009673 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009674 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009675}
9676
Paulo Zanoni765dab672014-03-07 20:08:18 -03009677/*
9678 * Package states C8 and deeper are really deep PC states that can only be
9679 * reached when all the devices on the system allow it, so even if the graphics
9680 * device allows PC8+, it doesn't mean the system will actually get to these
9681 * states. Our driver only allows PC8+ when going into runtime PM.
9682 *
9683 * The requirements for PC8+ are that all the outputs are disabled, the power
9684 * well is disabled and most interrupts are disabled, and these are also
9685 * requirements for runtime PM. When these conditions are met, we manually do
9686 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9687 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9688 * hang the machine.
9689 *
9690 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9691 * the state of some registers, so when we come back from PC8+ we need to
9692 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9693 * need to take care of the registers kept by RC6. Notice that this happens even
9694 * if we don't put the device in PCI D3 state (which is what currently happens
9695 * because of the runtime PM support).
9696 *
9697 * For more, read "Display Sequences for Package C8" on the hardware
9698 * documentation.
9699 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009700void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009701{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009702 struct drm_device *dev = dev_priv->dev;
9703 uint32_t val;
9704
Paulo Zanonic67a4702013-08-19 13:18:09 -03009705 DRM_DEBUG_KMS("Enabling package C8+\n");
9706
Ville Syrjäläc2699522015-08-27 23:55:59 +03009707 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009708 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9709 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9710 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9711 }
9712
9713 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009714 hsw_disable_lcpll(dev_priv, true, true);
9715}
9716
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009717void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009718{
9719 struct drm_device *dev = dev_priv->dev;
9720 uint32_t val;
9721
Paulo Zanonic67a4702013-08-19 13:18:09 -03009722 DRM_DEBUG_KMS("Disabling package C8+\n");
9723
9724 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009725 lpt_init_pch_refclk(dev);
9726
Ville Syrjäläc2699522015-08-27 23:55:59 +03009727 if (HAS_PCH_LPT_LP(dev)) {
Paulo Zanonic67a4702013-08-19 13:18:09 -03009728 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9729 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9730 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9731 }
9732
9733 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009734}
9735
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009736static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309737{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009738 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009739 struct intel_atomic_state *old_intel_state =
9740 to_intel_atomic_state(old_state);
9741 unsigned int req_cdclk = old_intel_state->dev_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309742
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009743 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309744}
9745
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009746/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009747static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009748{
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009749 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
9750 struct drm_i915_private *dev_priv = state->dev->dev_private;
9751 struct drm_crtc *crtc;
9752 struct drm_crtc_state *cstate;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009753 struct intel_crtc_state *crtc_state;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009754 unsigned max_pixel_rate = 0, i;
9755 enum pipe pipe;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009756
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009757 memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
9758 sizeof(intel_state->min_pixclk));
9759
9760 for_each_crtc_in_state(state, crtc, cstate, i) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009761 int pixel_rate;
9762
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009763 crtc_state = to_intel_crtc_state(cstate);
9764 if (!crtc_state->base.enable) {
9765 intel_state->min_pixclk[i] = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009766 continue;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009767 }
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009768
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009769 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009770
9771 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009772 if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009773 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9774
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009775 intel_state->min_pixclk[i] = pixel_rate;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009776 }
9777
Maarten Lankhorst565602d2015-12-10 12:33:57 +01009778 if (!intel_state->active_crtcs)
9779 return 0;
9780
9781 for_each_pipe(dev_priv, pipe)
9782 max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
9783
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009784 return max_pixel_rate;
9785}
9786
9787static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9788{
9789 struct drm_i915_private *dev_priv = dev->dev_private;
9790 uint32_t val, data;
9791 int ret;
9792
9793 if (WARN((I915_READ(LCPLL_CTL) &
9794 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9795 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9796 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9797 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9798 "trying to change cdclk frequency with cdclk not enabled\n"))
9799 return;
9800
9801 mutex_lock(&dev_priv->rps.hw_lock);
9802 ret = sandybridge_pcode_write(dev_priv,
9803 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9804 mutex_unlock(&dev_priv->rps.hw_lock);
9805 if (ret) {
9806 DRM_ERROR("failed to inform pcode about cdclk change\n");
9807 return;
9808 }
9809
9810 val = I915_READ(LCPLL_CTL);
9811 val |= LCPLL_CD_SOURCE_FCLK;
9812 I915_WRITE(LCPLL_CTL, val);
9813
9814 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9815 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9816 DRM_ERROR("Switching to FCLK failed\n");
9817
9818 val = I915_READ(LCPLL_CTL);
9819 val &= ~LCPLL_CLK_FREQ_MASK;
9820
9821 switch (cdclk) {
9822 case 450000:
9823 val |= LCPLL_CLK_FREQ_450;
9824 data = 0;
9825 break;
9826 case 540000:
9827 val |= LCPLL_CLK_FREQ_54O_BDW;
9828 data = 1;
9829 break;
9830 case 337500:
9831 val |= LCPLL_CLK_FREQ_337_5_BDW;
9832 data = 2;
9833 break;
9834 case 675000:
9835 val |= LCPLL_CLK_FREQ_675_BDW;
9836 data = 3;
9837 break;
9838 default:
9839 WARN(1, "invalid cdclk frequency\n");
9840 return;
9841 }
9842
9843 I915_WRITE(LCPLL_CTL, val);
9844
9845 val = I915_READ(LCPLL_CTL);
9846 val &= ~LCPLL_CD_SOURCE_FCLK;
9847 I915_WRITE(LCPLL_CTL, val);
9848
9849 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9850 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9851 DRM_ERROR("Switching back to LCPLL failed\n");
9852
9853 mutex_lock(&dev_priv->rps.hw_lock);
9854 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9855 mutex_unlock(&dev_priv->rps.hw_lock);
9856
9857 intel_update_cdclk(dev);
9858
9859 WARN(cdclk != dev_priv->cdclk_freq,
9860 "cdclk requested %d kHz but got %d kHz\n",
9861 cdclk, dev_priv->cdclk_freq);
9862}
9863
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009864static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009865{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009866 struct drm_i915_private *dev_priv = to_i915(state->dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009867 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009868 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009869 int cdclk;
9870
9871 /*
9872 * FIXME should also account for plane ratio
9873 * once 64bpp pixel formats are supported.
9874 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009875 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009876 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009877 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009878 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009879 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009880 cdclk = 450000;
9881 else
9882 cdclk = 337500;
9883
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009884 if (cdclk > dev_priv->max_cdclk_freq) {
Maarten Lankhorst63ba5342015-11-24 11:29:03 +01009885 DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9886 cdclk, dev_priv->max_cdclk_freq);
9887 return -EINVAL;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009888 }
9889
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009890 intel_state->cdclk = intel_state->dev_cdclk = cdclk;
9891 if (!intel_state->active_crtcs)
9892 intel_state->dev_cdclk = 337500;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009893
9894 return 0;
9895}
9896
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009897static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009898{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009899 struct drm_device *dev = old_state->dev;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01009900 struct intel_atomic_state *old_intel_state =
9901 to_intel_atomic_state(old_state);
9902 unsigned req_cdclk = old_intel_state->dev_cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009903
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009904 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009905}
9906
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009907static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9908 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009909{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009910 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009911 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009912
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009913 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009914
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009915 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009916}
9917
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309918static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9919 enum port port,
9920 struct intel_crtc_state *pipe_config)
9921{
9922 switch (port) {
9923 case PORT_A:
9924 pipe_config->ddi_pll_sel = SKL_DPLL0;
9925 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9926 break;
9927 case PORT_B:
9928 pipe_config->ddi_pll_sel = SKL_DPLL1;
9929 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9930 break;
9931 case PORT_C:
9932 pipe_config->ddi_pll_sel = SKL_DPLL2;
9933 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9934 break;
9935 default:
9936 DRM_ERROR("Incorrect port type\n");
9937 }
9938}
9939
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009940static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9941 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009942 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009943{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009944 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009945
9946 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9947 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9948
9949 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009950 case SKL_DPLL0:
9951 /*
9952 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9953 * of the shared DPLL framework and thus needs to be read out
9954 * separately
9955 */
9956 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9957 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9958 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009959 case SKL_DPLL1:
9960 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9961 break;
9962 case SKL_DPLL2:
9963 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9964 break;
9965 case SKL_DPLL3:
9966 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9967 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009968 }
9969}
9970
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009971static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9972 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009973 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009974{
9975 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9976
9977 switch (pipe_config->ddi_pll_sel) {
9978 case PORT_CLK_SEL_WRPLL1:
9979 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9980 break;
9981 case PORT_CLK_SEL_WRPLL2:
9982 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9983 break;
Maarten Lankhorst00490c22015-11-16 14:42:12 +01009984 case PORT_CLK_SEL_SPLL:
9985 pipe_config->shared_dpll = DPLL_ID_SPLL;
Ville Syrjälä79bd23d2015-12-01 23:32:07 +02009986 break;
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009987 }
9988}
9989
Daniel Vetter26804af2014-06-25 22:01:55 +03009990static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009991 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009992{
9993 struct drm_device *dev = crtc->base.dev;
9994 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009995 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009996 enum port port;
9997 uint32_t tmp;
9998
9999 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
10000
10001 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
10002
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070010003 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010004 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +053010005 else if (IS_BROXTON(dev))
10006 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +000010007 else
10008 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +030010009
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010010 if (pipe_config->shared_dpll >= 0) {
10011 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
10012
10013 WARN_ON(!pll->get_hw_state(dev_priv, pll,
10014 &pipe_config->dpll_hw_state));
10015 }
10016
Daniel Vetter26804af2014-06-25 22:01:55 +030010017 /*
10018 * Haswell has only FDI/PCH transcoder A. It is which is connected to
10019 * DDI E. So just check whether this pipe is wired to DDI E and whether
10020 * the PCH transcoder is on.
10021 */
Damien Lespiauca370452013-12-03 13:56:24 +000010022 if (INTEL_INFO(dev)->gen < 9 &&
10023 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +030010024 pipe_config->has_pch_encoder = true;
10025
10026 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
10027 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
10028 FDI_DP_PORT_WIDTH_SHIFT) + 1;
10029
10030 ironlake_get_fdi_m_n_config(crtc, pipe_config);
10031 }
10032}
10033
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010034static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010035 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010036{
10037 struct drm_device *dev = crtc->base.dev;
10038 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010039 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010040 uint32_t tmp;
10041
Daniel Vetterf458ebb2014-09-30 10:56:39 +020010042 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +020010043 POWER_DOMAIN_PIPE(crtc->pipe)))
10044 return false;
10045
Daniel Vettere143a212013-07-04 12:01:15 +020010046 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010047 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
10048
Daniel Vettereccb1402013-05-22 00:50:22 +020010049 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
10050 if (tmp & TRANS_DDI_FUNC_ENABLE) {
10051 enum pipe trans_edp_pipe;
10052 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
10053 default:
10054 WARN(1, "unknown pipe linked to edp transcoder\n");
10055 case TRANS_DDI_EDP_INPUT_A_ONOFF:
10056 case TRANS_DDI_EDP_INPUT_A_ON:
10057 trans_edp_pipe = PIPE_A;
10058 break;
10059 case TRANS_DDI_EDP_INPUT_B_ONOFF:
10060 trans_edp_pipe = PIPE_B;
10061 break;
10062 case TRANS_DDI_EDP_INPUT_C_ONOFF:
10063 trans_edp_pipe = PIPE_C;
10064 break;
10065 }
10066
10067 if (trans_edp_pipe == crtc->pipe)
10068 pipe_config->cpu_transcoder = TRANSCODER_EDP;
10069 }
10070
Daniel Vetterf458ebb2014-09-30 10:56:39 +020010071 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +020010072 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -030010073 return false;
10074
Daniel Vettereccb1402013-05-22 00:50:22 +020010075 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010076 if (!(tmp & PIPECONF_ENABLE))
10077 return false;
10078
Daniel Vetter26804af2014-06-25 22:01:55 +030010079 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010080
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010081 intel_get_pipe_timings(crtc, pipe_config);
10082
Chandra Kondurua1b22782015-04-07 15:28:45 -070010083 if (INTEL_INFO(dev)->gen >= 9) {
10084 skl_init_scalers(dev, crtc, pipe_config);
10085 }
10086
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010087 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -070010088
10089 if (INTEL_INFO(dev)->gen >= 9) {
10090 pipe_config->scaler_state.scaler_id = -1;
10091 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
10092 }
10093
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010094 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010095 if (INTEL_INFO(dev)->gen >= 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010096 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -080010097 else
Rodrigo Vivi1c132b42015-09-02 15:19:26 -070010098 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesbd2e2442014-11-13 17:51:47 +000010099 }
Daniel Vetter88adfff2013-03-28 10:42:01 +010010100
Jesse Barnese59150d2014-01-07 13:30:45 -080010101 if (IS_HASWELL(dev))
10102 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10103 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010104
Clint Taylorebb69c92014-09-30 10:30:22 -070010105 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10106 pipe_config->pixel_multiplier =
10107 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10108 } else {
10109 pipe_config->pixel_multiplier = 1;
10110 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010111
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010112 return true;
10113}
10114
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010115static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
10116 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010117{
10118 struct drm_device *dev = crtc->dev;
10119 struct drm_i915_private *dev_priv = dev->dev_private;
10120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +030010121 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010122
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010123 if (plane_state && plane_state->visible) {
10124 unsigned int width = plane_state->base.crtc_w;
10125 unsigned int height = plane_state->base.crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +030010126 unsigned int stride = roundup_pow_of_two(width) * 4;
10127
10128 switch (stride) {
10129 default:
10130 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10131 width, stride);
10132 stride = 256;
10133 /* fallthrough */
10134 case 256:
10135 case 512:
10136 case 1024:
10137 case 2048:
10138 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010139 }
10140
Ville Syrjälädc41c152014-08-13 11:57:05 +030010141 cntl |= CURSOR_ENABLE |
10142 CURSOR_GAMMA_ENABLE |
10143 CURSOR_FORMAT_ARGB |
10144 CURSOR_STRIDE(stride);
10145
10146 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010147 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010148
Ville Syrjälädc41c152014-08-13 11:57:05 +030010149 if (intel_crtc->cursor_cntl != 0 &&
10150 (intel_crtc->cursor_base != base ||
10151 intel_crtc->cursor_size != size ||
10152 intel_crtc->cursor_cntl != cntl)) {
10153 /* On these chipsets we can only modify the base/size/stride
10154 * whilst the cursor is disabled.
10155 */
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010156 I915_WRITE(CURCNTR(PIPE_A), 0);
10157 POSTING_READ(CURCNTR(PIPE_A));
Ville Syrjälädc41c152014-08-13 11:57:05 +030010158 intel_crtc->cursor_cntl = 0;
10159 }
10160
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010161 if (intel_crtc->cursor_base != base) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010162 I915_WRITE(CURBASE(PIPE_A), base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010163 intel_crtc->cursor_base = base;
10164 }
Ville Syrjälädc41c152014-08-13 11:57:05 +030010165
10166 if (intel_crtc->cursor_size != size) {
10167 I915_WRITE(CURSIZE, size);
10168 intel_crtc->cursor_size = size;
10169 }
10170
Chris Wilson4b0e3332014-05-30 16:35:26 +030010171 if (intel_crtc->cursor_cntl != cntl) {
Ville Syrjälä0b87c242015-09-22 19:47:51 +030010172 I915_WRITE(CURCNTR(PIPE_A), cntl);
10173 POSTING_READ(CURCNTR(PIPE_A));
Chris Wilson4b0e3332014-05-30 16:35:26 +030010174 intel_crtc->cursor_cntl = cntl;
10175 }
Chris Wilson560b85b2010-08-07 11:01:38 +010010176}
10177
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010178static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
10179 const struct intel_plane_state *plane_state)
Chris Wilson560b85b2010-08-07 11:01:38 +010010180{
10181 struct drm_device *dev = crtc->dev;
10182 struct drm_i915_private *dev_priv = dev->dev_private;
10183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10184 int pipe = intel_crtc->pipe;
Ville Syrjälä663f3122015-12-14 13:16:48 +020010185 uint32_t cntl = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +010010186
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010187 if (plane_state && plane_state->visible) {
Chris Wilson4b0e3332014-05-30 16:35:26 +030010188 cntl = MCURSOR_GAMMA_ENABLE;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010189 switch (plane_state->base.crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010190 case 64:
10191 cntl |= CURSOR_MODE_64_ARGB_AX;
10192 break;
10193 case 128:
10194 cntl |= CURSOR_MODE_128_ARGB_AX;
10195 break;
10196 case 256:
10197 cntl |= CURSOR_MODE_256_ARGB_AX;
10198 break;
10199 default:
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010200 MISSING_CASE(plane_state->base.crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +053010201 return;
Chris Wilson560b85b2010-08-07 11:01:38 +010010202 }
Chris Wilson4b0e3332014-05-30 16:35:26 +030010203 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010204
Bob Paauwefc6f93b2015-08-31 14:03:30 -070010205 if (HAS_DDI(dev))
Ville Syrjälä47bf17a2014-09-12 20:53:33 +030010206 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson4b0e3332014-05-30 16:35:26 +030010207
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010208 if (plane_state->base.rotation == BIT(DRM_ROTATE_180))
10209 cntl |= CURSOR_ROTATE_180;
10210 }
Ville Syrjälä4398ad42014-10-23 07:41:34 -070010211
Chris Wilson4b0e3332014-05-30 16:35:26 +030010212 if (intel_crtc->cursor_cntl != cntl) {
10213 I915_WRITE(CURCNTR(pipe), cntl);
10214 POSTING_READ(CURCNTR(pipe));
10215 intel_crtc->cursor_cntl = cntl;
10216 }
10217
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010218 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010219 I915_WRITE(CURBASE(pipe), base);
10220 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +030010221
10222 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -070010223}
10224
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010225/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +010010226static void intel_crtc_update_cursor(struct drm_crtc *crtc,
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010227 const struct intel_plane_state *plane_state)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010228{
10229 struct drm_device *dev = crtc->dev;
10230 struct drm_i915_private *dev_priv = dev->dev_private;
10231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10232 int pipe = intel_crtc->pipe;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010233 u32 base = intel_crtc->cursor_addr;
10234 u32 pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010235
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010236 if (plane_state) {
10237 int x = plane_state->base.crtc_x;
10238 int y = plane_state->base.crtc_y;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010239
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010240 if (x < 0) {
10241 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10242 x = -x;
10243 }
10244 pos |= x << CURSOR_X_SHIFT;
10245
10246 if (y < 0) {
10247 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10248 y = -y;
10249 }
10250 pos |= y << CURSOR_Y_SHIFT;
10251
10252 /* ILK+ do this automagically */
10253 if (HAS_GMCH_DISPLAY(dev) &&
10254 plane_state->base.rotation == BIT(DRM_ROTATE_180)) {
10255 base += (plane_state->base.crtc_h *
10256 plane_state->base.crtc_w - 1) * 4;
10257 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010258 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010259
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010260 I915_WRITE(CURPOS(pipe), pos);
10261
Ville Syrjälä8ac54662014-08-12 19:39:54 +030010262 if (IS_845G(dev) || IS_I865G(dev))
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010263 i845_update_cursor(crtc, base, plane_state);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030010264 else
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010010265 i9xx_update_cursor(crtc, base, plane_state);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010266}
10267
Ville Syrjälädc41c152014-08-13 11:57:05 +030010268static bool cursor_size_ok(struct drm_device *dev,
10269 uint32_t width, uint32_t height)
10270{
10271 if (width == 0 || height == 0)
10272 return false;
10273
10274 /*
10275 * 845g/865g are special in that they are only limited by
10276 * the width of their cursors, the height is arbitrary up to
10277 * the precision of the register. Everything else requires
10278 * square cursors, limited to a few power-of-two sizes.
10279 */
10280 if (IS_845G(dev) || IS_I865G(dev)) {
10281 if ((width & 63) != 0)
10282 return false;
10283
10284 if (width > (IS_845G(dev) ? 64 : 512))
10285 return false;
10286
10287 if (height > 1023)
10288 return false;
10289 } else {
10290 switch (width | height) {
10291 case 256:
10292 case 128:
10293 if (IS_GEN2(dev))
10294 return false;
10295 case 64:
10296 break;
10297 default:
10298 return false;
10299 }
10300 }
10301
10302 return true;
10303}
10304
Jesse Barnes79e53942008-11-07 14:24:08 -080010305static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010306 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010307{
James Simmons72034252010-08-03 01:33:19 +010010308 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010310
James Simmons72034252010-08-03 01:33:19 +010010311 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010312 intel_crtc->lut_r[i] = red[i] >> 8;
10313 intel_crtc->lut_g[i] = green[i] >> 8;
10314 intel_crtc->lut_b[i] = blue[i] >> 8;
10315 }
10316
10317 intel_crtc_load_lut(crtc);
10318}
10319
Jesse Barnes79e53942008-11-07 14:24:08 -080010320/* VESA 640x480x72Hz mode to set on the pipe */
10321static struct drm_display_mode load_detect_mode = {
10322 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10323 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10324};
10325
Daniel Vettera8bb6812014-02-10 18:00:39 +010010326struct drm_framebuffer *
10327__intel_framebuffer_create(struct drm_device *dev,
10328 struct drm_mode_fb_cmd2 *mode_cmd,
10329 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010330{
10331 struct intel_framebuffer *intel_fb;
10332 int ret;
10333
10334 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010335 if (!intel_fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010336 return ERR_PTR(-ENOMEM);
Chris Wilsond2dff872011-04-19 08:36:26 +010010337
10338 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010339 if (ret)
10340 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010341
10342 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010343
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010344err:
10345 kfree(intel_fb);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010346 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010347}
10348
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010349static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010350intel_framebuffer_create(struct drm_device *dev,
10351 struct drm_mode_fb_cmd2 *mode_cmd,
10352 struct drm_i915_gem_object *obj)
10353{
10354 struct drm_framebuffer *fb;
10355 int ret;
10356
10357 ret = i915_mutex_lock_interruptible(dev);
10358 if (ret)
10359 return ERR_PTR(ret);
10360 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10361 mutex_unlock(&dev->struct_mutex);
10362
10363 return fb;
10364}
10365
Chris Wilsond2dff872011-04-19 08:36:26 +010010366static u32
10367intel_framebuffer_pitch_for_width(int width, int bpp)
10368{
10369 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10370 return ALIGN(pitch, 64);
10371}
10372
10373static u32
10374intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10375{
10376 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010377 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010378}
10379
10380static struct drm_framebuffer *
10381intel_framebuffer_create_for_mode(struct drm_device *dev,
10382 struct drm_display_mode *mode,
10383 int depth, int bpp)
10384{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010385 struct drm_framebuffer *fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010386 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010387 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010388
10389 obj = i915_gem_alloc_object(dev,
10390 intel_framebuffer_size_for_mode(mode, bpp));
10391 if (obj == NULL)
10392 return ERR_PTR(-ENOMEM);
10393
10394 mode_cmd.width = mode->hdisplay;
10395 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010396 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10397 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010398 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010399
Lukas Wunnerdcb13942015-07-04 11:50:58 +020010400 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
10401 if (IS_ERR(fb))
10402 drm_gem_object_unreference_unlocked(&obj->base);
10403
10404 return fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010405}
10406
10407static struct drm_framebuffer *
10408mode_fits_in_fbdev(struct drm_device *dev,
10409 struct drm_display_mode *mode)
10410{
Daniel Vetter06957262015-08-10 13:34:08 +020010411#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilsond2dff872011-04-19 08:36:26 +010010412 struct drm_i915_private *dev_priv = dev->dev_private;
10413 struct drm_i915_gem_object *obj;
10414 struct drm_framebuffer *fb;
10415
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010416 if (!dev_priv->fbdev)
10417 return NULL;
10418
10419 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010420 return NULL;
10421
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010422 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010423 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010424
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010425 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010426 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10427 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010428 return NULL;
10429
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010430 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010431 return NULL;
10432
10433 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010434#else
10435 return NULL;
10436#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010437}
10438
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010439static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10440 struct drm_crtc *crtc,
10441 struct drm_display_mode *mode,
10442 struct drm_framebuffer *fb,
10443 int x, int y)
10444{
10445 struct drm_plane_state *plane_state;
10446 int hdisplay, vdisplay;
10447 int ret;
10448
10449 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10450 if (IS_ERR(plane_state))
10451 return PTR_ERR(plane_state);
10452
10453 if (mode)
10454 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10455 else
10456 hdisplay = vdisplay = 0;
10457
10458 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10459 if (ret)
10460 return ret;
10461 drm_atomic_set_fb_for_plane(plane_state, fb);
10462 plane_state->crtc_x = 0;
10463 plane_state->crtc_y = 0;
10464 plane_state->crtc_w = hdisplay;
10465 plane_state->crtc_h = vdisplay;
10466 plane_state->src_x = x << 16;
10467 plane_state->src_y = y << 16;
10468 plane_state->src_w = hdisplay << 16;
10469 plane_state->src_h = vdisplay << 16;
10470
10471 return 0;
10472}
10473
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010474bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010475 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010476 struct intel_load_detect_pipe *old,
10477 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010478{
10479 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010480 struct intel_encoder *intel_encoder =
10481 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010482 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010483 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010484 struct drm_crtc *crtc = NULL;
10485 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010486 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010487 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010488 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010489 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010490 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010491 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010492
Chris Wilsond2dff872011-04-19 08:36:26 +010010493 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010494 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010495 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010496
Rob Clark51fd3712013-11-19 12:10:12 -050010497retry:
10498 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10499 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010500 goto fail;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010501
Jesse Barnes79e53942008-11-07 14:24:08 -080010502 /*
10503 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010504 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010505 * - if the connector already has an assigned crtc, use it (but make
10506 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010507 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010508 * - try to find the first unused crtc that can drive this connector,
10509 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010510 */
10511
10512 /* See if we already have a CRTC for this connector */
10513 if (encoder->crtc) {
10514 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010515
Rob Clark51fd3712013-11-19 12:10:12 -050010516 ret = drm_modeset_lock(&crtc->mutex, ctx);
10517 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010518 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010519 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10520 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010521 goto fail;
Daniel Vetter7b240562012-12-12 00:35:33 +010010522
Daniel Vetter24218aa2012-08-12 19:27:11 +020010523 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010524 old->load_detect_temp = false;
10525
10526 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010527 if (connector->dpms != DRM_MODE_DPMS_ON)
10528 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010529
Chris Wilson71731882011-04-19 23:10:58 +010010530 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010531 }
10532
10533 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010534 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010535 i++;
10536 if (!(encoder->possible_crtcs & (1 << i)))
10537 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010538 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010539 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +030010540
10541 crtc = possible_crtc;
10542 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010543 }
10544
10545 /*
10546 * If we didn't find an unused CRTC, don't use any.
10547 */
10548 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010549 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010550 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010551 }
10552
Rob Clark51fd3712013-11-19 12:10:12 -050010553 ret = drm_modeset_lock(&crtc->mutex, ctx);
10554 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010555 goto fail;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010556 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10557 if (ret)
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010558 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010559
10560 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +020010561 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010562 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010563 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010564
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010565 state = drm_atomic_state_alloc(dev);
10566 if (!state)
10567 return false;
10568
10569 state->acquire_ctx = ctx;
10570
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010571 connector_state = drm_atomic_get_connector_state(state, connector);
10572 if (IS_ERR(connector_state)) {
10573 ret = PTR_ERR(connector_state);
10574 goto fail;
10575 }
10576
10577 connector_state->crtc = crtc;
10578 connector_state->best_encoder = &intel_encoder->base;
10579
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010580 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10581 if (IS_ERR(crtc_state)) {
10582 ret = PTR_ERR(crtc_state);
10583 goto fail;
10584 }
10585
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010586 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010587
Chris Wilson64927112011-04-20 07:25:26 +010010588 if (!mode)
10589 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010590
Chris Wilsond2dff872011-04-19 08:36:26 +010010591 /* We need a framebuffer large enough to accommodate all accesses
10592 * that the plane may generate whilst we perform load detection.
10593 * We can not rely on the fbcon either being present (we get called
10594 * during its initialisation to detect all boot displays, or it may
10595 * not even exist) or that it is large enough to satisfy the
10596 * requested mode.
10597 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010598 fb = mode_fits_in_fbdev(dev, mode);
10599 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010600 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010601 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10602 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010603 } else
10604 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010605 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010606 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010607 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010608 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010609
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010610 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10611 if (ret)
10612 goto fail;
10613
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010614 drm_mode_copy(&crtc_state->base.mode, mode);
10615
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010616 if (drm_atomic_commit(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010617 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010618 if (old->release_fb)
10619 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010620 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010621 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010622 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010623
Jesse Barnes79e53942008-11-07 14:24:08 -080010624 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010625 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010626 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010627
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020010628fail:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010629 drm_atomic_state_free(state);
10630 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010631
Rob Clark51fd3712013-11-19 12:10:12 -050010632 if (ret == -EDEADLK) {
10633 drm_modeset_backoff(ctx);
10634 goto retry;
10635 }
10636
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010637 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010638}
10639
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010640void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010641 struct intel_load_detect_pipe *old,
10642 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010643{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010644 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010645 struct intel_encoder *intel_encoder =
10646 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010647 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010648 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010650 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010651 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010652 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010653 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010654
Chris Wilsond2dff872011-04-19 08:36:26 +010010655 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010656 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010657 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010658
Chris Wilson8261b192011-04-19 23:18:09 +010010659 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010660 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010661 if (!state)
10662 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010663
10664 state->acquire_ctx = ctx;
10665
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010666 connector_state = drm_atomic_get_connector_state(state, connector);
10667 if (IS_ERR(connector_state))
10668 goto fail;
10669
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010670 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10671 if (IS_ERR(crtc_state))
10672 goto fail;
10673
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010674 connector_state->best_encoder = NULL;
10675 connector_state->crtc = NULL;
10676
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010677 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010678
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010679 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10680 0, 0);
10681 if (ret)
10682 goto fail;
10683
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020010684 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010685 if (ret)
10686 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010687
Daniel Vetter36206362012-12-10 20:42:17 +010010688 if (old->release_fb) {
10689 drm_framebuffer_unregister_private(old->release_fb);
10690 drm_framebuffer_unreference(old->release_fb);
10691 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010692
Chris Wilson0622a532011-04-21 09:32:11 +010010693 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010694 }
10695
Eric Anholtc751ce42010-03-25 11:48:48 -070010696 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010697 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10698 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010699
10700 return;
10701fail:
10702 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10703 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010704}
10705
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010706static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010707 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010708{
10709 struct drm_i915_private *dev_priv = dev->dev_private;
10710 u32 dpll = pipe_config->dpll_hw_state.dpll;
10711
10712 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010713 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010714 else if (HAS_PCH_SPLIT(dev))
10715 return 120000;
10716 else if (!IS_GEN2(dev))
10717 return 96000;
10718 else
10719 return 48000;
10720}
10721
Jesse Barnes79e53942008-11-07 14:24:08 -080010722/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010723static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010724 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010725{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010726 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010727 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010728 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010729 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010730 u32 fp;
10731 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010732 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010733 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010734
10735 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010736 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010737 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010738 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010739
10740 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010741 if (IS_PINEVIEW(dev)) {
10742 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10743 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010744 } else {
10745 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10746 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10747 }
10748
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010749 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010750 if (IS_PINEVIEW(dev))
10751 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10752 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010753 else
10754 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010755 DPLL_FPA01_P1_POST_DIV_SHIFT);
10756
10757 switch (dpll & DPLL_MODE_MASK) {
10758 case DPLLB_MODE_DAC_SERIAL:
10759 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10760 5 : 10;
10761 break;
10762 case DPLLB_MODE_LVDS:
10763 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10764 7 : 14;
10765 break;
10766 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010767 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010768 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010769 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010770 }
10771
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010772 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010773 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010774 else
Imre Deakdccbea32015-06-22 23:35:51 +030010775 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010776 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010777 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010778 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010779
10780 if (is_lvds) {
10781 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10782 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010783
10784 if (lvds & LVDS_CLKB_POWER_UP)
10785 clock.p2 = 7;
10786 else
10787 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010788 } else {
10789 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10790 clock.p1 = 2;
10791 else {
10792 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10793 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10794 }
10795 if (dpll & PLL_P2_DIVIDE_BY_4)
10796 clock.p2 = 4;
10797 else
10798 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010799 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010800
Imre Deakdccbea32015-06-22 23:35:51 +030010801 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010802 }
10803
Ville Syrjälä18442d02013-09-13 16:00:08 +030010804 /*
10805 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010806 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010807 * encoder's get_config() function.
10808 */
Imre Deakdccbea32015-06-22 23:35:51 +030010809 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010810}
10811
Ville Syrjälä6878da02013-09-13 15:59:11 +030010812int intel_dotclock_calculate(int link_freq,
10813 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010814{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010815 /*
10816 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010817 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010818 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010819 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010820 *
10821 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010822 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010823 */
10824
Ville Syrjälä6878da02013-09-13 15:59:11 +030010825 if (!m_n->link_n)
10826 return 0;
10827
10828 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10829}
10830
Ville Syrjälä18442d02013-09-13 16:00:08 +030010831static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010832 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010833{
10834 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010835
10836 /* read out port_clock from the DPLL */
10837 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010838
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010839 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010840 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010841 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010842 * agree once we know their relationship in the encoder's
10843 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010844 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010845 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010846 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10847 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010848}
10849
10850/** Returns the currently programmed mode of the given pipe. */
10851struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10852 struct drm_crtc *crtc)
10853{
Jesse Barnes548f2452011-02-17 10:40:53 -080010854 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010856 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010857 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010858 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010859 int htot = I915_READ(HTOTAL(cpu_transcoder));
10860 int hsync = I915_READ(HSYNC(cpu_transcoder));
10861 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10862 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010863 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010864
10865 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10866 if (!mode)
10867 return NULL;
10868
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010869 /*
10870 * Construct a pipe_config sufficient for getting the clock info
10871 * back out of crtc_clock_get.
10872 *
10873 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10874 * to use a real value here instead.
10875 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010876 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010877 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010878 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10879 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10880 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010881 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10882
Ville Syrjälä773ae032013-09-23 17:48:20 +030010883 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010884 mode->hdisplay = (htot & 0xffff) + 1;
10885 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10886 mode->hsync_start = (hsync & 0xffff) + 1;
10887 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10888 mode->vdisplay = (vtot & 0xffff) + 1;
10889 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10890 mode->vsync_start = (vsync & 0xffff) + 1;
10891 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10892
10893 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010894
10895 return mode;
10896}
10897
Chris Wilsonf047e392012-07-21 12:31:41 +010010898void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010899{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010900 struct drm_i915_private *dev_priv = dev->dev_private;
10901
Chris Wilsonf62a0072014-02-21 17:55:39 +000010902 if (dev_priv->mm.busy)
10903 return;
10904
Paulo Zanoni43694d62014-03-07 20:08:08 -030010905 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010906 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010907 if (INTEL_INFO(dev)->gen >= 6)
10908 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010909 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010910}
10911
10912void intel_mark_idle(struct drm_device *dev)
10913{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010914 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010915
Chris Wilsonf62a0072014-02-21 17:55:39 +000010916 if (!dev_priv->mm.busy)
10917 return;
10918
10919 dev_priv->mm.busy = false;
10920
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010921 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010922 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010923
Paulo Zanoni43694d62014-03-07 20:08:08 -030010924 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010925}
10926
Jesse Barnes79e53942008-11-07 14:24:08 -080010927static void intel_crtc_destroy(struct drm_crtc *crtc)
10928{
10929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010930 struct drm_device *dev = crtc->dev;
10931 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010932
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010933 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010934 work = intel_crtc->unpin_work;
10935 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010936 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010937
10938 if (work) {
10939 cancel_work_sync(&work->work);
10940 kfree(work);
10941 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010942
10943 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010944
Jesse Barnes79e53942008-11-07 14:24:08 -080010945 kfree(intel_crtc);
10946}
10947
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010948static void intel_unpin_work_fn(struct work_struct *__work)
10949{
10950 struct intel_unpin_work *work =
10951 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010952 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10953 struct drm_device *dev = crtc->base.dev;
10954 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010955
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010956 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010957 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010958 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010959
John Harrisonf06cc1b2014-11-24 18:49:37 +000010960 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010961 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010962 mutex_unlock(&dev->struct_mutex);
10963
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010964 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010965 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010966
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010967 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10968 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010969
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010970 kfree(work);
10971}
10972
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010973static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010974 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010975{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10977 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010978 unsigned long flags;
10979
10980 /* Ignore early vblank irqs */
10981 if (intel_crtc == NULL)
10982 return;
10983
Daniel Vetterf3260382014-09-15 14:55:23 +020010984 /*
10985 * This is called both by irq handlers and the reset code (to complete
10986 * lost pageflips) so needs the full irqsave spinlocks.
10987 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010988 spin_lock_irqsave(&dev->event_lock, flags);
10989 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010990
10991 /* Ensure we don't miss a work->pending update ... */
10992 smp_rmb();
10993
10994 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010995 spin_unlock_irqrestore(&dev->event_lock, flags);
10996 return;
10997 }
10998
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010999 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010011000
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011001 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011002}
11003
Jesse Barnes1afe3e92010-03-26 10:35:20 -070011004void intel_finish_page_flip(struct drm_device *dev, int pipe)
11005{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011006 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070011007 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11008
Mario Kleiner49b14a52010-12-09 07:00:07 +010011009 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070011010}
11011
11012void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
11013{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011014 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070011015 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
11016
Mario Kleiner49b14a52010-12-09 07:00:07 +010011017 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070011018}
11019
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011020/* Is 'a' after or equal to 'b'? */
11021static bool g4x_flip_count_after_eq(u32 a, u32 b)
11022{
11023 return !((a - b) & 0x80000000);
11024}
11025
11026static bool page_flip_finished(struct intel_crtc *crtc)
11027{
11028 struct drm_device *dev = crtc->base.dev;
11029 struct drm_i915_private *dev_priv = dev->dev_private;
11030
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030011031 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
11032 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
11033 return true;
11034
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011035 /*
11036 * The relevant registers doen't exist on pre-ctg.
11037 * As the flip done interrupt doesn't trigger for mmio
11038 * flips on gmch platforms, a flip count check isn't
11039 * really needed there. But since ctg has the registers,
11040 * include it in the check anyway.
11041 */
11042 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11043 return true;
11044
11045 /*
11046 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11047 * used the same base address. In that case the mmio flip might
11048 * have completed, but the CS hasn't even executed the flip yet.
11049 *
11050 * A flip count check isn't enough as the CS might have updated
11051 * the base address just after start of vblank, but before we
11052 * managed to process the interrupt. This means we'd complete the
11053 * CS flip too soon.
11054 *
11055 * Combining both checks should get us a good enough result. It may
11056 * still happen that the CS flip has been executed, but has not
11057 * yet actually completed. But in case the base address is the same
11058 * anyway, we don't really care.
11059 */
11060 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11061 crtc->unpin_work->gtt_offset &&
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011062 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011063 crtc->unpin_work->flip_count);
11064}
11065
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011066void intel_prepare_page_flip(struct drm_device *dev, int plane)
11067{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011068 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011069 struct intel_crtc *intel_crtc =
11070 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11071 unsigned long flags;
11072
Daniel Vetterf3260382014-09-15 14:55:23 +020011073
11074 /*
11075 * This is called both by irq handlers and the reset code (to complete
11076 * lost pageflips) so needs the full irqsave spinlocks.
11077 *
11078 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000011079 * generate a page-flip completion irq, i.e. every modeset
11080 * is also accompanied by a spurious intel_prepare_page_flip().
11081 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011082 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011083 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000011084 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011085 spin_unlock_irqrestore(&dev->event_lock, flags);
11086}
11087
Chris Wilson60426392015-10-10 10:44:32 +010011088static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
Chris Wilsone7d841c2012-12-03 11:36:30 +000011089{
11090 /* Ensure that the work item is consistent when activating it ... */
11091 smp_wmb();
Chris Wilson60426392015-10-10 10:44:32 +010011092 atomic_set(&work->pending, INTEL_FLIP_PENDING);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011093 /* and that it is marked active as soon as the irq could fire. */
11094 smp_wmb();
11095}
11096
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011097static int intel_gen2_queue_flip(struct drm_device *dev,
11098 struct drm_crtc *crtc,
11099 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011100 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011101 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011102 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011103{
John Harrison6258fbe2015-05-29 17:43:48 +010011104 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011106 u32 flip_mask;
11107 int ret;
11108
John Harrison5fb9de12015-05-29 17:44:07 +010011109 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011110 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011111 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011112
11113 /* Can't queue multiple flips, so wait for the previous
11114 * one to finish before executing the next.
11115 */
11116 if (intel_crtc->plane)
11117 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11118 else
11119 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011120 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11121 intel_ring_emit(ring, MI_NOOP);
11122 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11123 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11124 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011125 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011126 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000011127
Chris Wilson60426392015-10-10 10:44:32 +010011128 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011129 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011130}
11131
11132static int intel_gen3_queue_flip(struct drm_device *dev,
11133 struct drm_crtc *crtc,
11134 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011135 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011136 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011137 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011138{
John Harrison6258fbe2015-05-29 17:43:48 +010011139 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011141 u32 flip_mask;
11142 int ret;
11143
John Harrison5fb9de12015-05-29 17:44:07 +010011144 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011145 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011146 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011147
11148 if (intel_crtc->plane)
11149 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11150 else
11151 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011152 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11153 intel_ring_emit(ring, MI_NOOP);
11154 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11155 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11156 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011157 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020011158 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011159
Chris Wilson60426392015-10-10 10:44:32 +010011160 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011161 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011162}
11163
11164static int intel_gen4_queue_flip(struct drm_device *dev,
11165 struct drm_crtc *crtc,
11166 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011167 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011168 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011169 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011170{
John Harrison6258fbe2015-05-29 17:43:48 +010011171 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011172 struct drm_i915_private *dev_priv = dev->dev_private;
11173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11174 uint32_t pf, pipesrc;
11175 int ret;
11176
John Harrison5fb9de12015-05-29 17:44:07 +010011177 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011178 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011179 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011180
11181 /* i965+ uses the linear or tiled offsets from the
11182 * Display Registers (which do not change across a page-flip)
11183 * so we need only reprogram the base address.
11184 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020011185 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11186 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11187 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011188 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020011189 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011190
11191 /* XXX Enabling the panel-fitter across page-flip is so far
11192 * untested on non-native modes, so ignore it for now.
11193 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11194 */
11195 pf = 0;
11196 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011197 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011198
Chris Wilson60426392015-10-10 10:44:32 +010011199 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011200 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011201}
11202
11203static int intel_gen6_queue_flip(struct drm_device *dev,
11204 struct drm_crtc *crtc,
11205 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011206 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011207 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011208 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011209{
John Harrison6258fbe2015-05-29 17:43:48 +010011210 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011211 struct drm_i915_private *dev_priv = dev->dev_private;
11212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11213 uint32_t pf, pipesrc;
11214 int ret;
11215
John Harrison5fb9de12015-05-29 17:44:07 +010011216 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011217 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011218 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011219
Daniel Vetter6d90c952012-04-26 23:28:05 +020011220 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11221 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11222 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011223 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011224
Chris Wilson99d9acd2012-04-17 20:37:00 +010011225 /* Contrary to the suggestions in the documentation,
11226 * "Enable Panel Fitter" does not seem to be required when page
11227 * flipping with a non-native mode, and worse causes a normal
11228 * modeset to fail.
11229 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11230 */
11231 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011232 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020011233 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000011234
Chris Wilson60426392015-10-10 10:44:32 +010011235 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011236 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011237}
11238
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011239static int intel_gen7_queue_flip(struct drm_device *dev,
11240 struct drm_crtc *crtc,
11241 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011242 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011243 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011244 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011245{
John Harrison6258fbe2015-05-29 17:43:48 +010011246 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011247 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011248 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010011249 int len, ret;
11250
Robin Schroereba905b2014-05-18 02:24:50 +020011251 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011252 case PLANE_A:
11253 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11254 break;
11255 case PLANE_B:
11256 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11257 break;
11258 case PLANE_C:
11259 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11260 break;
11261 default:
11262 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011263 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011264 }
11265
Chris Wilsonffe74d72013-08-26 20:58:12 +010011266 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011267 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011268 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011269 /*
11270 * On Gen 8, SRM is now taking an extra dword to accommodate
11271 * 48bits addresses, and we need a NOOP for the batch size to
11272 * stay even.
11273 */
11274 if (IS_GEN8(dev))
11275 len += 2;
11276 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011277
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011278 /*
11279 * BSpec MI_DISPLAY_FLIP for IVB:
11280 * "The full packet must be contained within the same cache line."
11281 *
11282 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11283 * cacheline, if we ever start emitting more commands before
11284 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11285 * then do the cacheline alignment, and finally emit the
11286 * MI_DISPLAY_FLIP.
11287 */
John Harrisonbba09b12015-05-29 17:44:06 +010011288 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011289 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011290 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011291
John Harrison5fb9de12015-05-29 17:44:07 +010011292 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011293 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011294 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011295
Chris Wilsonffe74d72013-08-26 20:58:12 +010011296 /* Unmask the flip-done completion message. Note that the bspec says that
11297 * we should do this for both the BCS and RCS, and that we must not unmask
11298 * more than one flip event at any time (or ensure that one flip message
11299 * can be sent by waiting for flip-done prior to queueing new flips).
11300 * Experimentation says that BCS works despite DERRMR masking all
11301 * flip-done completion events and that unmasking all planes at once
11302 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11303 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11304 */
11305 if (ring->id == RCS) {
11306 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011307 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011308 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11309 DERRMR_PIPEB_PRI_FLIP_DONE |
11310 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011311 if (IS_GEN8(dev))
Arun Siluveryf1afe242015-08-04 16:22:20 +010011312 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
Damien Lespiauf4768282014-04-07 20:24:34 +010011313 MI_SRM_LRM_GLOBAL_GTT);
11314 else
Arun Siluveryf1afe242015-08-04 16:22:20 +010011315 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
Damien Lespiauf4768282014-04-07 20:24:34 +010011316 MI_SRM_LRM_GLOBAL_GTT);
Ville Syrjäläf92a9162015-11-04 23:20:07 +020011317 intel_ring_emit_reg(ring, DERRMR);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011318 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011319 if (IS_GEN8(dev)) {
11320 intel_ring_emit(ring, 0);
11321 intel_ring_emit(ring, MI_NOOP);
11322 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011323 }
11324
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011325 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011326 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011327 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011328 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011329
Chris Wilson60426392015-10-10 10:44:32 +010011330 intel_mark_page_flip_active(intel_crtc->unpin_work);
Chris Wilson83d40922012-04-17 19:35:53 +010011331 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011332}
11333
Sourab Gupta84c33a62014-06-02 16:47:17 +053011334static bool use_mmio_flip(struct intel_engine_cs *ring,
11335 struct drm_i915_gem_object *obj)
11336{
11337 /*
11338 * This is not being used for older platforms, because
11339 * non-availability of flip done interrupt forces us to use
11340 * CS flips. Older platforms derive flip done using some clever
11341 * tricks involving the flip_pending status bits and vblank irqs.
11342 * So using MMIO flips there would disrupt this mechanism.
11343 */
11344
Chris Wilson8e09bf82014-07-08 10:40:30 +010011345 if (ring == NULL)
11346 return true;
11347
Sourab Gupta84c33a62014-06-02 16:47:17 +053011348 if (INTEL_INFO(ring->dev)->gen < 5)
11349 return false;
11350
11351 if (i915.use_mmio_flip < 0)
11352 return false;
11353 else if (i915.use_mmio_flip > 0)
11354 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011355 else if (i915.enable_execlists)
11356 return true;
Alex Goinsfd8e0582015-11-25 18:43:38 -080011357 else if (obj->base.dma_buf &&
11358 !reservation_object_test_signaled_rcu(obj->base.dma_buf->resv,
11359 false))
11360 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011361 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011362 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011363}
11364
Chris Wilson60426392015-10-10 10:44:32 +010011365static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011366 unsigned int rotation,
Chris Wilson60426392015-10-10 10:44:32 +010011367 struct intel_unpin_work *work)
Damien Lespiauff944562014-11-20 14:58:16 +000011368{
11369 struct drm_device *dev = intel_crtc->base.dev;
11370 struct drm_i915_private *dev_priv = dev->dev_private;
11371 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011372 const enum pipe pipe = intel_crtc->pipe;
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011373 u32 ctl, stride, tile_height;
Damien Lespiauff944562014-11-20 14:58:16 +000011374
11375 ctl = I915_READ(PLANE_CTL(pipe, 0));
11376 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011377 switch (fb->modifier[0]) {
11378 case DRM_FORMAT_MOD_NONE:
11379 break;
11380 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011381 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011382 break;
11383 case I915_FORMAT_MOD_Y_TILED:
11384 ctl |= PLANE_CTL_TILED_Y;
11385 break;
11386 case I915_FORMAT_MOD_Yf_TILED:
11387 ctl |= PLANE_CTL_TILED_YF;
11388 break;
11389 default:
11390 MISSING_CASE(fb->modifier[0]);
11391 }
Damien Lespiauff944562014-11-20 14:58:16 +000011392
11393 /*
11394 * The stride is either expressed as a multiple of 64 bytes chunks for
11395 * linear buffers or in number of tiles for tiled buffers.
11396 */
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011397 if (intel_rotation_90_or_270(rotation)) {
11398 /* stride = Surface height in tiles */
11399 tile_height = intel_tile_height(dev, fb->pixel_format,
11400 fb->modifier[0], 0);
11401 stride = DIV_ROUND_UP(fb->height, tile_height);
11402 } else {
11403 stride = fb->pitches[0] /
11404 intel_fb_stride_alignment(dev, fb->modifier[0],
11405 fb->pixel_format);
11406 }
Damien Lespiauff944562014-11-20 14:58:16 +000011407
11408 /*
11409 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11410 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11411 */
11412 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11413 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11414
Chris Wilson60426392015-10-10 10:44:32 +010011415 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
Damien Lespiauff944562014-11-20 14:58:16 +000011416 POSTING_READ(PLANE_SURF(pipe, 0));
11417}
11418
Chris Wilson60426392015-10-10 10:44:32 +010011419static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11420 struct intel_unpin_work *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011421{
11422 struct drm_device *dev = intel_crtc->base.dev;
11423 struct drm_i915_private *dev_priv = dev->dev_private;
11424 struct intel_framebuffer *intel_fb =
11425 to_intel_framebuffer(intel_crtc->base.primary->fb);
11426 struct drm_i915_gem_object *obj = intel_fb->obj;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020011427 i915_reg_t reg = DSPCNTR(intel_crtc->plane);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011428 u32 dspcntr;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011429
Sourab Gupta84c33a62014-06-02 16:47:17 +053011430 dspcntr = I915_READ(reg);
11431
Damien Lespiauc5d97472014-10-25 00:11:11 +010011432 if (obj->tiling_mode != I915_TILING_NONE)
11433 dspcntr |= DISPPLANE_TILED;
11434 else
11435 dspcntr &= ~DISPPLANE_TILED;
11436
Sourab Gupta84c33a62014-06-02 16:47:17 +053011437 I915_WRITE(reg, dspcntr);
11438
Chris Wilson60426392015-10-10 10:44:32 +010011439 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011440 POSTING_READ(DSPSURF(intel_crtc->plane));
Damien Lespiauff944562014-11-20 14:58:16 +000011441}
11442
11443/*
11444 * XXX: This is the temporary way to update the plane registers until we get
11445 * around to using the usual plane update functions for MMIO flips
11446 */
Chris Wilson60426392015-10-10 10:44:32 +010011447static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
Damien Lespiauff944562014-11-20 14:58:16 +000011448{
Chris Wilson60426392015-10-10 10:44:32 +010011449 struct intel_crtc *crtc = mmio_flip->crtc;
11450 struct intel_unpin_work *work;
Damien Lespiauff944562014-11-20 14:58:16 +000011451
Chris Wilson60426392015-10-10 10:44:32 +010011452 spin_lock_irq(&crtc->base.dev->event_lock);
11453 work = crtc->unpin_work;
11454 spin_unlock_irq(&crtc->base.dev->event_lock);
11455 if (work == NULL)
11456 return;
Damien Lespiauff944562014-11-20 14:58:16 +000011457
Chris Wilson60426392015-10-10 10:44:32 +010011458 intel_mark_page_flip_active(work);
Damien Lespiauff944562014-11-20 14:58:16 +000011459
Chris Wilson60426392015-10-10 10:44:32 +010011460 intel_pipe_update_start(crtc);
11461
11462 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011463 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011464 else
11465 /* use_mmio_flip() retricts MMIO flips to ilk+ */
Chris Wilson60426392015-10-10 10:44:32 +010011466 ilk_do_mmio_flip(crtc, work);
Damien Lespiauff944562014-11-20 14:58:16 +000011467
Chris Wilson60426392015-10-10 10:44:32 +010011468 intel_pipe_update_end(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011469}
11470
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011471static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011472{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011473 struct intel_mmio_flip *mmio_flip =
11474 container_of(work, struct intel_mmio_flip, work);
Alex Goinsfd8e0582015-11-25 18:43:38 -080011475 struct intel_framebuffer *intel_fb =
11476 to_intel_framebuffer(mmio_flip->crtc->base.primary->fb);
11477 struct drm_i915_gem_object *obj = intel_fb->obj;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011478
Chris Wilson60426392015-10-10 10:44:32 +010011479 if (mmio_flip->req) {
Daniel Vettereed29a52015-05-21 14:21:25 +020011480 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011481 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011482 false, NULL,
11483 &mmio_flip->i915->rps.mmioflips));
Chris Wilson60426392015-10-10 10:44:32 +010011484 i915_gem_request_unreference__unlocked(mmio_flip->req);
11485 }
Sourab Gupta84c33a62014-06-02 16:47:17 +053011486
Alex Goinsfd8e0582015-11-25 18:43:38 -080011487 /* For framebuffer backed by dmabuf, wait for fence */
11488 if (obj->base.dma_buf)
11489 WARN_ON(reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
11490 false, false,
11491 MAX_SCHEDULE_TIMEOUT) < 0);
11492
Chris Wilson60426392015-10-10 10:44:32 +010011493 intel_do_mmio_flip(mmio_flip);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011494 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011495}
11496
11497static int intel_queue_mmio_flip(struct drm_device *dev,
11498 struct drm_crtc *crtc,
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011499 struct drm_i915_gem_object *obj)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011500{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011501 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011502
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011503 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11504 if (mmio_flip == NULL)
11505 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011506
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011507 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011508 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011509 mmio_flip->crtc = to_intel_crtc(crtc);
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011510 mmio_flip->rotation = crtc->primary->state->rotation;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011511
11512 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11513 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011514
Sourab Gupta84c33a62014-06-02 16:47:17 +053011515 return 0;
11516}
11517
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011518static int intel_default_queue_flip(struct drm_device *dev,
11519 struct drm_crtc *crtc,
11520 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011521 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011522 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011523 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011524{
11525 return -ENODEV;
11526}
11527
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011528static bool __intel_pageflip_stall_check(struct drm_device *dev,
11529 struct drm_crtc *crtc)
11530{
11531 struct drm_i915_private *dev_priv = dev->dev_private;
11532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11533 struct intel_unpin_work *work = intel_crtc->unpin_work;
11534 u32 addr;
11535
11536 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11537 return true;
11538
Chris Wilson908565c2015-08-12 13:08:22 +010011539 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11540 return false;
11541
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011542 if (!work->enable_stall_check)
11543 return false;
11544
11545 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011546 if (work->flip_queued_req &&
11547 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011548 return false;
11549
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011550 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011551 }
11552
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011553 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011554 return false;
11555
11556 /* Potential stall - if we see that the flip has happened,
11557 * assume a missed interrupt. */
11558 if (INTEL_INFO(dev)->gen >= 4)
11559 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11560 else
11561 addr = I915_READ(DSPADDR(intel_crtc->plane));
11562
11563 /* There is a potential issue here with a false positive after a flip
11564 * to the same address. We could address this by checking for a
11565 * non-incrementing frame counter.
11566 */
11567 return addr == work->gtt_offset;
11568}
11569
11570void intel_check_page_flip(struct drm_device *dev, int pipe)
11571{
11572 struct drm_i915_private *dev_priv = dev->dev_private;
11573 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011575 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011576
Dave Gordon6c51d462015-03-06 15:34:26 +000011577 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011578
11579 if (crtc == NULL)
11580 return;
11581
Daniel Vetterf3260382014-09-15 14:55:23 +020011582 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011583 work = intel_crtc->unpin_work;
11584 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011585 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011586 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011587 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011588 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011589 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011590 if (work != NULL &&
11591 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11592 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011593 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011594}
11595
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011596static int intel_crtc_page_flip(struct drm_crtc *crtc,
11597 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011598 struct drm_pending_vblank_event *event,
11599 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011600{
11601 struct drm_device *dev = crtc->dev;
11602 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011603 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011604 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011606 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011607 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011608 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011609 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011610 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011611 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011612 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011613
Matt Roper2ff8fde2014-07-08 07:50:07 -070011614 /*
11615 * drm_mode_page_flip_ioctl() should already catch this, but double
11616 * check to be safe. In the future we may enable pageflipping from
11617 * a disabled primary plane.
11618 */
11619 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11620 return -EBUSY;
11621
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011622 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011623 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011624 return -EINVAL;
11625
11626 /*
11627 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11628 * Note that pitch changes could also affect these register.
11629 */
11630 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011631 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11632 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011633 return -EINVAL;
11634
Chris Wilsonf900db42014-02-20 09:26:13 +000011635 if (i915_terminally_wedged(&dev_priv->gpu_error))
11636 goto out_hang;
11637
Daniel Vetterb14c5672013-09-19 12:18:32 +020011638 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011639 if (work == NULL)
11640 return -ENOMEM;
11641
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011642 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011643 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011644 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011645 INIT_WORK(&work->work, intel_unpin_work_fn);
11646
Daniel Vetter87b6b102014-05-15 15:33:46 +020011647 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011648 if (ret)
11649 goto free_work;
11650
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011651 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011652 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011653 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011654 /* Before declaring the flip queue wedged, check if
11655 * the hardware completed the operation behind our backs.
11656 */
11657 if (__intel_pageflip_stall_check(dev, crtc)) {
11658 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11659 page_flip_completed(intel_crtc);
11660 } else {
11661 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011662 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011663
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011664 drm_crtc_vblank_put(crtc);
11665 kfree(work);
11666 return -EBUSY;
11667 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011668 }
11669 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011670 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011671
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011672 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11673 flush_workqueue(dev_priv->wq);
11674
Jesse Barnes75dfca82010-02-10 15:09:44 -080011675 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011676 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011677 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011678
Matt Roperf4510a22014-04-01 15:22:40 -070011679 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011680 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011681
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011682 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011683
Chris Wilson89ed88b2015-02-16 14:31:49 +000011684 ret = i915_mutex_lock_interruptible(dev);
11685 if (ret)
11686 goto cleanup;
11687
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011688 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011689 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011690
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011691 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Ville Syrjäläfd8f5072015-09-18 20:03:42 +030011692 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011693
Wayne Boyer666a4532015-12-09 12:29:35 -080011694 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011695 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011696 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011697 /* vlv: DISPLAY_FLIP fails to change tiling */
11698 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011699 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011700 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011701 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011702 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011703 if (ring == NULL || ring->id != RCS)
11704 ring = &dev_priv->ring[BCS];
11705 } else {
11706 ring = &dev_priv->ring[RCS];
11707 }
11708
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011709 mmio_flip = use_mmio_flip(ring, obj);
11710
11711 /* When using CS flips, we want to emit semaphores between rings.
11712 * However, when using mmio flips we will create a task to do the
11713 * synchronisation, so all we want here is to pin the framebuffer
11714 * into the display plane and skip any waits.
11715 */
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011716 if (!mmio_flip) {
11717 ret = i915_gem_object_sync(obj, ring, &request);
11718 if (ret)
11719 goto cleanup_pending;
11720 }
11721
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011722 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020011723 crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011724 if (ret)
11725 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011726
Tvrtko Ursulindedf2782015-09-21 10:45:35 +010011727 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11728 obj, 0);
11729 work->gtt_offset += intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011730
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011731 if (mmio_flip) {
Tvrtko Ursulin86efe242015-10-20 16:20:21 +010011732 ret = intel_queue_mmio_flip(dev, crtc, obj);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011733 if (ret)
11734 goto cleanup_unpin;
11735
John Harrisonf06cc1b2014-11-24 18:49:37 +000011736 i915_gem_request_assign(&work->flip_queued_req,
11737 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011738 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011739 if (!request) {
11740 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11741 if (ret)
11742 goto cleanup_unpin;
11743 }
11744
11745 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011746 page_flip_flags);
11747 if (ret)
11748 goto cleanup_unpin;
11749
John Harrison6258fbe2015-05-29 17:43:48 +010011750 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011751 }
11752
John Harrison91af1272015-06-18 13:14:56 +010011753 if (request)
John Harrison75289872015-05-29 17:43:49 +010011754 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011755
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011756 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011757 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011758
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011759 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011760 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011761 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011762
Paulo Zanonid029bca2015-10-15 10:44:46 -030011763 intel_fbc_deactivate(intel_crtc);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011764 intel_frontbuffer_flip_prepare(dev,
11765 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011766
Jesse Barnese5510fa2010-07-01 16:48:37 -070011767 trace_i915_flip_request(intel_crtc->plane, obj);
11768
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011769 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011770
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011771cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011772 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011773cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011774 if (request)
11775 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011776 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011777 mutex_unlock(&dev->struct_mutex);
11778cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011779 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011780 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011781
Chris Wilson89ed88b2015-02-16 14:31:49 +000011782 drm_gem_object_unreference_unlocked(&obj->base);
11783 drm_framebuffer_unreference(work->old_fb);
11784
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011785 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011786 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011787 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011788
Daniel Vetter87b6b102014-05-15 15:33:46 +020011789 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011790free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011791 kfree(work);
11792
Chris Wilsonf900db42014-02-20 09:26:13 +000011793 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011794 struct drm_atomic_state *state;
11795 struct drm_plane_state *plane_state;
11796
Chris Wilsonf900db42014-02-20 09:26:13 +000011797out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011798 state = drm_atomic_state_alloc(dev);
11799 if (!state)
11800 return -ENOMEM;
11801 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11802
11803retry:
11804 plane_state = drm_atomic_get_plane_state(state, primary);
11805 ret = PTR_ERR_OR_ZERO(plane_state);
11806 if (!ret) {
11807 drm_atomic_set_fb_for_plane(plane_state, fb);
11808
11809 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11810 if (!ret)
11811 ret = drm_atomic_commit(state);
11812 }
11813
11814 if (ret == -EDEADLK) {
11815 drm_modeset_backoff(state->acquire_ctx);
11816 drm_atomic_state_clear(state);
11817 goto retry;
11818 }
11819
11820 if (ret)
11821 drm_atomic_state_free(state);
11822
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011823 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011824 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011825 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011826 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011827 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011828 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011829 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011830}
11831
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011832
11833/**
11834 * intel_wm_need_update - Check whether watermarks need updating
11835 * @plane: drm plane
11836 * @state: new plane state
11837 *
11838 * Check current plane state versus the new one to determine whether
11839 * watermarks need to be recalculated.
11840 *
11841 * Returns true or false.
11842 */
11843static bool intel_wm_need_update(struct drm_plane *plane,
11844 struct drm_plane_state *state)
11845{
Matt Roperd21fbe82015-09-24 15:53:12 -070011846 struct intel_plane_state *new = to_intel_plane_state(state);
11847 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11848
11849 /* Update watermarks on tiling or size changes. */
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011850 if (new->visible != cur->visible)
11851 return true;
11852
11853 if (!cur->base.fb || !new->base.fb)
11854 return false;
11855
11856 if (cur->base.fb->modifier[0] != new->base.fb->modifier[0] ||
11857 cur->base.rotation != new->base.rotation ||
Matt Roperd21fbe82015-09-24 15:53:12 -070011858 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11859 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11860 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11861 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011862 return true;
11863
11864 return false;
11865}
11866
Matt Roperd21fbe82015-09-24 15:53:12 -070011867static bool needs_scaling(struct intel_plane_state *state)
11868{
11869 int src_w = drm_rect_width(&state->src) >> 16;
11870 int src_h = drm_rect_height(&state->src) >> 16;
11871 int dst_w = drm_rect_width(&state->dst);
11872 int dst_h = drm_rect_height(&state->dst);
11873
11874 return (src_w != dst_w || src_h != dst_h);
11875}
11876
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011877int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11878 struct drm_plane_state *plane_state)
11879{
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011880 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011881 struct drm_crtc *crtc = crtc_state->crtc;
11882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11883 struct drm_plane *plane = plane_state->plane;
11884 struct drm_device *dev = crtc->dev;
11885 struct drm_i915_private *dev_priv = dev->dev_private;
11886 struct intel_plane_state *old_plane_state =
11887 to_intel_plane_state(plane->state);
11888 int idx = intel_crtc->base.base.id, ret;
11889 int i = drm_plane_index(plane);
11890 bool mode_changed = needs_modeset(crtc_state);
11891 bool was_crtc_enabled = crtc->state->active;
11892 bool is_crtc_enabled = crtc_state->active;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011893 bool turn_off, turn_on, visible, was_visible;
11894 struct drm_framebuffer *fb = plane_state->fb;
11895
11896 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11897 plane->type != DRM_PLANE_TYPE_CURSOR) {
11898 ret = skl_update_scaler_plane(
11899 to_intel_crtc_state(crtc_state),
11900 to_intel_plane_state(plane_state));
11901 if (ret)
11902 return ret;
11903 }
11904
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011905 was_visible = old_plane_state->visible;
11906 visible = to_intel_plane_state(plane_state)->visible;
11907
11908 if (!was_crtc_enabled && WARN_ON(was_visible))
11909 was_visible = false;
11910
Maarten Lankhorst35c08f42015-12-03 14:31:07 +010011911 /*
11912 * Visibility is calculated as if the crtc was on, but
11913 * after scaler setup everything depends on it being off
11914 * when the crtc isn't active.
11915 */
11916 if (!is_crtc_enabled)
11917 to_intel_plane_state(plane_state)->visible = visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011918
11919 if (!was_visible && !visible)
11920 return 0;
11921
11922 turn_off = was_visible && (!visible || mode_changed);
11923 turn_on = visible && (!was_visible || mode_changed);
11924
11925 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11926 plane->base.id, fb ? fb->base.id : -1);
11927
11928 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11929 plane->base.id, was_visible, visible,
11930 turn_off, turn_on, mode_changed);
11931
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011932 if (turn_on || turn_off) {
11933 pipe_config->wm_changed = true;
11934
Ville Syrjälä852eb002015-06-24 22:00:07 +030011935 /* must disable cxsr around plane enable/disable */
11936 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11937 if (is_crtc_enabled)
11938 intel_crtc->atomic.wait_vblank = true;
Maarten Lankhorstab1d3a02015-11-19 16:07:14 +010011939 pipe_config->disable_cxsr = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011940 }
11941 } else if (intel_wm_need_update(plane, plane_state)) {
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010011942 pipe_config->wm_changed = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011943 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011944
Matt Roper396e33a2016-01-06 11:34:30 -080011945 /* Pre-gen9 platforms need two-step watermark updates */
11946 if (pipe_config->wm_changed && INTEL_INFO(dev)->gen < 9 &&
11947 dev_priv->display.optimize_watermarks)
11948 to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
11949
Rodrigo Vivi8be6ca82015-08-24 16:38:23 -070011950 if (visible || was_visible)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011951 intel_crtc->atomic.fb_bits |=
11952 to_intel_plane(plane)->frontbuffer_bit;
11953
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011954 switch (plane->type) {
11955 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011956 intel_crtc->atomic.pre_disable_primary = turn_off;
11957 intel_crtc->atomic.post_enable_primary = turn_on;
11958
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011959 if (turn_off) {
11960 /*
11961 * FIXME: Actually if we will still have any other
11962 * plane enabled on the pipe we could let IPS enabled
11963 * still, but for now lets consider that when we make
11964 * primary invisible by setting DSPCNTR to 0 on
11965 * update_primary_plane function IPS needs to be
11966 * disable.
11967 */
11968 intel_crtc->atomic.disable_ips = true;
11969
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011970 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011971 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011972
11973 /*
11974 * FBC does not work on some platforms for rotated
11975 * planes, so disable it when rotation is not 0 and
11976 * update it when rotation is set back to 0.
11977 *
11978 * FIXME: This is redundant with the fbc update done in
11979 * the primary plane enable function except that that
11980 * one is done too late. We eventually need to unify
11981 * this.
11982 */
11983
11984 if (visible &&
11985 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11986 dev_priv->fbc.crtc == intel_crtc &&
11987 plane_state->rotation != BIT(DRM_ROTATE_0))
11988 intel_crtc->atomic.disable_fbc = true;
11989
11990 /*
11991 * BDW signals flip done immediately if the plane
11992 * is disabled, even if the plane enable is already
11993 * armed to occur at the next vblank :(
11994 */
11995 if (turn_on && IS_BROADWELL(dev))
11996 intel_crtc->atomic.wait_vblank = true;
11997
11998 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11999 break;
12000 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012001 break;
12002 case DRM_PLANE_TYPE_OVERLAY:
Matt Roperd21fbe82015-09-24 15:53:12 -070012003 /*
12004 * WaCxSRDisabledForSpriteScaling:ivb
12005 *
12006 * cstate->update_wm was already set above, so this flag will
12007 * take effect when we commit and program watermarks.
12008 */
12009 if (IS_IVYBRIDGE(dev) &&
12010 needs_scaling(to_intel_plane_state(plane_state)) &&
12011 !needs_scaling(old_plane_state)) {
12012 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
12013 } else if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012014 intel_crtc->atomic.wait_vblank = true;
12015 intel_crtc->atomic.update_sprite_watermarks |=
12016 1 << i;
12017 }
Matt Roperd21fbe82015-09-24 15:53:12 -070012018
12019 break;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020012020 }
12021 return 0;
12022}
12023
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012024static bool encoders_cloneable(const struct intel_encoder *a,
12025 const struct intel_encoder *b)
12026{
12027 /* masks could be asymmetric, so check both ways */
12028 return a == b || (a->cloneable & (1 << b->type) &&
12029 b->cloneable & (1 << a->type));
12030}
12031
12032static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12033 struct intel_crtc *crtc,
12034 struct intel_encoder *encoder)
12035{
12036 struct intel_encoder *source_encoder;
12037 struct drm_connector *connector;
12038 struct drm_connector_state *connector_state;
12039 int i;
12040
12041 for_each_connector_in_state(state, connector, connector_state, i) {
12042 if (connector_state->crtc != &crtc->base)
12043 continue;
12044
12045 source_encoder =
12046 to_intel_encoder(connector_state->best_encoder);
12047 if (!encoders_cloneable(encoder, source_encoder))
12048 return false;
12049 }
12050
12051 return true;
12052}
12053
12054static bool check_encoder_cloning(struct drm_atomic_state *state,
12055 struct intel_crtc *crtc)
12056{
12057 struct intel_encoder *encoder;
12058 struct drm_connector *connector;
12059 struct drm_connector_state *connector_state;
12060 int i;
12061
12062 for_each_connector_in_state(state, connector, connector_state, i) {
12063 if (connector_state->crtc != &crtc->base)
12064 continue;
12065
12066 encoder = to_intel_encoder(connector_state->best_encoder);
12067 if (!check_single_encoder_cloning(state, crtc, encoder))
12068 return false;
12069 }
12070
12071 return true;
12072}
12073
12074static int intel_crtc_atomic_check(struct drm_crtc *crtc,
12075 struct drm_crtc_state *crtc_state)
12076{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012077 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020012078 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020012080 struct intel_crtc_state *pipe_config =
12081 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012082 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012083 int ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012084 bool mode_changed = needs_modeset(crtc_state);
12085
12086 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
12087 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
12088 return -EINVAL;
12089 }
12090
Ville Syrjälä852eb002015-06-24 22:00:07 +030012091 if (mode_changed && !crtc_state->active)
Maarten Lankhorst92826fc2015-12-03 13:49:13 +010012092 pipe_config->wm_changed = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020012093
Maarten Lankhorstad421372015-06-15 12:33:42 +020012094 if (mode_changed && crtc_state->enable &&
12095 dev_priv->display.crtc_compute_clock &&
12096 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
12097 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
12098 pipe_config);
12099 if (ret)
12100 return ret;
12101 }
12102
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012103 ret = 0;
Matt Roper86c8bbb2015-09-24 15:53:16 -070012104 if (dev_priv->display.compute_pipe_wm) {
12105 ret = dev_priv->display.compute_pipe_wm(intel_crtc, state);
Matt Roper396e33a2016-01-06 11:34:30 -080012106 if (ret) {
12107 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
Matt Roper86c8bbb2015-09-24 15:53:16 -070012108 return ret;
Matt Roper396e33a2016-01-06 11:34:30 -080012109 }
12110 }
12111
12112 if (dev_priv->display.compute_intermediate_wm &&
12113 !to_intel_atomic_state(state)->skip_intermediate_wm) {
12114 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
12115 return 0;
12116
12117 /*
12118 * Calculate 'intermediate' watermarks that satisfy both the
12119 * old state and the new state. We can program these
12120 * immediately.
12121 */
12122 ret = dev_priv->display.compute_intermediate_wm(crtc->dev,
12123 intel_crtc,
12124 pipe_config);
12125 if (ret) {
12126 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
12127 return ret;
12128 }
Matt Roper86c8bbb2015-09-24 15:53:16 -070012129 }
12130
Maarten Lankhorste435d6e2015-07-13 16:30:15 +020012131 if (INTEL_INFO(dev)->gen >= 9) {
12132 if (mode_changed)
12133 ret = skl_update_scaler_crtc(pipe_config);
12134
12135 if (!ret)
12136 ret = intel_atomic_setup_scalers(dev, intel_crtc,
12137 pipe_config);
12138 }
12139
12140 return ret;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012141}
12142
Jani Nikula65b38e02015-04-13 11:26:56 +030012143static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012144 .mode_set_base_atomic = intel_pipe_set_base_atomic,
12145 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080012146 .atomic_begin = intel_begin_crtc_commit,
12147 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020012148 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010012149};
12150
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020012151static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
12152{
12153 struct intel_connector *connector;
12154
12155 for_each_intel_connector(dev, connector) {
12156 if (connector->base.encoder) {
12157 connector->base.state->best_encoder =
12158 connector->base.encoder;
12159 connector->base.state->crtc =
12160 connector->base.encoder->crtc;
12161 } else {
12162 connector->base.state->best_encoder = NULL;
12163 connector->base.state->crtc = NULL;
12164 }
12165 }
12166}
12167
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012168static void
Robin Schroereba905b2014-05-18 02:24:50 +020012169connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012170 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012171{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012172 int bpp = pipe_config->pipe_bpp;
12173
12174 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
12175 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012176 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012177
12178 /* Don't use an invalid EDID bpc value */
12179 if (connector->base.display_info.bpc &&
12180 connector->base.display_info.bpc * 3 < bpp) {
12181 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
12182 bpp, connector->base.display_info.bpc*3);
12183 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
12184 }
12185
12186 /* Clamp bpp to 8 on screens without EDID 1.4 */
12187 if (connector->base.display_info.bpc == 0 && bpp > 24) {
12188 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
12189 bpp);
12190 pipe_config->pipe_bpp = 24;
12191 }
12192}
12193
12194static int
12195compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012196 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012197{
12198 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012199 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012200 struct drm_connector *connector;
12201 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012202 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012203
Wayne Boyer666a4532015-12-09 12:29:35 -080012204 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012205 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012206 else if (INTEL_INFO(dev)->gen >= 5)
12207 bpp = 12*3;
12208 else
12209 bpp = 8*3;
12210
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012211
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012212 pipe_config->pipe_bpp = bpp;
12213
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012214 state = pipe_config->base.state;
12215
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012216 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012217 for_each_connector_in_state(state, connector, connector_state, i) {
12218 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020012219 continue;
12220
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012221 connected_sink_compute_bpp(to_intel_connector(connector),
12222 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012223 }
12224
12225 return bpp;
12226}
12227
Daniel Vetter644db712013-09-19 14:53:58 +020012228static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
12229{
12230 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
12231 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010012232 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020012233 mode->crtc_hdisplay, mode->crtc_hsync_start,
12234 mode->crtc_hsync_end, mode->crtc_htotal,
12235 mode->crtc_vdisplay, mode->crtc_vsync_start,
12236 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
12237}
12238
Daniel Vetterc0b03412013-05-28 12:05:54 +020012239static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012240 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012241 const char *context)
12242{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012243 struct drm_device *dev = crtc->base.dev;
12244 struct drm_plane *plane;
12245 struct intel_plane *intel_plane;
12246 struct intel_plane_state *state;
12247 struct drm_framebuffer *fb;
12248
12249 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
12250 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020012251
12252 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
12253 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
12254 pipe_config->pipe_bpp, pipe_config->dither);
12255 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
12256 pipe_config->has_pch_encoder,
12257 pipe_config->fdi_lanes,
12258 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
12259 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
12260 pipe_config->fdi_m_n.tu);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012261 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012262 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012263 pipe_config->lane_count,
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012264 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
12265 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
12266 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012267
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012268 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012269 pipe_config->has_dp_encoder,
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012270 pipe_config->lane_count,
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012271 pipe_config->dp_m2_n2.gmch_m,
12272 pipe_config->dp_m2_n2.gmch_n,
12273 pipe_config->dp_m2_n2.link_m,
12274 pipe_config->dp_m2_n2.link_n,
12275 pipe_config->dp_m2_n2.tu);
12276
Daniel Vetter55072d12014-11-20 16:10:28 +010012277 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
12278 pipe_config->has_audio,
12279 pipe_config->has_infoframe);
12280
Daniel Vetterc0b03412013-05-28 12:05:54 +020012281 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012282 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012283 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012284 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12285 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012286 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012287 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12288 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012289 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12290 crtc->num_scalers,
12291 pipe_config->scaler_state.scaler_users,
12292 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012293 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12294 pipe_config->gmch_pfit.control,
12295 pipe_config->gmch_pfit.pgm_ratios,
12296 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012297 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012298 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012299 pipe_config->pch_pfit.size,
12300 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012301 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012302 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012303
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012304 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012305 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012306 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012307 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012308 pipe_config->ddi_pll_sel,
12309 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012310 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012311 pipe_config->dpll_hw_state.pll0,
12312 pipe_config->dpll_hw_state.pll1,
12313 pipe_config->dpll_hw_state.pll2,
12314 pipe_config->dpll_hw_state.pll3,
12315 pipe_config->dpll_hw_state.pll6,
12316 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012317 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012318 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012319 pipe_config->dpll_hw_state.pcsdw12);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070012320 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012321 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12322 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12323 pipe_config->ddi_pll_sel,
12324 pipe_config->dpll_hw_state.ctrl1,
12325 pipe_config->dpll_hw_state.cfgcr1,
12326 pipe_config->dpll_hw_state.cfgcr2);
12327 } else if (HAS_DDI(dev)) {
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012328 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012329 pipe_config->ddi_pll_sel,
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012330 pipe_config->dpll_hw_state.wrpll,
12331 pipe_config->dpll_hw_state.spll);
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012332 } else {
12333 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12334 "fp0: 0x%x, fp1: 0x%x\n",
12335 pipe_config->dpll_hw_state.dpll,
12336 pipe_config->dpll_hw_state.dpll_md,
12337 pipe_config->dpll_hw_state.fp0,
12338 pipe_config->dpll_hw_state.fp1);
12339 }
12340
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012341 DRM_DEBUG_KMS("planes on this crtc\n");
12342 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12343 intel_plane = to_intel_plane(plane);
12344 if (intel_plane->pipe != crtc->pipe)
12345 continue;
12346
12347 state = to_intel_plane_state(plane->state);
12348 fb = state->base.fb;
12349 if (!fb) {
12350 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12351 "disabled, scaler_id = %d\n",
12352 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12353 plane->base.id, intel_plane->pipe,
12354 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12355 drm_plane_index(plane), state->scaler_id);
12356 continue;
12357 }
12358
12359 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12360 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12361 plane->base.id, intel_plane->pipe,
12362 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12363 drm_plane_index(plane));
12364 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12365 fb->base.id, fb->width, fb->height, fb->pixel_format);
12366 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12367 state->scaler_id,
12368 state->src.x1 >> 16, state->src.y1 >> 16,
12369 drm_rect_width(&state->src) >> 16,
12370 drm_rect_height(&state->src) >> 16,
12371 state->dst.x1, state->dst.y1,
12372 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12373 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012374}
12375
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012376static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012377{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012378 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012379 struct drm_connector *connector;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012380 unsigned int used_ports = 0;
12381
12382 /*
12383 * Walk the connector list instead of the encoder
12384 * list to detect the problem on ddi platforms
12385 * where there's just one encoder per digital port.
12386 */
Ville Syrjälä0bff4852015-12-10 18:22:31 +020012387 drm_for_each_connector(connector, dev) {
12388 struct drm_connector_state *connector_state;
12389 struct intel_encoder *encoder;
12390
12391 connector_state = drm_atomic_get_existing_connector_state(state, connector);
12392 if (!connector_state)
12393 connector_state = connector->state;
12394
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012395 if (!connector_state->best_encoder)
12396 continue;
12397
12398 encoder = to_intel_encoder(connector_state->best_encoder);
12399
12400 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012401
12402 switch (encoder->type) {
12403 unsigned int port_mask;
12404 case INTEL_OUTPUT_UNKNOWN:
12405 if (WARN_ON(!HAS_DDI(dev)))
12406 break;
12407 case INTEL_OUTPUT_DISPLAYPORT:
12408 case INTEL_OUTPUT_HDMI:
12409 case INTEL_OUTPUT_EDP:
12410 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12411
12412 /* the same port mustn't appear more than once */
12413 if (used_ports & port_mask)
12414 return false;
12415
12416 used_ports |= port_mask;
12417 default:
12418 break;
12419 }
12420 }
12421
12422 return true;
12423}
12424
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012425static void
12426clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12427{
12428 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012429 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012430 struct intel_dpll_hw_state dpll_hw_state;
12431 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012432 uint32_t ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012433 bool force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012434
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012435 /* FIXME: before the switch to atomic started, a new pipe_config was
12436 * kzalloc'd. Code that depends on any field being zero should be
12437 * fixed, so that the crtc_state can be safely duplicated. For now,
12438 * only fields that are know to not cause problems are preserved. */
12439
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012440 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012441 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012442 shared_dpll = crtc_state->shared_dpll;
12443 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012444 ddi_pll_sel = crtc_state->ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012445 force_thru = crtc_state->pch_pfit.force_thru;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012446
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012447 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012448
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012449 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012450 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012451 crtc_state->shared_dpll = shared_dpll;
12452 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012453 crtc_state->ddi_pll_sel = ddi_pll_sel;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +020012454 crtc_state->pch_pfit.force_thru = force_thru;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012455}
12456
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012457static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012458intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012459 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012460{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012461 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012462 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012463 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012464 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012465 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012466 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012467 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012468
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012469 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012470
Daniel Vettere143a212013-07-04 12:01:15 +020012471 pipe_config->cpu_transcoder =
12472 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012473
Imre Deak2960bc92013-07-30 13:36:32 +030012474 /*
12475 * Sanitize sync polarity flags based on requested ones. If neither
12476 * positive or negative polarity is requested, treat this as meaning
12477 * negative polarity.
12478 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012479 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012480 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012481 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012482
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012483 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012484 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012485 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012486
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012487 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12488 pipe_config);
12489 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012490 goto fail;
12491
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012492 /*
12493 * Determine the real pipe dimensions. Note that stereo modes can
12494 * increase the actual pipe size due to the frame doubling and
12495 * insertion of additional space for blanks between the frame. This
12496 * is stored in the crtc timings. We use the requested mode to do this
12497 * computation to clearly distinguish it from the adjusted mode, which
12498 * can be changed by the connectors in the below retry loop.
12499 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012500 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012501 &pipe_config->pipe_src_w,
12502 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012503
Daniel Vettere29c22c2013-02-21 00:00:16 +010012504encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012505 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012506 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012507 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012508
Daniel Vetter135c81b2013-07-21 21:37:09 +020012509 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012510 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12511 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012512
Daniel Vetter7758a112012-07-08 19:40:39 +020012513 /* Pass our mode to the connectors and the CRTC to give them a chance to
12514 * adjust it according to limitations or connector properties, and also
12515 * a chance to reject the mode entirely.
12516 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012517 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012518 if (connector_state->crtc != crtc)
12519 continue;
12520
12521 encoder = to_intel_encoder(connector_state->best_encoder);
12522
Daniel Vetterefea6e82013-07-21 21:36:59 +020012523 if (!(encoder->compute_config(encoder, pipe_config))) {
12524 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012525 goto fail;
12526 }
12527 }
12528
Daniel Vetterff9a6752013-06-01 17:16:21 +020012529 /* Set default port clock if not overwritten by the encoder. Needs to be
12530 * done afterwards in case the encoder adjusts the mode. */
12531 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012532 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012533 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012534
Daniel Vettera43f6e02013-06-07 23:10:32 +020012535 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012536 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012537 DRM_DEBUG_KMS("CRTC fixup failed\n");
12538 goto fail;
12539 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012540
12541 if (ret == RETRY) {
12542 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12543 ret = -EINVAL;
12544 goto fail;
12545 }
12546
12547 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12548 retry = false;
12549 goto encoder_retry;
12550 }
12551
Daniel Vettere8fa4272015-08-12 11:43:34 +020012552 /* Dithering seems to not pass-through bits correctly when it should, so
12553 * only enable it on 6bpc panels. */
12554 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
Daniel Vetter62f0ace2015-08-26 18:57:26 +020012555 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012556 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012557
Daniel Vetter7758a112012-07-08 19:40:39 +020012558fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012559 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012560}
12561
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012562static void
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020012563intel_modeset_update_crtc_state(struct drm_atomic_state *state)
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012564{
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012565 struct drm_crtc *crtc;
12566 struct drm_crtc_state *crtc_state;
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012567 int i;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012568
Ville Syrjälä76688512014-01-10 11:28:06 +020012569 /* Double check state. */
Maarten Lankhorst8a75d152015-07-13 16:30:14 +020012570 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012571 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012572
12573 /* Update hwmode for vblank functions */
12574 if (crtc->state->active)
12575 crtc->hwmode = crtc->state->adjusted_mode;
12576 else
12577 crtc->hwmode.crtc_clock = 0;
Maarten Lankhorst61067a52015-09-23 16:29:36 +020012578
12579 /*
12580 * Update legacy state to satisfy fbc code. This can
12581 * be removed when fbc uses the atomic state.
12582 */
12583 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12584 struct drm_plane_state *plane_state = crtc->primary->state;
12585
12586 crtc->primary->fb = plane_state->fb;
12587 crtc->x = plane_state->src_x >> 16;
12588 crtc->y = plane_state->src_y >> 16;
12589 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012590 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012591}
12592
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012593static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012594{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012595 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012596
12597 if (clock1 == clock2)
12598 return true;
12599
12600 if (!clock1 || !clock2)
12601 return false;
12602
12603 diff = abs(clock1 - clock2);
12604
12605 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12606 return true;
12607
12608 return false;
12609}
12610
Daniel Vetter25c5b262012-07-08 22:08:04 +020012611#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12612 list_for_each_entry((intel_crtc), \
12613 &(dev)->mode_config.crtc_list, \
12614 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +020012615 for_each_if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012616
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012617static bool
12618intel_compare_m_n(unsigned int m, unsigned int n,
12619 unsigned int m2, unsigned int n2,
12620 bool exact)
12621{
12622 if (m == m2 && n == n2)
12623 return true;
12624
12625 if (exact || !m || !n || !m2 || !n2)
12626 return false;
12627
12628 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12629
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012630 if (n > n2) {
12631 while (n > n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012632 m2 <<= 1;
12633 n2 <<= 1;
12634 }
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012635 } else if (n < n2) {
12636 while (n < n2) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012637 m <<= 1;
12638 n <<= 1;
12639 }
12640 }
12641
Maarten Lankhorst31d10b52016-01-06 13:54:43 +010012642 if (n != n2)
12643 return false;
12644
12645 return intel_fuzzy_clock_check(m, m2);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012646}
12647
12648static bool
12649intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12650 struct intel_link_m_n *m2_n2,
12651 bool adjust)
12652{
12653 if (m_n->tu == m2_n2->tu &&
12654 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12655 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12656 intel_compare_m_n(m_n->link_m, m_n->link_n,
12657 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12658 if (adjust)
12659 *m2_n2 = *m_n;
12660
12661 return true;
12662 }
12663
12664 return false;
12665}
12666
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012667static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012668intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012669 struct intel_crtc_state *current_config,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012670 struct intel_crtc_state *pipe_config,
12671 bool adjust)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012672{
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012673 bool ret = true;
12674
12675#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12676 do { \
12677 if (!adjust) \
12678 DRM_ERROR(fmt, ##__VA_ARGS__); \
12679 else \
12680 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12681 } while (0)
12682
Daniel Vetter66e985c2013-06-05 13:34:20 +020012683#define PIPE_CONF_CHECK_X(name) \
12684 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012685 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012686 "(expected 0x%08x, found 0x%08x)\n", \
12687 current_config->name, \
12688 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012689 ret = false; \
Daniel Vetter66e985c2013-06-05 13:34:20 +020012690 }
12691
Daniel Vetter08a24032013-04-19 11:25:34 +020012692#define PIPE_CONF_CHECK_I(name) \
12693 if (current_config->name != pipe_config->name) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012694 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Daniel Vetter08a24032013-04-19 11:25:34 +020012695 "(expected %i, found %i)\n", \
12696 current_config->name, \
12697 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012698 ret = false; \
12699 }
12700
12701#define PIPE_CONF_CHECK_M_N(name) \
12702 if (!intel_compare_link_m_n(&current_config->name, \
12703 &pipe_config->name,\
12704 adjust)) { \
12705 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12706 "(expected tu %i gmch %i/%i link %i/%i, " \
12707 "found tu %i, gmch %i/%i link %i/%i)\n", \
12708 current_config->name.tu, \
12709 current_config->name.gmch_m, \
12710 current_config->name.gmch_n, \
12711 current_config->name.link_m, \
12712 current_config->name.link_n, \
12713 pipe_config->name.tu, \
12714 pipe_config->name.gmch_m, \
12715 pipe_config->name.gmch_n, \
12716 pipe_config->name.link_m, \
12717 pipe_config->name.link_n); \
12718 ret = false; \
12719 }
12720
12721#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12722 if (!intel_compare_link_m_n(&current_config->name, \
12723 &pipe_config->name, adjust) && \
12724 !intel_compare_link_m_n(&current_config->alt_name, \
12725 &pipe_config->name, adjust)) { \
12726 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12727 "(expected tu %i gmch %i/%i link %i/%i, " \
12728 "or tu %i gmch %i/%i link %i/%i, " \
12729 "found tu %i, gmch %i/%i link %i/%i)\n", \
12730 current_config->name.tu, \
12731 current_config->name.gmch_m, \
12732 current_config->name.gmch_n, \
12733 current_config->name.link_m, \
12734 current_config->name.link_n, \
12735 current_config->alt_name.tu, \
12736 current_config->alt_name.gmch_m, \
12737 current_config->alt_name.gmch_n, \
12738 current_config->alt_name.link_m, \
12739 current_config->alt_name.link_n, \
12740 pipe_config->name.tu, \
12741 pipe_config->name.gmch_m, \
12742 pipe_config->name.gmch_n, \
12743 pipe_config->name.link_m, \
12744 pipe_config->name.link_n); \
12745 ret = false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012746 }
12747
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012748/* This is required for BDW+ where there is only one set of registers for
12749 * switching between high and low RR.
12750 * This macro can be used whenever a comparison has to be made between one
12751 * hw state and multiple sw state variables.
12752 */
12753#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12754 if ((current_config->name != pipe_config->name) && \
12755 (current_config->alt_name != pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012756 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012757 "(expected %i or %i, found %i)\n", \
12758 current_config->name, \
12759 current_config->alt_name, \
12760 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012761 ret = false; \
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012762 }
12763
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012764#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12765 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012766 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012767 "(expected %i, found %i)\n", \
12768 current_config->name & (mask), \
12769 pipe_config->name & (mask)); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012770 ret = false; \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012771 }
12772
Ville Syrjälä5e550652013-09-06 23:29:07 +030012773#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12774 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012775 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012776 "(expected %i, found %i)\n", \
12777 current_config->name, \
12778 pipe_config->name); \
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012779 ret = false; \
Ville Syrjälä5e550652013-09-06 23:29:07 +030012780 }
12781
Daniel Vetterbb760062013-06-06 14:55:52 +020012782#define PIPE_CONF_QUIRK(quirk) \
12783 ((current_config->quirks | pipe_config->quirks) & (quirk))
12784
Daniel Vettereccb1402013-05-22 00:50:22 +020012785 PIPE_CONF_CHECK_I(cpu_transcoder);
12786
Daniel Vetter08a24032013-04-19 11:25:34 +020012787 PIPE_CONF_CHECK_I(has_pch_encoder);
12788 PIPE_CONF_CHECK_I(fdi_lanes);
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012789 PIPE_CONF_CHECK_M_N(fdi_m_n);
Daniel Vetter08a24032013-04-19 11:25:34 +020012790
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012791 PIPE_CONF_CHECK_I(has_dp_encoder);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +030012792 PIPE_CONF_CHECK_I(lane_count);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012793
12794 if (INTEL_INFO(dev)->gen < 8) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012795 PIPE_CONF_CHECK_M_N(dp_m_n);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012796
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012797 if (current_config->has_drrs)
12798 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12799 } else
12800 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012801
Jani Nikulaa65347b2015-11-27 12:21:46 +020012802 PIPE_CONF_CHECK_I(has_dsi_encoder);
12803
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012804 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12805 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12806 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12807 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12808 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12809 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012810
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012811 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12812 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12813 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12814 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12815 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12816 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012817
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012818 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012819 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012820 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
Wayne Boyer666a4532015-12-09 12:29:35 -080012821 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012822 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012823 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012824
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012825 PIPE_CONF_CHECK_I(has_audio);
12826
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012827 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012828 DRM_MODE_FLAG_INTERLACE);
12829
Daniel Vetterbb760062013-06-06 14:55:52 +020012830 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012831 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012832 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012833 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012834 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012835 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012836 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012837 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012838 DRM_MODE_FLAG_NVSYNC);
12839 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012840
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012841 PIPE_CONF_CHECK_X(gmch_pfit.control);
Daniel Vettere2ff2d42015-07-15 14:15:50 +020012842 /* pfit ratios are autocomputed by the hw on gen4+ */
12843 if (INTEL_INFO(dev)->gen < 4)
12844 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
Ville Syrjälä333b8ca2015-09-03 21:50:16 +030012845 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
Daniel Vetter99535992014-04-13 12:00:33 +020012846
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020012847 if (!adjust) {
12848 PIPE_CONF_CHECK_I(pipe_src_w);
12849 PIPE_CONF_CHECK_I(pipe_src_h);
12850
12851 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12852 if (current_config->pch_pfit.enabled) {
12853 PIPE_CONF_CHECK_X(pch_pfit.pos);
12854 PIPE_CONF_CHECK_X(pch_pfit.size);
12855 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012856
Maarten Lankhorst7aefe2b2015-09-14 11:30:10 +020012857 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12858 }
Chandra Kondurua1b22782015-04-07 15:28:45 -070012859
Jesse Barnese59150d2014-01-07 13:30:45 -080012860 /* BDW+ don't expose a synchronous way to read the state */
12861 if (IS_HASWELL(dev))
12862 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012863
Ville Syrjälä282740f2013-09-04 18:30:03 +030012864 PIPE_CONF_CHECK_I(double_wide);
12865
Daniel Vetter26804af2014-06-25 22:01:55 +030012866 PIPE_CONF_CHECK_X(ddi_pll_sel);
12867
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012868 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012869 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012870 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012871 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12872 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012873 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Maarten Lankhorst00490c22015-11-16 14:42:12 +010012874 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012875 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12876 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12877 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012878
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012879 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12880 PIPE_CONF_CHECK_I(pipe_bpp);
12881
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012882 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012883 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012884
Daniel Vetter66e985c2013-06-05 13:34:20 +020012885#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012886#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012887#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012888#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012889#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012890#undef PIPE_CONF_QUIRK
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012891#undef INTEL_ERR_OR_DBG_KMS
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012892
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020012893 return ret;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012894}
12895
Damien Lespiau08db6652014-11-04 17:06:52 +000012896static void check_wm_state(struct drm_device *dev)
12897{
12898 struct drm_i915_private *dev_priv = dev->dev_private;
12899 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12900 struct intel_crtc *intel_crtc;
12901 int plane;
12902
12903 if (INTEL_INFO(dev)->gen < 9)
12904 return;
12905
12906 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12907 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12908
12909 for_each_intel_crtc(dev, intel_crtc) {
12910 struct skl_ddb_entry *hw_entry, *sw_entry;
12911 const enum pipe pipe = intel_crtc->pipe;
12912
12913 if (!intel_crtc->active)
12914 continue;
12915
12916 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012917 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012918 hw_entry = &hw_ddb.plane[pipe][plane];
12919 sw_entry = &sw_ddb->plane[pipe][plane];
12920
12921 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12922 continue;
12923
12924 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12925 "(expected (%u,%u), found (%u,%u))\n",
12926 pipe_name(pipe), plane + 1,
12927 sw_entry->start, sw_entry->end,
12928 hw_entry->start, hw_entry->end);
12929 }
12930
12931 /* cursor */
Matt Roper4969d332015-09-24 15:53:10 -070012932 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12933 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiau08db6652014-11-04 17:06:52 +000012934
12935 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12936 continue;
12937
12938 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12939 "(expected (%u,%u), found (%u,%u))\n",
12940 pipe_name(pipe),
12941 sw_entry->start, sw_entry->end,
12942 hw_entry->start, hw_entry->end);
12943 }
12944}
12945
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012946static void
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012947check_connector_state(struct drm_device *dev,
12948 struct drm_atomic_state *old_state)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012949{
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012950 struct drm_connector_state *old_conn_state;
12951 struct drm_connector *connector;
12952 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012953
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012954 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12955 struct drm_encoder *encoder = connector->encoder;
12956 struct drm_connector_state *state = connector->state;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012957
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012958 /* This also checks the encoder/connector hw state with the
12959 * ->get_hw_state callbacks. */
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012960 intel_connector_check_state(to_intel_connector(connector));
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012961
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012962 I915_STATE_WARN(state->best_encoder != encoder,
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020012963 "connector's atomic encoder doesn't match legacy encoder\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012964 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012965}
12966
12967static void
12968check_encoder_state(struct drm_device *dev)
12969{
12970 struct intel_encoder *encoder;
12971 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012972
Damien Lespiaub2784e12014-08-05 11:29:37 +010012973 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012974 bool enabled = false;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012975 enum pipe pipe;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012976
12977 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12978 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012979 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012980
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012981 for_each_intel_connector(dev, connector) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012982 if (connector->base.state->best_encoder != &encoder->base)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012983 continue;
12984 enabled = true;
Maarten Lankhorstad3c5582015-07-13 16:30:26 +020012985
12986 I915_STATE_WARN(connector->base.state->crtc !=
12987 encoder->base.crtc,
12988 "connector's crtc doesn't match encoder crtc\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012989 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012990
Rob Clarke2c719b2014-12-15 13:56:32 -050012991 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012992 "encoder's enabled state mismatch "
12993 "(expected %i, found %i)\n",
12994 !!encoder->base.crtc, enabled);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020012995
12996 if (!encoder->base.crtc) {
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020012997 bool active;
12998
12999 active = encoder->get_hw_state(encoder, &pipe);
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013000 I915_STATE_WARN(active,
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013001 "encoder detached but still enabled on pipe %c.\n",
13002 pipe_name(pipe));
Maarten Lankhorst7c60d192015-08-05 12:37:04 +020013003 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013004 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013005}
13006
13007static void
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013008check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013009{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013010 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013011 struct intel_encoder *encoder;
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013012 struct drm_crtc_state *old_crtc_state;
13013 struct drm_crtc *crtc;
13014 int i;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013015
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013016 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
13017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13018 struct intel_crtc_state *pipe_config, *sw_config;
Maarten Lankhorst7b89b8d2015-08-05 12:37:03 +020013019 bool active;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013020
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013021 if (!needs_modeset(crtc->state) &&
13022 !to_intel_crtc_state(crtc->state)->update_pipe)
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013023 continue;
13024
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013025 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
13026 pipe_config = to_intel_crtc_state(old_crtc_state);
13027 memset(pipe_config, 0, sizeof(*pipe_config));
13028 pipe_config->base.crtc = crtc;
13029 pipe_config->base.state = old_state;
13030
13031 DRM_DEBUG_KMS("[CRTC:%d]\n",
13032 crtc->base.id);
13033
13034 active = dev_priv->display.get_pipe_config(intel_crtc,
13035 pipe_config);
13036
13037 /* hw state is inconsistent with the pipe quirk */
13038 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
13039 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
13040 active = crtc->state->active;
13041
13042 I915_STATE_WARN(crtc->state->active != active,
13043 "crtc active state doesn't match with hw state "
13044 "(expected %i, found %i)\n", crtc->state->active, active);
13045
13046 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
13047 "transitional active state does not match atomic hw state "
13048 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
13049
13050 for_each_encoder_on_crtc(dev, crtc, encoder) {
13051 enum pipe pipe;
13052
13053 active = encoder->get_hw_state(encoder, &pipe);
13054 I915_STATE_WARN(active != crtc->state->active,
13055 "[ENCODER:%i] active %i with crtc active %i\n",
13056 encoder->base.base.id, active, crtc->state->active);
13057
13058 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
13059 "Encoder connected to wrong pipe %c\n",
13060 pipe_name(pipe));
13061
13062 if (active)
13063 encoder->get_config(encoder, pipe_config);
13064 }
13065
13066 if (!crtc->state->active)
13067 continue;
13068
13069 sw_config = to_intel_crtc_state(crtc->state);
13070 if (!intel_pipe_config_compare(dev, sw_config,
13071 pipe_config, false)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050013072 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013073 intel_dump_pipe_config(intel_crtc, pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020013074 "[hw state]");
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013075 intel_dump_pipe_config(intel_crtc, sw_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020013076 "[sw state]");
13077 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013078 }
13079}
13080
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013081static void
13082check_shared_dpll_state(struct drm_device *dev)
13083{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013084 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013085 struct intel_crtc *crtc;
13086 struct intel_dpll_hw_state dpll_hw_state;
13087 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020013088
13089 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13090 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13091 int enabled_crtcs = 0, active_crtcs = 0;
13092 bool active;
13093
13094 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
13095
13096 DRM_DEBUG_KMS("%s\n", pll->name);
13097
13098 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
13099
Rob Clarke2c719b2014-12-15 13:56:32 -050013100 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020013101 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013102 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050013103 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020013104 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013105 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020013106 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050013107 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020013108 "pll on state mismatch (expected %i, found %i)\n",
13109 pll->on, active);
13110
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013111 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080013112 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020013113 enabled_crtcs++;
13114 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13115 active_crtcs++;
13116 }
Rob Clarke2c719b2014-12-15 13:56:32 -050013117 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013118 "pll active crtcs mismatch (expected %i, found %i)\n",
13119 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050013120 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020013121 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013122 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020013123
Rob Clarke2c719b2014-12-15 13:56:32 -050013124 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020013125 sizeof(dpll_hw_state)),
13126 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020013127 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020013128}
13129
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013130static void
13131intel_modeset_check_state(struct drm_device *dev,
13132 struct drm_atomic_state *old_state)
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013133{
Damien Lespiau08db6652014-11-04 17:06:52 +000013134 check_wm_state(dev);
Maarten Lankhorst35dd3c62015-08-06 13:49:22 +020013135 check_connector_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013136 check_encoder_state(dev);
Maarten Lankhorst4d20cd82015-08-05 12:37:05 +020013137 check_crtc_state(dev, old_state);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020013138 check_shared_dpll_state(dev);
13139}
13140
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020013141void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030013142 int dotclock)
13143{
13144 /*
13145 * FDI already provided one idea for the dotclock.
13146 * Yell if the encoder disagrees.
13147 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013148 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030013149 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020013150 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030013151}
13152
Ville Syrjälä80715b22014-05-15 20:23:23 +030013153static void update_scanline_offset(struct intel_crtc *crtc)
13154{
13155 struct drm_device *dev = crtc->base.dev;
13156
13157 /*
13158 * The scanline counter increments at the leading edge of hsync.
13159 *
13160 * On most platforms it starts counting from vtotal-1 on the
13161 * first active line. That means the scanline counter value is
13162 * always one less than what we would expect. Ie. just after
13163 * start of vblank, which also occurs at start of hsync (on the
13164 * last active line), the scanline counter will read vblank_start-1.
13165 *
13166 * On gen2 the scanline counter starts counting from 1 instead
13167 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
13168 * to keep the value positive), instead of adding one.
13169 *
13170 * On HSW+ the behaviour of the scanline counter depends on the output
13171 * type. For DP ports it behaves like most other platforms, but on HDMI
13172 * there's an extra 1 line difference. So we need to add two instead of
13173 * one to the value.
13174 */
13175 if (IS_GEN2(dev)) {
Ville Syrjälä124abe02015-09-08 13:40:45 +030013176 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030013177 int vtotal;
13178
Ville Syrjälä124abe02015-09-08 13:40:45 +030013179 vtotal = adjusted_mode->crtc_vtotal;
13180 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä80715b22014-05-15 20:23:23 +030013181 vtotal /= 2;
13182
13183 crtc->scanline_offset = vtotal - 1;
13184 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030013185 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030013186 crtc->scanline_offset = 2;
13187 } else
13188 crtc->scanline_offset = 1;
13189}
13190
Maarten Lankhorstad421372015-06-15 12:33:42 +020013191static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013192{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013193 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013194 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013195 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013196 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013197 struct intel_crtc_state *intel_crtc_state;
13198 struct drm_crtc *crtc;
13199 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013200 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013201
13202 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020013203 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013204
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013205 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020013206 int dpll;
13207
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013208 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030013209 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020013210 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013211
Maarten Lankhorstad421372015-06-15 12:33:42 +020013212 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030013213 continue;
13214
Maarten Lankhorstad421372015-06-15 12:33:42 +020013215 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013216
Maarten Lankhorstad421372015-06-15 12:33:42 +020013217 if (!shared_dpll)
13218 shared_dpll = intel_atomic_get_shared_dpll_state(state);
13219
13220 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013221 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020013222}
13223
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013224/*
13225 * This implements the workaround described in the "notes" section of the mode
13226 * set sequence documentation. When going from no pipes or single pipe to
13227 * multiple pipes, and planes are enabled after the pipe, we need to wait at
13228 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
13229 */
13230static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
13231{
13232 struct drm_crtc_state *crtc_state;
13233 struct intel_crtc *intel_crtc;
13234 struct drm_crtc *crtc;
13235 struct intel_crtc_state *first_crtc_state = NULL;
13236 struct intel_crtc_state *other_crtc_state = NULL;
13237 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
13238 int i;
13239
13240 /* look at all crtc's that are going to be enabled in during modeset */
13241 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13242 intel_crtc = to_intel_crtc(crtc);
13243
13244 if (!crtc_state->active || !needs_modeset(crtc_state))
13245 continue;
13246
13247 if (first_crtc_state) {
13248 other_crtc_state = to_intel_crtc_state(crtc_state);
13249 break;
13250 } else {
13251 first_crtc_state = to_intel_crtc_state(crtc_state);
13252 first_pipe = intel_crtc->pipe;
13253 }
13254 }
13255
13256 /* No workaround needed? */
13257 if (!first_crtc_state)
13258 return 0;
13259
13260 /* w/a possibly needed, check how many crtc's are already enabled. */
13261 for_each_intel_crtc(state->dev, intel_crtc) {
13262 struct intel_crtc_state *pipe_config;
13263
13264 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
13265 if (IS_ERR(pipe_config))
13266 return PTR_ERR(pipe_config);
13267
13268 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
13269
13270 if (!pipe_config->base.active ||
13271 needs_modeset(&pipe_config->base))
13272 continue;
13273
13274 /* 2 or more enabled crtcs means no need for w/a */
13275 if (enabled_pipe != INVALID_PIPE)
13276 return 0;
13277
13278 enabled_pipe = intel_crtc->pipe;
13279 }
13280
13281 if (enabled_pipe != INVALID_PIPE)
13282 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
13283 else if (other_crtc_state)
13284 other_crtc_state->hsw_workaround_pipe = first_pipe;
13285
13286 return 0;
13287}
13288
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013289static int intel_modeset_all_pipes(struct drm_atomic_state *state)
13290{
13291 struct drm_crtc *crtc;
13292 struct drm_crtc_state *crtc_state;
13293 int ret = 0;
13294
13295 /* add all active pipes to the state */
13296 for_each_crtc(state->dev, crtc) {
13297 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13298 if (IS_ERR(crtc_state))
13299 return PTR_ERR(crtc_state);
13300
13301 if (!crtc_state->active || needs_modeset(crtc_state))
13302 continue;
13303
13304 crtc_state->mode_changed = true;
13305
13306 ret = drm_atomic_add_affected_connectors(state, crtc);
13307 if (ret)
13308 break;
13309
13310 ret = drm_atomic_add_affected_planes(state, crtc);
13311 if (ret)
13312 break;
13313 }
13314
13315 return ret;
13316}
13317
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013318static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013319{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013320 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13321 struct drm_i915_private *dev_priv = state->dev->dev_private;
13322 struct drm_crtc *crtc;
13323 struct drm_crtc_state *crtc_state;
13324 int ret = 0, i;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013325
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013326 if (!check_digital_port_conflicts(state)) {
13327 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13328 return -EINVAL;
13329 }
13330
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013331 intel_state->modeset = true;
13332 intel_state->active_crtcs = dev_priv->active_crtcs;
13333
13334 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13335 if (crtc_state->active)
13336 intel_state->active_crtcs |= 1 << i;
13337 else
13338 intel_state->active_crtcs &= ~(1 << i);
13339 }
13340
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013341 /*
13342 * See if the config requires any additional preparation, e.g.
13343 * to adjust global state with pipes off. We need to do this
13344 * here so we can get the modeset_pipe updated config for the new
13345 * mode set on this crtc. For other crtcs we need to use the
13346 * adjusted_mode bits in the crtc directly.
13347 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013348 if (dev_priv->display.modeset_calc_cdclk) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013349 ret = dev_priv->display.modeset_calc_cdclk(state);
13350
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013351 if (!ret && intel_state->dev_cdclk != dev_priv->cdclk_freq)
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013352 ret = intel_modeset_all_pipes(state);
13353
13354 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013355 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013356 } else
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013357 to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013358
Maarten Lankhorstad421372015-06-15 12:33:42 +020013359 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013360
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013361 if (IS_HASWELL(dev_priv))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013362 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013363
Maarten Lankhorstad421372015-06-15 12:33:42 +020013364 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013365}
13366
Matt Roperaa363132015-09-24 15:53:18 -070013367/*
13368 * Handle calculation of various watermark data at the end of the atomic check
13369 * phase. The code here should be run after the per-crtc and per-plane 'check'
13370 * handlers to ensure that all derived state has been updated.
13371 */
13372static void calc_watermark_data(struct drm_atomic_state *state)
13373{
13374 struct drm_device *dev = state->dev;
13375 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
13376 struct drm_crtc *crtc;
13377 struct drm_crtc_state *cstate;
13378 struct drm_plane *plane;
13379 struct drm_plane_state *pstate;
13380
13381 /*
13382 * Calculate watermark configuration details now that derived
13383 * plane/crtc state is all properly updated.
13384 */
13385 drm_for_each_crtc(crtc, dev) {
13386 cstate = drm_atomic_get_existing_crtc_state(state, crtc) ?:
13387 crtc->state;
13388
13389 if (cstate->active)
13390 intel_state->wm_config.num_pipes_active++;
13391 }
13392 drm_for_each_legacy_plane(plane, dev) {
13393 pstate = drm_atomic_get_existing_plane_state(state, plane) ?:
13394 plane->state;
13395
13396 if (!to_intel_plane_state(pstate)->visible)
13397 continue;
13398
13399 intel_state->wm_config.sprites_enabled = true;
13400 if (pstate->crtc_w != pstate->src_w >> 16 ||
13401 pstate->crtc_h != pstate->src_h >> 16)
13402 intel_state->wm_config.sprites_scaled = true;
13403 }
13404}
13405
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013406/**
13407 * intel_atomic_check - validate state object
13408 * @dev: drm device
13409 * @state: state to validate
13410 */
13411static int intel_atomic_check(struct drm_device *dev,
13412 struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013413{
Matt Roperaa363132015-09-24 15:53:18 -070013414 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013415 struct drm_crtc *crtc;
13416 struct drm_crtc_state *crtc_state;
13417 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013418 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013419
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013420 ret = drm_atomic_helper_check_modeset(dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013421 if (ret)
13422 return ret;
13423
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013424 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013425 struct intel_crtc_state *pipe_config =
13426 to_intel_crtc_state(crtc_state);
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013427
Maarten Lankhorstba8af3e2015-11-16 12:49:14 +010013428 memset(&to_intel_crtc(crtc)->atomic, 0,
13429 sizeof(struct intel_crtc_atomic_commit));
13430
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013431 /* Catch I915_MODE_FLAG_INHERITED */
13432 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13433 crtc_state->mode_changed = true;
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013434
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013435 if (!crtc_state->enable) {
13436 if (needs_modeset(crtc_state))
13437 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013438 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013439 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013440
Daniel Vetter26495482015-07-15 14:15:52 +020013441 if (!needs_modeset(crtc_state))
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013442 continue;
13443
Daniel Vetter26495482015-07-15 14:15:52 +020013444 /* FIXME: For only active_changed we shouldn't need to do any
13445 * state recomputation at all. */
13446
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013447 ret = drm_atomic_add_affected_connectors(state, crtc);
13448 if (ret)
13449 return ret;
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013450
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013451 ret = intel_modeset_pipe_config(crtc, pipe_config);
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013452 if (ret)
13453 return ret;
13454
Jani Nikula73831232015-11-19 10:26:30 +020013455 if (i915.fastboot &&
13456 intel_pipe_config_compare(state->dev,
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013457 to_intel_crtc_state(crtc->state),
Daniel Vetter1ed51de2015-07-15 14:15:51 +020013458 pipe_config, true)) {
Daniel Vetter26495482015-07-15 14:15:52 +020013459 crtc_state->mode_changed = false;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013460 to_intel_crtc_state(crtc_state)->update_pipe = true;
Daniel Vetter26495482015-07-15 14:15:52 +020013461 }
13462
13463 if (needs_modeset(crtc_state)) {
13464 any_ms = true;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013465
Maarten Lankhorstcfb23ed2015-07-14 12:17:40 +020013466 ret = drm_atomic_add_affected_planes(state, crtc);
13467 if (ret)
13468 return ret;
13469 }
13470
Daniel Vetter26495482015-07-15 14:15:52 +020013471 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13472 needs_modeset(crtc_state) ?
13473 "[modeset]" : "[fastset]");
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013474 }
13475
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013476 if (any_ms) {
13477 ret = intel_modeset_checks(state);
13478
13479 if (ret)
13480 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013481 } else
Matt Roperaa363132015-09-24 15:53:18 -070013482 intel_state->cdclk = to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013483
Matt Roperaa363132015-09-24 15:53:18 -070013484 ret = drm_atomic_helper_check_planes(state->dev, state);
13485 if (ret)
13486 return ret;
13487
13488 calc_watermark_data(state);
13489
13490 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013491}
13492
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013493static int intel_atomic_prepare_commit(struct drm_device *dev,
13494 struct drm_atomic_state *state,
13495 bool async)
13496{
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013497 struct drm_i915_private *dev_priv = dev->dev_private;
13498 struct drm_plane_state *plane_state;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013499 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013500 struct drm_plane *plane;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013501 struct drm_crtc *crtc;
13502 int i, ret;
13503
13504 if (async) {
13505 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13506 return -EINVAL;
13507 }
13508
13509 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13510 ret = intel_crtc_wait_for_pending_flips(crtc);
13511 if (ret)
13512 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013513
13514 if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
13515 flush_workqueue(dev_priv->wq);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013516 }
13517
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013518 ret = mutex_lock_interruptible(&dev->struct_mutex);
13519 if (ret)
13520 return ret;
13521
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013522 ret = drm_atomic_helper_prepare_planes(dev, state);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013523 if (!ret && !async && !i915_reset_in_progress(&dev_priv->gpu_error)) {
13524 u32 reset_counter;
13525
13526 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
13527 mutex_unlock(&dev->struct_mutex);
13528
13529 for_each_plane_in_state(state, plane, plane_state, i) {
13530 struct intel_plane_state *intel_plane_state =
13531 to_intel_plane_state(plane_state);
13532
13533 if (!intel_plane_state->wait_req)
13534 continue;
13535
13536 ret = __i915_wait_request(intel_plane_state->wait_req,
13537 reset_counter, true,
13538 NULL, NULL);
13539
13540 /* Swallow -EIO errors to allow updates during hw lockup. */
13541 if (ret == -EIO)
13542 ret = 0;
13543
13544 if (ret)
13545 break;
13546 }
13547
13548 if (!ret)
13549 return 0;
13550
13551 mutex_lock(&dev->struct_mutex);
13552 drm_atomic_helper_cleanup_planes(dev, state);
13553 }
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013554
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013555 mutex_unlock(&dev->struct_mutex);
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013556 return ret;
13557}
13558
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013559/**
13560 * intel_atomic_commit - commit validated state object
13561 * @dev: DRM device
13562 * @state: the top-level driver state object
13563 * @async: asynchronous commit
13564 *
13565 * This function commits a top-level state object that has been validated
13566 * with drm_atomic_helper_check().
13567 *
13568 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13569 * we can only handle plane-related operations and do not yet support
13570 * asynchronous commit.
13571 *
13572 * RETURNS
13573 * Zero for success or -errno.
13574 */
13575static int intel_atomic_commit(struct drm_device *dev,
13576 struct drm_atomic_state *state,
13577 bool async)
Daniel Vettera6778b32012-07-02 09:56:42 +020013578{
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013579 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
Jani Nikulafbee40d2014-03-31 14:27:18 +030013580 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013581 struct drm_crtc_state *crtc_state;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013582 struct drm_crtc *crtc;
Matt Roper396e33a2016-01-06 11:34:30 -080013583 struct intel_crtc_state *intel_cstate;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013584 int ret = 0, i;
13585 bool hw_check = intel_state->modeset;
Daniel Vettera6778b32012-07-02 09:56:42 +020013586
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013587 ret = intel_atomic_prepare_commit(dev, state, async);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013588 if (ret) {
13589 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013590 return ret;
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013591 }
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013592
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013593 drm_atomic_helper_swap_state(dev, state);
Matt Roperaa363132015-09-24 15:53:18 -070013594 dev_priv->wm.config = to_intel_atomic_state(state)->wm_config;
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013595
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013596 if (intel_state->modeset) {
13597 memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
13598 sizeof(intel_state->min_pixclk));
13599 dev_priv->active_crtcs = intel_state->active_crtcs;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010013600 dev_priv->atomic_cdclk_freq = intel_state->cdclk;
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013601 }
13602
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013603 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13605
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013606 if (!needs_modeset(crtc->state))
13607 continue;
13608
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013609 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013610
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013611 if (crtc_state->active) {
13612 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13613 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013614 intel_crtc->active = false;
13615 intel_disable_shared_dpll(intel_crtc);
Ville Syrjälä9bbc8258a2015-11-20 22:09:20 +020013616
13617 /*
13618 * Underruns don't always raise
13619 * interrupts, so check manually.
13620 */
13621 intel_check_cpu_fifo_underruns(dev_priv);
13622 intel_check_pch_fifo_underruns(dev_priv);
Maarten Lankhorstb9001112015-11-19 16:07:16 +010013623
13624 if (!crtc->state->active)
13625 intel_update_watermarks(crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013626 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013627 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013628
Daniel Vetterea9d7582012-07-10 10:42:52 +020013629 /* Only after disabling all output pipelines that will be changed can we
13630 * update the the output configuration. */
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013631 intel_modeset_update_crtc_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013632
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013633 if (intel_state->modeset) {
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013634 intel_shared_dpll_commit(state);
13635
13636 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013637 modeset_update_crtc_power_domains(state);
Maarten Lankhorst4740b0f2015-08-05 12:37:10 +020013638 }
Daniel Vetter47fab732012-10-26 10:58:18 +020013639
Daniel Vettera6778b32012-07-02 09:56:42 +020013640 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013641 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13643 bool modeset = needs_modeset(crtc->state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013644 bool update_pipe = !modeset &&
13645 to_intel_crtc_state(crtc->state)->update_pipe;
13646 unsigned long put_domains = 0;
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013647
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013648 if (modeset)
13649 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
13650
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013651 if (modeset && crtc->state->active) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013652 update_scanline_offset(to_intel_crtc(crtc));
13653 dev_priv->display.crtc_enable(crtc);
13654 }
13655
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013656 if (update_pipe) {
13657 put_domains = modeset_get_crtc_power_domains(crtc);
13658
13659 /* make sure intel_modeset_check_state runs */
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013660 hw_check = true;
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013661 }
13662
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013663 if (!modeset)
13664 intel_pre_plane_update(intel_crtc);
13665
Maarten Lankhorst6173ee22015-09-23 16:29:39 +020013666 if (crtc->state->active &&
13667 (crtc->state->planes_changed || update_pipe))
Maarten Lankhorst62852622015-09-23 16:29:38 +020013668 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020013669
13670 if (put_domains)
13671 modeset_put_power_domains(dev_priv, put_domains);
13672
Maarten Lankhorstf6ac4b22015-07-13 16:30:31 +020013673 intel_post_plane_update(intel_crtc);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +010013674
13675 if (modeset)
13676 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013677 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013678
Daniel Vettera6778b32012-07-02 09:56:42 +020013679 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013680
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013681 drm_atomic_helper_wait_for_vblanks(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013682
Matt Roper396e33a2016-01-06 11:34:30 -080013683 /*
13684 * Now that the vblank has passed, we can go ahead and program the
13685 * optimal watermarks on platforms that need two-step watermark
13686 * programming.
13687 *
13688 * TODO: Move this (and other cleanup) to an async worker eventually.
13689 */
13690 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13691 intel_cstate = to_intel_crtc_state(crtc->state);
13692
13693 if (dev_priv->display.optimize_watermarks)
13694 dev_priv->display.optimize_watermarks(intel_cstate);
13695 }
13696
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013697 mutex_lock(&dev->struct_mutex);
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013698 drm_atomic_helper_cleanup_planes(dev, state);
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013699 mutex_unlock(&dev->struct_mutex);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013700
Maarten Lankhorst565602d2015-12-10 12:33:57 +010013701 if (hw_check)
Maarten Lankhorstee165b12015-08-05 12:37:00 +020013702 intel_modeset_check_state(dev, state);
13703
13704 drm_atomic_state_free(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013705
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013706 return 0;
Daniel Vetterf30da182013-04-11 20:22:50 +020013707}
13708
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013709void intel_crtc_restore_mode(struct drm_crtc *crtc)
13710{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013711 struct drm_device *dev = crtc->dev;
13712 struct drm_atomic_state *state;
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013713 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013714 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013715
13716 state = drm_atomic_state_alloc(dev);
13717 if (!state) {
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013718 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013719 crtc->base.id);
13720 return;
13721 }
13722
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013723 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013724
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013725retry:
13726 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13727 ret = PTR_ERR_OR_ZERO(crtc_state);
13728 if (!ret) {
13729 if (!crtc_state->active)
13730 goto out;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013731
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013732 crtc_state->mode_changed = true;
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013733 ret = drm_atomic_commit(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013734 }
13735
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013736 if (ret == -EDEADLK) {
13737 drm_atomic_state_clear(state);
13738 drm_modeset_backoff(state->acquire_ctx);
13739 goto retry;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013740 }
13741
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013742 if (ret)
Maarten Lankhorste694eb02015-07-14 16:19:12 +020013743out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013744 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013745}
13746
Daniel Vetter25c5b262012-07-08 22:08:04 +020013747#undef for_each_intel_crtc_masked
13748
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013749static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013750 .gamma_set = intel_crtc_gamma_set,
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020013751 .set_config = drm_atomic_helper_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013752 .destroy = intel_crtc_destroy,
13753 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013754 .atomic_duplicate_state = intel_crtc_duplicate_state,
13755 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013756};
13757
Daniel Vetter53589012013-06-05 13:34:16 +020013758static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13759 struct intel_shared_dpll *pll,
13760 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013761{
Daniel Vetter53589012013-06-05 13:34:16 +020013762 uint32_t val;
13763
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013764 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013765 return false;
13766
Daniel Vetter53589012013-06-05 13:34:16 +020013767 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013768 hw_state->dpll = val;
13769 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13770 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013771
13772 return val & DPLL_VCO_ENABLE;
13773}
13774
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013775static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13776 struct intel_shared_dpll *pll)
13777{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013778 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13779 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013780}
13781
Daniel Vettere7b903d2013-06-05 13:34:14 +020013782static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13783 struct intel_shared_dpll *pll)
13784{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013785 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013786 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013787
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013788 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013789
13790 /* Wait for the clocks to stabilize. */
13791 POSTING_READ(PCH_DPLL(pll->id));
13792 udelay(150);
13793
13794 /* The pixel multiplier can only be updated once the
13795 * DPLL is enabled and the clocks are stable.
13796 *
13797 * So write it again.
13798 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013799 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013800 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013801 udelay(200);
13802}
13803
13804static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13805 struct intel_shared_dpll *pll)
13806{
13807 struct drm_device *dev = dev_priv->dev;
13808 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013809
13810 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013811 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013812 if (intel_crtc_to_shared_dpll(crtc) == pll)
13813 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13814 }
13815
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013816 I915_WRITE(PCH_DPLL(pll->id), 0);
13817 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013818 udelay(200);
13819}
13820
Daniel Vetter46edb022013-06-05 13:34:12 +020013821static char *ibx_pch_dpll_names[] = {
13822 "PCH DPLL A",
13823 "PCH DPLL B",
13824};
13825
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013826static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013827{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013828 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013829 int i;
13830
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013831 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013832
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013833 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013834 dev_priv->shared_dplls[i].id = i;
13835 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013836 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013837 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13838 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013839 dev_priv->shared_dplls[i].get_hw_state =
13840 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013841 }
13842}
13843
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013844static void intel_shared_dpll_init(struct drm_device *dev)
13845{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013846 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013847
Daniel Vetter9cd86932014-06-25 22:01:57 +030013848 if (HAS_DDI(dev))
13849 intel_ddi_pll_init(dev);
13850 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013851 ibx_pch_dpll_init(dev);
13852 else
13853 dev_priv->num_shared_dpll = 0;
13854
13855 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013856}
13857
Matt Roper6beb8c232014-12-01 15:40:14 -080013858/**
13859 * intel_prepare_plane_fb - Prepare fb for usage on plane
13860 * @plane: drm plane to prepare for
13861 * @fb: framebuffer to prepare for presentation
13862 *
13863 * Prepares a framebuffer for usage on a display plane. Generally this
13864 * involves pinning the underlying object and updating the frontbuffer tracking
13865 * bits. Some older platforms need special physical address handling for
13866 * cursor planes.
13867 *
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013868 * Must be called with struct_mutex held.
13869 *
Matt Roper6beb8c232014-12-01 15:40:14 -080013870 * Returns 0 on success, negative error code on failure.
13871 */
13872int
13873intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013874 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013875{
13876 struct drm_device *dev = plane->dev;
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013877 struct drm_framebuffer *fb = new_state->fb;
Matt Roper6beb8c232014-12-01 15:40:14 -080013878 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013879 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013880 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013881 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013882
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013883 if (!obj && !old_obj)
Matt Roper465c1202014-05-29 08:06:54 -070013884 return 0;
13885
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013886 if (old_obj) {
13887 struct drm_crtc_state *crtc_state =
13888 drm_atomic_get_existing_crtc_state(new_state->state, plane->state->crtc);
13889
13890 /* Big Hammer, we also need to ensure that any pending
13891 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
13892 * current scanout is retired before unpinning the old
13893 * framebuffer. Note that we rely on userspace rendering
13894 * into the buffer attached to the pipe they are waiting
13895 * on. If not, userspace generates a GPU hang with IPEHR
13896 * point to the MI_WAIT_FOR_EVENT.
13897 *
13898 * This should only fail upon a hung GPU, in which case we
13899 * can safely continue.
13900 */
13901 if (needs_modeset(crtc_state))
13902 ret = i915_gem_object_wait_rendering(old_obj, true);
13903
13904 /* Swallow -EIO errors to allow updates during hw lockup. */
13905 if (ret && ret != -EIO)
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013906 return ret;
Maarten Lankhorst5008e872015-08-18 13:40:05 +020013907 }
13908
Alex Goins3c28ff22015-11-25 18:43:39 -080013909 /* For framebuffer backed by dmabuf, wait for fence */
13910 if (obj && obj->base.dma_buf) {
13911 ret = reservation_object_wait_timeout_rcu(obj->base.dma_buf->resv,
13912 false, true,
13913 MAX_SCHEDULE_TIMEOUT);
13914 if (ret == -ERESTARTSYS)
13915 return ret;
13916
13917 WARN_ON(ret < 0);
13918 }
13919
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013920 if (!obj) {
13921 ret = 0;
13922 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
Matt Roper6beb8c232014-12-01 15:40:14 -080013923 INTEL_INFO(dev)->cursor_needs_physical) {
13924 int align = IS_I830(dev) ? 16 * 1024 : 256;
13925 ret = i915_gem_object_attach_phys(obj, align);
13926 if (ret)
13927 DRM_DEBUG_KMS("failed to attach phys object\n");
13928 } else {
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013929 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state);
Matt Roper6beb8c232014-12-01 15:40:14 -080013930 }
13931
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013932 if (ret == 0) {
13933 if (obj) {
13934 struct intel_plane_state *plane_state =
13935 to_intel_plane_state(new_state);
13936
13937 i915_gem_request_assign(&plane_state->wait_req,
13938 obj->last_write_req);
13939 }
13940
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013941 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013942 }
Matt Roper6beb8c232014-12-01 15:40:14 -080013943
Matt Roper6beb8c232014-12-01 15:40:14 -080013944 return ret;
13945}
13946
Matt Roper38f3ce32014-12-02 07:45:25 -080013947/**
13948 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13949 * @plane: drm plane to clean up for
13950 * @fb: old framebuffer that was on plane
13951 *
13952 * Cleans up a framebuffer that has just been removed from a plane.
Maarten Lankhorstf9356752015-08-18 13:40:05 +020013953 *
13954 * Must be called with struct_mutex held.
Matt Roper38f3ce32014-12-02 07:45:25 -080013955 */
13956void
13957intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013958 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013959{
13960 struct drm_device *dev = plane->dev;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013961 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013962 struct intel_plane_state *old_intel_state;
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013963 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13964 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
Matt Roper38f3ce32014-12-02 07:45:25 -080013965
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013966 old_intel_state = to_intel_plane_state(old_state);
13967
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013968 if (!obj && !old_obj)
Matt Roper38f3ce32014-12-02 07:45:25 -080013969 return;
13970
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013971 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13972 !INTEL_INFO(dev)->cursor_needs_physical))
Maarten Lankhorst844f9112015-09-02 10:42:40 +020013973 intel_unpin_fb_obj(old_state->fb, old_state);
Maarten Lankhorst1ee49392015-09-23 13:27:08 +020013974
13975 /* prepare_fb aborted? */
13976 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13977 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13978 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Maarten Lankhorst7580d772015-08-18 13:40:06 +020013979
13980 i915_gem_request_assign(&old_intel_state->wait_req, NULL);
13981
Matt Roper465c1202014-05-29 08:06:54 -070013982}
13983
Chandra Konduru6156a452015-04-27 13:48:39 -070013984int
13985skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13986{
13987 int max_scale;
13988 struct drm_device *dev;
13989 struct drm_i915_private *dev_priv;
13990 int crtc_clock, cdclk;
13991
Maarten Lankhorstbf8a0af2015-11-24 11:29:02 +010013992 if (!intel_crtc || !crtc_state->base.enable)
Chandra Konduru6156a452015-04-27 13:48:39 -070013993 return DRM_PLANE_HELPER_NO_SCALING;
13994
13995 dev = intel_crtc->base.dev;
13996 dev_priv = dev->dev_private;
13997 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013998 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013999
Tvrtko Ursulin54bf1ce2015-10-20 17:17:07 +010014000 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
Chandra Konduru6156a452015-04-27 13:48:39 -070014001 return DRM_PLANE_HELPER_NO_SCALING;
14002
14003 /*
14004 * skl max scale is lower of:
14005 * close to 3 but not 3, -1 is for that purpose
14006 * or
14007 * cdclk/crtc_clock
14008 */
14009 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
14010
14011 return max_scale;
14012}
14013
Matt Roper465c1202014-05-29 08:06:54 -070014014static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014015intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014016 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014017 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070014018{
Matt Roper2b875c22014-12-01 15:40:13 -080014019 struct drm_crtc *crtc = state->base.crtc;
14020 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070014021 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014022 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
14023 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014024
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014025 /* use scaler when colorkey is not required */
14026 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020014027 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014028 min_scale = 1;
14029 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053014030 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070014031 }
Sonika Jindald8106362015-04-10 14:37:28 +053014032
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014033 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14034 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014035 min_scale, max_scale,
14036 can_position, true,
14037 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070014038}
14039
Gustavo Padovan14af2932014-10-24 14:51:31 +010014040static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014041intel_commit_primary_plane(struct drm_plane *plane,
14042 struct intel_plane_state *state)
14043{
Matt Roper2b875c22014-12-01 15:40:13 -080014044 struct drm_crtc *crtc = state->base.crtc;
14045 struct drm_framebuffer *fb = state->base.fb;
14046 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053014047 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Ropercf4c7c12014-12-04 10:27:42 -080014048
Matt Roperea2c67b2014-12-23 10:41:52 -080014049 crtc = crtc ? crtc : plane->crtc;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030014050
Maarten Lankhorstd4b08632015-09-10 16:07:56 +020014051 dev_priv->display.update_primary_plane(crtc, fb,
14052 state->src.x1 >> 16,
14053 state->src.y1 >> 16);
Matt Roper32b7eee2014-12-24 07:59:06 -080014054}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030014055
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014056static void
14057intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014058 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014059{
14060 struct drm_device *dev = plane->dev;
14061 struct drm_i915_private *dev_priv = dev->dev_private;
14062
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014063 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
14064}
14065
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020014066static void intel_begin_crtc_commit(struct drm_crtc *crtc,
14067 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080014068{
14069 struct drm_device *dev = crtc->dev;
Matt Roper32b7eee2014-12-24 07:59:06 -080014070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014071 struct intel_crtc_state *old_intel_state =
14072 to_intel_crtc_state(old_crtc_state);
14073 bool modeset = needs_modeset(crtc->state);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030014074
Matt Roperc34c9ee2014-12-23 10:41:50 -080014075 /* Perform vblank evasion around commit operation */
Maarten Lankhorst62852622015-09-23 16:29:38 +020014076 intel_pipe_update_start(intel_crtc);
Maarten Lankhorst05832362015-06-15 12:33:48 +020014077
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +020014078 if (modeset)
14079 return;
14080
14081 if (to_intel_crtc_state(crtc->state)->update_pipe)
14082 intel_update_pipe_config(intel_crtc, old_intel_state);
14083 else if (INTEL_INFO(dev)->gen >= 9)
Maarten Lankhorst05832362015-06-15 12:33:48 +020014084 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080014085}
14086
Maarten Lankhorst613d2b22015-07-21 13:28:58 +020014087static void intel_finish_crtc_commit(struct drm_crtc *crtc,
14088 struct drm_crtc_state *old_crtc_state)
Matt Roper32b7eee2014-12-24 07:59:06 -080014089{
Matt Roper32b7eee2014-12-24 07:59:06 -080014090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080014091
Maarten Lankhorst62852622015-09-23 16:29:38 +020014092 intel_pipe_update_end(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030014093}
14094
Matt Ropercf4c7c12014-12-04 10:27:42 -080014095/**
Matt Roper4a3b8762014-12-23 10:41:51 -080014096 * intel_plane_destroy - destroy a plane
14097 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080014098 *
Matt Roper4a3b8762014-12-23 10:41:51 -080014099 * Common destruction function for all types of planes (primary, cursor,
14100 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080014101 */
Matt Roper4a3b8762014-12-23 10:41:51 -080014102void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070014103{
14104 struct intel_plane *intel_plane = to_intel_plane(plane);
14105 drm_plane_cleanup(plane);
14106 kfree(intel_plane);
14107}
14108
Matt Roper65a3fea2015-01-21 16:35:42 -080014109const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070014110 .update_plane = drm_atomic_helper_update_plane,
14111 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070014112 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080014113 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080014114 .atomic_get_property = intel_plane_atomic_get_property,
14115 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080014116 .atomic_duplicate_state = intel_plane_duplicate_state,
14117 .atomic_destroy_state = intel_plane_destroy_state,
14118
Matt Roper465c1202014-05-29 08:06:54 -070014119};
14120
14121static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
14122 int pipe)
14123{
14124 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080014125 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070014126 const uint32_t *intel_primary_formats;
Thierry Reding45e37432015-08-12 16:54:28 +020014127 unsigned int num_formats;
Matt Roper465c1202014-05-29 08:06:54 -070014128
14129 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
14130 if (primary == NULL)
14131 return NULL;
14132
Matt Roper8e7d6882015-01-21 16:35:41 -080014133 state = intel_create_plane_state(&primary->base);
14134 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014135 kfree(primary);
14136 return NULL;
14137 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014138 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014139
Matt Roper465c1202014-05-29 08:06:54 -070014140 primary->can_scale = false;
14141 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014142 if (INTEL_INFO(dev)->gen >= 9) {
14143 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014144 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070014145 }
Matt Roper465c1202014-05-29 08:06:54 -070014146 primary->pipe = pipe;
14147 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014148 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014149 primary->check_plane = intel_check_primary_plane;
14150 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014151 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070014152 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
14153 primary->plane = !pipe;
14154
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014155 if (INTEL_INFO(dev)->gen >= 9) {
14156 intel_primary_formats = skl_primary_formats;
14157 num_formats = ARRAY_SIZE(skl_primary_formats);
14158 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010014159 intel_primary_formats = i965_primary_formats;
14160 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014161 } else {
14162 intel_primary_formats = i8xx_primary_formats;
14163 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070014164 }
14165
14166 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014167 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070014168 intel_primary_formats, num_formats,
14169 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053014170
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014171 if (INTEL_INFO(dev)->gen >= 4)
14172 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053014173
Matt Roperea2c67b2014-12-23 10:41:52 -080014174 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
14175
Matt Roper465c1202014-05-29 08:06:54 -070014176 return &primary->base;
14177}
14178
Sonika Jindal3b7a5112015-04-10 14:37:29 +053014179void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
14180{
14181 if (!dev->mode_config.rotation_property) {
14182 unsigned long flags = BIT(DRM_ROTATE_0) |
14183 BIT(DRM_ROTATE_180);
14184
14185 if (INTEL_INFO(dev)->gen >= 9)
14186 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
14187
14188 dev->mode_config.rotation_property =
14189 drm_mode_create_rotation_property(dev, flags);
14190 }
14191 if (dev->mode_config.rotation_property)
14192 drm_object_attach_property(&plane->base.base,
14193 dev->mode_config.rotation_property,
14194 plane->base.state->rotation);
14195}
14196
Matt Roper3d7d6512014-06-10 08:28:13 -070014197static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030014198intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014199 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014200 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070014201{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014202 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080014203 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014204 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014205 enum pipe pipe = to_intel_plane(plane)->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014206 unsigned stride;
14207 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014208
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014209 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
14210 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030014211 DRM_PLANE_HELPER_NO_SCALING,
14212 DRM_PLANE_HELPER_NO_SCALING,
14213 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014214 if (ret)
14215 return ret;
14216
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014217 /* if we want to turn off the cursor ignore width and height */
14218 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014219 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014220
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014221 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020014222 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014223 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14224 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014225 return -EINVAL;
14226 }
14227
Matt Roperea2c67b2014-12-23 10:41:52 -080014228 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14229 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014230 DRM_DEBUG_KMS("buffer is too small\n");
14231 return -ENOMEM;
14232 }
14233
Ville Syrjälä3a656b52015-03-09 21:08:37 +020014234 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014235 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014236 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014237 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030014238
Ville Syrjäläb29ec922015-12-18 19:24:39 +020014239 /*
14240 * There's something wrong with the cursor on CHV pipe C.
14241 * If it straddles the left edge of the screen then
14242 * moving it away from the edge or disabling it often
14243 * results in a pipe underrun, and often that can lead to
14244 * dead pipe (constant underrun reported, and it scans
14245 * out just a solid color). To recover from that, the
14246 * display power well must be turned off and on again.
14247 * Refuse the put the cursor into that compromised position.
14248 */
14249 if (IS_CHERRYVIEW(plane->dev) && pipe == PIPE_C &&
14250 state->visible && state->base.crtc_x < 0) {
14251 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
14252 return -EINVAL;
14253 }
14254
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020014255 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030014256}
14257
Matt Roperf4a2cf22014-12-01 15:40:12 -080014258static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014259intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020014260 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014261{
Maarten Lankhorstf2858022016-01-07 11:54:09 +010014262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14263
14264 intel_crtc->cursor_addr = 0;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014265 intel_crtc_update_cursor(crtc, NULL);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014266}
14267
14268static void
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014269intel_update_cursor_plane(struct drm_plane *plane,
14270 const struct intel_crtc_state *crtc_state,
14271 const struct intel_plane_state *state)
Gustavo Padovan852e7872014-09-05 17:22:31 -030014272{
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014273 struct drm_crtc *crtc = crtc_state->base.crtc;
14274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080014275 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080014276 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080014277 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070014278
Matt Roperf4a2cf22014-12-01 15:40:12 -080014279 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080014280 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080014281 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080014282 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080014283 else
Gustavo Padovana912f122014-12-01 15:40:10 -080014284 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080014285
Gustavo Padovana912f122014-12-01 15:40:10 -080014286 intel_crtc->cursor_addr = addr;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014287 intel_crtc_update_cursor(crtc, state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014288}
Gustavo Padovan852e7872014-09-05 17:22:31 -030014289
Matt Roper3d7d6512014-06-10 08:28:13 -070014290static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14291 int pipe)
14292{
14293 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080014294 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070014295
14296 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14297 if (cursor == NULL)
14298 return NULL;
14299
Matt Roper8e7d6882015-01-21 16:35:41 -080014300 state = intel_create_plane_state(&cursor->base);
14301 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080014302 kfree(cursor);
14303 return NULL;
14304 }
Matt Roper8e7d6882015-01-21 16:35:41 -080014305 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080014306
Matt Roper3d7d6512014-06-10 08:28:13 -070014307 cursor->can_scale = false;
14308 cursor->max_downscale = 1;
14309 cursor->pipe = pipe;
14310 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030014311 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080014312 cursor->check_plane = intel_check_cursor_plane;
Maarten Lankhorst55a08b3f2016-01-07 11:54:10 +010014313 cursor->update_plane = intel_update_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030014314 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070014315
14316 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014317 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014318 intel_cursor_formats,
14319 ARRAY_SIZE(intel_cursor_formats),
14320 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014321
14322 if (INTEL_INFO(dev)->gen >= 4) {
14323 if (!dev->mode_config.rotation_property)
14324 dev->mode_config.rotation_property =
14325 drm_mode_create_rotation_property(dev,
14326 BIT(DRM_ROTATE_0) |
14327 BIT(DRM_ROTATE_180));
14328 if (dev->mode_config.rotation_property)
14329 drm_object_attach_property(&cursor->base.base,
14330 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014331 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014332 }
14333
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014334 if (INTEL_INFO(dev)->gen >=9)
14335 state->scaler_id = -1;
14336
Matt Roperea2c67b2014-12-23 10:41:52 -080014337 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14338
Matt Roper3d7d6512014-06-10 08:28:13 -070014339 return &cursor->base;
14340}
14341
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014342static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14343 struct intel_crtc_state *crtc_state)
14344{
14345 int i;
14346 struct intel_scaler *intel_scaler;
14347 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14348
14349 for (i = 0; i < intel_crtc->num_scalers; i++) {
14350 intel_scaler = &scaler_state->scalers[i];
14351 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014352 intel_scaler->mode = PS_SCALER_MODE_DYN;
14353 }
14354
14355 scaler_state->scaler_id = -1;
14356}
14357
Hannes Ederb358d0a2008-12-18 21:18:47 +010014358static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014359{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014360 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014361 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014362 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014363 struct drm_plane *primary = NULL;
14364 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014365 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014366
Daniel Vetter955382f2013-09-19 14:05:45 +020014367 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014368 if (intel_crtc == NULL)
14369 return;
14370
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014371 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14372 if (!crtc_state)
14373 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014374 intel_crtc->config = crtc_state;
14375 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014376 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014377
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014378 /* initialize shared scalers */
14379 if (INTEL_INFO(dev)->gen >= 9) {
14380 if (pipe == PIPE_C)
14381 intel_crtc->num_scalers = 1;
14382 else
14383 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14384
14385 skl_init_scalers(dev, intel_crtc, crtc_state);
14386 }
14387
Matt Roper465c1202014-05-29 08:06:54 -070014388 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014389 if (!primary)
14390 goto fail;
14391
14392 cursor = intel_cursor_plane_create(dev, pipe);
14393 if (!cursor)
14394 goto fail;
14395
Matt Roper465c1202014-05-29 08:06:54 -070014396 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014397 cursor, &intel_crtc_funcs);
14398 if (ret)
14399 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014400
14401 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014402 for (i = 0; i < 256; i++) {
14403 intel_crtc->lut_r[i] = i;
14404 intel_crtc->lut_g[i] = i;
14405 intel_crtc->lut_b[i] = i;
14406 }
14407
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014408 /*
14409 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014410 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014411 */
Jesse Barnes80824002009-09-10 15:28:06 -070014412 intel_crtc->pipe = pipe;
14413 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014414 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014415 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014416 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014417 }
14418
Chris Wilson4b0e3332014-05-30 16:35:26 +030014419 intel_crtc->cursor_base = ~0;
14420 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014421 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014422
Ville Syrjälä852eb002015-06-24 22:00:07 +030014423 intel_crtc->wm.cxsr_allowed = true;
14424
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014425 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14426 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14427 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14428 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14429
Jesse Barnes79e53942008-11-07 14:24:08 -080014430 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014431
14432 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014433 return;
14434
14435fail:
14436 if (primary)
14437 drm_plane_cleanup(primary);
14438 if (cursor)
14439 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014440 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014441 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014442}
14443
Jesse Barnes752aa882013-10-31 18:55:49 +020014444enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14445{
14446 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014447 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014448
Rob Clark51fd3712013-11-19 12:10:12 -050014449 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014450
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014451 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014452 return INVALID_PIPE;
14453
14454 return to_intel_crtc(encoder->crtc)->pipe;
14455}
14456
Carl Worth08d7b3d2009-04-29 14:43:54 -070014457int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014458 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014459{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014460 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014461 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014462 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014463
Rob Clark7707e652014-07-17 23:30:04 -040014464 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014465
Rob Clark7707e652014-07-17 23:30:04 -040014466 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014467 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014468 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014469 }
14470
Rob Clark7707e652014-07-17 23:30:04 -040014471 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014472 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014473
Daniel Vetterc05422d2009-08-11 16:05:30 +020014474 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014475}
14476
Daniel Vetter66a92782012-07-12 20:08:18 +020014477static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014478{
Daniel Vetter66a92782012-07-12 20:08:18 +020014479 struct drm_device *dev = encoder->base.dev;
14480 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014481 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014482 int entry = 0;
14483
Damien Lespiaub2784e12014-08-05 11:29:37 +010014484 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014485 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014486 index_mask |= (1 << entry);
14487
Jesse Barnes79e53942008-11-07 14:24:08 -080014488 entry++;
14489 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014490
Jesse Barnes79e53942008-11-07 14:24:08 -080014491 return index_mask;
14492}
14493
Chris Wilson4d302442010-12-14 19:21:29 +000014494static bool has_edp_a(struct drm_device *dev)
14495{
14496 struct drm_i915_private *dev_priv = dev->dev_private;
14497
14498 if (!IS_MOBILE(dev))
14499 return false;
14500
14501 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14502 return false;
14503
Damien Lespiaue3589902014-02-07 19:12:50 +000014504 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014505 return false;
14506
14507 return true;
14508}
14509
Jesse Barnes84b4e042014-06-25 08:24:29 -070014510static bool intel_crt_present(struct drm_device *dev)
14511{
14512 struct drm_i915_private *dev_priv = dev->dev_private;
14513
Damien Lespiau884497e2013-12-03 13:56:23 +000014514 if (INTEL_INFO(dev)->gen >= 9)
14515 return false;
14516
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014517 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014518 return false;
14519
14520 if (IS_CHERRYVIEW(dev))
14521 return false;
14522
Ville Syrjälä65e472e2015-12-01 23:28:55 +020014523 if (HAS_PCH_LPT_H(dev) && I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
14524 return false;
14525
Ville Syrjälä70ac54d2015-12-01 23:29:56 +020014526 /* DDI E can't be used if DDI A requires 4 lanes */
14527 if (HAS_DDI(dev) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
14528 return false;
14529
Ville Syrjäläe4abb732015-12-01 23:31:33 +020014530 if (!dev_priv->vbt.int_crt_support)
Jesse Barnes84b4e042014-06-25 08:24:29 -070014531 return false;
14532
14533 return true;
14534}
14535
Jesse Barnes79e53942008-11-07 14:24:08 -080014536static void intel_setup_outputs(struct drm_device *dev)
14537{
Eric Anholt725e30a2009-01-22 13:01:02 -080014538 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014539 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014540 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014541
Daniel Vetterc9093352013-06-06 22:22:47 +020014542 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014543
Jesse Barnes84b4e042014-06-25 08:24:29 -070014544 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014545 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014546
Vandana Kannanc776eb22014-08-19 12:05:01 +053014547 if (IS_BROXTON(dev)) {
14548 /*
14549 * FIXME: Broxton doesn't support port detection via the
14550 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14551 * detect the ports.
14552 */
14553 intel_ddi_init(dev, PORT_A);
14554 intel_ddi_init(dev, PORT_B);
14555 intel_ddi_init(dev, PORT_C);
14556 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014557 int found;
14558
Jesse Barnesde31fac2015-03-06 15:53:32 -080014559 /*
14560 * Haswell uses DDI functions to detect digital outputs.
14561 * On SKL pre-D0 the strap isn't connected, so we assume
14562 * it's there.
14563 */
Ville Syrjälä77179402015-09-18 20:03:35 +030014564 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014565 /* WaIgnoreDDIAStrap: skl */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014566 if (found || IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014567 intel_ddi_init(dev, PORT_A);
14568
14569 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14570 * register */
14571 found = I915_READ(SFUSE_STRAP);
14572
14573 if (found & SFUSE_STRAP_DDIB_DETECTED)
14574 intel_ddi_init(dev, PORT_B);
14575 if (found & SFUSE_STRAP_DDIC_DETECTED)
14576 intel_ddi_init(dev, PORT_C);
14577 if (found & SFUSE_STRAP_DDID_DETECTED)
14578 intel_ddi_init(dev, PORT_D);
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014579 /*
14580 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14581 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070014582 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) &&
Rodrigo Vivi2800e4c2015-08-07 17:35:21 -070014583 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14584 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14585 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14586 intel_ddi_init(dev, PORT_E);
14587
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014588 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014589 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014590 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014591
14592 if (has_edp_a(dev))
14593 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014594
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014595 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014596 /* PCH SDVOB multiplex with HDMIB */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014597 found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014598 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014599 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014600 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014601 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014602 }
14603
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014604 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014605 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014606
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014607 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014608 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014609
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014610 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014611 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014612
Daniel Vetter270b3042012-10-27 15:52:05 +020014613 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014614 intel_dp_init(dev, PCH_DP_D, PORT_D);
Wayne Boyer666a4532015-12-09 12:29:35 -080014615 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014616 /*
14617 * The DP_DETECTED bit is the latched state of the DDC
14618 * SDA pin at boot. However since eDP doesn't require DDC
14619 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14620 * eDP ports may have been muxed to an alternate function.
14621 * Thus we can't rely on the DP_DETECTED bit alone to detect
14622 * eDP ports. Consult the VBT as well as DP_DETECTED to
14623 * detect eDP ports.
14624 */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014625 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014626 !intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014627 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14628 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014629 intel_dp_is_edp(dev, PORT_B))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014630 intel_dp_init(dev, VLV_DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014631
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014632 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014633 !intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014634 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14635 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014636 intel_dp_is_edp(dev, PORT_C))
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014637 intel_dp_init(dev, VLV_DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014638
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014639 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014640 /* eDP not supported on port D, so don't check VBT */
Ville Syrjäläe66eb812015-09-18 20:03:34 +030014641 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14642 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14643 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14644 intel_dp_init(dev, CHV_DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014645 }
14646
Jani Nikula3cfca972013-08-27 15:12:26 +030014647 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014648 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014649 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014650
Paulo Zanonie2debe92013-02-18 19:00:27 -030014651 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014652 DRM_DEBUG_KMS("probing SDVOB\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014653 found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014654 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014655 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014656 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014657 }
Ma Ling27185ae2009-08-24 13:50:23 +080014658
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014659 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014660 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014661 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014662
14663 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014664
Paulo Zanonie2debe92013-02-18 19:00:27 -030014665 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014666 DRM_DEBUG_KMS("probing SDVOC\n");
Ville Syrjälä2a5c0832015-11-06 21:29:59 +020014667 found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014668 }
Ma Ling27185ae2009-08-24 13:50:23 +080014669
Paulo Zanonie2debe92013-02-18 19:00:27 -030014670 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014671
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014672 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014673 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014674 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014675 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014676 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014677 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014678 }
Ma Ling27185ae2009-08-24 13:50:23 +080014679
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014680 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014681 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014682 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014683 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014684 intel_dvo_init(dev);
14685
Zhenyu Wang103a1962009-11-27 11:44:36 +080014686 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014687 intel_tv_init(dev);
14688
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014689 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014690
Damien Lespiaub2784e12014-08-05 11:29:37 +010014691 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014692 encoder->base.possible_crtcs = encoder->crtc_mask;
14693 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014694 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014695 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014696
Paulo Zanonidde86e22012-12-01 12:04:25 -020014697 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014698
14699 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014700}
14701
14702static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14703{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014704 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014705 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014706
Daniel Vetteref2d6332014-02-10 18:00:38 +010014707 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014708 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014709 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014710 drm_gem_object_unreference(&intel_fb->obj->base);
14711 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014712 kfree(intel_fb);
14713}
14714
14715static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014716 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014717 unsigned int *handle)
14718{
14719 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014720 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014721
Chris Wilsoncc917ab2015-10-13 14:22:26 +010014722 if (obj->userptr.mm) {
14723 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14724 return -EINVAL;
14725 }
14726
Chris Wilson05394f32010-11-08 19:18:58 +000014727 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014728}
14729
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014730static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14731 struct drm_file *file,
14732 unsigned flags, unsigned color,
14733 struct drm_clip_rect *clips,
14734 unsigned num_clips)
14735{
14736 struct drm_device *dev = fb->dev;
14737 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14738 struct drm_i915_gem_object *obj = intel_fb->obj;
14739
14740 mutex_lock(&dev->struct_mutex);
Paulo Zanoni74b4ea12015-07-14 16:29:14 -030014741 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014742 mutex_unlock(&dev->struct_mutex);
14743
14744 return 0;
14745}
14746
Jesse Barnes79e53942008-11-07 14:24:08 -080014747static const struct drm_framebuffer_funcs intel_fb_funcs = {
14748 .destroy = intel_user_framebuffer_destroy,
14749 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014750 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014751};
14752
Damien Lespiaub3218032015-02-27 11:15:18 +000014753static
14754u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14755 uint32_t pixel_format)
14756{
14757 u32 gen = INTEL_INFO(dev)->gen;
14758
14759 if (gen >= 9) {
14760 /* "The stride in bytes must not exceed the of the size of 8K
14761 * pixels and 32K bytes."
14762 */
14763 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
Wayne Boyer666a4532015-12-09 12:29:35 -080014764 } else if (gen >= 5 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014765 return 32*1024;
14766 } else if (gen >= 4) {
14767 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14768 return 16*1024;
14769 else
14770 return 32*1024;
14771 } else if (gen >= 3) {
14772 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14773 return 8*1024;
14774 else
14775 return 16*1024;
14776 } else {
14777 /* XXX DSPC is limited to 4k tiled */
14778 return 8*1024;
14779 }
14780}
14781
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014782static int intel_framebuffer_init(struct drm_device *dev,
14783 struct intel_framebuffer *intel_fb,
14784 struct drm_mode_fb_cmd2 *mode_cmd,
14785 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014786{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014787 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014788 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014789 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014790
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014791 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14792
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014793 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14794 /* Enforce that fb modifier and tiling mode match, but only for
14795 * X-tiled. This is needed for FBC. */
14796 if (!!(obj->tiling_mode == I915_TILING_X) !=
14797 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14798 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14799 return -EINVAL;
14800 }
14801 } else {
14802 if (obj->tiling_mode == I915_TILING_X)
14803 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14804 else if (obj->tiling_mode == I915_TILING_Y) {
14805 DRM_DEBUG("No Y tiling for legacy addfb\n");
14806 return -EINVAL;
14807 }
14808 }
14809
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014810 /* Passed in modifier sanity checking. */
14811 switch (mode_cmd->modifier[0]) {
14812 case I915_FORMAT_MOD_Y_TILED:
14813 case I915_FORMAT_MOD_Yf_TILED:
14814 if (INTEL_INFO(dev)->gen < 9) {
14815 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14816 mode_cmd->modifier[0]);
14817 return -EINVAL;
14818 }
14819 case DRM_FORMAT_MOD_NONE:
14820 case I915_FORMAT_MOD_X_TILED:
14821 break;
14822 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014823 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14824 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014825 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014826 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014827
Damien Lespiaub3218032015-02-27 11:15:18 +000014828 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14829 mode_cmd->pixel_format);
14830 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14831 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14832 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014833 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014834 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014835
Damien Lespiaub3218032015-02-27 11:15:18 +000014836 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14837 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014838 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014839 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14840 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014841 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014842 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014843 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014844 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014845
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014846 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014847 mode_cmd->pitches[0] != obj->stride) {
14848 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14849 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014850 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014851 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014852
Ville Syrjälä57779d02012-10-31 17:50:14 +020014853 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014854 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014855 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014856 case DRM_FORMAT_RGB565:
14857 case DRM_FORMAT_XRGB8888:
14858 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014859 break;
14860 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014861 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014862 DRM_DEBUG("unsupported pixel format: %s\n",
14863 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014864 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014865 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014866 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014867 case DRM_FORMAT_ABGR8888:
Wayne Boyer666a4532015-12-09 12:29:35 -080014868 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
14869 INTEL_INFO(dev)->gen < 9) {
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014870 DRM_DEBUG("unsupported pixel format: %s\n",
14871 drm_get_format_name(mode_cmd->pixel_format));
14872 return -EINVAL;
14873 }
14874 break;
14875 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014876 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014877 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014878 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014879 DRM_DEBUG("unsupported pixel format: %s\n",
14880 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014881 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014882 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014883 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014884 case DRM_FORMAT_ABGR2101010:
Wayne Boyer666a4532015-12-09 12:29:35 -080014885 if (!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
Damien Lespiau75312082015-05-15 19:06:01 +010014886 DRM_DEBUG("unsupported pixel format: %s\n",
14887 drm_get_format_name(mode_cmd->pixel_format));
14888 return -EINVAL;
14889 }
14890 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014891 case DRM_FORMAT_YUYV:
14892 case DRM_FORMAT_UYVY:
14893 case DRM_FORMAT_YVYU:
14894 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014895 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014896 DRM_DEBUG("unsupported pixel format: %s\n",
14897 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014898 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014899 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014900 break;
14901 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014902 DRM_DEBUG("unsupported pixel format: %s\n",
14903 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014904 return -EINVAL;
14905 }
14906
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014907 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14908 if (mode_cmd->offsets[0] != 0)
14909 return -EINVAL;
14910
Damien Lespiauec2c9812015-01-20 12:51:45 +000014911 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014912 mode_cmd->pixel_format,
14913 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014914 /* FIXME drm helper for size checks (especially planar formats)? */
14915 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14916 return -EINVAL;
14917
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014918 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14919 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014920 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014921
Jesse Barnes79e53942008-11-07 14:24:08 -080014922 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14923 if (ret) {
14924 DRM_ERROR("framebuffer init failed %d\n", ret);
14925 return ret;
14926 }
14927
Jesse Barnes79e53942008-11-07 14:24:08 -080014928 return 0;
14929}
14930
Jesse Barnes79e53942008-11-07 14:24:08 -080014931static struct drm_framebuffer *
14932intel_user_framebuffer_create(struct drm_device *dev,
14933 struct drm_file *filp,
Ville Syrjälä1eb83452015-11-11 19:11:29 +020014934 const struct drm_mode_fb_cmd2 *user_mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014935{
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014936 struct drm_framebuffer *fb;
Chris Wilson05394f32010-11-08 19:18:58 +000014937 struct drm_i915_gem_object *obj;
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014938 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
Jesse Barnes79e53942008-11-07 14:24:08 -080014939
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014940 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
Ville Syrjälä76dc3762015-11-11 19:11:28 +020014941 mode_cmd.handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014942 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014943 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014944
Daniel Vetter92907cb2015-11-23 09:04:05 +010014945 fb = intel_framebuffer_create(dev, &mode_cmd, obj);
Lukas Wunnerdcb13942015-07-04 11:50:58 +020014946 if (IS_ERR(fb))
14947 drm_gem_object_unreference_unlocked(&obj->base);
14948
14949 return fb;
Jesse Barnes79e53942008-11-07 14:24:08 -080014950}
14951
Daniel Vetter06957262015-08-10 13:34:08 +020014952#ifndef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter0632fef2013-10-08 17:44:49 +020014953static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014954{
14955}
14956#endif
14957
Jesse Barnes79e53942008-11-07 14:24:08 -080014958static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014959 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014960 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014961 .atomic_check = intel_atomic_check,
14962 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014963 .atomic_state_alloc = intel_atomic_state_alloc,
14964 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014965};
14966
Jesse Barnese70236a2009-09-21 10:42:27 -070014967/* Set up chip specific display functions */
14968static void intel_init_display(struct drm_device *dev)
14969{
14970 struct drm_i915_private *dev_priv = dev->dev_private;
14971
Daniel Vetteree9300b2013-06-03 22:40:22 +020014972 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14973 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014974 else if (IS_CHERRYVIEW(dev))
14975 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014976 else if (IS_VALLEYVIEW(dev))
14977 dev_priv->display.find_dpll = vlv_find_best_dpll;
14978 else if (IS_PINEVIEW(dev))
14979 dev_priv->display.find_dpll = pnv_find_best_dpll;
14980 else
14981 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14982
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014983 if (INTEL_INFO(dev)->gen >= 9) {
14984 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014985 dev_priv->display.get_initial_plane_config =
14986 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014987 dev_priv->display.crtc_compute_clock =
14988 haswell_crtc_compute_clock;
14989 dev_priv->display.crtc_enable = haswell_crtc_enable;
14990 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014991 dev_priv->display.update_primary_plane =
14992 skylake_update_primary_plane;
14993 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014994 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014995 dev_priv->display.get_initial_plane_config =
14996 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014997 dev_priv->display.crtc_compute_clock =
14998 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014999 dev_priv->display.crtc_enable = haswell_crtc_enable;
15000 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000015001 dev_priv->display.update_primary_plane =
15002 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030015003 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015004 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015005 dev_priv->display.get_initial_plane_config =
15006 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020015007 dev_priv->display.crtc_compute_clock =
15008 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015009 dev_priv->display.crtc_enable = ironlake_crtc_enable;
15010 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070015011 dev_priv->display.update_primary_plane =
15012 ironlake_update_primary_plane;
Wayne Boyer666a4532015-12-09 12:29:35 -080015013 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -070015014 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015015 dev_priv->display.get_initial_plane_config =
15016 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015017 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070015018 dev_priv->display.crtc_enable = valleyview_crtc_enable;
15019 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070015020 dev_priv->display.update_primary_plane =
15021 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070015022 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015023 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015024 dev_priv->display.get_initial_plane_config =
15025 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020015026 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020015027 dev_priv->display.crtc_enable = i9xx_crtc_enable;
15028 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070015029 dev_priv->display.update_primary_plane =
15030 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070015031 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015032
Jesse Barnese70236a2009-09-21 10:42:27 -070015033 /* Returns the core display clock speed */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -070015034 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ville Syrjälä1652d192015-03-31 14:12:01 +030015035 dev_priv->display.get_display_clock_speed =
15036 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070015037 else if (IS_BROXTON(dev))
15038 dev_priv->display.get_display_clock_speed =
15039 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030015040 else if (IS_BROADWELL(dev))
15041 dev_priv->display.get_display_clock_speed =
15042 broadwell_get_display_clock_speed;
15043 else if (IS_HASWELL(dev))
15044 dev_priv->display.get_display_clock_speed =
15045 haswell_get_display_clock_speed;
Wayne Boyer666a4532015-12-09 12:29:35 -080015046 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070015047 dev_priv->display.get_display_clock_speed =
15048 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030015049 else if (IS_GEN5(dev))
15050 dev_priv->display.get_display_clock_speed =
15051 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030015052 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030015053 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015054 dev_priv->display.get_display_clock_speed =
15055 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030015056 else if (IS_GM45(dev))
15057 dev_priv->display.get_display_clock_speed =
15058 gm45_get_display_clock_speed;
15059 else if (IS_CRESTLINE(dev))
15060 dev_priv->display.get_display_clock_speed =
15061 i965gm_get_display_clock_speed;
15062 else if (IS_PINEVIEW(dev))
15063 dev_priv->display.get_display_clock_speed =
15064 pnv_get_display_clock_speed;
15065 else if (IS_G33(dev) || IS_G4X(dev))
15066 dev_priv->display.get_display_clock_speed =
15067 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070015068 else if (IS_I915G(dev))
15069 dev_priv->display.get_display_clock_speed =
15070 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020015071 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015072 dev_priv->display.get_display_clock_speed =
15073 i9xx_misc_get_display_clock_speed;
15074 else if (IS_I915GM(dev))
15075 dev_priv->display.get_display_clock_speed =
15076 i915gm_get_display_clock_speed;
15077 else if (IS_I865G(dev))
15078 dev_priv->display.get_display_clock_speed =
15079 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020015080 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070015081 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030015082 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015083 else { /* 830 */
15084 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070015085 dev_priv->display.get_display_clock_speed =
15086 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030015087 }
Jesse Barnese70236a2009-09-21 10:42:27 -070015088
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015089 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015090 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015091 } else if (IS_GEN6(dev)) {
15092 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015093 } else if (IS_IVYBRIDGE(dev)) {
15094 /* FIXME: detect B0+ stepping and use auto training */
15095 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030015096 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053015097 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015098 if (IS_BROADWELL(dev)) {
15099 dev_priv->display.modeset_commit_cdclk =
15100 broadwell_modeset_commit_cdclk;
15101 dev_priv->display.modeset_calc_cdclk =
15102 broadwell_modeset_calc_cdclk;
15103 }
Wayne Boyer666a4532015-12-09 12:29:35 -080015104 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015105 dev_priv->display.modeset_commit_cdclk =
15106 valleyview_modeset_commit_cdclk;
15107 dev_priv->display.modeset_calc_cdclk =
15108 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053015109 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020015110 dev_priv->display.modeset_commit_cdclk =
15111 broxton_modeset_commit_cdclk;
15112 dev_priv->display.modeset_calc_cdclk =
15113 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070015114 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015115
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015116 switch (INTEL_INFO(dev)->gen) {
15117 case 2:
15118 dev_priv->display.queue_flip = intel_gen2_queue_flip;
15119 break;
15120
15121 case 3:
15122 dev_priv->display.queue_flip = intel_gen3_queue_flip;
15123 break;
15124
15125 case 4:
15126 case 5:
15127 dev_priv->display.queue_flip = intel_gen4_queue_flip;
15128 break;
15129
15130 case 6:
15131 dev_priv->display.queue_flip = intel_gen6_queue_flip;
15132 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015133 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070015134 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070015135 dev_priv->display.queue_flip = intel_gen7_queue_flip;
15136 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000015137 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000015138 /* Drop through - unsupported since execlist only. */
15139 default:
15140 /* Default just returns -ENODEV to indicate unsupported */
15141 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070015142 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020015143
Ville Syrjäläe39b9992014-09-04 14:53:14 +030015144 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070015145}
15146
Jesse Barnesb690e962010-07-19 13:53:12 -070015147/*
15148 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
15149 * resume, or other times. This quirk makes sure that's the case for
15150 * affected systems.
15151 */
Akshay Joshi0206e352011-08-16 15:34:10 -040015152static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070015153{
15154 struct drm_i915_private *dev_priv = dev->dev_private;
15155
15156 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015157 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015158}
15159
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015160static void quirk_pipeb_force(struct drm_device *dev)
15161{
15162 struct drm_i915_private *dev_priv = dev->dev_private;
15163
15164 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
15165 DRM_INFO("applying pipe b force quirk\n");
15166}
15167
Keith Packard435793d2011-07-12 14:56:22 -070015168/*
15169 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
15170 */
15171static void quirk_ssc_force_disable(struct drm_device *dev)
15172{
15173 struct drm_i915_private *dev_priv = dev->dev_private;
15174 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015175 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070015176}
15177
Carsten Emde4dca20e2012-03-15 15:56:26 +010015178/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010015179 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
15180 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010015181 */
15182static void quirk_invert_brightness(struct drm_device *dev)
15183{
15184 struct drm_i915_private *dev_priv = dev->dev_private;
15185 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020015186 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070015187}
15188
Scot Doyle9c72cc62014-07-03 23:27:50 +000015189/* Some VBT's incorrectly indicate no backlight is present */
15190static void quirk_backlight_present(struct drm_device *dev)
15191{
15192 struct drm_i915_private *dev_priv = dev->dev_private;
15193 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
15194 DRM_INFO("applying backlight present quirk\n");
15195}
15196
Jesse Barnesb690e962010-07-19 13:53:12 -070015197struct intel_quirk {
15198 int device;
15199 int subsystem_vendor;
15200 int subsystem_device;
15201 void (*hook)(struct drm_device *dev);
15202};
15203
Egbert Eich5f85f172012-10-14 15:46:38 +020015204/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
15205struct intel_dmi_quirk {
15206 void (*hook)(struct drm_device *dev);
15207 const struct dmi_system_id (*dmi_id_list)[];
15208};
15209
15210static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
15211{
15212 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
15213 return 1;
15214}
15215
15216static const struct intel_dmi_quirk intel_dmi_quirks[] = {
15217 {
15218 .dmi_id_list = &(const struct dmi_system_id[]) {
15219 {
15220 .callback = intel_dmi_reverse_brightness,
15221 .ident = "NCR Corporation",
15222 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15223 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15224 },
15225 },
15226 { } /* terminating entry */
15227 },
15228 .hook = quirk_invert_brightness,
15229 },
15230};
15231
Ben Widawskyc43b5632012-04-16 14:07:40 -070015232static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070015233 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15234 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15235
Jesse Barnesb690e962010-07-19 13:53:12 -070015236 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15237 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15238
Ville Syrjälä5f080c02014-08-15 01:22:06 +030015239 /* 830 needs to leave pipe A & dpll A up */
15240 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15241
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030015242 /* 830 needs to leave pipe B & dpll B up */
15243 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15244
Keith Packard435793d2011-07-12 14:56:22 -070015245 /* Lenovo U160 cannot use SSC on LVDS */
15246 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020015247
15248 /* Sony Vaio Y cannot use SSC on LVDS */
15249 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010015250
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010015251 /* Acer Aspire 5734Z must invert backlight brightness */
15252 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15253
15254 /* Acer/eMachines G725 */
15255 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15256
15257 /* Acer/eMachines e725 */
15258 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15259
15260 /* Acer/Packard Bell NCL20 */
15261 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15262
15263 /* Acer Aspire 4736Z */
15264 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020015265
15266 /* Acer Aspire 5336 */
15267 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000015268
15269 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15270 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000015271
Scot Doyledfb3d47b2014-08-21 16:08:02 +000015272 /* Acer C720 Chromebook (Core i3 4005U) */
15273 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15274
jens steinb2a96012014-10-28 20:25:53 +010015275 /* Apple Macbook 2,1 (Core 2 T7400) */
15276 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15277
Jani Nikula1b9448b2015-11-05 11:49:59 +020015278 /* Apple Macbook 4,1 */
15279 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
15280
Scot Doyled4967d82014-07-03 23:27:52 +000015281 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15282 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000015283
15284 /* HP Chromebook 14 (Celeron 2955U) */
15285 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020015286
15287 /* Dell Chromebook 11 */
15288 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jani Nikula9be64ee2015-10-30 14:50:24 +020015289
15290 /* Dell Chromebook 11 (2015 version) */
15291 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070015292};
15293
15294static void intel_init_quirks(struct drm_device *dev)
15295{
15296 struct pci_dev *d = dev->pdev;
15297 int i;
15298
15299 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15300 struct intel_quirk *q = &intel_quirks[i];
15301
15302 if (d->device == q->device &&
15303 (d->subsystem_vendor == q->subsystem_vendor ||
15304 q->subsystem_vendor == PCI_ANY_ID) &&
15305 (d->subsystem_device == q->subsystem_device ||
15306 q->subsystem_device == PCI_ANY_ID))
15307 q->hook(dev);
15308 }
Egbert Eich5f85f172012-10-14 15:46:38 +020015309 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15310 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15311 intel_dmi_quirks[i].hook(dev);
15312 }
Jesse Barnesb690e962010-07-19 13:53:12 -070015313}
15314
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015315/* Disable the VGA plane that we never use */
15316static void i915_disable_vga(struct drm_device *dev)
15317{
15318 struct drm_i915_private *dev_priv = dev->dev_private;
15319 u8 sr1;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015320 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015321
Ville Syrjälä2b37c612014-01-22 21:32:38 +020015322 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015323 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070015324 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015325 sr1 = inb(VGA_SR_DATA);
15326 outb(sr1 | 1<<5, VGA_SR_DATA);
15327 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15328 udelay(300);
15329
Ville Syrjälä01f5a622014-12-16 18:38:37 +020015330 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015331 POSTING_READ(vga_reg);
15332}
15333
Daniel Vetterf8175862012-04-10 15:50:11 +020015334void intel_modeset_init_hw(struct drm_device *dev)
15335{
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015336 struct drm_i915_private *dev_priv = dev->dev_private;
15337
Ville Syrjäläb6283052015-06-03 15:45:07 +030015338 intel_update_cdclk(dev);
Maarten Lankhorst1a617b72015-12-03 14:31:06 +010015339
15340 dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
15341
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030015342 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015343 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020015344 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020015345}
15346
Matt Roperd93c0372015-12-03 11:37:41 -080015347/*
15348 * Calculate what we think the watermarks should be for the state we've read
15349 * out of the hardware and then immediately program those watermarks so that
15350 * we ensure the hardware settings match our internal state.
15351 *
15352 * We can calculate what we think WM's should be by creating a duplicate of the
15353 * current state (which was constructed during hardware readout) and running it
15354 * through the atomic check code to calculate new watermark values in the
15355 * state object.
15356 */
15357static void sanitize_watermarks(struct drm_device *dev)
15358{
15359 struct drm_i915_private *dev_priv = to_i915(dev);
15360 struct drm_atomic_state *state;
15361 struct drm_crtc *crtc;
15362 struct drm_crtc_state *cstate;
15363 struct drm_modeset_acquire_ctx ctx;
15364 int ret;
15365 int i;
15366
15367 /* Only supported on platforms that use atomic watermark design */
Matt Roper396e33a2016-01-06 11:34:30 -080015368 if (!dev_priv->display.optimize_watermarks)
Matt Roperd93c0372015-12-03 11:37:41 -080015369 return;
15370
15371 /*
15372 * We need to hold connection_mutex before calling duplicate_state so
15373 * that the connector loop is protected.
15374 */
15375 drm_modeset_acquire_init(&ctx, 0);
15376retry:
15377 ret = drm_modeset_lock(&dev->mode_config.connection_mutex, &ctx);
15378 if (ret == -EDEADLK) {
15379 drm_modeset_backoff(&ctx);
15380 goto retry;
15381 } else if (WARN_ON(ret)) {
15382 return;
15383 }
15384
15385 state = drm_atomic_helper_duplicate_state(dev, &ctx);
15386 if (WARN_ON(IS_ERR(state)))
15387 return;
15388
Matt Roper396e33a2016-01-06 11:34:30 -080015389 /*
15390 * Hardware readout is the only time we don't want to calculate
15391 * intermediate watermarks (since we don't trust the current
15392 * watermarks).
15393 */
15394 to_intel_atomic_state(state)->skip_intermediate_wm = true;
15395
Matt Roperd93c0372015-12-03 11:37:41 -080015396 ret = intel_atomic_check(dev, state);
15397 if (ret) {
15398 /*
15399 * If we fail here, it means that the hardware appears to be
15400 * programmed in a way that shouldn't be possible, given our
15401 * understanding of watermark requirements. This might mean a
15402 * mistake in the hardware readout code or a mistake in the
15403 * watermark calculations for a given platform. Raise a WARN
15404 * so that this is noticeable.
15405 *
15406 * If this actually happens, we'll have to just leave the
15407 * BIOS-programmed watermarks untouched and hope for the best.
15408 */
15409 WARN(true, "Could not determine valid watermarks for inherited state\n");
15410 return;
15411 }
15412
15413 /* Write calculated watermark values back */
15414 to_i915(dev)->wm.config = to_intel_atomic_state(state)->wm_config;
15415 for_each_crtc_in_state(state, crtc, cstate, i) {
15416 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
15417
Matt Roper396e33a2016-01-06 11:34:30 -080015418 cs->wm.need_postvbl_update = true;
15419 dev_priv->display.optimize_watermarks(cs);
Matt Roperd93c0372015-12-03 11:37:41 -080015420 }
15421
15422 drm_atomic_state_free(state);
15423 drm_modeset_drop_locks(&ctx);
15424 drm_modeset_acquire_fini(&ctx);
15425}
15426
Jesse Barnes79e53942008-11-07 14:24:08 -080015427void intel_modeset_init(struct drm_device *dev)
15428{
Jesse Barnes652c3932009-08-17 13:31:43 -070015429 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000015430 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015431 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080015432 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015433
15434 drm_mode_config_init(dev);
15435
15436 dev->mode_config.min_width = 0;
15437 dev->mode_config.min_height = 0;
15438
Dave Airlie019d96c2011-09-29 16:20:42 +010015439 dev->mode_config.preferred_depth = 24;
15440 dev->mode_config.prefer_shadow = 1;
15441
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015442 dev->mode_config.allow_fb_modifiers = true;
15443
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015444 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015445
Jesse Barnesb690e962010-07-19 13:53:12 -070015446 intel_init_quirks(dev);
15447
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015448 intel_init_pm(dev);
15449
Ben Widawskye3c74752013-04-05 13:12:39 -070015450 if (INTEL_INFO(dev)->num_pipes == 0)
15451 return;
15452
Lukas Wunner69f92f62015-07-15 13:57:35 +020015453 /*
15454 * There may be no VBT; and if the BIOS enabled SSC we can
15455 * just keep using it to avoid unnecessary flicker. Whereas if the
15456 * BIOS isn't using it, don't assume it will work even if the VBT
15457 * indicates as much.
15458 */
15459 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
15460 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15461 DREF_SSC1_ENABLE);
15462
15463 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
15464 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
15465 bios_lvds_use_ssc ? "en" : "dis",
15466 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
15467 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
15468 }
15469 }
15470
Jesse Barnese70236a2009-09-21 10:42:27 -070015471 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015472 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015473
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015474 if (IS_GEN2(dev)) {
15475 dev->mode_config.max_width = 2048;
15476 dev->mode_config.max_height = 2048;
15477 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015478 dev->mode_config.max_width = 4096;
15479 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015480 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015481 dev->mode_config.max_width = 8192;
15482 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015483 }
Damien Lespiau068be562014-03-28 14:17:49 +000015484
Ville Syrjälädc41c152014-08-13 11:57:05 +030015485 if (IS_845G(dev) || IS_I865G(dev)) {
15486 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15487 dev->mode_config.cursor_height = 1023;
15488 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015489 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15490 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15491 } else {
15492 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15493 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15494 }
15495
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015496 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015497
Zhao Yakui28c97732009-10-09 11:39:41 +080015498 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015499 INTEL_INFO(dev)->num_pipes,
15500 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015501
Damien Lespiau055e3932014-08-18 13:49:10 +010015502 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015503 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015504 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015505 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015506 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015507 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015508 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015509 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015510 }
15511
Ville Syrjäläbfa7df02015-09-24 23:29:18 +030015512 intel_update_czclk(dev_priv);
15513 intel_update_cdclk(dev);
15514
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015515 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015516
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015517 /* Just disable it once at startup */
15518 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015519 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015520
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015521 drm_modeset_lock_all(dev);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015522 intel_modeset_setup_hw_state(dev);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015523 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015524
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015525 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015526 struct intel_initial_plane_config plane_config = {};
15527
Jesse Barnes46f297f2014-03-07 08:57:48 -080015528 if (!crtc->active)
15529 continue;
15530
Jesse Barnes46f297f2014-03-07 08:57:48 -080015531 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015532 * Note that reserving the BIOS fb up front prevents us
15533 * from stuffing other stolen allocations like the ring
15534 * on top. This prevents some ugliness at boot time, and
15535 * can even allow for smooth boot transitions if the BIOS
15536 * fb is large enough for the active pipe configuration.
15537 */
Maarten Lankhorsteeebeac2015-07-14 12:33:29 +020015538 dev_priv->display.get_initial_plane_config(crtc,
15539 &plane_config);
15540
15541 /*
15542 * If the fb is shared between multiple heads, we'll
15543 * just get the first one.
15544 */
15545 intel_find_initial_plane_obj(crtc, &plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015546 }
Matt Roperd93c0372015-12-03 11:37:41 -080015547
15548 /*
15549 * Make sure hardware watermarks really match the state we read out.
15550 * Note that we need to do this after reconstructing the BIOS fb's
15551 * since the watermark calculation done here will use pstate->fb.
15552 */
15553 sanitize_watermarks(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015554}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015555
Daniel Vetter7fad7982012-07-04 17:51:47 +020015556static void intel_enable_pipe_a(struct drm_device *dev)
15557{
15558 struct intel_connector *connector;
15559 struct drm_connector *crt = NULL;
15560 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015561 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015562
15563 /* We can't just switch on the pipe A, we need to set things up with a
15564 * proper mode and output configuration. As a gross hack, enable pipe A
15565 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015566 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015567 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15568 crt = &connector->base;
15569 break;
15570 }
15571 }
15572
15573 if (!crt)
15574 return;
15575
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015576 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015577 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015578}
15579
Daniel Vetterfa555832012-10-10 23:14:00 +020015580static bool
15581intel_check_plane_mapping(struct intel_crtc *crtc)
15582{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015583 struct drm_device *dev = crtc->base.dev;
15584 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä649636e2015-09-22 19:50:01 +030015585 u32 val;
Daniel Vetterfa555832012-10-10 23:14:00 +020015586
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015587 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015588 return true;
15589
Ville Syrjälä649636e2015-09-22 19:50:01 +030015590 val = I915_READ(DSPCNTR(!crtc->plane));
Daniel Vetterfa555832012-10-10 23:14:00 +020015591
15592 if ((val & DISPLAY_PLANE_ENABLE) &&
15593 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15594 return false;
15595
15596 return true;
15597}
15598
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015599static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
15600{
15601 struct drm_device *dev = crtc->base.dev;
15602 struct intel_encoder *encoder;
15603
15604 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15605 return true;
15606
15607 return false;
15608}
15609
Daniel Vetter24929352012-07-02 20:28:59 +020015610static void intel_sanitize_crtc(struct intel_crtc *crtc)
15611{
15612 struct drm_device *dev = crtc->base.dev;
15613 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015614 i915_reg_t reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015615
Daniel Vetter24929352012-07-02 20:28:59 +020015616 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter24929352012-07-02 20:28:59 +020015617 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15618
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015619 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015620 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015621 if (crtc->active) {
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015622 struct intel_plane *plane;
15623
Daniel Vetter96256042015-02-13 21:03:42 +010015624 drm_crtc_vblank_on(&crtc->base);
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015625
15626 /* Disable everything but the primary plane */
15627 for_each_intel_plane_on_crtc(dev, crtc, plane) {
15628 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
15629 continue;
15630
15631 plane->disable_plane(&plane->base, &crtc->base);
15632 }
Daniel Vetter96256042015-02-13 21:03:42 +010015633 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015634
Daniel Vetter24929352012-07-02 20:28:59 +020015635 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015636 * disable the crtc (and hence change the state) if it is wrong. Note
15637 * that gen4+ has a fixed plane -> pipe mapping. */
15638 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015639 bool plane;
15640
Daniel Vetter24929352012-07-02 20:28:59 +020015641 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15642 crtc->base.base.id);
15643
15644 /* Pipe has the wrong plane attached and the plane is active.
15645 * Temporarily change the plane mapping and disable everything
15646 * ... */
15647 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015648 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015649 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015650 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015651 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015652 }
Daniel Vetter24929352012-07-02 20:28:59 +020015653
Daniel Vetter7fad7982012-07-04 17:51:47 +020015654 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15655 crtc->pipe == PIPE_A && !crtc->active) {
15656 /* BIOS forgot to enable pipe A, this mostly happens after
15657 * resume. Force-enable the pipe to fix this, the update_dpms
15658 * call below we restore the pipe to the right state, but leave
15659 * the required bits on. */
15660 intel_enable_pipe_a(dev);
15661 }
15662
Daniel Vetter24929352012-07-02 20:28:59 +020015663 /* Adjust the state of the output pipe according to whether we
15664 * have active connectors/encoders. */
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015665 if (!intel_crtc_has_encoders(crtc))
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015666 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015667
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015668 if (crtc->active != crtc->base.state->active) {
Ville Syrjälä02e93c32015-08-26 19:39:19 +030015669 struct intel_encoder *encoder;
Daniel Vetter24929352012-07-02 20:28:59 +020015670
15671 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015672 * functions or because of calls to intel_crtc_disable_noatomic,
15673 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015674 * pipe A quirk. */
15675 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15676 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015677 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015678 crtc->active ? "enabled" : "disabled");
15679
Maarten Lankhorst4be40c92015-07-14 13:45:32 +020015680 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015681 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015682 crtc->base.enabled = crtc->active;
15683
15684 /* Because we only establish the connector -> encoder ->
15685 * crtc links if something is active, this means the
15686 * crtc is now deactivated. Break the links. connector
15687 * -> encoder links are only establish when things are
15688 * actually up, hence no need to break them. */
15689 WARN_ON(crtc->active);
15690
Maarten Lankhorst2d406bb2015-08-05 12:37:09 +020015691 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetter24929352012-07-02 20:28:59 +020015692 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015693 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015694
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015695 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015696 /*
15697 * We start out with underrun reporting disabled to avoid races.
15698 * For correct bookkeeping mark this on active crtcs.
15699 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015700 * Also on gmch platforms we dont have any hardware bits to
15701 * disable the underrun reporting. Which means we need to start
15702 * out with underrun reporting disabled also on inactive pipes,
15703 * since otherwise we'll complain about the garbage we read when
15704 * e.g. coming up after runtime pm.
15705 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015706 * No protection against concurrent access is required - at
15707 * worst a fifo underrun happens which also sets this to false.
15708 */
15709 crtc->cpu_fifo_underrun_disabled = true;
15710 crtc->pch_fifo_underrun_disabled = true;
15711 }
Daniel Vetter24929352012-07-02 20:28:59 +020015712}
15713
15714static void intel_sanitize_encoder(struct intel_encoder *encoder)
15715{
15716 struct intel_connector *connector;
15717 struct drm_device *dev = encoder->base.dev;
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015718 bool active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015719
15720 /* We need to check both for a crtc link (meaning that the
15721 * encoder is active and trying to read from a pipe) and the
15722 * pipe itself being active. */
15723 bool has_active_crtc = encoder->base.crtc &&
15724 to_intel_crtc(encoder->base.crtc)->active;
15725
Maarten Lankhorst873ffe62015-08-05 12:37:07 +020015726 for_each_intel_connector(dev, connector) {
15727 if (connector->base.encoder != &encoder->base)
15728 continue;
15729
15730 active = true;
15731 break;
15732 }
15733
15734 if (active && !has_active_crtc) {
Daniel Vetter24929352012-07-02 20:28:59 +020015735 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15736 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015737 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015738
15739 /* Connector is active, but has no active pipe. This is
15740 * fallout from our resume register restoring. Disable
15741 * the encoder manually again. */
15742 if (encoder->base.crtc) {
15743 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15744 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015745 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015746 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015747 if (encoder->post_disable)
15748 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015749 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015750 encoder->base.crtc = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015751
15752 /* Inconsistent output/port/pipe state happens presumably due to
15753 * a bug in one of the get_hw_state functions. Or someplace else
15754 * in our code, like the register restore mess on resume. Clamp
15755 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015756 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015757 if (connector->encoder != encoder)
15758 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015759 connector->base.dpms = DRM_MODE_DPMS_OFF;
15760 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015761 }
15762 }
15763 /* Enabled encoders without active connectors will be fixed in
15764 * the crtc fixup. */
15765}
15766
Imre Deak04098752014-02-18 00:02:16 +020015767void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015768{
15769 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020015770 i915_reg_t vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015771
Imre Deak04098752014-02-18 00:02:16 +020015772 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15773 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15774 i915_disable_vga(dev);
15775 }
15776}
15777
15778void i915_redisable_vga(struct drm_device *dev)
15779{
15780 struct drm_i915_private *dev_priv = dev->dev_private;
15781
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015782 /* This function can be called both from intel_modeset_setup_hw_state or
15783 * at a very early point in our resume sequence, where the power well
15784 * structures are not yet restored. Since this function is at a very
15785 * paranoid "someone might have enabled VGA while we were not looking"
15786 * level, just check if the power well is enabled instead of trying to
15787 * follow the "don't touch the power well if we don't need it" policy
15788 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015789 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015790 return;
15791
Imre Deak04098752014-02-18 00:02:16 +020015792 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015793}
15794
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015795static bool primary_get_hw_state(struct intel_plane *plane)
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015796{
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015797 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015798
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015799 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015800}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015801
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015802/* FIXME read out full plane state for all planes */
15803static void readout_plane_state(struct intel_crtc *crtc)
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015804{
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015805 struct drm_plane *primary = crtc->base.primary;
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015806 struct intel_plane_state *plane_state =
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015807 to_intel_plane_state(primary->state);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015808
Matt Roper19b8d382015-09-24 15:53:17 -070015809 plane_state->visible = crtc->active &&
Maarten Lankhorstb26d3ea2015-09-23 16:11:41 +020015810 primary_get_hw_state(to_intel_plane(primary));
15811
15812 if (plane_state->visible)
15813 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015814}
15815
Daniel Vetter30e984d2013-06-05 13:34:17 +020015816static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015817{
15818 struct drm_i915_private *dev_priv = dev->dev_private;
15819 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015820 struct intel_crtc *crtc;
15821 struct intel_encoder *encoder;
15822 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015823 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015824
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015825 dev_priv->active_crtcs = 0;
15826
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015827 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015828 struct intel_crtc_state *crtc_state = crtc->config;
15829 int pixclk = 0;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015830
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015831 __drm_atomic_helper_crtc_destroy_state(&crtc->base, &crtc_state->base);
15832 memset(crtc_state, 0, sizeof(*crtc_state));
15833 crtc_state->base.crtc = &crtc->base;
Daniel Vetter24929352012-07-02 20:28:59 +020015834
Maarten Lankhorst565602d2015-12-10 12:33:57 +010015835 crtc_state->base.active = crtc_state->base.enable =
15836 dev_priv->display.get_pipe_config(crtc, crtc_state);
15837
15838 crtc->base.enabled = crtc_state->base.enable;
15839 crtc->active = crtc_state->base.active;
15840
15841 if (crtc_state->base.active) {
15842 dev_priv->active_crtcs |= 1 << crtc->pipe;
15843
15844 if (IS_BROADWELL(dev_priv)) {
15845 pixclk = ilk_pipe_pixel_rate(crtc_state);
15846
15847 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
15848 if (crtc_state->ips_enabled)
15849 pixclk = DIV_ROUND_UP(pixclk * 100, 95);
15850 } else if (IS_VALLEYVIEW(dev_priv) ||
15851 IS_CHERRYVIEW(dev_priv) ||
15852 IS_BROXTON(dev_priv))
15853 pixclk = crtc_state->base.adjusted_mode.crtc_clock;
15854 else
15855 WARN_ON(dev_priv->display.modeset_calc_cdclk);
15856 }
15857
15858 dev_priv->min_pixclk[crtc->pipe] = pixclk;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015859
Ville Syrjäläf9cd7b82015-09-10 18:59:08 +030015860 readout_plane_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020015861
15862 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15863 crtc->base.base.id,
15864 crtc->active ? "enabled" : "disabled");
15865 }
15866
Daniel Vetter53589012013-06-05 13:34:16 +020015867 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15868 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15869
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015870 pll->on = pll->get_hw_state(dev_priv, pll,
15871 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015872 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015873 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015874 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015875 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015876 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015877 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015878 }
Daniel Vetter53589012013-06-05 13:34:16 +020015879 }
Daniel Vetter53589012013-06-05 13:34:16 +020015880
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015881 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015882 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015883
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015884 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015885 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015886 }
15887
Damien Lespiaub2784e12014-08-05 11:29:37 +010015888 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015889 pipe = 0;
15890
15891 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015892 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15893 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015894 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015895 } else {
15896 encoder->base.crtc = NULL;
15897 }
15898
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015899 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015900 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015901 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015902 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015903 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015904 }
15905
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015906 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015907 if (connector->get_hw_state(connector)) {
15908 connector->base.dpms = DRM_MODE_DPMS_ON;
Daniel Vetter24929352012-07-02 20:28:59 +020015909 connector->base.encoder = &connector->encoder->base;
15910 } else {
15911 connector->base.dpms = DRM_MODE_DPMS_OFF;
15912 connector->base.encoder = NULL;
15913 }
15914 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15915 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015916 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015917 connector->base.encoder ? "enabled" : "disabled");
15918 }
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015919
15920 for_each_intel_crtc(dev, crtc) {
15921 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15922
15923 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15924 if (crtc->base.state->active) {
15925 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15926 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15927 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15928
15929 /*
15930 * The initial mode needs to be set in order to keep
15931 * the atomic core happy. It wants a valid mode if the
15932 * crtc's enabled, so we do the above call.
15933 *
15934 * At this point some state updated by the connectors
15935 * in their ->detect() callback has not run yet, so
15936 * no recalculation can be done yet.
15937 *
15938 * Even if we could do a recalculation and modeset
15939 * right now it would cause a double modeset if
15940 * fbdev or userspace chooses a different initial mode.
15941 *
15942 * If that happens, someone indicated they wanted a
15943 * mode change, which means it's safe to do a full
15944 * recalculation.
15945 */
15946 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
Ville Syrjälä9eca68322015-09-10 18:59:10 +030015947
15948 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15949 update_scanline_offset(crtc);
Ville Syrjälä7f4c6282015-09-10 18:59:07 +030015950 }
15951 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015952}
15953
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020015954/* Scan out the current hw modeset state,
15955 * and sanitizes it to the current state
15956 */
15957static void
15958intel_modeset_setup_hw_state(struct drm_device *dev)
Daniel Vetter30e984d2013-06-05 13:34:17 +020015959{
15960 struct drm_i915_private *dev_priv = dev->dev_private;
15961 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015962 struct intel_crtc *crtc;
15963 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015964 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015965
15966 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015967
15968 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015969 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015970 intel_sanitize_encoder(encoder);
15971 }
15972
Damien Lespiau055e3932014-08-18 13:49:10 +010015973 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015974 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15975 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015976 intel_dump_pipe_config(crtc, crtc->config,
15977 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015978 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015979
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015980 intel_modeset_update_connector_atomic_state(dev);
15981
Daniel Vetter35c95372013-07-17 06:55:04 +020015982 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15983 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15984
15985 if (!pll->on || pll->active)
15986 continue;
15987
15988 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15989
15990 pll->disable(dev_priv, pll);
15991 pll->on = false;
15992 }
15993
Wayne Boyer666a4532015-12-09 12:29:35 -080015994 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015995 vlv_wm_get_hw_state(dev);
15996 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015997 skl_wm_get_hw_state(dev);
15998 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015999 ilk_wm_get_hw_state(dev);
Maarten Lankhorst292b9902015-07-13 16:30:27 +020016000
16001 for_each_intel_crtc(dev, crtc) {
16002 unsigned long put_domains;
16003
16004 put_domains = modeset_get_crtc_power_domains(&crtc->base);
16005 if (WARN_ON(put_domains))
16006 modeset_put_power_domains(dev_priv, put_domains);
16007 }
16008 intel_display_set_init_power(dev_priv, false);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016009}
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030016010
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016011void intel_display_resume(struct drm_device *dev)
16012{
16013 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
16014 struct intel_connector *conn;
16015 struct intel_plane *plane;
16016 struct drm_crtc *crtc;
16017 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020016018
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016019 if (!state)
16020 return;
16021
16022 state->acquire_ctx = dev->mode_config.acquire_ctx;
16023
16024 /* preserve complete old state, including dpll */
16025 intel_atomic_get_shared_dpll_state(state);
16026
16027 for_each_crtc(dev, crtc) {
16028 struct drm_crtc_state *crtc_state =
16029 drm_atomic_get_crtc_state(state, crtc);
16030
16031 ret = PTR_ERR_OR_ZERO(crtc_state);
16032 if (ret)
16033 goto err;
16034
16035 /* force a restore */
16036 crtc_state->mode_changed = true;
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010016037 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020016038
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016039 for_each_intel_plane(dev, plane) {
16040 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
16041 if (ret)
16042 goto err;
16043 }
16044
16045 for_each_intel_connector(dev, conn) {
16046 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
16047 if (ret)
16048 goto err;
16049 }
16050
16051 intel_modeset_setup_hw_state(dev);
16052
16053 i915_redisable_vga(dev);
Maarten Lankhorst74c090b2015-07-13 16:30:30 +020016054 ret = drm_atomic_commit(state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +020016055 if (!ret)
16056 return;
16057
16058err:
16059 DRM_ERROR("Restoring old state failed with %i\n", ret);
16060 drm_atomic_state_free(state);
Chris Wilson2c7111d2011-03-29 10:40:27 +010016061}
16062
16063void intel_modeset_gem_init(struct drm_device *dev)
16064{
Jesse Barnes484b41d2014-03-07 08:57:55 -080016065 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070016066 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016067 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080016068
Imre Deakae484342014-03-31 15:10:44 +030016069 mutex_lock(&dev->struct_mutex);
16070 intel_init_gt_powersave(dev);
16071 mutex_unlock(&dev->struct_mutex);
16072
Chris Wilson1833b132012-05-09 11:56:28 +010016073 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020016074
16075 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080016076
16077 /*
16078 * Make sure any fbs we allocated at startup are properly
16079 * pinned & fenced. When we do the allocation it's too early
16080 * for this.
16081 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010016082 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070016083 obj = intel_fb_obj(c->primary->fb);
16084 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080016085 continue;
16086
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016087 mutex_lock(&dev->struct_mutex);
16088 ret = intel_pin_and_fence_fb_obj(c->primary,
16089 c->primary->fb,
Maarten Lankhorst7580d772015-08-18 13:40:06 +020016090 c->primary->state);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010016091 mutex_unlock(&dev->struct_mutex);
16092 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080016093 DRM_ERROR("failed to pin boot fb on pipe %d\n",
16094 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100016095 drm_framebuffer_unreference(c->primary->fb);
16096 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016097 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080016098 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020016099 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080016100 }
16101 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016102
16103 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080016104}
16105
Imre Deak4932e2c2014-02-11 17:12:48 +020016106void intel_connector_unregister(struct intel_connector *intel_connector)
16107{
16108 struct drm_connector *connector = &intel_connector->base;
16109
16110 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010016111 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020016112}
16113
Jesse Barnes79e53942008-11-07 14:24:08 -080016114void intel_modeset_cleanup(struct drm_device *dev)
16115{
Jesse Barnes652c3932009-08-17 13:31:43 -070016116 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula19c80542015-12-16 12:48:16 +020016117 struct intel_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070016118
Imre Deak2eb52522014-11-19 15:30:05 +020016119 intel_disable_gt_powersave(dev);
16120
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020016121 intel_backlight_unregister(dev);
16122
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016123 /*
16124 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020016125 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016126 * experience fancy races otherwise.
16127 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020016128 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070016129
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016130 /*
16131 * Due to the hpd irq storm handling the hotplug work can re-arm the
16132 * poll handlers. Hence disable polling after hpd handling is shut down.
16133 */
Keith Packardf87ea762010-10-03 19:36:26 -070016134 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020016135
Jesse Barnes723bfd72010-10-07 16:01:13 -070016136 intel_unregister_dsm_handler();
16137
Paulo Zanoni7733b492015-07-07 15:26:04 -030016138 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050016139
Chris Wilson1630fe72011-07-08 12:22:42 +010016140 /* flush any delayed tasks or pending work */
16141 flush_scheduled_work();
16142
Jani Nikuladb31af1d2013-11-08 16:48:53 +020016143 /* destroy the backlight and sysfs files before encoders/connectors */
Jani Nikula19c80542015-12-16 12:48:16 +020016144 for_each_intel_connector(dev, connector)
16145 connector->unregister(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -030016146
Jesse Barnes79e53942008-11-07 14:24:08 -080016147 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010016148
16149 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030016150
16151 mutex_lock(&dev->struct_mutex);
16152 intel_cleanup_gt_powersave(dev);
16153 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080016154}
16155
Dave Airlie28d52042009-09-21 14:33:58 +100016156/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080016157 * Return which encoder is currently attached for connector.
16158 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010016159struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080016160{
Chris Wilsondf0e9242010-09-09 16:20:55 +010016161 return &intel_attached_encoder(connector)->base;
16162}
Jesse Barnes79e53942008-11-07 14:24:08 -080016163
Chris Wilsondf0e9242010-09-09 16:20:55 +010016164void intel_connector_attach_encoder(struct intel_connector *connector,
16165 struct intel_encoder *encoder)
16166{
16167 connector->encoder = encoder;
16168 drm_mode_connector_attach_encoder(&connector->base,
16169 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080016170}
Dave Airlie28d52042009-09-21 14:33:58 +100016171
16172/*
16173 * set vga decode state - true == enable VGA decode
16174 */
16175int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
16176{
16177 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000016178 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100016179 u16 gmch_ctrl;
16180
Chris Wilson75fa0412014-02-07 18:37:02 -020016181 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
16182 DRM_ERROR("failed to read control word\n");
16183 return -EIO;
16184 }
16185
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020016186 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
16187 return 0;
16188
Dave Airlie28d52042009-09-21 14:33:58 +100016189 if (state)
16190 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
16191 else
16192 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020016193
16194 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
16195 DRM_ERROR("failed to write control word\n");
16196 return -EIO;
16197 }
16198
Dave Airlie28d52042009-09-21 14:33:58 +100016199 return 0;
16200}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016201
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016202struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016203
16204 u32 power_well_driver;
16205
Chris Wilson63b66e52013-08-08 15:12:06 +020016206 int num_transcoders;
16207
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016208 struct intel_cursor_error_state {
16209 u32 control;
16210 u32 position;
16211 u32 base;
16212 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010016213 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016214
16215 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016216 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016217 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030016218 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010016219 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016220
16221 struct intel_plane_error_state {
16222 u32 control;
16223 u32 stride;
16224 u32 size;
16225 u32 pos;
16226 u32 addr;
16227 u32 surface;
16228 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010016229 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020016230
16231 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020016232 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020016233 enum transcoder cpu_transcoder;
16234
16235 u32 conf;
16236
16237 u32 htotal;
16238 u32 hblank;
16239 u32 hsync;
16240 u32 vtotal;
16241 u32 vblank;
16242 u32 vsync;
16243 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016244};
16245
16246struct intel_display_error_state *
16247intel_display_capture_error_state(struct drm_device *dev)
16248{
Jani Nikulafbee40d2014-03-31 14:27:18 +030016249 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016250 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020016251 int transcoders[] = {
16252 TRANSCODER_A,
16253 TRANSCODER_B,
16254 TRANSCODER_C,
16255 TRANSCODER_EDP,
16256 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016257 int i;
16258
Chris Wilson63b66e52013-08-08 15:12:06 +020016259 if (INTEL_INFO(dev)->num_pipes == 0)
16260 return NULL;
16261
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016262 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016263 if (error == NULL)
16264 return NULL;
16265
Imre Deak190be112013-11-25 17:15:31 +020016266 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016267 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
16268
Damien Lespiau055e3932014-08-18 13:49:10 +010016269 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020016270 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016271 __intel_display_power_is_enabled(dev_priv,
16272 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020016273 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016274 continue;
16275
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030016276 error->cursor[i].control = I915_READ(CURCNTR(i));
16277 error->cursor[i].position = I915_READ(CURPOS(i));
16278 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016279
16280 error->plane[i].control = I915_READ(DSPCNTR(i));
16281 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016282 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030016283 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016284 error->plane[i].pos = I915_READ(DSPPOS(i));
16285 }
Paulo Zanonica291362013-03-06 20:03:14 -030016286 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
16287 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016288 if (INTEL_INFO(dev)->gen >= 4) {
16289 error->plane[i].surface = I915_READ(DSPSURF(i));
16290 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
16291 }
16292
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016293 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030016294
Sonika Jindal3abfce72014-07-21 15:23:43 +053016295 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030016296 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020016297 }
16298
16299 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
16300 if (HAS_DDI(dev_priv->dev))
16301 error->num_transcoders++; /* Account for eDP. */
16302
16303 for (i = 0; i < error->num_transcoders; i++) {
16304 enum transcoder cpu_transcoder = transcoders[i];
16305
Imre Deakddf9c532013-11-27 22:02:02 +020016306 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020016307 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020016308 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016309 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020016310 continue;
16311
Chris Wilson63b66e52013-08-08 15:12:06 +020016312 error->transcoder[i].cpu_transcoder = cpu_transcoder;
16313
16314 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
16315 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
16316 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
16317 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
16318 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
16319 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
16320 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016321 }
16322
16323 return error;
16324}
16325
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016326#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
16327
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016328void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016329intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016330 struct drm_device *dev,
16331 struct intel_display_error_state *error)
16332{
Damien Lespiau055e3932014-08-18 13:49:10 +010016333 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016334 int i;
16335
Chris Wilson63b66e52013-08-08 15:12:06 +020016336 if (!error)
16337 return;
16338
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016339 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020016340 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016341 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030016342 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010016343 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016344 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020016345 err_printf(m, " Power: %s\n",
16346 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016347 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030016348 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016349
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016350 err_printf(m, "Plane [%d]:\n", i);
16351 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
16352 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016353 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016354 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
16355 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030016356 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030016357 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016358 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016359 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016360 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
16361 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016362 }
16363
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030016364 err_printf(m, "Cursor [%d]:\n", i);
16365 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
16366 err_printf(m, " POS: %08x\n", error->cursor[i].position);
16367 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016368 }
Chris Wilson63b66e52013-08-08 15:12:06 +020016369
16370 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010016371 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020016372 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020016373 err_printf(m, " Power: %s\n",
16374 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020016375 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
16376 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
16377 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
16378 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
16379 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
16380 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
16381 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
16382 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000016383}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016384
16385void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
16386{
16387 struct intel_crtc *crtc;
16388
16389 for_each_intel_crtc(dev, crtc) {
16390 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016391
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016392 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016393
16394 work = crtc->unpin_work;
16395
16396 if (work && work->event &&
16397 work->event->base.file_priv == file) {
16398 kfree(work->event);
16399 work->event = NULL;
16400 }
16401
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020016402 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030016403 }
16404}