blob: d92af7b0a836f20afdbc0413e7946257cc8ce49b [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Simon Pilgrimb13961d2016-06-11 14:34:10 +000034 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000080 !if (!eq (Size, 512), "v8i64",
81 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000082
83 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000084 !if (!eq (TypeVariantName, "i"),
85 !if (!eq (Size, 128), "v2i64",
86 !if (!eq (Size, 256), "v4i64",
87 !if (!eq (Size, 512), "v8i64",
88 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000089
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000197 bit IsCommutable = 0,
198 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000199 let isCommutable = IsCommutable in
200 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000201 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000202 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203 Pattern, itin>;
204
205 // Prefer over VMOV*rrk Pat<>
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000206 let AddedComplexity = 20, isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000208 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
209 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000210 MaskingPattern, itin>,
211 EVEX_K {
212 // In case of the 3src subclass this is overridden with a let.
213 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000214 }
215
216 // Zero mask does not add any restrictions to commute operands transformation.
217 // So, it is Ok to use IsCommutable instead of IsKCommutable.
218 let AddedComplexity = 30, isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000219 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
221 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 ZeroMaskingPattern,
223 itin>,
224 EVEX_KZ;
225}
226
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000227
Adam Nemet34801422014-10-08 23:25:39 +0000228// Common base class of AVX512_maskable and AVX512_maskable_3src.
229multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
230 dag Outs,
231 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
232 string OpcodeStr,
233 string AttSrcAsm, string IntelSrcAsm,
234 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000235 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000236 string MaskingConstraint = "",
237 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000238 bit IsCommutable = 0,
239 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000240 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
241 AttSrcAsm, IntelSrcAsm,
242 [(set _.RC:$dst, RHS)],
243 [(set _.RC:$dst, MaskingRHS)],
244 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000245 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000246 MaskingConstraint, NoItinerary, IsCommutable,
247 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000248
Adam Nemet2e91ee52014-08-14 17:13:19 +0000249// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000250// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000251// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000252multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
253 dag Outs, dag Ins, string OpcodeStr,
254 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000255 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0, bit IsKCommutable = 0,
258 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_common<O, F, _, Outs, Ins,
260 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
261 !con((ins _.KRCWM:$mask), Ins),
262 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000263 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265
266// This multiclass generates the unconditional/non-masking, the masking and
267// the zero-masking variant of the scalar instruction.
268multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
269 dag Outs, dag Ins, string OpcodeStr,
270 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000271 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000272 InstrItinClass itin = NoItinerary,
273 bit IsCommutable = 0> :
274 AVX512_maskable_common<O, F, _, Outs, Ins,
275 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
276 !con((ins _.KRCWM:$mask), Ins),
277 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000278 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
279 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000280
Adam Nemet34801422014-10-08 23:25:39 +0000281// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000282// ($src1) is already tied to $dst so we just use that for the preserved
283// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
284// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000285multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
286 dag Outs, dag NonTiedIns, string OpcodeStr,
287 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000288 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000289 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000290 AVX512_maskable_common<O, F, _, Outs,
291 !con((ins _.RC:$src1), NonTiedIns),
292 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
293 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
294 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000295 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
296 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000297
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000298// Similar to AVX512_maskable_3src but in this case the input VT for the tied
Craig Topperaad5f112015-11-30 00:13:24 +0000299// operand differs from the output VT. This requires a bitconvert on
300// the preserved vector going into the vselect.
301multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
302 X86VectorVTInfo InVT,
303 dag Outs, dag NonTiedIns, string OpcodeStr,
304 string AttSrcAsm, string IntelSrcAsm,
305 dag RHS> :
306 AVX512_maskable_common<O, F, OutVT, Outs,
307 !con((ins InVT.RC:$src1), NonTiedIns),
308 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
309 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
310 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
311 (vselect InVT.KRCWM:$mask, RHS,
312 (bitconvert InVT.RC:$src1))>;
313
Igor Breger15820b02015-07-01 13:24:28 +0000314multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
315 dag Outs, dag NonTiedIns, string OpcodeStr,
316 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000317 dag RHS, bit IsCommutable = 0,
318 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000319 AVX512_maskable_common<O, F, _, Outs,
320 !con((ins _.RC:$src1), NonTiedIns),
321 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
322 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
323 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000324 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000325 X86selects, "", NoItinerary, IsCommutable,
326 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000327
Adam Nemet34801422014-10-08 23:25:39 +0000328multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
329 dag Outs, dag Ins,
330 string OpcodeStr,
331 string AttSrcAsm, string IntelSrcAsm,
332 list<dag> Pattern> :
333 AVX512_maskable_custom<O, F, Outs, Ins,
334 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
335 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000336 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000337 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000338
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000339
340// Instruction with mask that puts result in mask register,
341// like "compare" and "vptest"
342multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
343 dag Outs,
344 dag Ins, dag MaskingIns,
345 string OpcodeStr,
346 string AttSrcAsm, string IntelSrcAsm,
347 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000348 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000349 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000350 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
351 "$dst, "#IntelSrcAsm#"}",
352 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000353
354 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000355 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
356 "$dst {${mask}}, "#IntelSrcAsm#"}",
357 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358}
359
360multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
361 dag Outs,
362 dag Ins, dag MaskingIns,
363 string OpcodeStr,
364 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000365 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
367 AttSrcAsm, IntelSrcAsm,
368 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000369 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000370
371multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
372 dag Outs, dag Ins, string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000374 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
376 !con((ins _.KRCWM:$mask), Ins),
377 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000378 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000379
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000380multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
381 dag Outs, dag Ins, string OpcodeStr,
382 string AttSrcAsm, string IntelSrcAsm> :
383 AVX512_maskable_custom_cmp<O, F, Outs,
384 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000385 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000386
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000388// no instruction is needed for the conversion.
389def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
390def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
391def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
392def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
393def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
394def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
395def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
396def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
397def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
398def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
399def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
400def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
401def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
402def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
403def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
404def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
405def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
406def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
407def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
408def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
409def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
410def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
411def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
412def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
413def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
414def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
415def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
416def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
417def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
418def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
419def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000420
Craig Topper9d9251b2016-05-08 20:10:20 +0000421// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
422// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
423// swizzled by ExecutionDepsFix to pxor.
424// We set canFoldAsLoad because this can be converted to a constant-pool
425// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000426let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000427 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000428def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000429 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000430def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
431 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000432}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000433
Craig Toppere5ce84a2016-05-08 21:33:53 +0000434let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000435 isPseudo = 1, Predicates = [HasVLX], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000436def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
437 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
438def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
439 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
440}
441
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000442//===----------------------------------------------------------------------===//
443// AVX-512 - VECTOR INSERT
444//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000445multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
446 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000447 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000448 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
449 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
450 "vinsert" # From.EltTypeName # "x" # From.NumElts,
451 "$src3, $src2, $src1", "$src1, $src2, $src3",
452 (vinsert_insert:$src3 (To.VT To.RC:$src1),
453 (From.VT From.RC:$src2),
454 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000455
Igor Breger0ede3cb2015-09-20 06:52:42 +0000456 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
457 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
458 "vinsert" # From.EltTypeName # "x" # From.NumElts,
459 "$src3, $src2, $src1", "$src1, $src2, $src3",
460 (vinsert_insert:$src3 (To.VT To.RC:$src1),
461 (From.VT (bitconvert (From.LdFrag addr:$src2))),
462 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
463 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000464 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000465}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000466
Igor Breger0ede3cb2015-09-20 06:52:42 +0000467multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
468 X86VectorVTInfo To, PatFrag vinsert_insert,
469 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
470 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000471 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000472 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
473 (To.VT (!cast<Instruction>(InstrStr#"rr")
474 To.RC:$src1, From.RC:$src2,
475 (INSERT_get_vinsert_imm To.RC:$ins)))>;
476
477 def : Pat<(vinsert_insert:$ins
478 (To.VT To.RC:$src1),
479 (From.VT (bitconvert (From.LdFrag addr:$src2))),
480 (iPTR imm)),
481 (To.VT (!cast<Instruction>(InstrStr#"rm")
482 To.RC:$src1, addr:$src2,
483 (INSERT_get_vinsert_imm To.RC:$ins)))>;
484 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000485}
486
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000487multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
488 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489
490 let Predicates = [HasVLX] in
491 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
492 X86VectorVTInfo< 4, EltVT32, VR128X>,
493 X86VectorVTInfo< 8, EltVT32, VR256X>,
494 vinsert128_insert>, EVEX_V256;
495
496 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000497 X86VectorVTInfo< 4, EltVT32, VR128X>,
498 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000499 vinsert128_insert>, EVEX_V512;
500
501 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000502 X86VectorVTInfo< 4, EltVT64, VR256X>,
503 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000504 vinsert256_insert>, VEX_W, EVEX_V512;
505
506 let Predicates = [HasVLX, HasDQI] in
507 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
508 X86VectorVTInfo< 2, EltVT64, VR128X>,
509 X86VectorVTInfo< 4, EltVT64, VR256X>,
510 vinsert128_insert>, VEX_W, EVEX_V256;
511
512 let Predicates = [HasDQI] in {
513 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
514 X86VectorVTInfo< 2, EltVT64, VR128X>,
515 X86VectorVTInfo< 8, EltVT64, VR512>,
516 vinsert128_insert>, VEX_W, EVEX_V512;
517
518 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
519 X86VectorVTInfo< 8, EltVT32, VR256X>,
520 X86VectorVTInfo<16, EltVT32, VR512>,
521 vinsert256_insert>, EVEX_V512;
522 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000523}
524
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
526defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000527
Igor Breger0ede3cb2015-09-20 06:52:42 +0000528// Codegen pattern with the alternative types,
529// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
530defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
531 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
532defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
533 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
534
535defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
536 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
537defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
538 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
539
540defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
541 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
542defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
543 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
544
545// Codegen pattern with the alternative types insert VEC128 into VEC256
546defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
547 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
548defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
549 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
550// Codegen pattern with the alternative types insert VEC128 into VEC512
551defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
552 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
553defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
554 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
555// Codegen pattern with the alternative types insert VEC256 into VEC512
556defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
557 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
558defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
559 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
560
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000561// vinsertps - insert f32 to XMM
Craig Topper6189d3e2016-07-19 01:26:19 +0000562def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000563 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000564 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000565 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000566 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000567def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000568 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000569 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000570 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000571 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
572 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
573
574//===----------------------------------------------------------------------===//
575// AVX-512 VECTOR EXTRACT
576//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577
Igor Breger7f69a992015-09-10 12:54:54 +0000578multiclass vextract_for_size<int Opcode,
579 X86VectorVTInfo From, X86VectorVTInfo To,
Craig Topper5f3fef82016-05-22 07:40:58 +0000580 PatFrag vextract_extract> {
Igor Breger7f69a992015-09-10 12:54:54 +0000581
582 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
583 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
584 // vextract_extract), we interesting only in patterns without mask,
585 // intrinsics pattern match generated bellow.
586 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
587 (ins From.RC:$src1, i32u8imm:$idx),
588 "vextract" # To.EltTypeName # "x" # To.NumElts,
589 "$idx, $src1", "$src1, $idx",
590 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
591 (iPTR imm)))]>,
592 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000593 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
594 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$idx),
595 "vextract" # To.EltTypeName # "x" # To.NumElts #
596 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
597 [(store (To.VT (vextract_extract:$idx
598 (From.VT From.RC:$src1), (iPTR imm))),
599 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000600
Craig Toppere1cac152016-06-07 07:27:54 +0000601 let mayStore = 1, hasSideEffects = 0 in
602 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
603 (ins To.MemOp:$dst, To.KRCWM:$mask,
604 From.RC:$src1, i32u8imm:$idx),
605 "vextract" # To.EltTypeName # "x" # To.NumElts #
606 "\t{$idx, $src1, $dst {${mask}}|"
607 "$dst {${mask}}, $src1, $idx}",
608 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000609 }
Renato Golindb7ea862015-09-09 19:44:40 +0000610
611 // Intrinsic call with masking.
612 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000613 "x" # To.NumElts # "_" # From.Size)
614 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
615 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
616 From.ZSuffix # "rrk")
617 To.RC:$src0,
618 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
619 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000620
621 // Intrinsic call with zero-masking.
622 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000623 "x" # To.NumElts # "_" # From.Size)
624 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
625 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
626 From.ZSuffix # "rrkz")
627 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
628 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000629
630 // Intrinsic call without masking.
631 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000632 "x" # To.NumElts # "_" # From.Size)
633 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
634 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
635 From.ZSuffix # "rr")
636 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000637}
638
Igor Bregerdefab3c2015-10-08 12:55:01 +0000639// Codegen pattern for the alternative types
640multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
641 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000642 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000643 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000644 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
645 (To.VT (!cast<Instruction>(InstrStr#"rr")
646 From.RC:$src1,
647 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000648 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
649 (iPTR imm))), addr:$dst),
650 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
651 (EXTRACT_get_vextract_imm To.RC:$ext))>;
652 }
Igor Breger7f69a992015-09-10 12:54:54 +0000653}
654
655multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000656 ValueType EltVT64, int Opcode256> {
657 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000658 X86VectorVTInfo<16, EltVT32, VR512>,
659 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000660 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000661 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000662 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000663 X86VectorVTInfo< 8, EltVT64, VR512>,
664 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000665 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000666 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
667 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000668 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000669 X86VectorVTInfo< 8, EltVT32, VR256X>,
670 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000671 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000672 EVEX_V256, EVEX_CD8<32, CD8VT4>;
673 let Predicates = [HasVLX, HasDQI] in
674 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
675 X86VectorVTInfo< 4, EltVT64, VR256X>,
676 X86VectorVTInfo< 2, EltVT64, VR128X>,
677 vextract128_extract>,
678 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
679 let Predicates = [HasDQI] in {
680 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
681 X86VectorVTInfo< 8, EltVT64, VR512>,
682 X86VectorVTInfo< 2, EltVT64, VR128X>,
683 vextract128_extract>,
684 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
685 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
686 X86VectorVTInfo<16, EltVT32, VR512>,
687 X86VectorVTInfo< 8, EltVT32, VR256X>,
688 vextract256_extract>,
689 EVEX_V512, EVEX_CD8<32, CD8VT8>;
690 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000691}
692
Adam Nemet55536c62014-09-25 23:48:45 +0000693defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
694defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000695
Igor Bregerdefab3c2015-10-08 12:55:01 +0000696// extract_subvector codegen patterns with the alternative types.
697// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
698defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
699 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
700defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
701 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
702
703defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000704 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000705defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
706 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
707
708defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
709 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
710defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
711 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
712
Craig Topper08a68572016-05-21 22:50:04 +0000713// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000714defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
715 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
716defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
717 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
718
719// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000720defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
721 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
722defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
723 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
724// Codegen pattern with the alternative types extract VEC256 from VEC512
725defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
726 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
727defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
728 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
729
Craig Topper5f3fef82016-05-22 07:40:58 +0000730// A 128-bit subvector extract from the first 256-bit vector position
731// is a subregister copy that needs no instruction.
732def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
733 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
734def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
735 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
736def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
737 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
738def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
739 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
740def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
741 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
742def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
743 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
744
745// A 256-bit subvector extract from the first 256-bit vector position
746// is a subregister copy that needs no instruction.
747def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
748 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
749def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
750 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
751def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
752 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
753def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
754 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
755def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
756 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
757def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
758 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
759
760let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000761// A 128-bit subvector insert to the first 512-bit vector position
762// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000763def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
764 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
765def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
766 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
767def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
768 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
769def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
770 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
771def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
772 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
773def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
774 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000775
Craig Topper5f3fef82016-05-22 07:40:58 +0000776// A 256-bit subvector insert to the first 512-bit vector position
777// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000778def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000779 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000780def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000781 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000782def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000784def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000785 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000786def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000787 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000788def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000789 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000790}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791
792// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000793def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000794 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000795 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000796 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
797 EVEX;
798
Craig Topper03b849e2016-05-21 22:50:11 +0000799def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000800 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000801 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000803 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000804
805//===---------------------------------------------------------------------===//
806// AVX-512 BROADCAST
807//---
Igor Breger131008f2016-05-01 08:40:00 +0000808// broadcast with a scalar argument.
809multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
810 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000811
Igor Breger131008f2016-05-01 08:40:00 +0000812 let isCodeGenOnly = 1 in {
813 def r_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
814 (ins SrcInfo.FRC:$src), OpcodeStr#"\t{$src, $dst|$dst, $src}",
815 [(set DestInfo.RC:$dst, (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)))]>,
816 Requires<[HasAVX512]>, T8PD, EVEX;
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000817
Igor Breger131008f2016-05-01 08:40:00 +0000818 let Constraints = "$src0 = $dst" in
819 def rk_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
820 (ins DestInfo.RC:$src0, DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
821 OpcodeStr#"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000822 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000823 (vselect DestInfo.KRCWM:$mask,
824 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
825 DestInfo.RC:$src0))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000826 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_K;
Igor Breger131008f2016-05-01 08:40:00 +0000827
828 def rkz_s : I< opc, MRMSrcReg, (outs DestInfo.RC:$dst),
829 (ins DestInfo.KRCWM:$mask, SrcInfo.FRC:$src),
830 OpcodeStr#"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000831 [(set DestInfo.RC:$dst,
Igor Breger131008f2016-05-01 08:40:00 +0000832 (vselect DestInfo.KRCWM:$mask,
833 (DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
834 DestInfo.ImmAllZerosV))]>,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000835 Requires<[HasAVX512]>, T8PD, EVEX, EVEX_KZ;
Igor Breger131008f2016-05-01 08:40:00 +0000836 } // let isCodeGenOnly = 1 in
837}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000838
Igor Breger21296d22015-10-20 11:56:42 +0000839multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
840 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000841 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000842 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
843 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
844 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
845 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000846 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000847 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000848 (DestInfo.VT (X86VBroadcast
849 (SrcInfo.ScalarLdFrag addr:$src)))>,
850 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000851 }
Craig Toppere1cac152016-06-07 07:27:54 +0000852
Craig Topper80934372016-07-16 03:42:59 +0000853 def : Pat<(DestInfo.VT (X86VBroadcast
854 (SrcInfo.VT (scalar_to_vector
855 (SrcInfo.ScalarLdFrag addr:$src))))),
856 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
857 let AddedComplexity = 20 in
858 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
859 (X86VBroadcast
860 (SrcInfo.VT (scalar_to_vector
861 (SrcInfo.ScalarLdFrag addr:$src)))),
862 DestInfo.RC:$src0)),
863 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
864 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
865 let AddedComplexity = 30 in
866 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
867 (X86VBroadcast
868 (SrcInfo.VT (scalar_to_vector
869 (SrcInfo.ScalarLdFrag addr:$src)))),
870 DestInfo.ImmAllZerosV)),
871 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
872 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000873}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000874
Craig Topper80934372016-07-16 03:42:59 +0000875multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000876 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000877 let Predicates = [HasAVX512] in
878 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
879 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
880 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000881
882 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000883 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000884 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000885 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000886 }
887}
888
Craig Topper80934372016-07-16 03:42:59 +0000889multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
890 AVX512VLVectorVTInfo _> {
891 let Predicates = [HasAVX512] in
892 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
893 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
894 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000895
Craig Topper80934372016-07-16 03:42:59 +0000896 let Predicates = [HasVLX] in {
897 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
898 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
899 EVEX_V256;
900 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
901 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
902 EVEX_V128;
903 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000904}
Craig Topper80934372016-07-16 03:42:59 +0000905defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
906 avx512vl_f32_info>;
907defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
908 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000909
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000910def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000911 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000912def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000913 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000914
Robert Khasanovcbc57032014-12-09 16:38:41 +0000915multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
916 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000917 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000918 (ins SrcRC:$src),
919 "vpbroadcast"##_.Suffix, "$src", "$src",
Igor Breger0aeda372016-02-07 08:30:50 +0000920 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921}
922
Robert Khasanovcbc57032014-12-09 16:38:41 +0000923multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
924 RegisterClass SrcRC, Predicate prd> {
925 let Predicates = [prd] in
926 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
927 let Predicates = [prd, HasVLX] in {
928 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
929 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
930 }
931}
932
Igor Breger0aeda372016-02-07 08:30:50 +0000933let isCodeGenOnly = 1 in {
934defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000935 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000936defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000937 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000938}
939let isAsmParserOnly = 1 in {
940 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
941 GR32, HasBWI>;
942 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000943 GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000944}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000945defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
946 HasAVX512>;
947defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
948 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000949
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000950def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000951 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000952def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000953 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000954
Igor Breger21296d22015-10-20 11:56:42 +0000955// Provide aliases for broadcast from the same register class that
956// automatically does the extract.
957multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
958 X86VectorVTInfo SrcInfo> {
959 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
960 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
961 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
962}
963
964multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
965 AVX512VLVectorVTInfo _, Predicate prd> {
966 let Predicates = [prd] in {
967 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
968 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
969 EVEX_V512;
970 // Defined separately to avoid redefinition.
971 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
972 }
973 let Predicates = [prd, HasVLX] in {
974 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
975 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
976 EVEX_V256;
977 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
978 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000979 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000980}
981
Igor Breger21296d22015-10-20 11:56:42 +0000982defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
983 avx512vl_i8_info, HasBWI>;
984defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
985 avx512vl_i16_info, HasBWI>;
986defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
987 avx512vl_i32_info, HasAVX512>;
988defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
989 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000990
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000991multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
992 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000993 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +0000994 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
995 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000996 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +0000997 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000998}
999
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001000//===----------------------------------------------------------------------===//
1001// AVX-512 BROADCAST SUBVECTORS
1002//
1003
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001004defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1005 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001006 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001007defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1008 v16f32_info, v4f32x_info>,
1009 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1010defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1011 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001012 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001013defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1014 v8f64_info, v4f64x_info>, VEX_W,
1015 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1016
1017let Predicates = [HasVLX] in {
1018defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1019 v8i32x_info, v4i32x_info>,
1020 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1021defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1022 v8f32x_info, v4f32x_info>,
1023 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001024
1025def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1026 (VBROADCASTI32X4Z256rm addr:$src)>;
1027def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1028 (VBROADCASTI32X4Z256rm addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001029}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001030
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001031let Predicates = [HasVLX, HasDQI] in {
1032defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1033 v4i64x_info, v2i64x_info>, VEX_W,
1034 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1035defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1036 v4f64x_info, v2f64x_info>, VEX_W,
1037 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1038}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001039
1040let Predicates = [HasVLX, NoDQI] in {
1041def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1042 (VBROADCASTF32X4Z256rm addr:$src)>;
1043def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1044 (VBROADCASTI32X4Z256rm addr:$src)>;
1045}
1046
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001047let Predicates = [HasDQI] in {
1048defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1049 v8i64_info, v2i64x_info>, VEX_W,
1050 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1051defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1052 v16i32_info, v8i32x_info>,
1053 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1054defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1055 v8f64_info, v2f64x_info>, VEX_W,
1056 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1057defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1058 v16f32_info, v8f32x_info>,
1059 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1060}
Adam Nemet73f72e12014-06-27 00:43:38 +00001061
Igor Bregerfa798a92015-11-02 07:39:36 +00001062multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001063 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001064 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001065 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001066 EVEX_V512;
1067 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001068 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001069 EVEX_V256;
1070}
1071
1072multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001073 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1074 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001075
1076 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001077 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1078 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001079}
1080
1081defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001082 avx512vl_i32_info, avx512vl_i64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001083defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
Igor Breger52bd1d52016-05-31 07:43:39 +00001084 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001085
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001086def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001087 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001088def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1089 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1090
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001091def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001092 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001093def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1094 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001095
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001096//===----------------------------------------------------------------------===//
1097// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1098//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001099multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1100 X86VectorVTInfo _, RegisterClass KRC> {
1101 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001102 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001103 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001104}
1105
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001106multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001107 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1108 let Predicates = [HasCDI] in
1109 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1110 let Predicates = [HasCDI, HasVLX] in {
1111 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1112 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1113 }
1114}
1115
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001116defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001117 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001118defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001119 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001120
1121//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001122// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001123multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001124 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001125let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001126 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001127 (ins _.RC:$src2, _.RC:$src3),
1128 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001129 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001130 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001131
Craig Topperaad5f112015-11-30 00:13:24 +00001132 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001133 (ins _.RC:$src2, _.MemOp:$src3),
1134 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001135 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001136 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1137 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001138 }
1139}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001140multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001141 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001142 let Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001143 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001144 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1145 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1146 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001147 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001148 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001149 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001150}
1151
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001152multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001153 AVX512VLVectorVTInfo VTInfo,
1154 AVX512VLVectorVTInfo ShuffleMask> {
1155 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1156 ShuffleMask.info512>,
1157 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1158 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001159 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001160 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1161 ShuffleMask.info128>,
1162 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1163 ShuffleMask.info128>, EVEX_V128;
1164 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1165 ShuffleMask.info256>,
1166 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1167 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001168 }
1169}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001170
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001171multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001172 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001173 AVX512VLVectorVTInfo Idx,
1174 Predicate Prd> {
1175 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001176 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1177 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001178 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001179 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1180 Idx.info128>, EVEX_V128;
1181 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1182 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001183 }
1184}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001185
Craig Topperaad5f112015-11-30 00:13:24 +00001186defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1187 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1188defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1189 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001190defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1191 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1192 VEX_W, EVEX_CD8<16, CD8VF>;
1193defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1194 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1195 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001196defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1197 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1198defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1199 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001200
Craig Topperaad5f112015-11-30 00:13:24 +00001201// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001202multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001203 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001204let Constraints = "$src1 = $dst" in {
1205 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1206 (ins IdxVT.RC:$src2, _.RC:$src3),
1207 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001208 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001209 AVX5128IBase;
1210
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001211 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1212 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1213 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001214 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001215 (bitconvert (_.LdFrag addr:$src3))))>,
1216 EVEX_4V, AVX5128IBase;
1217 }
1218}
1219multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001220 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Toppere1cac152016-06-07 07:27:54 +00001221 let Constraints = "$src1 = $dst" in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001222 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1223 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1224 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1225 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001226 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001227 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1228 AVX5128IBase, EVEX_4V, EVEX_B;
1229}
1230
1231multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001232 AVX512VLVectorVTInfo VTInfo,
1233 AVX512VLVectorVTInfo ShuffleMask> {
1234 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001235 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001236 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001237 ShuffleMask.info512>, EVEX_V512;
1238 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001239 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001240 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001241 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001242 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001243 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001244 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001245 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1246 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001247 }
1248}
1249
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001250multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001251 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001252 AVX512VLVectorVTInfo Idx,
1253 Predicate Prd> {
1254 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001255 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1256 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001257 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001258 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1259 Idx.info128>, EVEX_V128;
1260 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1261 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001262 }
1263}
1264
Craig Toppera47576f2015-11-26 20:21:29 +00001265defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001266 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001267defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001268 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001269defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1270 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1271 VEX_W, EVEX_CD8<16, CD8VF>;
1272defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1273 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1274 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001275defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001276 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001277defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001278 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001279
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001280//===----------------------------------------------------------------------===//
1281// AVX-512 - BLEND using mask
1282//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001283multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1284 let ExeDomain = _.ExeDomain in {
Craig Toppere1cac152016-06-07 07:27:54 +00001285 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001286 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1287 (ins _.RC:$src1, _.RC:$src2),
1288 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001289 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001290 []>, EVEX_4V;
1291 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1292 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001293 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001294 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim916485c2016-08-18 11:22:22 +00001295 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
Igor Breger64cfd3a2016-06-15 07:30:38 +00001296 (_.VT _.RC:$src2),
1297 (_.VT _.RC:$src1)))]>, EVEX_4V, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001298 let hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001299 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1300 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1301 !strconcat(OpcodeStr,
1302 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1303 []>, EVEX_4V, EVEX_KZ;
Craig Toppere1cac152016-06-07 07:27:54 +00001304 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001305 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1306 (ins _.RC:$src1, _.MemOp:$src2),
1307 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001308 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001309 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1310 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1311 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001312 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001313 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001314 [(set _.RC:$dst, (vselect _.KRCWM:$mask,
1315 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1316 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001317 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere1cac152016-06-07 07:27:54 +00001318 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001319 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1320 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1321 !strconcat(OpcodeStr,
1322 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1323 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1324 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001325}
1326multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1327
1328 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1329 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1330 !strconcat(OpcodeStr,
1331 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1332 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Igor Breger64cfd3a2016-06-15 07:30:38 +00001333 [(set _.RC:$dst,(vselect _.KRCWM:$mask,
1334 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1335 (_.VT _.RC:$src1)))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001336 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001337
Craig Toppere1cac152016-06-07 07:27:54 +00001338 let mayLoad = 1, hasSideEffects = 0 in
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001339 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1340 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1341 !strconcat(OpcodeStr,
1342 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1343 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001344 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001345
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001346}
1347
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001348multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1349 AVX512VLVectorVTInfo VTInfo> {
1350 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1351 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001352
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001353 let Predicates = [HasVLX] in {
1354 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1355 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1356 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1357 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1358 }
1359}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001360
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001361multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1362 AVX512VLVectorVTInfo VTInfo> {
1363 let Predicates = [HasBWI] in
1364 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001365
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001366 let Predicates = [HasBWI, HasVLX] in {
1367 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1368 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1369 }
1370}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001371
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001372
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001373defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1374defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1375defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1376defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1377defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1378defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001379
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001380
Craig Topper0fcf9252016-06-07 07:27:51 +00001381let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1383 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001384 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001385 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001386 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1387 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1388
1389def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1390 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001391 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001392 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001393 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1394 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1395}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001396//===----------------------------------------------------------------------===//
1397// Compare Instructions
1398//===----------------------------------------------------------------------===//
1399
1400// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001401
1402multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1403
1404 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1405 (outs _.KRC:$dst),
1406 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1407 "vcmp${cc}"#_.Suffix,
1408 "$src2, $src1", "$src1, $src2",
1409 (OpNode (_.VT _.RC:$src1),
1410 (_.VT _.RC:$src2),
1411 imm:$cc)>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001412 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1413 (outs _.KRC:$dst),
1414 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1415 "vcmp${cc}"#_.Suffix,
1416 "$src2, $src1", "$src1, $src2",
1417 (OpNode (_.VT _.RC:$src1),
1418 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1419 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001420
1421 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1422 (outs _.KRC:$dst),
1423 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1424 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001425 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001426 (OpNodeRnd (_.VT _.RC:$src1),
1427 (_.VT _.RC:$src2),
1428 imm:$cc,
1429 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1430 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001431 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001432 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1433 (outs VK1:$dst),
1434 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1435 "vcmp"#_.Suffix,
1436 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1437 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1438 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001439 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001440 "vcmp"#_.Suffix,
1441 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1442 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1443
1444 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1445 (outs _.KRC:$dst),
1446 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1447 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001448 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001449 EVEX_4V, EVEX_B;
1450 }// let isAsmParserOnly = 1, hasSideEffects = 0
1451
1452 let isCodeGenOnly = 1 in {
1453 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1454 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1455 !strconcat("vcmp${cc}", _.Suffix,
1456 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1457 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1458 _.FRC:$src2,
1459 imm:$cc))],
1460 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001461 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1462 (outs _.KRC:$dst),
1463 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1464 !strconcat("vcmp${cc}", _.Suffix,
1465 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1466 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1467 (_.ScalarLdFrag addr:$src2),
1468 imm:$cc))],
1469 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001470 }
1471}
1472
1473let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001474 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1475 AVX512XSIi8Base;
1476 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1477 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001478}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001479
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001480multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1481 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001482 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001483 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1484 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1485 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001486 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1487 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001488 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1489 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1490 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1491 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001493 def rrk : AVX512BI<opc, MRMSrcReg,
1494 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1495 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1496 "$dst {${mask}}, $src1, $src2}"),
1497 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1498 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1499 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001500 def rmk : AVX512BI<opc, MRMSrcMem,
1501 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1502 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1503 "$dst {${mask}}, $src1, $src2}"),
1504 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1505 (OpNode (_.VT _.RC:$src1),
1506 (_.VT (bitconvert
1507 (_.LdFrag addr:$src2))))))],
1508 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001509}
1510
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001511multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001512 X86VectorVTInfo _> :
1513 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001514 def rmb : AVX512BI<opc, MRMSrcMem,
1515 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1516 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1517 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1518 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1519 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1520 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1521 def rmbk : AVX512BI<opc, MRMSrcMem,
1522 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1523 _.ScalarMemOp:$src2),
1524 !strconcat(OpcodeStr,
1525 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1526 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1527 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1528 (OpNode (_.VT _.RC:$src1),
1529 (X86VBroadcast
1530 (_.ScalarLdFrag addr:$src2)))))],
1531 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001532}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001533
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001534multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1535 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1536 let Predicates = [prd] in
1537 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1538 EVEX_V512;
1539
1540 let Predicates = [prd, HasVLX] in {
1541 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1542 EVEX_V256;
1543 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1544 EVEX_V128;
1545 }
1546}
1547
1548multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1549 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1550 Predicate prd> {
1551 let Predicates = [prd] in
1552 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1553 EVEX_V512;
1554
1555 let Predicates = [prd, HasVLX] in {
1556 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1557 EVEX_V256;
1558 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1559 EVEX_V128;
1560 }
1561}
1562
1563defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1564 avx512vl_i8_info, HasBWI>,
1565 EVEX_CD8<8, CD8VF>;
1566
1567defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1568 avx512vl_i16_info, HasBWI>,
1569 EVEX_CD8<16, CD8VF>;
1570
Robert Khasanovf70f7982014-09-18 14:06:55 +00001571defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001572 avx512vl_i32_info, HasAVX512>,
1573 EVEX_CD8<32, CD8VF>;
1574
Robert Khasanovf70f7982014-09-18 14:06:55 +00001575defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001576 avx512vl_i64_info, HasAVX512>,
1577 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1578
1579defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1580 avx512vl_i8_info, HasBWI>,
1581 EVEX_CD8<8, CD8VF>;
1582
1583defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1584 avx512vl_i16_info, HasBWI>,
1585 EVEX_CD8<16, CD8VF>;
1586
Robert Khasanovf70f7982014-09-18 14:06:55 +00001587defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001588 avx512vl_i32_info, HasAVX512>,
1589 EVEX_CD8<32, CD8VF>;
1590
Robert Khasanovf70f7982014-09-18 14:06:55 +00001591defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001592 avx512vl_i64_info, HasAVX512>,
1593 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001594
1595def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001596 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1598 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1599
1600def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001601 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1603 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1604
Robert Khasanov29e3b962014-08-27 09:34:37 +00001605multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1606 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001607 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001608 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001609 !strconcat("vpcmp${cc}", Suffix,
1610 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001611 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1612 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001613 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1614 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001615 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001616 !strconcat("vpcmp${cc}", Suffix,
1617 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001618 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1619 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001620 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001621 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1622 def rrik : AVX512AIi8<opc, MRMSrcReg,
1623 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001624 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001625 !strconcat("vpcmp${cc}", Suffix,
1626 "\t{$src2, $src1, $dst {${mask}}|",
1627 "$dst {${mask}}, $src1, $src2}"),
1628 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1629 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001630 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001631 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001632 def rmik : AVX512AIi8<opc, MRMSrcMem,
1633 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001634 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001635 !strconcat("vpcmp${cc}", Suffix,
1636 "\t{$src2, $src1, $dst {${mask}}|",
1637 "$dst {${mask}}, $src1, $src2}"),
1638 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1639 (OpNode (_.VT _.RC:$src1),
1640 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001641 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001642 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1643
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001644 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001645 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001646 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001647 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001648 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1649 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001650 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001651 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001652 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001653 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001654 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1655 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001656 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001657 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1658 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001659 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001660 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001661 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1662 "$dst {${mask}}, $src1, $src2, $cc}"),
1663 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001664 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001665 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1666 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001667 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001668 !strconcat("vpcmp", Suffix,
1669 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1670 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001671 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001672 }
1673}
1674
Robert Khasanov29e3b962014-08-27 09:34:37 +00001675multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001676 X86VectorVTInfo _> :
1677 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001678 def rmib : AVX512AIi8<opc, MRMSrcMem,
1679 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001680 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001681 !strconcat("vpcmp${cc}", Suffix,
1682 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1683 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1684 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1685 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001686 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001687 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1688 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1689 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001690 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001691 !strconcat("vpcmp${cc}", Suffix,
1692 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1693 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1694 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1695 (OpNode (_.VT _.RC:$src1),
1696 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001697 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001698 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699
Robert Khasanov29e3b962014-08-27 09:34:37 +00001700 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001701 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001702 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1703 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001704 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001705 !strconcat("vpcmp", Suffix,
1706 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1707 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1708 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1709 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1710 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001711 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712 !strconcat("vpcmp", Suffix,
1713 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1714 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1715 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1716 }
1717}
1718
1719multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1720 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1721 let Predicates = [prd] in
1722 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1723
1724 let Predicates = [prd, HasVLX] in {
1725 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1726 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1727 }
1728}
1729
1730multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1731 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1732 let Predicates = [prd] in
1733 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1734 EVEX_V512;
1735
1736 let Predicates = [prd, HasVLX] in {
1737 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1738 EVEX_V256;
1739 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1740 EVEX_V128;
1741 }
1742}
1743
1744defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1745 HasBWI>, EVEX_CD8<8, CD8VF>;
1746defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1747 HasBWI>, EVEX_CD8<8, CD8VF>;
1748
1749defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1750 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1751defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1752 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1753
Robert Khasanovf70f7982014-09-18 14:06:55 +00001754defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001755 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001756defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001757 HasAVX512>, EVEX_CD8<32, CD8VF>;
1758
Robert Khasanovf70f7982014-09-18 14:06:55 +00001759defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001760 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001761defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001762 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001763
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001764multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001765
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001766 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1767 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1768 "vcmp${cc}"#_.Suffix,
1769 "$src2, $src1", "$src1, $src2",
1770 (X86cmpm (_.VT _.RC:$src1),
1771 (_.VT _.RC:$src2),
1772 imm:$cc)>;
1773
Craig Toppere1cac152016-06-07 07:27:54 +00001774 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1775 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1776 "vcmp${cc}"#_.Suffix,
1777 "$src2, $src1", "$src1, $src2",
1778 (X86cmpm (_.VT _.RC:$src1),
1779 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1780 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001781
Craig Toppere1cac152016-06-07 07:27:54 +00001782 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1783 (outs _.KRC:$dst),
1784 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1785 "vcmp${cc}"#_.Suffix,
1786 "${src2}"##_.BroadcastStr##", $src1",
1787 "$src1, ${src2}"##_.BroadcastStr,
1788 (X86cmpm (_.VT _.RC:$src1),
1789 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1790 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001791 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001792 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001793 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1794 (outs _.KRC:$dst),
1795 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1796 "vcmp"#_.Suffix,
1797 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1798
1799 let mayLoad = 1 in {
1800 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1801 (outs _.KRC:$dst),
1802 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1803 "vcmp"#_.Suffix,
1804 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1805
1806 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1807 (outs _.KRC:$dst),
1808 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1809 "vcmp"#_.Suffix,
1810 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1811 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1812 }
1813 }
1814}
1815
1816multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1817 // comparison code form (VCMP[EQ/LT/LE/...]
1818 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1819 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1820 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001821 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001822 (X86cmpmRnd (_.VT _.RC:$src1),
1823 (_.VT _.RC:$src2),
1824 imm:$cc,
1825 (i32 FROUND_NO_EXC))>, EVEX_B;
1826
1827 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1828 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1829 (outs _.KRC:$dst),
1830 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1831 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001832 "$cc, {sae}, $src2, $src1",
1833 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001834 }
1835}
1836
1837multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1838 let Predicates = [HasAVX512] in {
1839 defm Z : avx512_vcmp_common<_.info512>,
1840 avx512_vcmp_sae<_.info512>, EVEX_V512;
1841
1842 }
1843 let Predicates = [HasAVX512,HasVLX] in {
1844 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1845 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001846 }
1847}
1848
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001849defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1850 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1851defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1852 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001853
1854def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1855 (COPY_TO_REGCLASS (VCMPPSZrri
1856 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1857 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1858 imm:$cc), VK8)>;
1859def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1860 (COPY_TO_REGCLASS (VPCMPDZrri
1861 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1862 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1863 imm:$cc), VK8)>;
1864def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1865 (COPY_TO_REGCLASS (VPCMPUDZrri
1866 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1867 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1868 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001869
Asaf Badouh572bbce2015-09-20 08:46:07 +00001870// ----------------------------------------------------------------
1871// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001872//handle fpclass instruction mask = op(reg_scalar,imm)
1873// op(mem_scalar,imm)
1874multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1875 X86VectorVTInfo _, Predicate prd> {
1876 let Predicates = [prd] in {
1877 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1878 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001879 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001880 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1881 (i32 imm:$src2)))], NoItinerary>;
1882 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1883 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1884 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001885 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001886 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001887 (OpNode (_.VT _.RC:$src1),
1888 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001889 let AddedComplexity = 20 in {
Asaf Badouh696e8e02015-10-18 11:04:38 +00001890 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1891 (ins _.MemOp:$src1, i32u8imm:$src2),
1892 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001893 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001894 [(set _.KRC:$dst,
1895 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1896 (i32 imm:$src2)))], NoItinerary>;
1897 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1898 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1899 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001900 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001901 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001902 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1903 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1904 }
1905 }
1906}
1907
Asaf Badouh572bbce2015-09-20 08:46:07 +00001908//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1909// fpclass(reg_vec, mem_vec, imm)
1910// fpclass(reg_vec, broadcast(eltVt), imm)
1911multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1912 X86VectorVTInfo _, string mem, string broadcast>{
1913 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1914 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001915 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001916 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1917 (i32 imm:$src2)))], NoItinerary>;
1918 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1919 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1920 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001921 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001922 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001923 (OpNode (_.VT _.RC:$src1),
1924 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00001925 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1926 (ins _.MemOp:$src1, i32u8imm:$src2),
1927 OpcodeStr##_.Suffix##mem#
1928 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001929 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001930 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1931 (i32 imm:$src2)))], NoItinerary>;
1932 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1933 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1934 OpcodeStr##_.Suffix##mem#
1935 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001936 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00001937 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1938 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1939 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1940 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1941 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1942 _.BroadcastStr##", $dst|$dst, ${src1}"
1943 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001944 [(set _.KRC:$dst,(OpNode
1945 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001946 (_.ScalarLdFrag addr:$src1))),
1947 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1948 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1949 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1950 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
1951 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
1952 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001953 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1954 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00001955 (_.ScalarLdFrag addr:$src1))),
1956 (i32 imm:$src2))))], NoItinerary>,
1957 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001958}
1959
Asaf Badouh572bbce2015-09-20 08:46:07 +00001960multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001961 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00001962 string broadcast>{
1963 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001964 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001965 broadcast>, EVEX_V512;
1966 }
1967 let Predicates = [prd, HasVLX] in {
1968 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1969 broadcast>, EVEX_V128;
1970 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1971 broadcast>, EVEX_V256;
1972 }
1973}
1974
1975multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001976 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001977 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001978 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001979 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001980 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1981 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1982 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1983 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1984 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001985}
1986
Asaf Badouh696e8e02015-10-18 11:04:38 +00001987defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
1988 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001989
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001990//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001991// Mask register copy, including
1992// - copy between mask registers
1993// - load/store mask registers
1994// - copy from GPR to mask register and vice versa
1995//
1996multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1997 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001998 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00001999 let hasSideEffects = 0 in
2000 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2001 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2002 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2003 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2004 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2005 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2006 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2007 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002008}
2009
2010multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2011 string OpcodeStr,
2012 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002013 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002015 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002016 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002017 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002018 }
2019}
2020
Robert Khasanov74acbb72014-07-23 14:49:42 +00002021let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002022 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002023 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2024 VEX, PD;
2025
2026let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002027 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002028 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002029 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002030
2031let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002032 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2033 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002034 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2035 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002036 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2037 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002038 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2039 VEX, XD, VEX_W;
2040}
2041
2042// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002043def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2044 (COPY_TO_REGCLASS GR16:$src, VK16)>;
2045def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2046 (COPY_TO_REGCLASS VK16:$src, GR16)>;
2047
2048def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2049 (COPY_TO_REGCLASS GR8:$src, VK8)>;
2050def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2051 (COPY_TO_REGCLASS VK8:$src, GR8)>;
2052
2053def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
2054 (i32 (SUBREG_TO_REG (i64 0),
2055 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2056def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
2057 (i32 (SUBREG_TO_REG (i64 0),
2058 (i16 (COPY_TO_REGCLASS VK16:$src, GR16)), sub_16bit))>;
2059
2060def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2061 (i32 (SUBREG_TO_REG (i64 0),
2062 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2063def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
2064 (i32 (SUBREG_TO_REG (i64 0),
2065 (i8 (COPY_TO_REGCLASS VK8:$src, GR8)), sub_8bit))>;
2066
2067def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2068 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2069def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2070 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2071def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2072 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2073def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2074 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075
Robert Khasanov74acbb72014-07-23 14:49:42 +00002076// Load/store kreg
2077let Predicates = [HasDQI] in {
2078 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2079 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002080 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2081 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002082
2083 def : Pat<(store VK4:$src, addr:$dst),
2084 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2085 def : Pat<(store VK2:$src, addr:$dst),
2086 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002087 def : Pat<(store VK1:$src, addr:$dst),
2088 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002089
2090 def : Pat<(v2i1 (load addr:$src)),
2091 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2092 def : Pat<(v4i1 (load addr:$src)),
2093 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002094}
2095let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002096 def : Pat<(store VK1:$src, addr:$dst),
2097 (MOV8mr addr:$dst,
2098 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2099 sub_8bit))>;
2100 def : Pat<(store VK2:$src, addr:$dst),
2101 (MOV8mr addr:$dst,
2102 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2103 sub_8bit))>;
2104 def : Pat<(store VK4:$src, addr:$dst),
2105 (MOV8mr addr:$dst,
2106 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002107 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002108 def : Pat<(store VK8:$src, addr:$dst),
2109 (MOV8mr addr:$dst,
2110 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2111 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002112
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002113 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002114 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002115 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002116 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002117 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002118 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002119}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002120
Robert Khasanov74acbb72014-07-23 14:49:42 +00002121let Predicates = [HasAVX512] in {
2122 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002123 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002124 def : Pat<(i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002125 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002126 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2127 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002128}
2129let Predicates = [HasBWI] in {
2130 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2131 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002132 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2133 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002134 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2135 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002136 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2137 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002138}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002139
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002140def assertzext_i1 : PatFrag<(ops node:$src), (assertzext node:$src), [{
2141 return cast<VTSDNode>(N->getOperand(1))->getVT() == MVT::i1;
2142}]>;
2143
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002144def trunc_setcc : PatFrag<(ops node:$src), (trunc node:$src), [{
2145 return (N->getOperand(0)->getOpcode() == X86ISD::SETCC);
2146}]>;
2147
2148def trunc_mask_1 : PatFrag<(ops node:$src), (trunc node:$src), [{
2149 return (N->getOperand(0)->getOpcode() == ISD::AND &&
2150 isa<ConstantSDNode>(N->getOperand(0)->getOperand(1)) &&
2151 N->getOperand(0)->getConstantOperandVal(1) == 1);
2152}]>;
2153
2154
Robert Khasanov74acbb72014-07-23 14:49:42 +00002155let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002156 def : Pat<(i1 (trunc (i64 GR64:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002157 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG (AND64ri8 $src, (i64 1)),
2158 sub_16bit)), VK1)>;
2159
2160 def : Pat<(i1 (trunc (i64 (assertzext_i1 GR64:$src)))),
2161 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002162
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002163 def : Pat<(i1 (trunc_mask_1 GR64:$src)),
2164 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
2165
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002166 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002167 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG (AND32ri8 $src, (i32 1)),
2168 sub_16bit)), VK1)>;
2169
2170 def : Pat<(i1 (trunc (i32 (assertzext_i1 GR32:$src)))),
2171 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002172
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002173 def : Pat<(i1 (trunc_mask_1 GR32:$src)),
2174 (COPY_TO_REGCLASS (i16 (EXTRACT_SUBREG $src, sub_16bit)), VK1)>;
2175
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002176 def : Pat<(i1 (trunc (i8 GR8:$src))),
Michael Kupersteinc523333b2016-07-21 22:24:08 +00002177 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), (AND8ri $src, (i8 1)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002178 sub_8bit)), VK1)>;
2179
2180 def : Pat<(i1 (trunc (i8 (assertzext_i1 GR8:$src)))),
2181 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>;
2182
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002183 def : Pat<(i1 (trunc_setcc GR8:$src)),
2184 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>;
2185
2186 def : Pat<(i1 (trunc_mask_1 GR8:$src)),
2187 (COPY_TO_REGCLASS (i16 (SUBREG_TO_REG (i64 0), $src, sub_8bit)), VK1)>;
2188
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002189 def : Pat<(i1 (trunc (i16 GR16:$src))),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002190 (COPY_TO_REGCLASS (AND16ri GR16:$src, (i16 1)), VK1)>;
2191
2192 def : Pat<(i1 (trunc (i16 (assertzext_i1 GR16:$src)))),
2193 (COPY_TO_REGCLASS $src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002194
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002195 def : Pat<(i1 (trunc_mask_1 GR16:$src)),
2196 (COPY_TO_REGCLASS $src, VK1)>;
2197
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002198 def : Pat<(i32 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002199 (i32 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2200 sub_16bit))>;
2201
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002202 def : Pat<(i32 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002203 (i32 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2204 sub_16bit))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002205
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002206 def : Pat<(i8 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002207 (i8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS VK1:$src, GR16)), sub_8bit))>;
2208
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002209 def : Pat<(i8 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002210 (i8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS $src, GR16)), sub_8bit))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002211
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002212 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002213 (i64 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2214 sub_16bit))>;
2215
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002216 def : Pat<(i64 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002217 (i64 (SUBREG_TO_REG (i64 0), (i16 (COPY_TO_REGCLASS $src, GR16)),
2218 sub_16bit))>;
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002219
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002220 def : Pat<(i16 (zext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002221 (COPY_TO_REGCLASS $src, GR16)>;
2222
Michael Kuperstein18d6d3d2016-06-17 20:21:17 +00002223 def : Pat<(i16 (anyext VK1:$src)),
Elena Demikhovskyad0a56f2016-07-06 14:15:43 +00002224 (i16 (COPY_TO_REGCLASS $src, GR16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002225}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002226def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2227 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2228def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2229 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2230def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2231 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2232def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2233 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2234def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2235 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2236def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2237 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002238
Igor Bregerd6c187b2016-01-27 08:43:25 +00002239def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2240def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2241def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2242
Igor Bregera77b14d2016-08-11 12:13:46 +00002243def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), (COPY_TO_REGCLASS VK64:$src, VK1)>;
2244def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), (COPY_TO_REGCLASS VK32:$src, VK1)>;
2245def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), (COPY_TO_REGCLASS VK16:$src, VK1)>;
2246def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), (COPY_TO_REGCLASS VK8:$src, VK1)>;
2247def : Pat<(i1 (X86Vextract VK4:$src, (iPTR 0))), (COPY_TO_REGCLASS VK4:$src, VK1)>;
2248def : Pat<(i1 (X86Vextract VK2:$src, (iPTR 0))), (COPY_TO_REGCLASS VK2:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002249
2250// Mask unary operation
2251// - KNOT
2252multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002253 RegisterClass KRC, SDPatternOperator OpNode,
2254 Predicate prd> {
2255 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002256 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002257 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002258 [(set KRC:$dst, (OpNode KRC:$src))]>;
2259}
2260
Robert Khasanov74acbb72014-07-23 14:49:42 +00002261multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2262 SDPatternOperator OpNode> {
2263 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2264 HasDQI>, VEX, PD;
2265 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2266 HasAVX512>, VEX, PS;
2267 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2268 HasBWI>, VEX, PD, VEX_W;
2269 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2270 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002271}
2272
Robert Khasanov74acbb72014-07-23 14:49:42 +00002273defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002274
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002275multiclass avx512_mask_unop_int<string IntName, string InstName> {
2276 let Predicates = [HasAVX512] in
2277 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2278 (i16 GR16:$src)),
2279 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2280 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2281}
2282defm : avx512_mask_unop_int<"knot", "KNOT">;
2283
Robert Khasanov74acbb72014-07-23 14:49:42 +00002284let Predicates = [HasDQI] in
2285def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2286let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002287def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002288let Predicates = [HasBWI] in
2289def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2290let Predicates = [HasBWI] in
2291def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2292
2293// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002294let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002295def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2296 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002297def : Pat<(not VK8:$src),
2298 (COPY_TO_REGCLASS
2299 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002300}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002301def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2302 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2303def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2304 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002305
2306// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002307// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002308multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002309 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002310 Predicate prd, bit IsCommutable> {
2311 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002312 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2313 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002314 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2316}
2317
Robert Khasanov595683d2014-07-28 13:46:45 +00002318multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002319 SDPatternOperator OpNode, bit IsCommutable,
2320 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002321 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002322 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002323 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002324 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002325 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002326 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002327 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002328 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002329}
2330
2331def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2332def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2333
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002334defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2335defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2336defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2337defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2338defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002339defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002340
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002341multiclass avx512_mask_binop_int<string IntName, string InstName> {
2342 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002343 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2344 (i16 GR16:$src1), (i16 GR16:$src2)),
2345 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2346 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2347 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002348}
2349
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002350defm : avx512_mask_binop_int<"kand", "KAND">;
2351defm : avx512_mask_binop_int<"kandn", "KANDN">;
2352defm : avx512_mask_binop_int<"kor", "KOR">;
2353defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2354defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002355
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002356multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002357 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2358 // for the DQI set, this type is legal and KxxxB instruction is used
2359 let Predicates = [NoDQI] in
2360 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2361 (COPY_TO_REGCLASS
2362 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2363 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2364
2365 // All types smaller than 8 bits require conversion anyway
2366 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2367 (COPY_TO_REGCLASS (Inst
2368 (COPY_TO_REGCLASS VK1:$src1, VK16),
2369 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2370 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2371 (COPY_TO_REGCLASS (Inst
2372 (COPY_TO_REGCLASS VK2:$src1, VK16),
2373 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2374 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2375 (COPY_TO_REGCLASS (Inst
2376 (COPY_TO_REGCLASS VK4:$src1, VK16),
2377 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002378}
2379
2380defm : avx512_binop_pat<and, KANDWrr>;
2381defm : avx512_binop_pat<andn, KANDNWrr>;
2382defm : avx512_binop_pat<or, KORWrr>;
2383defm : avx512_binop_pat<xnor, KXNORWrr>;
2384defm : avx512_binop_pat<xor, KXORWrr>;
2385
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002386def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2387 (KXNORWrr VK16:$src1, VK16:$src2)>;
2388def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002389 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002390def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002391 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002392def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002393 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002394
2395let Predicates = [NoDQI] in
2396def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2397 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2398 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2399
2400def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2401 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2402 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2403
2404def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2405 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2406 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2407
2408def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2409 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2410 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2411
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002413multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2414 RegisterClass KRCSrc, Predicate prd> {
2415 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002416 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002417 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2418 (ins KRC:$src1, KRC:$src2),
2419 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2420 VEX_4V, VEX_L;
2421
2422 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2423 (!cast<Instruction>(NAME##rr)
2424 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2425 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2426 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427}
2428
Igor Bregera54a1a82015-09-08 13:10:00 +00002429defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2430defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2431defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002432
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002433// Mask bit testing
2434multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002435 SDNode OpNode, Predicate prd> {
2436 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002438 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002439 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2440}
2441
Igor Breger5ea0a6812015-08-31 13:30:19 +00002442multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2443 Predicate prdW = HasAVX512> {
2444 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2445 VEX, PD;
2446 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2447 VEX, PS;
2448 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2449 VEX, PS, VEX_W;
2450 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2451 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452}
2453
2454defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002455defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002456
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457// Mask shift
2458multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2459 SDNode OpNode> {
2460 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002461 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002463 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2465}
2466
2467multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2468 SDNode OpNode> {
2469 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002470 VEX, TAPD, VEX_W;
2471 let Predicates = [HasDQI] in
2472 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2473 VEX, TAPD;
2474 let Predicates = [HasBWI] in {
2475 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2476 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002477 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2478 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002479 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002480}
2481
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002482defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2483defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484
2485// Mask setting all 0s or 1s
2486multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2487 let Predicates = [HasAVX512] in
2488 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2489 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2490 [(set KRC:$dst, (VT Val))]>;
2491}
2492
2493multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002494 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002495 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002496 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2497 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002498}
2499
2500defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2501defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2502
2503// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2504let Predicates = [HasAVX512] in {
2505 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002506 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2507 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002509 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2510 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002511 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002512 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2513 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002514}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002515
2516// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2517multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2518 RegisterClass RC, ValueType VT> {
2519 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2520 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002521
Igor Bregerf1bd7612016-03-06 07:46:03 +00002522 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002523 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002524}
2525
2526defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2527defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2528defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2529defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2530defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2531
2532defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2533defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2534defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2535defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2536
2537defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2538defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2539defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2540
2541defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2542defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2543
2544defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002545
Igor Breger999ac752016-03-08 15:21:25 +00002546def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002547 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002548 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2549 VK2))>;
2550def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002551 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002552 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2553 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002554def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2555 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002556def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2557 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002558def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2559 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2560
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002561
Igor Breger86724082016-08-14 05:25:07 +00002562// Patterns for kmask shift
2563multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
2564 def : Pat<(VT (X86vshli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002565 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002566 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002567 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002568 RC))>;
2569 def : Pat<(VT (X86vsrli RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002570 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002571 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002572 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002573 RC))>;
2574}
2575
2576defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2577defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2578defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002579//===----------------------------------------------------------------------===//
2580// AVX-512 - Aligned and unaligned load and store
2581//
2582
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002583
2584multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002585 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002586 bit IsReMaterializable = 1,
2587 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002588 let hasSideEffects = 0 in {
2589 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002590 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002591 _.ExeDomain>, EVEX;
2592 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2593 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002594 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002595 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002596 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2597 (_.VT _.RC:$src),
2598 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002599 EVEX, EVEX_KZ;
2600
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002601 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2602 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002603 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002604 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002605 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2606 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002607
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002608 let Constraints = "$src0 = $dst" in {
2609 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2610 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2611 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2612 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002613 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002614 (_.VT _.RC:$src1),
2615 (_.VT _.RC:$src0))))], _.ExeDomain>,
2616 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002617 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002618 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2619 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002620 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2621 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002622 [(set _.RC:$dst, (_.VT
2623 (vselect _.KRCWM:$mask,
2624 (_.VT (bitconvert (ld_frag addr:$src1))),
2625 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002626 }
Craig Toppere1cac152016-06-07 07:27:54 +00002627 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002628 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2629 (ins _.KRCWM:$mask, _.MemOp:$src),
2630 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2631 "${dst} {${mask}} {z}, $src}",
2632 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2633 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2634 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002635 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002636 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2637 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2638
2639 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2640 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2641
2642 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2643 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2644 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002645}
2646
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2648 AVX512VLVectorVTInfo _,
2649 Predicate prd,
2650 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002651 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002652 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002653 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002654
2655 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002656 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002657 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002658 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002659 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002660 }
2661}
2662
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002663multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2664 AVX512VLVectorVTInfo _,
2665 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002666 bit IsReMaterializable = 1,
2667 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002668 let Predicates = [prd] in
2669 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002670 masked_load_unaligned, IsReMaterializable,
2671 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002672
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002673 let Predicates = [prd, HasVLX] in {
2674 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002675 masked_load_unaligned, IsReMaterializable,
2676 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002677 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topperc9293492016-02-26 06:50:29 +00002678 masked_load_unaligned, IsReMaterializable,
2679 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680 }
2681}
2682
2683multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002684 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002685
Craig Topper99f6b622016-05-01 01:03:56 +00002686 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002687 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2688 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2689 [], _.ExeDomain>, EVEX;
2690 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2691 (ins _.KRCWM:$mask, _.RC:$src),
2692 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2693 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002694 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002695 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002696 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002697 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002698 "${dst} {${mask}} {z}, $src}",
2699 [], _.ExeDomain>, EVEX, EVEX_KZ;
Craig Topper99f6b622016-05-01 01:03:56 +00002700 }
Igor Breger81b79de2015-11-19 07:43:43 +00002701
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002702 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002703 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002704 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002705 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002706 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2707 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2708 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002709
2710 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2711 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2712 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002713}
2714
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002715
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002716multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2717 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002718 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002719 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2720 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002721
2722 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002723 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2724 masked_store_unaligned>, EVEX_V256;
2725 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2726 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002727 }
2728}
2729
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2731 AVX512VLVectorVTInfo _, Predicate prd> {
2732 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002733 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2734 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002735
2736 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002737 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2738 masked_store_aligned256>, EVEX_V256;
2739 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2740 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741 }
2742}
2743
2744defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2745 HasAVX512>,
2746 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2747 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2748
2749defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2750 HasAVX512>,
2751 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2752 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2753
Craig Topperc9293492016-02-26 06:50:29 +00002754defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
2755 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002756 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002757 PS, EVEX_CD8<32, CD8VF>;
2758
Craig Topperc9293492016-02-26 06:50:29 +00002759defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0,
2760 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002761 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2762 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002763
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002764defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2765 HasAVX512>,
2766 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2767 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002768
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002769defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2770 HasAVX512>,
2771 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2772 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002773
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002774defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2775 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002776 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2777
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002778defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2779 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002780 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2781
Craig Topperc9293492016-02-26 06:50:29 +00002782defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
2783 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002784 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002785 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2786
Craig Topperc9293492016-02-26 06:50:29 +00002787defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
2788 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002789 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002790 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002791
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002792def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002793 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002794 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002795 VK8), VR512:$src)>;
2796
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002797def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002798 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002799 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002800
Craig Topper33c550c2016-05-22 00:39:30 +00002801// These patterns exist to prevent the above patterns from introducing a second
2802// mask inversion when one already exists.
2803def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2804 (bc_v8i64 (v16i32 immAllZerosV)),
2805 (v8i64 VR512:$src))),
2806 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2807def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2808 (v16i32 immAllZerosV),
2809 (v16i32 VR512:$src))),
2810 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2811
Craig Topper14aa2662016-08-11 06:04:04 +00002812let Predicates = [HasVLX, NoBWI] in {
2813 // 128-bit load/store without BWI.
2814 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
2815 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2816 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
2817 (VMOVDQA32Z128mr addr:$dst, VR128:$src)>;
2818 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
2819 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2820 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
2821 (VMOVDQU32Z128mr addr:$dst, VR128:$src)>;
2822
2823 // 256-bit load/store without BWI.
2824 def : Pat<(alignedstore256 (v16i16 VR256:$src), addr:$dst),
2825 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2826 def : Pat<(alignedstore256 (v32i8 VR256:$src), addr:$dst),
2827 (VMOVDQA32Z256mr addr:$dst, VR256:$src)>;
2828 def : Pat<(store (v16i16 VR256:$src), addr:$dst),
2829 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2830 def : Pat<(store (v32i8 VR256:$src), addr:$dst),
2831 (VMOVDQU32Z256mr addr:$dst, VR256:$src)>;
2832}
2833
Craig Topper95bdabd2016-05-22 23:44:33 +00002834let Predicates = [HasVLX] in {
2835 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2836 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2837 def : Pat<(alignedstore (v2f64 (extract_subvector
2838 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2839 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2840 def : Pat<(alignedstore (v4f32 (extract_subvector
2841 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2842 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2843 def : Pat<(alignedstore (v2i64 (extract_subvector
2844 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2845 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2846 def : Pat<(alignedstore (v4i32 (extract_subvector
2847 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2848 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2849 def : Pat<(alignedstore (v8i16 (extract_subvector
2850 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2851 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2852 def : Pat<(alignedstore (v16i8 (extract_subvector
2853 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2854 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2855
2856 def : Pat<(store (v2f64 (extract_subvector
2857 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2858 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2859 def : Pat<(store (v4f32 (extract_subvector
2860 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2861 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2862 def : Pat<(store (v2i64 (extract_subvector
2863 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2864 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2865 def : Pat<(store (v4i32 (extract_subvector
2866 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2867 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2868 def : Pat<(store (v8i16 (extract_subvector
2869 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2870 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2871 def : Pat<(store (v16i8 (extract_subvector
2872 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2873 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2874
2875 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2876 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2877 def : Pat<(alignedstore (v2f64 (extract_subvector
2878 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2879 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2880 def : Pat<(alignedstore (v4f32 (extract_subvector
2881 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2882 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2883 def : Pat<(alignedstore (v2i64 (extract_subvector
2884 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2885 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2886 def : Pat<(alignedstore (v4i32 (extract_subvector
2887 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2888 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2889 def : Pat<(alignedstore (v8i16 (extract_subvector
2890 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2891 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2892 def : Pat<(alignedstore (v16i8 (extract_subvector
2893 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2894 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2895
2896 def : Pat<(store (v2f64 (extract_subvector
2897 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2898 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2899 def : Pat<(store (v4f32 (extract_subvector
2900 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2901 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2902 def : Pat<(store (v2i64 (extract_subvector
2903 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2904 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2905 def : Pat<(store (v4i32 (extract_subvector
2906 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2907 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2908 def : Pat<(store (v8i16 (extract_subvector
2909 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2910 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2911 def : Pat<(store (v16i8 (extract_subvector
2912 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2913 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2914
2915 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2916 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2917 def : Pat<(alignedstore (v4f64 (extract_subvector
2918 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2919 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2920 def : Pat<(alignedstore (v8f32 (extract_subvector
2921 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2922 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2923 def : Pat<(alignedstore (v4i64 (extract_subvector
2924 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2925 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2926 def : Pat<(alignedstore (v8i32 (extract_subvector
2927 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2928 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2929 def : Pat<(alignedstore (v16i16 (extract_subvector
2930 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2931 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2932 def : Pat<(alignedstore (v32i8 (extract_subvector
2933 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2934 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2935
2936 def : Pat<(store (v4f64 (extract_subvector
2937 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2938 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2939 def : Pat<(store (v8f32 (extract_subvector
2940 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2941 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2942 def : Pat<(store (v4i64 (extract_subvector
2943 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2944 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2945 def : Pat<(store (v8i32 (extract_subvector
2946 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2947 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2948 def : Pat<(store (v16i16 (extract_subvector
2949 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2950 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2951 def : Pat<(store (v32i8 (extract_subvector
2952 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2953 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2954}
2955
2956
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002957// Move Int Doubleword to Packed Double Int
2958//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002959def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002960 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002961 [(set VR128X:$dst,
2962 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002963 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002964def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002965 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002966 [(set VR128X:$dst,
2967 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002968 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002969def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002970 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002971 [(set VR128X:$dst,
2972 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002973 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002974let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2975def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2976 (ins i64mem:$src),
2977 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002978 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002979let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002980def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002981 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002982 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002983 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002984def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002985 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002986 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002987 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002988def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002989 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002990 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002991 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2992 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002993}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002994
2995// Move Int Doubleword to Single Scalar
2996//
Craig Topper88adf2a2013-10-12 05:41:08 +00002997let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002998def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002999 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003000 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003001 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003002
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003003def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003004 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003005 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003006 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003007}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003008
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003009// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003011def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003012 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003013 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003014 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003015 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003016def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003017 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003018 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003019 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003020 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003021 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003022
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003023// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003024//
3025def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003026 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003027 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
3028 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003029 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003030 Requires<[HasAVX512, In64BitMode]>;
3031
Craig Topperc648c9b2015-12-28 06:11:42 +00003032let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3033def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3034 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003035 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003036 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003037
Craig Topperc648c9b2015-12-28 06:11:42 +00003038def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3039 (ins i64mem:$dst, VR128X:$src),
3040 "vmovq\t{$src, $dst|$dst, $src}",
3041 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3042 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003043 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003044 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3045
3046let hasSideEffects = 0 in
3047def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
3048 (ins VR128X:$src),
3049 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00003050 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00003051
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003052// Move Scalar Single to Double Int
3053//
Craig Topper88adf2a2013-10-12 05:41:08 +00003054let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003055def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003057 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003058 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003059 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003060def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003062 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003063 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00003064 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003065}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003066
3067// Move Quadword Int to Packed Quadword Int
3068//
Craig Topperc648c9b2015-12-28 06:11:42 +00003069def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003070 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003071 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003072 [(set VR128X:$dst,
3073 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003074 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075
3076//===----------------------------------------------------------------------===//
3077// AVX-512 MOVSS, MOVSD
3078//===----------------------------------------------------------------------===//
3079
Craig Topperc7de3a12016-07-29 02:49:08 +00003080multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003081 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003082 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3083 (ins _.RC:$src1, _.FRC:$src2),
3084 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3085 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3086 (scalar_to_vector _.FRC:$src2))))],
3087 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3088 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3089 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3090 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3091 "$dst {${mask}} {z}, $src1, $src2}"),
3092 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3093 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3094 _.ImmAllZerosV)))],
3095 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3096 let Constraints = "$src0 = $dst" in
3097 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3098 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
3099 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3100 "$dst {${mask}}, $src1, $src2}"),
3101 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
3102 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
3103 (_.VT _.RC:$src0))))],
3104 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003105 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003106 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3107 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3108 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3109 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3110 let mayLoad = 1, hasSideEffects = 0 in {
3111 let Constraints = "$src0 = $dst" in
3112 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3113 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3114 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3115 "$dst {${mask}}, $src}"),
3116 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3117 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3118 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3119 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3120 "$dst {${mask}} {z}, $src}"),
3121 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003122 }
Craig Toppere1cac152016-06-07 07:27:54 +00003123 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3124 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3125 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3126 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003127 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003128 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3129 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3130 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3131 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003132}
3133
Asaf Badouh41ecf462015-12-06 13:26:56 +00003134defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3135 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003136
Asaf Badouh41ecf462015-12-06 13:26:56 +00003137defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3138 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003139
Craig Topper74ed0872016-05-18 06:55:59 +00003140def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003141 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003142 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003143
Craig Topper74ed0872016-05-18 06:55:59 +00003144def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003145 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Asaf Badouh41ecf462015-12-06 13:26:56 +00003146 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003147
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003148def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
3149 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
3150 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3151
Craig Topper99f6b622016-05-01 01:03:56 +00003152let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003153defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
3154 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3155 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
3156 XS, EVEX_4V, VEX_LIG;
3157
Craig Topper99f6b622016-05-01 01:03:56 +00003158let hasSideEffects = 0 in
Igor Breger4424aaa2015-11-19 07:58:33 +00003159defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
3160 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
3161 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
3162 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003163
3164let Predicates = [HasAVX512] in {
3165 let AddedComplexity = 15 in {
3166 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3167 // MOVS{S,D} to the lower bits.
3168 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
3169 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
3170 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
3171 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3172 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
3173 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3174 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
3175 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003176 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003177
3178 // Move low f32 and clear high bits.
3179 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3180 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00003181 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3183 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3184 (SUBREG_TO_REG (i32 0),
3185 (VMOVSSZrr (v4i32 (V_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003186 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003187 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3188 (SUBREG_TO_REG (i32 0),
3189 (VMOVSSZrr (v4f32 (V_SET0)),
3190 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3191 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3192 (SUBREG_TO_REG (i32 0),
3193 (VMOVSSZrr (v4i32 (V_SET0)),
3194 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195
3196 let AddedComplexity = 20 in {
3197 // MOVSSrm zeros the high parts of the register; represent this
3198 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3199 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3200 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3201 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3202 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3203 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3204 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3205
3206 // MOVSDrm zeros the high parts of the register; represent this
3207 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3208 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3209 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3210 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3211 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3212 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3213 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3214 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3215 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3216 def : Pat<(v2f64 (X86vzload addr:$src)),
3217 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3218
3219 // Represent the same patterns above but in the form they appear for
3220 // 256-bit types
3221 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3222 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003223 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003224 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3225 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3226 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3227 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3228 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3229 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003230 def : Pat<(v4f64 (X86vzload addr:$src)),
3231 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003232
3233 // Represent the same patterns above but in the form they appear for
3234 // 512-bit types
3235 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3236 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3237 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3238 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3239 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3240 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3241 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3242 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3243 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003244 def : Pat<(v8f64 (X86vzload addr:$src)),
3245 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003246 }
3247 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3248 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3249 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3250 FR32X:$src)), sub_xmm)>;
3251 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3252 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3253 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3254 FR64X:$src)), sub_xmm)>;
3255 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3256 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003257 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003258
3259 // Move low f64 and clear high bits.
3260 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3261 (SUBREG_TO_REG (i32 0),
3262 (VMOVSDZrr (v2f64 (V_SET0)),
3263 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003264 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3265 (SUBREG_TO_REG (i32 0),
3266 (VMOVSDZrr (v2f64 (V_SET0)),
3267 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003268
3269 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3270 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3271 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003272 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
3273 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3274 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003275
3276 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003277 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003278 addr:$dst),
3279 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003280
3281 // Shuffle with VMOVSS
3282 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3283 (VMOVSSZrr (v4i32 VR128X:$src1),
3284 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3285 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3286 (VMOVSSZrr (v4f32 VR128X:$src1),
3287 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3288
3289 // 256-bit variants
3290 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3291 (SUBREG_TO_REG (i32 0),
3292 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3293 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3294 sub_xmm)>;
3295 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3296 (SUBREG_TO_REG (i32 0),
3297 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3298 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3299 sub_xmm)>;
3300
3301 // Shuffle with VMOVSD
3302 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3303 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3304 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3305 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3306 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3307 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3308 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3309 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3310
3311 // 256-bit variants
3312 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3313 (SUBREG_TO_REG (i32 0),
3314 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3315 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3316 sub_xmm)>;
3317 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3318 (SUBREG_TO_REG (i32 0),
3319 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3320 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3321 sub_xmm)>;
3322
3323 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3324 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3325 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3326 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3327 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3328 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3329 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3330 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3331}
3332
3333let AddedComplexity = 15 in
3334def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3335 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003336 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003337 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003338 (v2i64 VR128X:$src))))],
3339 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3340
Igor Breger4ec5abf2015-11-03 07:30:17 +00003341let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003342def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3343 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003344 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003345 [(set VR128X:$dst, (v2i64 (X86vzmovl
3346 (loadv2i64 addr:$src))))],
3347 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3348 EVEX_CD8<8, CD8VT8>;
3349
3350let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003351 let AddedComplexity = 15 in {
3352 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3353 (VMOVDI2PDIZrr GR32:$src)>;
3354
3355 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3356 (VMOV64toPQIZrr GR64:$src)>;
3357
3358 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3359 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3360 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003361
3362 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3363 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3364 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003365 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003366 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3367 let AddedComplexity = 20 in {
3368 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3369 (VMOVDI2PDIZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003370
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003371 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3372 (VMOVDI2PDIZrm addr:$src)>;
3373 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3374 (VMOVDI2PDIZrm addr:$src)>;
3375 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3376 (VMOVZPQILo2PQIZrm addr:$src)>;
3377 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3378 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003379 def : Pat<(v2i64 (X86vzload addr:$src)),
3380 (VMOVZPQILo2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003381 def : Pat<(v4i64 (X86vzload addr:$src)),
3382 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003383 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003384
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003385 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3386 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3387 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3388 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003389
Craig Topperf4442312016-08-07 21:52:59 +00003390 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3391 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3392 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3393
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003394 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3395 def : Pat<(v8i64 (X86vzload addr:$src)),
3396 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003397}
3398
3399def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3400 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3401
3402def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3403 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3404
3405def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3406 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3407
3408def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3409 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3410
3411//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003412// AVX-512 - Non-temporals
3413//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003414let SchedRW = [WriteLoad] in {
3415 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3416 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3417 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3418 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3419 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003420
Craig Topper2f90c1f2016-06-07 07:27:57 +00003421 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003422 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003423 (ins i256mem:$src),
3424 "vmovntdqa\t{$src, $dst|$dst, $src}",
3425 [(set VR256X:$dst, (int_x86_avx2_movntdqa addr:$src))],
3426 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3427 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003428
Robert Khasanoved882972014-08-13 10:46:00 +00003429 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003430 (ins i128mem:$src),
3431 "vmovntdqa\t{$src, $dst|$dst, $src}",
3432 [(set VR128X:$dst, (int_x86_sse41_movntdqa addr:$src))],
3433 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3434 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003435 }
Adam Nemetefd07852014-06-18 16:51:10 +00003436}
3437
Igor Bregerd3341f52016-01-20 13:11:47 +00003438multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3439 PatFrag st_frag = alignednontemporalstore,
3440 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003441 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003442 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003443 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003444 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3445 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003446}
3447
Igor Bregerd3341f52016-01-20 13:11:47 +00003448multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3449 AVX512VLVectorVTInfo VTInfo> {
3450 let Predicates = [HasAVX512] in
3451 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003452
Igor Bregerd3341f52016-01-20 13:11:47 +00003453 let Predicates = [HasAVX512, HasVLX] in {
3454 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3455 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003456 }
3457}
3458
Igor Bregerd3341f52016-01-20 13:11:47 +00003459defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3460defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3461defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003462
Craig Topper707c89c2016-05-08 23:43:17 +00003463let Predicates = [HasAVX512], AddedComplexity = 400 in {
3464 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3465 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3466 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3467 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3468 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3469 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003470
3471 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3472 (VMOVNTDQAZrm addr:$src)>;
3473 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3474 (VMOVNTDQAZrm addr:$src)>;
3475 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3476 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003477 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003478 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003479 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003480 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003481 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003482 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003483}
3484
Craig Topperc41320d2016-05-08 23:08:45 +00003485let Predicates = [HasVLX], AddedComplexity = 400 in {
3486 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3487 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3488 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3489 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3490 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3491 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3492
Simon Pilgrim9a896232016-06-07 13:34:24 +00003493 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3494 (VMOVNTDQAZ256rm addr:$src)>;
3495 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3496 (VMOVNTDQAZ256rm addr:$src)>;
3497 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3498 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003499 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003500 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003501 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003502 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003503 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003504 (VMOVNTDQAZ256rm addr:$src)>;
3505
Craig Topperc41320d2016-05-08 23:08:45 +00003506 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3507 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3508 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3509 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3510 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3511 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003512
3513 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3514 (VMOVNTDQAZ128rm addr:$src)>;
3515 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3516 (VMOVNTDQAZ128rm addr:$src)>;
3517 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3518 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003519 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003520 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003521 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003522 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003523 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003524 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003525}
3526
Adam Nemet7f62b232014-06-10 16:39:53 +00003527//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003528// AVX-512 - Integer arithmetic
3529//
3530multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003531 X86VectorVTInfo _, OpndItins itins,
3532 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003533 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003534 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003535 "$src2, $src1", "$src1, $src2",
3536 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003537 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003538 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003539
Craig Toppere1cac152016-06-07 07:27:54 +00003540 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3541 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3542 "$src2, $src1", "$src1, $src2",
3543 (_.VT (OpNode _.RC:$src1,
3544 (bitconvert (_.LdFrag addr:$src2)))),
3545 itins.rm>,
3546 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003547}
3548
3549multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3550 X86VectorVTInfo _, OpndItins itins,
3551 bit IsCommutable = 0> :
3552 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003553 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3554 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3555 "${src2}"##_.BroadcastStr##", $src1",
3556 "$src1, ${src2}"##_.BroadcastStr,
3557 (_.VT (OpNode _.RC:$src1,
3558 (X86VBroadcast
3559 (_.ScalarLdFrag addr:$src2)))),
3560 itins.rm>,
3561 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003562}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003563
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003564multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3565 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3566 Predicate prd, bit IsCommutable = 0> {
3567 let Predicates = [prd] in
3568 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3569 IsCommutable>, EVEX_V512;
3570
3571 let Predicates = [prd, HasVLX] in {
3572 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3573 IsCommutable>, EVEX_V256;
3574 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3575 IsCommutable>, EVEX_V128;
3576 }
3577}
3578
Robert Khasanov545d1b72014-10-14 14:36:19 +00003579multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3580 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3581 Predicate prd, bit IsCommutable = 0> {
3582 let Predicates = [prd] in
3583 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3584 IsCommutable>, EVEX_V512;
3585
3586 let Predicates = [prd, HasVLX] in {
3587 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3588 IsCommutable>, EVEX_V256;
3589 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3590 IsCommutable>, EVEX_V128;
3591 }
3592}
3593
3594multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3595 OpndItins itins, Predicate prd,
3596 bit IsCommutable = 0> {
3597 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3598 itins, prd, IsCommutable>,
3599 VEX_W, EVEX_CD8<64, CD8VF>;
3600}
3601
3602multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3603 OpndItins itins, Predicate prd,
3604 bit IsCommutable = 0> {
3605 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3606 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3607}
3608
3609multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3610 OpndItins itins, Predicate prd,
3611 bit IsCommutable = 0> {
3612 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3613 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3614}
3615
3616multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3617 OpndItins itins, Predicate prd,
3618 bit IsCommutable = 0> {
3619 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3620 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3621}
3622
3623multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3624 SDNode OpNode, OpndItins itins, Predicate prd,
3625 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003626 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003627 IsCommutable>;
3628
Igor Bregerf2460112015-07-26 14:41:44 +00003629 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003630 IsCommutable>;
3631}
3632
3633multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3634 SDNode OpNode, OpndItins itins, Predicate prd,
3635 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003636 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003637 IsCommutable>;
3638
Igor Bregerf2460112015-07-26 14:41:44 +00003639 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003640 IsCommutable>;
3641}
3642
3643multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3644 bits<8> opc_d, bits<8> opc_q,
3645 string OpcodeStr, SDNode OpNode,
3646 OpndItins itins, bit IsCommutable = 0> {
3647 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3648 itins, HasAVX512, IsCommutable>,
3649 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3650 itins, HasBWI, IsCommutable>;
3651}
3652
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003653multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003654 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003655 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3656 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003657 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003658 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003659 "$src2, $src1","$src1, $src2",
3660 (_Dst.VT (OpNode
3661 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003662 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003663 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003664 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003665 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3666 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3667 "$src2, $src1", "$src1, $src2",
3668 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3669 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003670 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003671 AVX512BIBase, EVEX_4V;
3672
3673 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3674 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3675 OpcodeStr,
3676 "${src2}"##_Brdct.BroadcastStr##", $src1",
3677 "$src1, ${src2}"##_Dst.BroadcastStr,
3678 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3679 (_Brdct.VT (X86VBroadcast
3680 (_Brdct.ScalarLdFrag addr:$src2)))))),
3681 itins.rm>,
3682 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003683}
3684
Robert Khasanov545d1b72014-10-14 14:36:19 +00003685defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3686 SSE_INTALU_ITINS_P, 1>;
3687defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3688 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003689defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3690 SSE_INTALU_ITINS_P, HasBWI, 1>;
3691defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3692 SSE_INTALU_ITINS_P, HasBWI, 0>;
3693defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003694 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003695defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003696 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003697defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003698 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003699defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003700 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003701defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003702 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003703defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003704 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003705defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003706 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003707defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003708 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003709defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003710 SSE_INTALU_ITINS_P, HasBWI, 1>;
3711
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003712multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003713 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3714 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3715 let Predicates = [prd] in
3716 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3717 _SrcVTInfo.info512, _DstVTInfo.info512,
3718 v8i64_info, IsCommutable>,
3719 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3720 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003721 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003722 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003723 v4i64x_info, IsCommutable>,
3724 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003725 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003726 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003727 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003728 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3729 }
Michael Liao66233b72015-08-06 09:06:20 +00003730}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003731
3732defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003733 avx512vl_i32_info, avx512vl_i64_info,
3734 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003735defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003736 avx512vl_i32_info, avx512vl_i64_info,
3737 X86pmuludq, HasAVX512, 1>;
3738defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3739 avx512vl_i8_info, avx512vl_i8_info,
3740 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003741
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003742multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3743 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003744 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3745 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3746 OpcodeStr,
3747 "${src2}"##_Src.BroadcastStr##", $src1",
3748 "$src1, ${src2}"##_Src.BroadcastStr,
3749 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3750 (_Src.VT (X86VBroadcast
3751 (_Src.ScalarLdFrag addr:$src2))))))>,
3752 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003753}
3754
Michael Liao66233b72015-08-06 09:06:20 +00003755multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3756 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003757 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003758 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003759 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003760 "$src2, $src1","$src1, $src2",
3761 (_Dst.VT (OpNode
3762 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00003763 (_Src.VT _Src.RC:$src2))),
3764 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003765 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003766 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3767 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3768 "$src2, $src1", "$src1, $src2",
3769 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3770 (bitconvert (_Src.LdFrag addr:$src2))))>,
3771 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003772}
3773
3774multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3775 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003776 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003777 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3778 v32i16_info>,
3779 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3780 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003781 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003782 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3783 v16i16x_info>,
3784 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3785 v16i16x_info>, EVEX_V256;
3786 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3787 v8i16x_info>,
3788 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3789 v8i16x_info>, EVEX_V128;
3790 }
3791}
3792multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3793 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003794 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003795 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3796 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003797 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003798 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3799 v32i8x_info>, EVEX_V256;
3800 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3801 v16i8x_info>, EVEX_V128;
3802 }
3803}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003804
3805multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3806 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003807 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00003808 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00003809 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00003810 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00003811 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00003812 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00003813 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003814 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00003815 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003816 }
3817}
3818
Craig Topperb6da6542016-05-01 17:38:32 +00003819defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
3820defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
3821defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
3822defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003823
Craig Topper5acb5a12016-05-01 06:24:57 +00003824defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3825 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3826defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00003827 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003828
Igor Bregerf2460112015-07-26 14:41:44 +00003829defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003830 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003831defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003832 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003833defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003834 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003835
Igor Bregerf2460112015-07-26 14:41:44 +00003836defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003837 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003838defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003839 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003840defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003841 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003842
Igor Bregerf2460112015-07-26 14:41:44 +00003843defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003844 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003845defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003846 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003847defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003848 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003849
Igor Bregerf2460112015-07-26 14:41:44 +00003850defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003851 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003852defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003853 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003854defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003855 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003856//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003857// AVX-512 Logical Instructions
3858//===----------------------------------------------------------------------===//
3859
Robert Khasanov545d1b72014-10-14 14:36:19 +00003860defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3861 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3862defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3863 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3864defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3865 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3866defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003867 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003868
3869//===----------------------------------------------------------------------===//
3870// AVX-512 FP arithmetic
3871//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003872multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3873 SDNode OpNode, SDNode VecNode, OpndItins itins,
3874 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003875 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003876 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3877 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3878 "$src2, $src1", "$src1, $src2",
3879 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3880 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003881 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003882
3883 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003884 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003885 "$src2, $src1", "$src1, $src2",
3886 (VecNode (_.VT _.RC:$src1),
3887 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3888 (i32 FROUND_CURRENT)),
Craig Topper26000f82016-07-26 08:06:14 +00003889 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00003890 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003891 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003892 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003893 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3894 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00003895 itins.rr> {
3896 let isCommutable = IsCommutable;
3897 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003898 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003899 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003900 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3901 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003902 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003903 }
Craig Topper5ec33a92016-07-22 05:00:42 +00003904 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003905}
3906
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003907multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003908 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003909 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003910 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3911 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3912 "$rc, $src2, $src1", "$src1, $src2, $rc",
3913 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003914 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003915 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003916}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003917multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3918 SDNode VecNode, OpndItins itins, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00003919 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003920 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3921 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003922 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003923 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003924 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003925}
3926
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003927multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3928 SDNode VecNode,
3929 SizeItins itins, bit IsCommutable> {
3930 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3931 itins.s, IsCommutable>,
3932 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3933 itins.s, IsCommutable>,
3934 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3935 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3936 itins.d, IsCommutable>,
3937 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3938 itins.d, IsCommutable>,
3939 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3940}
3941
3942multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3943 SDNode VecNode,
3944 SizeItins itins, bit IsCommutable> {
3945 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3946 itins.s, IsCommutable>,
3947 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3948 itins.s, IsCommutable>,
3949 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3950 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3951 itins.d, IsCommutable>,
3952 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3953 itins.d, IsCommutable>,
3954 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3955}
3956defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
Craig Topper55353582016-08-02 06:16:51 +00003957defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_MUL_ITINS_S, 1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003958defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
Craig Topper55353582016-08-02 06:16:51 +00003959defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_DIV_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003960defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 0>;
3961defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 0>;
3962
3963// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
3964// X86fminc and X86fmaxc instead of X86fmin and X86fmax
3965multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
3966 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper79011a62016-07-26 08:06:18 +00003967 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003968 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3969 (ins _.FRC:$src1, _.FRC:$src2),
3970 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3971 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00003972 itins.rr> {
3973 let isCommutable = 1;
3974 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00003975 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3976 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3977 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3978 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3979 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
3980 }
3981}
3982defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
3983 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
3984 EVEX_CD8<32, CD8VT1>;
3985
3986defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
3987 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
3988 EVEX_CD8<64, CD8VT1>;
3989
3990defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
3991 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
3992 EVEX_CD8<32, CD8VT1>;
3993
3994defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
3995 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
3996 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003997
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003998multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00003999 X86VectorVTInfo _, OpndItins itins,
4000 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004001 let ExeDomain = _.ExeDomain in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004002 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4003 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4004 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004005 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4006 IsCommutable>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004007 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4008 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4009 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004010 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4011 EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004012 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4013 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4014 "${src2}"##_.BroadcastStr##", $src1",
4015 "$src1, ${src2}"##_.BroadcastStr,
4016 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Craig Topper9433f972016-08-02 06:16:53 +00004017 (_.ScalarLdFrag addr:$src2)))),
4018 itins.rm>, EVEX_4V, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004019 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004020}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004021
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004022multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004023 X86VectorVTInfo _> {
4024 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004025 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4026 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4027 "$rc, $src2, $src1", "$src1, $src2, $rc",
4028 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4029 EVEX_4V, EVEX_B, EVEX_RC;
4030}
4031
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004032
4033multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004034 X86VectorVTInfo _> {
4035 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004036 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4037 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4038 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4039 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4040 EVEX_4V, EVEX_B;
4041}
4042
Michael Liao66233b72015-08-06 09:06:20 +00004043multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004044 Predicate prd, SizeItins itins,
4045 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004046 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004047 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004048 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004049 EVEX_CD8<32, CD8VF>;
4050 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004051 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004052 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004053 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004054
Robert Khasanov595e5982014-10-29 15:43:02 +00004055 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004056 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004057 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004058 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004059 EVEX_CD8<32, CD8VF>;
4060 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004061 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004062 EVEX_CD8<32, CD8VF>;
4063 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004064 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004065 EVEX_CD8<64, CD8VF>;
4066 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004067 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004068 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004069 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004070}
4071
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004072multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004073 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004074 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004075 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004076 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4077}
4078
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004079multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004080 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004081 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004082 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004083 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4084}
4085
Craig Topper9433f972016-08-02 06:16:53 +00004086defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4087 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004088 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004089defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4090 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004091 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004092defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004093 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004094defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004095 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004096defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4097 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004098 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004099defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4100 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004101 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004102let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004103 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4104 SSE_ALU_ITINS_P, 1>;
4105 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4106 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004107}
Craig Topper9433f972016-08-02 06:16:53 +00004108defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, HasDQI,
4109 SSE_ALU_ITINS_P, 1>;
4110defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, HasDQI,
4111 SSE_ALU_ITINS_P, 0>;
4112defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, HasDQI,
4113 SSE_ALU_ITINS_P, 1>;
4114defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, HasDQI,
4115 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004116
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004117multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4118 X86VectorVTInfo _> {
4119 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4120 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4121 "$src2, $src1", "$src1, $src2",
4122 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004123 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4124 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4125 "$src2, $src1", "$src1, $src2",
4126 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4127 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4128 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4129 "${src2}"##_.BroadcastStr##", $src1",
4130 "$src1, ${src2}"##_.BroadcastStr,
4131 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4132 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4133 EVEX_4V, EVEX_B;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004134}
4135
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004136multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4137 X86VectorVTInfo _> {
4138 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4139 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4140 "$src2, $src1", "$src1, $src2",
4141 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004142 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4143 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4144 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004145 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004146 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4147 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004148}
4149
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004150multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004151 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004152 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4153 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004154 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004155 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4156 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004157 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4158 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004159 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004160 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4161 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004162 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4163
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004164 // Define only if AVX512VL feature is present.
4165 let Predicates = [HasVLX] in {
4166 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4167 EVEX_V128, EVEX_CD8<32, CD8VF>;
4168 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4169 EVEX_V256, EVEX_CD8<32, CD8VF>;
4170 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4171 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4172 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4173 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4174 }
4175}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004176defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004177
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004178//===----------------------------------------------------------------------===//
4179// AVX-512 VPTESTM instructions
4180//===----------------------------------------------------------------------===//
4181
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004182multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4183 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004184 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004185 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4186 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4187 "$src2, $src1", "$src1, $src2",
4188 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4189 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004190 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4191 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4192 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004193 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004194 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4195 EVEX_4V,
4196 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004197}
4198
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004199multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4200 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004201 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4202 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4203 "${src2}"##_.BroadcastStr##", $src1",
4204 "$src1, ${src2}"##_.BroadcastStr,
4205 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4206 (_.ScalarLdFrag addr:$src2))))>,
4207 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004208}
Igor Bregerfca0a342016-01-28 13:19:25 +00004209
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004210// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004211multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4212 X86VectorVTInfo _, string Suffix> {
4213 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4214 (_.KVT (COPY_TO_REGCLASS
4215 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004216 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004217 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004218 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004219 _.RC:$src2, _.SubRegIdx)),
4220 _.KRC))>;
4221}
4222
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004223multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004224 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004225 let Predicates = [HasAVX512] in
4226 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4227 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4228
4229 let Predicates = [HasAVX512, HasVLX] in {
4230 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4231 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4232 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4233 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4234 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004235 let Predicates = [HasAVX512, NoVLX] in {
4236 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4237 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004238 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004239}
4240
4241multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4242 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004243 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004244 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004245 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004246}
4247
4248multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4249 SDNode OpNode> {
4250 let Predicates = [HasBWI] in {
4251 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4252 EVEX_V512, VEX_W;
4253 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4254 EVEX_V512;
4255 }
4256 let Predicates = [HasVLX, HasBWI] in {
4257
4258 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4259 EVEX_V256, VEX_W;
4260 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4261 EVEX_V128, VEX_W;
4262 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4263 EVEX_V256;
4264 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4265 EVEX_V128;
4266 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004267
Igor Bregerfca0a342016-01-28 13:19:25 +00004268 let Predicates = [HasAVX512, NoVLX] in {
4269 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4270 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4271 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4272 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004273 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004274
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004275}
4276
4277multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4278 SDNode OpNode> :
4279 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4280 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4281
4282defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4283defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004284
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004285
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004286//===----------------------------------------------------------------------===//
4287// AVX-512 Shift instructions
4288//===----------------------------------------------------------------------===//
4289multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004290 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004291 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004292 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004293 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004294 "$src2, $src1", "$src1, $src2",
4295 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004296 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004297 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004298 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004299 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004300 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4301 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004302 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004303 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004304}
4305
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004306multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4307 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004308 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004309 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4310 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4311 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4312 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004313 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004314}
4315
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004316multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004317 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004318 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004319 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004320 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4321 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4322 "$src2, $src1", "$src1, $src2",
4323 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004324 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004325 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4326 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4327 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004328 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004329 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004330 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004331 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004332}
4333
Cameron McInally5fb084e2014-12-11 17:13:05 +00004334multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004335 ValueType SrcVT, PatFrag bc_frag,
4336 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4337 let Predicates = [prd] in
4338 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4339 VTInfo.info512>, EVEX_V512,
4340 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4341 let Predicates = [prd, HasVLX] in {
4342 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4343 VTInfo.info256>, EVEX_V256,
4344 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4345 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4346 VTInfo.info128>, EVEX_V128,
4347 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4348 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004349}
4350
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004351multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4352 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004353 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004354 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004355 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004356 avx512vl_i64_info, HasAVX512>, VEX_W;
4357 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4358 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004359}
4360
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004361multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4362 string OpcodeStr, SDNode OpNode,
4363 AVX512VLVectorVTInfo VTInfo> {
4364 let Predicates = [HasAVX512] in
4365 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4366 VTInfo.info512>,
4367 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4368 VTInfo.info512>, EVEX_V512;
4369 let Predicates = [HasAVX512, HasVLX] in {
4370 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4371 VTInfo.info256>,
4372 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4373 VTInfo.info256>, EVEX_V256;
4374 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4375 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004376 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004377 VTInfo.info128>, EVEX_V128;
4378 }
4379}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004380
Michael Liao66233b72015-08-06 09:06:20 +00004381multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004382 Format ImmFormR, Format ImmFormM,
4383 string OpcodeStr, SDNode OpNode> {
4384 let Predicates = [HasBWI] in
4385 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4386 v32i16_info>, EVEX_V512;
4387 let Predicates = [HasVLX, HasBWI] in {
4388 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4389 v16i16x_info>, EVEX_V256;
4390 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4391 v8i16x_info>, EVEX_V128;
4392 }
4393}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004394
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004395multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4396 Format ImmFormR, Format ImmFormM,
4397 string OpcodeStr, SDNode OpNode> {
4398 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4399 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4400 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4401 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4402}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004403
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004404defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004405 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004406
4407defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004408 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004409
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004410defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004411 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004412
Michael Zuckerman298a6802016-01-13 12:39:33 +00004413defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004414defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004415
4416defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4417defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4418defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004419
4420//===-------------------------------------------------------------------===//
4421// Variable Bit Shifts
4422//===-------------------------------------------------------------------===//
4423multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004424 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004425 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004426 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4427 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4428 "$src2, $src1", "$src1, $src2",
4429 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004430 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004431 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4432 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4433 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004434 (_.VT (OpNode _.RC:$src1,
4435 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004436 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004437 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004438 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004439}
4440
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004441multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4442 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004443 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004444 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4445 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4446 "${src2}"##_.BroadcastStr##", $src1",
4447 "$src1, ${src2}"##_.BroadcastStr,
4448 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4449 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004450 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004451 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4452}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004453multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4454 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004455 let Predicates = [HasAVX512] in
4456 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4457 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4458
4459 let Predicates = [HasAVX512, HasVLX] in {
4460 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4461 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4462 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4463 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4464 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004465}
4466
4467multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4468 SDNode OpNode> {
4469 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004470 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004471 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004472 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004473}
4474
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004475// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004476multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4477 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004478 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004479 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004480 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004481 (!cast<Instruction>(NAME#"WZrr")
4482 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4483 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4484 sub_ymm)>;
4485
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004486 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004487 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004488 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004489 (!cast<Instruction>(NAME#"WZrr")
4490 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4491 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4492 sub_xmm)>;
4493 }
4494}
4495
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004496multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4497 SDNode OpNode> {
4498 let Predicates = [HasBWI] in
4499 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4500 EVEX_V512, VEX_W;
4501 let Predicates = [HasVLX, HasBWI] in {
4502
4503 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4504 EVEX_V256, VEX_W;
4505 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4506 EVEX_V128, VEX_W;
4507 }
4508}
4509
4510defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004511 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4512 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00004513
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004514defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004515 avx512_var_shift_w<0x11, "vpsravw", sra>,
4516 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00004517
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004518defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004519 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4520 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004521defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4522defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004523
Craig Topper05629d02016-07-24 07:32:45 +00004524// Special handing for handling VPSRAV intrinsics.
4525multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
4526 list<Predicate> p> {
4527 let Predicates = p in {
4528 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
4529 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
4530 _.RC:$src2)>;
4531 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
4532 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
4533 _.RC:$src1, addr:$src2)>;
4534 let AddedComplexity = 20 in {
4535 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4536 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
4537 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
4538 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
4539 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4540 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4541 _.RC:$src0)),
4542 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
4543 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4544 }
4545 let AddedComplexity = 30 in {
4546 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4547 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
4548 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
4549 _.RC:$src1, _.RC:$src2)>;
4550 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4551 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
4552 _.ImmAllZerosV)),
4553 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
4554 _.RC:$src1, addr:$src2)>;
4555 }
4556 }
4557}
4558
4559multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
4560 list<Predicate> p> :
4561 avx512_var_shift_int_lowering<InstrStr, _, p> {
4562 let Predicates = p in {
4563 def : Pat<(_.VT (X86vsrav _.RC:$src1,
4564 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
4565 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
4566 _.RC:$src1, addr:$src2)>;
4567 let AddedComplexity = 20 in
4568 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4569 (X86vsrav _.RC:$src1,
4570 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4571 _.RC:$src0)),
4572 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
4573 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
4574 let AddedComplexity = 30 in
4575 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4576 (X86vsrav _.RC:$src1,
4577 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
4578 _.ImmAllZerosV)),
4579 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
4580 _.RC:$src1, addr:$src2)>;
4581 }
4582}
4583
4584defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
4585defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
4586defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
4587defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
4588defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
4589defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
4590defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
4591defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
4592defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
4593
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004594//===-------------------------------------------------------------------===//
4595// 1-src variable permutation VPERMW/D/Q
4596//===-------------------------------------------------------------------===//
4597multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4598 AVX512VLVectorVTInfo _> {
4599 let Predicates = [HasAVX512] in
4600 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4601 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4602
4603 let Predicates = [HasAVX512, HasVLX] in
4604 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4605 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4606}
4607
4608multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4609 string OpcodeStr, SDNode OpNode,
4610 AVX512VLVectorVTInfo VTInfo> {
4611 let Predicates = [HasAVX512] in
4612 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4613 VTInfo.info512>,
4614 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4615 VTInfo.info512>, EVEX_V512;
4616 let Predicates = [HasAVX512, HasVLX] in
4617 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4618 VTInfo.info256>,
4619 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4620 VTInfo.info256>, EVEX_V256;
4621}
4622
Michael Zuckermand9cac592016-01-19 17:07:43 +00004623multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4624 Predicate prd, SDNode OpNode,
4625 AVX512VLVectorVTInfo _> {
4626 let Predicates = [prd] in
4627 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4628 EVEX_V512 ;
4629 let Predicates = [HasVLX, prd] in {
4630 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4631 EVEX_V256 ;
4632 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4633 EVEX_V128 ;
4634 }
4635}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004636
Michael Zuckermand9cac592016-01-19 17:07:43 +00004637defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4638 avx512vl_i16_info>, VEX_W;
4639defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4640 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004641
4642defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4643 avx512vl_i32_info>;
4644defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4645 avx512vl_i64_info>, VEX_W;
4646defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4647 avx512vl_f32_info>;
4648defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4649 avx512vl_f64_info>, VEX_W;
4650
4651defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4652 X86VPermi, avx512vl_i64_info>,
4653 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4654defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4655 X86VPermi, avx512vl_f64_info>,
4656 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004657//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004658// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004659//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004660
Igor Breger78741a12015-10-04 07:20:41 +00004661multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4662 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4663 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4664 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4665 "$src2, $src1", "$src1, $src2",
4666 (_.VT (OpNode _.RC:$src1,
4667 (Ctrl.VT Ctrl.RC:$src2)))>,
4668 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004669 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4670 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4671 "$src2, $src1", "$src1, $src2",
4672 (_.VT (OpNode
4673 _.RC:$src1,
4674 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4675 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4676 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4677 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4678 "${src2}"##_.BroadcastStr##", $src1",
4679 "$src1, ${src2}"##_.BroadcastStr,
4680 (_.VT (OpNode
4681 _.RC:$src1,
4682 (Ctrl.VT (X86VBroadcast
4683 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4684 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004685}
4686
4687multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4688 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4689 let Predicates = [HasAVX512] in {
4690 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4691 Ctrl.info512>, EVEX_V512;
4692 }
4693 let Predicates = [HasAVX512, HasVLX] in {
4694 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4695 Ctrl.info128>, EVEX_V128;
4696 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4697 Ctrl.info256>, EVEX_V256;
4698 }
4699}
4700
4701multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4702 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4703
4704 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4705 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4706 X86VPermilpi, _>,
4707 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004708}
4709
Craig Topper05948fb2016-08-02 05:11:15 +00004710let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00004711defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4712 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00004713let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00004714defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4715 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004716//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004717// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4718//===----------------------------------------------------------------------===//
4719
4720defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004721 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004722 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4723defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004724 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004725defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004726 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004727
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004728multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4729 let Predicates = [HasBWI] in
4730 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4731
4732 let Predicates = [HasVLX, HasBWI] in {
4733 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4734 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4735 }
4736}
4737
4738defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4739
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004740//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004741// Move Low to High and High to Low packed FP Instructions
4742//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004743def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4744 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004745 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004746 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4747 IIC_SSE_MOV_LH>, EVEX_4V;
4748def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4749 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004750 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004751 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4752 IIC_SSE_MOV_LH>, EVEX_4V;
4753
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004754let Predicates = [HasAVX512] in {
4755 // MOVLHPS patterns
4756 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4757 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4758 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4759 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004760
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004761 // MOVHLPS patterns
4762 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4763 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4764}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004765
4766//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004767// VMOVHPS/PD VMOVLPS Instructions
4768// All patterns was taken from SSS implementation.
4769//===----------------------------------------------------------------------===//
4770multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4771 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00004772 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4773 (ins _.RC:$src1, f64mem:$src2),
4774 !strconcat(OpcodeStr,
4775 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4776 [(set _.RC:$dst,
4777 (OpNode _.RC:$src1,
4778 (_.VT (bitconvert
4779 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4780 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00004781}
4782
4783defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4784 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4785defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4786 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4787defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4788 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4789defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4790 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4791
4792let Predicates = [HasAVX512] in {
4793 // VMOVHPS patterns
4794 def : Pat<(X86Movlhps VR128X:$src1,
4795 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4796 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4797 def : Pat<(X86Movlhps VR128X:$src1,
4798 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4799 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4800 // VMOVHPD patterns
4801 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4802 (scalar_to_vector (loadf64 addr:$src2)))),
4803 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4804 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4805 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4806 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4807 // VMOVLPS patterns
4808 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4809 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4810 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4811 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4812 // VMOVLPD patterns
4813 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4814 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4815 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4816 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4817 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4818 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4819 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4820}
4821
Igor Bregerb6b27af2015-11-10 07:09:07 +00004822def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4823 (ins f64mem:$dst, VR128X:$src),
4824 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004825 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004826 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4827 (bc_v2f64 (v4f32 VR128X:$src))),
4828 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4829 EVEX, EVEX_CD8<32, CD8VT2>;
4830def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4831 (ins f64mem:$dst, VR128X:$src),
4832 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004833 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004834 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4835 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4836 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4837def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4838 (ins f64mem:$dst, VR128X:$src),
4839 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004840 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004841 (iPTR 0))), addr:$dst)],
4842 IIC_SSE_MOV_LH>,
4843 EVEX, EVEX_CD8<32, CD8VT2>;
4844def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4845 (ins f64mem:$dst, VR128X:$src),
4846 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00004847 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00004848 (iPTR 0))), addr:$dst)],
4849 IIC_SSE_MOV_LH>,
4850 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00004851
Igor Bregerb6b27af2015-11-10 07:09:07 +00004852let Predicates = [HasAVX512] in {
4853 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00004854 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00004855 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4856 (iPTR 0))), addr:$dst),
4857 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4858 // VMOVLPS patterns
4859 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4860 addr:$src1),
4861 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4862 def : Pat<(store (v4i32 (X86Movlps
4863 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4864 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4865 // VMOVLPD patterns
4866 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4867 addr:$src1),
4868 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4869 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4870 addr:$src1),
4871 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4872}
4873//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004874// FMA - Fused Multiply Operations
4875//
Adam Nemet26371ce2014-10-24 00:02:55 +00004876
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004877multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004878 X86VectorVTInfo _, string Suff> {
4879 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00004880 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004881 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004882 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004883 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004884 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004885
Craig Toppere1cac152016-06-07 07:27:54 +00004886 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4887 (ins _.RC:$src2, _.MemOp:$src3),
4888 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004889 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00004890 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004891
Craig Toppere1cac152016-06-07 07:27:54 +00004892 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4893 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4894 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4895 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00004896 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004897 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00004898 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004899 }
Craig Topper318e40b2016-07-25 07:20:31 +00004900
4901 // Additional pattern for folding broadcast nodes in other orders.
4902 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4903 (OpNode _.RC:$src1, _.RC:$src2,
4904 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
4905 _.RC:$src1)),
4906 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
4907 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004908}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004909
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004910multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004911 X86VectorVTInfo _, string Suff> {
4912 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004913 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004914 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4915 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004916 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004917 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004918}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004919
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004920multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004921 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
4922 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004923 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004924 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
4925 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
4926 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004927 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004928 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00004929 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004930 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00004931 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004932 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004933 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004934}
4935
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004936multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004937 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004938 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004939 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004940 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00004941 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004942}
4943
4944defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4945defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4946defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4947defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4948defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4949defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4950
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004951
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004952multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004953 X86VectorVTInfo _, string Suff> {
4954 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004955 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4956 (ins _.RC:$src2, _.RC:$src3),
4957 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004958 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004959 AVX512FMA3Base;
4960
Craig Toppere1cac152016-06-07 07:27:54 +00004961 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4962 (ins _.RC:$src2, _.MemOp:$src3),
4963 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004964 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00004965 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004966
Craig Toppere1cac152016-06-07 07:27:54 +00004967 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4968 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4969 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4970 "$src2, ${src3}"##_.BroadcastStr,
4971 (_.VT (OpNode _.RC:$src2,
4972 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00004973 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00004974 }
Craig Topper318e40b2016-07-25 07:20:31 +00004975
4976 // Additional patterns for folding broadcast nodes in other orders.
4977 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4978 _.RC:$src2, _.RC:$src1)),
4979 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
4980 _.RC:$src2, addr:$src3)>;
4981 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4982 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4983 _.RC:$src2, _.RC:$src1),
4984 _.RC:$src1)),
4985 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
4986 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
4987 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4988 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
4989 _.RC:$src2, _.RC:$src1),
4990 _.ImmAllZerosV)),
4991 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
4992 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004993}
4994
4995multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00004996 X86VectorVTInfo _, string Suff> {
4997 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004998 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4999 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5000 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005001 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005002 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005003}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005004
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005005multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005006 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5007 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005008 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005009 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5010 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5011 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005012 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005013 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005014 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005015 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005016 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005017 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005018 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005019}
5020
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005021multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005022 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005023 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005024 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005025 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005026 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005027}
5028
5029defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5030defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5031defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5032defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5033defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5034defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5035
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005036multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005037 X86VectorVTInfo _, string Suff> {
5038 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005039 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005040 (ins _.RC:$src2, _.RC:$src3),
5041 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005042 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005043 AVX512FMA3Base;
5044
Craig Toppere1cac152016-06-07 07:27:54 +00005045 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005046 (ins _.RC:$src2, _.MemOp:$src3),
5047 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005048 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005049 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005050
Craig Toppere1cac152016-06-07 07:27:54 +00005051 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005052 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5053 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5054 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005055 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005056 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005057 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005058 }
Craig Topper318e40b2016-07-25 07:20:31 +00005059
5060 // Additional patterns for folding broadcast nodes in other orders.
5061 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5062 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5063 _.RC:$src1, _.RC:$src2),
5064 _.RC:$src1)),
5065 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5066 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005067}
5068
5069multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005070 X86VectorVTInfo _, string Suff> {
5071 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005072 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005073 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5074 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005075 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005076 AVX512FMA3Base, EVEX_B, EVEX_RC;
5077}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005078
5079multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005080 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5081 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005082 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005083 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5084 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5085 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005086 }
5087 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005088 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005089 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005090 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005091 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5092 }
5093}
5094
5095multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005096 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005097 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005098 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005099 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005100 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005101}
5102
5103defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5104defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5105defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5106defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5107defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5108defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005109
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005110// Scalar FMA
5111let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005112multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5113 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5114 dag RHS_r, dag RHS_m > {
5115 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5116 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005117 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005118
Craig Toppere1cac152016-06-07 07:27:54 +00005119 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5120 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005121 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005122
5123 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5124 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005125 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005126 AVX512FMA3Base, EVEX_B, EVEX_RC;
5127
Craig Toppereafdbec2016-08-13 06:48:41 +00005128 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005129 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5130 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5131 !strconcat(OpcodeStr,
5132 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5133 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005134 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5135 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5136 !strconcat(OpcodeStr,
5137 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5138 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005139 }// isCodeGenOnly = 1
5140}
5141}// Constraints = "$src1 = $dst"
5142
5143multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5144 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
5145 string SUFF> {
5146
Craig Topper2dca3b22016-07-24 08:26:38 +00005147 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005148 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
5149 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
5150 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005151 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
5152 (i32 imm:$rc))),
5153 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5154 _.FRC:$src3))),
5155 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5156 (_.ScalarLdFrag addr:$src3))))>;
5157
Craig Topper2dca3b22016-07-24 08:26:38 +00005158 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005159 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
5160 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005161 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005162 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005163 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
5164 (i32 imm:$rc))),
5165 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5166 _.FRC:$src1))),
5167 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5168 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5169
Craig Topper2dca3b22016-07-24 08:26:38 +00005170 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005171 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
5172 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005173 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00005174 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00005175 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
5176 (i32 imm:$rc))),
5177 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5178 _.FRC:$src2))),
5179 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5180 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
5181}
5182
5183multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
5184 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
5185 let Predicates = [HasAVX512] in {
5186 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5187 OpNodeRnd, f32x_info, "SS">,
5188 EVEX_CD8<32, CD8VT1>, VEX_LIG;
5189 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
5190 OpNodeRnd, f64x_info, "SD">,
5191 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
5192 }
5193}
5194
5195defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
5196defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
5197defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
5198defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005199
5200//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005201// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5202//===----------------------------------------------------------------------===//
5203let Constraints = "$src1 = $dst" in {
5204multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5205 X86VectorVTInfo _> {
5206 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5207 (ins _.RC:$src2, _.RC:$src3),
5208 OpcodeStr, "$src3, $src2", "$src2, $src3",
5209 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5210 AVX512FMA3Base;
5211
Craig Toppere1cac152016-06-07 07:27:54 +00005212 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5213 (ins _.RC:$src2, _.MemOp:$src3),
5214 OpcodeStr, "$src3, $src2", "$src2, $src3",
5215 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5216 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005217
Craig Toppere1cac152016-06-07 07:27:54 +00005218 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5219 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5220 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5221 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5222 (OpNode _.RC:$src1,
5223 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5224 AVX512FMA3Base, EVEX_B;
Asaf Badouh655822a2016-01-25 11:14:24 +00005225}
5226} // Constraints = "$src1 = $dst"
5227
5228multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5229 AVX512VLVectorVTInfo _> {
5230 let Predicates = [HasIFMA] in {
5231 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5232 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5233 }
5234 let Predicates = [HasVLX, HasIFMA] in {
5235 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5236 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5237 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5238 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5239 }
5240}
5241
5242defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5243 avx512vl_i64_info>, VEX_W;
5244defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5245 avx512vl_i64_info>, VEX_W;
5246
5247//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005248// AVX-512 Scalar convert from sign integer to float/double
5249//===----------------------------------------------------------------------===//
5250
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005251multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5252 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5253 PatFrag ld_frag, string asm> {
5254 let hasSideEffects = 0 in {
5255 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5256 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005257 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005258 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005259 let mayLoad = 1 in
5260 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5261 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005262 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005263 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005264 } // hasSideEffects = 0
5265 let isCodeGenOnly = 1 in {
5266 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5267 (ins DstVT.RC:$src1, SrcRC:$src2),
5268 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5269 [(set DstVT.RC:$dst,
5270 (OpNode (DstVT.VT DstVT.RC:$src1),
5271 SrcRC:$src2,
5272 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5273
5274 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5275 (ins DstVT.RC:$src1, x86memop:$src2),
5276 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5277 [(set DstVT.RC:$dst,
5278 (OpNode (DstVT.VT DstVT.RC:$src1),
5279 (ld_frag addr:$src2),
5280 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5281 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005282}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005283
Igor Bregerabe4a792015-06-14 12:44:55 +00005284multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005285 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005286 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5287 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005288 !strconcat(asm,
5289 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005290 [(set DstVT.RC:$dst,
5291 (OpNode (DstVT.VT DstVT.RC:$src1),
5292 SrcRC:$src2,
5293 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5294}
5295
5296multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005297 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5298 PatFrag ld_frag, string asm> {
5299 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5300 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5301 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005302}
5303
Andrew Trick15a47742013-10-09 05:11:10 +00005304let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005305defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005306 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5307 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005308defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005309 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5310 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005311defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005312 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5313 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005314defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005315 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5316 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005317
5318def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5319 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5320def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005321 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005322def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5323 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5324def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005325 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005326
5327def : Pat<(f32 (sint_to_fp GR32:$src)),
5328 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5329def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005330 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005331def : Pat<(f64 (sint_to_fp GR32:$src)),
5332 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5333def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005334 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5335
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005336defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005337 v4f32x_info, i32mem, loadi32,
5338 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005339defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005340 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5341 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005342defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005343 i32mem, loadi32, "cvtusi2sd{l}">,
5344 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005345defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005346 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5347 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005348
5349def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5350 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5351def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5352 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5353def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5354 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5355def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5356 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5357
5358def : Pat<(f32 (uint_to_fp GR32:$src)),
5359 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5360def : Pat<(f32 (uint_to_fp GR64:$src)),
5361 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5362def : Pat<(f64 (uint_to_fp GR32:$src)),
5363 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5364def : Pat<(f64 (uint_to_fp GR64:$src)),
5365 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005366}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005367
5368//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005369// AVX-512 Scalar convert from float/double to integer
5370//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005371multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5372 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005373 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005374 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005375 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005376 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5377 EVEX, VEX_LIG;
5378 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5379 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005380 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005381 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005382 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
5383 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005384 [(set DstVT.RC:$dst, (OpNode
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005385 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005386 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005387 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005388 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005389}
Asaf Badouh2744d212015-09-20 14:31:19 +00005390
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005391// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005392defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005393 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005394 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005395defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005396 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005397 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005398defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005399 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005400 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005401defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005402 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005403 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005404defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005405 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005406 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005407defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005408 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005409 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005410defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005411 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005412 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005413defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005414 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005415 EVEX_CD8<64, CD8VT1>;
5416
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005417// The SSE version of these instructions are disabled for AVX512.
5418// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5419let Predicates = [HasAVX512] in {
5420 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5421 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5422 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5423 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5424 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5425 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5426 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5427 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5428} // HasAVX512
5429
Asaf Badouh2744d212015-09-20 14:31:19 +00005430let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005431 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5432 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5433 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5434 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5435 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5436 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5437 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5438 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5439 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5440 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5441 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5442 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005443
Igor Breger982e4002016-06-08 07:48:23 +00005444 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x7B, GR32, VR128X,
Craig Topper9dd48c82014-01-02 17:28:14 +00005445 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5446 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005447} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005448
5449// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005450multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5451 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005452 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005453let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005454 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005455 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5456 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005457 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005458 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5459 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005460 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005461 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005462 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005463 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00005464
Igor Bregerc59b3a22016-08-03 10:58:05 +00005465 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
5466 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5467 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
5468 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
5469 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00005470 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
5471 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005472
Craig Toppere1cac152016-06-07 07:27:54 +00005473 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005474 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5475 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5476 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5477 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5478 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5479 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5480 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
5481 (i32 FROUND_NO_EXC)))]>,
5482 EVEX,VEX_LIG , EVEX_B;
5483 let mayLoad = 1, hasSideEffects = 0 in
5484 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
5485 (ins _SrcRC.MemOp:$src),
5486 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5487 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00005488
Craig Toppere1cac152016-06-07 07:27:54 +00005489 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00005490} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005491}
5492
Asaf Badouh2744d212015-09-20 14:31:19 +00005493
Igor Bregerc59b3a22016-08-03 10:58:05 +00005494defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
5495 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005496 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005497defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
5498 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005499 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005500defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
5501 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005502 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005503defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
5504 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005505 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5506
Igor Bregerc59b3a22016-08-03 10:58:05 +00005507defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
5508 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005509 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005510defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
5511 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005512 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005513defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
5514 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005515 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00005516defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
5517 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00005518 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5519let Predicates = [HasAVX512] in {
5520 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5521 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5522 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5523 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5524 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5525 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5526 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5527 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5528
Elena Demikhovskycf088092013-12-11 14:31:04 +00005529} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005530//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005531// AVX-512 Convert form float to double and back
5532//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005533multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5534 X86VectorVTInfo _Src, SDNode OpNode> {
5535 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005536 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005537 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005538 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005539 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005540 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5541 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005542 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005543 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00005544 (_.VT (OpNode (_.VT _.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005545 (_Src.VT (scalar_to_vector
5546 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005547 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005548}
5549
Asaf Badouh2744d212015-09-20 14:31:19 +00005550// Scalar Coversion with SAE - suppress all exceptions
5551multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5552 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5553 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005554 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005555 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00005556 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005557 (_Src.VT _Src.RC:$src2),
5558 (i32 FROUND_NO_EXC)))>,
5559 EVEX_4V, VEX_LIG, EVEX_B;
5560}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005561
Asaf Badouh2744d212015-09-20 14:31:19 +00005562// Scalar Conversion with rounding control (RC)
5563multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5564 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5565 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00005566 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005567 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00005568 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005569 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5570 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5571 EVEX_B, EVEX_RC;
5572}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005573multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5574 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005575 X86VectorVTInfo _dst> {
5576 let Predicates = [HasAVX512] in {
5577 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5578 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5579 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5580 EVEX_V512, XD;
5581 }
5582}
5583
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005584multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5585 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005586 X86VectorVTInfo _dst> {
5587 let Predicates = [HasAVX512] in {
5588 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005589 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005590 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5591 }
5592}
5593defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5594 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005595defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005596 X86fpextRnd,f32x_info, f64x_info >;
5597
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005598def : Pat<(f64 (fpextend FR32X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005599 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005600 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5601 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005602def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Asaf Badouh2744d212015-09-20 14:31:19 +00005603 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5604 Requires<[HasAVX512]>;
5605
5606def : Pat<(f64 (extloadf32 addr:$src)),
5607 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005608 Requires<[HasAVX512, OptForSize]>;
5609
Asaf Badouh2744d212015-09-20 14:31:19 +00005610def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005611 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005612 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5613 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005614
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005615def : Pat<(f32 (fpround FR64X:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005616 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005617 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005618 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005619//===----------------------------------------------------------------------===//
5620// AVX-512 Vector convert from signed/unsigned integer to float/double
5621// and from float/double to signed/unsigned integer
5622//===----------------------------------------------------------------------===//
5623
5624multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5625 X86VectorVTInfo _Src, SDNode OpNode,
5626 string Broadcast = _.BroadcastStr,
5627 string Alias = ""> {
5628
5629 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5630 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5631 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5632
5633 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5634 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5635 (_.VT (OpNode (_Src.VT
5636 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5637
5638 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005639 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005640 "${src}"##Broadcast, "${src}"##Broadcast,
5641 (_.VT (OpNode (_Src.VT
5642 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5643 ))>, EVEX, EVEX_B;
5644}
5645// Coversion with SAE - suppress all exceptions
5646multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5647 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5648 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5649 (ins _Src.RC:$src), OpcodeStr,
5650 "{sae}, $src", "$src, {sae}",
5651 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5652 (i32 FROUND_NO_EXC)))>,
5653 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005654}
5655
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005656// Conversion with rounding control (RC)
5657multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5658 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5659 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5660 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5661 "$rc, $src", "$src, $rc",
5662 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5663 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005664}
5665
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005666// Extend Float to Double
5667multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5668 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005669 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005670 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5671 X86vfpextRnd>, EVEX_V512;
5672 }
5673 let Predicates = [HasVLX] in {
5674 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5675 X86vfpext, "{1to2}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005676 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005677 EVEX_V256;
5678 }
5679}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005680
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005681// Truncate Double to Float
5682multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5683 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005684 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005685 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5686 X86vfproundRnd>, EVEX_V512;
5687 }
5688 let Predicates = [HasVLX] in {
5689 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5690 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00005691 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005692 "{1to4}", "{y}">, EVEX_V256;
5693 }
5694}
5695
5696defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5697 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5698defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5699 PS, EVEX_CD8<32, CD8VH>;
5700
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005701def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5702 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005703
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005704let Predicates = [HasVLX] in {
5705 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5706 (VCVTPS2PDZ256rm addr:$src)>;
5707}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005708
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005709// Convert Signed/Unsigned Doubleword to Double
5710multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5711 SDNode OpNode128> {
5712 // No rounding in this op
5713 let Predicates = [HasAVX512] in
5714 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5715 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005716
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005717 let Predicates = [HasVLX] in {
5718 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5719 OpNode128, "{1to2}">, EVEX_V128;
5720 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5721 EVEX_V256;
5722 }
5723}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005724
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005725// Convert Signed/Unsigned Doubleword to Float
5726multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5727 SDNode OpNodeRnd> {
5728 let Predicates = [HasAVX512] in
5729 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5730 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5731 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005732
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005733 let Predicates = [HasVLX] in {
5734 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5735 EVEX_V128;
5736 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5737 EVEX_V256;
5738 }
5739}
5740
5741// Convert Float to Signed/Unsigned Doubleword with truncation
5742multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5743 SDNode OpNode, SDNode OpNodeRnd> {
5744 let Predicates = [HasAVX512] in {
5745 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5746 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5747 OpNodeRnd>, EVEX_V512;
5748 }
5749 let Predicates = [HasVLX] in {
5750 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5751 EVEX_V128;
5752 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5753 EVEX_V256;
5754 }
5755}
5756
5757// Convert Float to Signed/Unsigned Doubleword
5758multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5759 SDNode OpNode, SDNode OpNodeRnd> {
5760 let Predicates = [HasAVX512] in {
5761 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5762 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5763 OpNodeRnd>, EVEX_V512;
5764 }
5765 let Predicates = [HasVLX] in {
5766 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5767 EVEX_V128;
5768 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5769 EVEX_V256;
5770 }
5771}
5772
5773// Convert Double to Signed/Unsigned Doubleword with truncation
5774multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5775 SDNode OpNode, SDNode OpNodeRnd> {
5776 let Predicates = [HasAVX512] in {
5777 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5778 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5779 OpNodeRnd>, EVEX_V512;
5780 }
5781 let Predicates = [HasVLX] in {
5782 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5783 // memory forms of these instructions in Asm Parcer. They have the same
5784 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5785 // due to the same reason.
5786 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5787 "{1to2}", "{x}">, EVEX_V128;
5788 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5789 "{1to4}", "{y}">, EVEX_V256;
5790 }
5791}
5792
5793// Convert Double to Signed/Unsigned Doubleword
5794multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5795 SDNode OpNode, SDNode OpNodeRnd> {
5796 let Predicates = [HasAVX512] in {
5797 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5798 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5799 OpNodeRnd>, EVEX_V512;
5800 }
5801 let Predicates = [HasVLX] in {
5802 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5803 // memory forms of these instructions in Asm Parcer. They have the same
5804 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5805 // due to the same reason.
5806 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5807 "{1to2}", "{x}">, EVEX_V128;
5808 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5809 "{1to4}", "{y}">, EVEX_V256;
5810 }
5811}
5812
5813// Convert Double to Signed/Unsigned Quardword
5814multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5815 SDNode OpNode, SDNode OpNodeRnd> {
5816 let Predicates = [HasDQI] in {
5817 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5818 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5819 OpNodeRnd>, EVEX_V512;
5820 }
5821 let Predicates = [HasDQI, HasVLX] in {
5822 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5823 EVEX_V128;
5824 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5825 EVEX_V256;
5826 }
5827}
5828
5829// Convert Double to Signed/Unsigned Quardword with truncation
5830multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5831 SDNode OpNode, SDNode OpNodeRnd> {
5832 let Predicates = [HasDQI] in {
5833 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5834 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5835 OpNodeRnd>, EVEX_V512;
5836 }
5837 let Predicates = [HasDQI, HasVLX] in {
5838 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5839 EVEX_V128;
5840 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5841 EVEX_V256;
5842 }
5843}
5844
5845// Convert Signed/Unsigned Quardword to Double
5846multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5847 SDNode OpNode, SDNode OpNodeRnd> {
5848 let Predicates = [HasDQI] in {
5849 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5850 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5851 OpNodeRnd>, EVEX_V512;
5852 }
5853 let Predicates = [HasDQI, HasVLX] in {
5854 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5855 EVEX_V128;
5856 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5857 EVEX_V256;
5858 }
5859}
5860
5861// Convert Float to Signed/Unsigned Quardword
5862multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5863 SDNode OpNode, SDNode OpNodeRnd> {
5864 let Predicates = [HasDQI] in {
5865 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5866 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5867 OpNodeRnd>, EVEX_V512;
5868 }
5869 let Predicates = [HasDQI, HasVLX] in {
5870 // Explicitly specified broadcast string, since we take only 2 elements
5871 // from v4f32x_info source
5872 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5873 "{1to2}">, EVEX_V128;
5874 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5875 EVEX_V256;
5876 }
5877}
5878
5879// Convert Float to Signed/Unsigned Quardword with truncation
5880multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5881 SDNode OpNode, SDNode OpNodeRnd> {
5882 let Predicates = [HasDQI] in {
5883 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5884 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5885 OpNodeRnd>, EVEX_V512;
5886 }
5887 let Predicates = [HasDQI, HasVLX] in {
5888 // Explicitly specified broadcast string, since we take only 2 elements
5889 // from v4f32x_info source
5890 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5891 "{1to2}">, EVEX_V128;
5892 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5893 EVEX_V256;
5894 }
5895}
5896
5897// Convert Signed/Unsigned Quardword to Float
5898multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5899 SDNode OpNode, SDNode OpNodeRnd> {
5900 let Predicates = [HasDQI] in {
5901 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5902 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5903 OpNodeRnd>, EVEX_V512;
5904 }
5905 let Predicates = [HasDQI, HasVLX] in {
5906 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5907 // memory forms of these instructions in Asm Parcer. They have the same
5908 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5909 // due to the same reason.
5910 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5911 "{1to2}", "{x}">, EVEX_V128;
5912 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5913 "{1to4}", "{y}">, EVEX_V256;
5914 }
5915}
5916
5917defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005918 EVEX_CD8<32, CD8VH>;
5919
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005920defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5921 X86VSintToFpRnd>,
5922 PS, EVEX_CD8<32, CD8VF>;
5923
5924defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5925 X86VFpToSintRnd>,
5926 XS, EVEX_CD8<32, CD8VF>;
5927
5928defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5929 X86VFpToSintRnd>,
5930 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5931
5932defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5933 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005934 EVEX_CD8<32, CD8VF>;
5935
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005936defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5937 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005938 EVEX_CD8<64, CD8VF>;
5939
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005940defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5941 XS, EVEX_CD8<32, CD8VH>;
5942
5943defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5944 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005945 EVEX_CD8<32, CD8VF>;
5946
Craig Topper19e04b62016-05-19 06:13:58 +00005947defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
5948 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005949
Craig Topper19e04b62016-05-19 06:13:58 +00005950defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
5951 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005952 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005953
Craig Topper19e04b62016-05-19 06:13:58 +00005954defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
5955 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005956 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00005957defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
5958 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005959 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005960
Craig Topper19e04b62016-05-19 06:13:58 +00005961defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
5962 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005963 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005964
Craig Topper19e04b62016-05-19 06:13:58 +00005965defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
5966 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005967
Craig Topper19e04b62016-05-19 06:13:58 +00005968defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
5969 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005970 PD, EVEX_CD8<64, CD8VF>;
5971
Craig Topper19e04b62016-05-19 06:13:58 +00005972defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
5973 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005974
5975defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005976 X86VFpToSintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005977 PD, EVEX_CD8<64, CD8VF>;
5978
5979defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
Craig Topper19e04b62016-05-19 06:13:58 +00005980 X86VFpToSintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005981
5982defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005983 X86VFpToUintRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005984 PD, EVEX_CD8<64, CD8VF>;
5985
5986defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
Craig Topper19e04b62016-05-19 06:13:58 +00005987 X86VFpToUintRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005988
5989defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005990 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005991
5992defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005993 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005994
5995defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005996 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005997
5998defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00005999 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006000
Craig Toppere38c57a2015-11-27 05:44:02 +00006001let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006002def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006003 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006004 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006005
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006006def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6007 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
6008 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
6009
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006010def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6011 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6012 (v8f64 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_xmm)>;
6013
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006014def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6015 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6016 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006017
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006018def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6019 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
6020 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006021
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006022def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6023 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6024 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006025}
6026
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006027let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006028 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006029 (VCVTPD2PSZrm addr:$src)>;
6030 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6031 (VCVTPS2PDZrm addr:$src)>;
6032}
6033
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006034//===----------------------------------------------------------------------===//
6035// Half precision conversion instructions
6036//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006037multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006038 X86MemOperand x86memop, PatFrag ld_frag> {
6039 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6040 "vcvtph2ps", "$src", "$src",
6041 (X86cvtph2ps (_src.VT _src.RC:$src),
6042 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006043 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6044 "vcvtph2ps", "$src", "$src",
6045 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6046 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006047}
6048
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006049multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006050 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6051 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6052 (X86cvtph2ps (_src.VT _src.RC:$src),
6053 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6054
6055}
6056
6057let Predicates = [HasAVX512] in {
6058 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006059 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006060 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6061 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006062 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006063 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6064 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6065 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6066 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006067}
6068
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006069multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006070 X86MemOperand x86memop> {
6071 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006072 (ins _src.RC:$src1, i32u8imm:$src2),
6073 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006074 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006075 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006076 (i32 FROUND_CURRENT)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006077 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006078 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6079 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6080 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6081 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
6082 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
6083 addr:$dst)]>;
6084 let hasSideEffects = 0, mayStore = 1 in
6085 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6086 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6087 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6088 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006089}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006090multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
6091 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006092 (ins _src.RC:$src1, i32u8imm:$src2),
6093 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006094 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006095 (i32 imm:$src2),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006096 (i32 FROUND_NO_EXC)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006097 NoItinerary, 0, 0, X86select>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006098}
6099let Predicates = [HasAVX512] in {
6100 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6101 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6102 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6103 let Predicates = [HasVLX] in {
6104 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6105 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6106 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
6107 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6108 }
6109}
Asaf Badouh2489f352015-12-02 08:17:51 +00006110
6111// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
6112multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
6113 string OpcodeStr> {
6114 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6115 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006116 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00006117 (i32 FROUND_NO_EXC)))],
6118 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
6119 Sched<[WriteFAdd]>;
6120}
6121
6122let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6123 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
6124 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6125 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
6126 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6127 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
6128 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
6129 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
6130 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6131}
6132
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006133let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6134 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006135 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006136 EVEX_CD8<32, CD8VT1>;
6137 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006138 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006139 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6140 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006141 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006142 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006143 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006144 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006145 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006146 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6147 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006148 let isCodeGenOnly = 1 in {
6149 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006150 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006151 EVEX_CD8<32, CD8VT1>;
6152 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006153 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006154 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006155
Craig Topper9dd48c82014-01-02 17:28:14 +00006156 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00006157 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006158 EVEX_CD8<32, CD8VT1>;
6159 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00006160 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006161 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6162 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006163}
Michael Liao5bf95782014-12-04 05:20:33 +00006164
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006165/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006166multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6167 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00006168 let AddedComplexity = 20 , Predicates = [HasAVX512] in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006169 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6170 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6171 "$src2, $src1", "$src1, $src2",
6172 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006173 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006174 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006175 "$src2, $src1", "$src1, $src2",
6176 (OpNode (_.VT _.RC:$src1),
6177 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006178}
6179}
6180
Asaf Badouheaf2da12015-09-21 10:23:53 +00006181defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6182 EVEX_CD8<32, CD8VT1>, T8PD;
6183defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6184 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6185defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6186 EVEX_CD8<32, CD8VT1>, T8PD;
6187defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6188 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006189
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006190/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6191multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006192 X86VectorVTInfo _> {
6193 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6194 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6195 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006196 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6197 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6198 (OpNode (_.FloatVT
6199 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6200 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6201 (ins _.ScalarMemOp:$src), OpcodeStr,
6202 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6203 (OpNode (_.FloatVT
6204 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6205 EVEX, T8PD, EVEX_B;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006206}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006207
6208multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6209 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6210 EVEX_V512, EVEX_CD8<32, CD8VF>;
6211 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6212 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6213
6214 // Define only if AVX512VL feature is present.
6215 let Predicates = [HasVLX] in {
6216 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6217 OpNode, v4f32x_info>,
6218 EVEX_V128, EVEX_CD8<32, CD8VF>;
6219 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6220 OpNode, v8f32x_info>,
6221 EVEX_V256, EVEX_CD8<32, CD8VF>;
6222 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6223 OpNode, v2f64x_info>,
6224 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6225 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6226 OpNode, v4f64x_info>,
6227 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
6228 }
6229}
6230
6231defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
6232defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006233
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006234/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006235multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6236 SDNode OpNode> {
6237
6238 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6239 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6240 "$src2, $src1", "$src1, $src2",
6241 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
6242 (i32 FROUND_CURRENT))>;
6243
6244 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6245 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006246 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006247 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006248 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006249
6250 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006251 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006252 "$src2, $src1", "$src1, $src2",
6253 (OpNode (_.VT _.RC:$src1),
6254 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6255 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006256}
6257
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006258multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6259 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
6260 EVEX_CD8<32, CD8VT1>;
6261 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
6262 EVEX_CD8<64, CD8VT1>, VEX_W;
6263}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006264
Craig Toppere1cac152016-06-07 07:27:54 +00006265let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006266 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
6267 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
6268}
Igor Breger8352a0d2015-07-28 06:53:28 +00006269
6270defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006271/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006272
6273multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6274 SDNode OpNode> {
6275
6276 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6277 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6278 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
6279
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006280 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6281 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6282 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00006283 (bitconvert (_.LdFrag addr:$src))),
6284 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006285
6286 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006287 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006288 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006289 (OpNode (_.FloatVT
6290 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
6291 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006292}
Asaf Badouh402ebb32015-06-03 13:41:48 +00006293multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6294 SDNode OpNode> {
6295 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6296 (ins _.RC:$src), OpcodeStr,
6297 "{sae}, $src", "$src, {sae}",
6298 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
6299}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006300
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006301multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6302 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006303 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
6304 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006305 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00006306 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
6307 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006308}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006309
Asaf Badouh402ebb32015-06-03 13:41:48 +00006310multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
6311 SDNode OpNode> {
6312 // Define only if AVX512VL feature is present.
6313 let Predicates = [HasVLX] in {
6314 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
6315 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
6316 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
6317 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
6318 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
6319 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6320 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
6321 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
6322 }
6323}
Craig Toppere1cac152016-06-07 07:27:54 +00006324let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00006325
Asaf Badouh402ebb32015-06-03 13:41:48 +00006326 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
6327 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
6328 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
6329}
6330defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
6331 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
6332
6333multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
6334 SDNode OpNodeRnd, X86VectorVTInfo _>{
6335 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6336 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
6337 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
6338 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00006339}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006340
Robert Khasanoveb126392014-10-28 18:15:20 +00006341multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
6342 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00006343 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00006344 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6345 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00006346 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6347 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6348 (OpNode (_.FloatVT
6349 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006350
Craig Toppere1cac152016-06-07 07:27:54 +00006351 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6352 (ins _.ScalarMemOp:$src), OpcodeStr,
6353 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6354 (OpNode (_.FloatVT
6355 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6356 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006357}
6358
Robert Khasanoveb126392014-10-28 18:15:20 +00006359multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
6360 SDNode OpNode> {
6361 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
6362 v16f32_info>,
6363 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6364 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
6365 v8f64_info>,
6366 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6367 // Define only if AVX512VL feature is present.
6368 let Predicates = [HasVLX] in {
6369 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6370 OpNode, v4f32x_info>,
6371 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
6372 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
6373 OpNode, v8f32x_info>,
6374 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
6375 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6376 OpNode, v2f64x_info>,
6377 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6378 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
6379 OpNode, v4f64x_info>,
6380 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6381 }
6382}
6383
Asaf Badouh402ebb32015-06-03 13:41:48 +00006384multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
6385 SDNode OpNodeRnd> {
6386 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
6387 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
6388 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
6389 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
6390}
6391
Igor Breger4c4cd782015-09-20 09:13:41 +00006392multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
6393 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
6394
6395 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6396 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6397 "$src2, $src1", "$src1, $src2",
6398 (OpNodeRnd (_.VT _.RC:$src1),
6399 (_.VT _.RC:$src2),
6400 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00006401 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
6402 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6403 "$src2, $src1", "$src1, $src2",
6404 (OpNodeRnd (_.VT _.RC:$src1),
6405 (_.VT (scalar_to_vector
6406 (_.ScalarLdFrag addr:$src2))),
6407 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006408
6409 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6410 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
6411 "$rc, $src2, $src1", "$src1, $src2, $rc",
6412 (OpNodeRnd (_.VT _.RC:$src1),
6413 (_.VT _.RC:$src2),
6414 (i32 imm:$rc))>,
6415 EVEX_B, EVEX_RC;
6416
Craig Toppere1cac152016-06-07 07:27:54 +00006417 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006418 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006419 (ins _.FRC:$src1, _.FRC:$src2),
6420 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6421
6422 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00006423 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006424 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6425 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6426 }
6427
6428 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6429 (!cast<Instruction>(NAME#SUFF#Zr)
6430 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6431
6432 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6433 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006434 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006435}
6436
6437multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6438 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6439 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6440 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6441 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6442}
6443
Asaf Badouh402ebb32015-06-03 13:41:48 +00006444defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6445 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006446
Igor Breger4c4cd782015-09-20 09:13:41 +00006447defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006448
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006449let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006450 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006451 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006452 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006453 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006454 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006455 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006456 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006457 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006458 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006459 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006460}
6461
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006462multiclass
6463avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006464
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006465 let ExeDomain = _.ExeDomain in {
6466 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6467 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6468 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006469 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006470 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6471
6472 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6473 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006474 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6475 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006476 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006477
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006478 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006479 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6480 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006481 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006482 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006483 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6484 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6485 }
6486 let Predicates = [HasAVX512] in {
6487 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6488 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6489 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6490 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6491 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6492 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6493 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6494 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6495 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6496 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6497 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6498 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6499 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6500 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6501 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6502
6503 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6504 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6505 addr:$src, (i32 0x1))), _.FRC)>;
6506 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6507 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6508 addr:$src, (i32 0x2))), _.FRC)>;
6509 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6510 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6511 addr:$src, (i32 0x3))), _.FRC)>;
6512 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6513 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6514 addr:$src, (i32 0x4))), _.FRC)>;
6515 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6516 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6517 addr:$src, (i32 0xc))), _.FRC)>;
6518 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006519}
6520
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006521defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6522 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006523
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006524defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6525 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006526
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006527//-------------------------------------------------
6528// Integer truncate and extend operations
6529//-------------------------------------------------
6530
Igor Breger074a64e2015-07-24 17:24:15 +00006531multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6532 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6533 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00006534 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00006535 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6536 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6537 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6538 EVEX, T8XS;
6539
6540 // for intrinsic patter match
6541 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6542 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6543 undef)),
6544 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6545 SrcInfo.RC:$src1)>;
6546
6547 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6548 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6549 DestInfo.ImmAllZerosV)),
6550 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6551 SrcInfo.RC:$src1)>;
6552
6553 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6554 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6555 DestInfo.RC:$src0)),
6556 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6557 DestInfo.KRCWM:$mask ,
6558 SrcInfo.RC:$src1)>;
6559
Craig Topper52e2e832016-07-22 05:46:44 +00006560 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
6561 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00006562 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6563 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006564 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006565 []>, EVEX;
6566
Igor Breger074a64e2015-07-24 17:24:15 +00006567 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6568 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006569 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006570 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00006571 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006572}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006573
Igor Breger074a64e2015-07-24 17:24:15 +00006574multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6575 X86VectorVTInfo DestInfo,
6576 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006577
Igor Breger074a64e2015-07-24 17:24:15 +00006578 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6579 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6580 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006581
Igor Breger074a64e2015-07-24 17:24:15 +00006582 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6583 (SrcInfo.VT SrcInfo.RC:$src)),
6584 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6585 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6586}
6587
6588multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6589 X86VectorVTInfo DestInfo, string sat > {
6590
6591 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6592 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6593 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6594 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6595 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6596 (SrcInfo.VT SrcInfo.RC:$src))>;
6597
6598 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6599 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6600 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6601 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6602 (SrcInfo.VT SrcInfo.RC:$src))>;
6603}
6604
6605multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6606 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6607 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6608 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6609 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6610 Predicate prd = HasAVX512>{
6611
6612 let Predicates = [HasVLX, prd] in {
6613 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6614 DestInfoZ128, x86memopZ128>,
6615 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6616 truncFrag, mtruncFrag>, EVEX_V128;
6617
6618 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6619 DestInfoZ256, x86memopZ256>,
6620 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6621 truncFrag, mtruncFrag>, EVEX_V256;
6622 }
6623 let Predicates = [prd] in
6624 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6625 DestInfoZ, x86memopZ>,
6626 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6627 truncFrag, mtruncFrag>, EVEX_V512;
6628}
6629
6630multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6631 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6632 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6633 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6634 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6635
6636 let Predicates = [HasVLX, prd] in {
6637 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6638 DestInfoZ128, x86memopZ128>,
6639 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6640 sat>, EVEX_V128;
6641
6642 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6643 DestInfoZ256, x86memopZ256>,
6644 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6645 sat>, EVEX_V256;
6646 }
6647 let Predicates = [prd] in
6648 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6649 DestInfoZ, x86memopZ>,
6650 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6651 sat>, EVEX_V512;
6652}
6653
6654multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6655 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6656 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6657 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6658}
6659multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6660 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6661 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6662 sat>, EVEX_CD8<8, CD8VO>;
6663}
6664
6665multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6666 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6667 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6668 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6669}
6670multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6671 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6672 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6673 sat>, EVEX_CD8<16, CD8VQ>;
6674}
6675
6676multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6677 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6678 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6679 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6680}
6681multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6682 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6683 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6684 sat>, EVEX_CD8<32, CD8VH>;
6685}
6686
6687multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6688 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6689 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6690 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6691}
6692multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6693 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6694 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6695 sat>, EVEX_CD8<8, CD8VQ>;
6696}
6697
6698multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6699 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6700 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6701 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6702}
6703multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6704 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6705 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6706 sat>, EVEX_CD8<16, CD8VH>;
6707}
6708
6709multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6710 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6711 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6712 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6713}
6714multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6715 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6716 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6717 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6718}
6719
6720defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6721defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6722defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6723
6724defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6725defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6726defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6727
6728defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6729defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6730defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6731
6732defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6733defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6734defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6735
6736defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6737defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6738defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6739
6740defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6741defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6742defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006743
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006744let Predicates = [HasAVX512, NoVLX] in {
6745def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6746 (v8i16 (EXTRACT_SUBREG
6747 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6748 VR256X:$src, sub_ymm)))), sub_xmm))>;
6749def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6750 (v4i32 (EXTRACT_SUBREG
6751 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6752 VR256X:$src, sub_ymm)))), sub_xmm))>;
6753}
6754
6755let Predicates = [HasBWI, NoVLX] in {
6756def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6757 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6758 VR256X:$src, sub_ymm))), sub_xmm))>;
6759}
6760
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006761multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00006762 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00006763 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00006764 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006765 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6766 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6767 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6768 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006769
Craig Toppere1cac152016-06-07 07:27:54 +00006770 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6771 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6772 (DestInfo.VT (LdFrag addr:$src))>,
6773 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00006774 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006775}
6776
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006777multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006778 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006779 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6780 let Predicates = [HasVLX, HasBWI] in {
6781 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006782 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006783 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006784
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006785 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006786 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006787 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6788 }
6789 let Predicates = [HasBWI] in {
6790 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00006791 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006792 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6793 }
6794}
6795
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006796multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006797 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006798 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6799 let Predicates = [HasVLX, HasAVX512] in {
6800 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006801 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006802 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6803
6804 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006805 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006806 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6807 }
6808 let Predicates = [HasAVX512] in {
6809 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006810 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006811 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6812 }
6813}
6814
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006815multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006816 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006817 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6818 let Predicates = [HasVLX, HasAVX512] in {
6819 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006820 v16i8x_info, i16mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006821 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6822
6823 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006824 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006825 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6826 }
6827 let Predicates = [HasAVX512] in {
6828 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006829 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006830 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6831 }
6832}
6833
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006834multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006835 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006836 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6837 let Predicates = [HasVLX, HasAVX512] in {
6838 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006839 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006840 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6841
6842 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006843 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006844 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6845 }
6846 let Predicates = [HasAVX512] in {
6847 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00006848 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006849 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6850 }
6851}
6852
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006853multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006854 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006855 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6856 let Predicates = [HasVLX, HasAVX512] in {
6857 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006858 v8i16x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006859 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6860
6861 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006862 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006863 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6864 }
6865 let Predicates = [HasAVX512] in {
6866 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006867 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006868 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6869 }
6870}
6871
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006872multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6840f112016-07-14 06:41:34 +00006873 SDPatternOperator OpNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006874 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6875
6876 let Predicates = [HasVLX, HasAVX512] in {
6877 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006878 v4i32x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006879 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6880
6881 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00006882 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006883 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6884 }
6885 let Predicates = [HasAVX512] in {
6886 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00006887 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006888 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6889 }
6890}
6891
Craig Topper6840f112016-07-14 06:41:34 +00006892defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6893defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6894defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6895defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6896defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6897defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006898
Craig Topper6840f112016-07-14 06:41:34 +00006899defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6900defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6901defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6902defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6903defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6904defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006905
Igor Breger2ba64ab2016-05-22 10:21:04 +00006906// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00006907multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
6908 X86VectorVTInfo From, PatFrag LdFrag> {
6909 def : Pat<(To.VT (LdFrag addr:$src)),
6910 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
6911 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
6912 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
6913 To.KRC:$mask, addr:$src)>;
6914 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
6915 To.ImmAllZerosV)),
6916 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
6917 addr:$src)>;
6918}
6919
6920let Predicates = [HasVLX, HasBWI] in {
6921 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
6922 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
6923}
6924let Predicates = [HasBWI] in {
6925 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
6926}
6927let Predicates = [HasVLX, HasAVX512] in {
6928 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
6929 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
6930 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
6931 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
6932 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
6933 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
6934 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
6935 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
6936 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
6937 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
6938}
6939let Predicates = [HasAVX512] in {
6940 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
6941 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
6942 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
6943 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
6944 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
6945}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006946
6947//===----------------------------------------------------------------------===//
6948// GATHER - SCATTER Operations
6949
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006950multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6951 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006952 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6953 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006954 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6955 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006956 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006957 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006958 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6959 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6960 vectoraddr:$src2))]>, EVEX, EVEX_K,
6961 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006962}
Cameron McInally45325962014-03-26 13:50:50 +00006963
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006964multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6965 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6966 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006967 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006968 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006969 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006970let Predicates = [HasVLX] in {
6971 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006972 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006973 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006974 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006975 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006976 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006977 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006978 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006979}
Cameron McInally45325962014-03-26 13:50:50 +00006980}
6981
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006982multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6983 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006984 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006985 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006986 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006987 mgatherv8i64>, EVEX_V512;
6988let Predicates = [HasVLX] in {
6989 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006990 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006991 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006992 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006993 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006994 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006995 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6996 vx64xmem, mgatherv2i64>, EVEX_V128;
6997}
Cameron McInally45325962014-03-26 13:50:50 +00006998}
Michael Liao5bf95782014-12-04 05:20:33 +00006999
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007000
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007001defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7002 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7003
7004defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7005 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007006
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007007multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7008 X86MemOperand memop, PatFrag ScatterNode> {
7009
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007010let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007011
7012 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7013 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007014 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007015 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7016 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7017 _.KRCWM:$mask, vectoraddr:$dst))]>,
7018 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007019}
7020
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007021multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7022 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7023 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007024 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007025 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007026 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007027let Predicates = [HasVLX] in {
7028 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007029 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007030 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007031 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007032 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007033 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007034 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007035 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007036}
Cameron McInally45325962014-03-26 13:50:50 +00007037}
7038
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007039multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7040 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007041 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007042 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00007043 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007044 mscatterv8i64>, EVEX_V512;
7045let Predicates = [HasVLX] in {
7046 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007047 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007048 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007049 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007050 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007051 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007052 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7053 vx64xmem, mscatterv2i64>, EVEX_V128;
7054}
Cameron McInally45325962014-03-26 13:50:50 +00007055}
7056
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007057defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7058 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007059
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007060defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7061 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007062
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007063// prefetch
7064multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7065 RegisterClass KRC, X86MemOperand memop> {
7066 let Predicates = [HasPFI], hasSideEffects = 1 in
7067 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007068 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007069 []>, EVEX, EVEX_K;
7070}
7071
7072defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007073 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007074
7075defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007076 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007077
7078defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007079 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007080
7081defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007082 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007083
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007084defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007085 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007086
7087defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007088 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007089
7090defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007091 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007092
7093defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007094 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007095
7096defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007097 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007098
7099defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007100 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007101
7102defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007103 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007104
7105defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007106 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007107
7108defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007109 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007110
7111defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007112 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007113
7114defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007115 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007116
7117defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007118 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007119
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007120// Helper fragments to match sext vXi1 to vXiY.
7121def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
7122def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
7123
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007124multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007125def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007126 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007127 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
7128}
Michael Liao5bf95782014-12-04 05:20:33 +00007129
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007130multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
7131 string OpcodeStr, Predicate prd> {
7132let Predicates = [prd] in
7133 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7134
7135 let Predicates = [prd, HasVLX] in {
7136 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7137 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7138 }
7139}
7140
7141multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
7142 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
7143 HasBWI>;
7144 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
7145 HasBWI>, VEX_W;
7146 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
7147 HasDQI>;
7148 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
7149 HasDQI>, VEX_W;
7150}
Michael Liao5bf95782014-12-04 05:20:33 +00007151
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00007152defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007153
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007154multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00007155 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
7156 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
7157 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
7158}
7159
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007160// Use 512bit version to implement 128/256 bit in case NoVLX.
7161multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00007162 X86VectorVTInfo _> {
7163
7164 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
7165 (_.KVT (COPY_TO_REGCLASS
7166 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007167 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00007168 _.RC:$src, _.SubRegIdx)),
7169 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007170}
7171
7172multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00007173 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7174 let Predicates = [prd] in
7175 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
7176 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007177
7178 let Predicates = [prd, HasVLX] in {
7179 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007180 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007181 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00007182 EVEX_V128;
7183 }
7184 let Predicates = [prd, NoVLX] in {
7185 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
7186 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00007187 }
7188}
7189
7190defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
7191 avx512vl_i8_info, HasBWI>;
7192defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
7193 avx512vl_i16_info, HasBWI>, VEX_W;
7194defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
7195 avx512vl_i32_info, HasDQI>;
7196defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
7197 avx512vl_i64_info, HasDQI>, VEX_W;
7198
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007199//===----------------------------------------------------------------------===//
7200// AVX-512 - COMPRESS and EXPAND
7201//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007202
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007203multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7204 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007205 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007206 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007207 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007208
Craig Toppere1cac152016-06-07 07:27:54 +00007209 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007210 def mr : AVX5128I<opc, MRMDestMem, (outs),
7211 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007212 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007213 []>, EVEX_CD8<_.EltSize, CD8VT1>;
7214
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007215 def mrk : AVX5128I<opc, MRMDestMem, (outs),
7216 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007217 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00007218 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007219 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007220 addr:$dst)]>,
7221 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00007222}
7223
7224multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
7225 AVX512VLVectorVTInfo VTInfo> {
7226 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7227
7228 let Predicates = [HasVLX] in {
7229 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7230 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7231 }
7232}
7233
7234defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
7235 EVEX;
7236defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
7237 EVEX, VEX_W;
7238defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
7239 EVEX;
7240defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
7241 EVEX, VEX_W;
7242
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007243// expand
7244multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
7245 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007246 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00007247 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007248 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00007249
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00007250 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7251 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
7252 (_.VT (X86expand (_.VT (bitconvert
7253 (_.LdFrag addr:$src1)))))>,
7254 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00007255}
7256
7257multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
7258 AVX512VLVectorVTInfo VTInfo> {
7259 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
7260
7261 let Predicates = [HasVLX] in {
7262 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
7263 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
7264 }
7265}
7266
7267defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
7268 EVEX;
7269defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
7270 EVEX, VEX_W;
7271defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
7272 EVEX;
7273defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
7274 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007275
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007276//handle instruction reg_vec1 = op(reg_vec,imm)
7277// op(mem_vec,imm)
7278// op(broadcast(eltVt),imm)
7279//all instruction created with FROUND_CURRENT
7280multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007281 X86VectorVTInfo _>{
7282 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007283 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7284 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00007285 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007286 (OpNode (_.VT _.RC:$src1),
7287 (i32 imm:$src2),
7288 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007289 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7290 (ins _.MemOp:$src1, i32u8imm:$src2),
7291 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
7292 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
7293 (i32 imm:$src2),
7294 (i32 FROUND_CURRENT))>;
7295 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7296 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
7297 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
7298 "${src1}"##_.BroadcastStr##", $src2",
7299 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
7300 (i32 imm:$src2),
7301 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007302 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007303}
7304
7305//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7306multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7307 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007308 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007309 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7310 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007311 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007312 "$src1, {sae}, $src2",
7313 (OpNode (_.VT _.RC:$src1),
7314 (i32 imm:$src2),
7315 (i32 FROUND_NO_EXC))>, EVEX_B;
7316}
7317
7318multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
7319 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7320 let Predicates = [prd] in {
7321 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7322 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
7323 EVEX_V512;
7324 }
7325 let Predicates = [prd, HasVLX] in {
7326 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
7327 EVEX_V128;
7328 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
7329 EVEX_V256;
7330 }
7331}
7332
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007333//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7334// op(reg_vec2,mem_vec,imm)
7335// op(reg_vec2,broadcast(eltVt),imm)
7336//all instruction created with FROUND_CURRENT
7337multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007338 X86VectorVTInfo _>{
7339 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007340 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007341 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007342 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7343 (OpNode (_.VT _.RC:$src1),
7344 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007345 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007346 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007347 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7348 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7349 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7350 (OpNode (_.VT _.RC:$src1),
7351 (_.VT (bitconvert (_.LdFrag addr:$src2))),
7352 (i32 imm:$src3),
7353 (i32 FROUND_CURRENT))>;
7354 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7355 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7356 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7357 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7358 (OpNode (_.VT _.RC:$src1),
7359 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7360 (i32 imm:$src3),
7361 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00007362 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007363}
7364
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007365//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7366// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00007367multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
7368 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00007369 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00007370 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7371 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
7372 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7373 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7374 (SrcInfo.VT SrcInfo.RC:$src2),
7375 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007376 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7377 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
7378 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7379 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
7380 (SrcInfo.VT (bitconvert
7381 (SrcInfo.LdFrag addr:$src2))),
7382 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00007383 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00007384}
7385
7386//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7387// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007388// op(reg_vec2,broadcast(eltVt),imm)
7389multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007390 X86VectorVTInfo _>:
7391 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
7392
Craig Topper05948fb2016-08-02 05:11:15 +00007393 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00007394 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7395 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7396 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
7397 "$src1, ${src2}"##_.BroadcastStr##", $src3",
7398 (OpNode (_.VT _.RC:$src1),
7399 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
7400 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007401}
7402
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007403//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
7404// op(reg_vec2,mem_scalar,imm)
7405//all instruction created with FROUND_CURRENT
7406multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00007407 X86VectorVTInfo _> {
7408 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007409 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007410 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007411 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7412 (OpNode (_.VT _.RC:$src1),
7413 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007414 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007415 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007416 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7417 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
7418 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7419 (OpNode (_.VT _.RC:$src1),
7420 (_.VT (scalar_to_vector
7421 (_.ScalarLdFrag addr:$src2))),
7422 (i32 imm:$src3),
7423 (i32 FROUND_CURRENT))>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007424
Craig Toppere1cac152016-06-07 07:27:54 +00007425 let isAsmParserOnly = 1, mayLoad = 1, hasSideEffects = 0 in {
7426 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
7427 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7428 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
7429 []>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007430 }
Craig Topper05948fb2016-08-02 05:11:15 +00007431 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007432}
7433
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007434//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7435multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
7436 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00007437 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007438 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007439 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007440 OpcodeStr, "$src3, {sae}, $src2, $src1",
7441 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007442 (OpNode (_.VT _.RC:$src1),
7443 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007444 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007445 (i32 FROUND_NO_EXC))>, EVEX_B;
7446}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007447//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
7448multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
7449 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007450 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7451 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00007452 OpcodeStr, "$src3, {sae}, $src2, $src1",
7453 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007454 (OpNode (_.VT _.RC:$src1),
7455 (_.VT _.RC:$src2),
7456 (i32 imm:$src3),
7457 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007458}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007459
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007460multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
7461 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007462 let Predicates = [prd] in {
7463 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007464 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007465 EVEX_V512;
7466
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007467 }
7468 let Predicates = [prd, HasVLX] in {
7469 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007470 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007471 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007472 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007473 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007474}
7475
Igor Breger2ae0fe32015-08-31 11:14:02 +00007476multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7477 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7478 let Predicates = [HasBWI] in {
7479 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7480 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7481 }
7482 let Predicates = [HasBWI, HasVLX] in {
7483 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7484 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7485 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7486 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7487 }
7488}
7489
Igor Breger00d9f842015-06-08 14:03:17 +00007490multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7491 bits<8> opc, SDNode OpNode>{
7492 let Predicates = [HasAVX512] in {
7493 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7494 }
7495 let Predicates = [HasAVX512, HasVLX] in {
7496 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7497 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7498 }
7499}
7500
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007501multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7502 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7503 let Predicates = [prd] in {
7504 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7505 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007506 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007507}
7508
Igor Breger1e58e8a2015-09-02 11:18:55 +00007509multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7510 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7511 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7512 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7513 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7514 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007515}
7516
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007517
Igor Breger1e58e8a2015-09-02 11:18:55 +00007518defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7519 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7520defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7521 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7522defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7523 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7524
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007525
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007526defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7527 0x50, X86VRange, HasDQI>,
7528 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7529defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7530 0x50, X86VRange, HasDQI>,
7531 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7532
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007533defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7534 0x51, X86VRange, HasDQI>,
7535 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7536defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7537 0x51, X86VRange, HasDQI>,
7538 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7539
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007540defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7541 0x57, X86Reduces, HasDQI>,
7542 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7543defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7544 0x57, X86Reduces, HasDQI>,
7545 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007546
Igor Breger1e58e8a2015-09-02 11:18:55 +00007547defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7548 0x27, X86GetMants, HasAVX512>,
7549 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7550defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7551 0x27, X86GetMants, HasAVX512>,
7552 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7553
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007554multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7555 bits<8> opc, SDNode OpNode = X86Shuf128>{
7556 let Predicates = [HasAVX512] in {
7557 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7558
7559 }
7560 let Predicates = [HasAVX512, HasVLX] in {
7561 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7562 }
7563}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007564let Predicates = [HasAVX512] in {
7565def : Pat<(v16f32 (ffloor VR512:$src)),
7566 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7567def : Pat<(v16f32 (fnearbyint VR512:$src)),
7568 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7569def : Pat<(v16f32 (fceil VR512:$src)),
7570 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7571def : Pat<(v16f32 (frint VR512:$src)),
7572 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7573def : Pat<(v16f32 (ftrunc VR512:$src)),
7574 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7575
7576def : Pat<(v8f64 (ffloor VR512:$src)),
7577 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7578def : Pat<(v8f64 (fnearbyint VR512:$src)),
7579 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7580def : Pat<(v8f64 (fceil VR512:$src)),
7581 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7582def : Pat<(v8f64 (frint VR512:$src)),
7583 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7584def : Pat<(v8f64 (ftrunc VR512:$src)),
7585 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7586}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007587
7588defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7589 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7590defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7591 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7592defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7593 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7594defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7595 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007596
Craig Topperc48fa892015-12-27 19:45:21 +00007597multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007598 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7599 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007600}
7601
Craig Topperc48fa892015-12-27 19:45:21 +00007602defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007603 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007604defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007605 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007606
Craig Topper7a299302016-06-09 07:06:38 +00007607multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00007608 let Predicates = p in
7609 def NAME#_.VTName#rri:
7610 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7611 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7612 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7613}
7614
Craig Topper7a299302016-06-09 07:06:38 +00007615multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
7616 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
7617 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
7618 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00007619
Craig Topper7a299302016-06-09 07:06:38 +00007620defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007621 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00007622 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
7623 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
7624 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
7625 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
7626 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00007627 EVEX_CD8<8, CD8VF>;
7628
Igor Bregerf3ded812015-08-31 13:09:30 +00007629defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7630 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7631
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007632multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7633 X86VectorVTInfo _> {
7634 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007635 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007636 "$src1", "$src1",
7637 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7638
Craig Toppere1cac152016-06-07 07:27:54 +00007639 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7640 (ins _.MemOp:$src1), OpcodeStr,
7641 "$src1", "$src1",
7642 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7643 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007644}
7645
7646multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7647 X86VectorVTInfo _> :
7648 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007649 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7650 (ins _.ScalarMemOp:$src1), OpcodeStr,
7651 "${src1}"##_.BroadcastStr,
7652 "${src1}"##_.BroadcastStr,
7653 (_.VT (OpNode (X86VBroadcast
7654 (_.ScalarLdFrag addr:$src1))))>,
7655 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007656}
7657
7658multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7659 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7660 let Predicates = [prd] in
7661 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7662
7663 let Predicates = [prd, HasVLX] in {
7664 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7665 EVEX_V256;
7666 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7667 EVEX_V128;
7668 }
7669}
7670
7671multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7672 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7673 let Predicates = [prd] in
7674 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7675 EVEX_V512;
7676
7677 let Predicates = [prd, HasVLX] in {
7678 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7679 EVEX_V256;
7680 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7681 EVEX_V128;
7682 }
7683}
7684
7685multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7686 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007687 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007688 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007689 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7690 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007691}
7692
7693multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7694 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007695 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7696 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007697}
7698
7699multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7700 bits<8> opc_d, bits<8> opc_q,
7701 string OpcodeStr, SDNode OpNode> {
7702 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7703 HasAVX512>,
7704 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7705 HasBWI>;
7706}
7707
7708defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7709
7710def : Pat<(xor
7711 (bc_v16i32 (v16i1sextv16i32)),
7712 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7713 (VPABSDZrr VR512:$src)>;
7714def : Pat<(xor
7715 (bc_v8i64 (v8i1sextv8i64)),
7716 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7717 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007718
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007719multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7720
7721 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007722}
7723
7724defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7725defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7726
Igor Breger24cab0f2015-11-16 07:22:00 +00007727//===---------------------------------------------------------------------===//
7728// Replicate Single FP - MOVSHDUP and MOVSLDUP
7729//===---------------------------------------------------------------------===//
7730multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7731 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7732 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007733}
7734
7735defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7736defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007737
7738//===----------------------------------------------------------------------===//
7739// AVX-512 - MOVDDUP
7740//===----------------------------------------------------------------------===//
7741
7742multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7743 X86VectorVTInfo _> {
7744 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7745 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7746 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007747 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7748 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7749 (_.VT (OpNode (_.VT (scalar_to_vector
7750 (_.ScalarLdFrag addr:$src)))))>,
7751 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Igor Breger1f782962015-11-19 08:26:56 +00007752}
7753
7754multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7755 AVX512VLVectorVTInfo VTInfo> {
7756
7757 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7758
7759 let Predicates = [HasAVX512, HasVLX] in {
7760 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7761 EVEX_V256;
7762 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7763 EVEX_V128;
7764 }
7765}
7766
7767multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7768 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7769 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007770}
7771
7772defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7773
7774def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7775 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7776def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7777 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7778
Igor Bregerf2460112015-07-26 14:41:44 +00007779//===----------------------------------------------------------------------===//
7780// AVX-512 - Unpack Instructions
7781//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00007782defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
7783 SSE_ALU_ITINS_S>;
7784defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
7785 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00007786
7787defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7788 SSE_INTALU_ITINS_P, HasBWI>;
7789defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7790 SSE_INTALU_ITINS_P, HasBWI>;
7791defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7792 SSE_INTALU_ITINS_P, HasBWI>;
7793defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7794 SSE_INTALU_ITINS_P, HasBWI>;
7795
7796defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7797 SSE_INTALU_ITINS_P, HasAVX512>;
7798defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7799 SSE_INTALU_ITINS_P, HasAVX512>;
7800defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7801 SSE_INTALU_ITINS_P, HasAVX512>;
7802defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7803 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007804
7805//===----------------------------------------------------------------------===//
7806// AVX-512 - Extract & Insert Integer Instructions
7807//===----------------------------------------------------------------------===//
7808
7809multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7810 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00007811 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7812 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7813 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7814 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7815 imm:$src2)))),
7816 addr:$dst)]>,
7817 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007818}
7819
7820multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7821 let Predicates = [HasBWI] in {
7822 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7823 (ins _.RC:$src1, u8imm:$src2),
7824 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7825 [(set GR32orGR64:$dst,
7826 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7827 EVEX, TAPD;
7828
7829 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7830 }
7831}
7832
7833multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7834 let Predicates = [HasBWI] in {
7835 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7836 (ins _.RC:$src1, u8imm:$src2),
7837 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7838 [(set GR32orGR64:$dst,
7839 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7840 EVEX, PD;
7841
Craig Topper99f6b622016-05-01 01:03:56 +00007842 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00007843 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7844 (ins _.RC:$src1, u8imm:$src2),
7845 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7846 EVEX, TAPD;
7847
Igor Bregerdefab3c2015-10-08 12:55:01 +00007848 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7849 }
7850}
7851
7852multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7853 RegisterClass GRC> {
7854 let Predicates = [HasDQI] in {
7855 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7856 (ins _.RC:$src1, u8imm:$src2),
7857 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7858 [(set GRC:$dst,
7859 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7860 EVEX, TAPD;
7861
Craig Toppere1cac152016-06-07 07:27:54 +00007862 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7863 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7864 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7865 [(store (extractelt (_.VT _.RC:$src1),
7866 imm:$src2),addr:$dst)]>,
7867 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007868 }
7869}
7870
7871defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7872defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7873defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7874defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7875
7876multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7877 X86VectorVTInfo _, PatFrag LdFrag> {
7878 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7879 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7880 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7881 [(set _.RC:$dst,
7882 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7883 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7884}
7885
7886multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7887 X86VectorVTInfo _, PatFrag LdFrag> {
7888 let Predicates = [HasBWI] in {
7889 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7890 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7891 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7892 [(set _.RC:$dst,
7893 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7894
7895 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7896 }
7897}
7898
7899multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7900 X86VectorVTInfo _, RegisterClass GRC> {
7901 let Predicates = [HasDQI] in {
7902 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7903 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7904 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7905 [(set _.RC:$dst,
7906 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7907 EVEX_4V, TAPD;
7908
7909 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7910 _.ScalarLdFrag>, TAPD;
7911 }
7912}
7913
7914defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7915 extloadi8>, TAPD;
7916defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7917 extloadi16>, PD;
7918defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7919defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007920//===----------------------------------------------------------------------===//
7921// VSHUFPS - VSHUFPD Operations
7922//===----------------------------------------------------------------------===//
7923multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7924 AVX512VLVectorVTInfo VTInfo_FP>{
7925 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7926 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7927 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007928}
7929
7930defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7931defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007932//===----------------------------------------------------------------------===//
7933// AVX-512 - Byte shift Left/Right
7934//===----------------------------------------------------------------------===//
7935
7936multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7937 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7938 def rr : AVX512<opc, MRMr,
7939 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7940 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7941 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007942 def rm : AVX512<opc, MRMm,
7943 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7944 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7945 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007946 (_.VT (bitconvert (_.LdFrag addr:$src1))),
7947 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007948}
7949
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007950multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007951 Format MRMm, string OpcodeStr, Predicate prd>{
7952 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007953 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007954 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007955 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007956 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007957 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007958 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00007959 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007960 }
7961}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007962defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007963 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007964defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007965 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7966
7967
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007968multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007969 string OpcodeStr, X86VectorVTInfo _dst,
7970 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007971 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007972 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007973 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007974 [(set _dst.RC:$dst,(_dst.VT
7975 (OpNode (_src.VT _src.RC:$src1),
7976 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007977 def rm : AVX512BI<opc, MRMSrcMem,
7978 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
7979 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7980 [(set _dst.RC:$dst,(_dst.VT
7981 (OpNode (_src.VT _src.RC:$src1),
7982 (_src.VT (bitconvert
7983 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007984}
7985
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007986multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007987 string OpcodeStr, Predicate prd> {
7988 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007989 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7990 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007991 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007992 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7993 v32i8x_info>, EVEX_V256;
7994 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7995 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007996 }
7997}
7998
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007999defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008000 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008001
8002multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008003 X86VectorVTInfo _>{
8004 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00008005 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8006 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00008007 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00008008 (OpNode (_.VT _.RC:$src1),
8009 (_.VT _.RC:$src2),
8010 (_.VT _.RC:$src3),
8011 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00008012 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8013 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
8014 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
8015 (OpNode (_.VT _.RC:$src1),
8016 (_.VT _.RC:$src2),
8017 (_.VT (bitconvert (_.LdFrag addr:$src3))),
8018 (i8 imm:$src4))>,
8019 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
8020 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8021 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
8022 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8023 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8024 (OpNode (_.VT _.RC:$src1),
8025 (_.VT _.RC:$src2),
8026 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8027 (i8 imm:$src4))>, EVEX_B,
8028 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00008029 }// Constraints = "$src1 = $dst"
8030}
8031
8032multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
8033 let Predicates = [HasAVX512] in
8034 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
8035 let Predicates = [HasAVX512, HasVLX] in {
8036 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
8037 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
8038 }
8039}
8040
8041defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
8042defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
8043
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008044//===----------------------------------------------------------------------===//
8045// AVX-512 - FixupImm
8046//===----------------------------------------------------------------------===//
8047
8048multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008049 X86VectorVTInfo _>{
8050 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008051 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8052 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8053 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8054 (OpNode (_.VT _.RC:$src1),
8055 (_.VT _.RC:$src2),
8056 (_.IntVT _.RC:$src3),
8057 (i32 imm:$src4),
8058 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008059 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8060 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
8061 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8062 (OpNode (_.VT _.RC:$src1),
8063 (_.VT _.RC:$src2),
8064 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
8065 (i32 imm:$src4),
8066 (i32 FROUND_CURRENT))>;
8067 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
8068 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8069 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
8070 "$src2, ${src3}"##_.BroadcastStr##", $src4",
8071 (OpNode (_.VT _.RC:$src1),
8072 (_.VT _.RC:$src2),
8073 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
8074 (i32 imm:$src4),
8075 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008076 } // Constraints = "$src1 = $dst"
8077}
8078
8079multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00008080 SDNode OpNode, X86VectorVTInfo _>{
8081let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008082 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
8083 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008084 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008085 "$src2, $src3, {sae}, $src4",
8086 (OpNode (_.VT _.RC:$src1),
8087 (_.VT _.RC:$src2),
8088 (_.IntVT _.RC:$src3),
8089 (i32 imm:$src4),
8090 (i32 FROUND_NO_EXC))>, EVEX_B;
8091 }
8092}
8093
8094multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
8095 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00008096 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
8097 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008098 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8099 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8100 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8101 (OpNode (_.VT _.RC:$src1),
8102 (_.VT _.RC:$src2),
8103 (_src3VT.VT _src3VT.RC:$src3),
8104 (i32 imm:$src4),
8105 (i32 FROUND_CURRENT))>;
8106
8107 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8108 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
8109 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
8110 "$src2, $src3, {sae}, $src4",
8111 (OpNode (_.VT _.RC:$src1),
8112 (_.VT _.RC:$src2),
8113 (_src3VT.VT _src3VT.RC:$src3),
8114 (i32 imm:$src4),
8115 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00008116 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8117 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
8118 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
8119 (OpNode (_.VT _.RC:$src1),
8120 (_.VT _.RC:$src2),
8121 (_src3VT.VT (scalar_to_vector
8122 (_src3VT.ScalarLdFrag addr:$src3))),
8123 (i32 imm:$src4),
8124 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008125 }
8126}
8127
8128multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
8129 let Predicates = [HasAVX512] in
8130 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8131 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
8132 AVX512AIi8Base, EVEX_4V, EVEX_V512;
8133 let Predicates = [HasAVX512, HasVLX] in {
8134 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
8135 AVX512AIi8Base, EVEX_4V, EVEX_V128;
8136 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
8137 AVX512AIi8Base, EVEX_4V, EVEX_V256;
8138 }
8139}
8140
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008141defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8142 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008143 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008144defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
8145 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008146 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008147defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008148 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008149defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00008150 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00008151
8152
8153
8154// Patterns used to select SSE scalar fp arithmetic instructions from
8155// either:
8156//
8157// (1) a scalar fp operation followed by a blend
8158//
8159// The effect is that the backend no longer emits unnecessary vector
8160// insert instructions immediately after SSE scalar fp instructions
8161// like addss or mulss.
8162//
8163// For example, given the following code:
8164// __m128 foo(__m128 A, __m128 B) {
8165// A[0] += B[0];
8166// return A;
8167// }
8168//
8169// Previously we generated:
8170// addss %xmm0, %xmm1
8171// movss %xmm1, %xmm0
8172//
8173// We now generate:
8174// addss %xmm1, %xmm0
8175//
8176// (2) a vector packed single/double fp operation followed by a vector insert
8177//
8178// The effect is that the backend converts the packed fp instruction
8179// followed by a vector insert into a single SSE scalar fp instruction.
8180//
8181// For example, given the following code:
8182// __m128 foo(__m128 A, __m128 B) {
8183// __m128 C = A + B;
8184// return (__m128) {c[0], a[1], a[2], a[3]};
8185// }
8186//
8187// Previously we generated:
8188// addps %xmm0, %xmm1
8189// movss %xmm1, %xmm0
8190//
8191// We now generate:
8192// addss %xmm1, %xmm0
8193
8194// TODO: Some canonicalization in lowering would simplify the number of
8195// patterns we have to try to match.
8196multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
8197 let Predicates = [HasAVX512] in {
8198 // extracted scalar math op with insert via blend
8199 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst), (v4f32 (scalar_to_vector
8200 (Op (f32 (extractelt (v4f32 VR128:$dst), (iPTR 0))),
8201 FR32:$src))), (i8 1))),
8202 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
8203 (COPY_TO_REGCLASS FR32:$src, VR128))>;
8204
8205 // vector math op with insert via movss
8206 def : Pat<(v4f32 (X86Movss (v4f32 VR128:$dst),
8207 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)))),
8208 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8209
8210 // vector math op with insert via blend
8211 def : Pat<(v4f32 (X86Blendi (v4f32 VR128:$dst),
8212 (Op (v4f32 VR128:$dst), (v4f32 VR128:$src)), (i8 1))),
8213 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
8214 }
8215}
8216
8217defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
8218defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
8219defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
8220defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
8221
8222multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
8223 let Predicates = [HasAVX512] in {
8224 // extracted scalar math op with insert via movsd
8225 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8226 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8227 FR64:$src))))),
8228 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8229 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8230
8231 // extracted scalar math op with insert via blend
8232 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst), (v2f64 (scalar_to_vector
8233 (Op (f64 (extractelt (v2f64 VR128:$dst), (iPTR 0))),
8234 FR64:$src))), (i8 1))),
8235 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
8236 (COPY_TO_REGCLASS FR64:$src, VR128))>;
8237
8238 // vector math op with insert via movsd
8239 def : Pat<(v2f64 (X86Movsd (v2f64 VR128:$dst),
8240 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)))),
8241 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8242
8243 // vector math op with insert via blend
8244 def : Pat<(v2f64 (X86Blendi (v2f64 VR128:$dst),
8245 (Op (v2f64 VR128:$dst), (v2f64 VR128:$src)), (i8 1))),
8246 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
8247 }
8248}
8249
8250defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
8251defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
8252defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
8253defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;