blob: 4040db9241b325ec00ebe1ac9646819a8e3770c8 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach9b087852011-12-19 23:51:07 +000042def nImmVMOVI32NegAsmOperand : AsmOperandClass { let Name = "NEONi32vmovNeg"; }
43def nImmVMOVI32Neg : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmVMOVI32NegAsmOperand;
46}
Evan Chengeaa192a2011-11-15 02:12:34 +000047def nImmVMOVF32 : Operand<i32> {
48 let PrintMethod = "printFPImmOperand";
49 let ParserMatchClass = FPImmOperand;
50}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000051def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
52def nImmSplatI64 : Operand<i32> {
53 let PrintMethod = "printNEONModImmOperand";
54 let ParserMatchClass = nImmSplatI64AsmOperand;
55}
Jim Grosbach0e387b22011-10-17 22:26:03 +000056
Jim Grosbach460a9052011-10-07 23:56:00 +000057def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
58def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
59def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
60def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 8;
62}]> {
63 let ParserMatchClass = VectorIndex8Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
68 return ((uint64_t)Imm) < 4;
69}]> {
70 let ParserMatchClass = VectorIndex16Operand;
71 let PrintMethod = "printVectorIndex";
72 let MIOperandInfo = (ops i32imm);
73}
74def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
75 return ((uint64_t)Imm) < 2;
76}]> {
77 let ParserMatchClass = VectorIndex32Operand;
78 let PrintMethod = "printVectorIndex";
79 let MIOperandInfo = (ops i32imm);
80}
81
Jim Grosbachbd1cff52011-11-29 23:33:40 +000082// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000083def VecListOneDAsmOperand : AsmOperandClass {
84 let Name = "VecListOneD";
85 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000086 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000087}
88def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
89 let ParserMatchClass = VecListOneDAsmOperand;
90}
Jim Grosbach280dfad2011-10-21 18:54:25 +000091// Register list of two sequential D registers.
92def VecListTwoDAsmOperand : AsmOperandClass {
93 let Name = "VecListTwoD";
94 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000095 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000096}
97def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
98 let ParserMatchClass = VecListTwoDAsmOperand;
99}
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100// Register list of three sequential D registers.
101def VecListThreeDAsmOperand : AsmOperandClass {
102 let Name = "VecListThreeD";
103 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000104 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000105}
106def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
107 let ParserMatchClass = VecListThreeDAsmOperand;
108}
Jim Grosbachb6310312011-10-21 20:35:01 +0000109// Register list of four sequential D registers.
110def VecListFourDAsmOperand : AsmOperandClass {
111 let Name = "VecListFourD";
112 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000113 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000114}
115def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
116 let ParserMatchClass = VecListFourDAsmOperand;
117}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118// Register list of two D registers spaced by 2 (two sequential Q registers).
119def VecListTwoQAsmOperand : AsmOperandClass {
120 let Name = "VecListTwoQ";
121 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000122 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000123}
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000124def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwoSpaced"> {
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000125 let ParserMatchClass = VecListTwoQAsmOperand;
126}
Jim Grosbachc387fc62012-01-23 23:20:46 +0000127// Register list of three D registers spaced by 2 (three Q registers).
128def VecListThreeQAsmOperand : AsmOperandClass {
129 let Name = "VecListThreeQ";
130 let ParserMethod = "parseVectorList";
131 let RenderMethod = "addVecListOperands";
132}
133def VecListThreeQ : RegisterOperand<DPR, "printVectorListThreeSpaced"> {
134 let ParserMatchClass = VecListThreeQAsmOperand;
135}
Jim Grosbach8abe7e32012-01-24 00:43:17 +0000136// Register list of three D registers spaced by 2 (three Q registers).
137def VecListFourQAsmOperand : AsmOperandClass {
138 let Name = "VecListFourQ";
139 let ParserMethod = "parseVectorList";
140 let RenderMethod = "addVecListOperands";
141}
142def VecListFourQ : RegisterOperand<DPR, "printVectorListFourSpaced"> {
143 let ParserMatchClass = VecListFourQAsmOperand;
144}
Jim Grosbach862019c2011-10-18 23:02:30 +0000145
Jim Grosbach98b05a52011-11-30 01:09:44 +0000146// Register list of one D register, with "all lanes" subscripting.
147def VecListOneDAllLanesAsmOperand : AsmOperandClass {
148 let Name = "VecListOneDAllLanes";
149 let ParserMethod = "parseVectorList";
150 let RenderMethod = "addVecListOperands";
151}
152def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
153 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
154}
Jim Grosbach13af2222011-11-30 18:21:25 +0000155// Register list of two D registers, with "all lanes" subscripting.
156def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
157 let Name = "VecListTwoDAllLanes";
158 let ParserMethod = "parseVectorList";
159 let RenderMethod = "addVecListOperands";
160}
161def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
162 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
163}
Jim Grosbach3471d4f2011-12-21 00:38:54 +0000164// Register list of two D registers spaced by 2 (two sequential Q registers).
165def VecListTwoQAllLanesAsmOperand : AsmOperandClass {
166 let Name = "VecListTwoQAllLanes";
167 let ParserMethod = "parseVectorList";
168 let RenderMethod = "addVecListOperands";
169}
170def VecListTwoQAllLanes : RegisterOperand<DPR,
171 "printVectorListTwoSpacedAllLanes"> {
172 let ParserMatchClass = VecListTwoQAllLanesAsmOperand;
173}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000174
Jim Grosbach7636bf62011-12-02 00:35:16 +0000175// Register list of one D register, with byte lane subscripting.
176def VecListOneDByteIndexAsmOperand : AsmOperandClass {
177 let Name = "VecListOneDByteIndexed";
178 let ParserMethod = "parseVectorList";
179 let RenderMethod = "addVecListIndexedOperands";
180}
181def VecListOneDByteIndexed : Operand<i32> {
182 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
183 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
184}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000185// ...with half-word lane subscripting.
186def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
187 let Name = "VecListOneDHWordIndexed";
188 let ParserMethod = "parseVectorList";
189 let RenderMethod = "addVecListIndexedOperands";
190}
191def VecListOneDHWordIndexed : Operand<i32> {
192 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
193 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
194}
195// ...with word lane subscripting.
196def VecListOneDWordIndexAsmOperand : AsmOperandClass {
197 let Name = "VecListOneDWordIndexed";
198 let ParserMethod = "parseVectorList";
199 let RenderMethod = "addVecListIndexedOperands";
200}
201def VecListOneDWordIndexed : Operand<i32> {
202 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
203 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
204}
Jim Grosbach3a678af2012-01-23 21:53:26 +0000205
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000206// Register list of two D registers with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000207def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
208 let Name = "VecListTwoDByteIndexed";
209 let ParserMethod = "parseVectorList";
210 let RenderMethod = "addVecListIndexedOperands";
211}
212def VecListTwoDByteIndexed : Operand<i32> {
213 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
214 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
215}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000216// ...with half-word lane subscripting.
217def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
218 let Name = "VecListTwoDHWordIndexed";
219 let ParserMethod = "parseVectorList";
220 let RenderMethod = "addVecListIndexedOperands";
221}
222def VecListTwoDHWordIndexed : Operand<i32> {
223 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
224 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
225}
226// ...with word lane subscripting.
227def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
228 let Name = "VecListTwoDWordIndexed";
229 let ParserMethod = "parseVectorList";
230 let RenderMethod = "addVecListIndexedOperands";
231}
232def VecListTwoDWordIndexed : Operand<i32> {
233 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
234 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
235}
Jim Grosbach95fad1c2011-12-20 19:21:26 +0000236// Register list of two Q registers with half-word lane subscripting.
237def VecListTwoQHWordIndexAsmOperand : AsmOperandClass {
238 let Name = "VecListTwoQHWordIndexed";
239 let ParserMethod = "parseVectorList";
240 let RenderMethod = "addVecListIndexedOperands";
241}
242def VecListTwoQHWordIndexed : Operand<i32> {
243 let ParserMatchClass = VecListTwoQHWordIndexAsmOperand;
244 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
245}
246// ...with word lane subscripting.
247def VecListTwoQWordIndexAsmOperand : AsmOperandClass {
248 let Name = "VecListTwoQWordIndexed";
249 let ParserMethod = "parseVectorList";
250 let RenderMethod = "addVecListIndexedOperands";
251}
252def VecListTwoQWordIndexed : Operand<i32> {
253 let ParserMatchClass = VecListTwoQWordIndexAsmOperand;
254 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
255}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000256
Jim Grosbach3a678af2012-01-23 21:53:26 +0000257
258// Register list of three D registers with byte lane subscripting.
259def VecListThreeDByteIndexAsmOperand : AsmOperandClass {
260 let Name = "VecListThreeDByteIndexed";
261 let ParserMethod = "parseVectorList";
262 let RenderMethod = "addVecListIndexedOperands";
263}
264def VecListThreeDByteIndexed : Operand<i32> {
265 let ParserMatchClass = VecListThreeDByteIndexAsmOperand;
266 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
267}
268// ...with half-word lane subscripting.
269def VecListThreeDHWordIndexAsmOperand : AsmOperandClass {
270 let Name = "VecListThreeDHWordIndexed";
271 let ParserMethod = "parseVectorList";
272 let RenderMethod = "addVecListIndexedOperands";
273}
274def VecListThreeDHWordIndexed : Operand<i32> {
275 let ParserMatchClass = VecListThreeDHWordIndexAsmOperand;
276 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
277}
278// ...with word lane subscripting.
279def VecListThreeDWordIndexAsmOperand : AsmOperandClass {
280 let Name = "VecListThreeDWordIndexed";
281 let ParserMethod = "parseVectorList";
282 let RenderMethod = "addVecListIndexedOperands";
283}
284def VecListThreeDWordIndexed : Operand<i32> {
285 let ParserMatchClass = VecListThreeDWordIndexAsmOperand;
286 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
287}
288// Register list of three Q registers with half-word lane subscripting.
289def VecListThreeQHWordIndexAsmOperand : AsmOperandClass {
290 let Name = "VecListThreeQHWordIndexed";
291 let ParserMethod = "parseVectorList";
292 let RenderMethod = "addVecListIndexedOperands";
293}
294def VecListThreeQHWordIndexed : Operand<i32> {
295 let ParserMatchClass = VecListThreeQHWordIndexAsmOperand;
296 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
297}
298// ...with word lane subscripting.
299def VecListThreeQWordIndexAsmOperand : AsmOperandClass {
300 let Name = "VecListThreeQWordIndexed";
301 let ParserMethod = "parseVectorList";
302 let RenderMethod = "addVecListIndexedOperands";
303}
304def VecListThreeQWordIndexed : Operand<i32> {
305 let ParserMatchClass = VecListThreeQWordIndexAsmOperand;
306 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
307}
308
Jim Grosbache983a132012-01-24 18:37:25 +0000309// Register list of four D registers with byte lane subscripting.
310def VecListFourDByteIndexAsmOperand : AsmOperandClass {
311 let Name = "VecListFourDByteIndexed";
312 let ParserMethod = "parseVectorList";
313 let RenderMethod = "addVecListIndexedOperands";
314}
315def VecListFourDByteIndexed : Operand<i32> {
316 let ParserMatchClass = VecListFourDByteIndexAsmOperand;
317 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
318}
319// ...with half-word lane subscripting.
320def VecListFourDHWordIndexAsmOperand : AsmOperandClass {
321 let Name = "VecListFourDHWordIndexed";
322 let ParserMethod = "parseVectorList";
323 let RenderMethod = "addVecListIndexedOperands";
324}
325def VecListFourDHWordIndexed : Operand<i32> {
326 let ParserMatchClass = VecListFourDHWordIndexAsmOperand;
327 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
328}
329// ...with word lane subscripting.
330def VecListFourDWordIndexAsmOperand : AsmOperandClass {
331 let Name = "VecListFourDWordIndexed";
332 let ParserMethod = "parseVectorList";
333 let RenderMethod = "addVecListIndexedOperands";
334}
335def VecListFourDWordIndexed : Operand<i32> {
336 let ParserMatchClass = VecListFourDWordIndexAsmOperand;
337 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
338}
339// Register list of four Q registers with half-word lane subscripting.
340def VecListFourQHWordIndexAsmOperand : AsmOperandClass {
341 let Name = "VecListFourQHWordIndexed";
342 let ParserMethod = "parseVectorList";
343 let RenderMethod = "addVecListIndexedOperands";
344}
345def VecListFourQHWordIndexed : Operand<i32> {
346 let ParserMatchClass = VecListFourQHWordIndexAsmOperand;
347 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
348}
349// ...with word lane subscripting.
350def VecListFourQWordIndexAsmOperand : AsmOperandClass {
351 let Name = "VecListFourQWordIndexed";
352 let ParserMethod = "parseVectorList";
353 let RenderMethod = "addVecListIndexedOperands";
354}
355def VecListFourQWordIndexed : Operand<i32> {
356 let ParserMatchClass = VecListFourQWordIndexAsmOperand;
357 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
358}
359
Jim Grosbach3a678af2012-01-23 21:53:26 +0000360
Bob Wilson5bafff32009-06-22 23:27:02 +0000361//===----------------------------------------------------------------------===//
362// NEON-specific DAG Nodes.
363//===----------------------------------------------------------------------===//
364
365def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000366def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000367
368def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000369def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000370def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000371def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
372def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000373def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
374def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000375def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
376def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000377def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
378def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
379
380// Types for vector shift by immediates. The "SHX" version is for long and
381// narrow operations where the source and destination vectors have different
382// types. The "SHINS" version is for shift and insert operations.
383def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
384 SDTCisVT<2, i32>]>;
385def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
386 SDTCisVT<2, i32>]>;
387def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
388 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
389
390def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
391def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
392def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
393def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
394def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
395def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
396def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
397
398def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
399def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
400def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
401
402def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
403def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
404def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
405def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
406def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
407def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
408
409def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
410def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
411def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
412
413def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
414def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
415
416def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
417 SDTCisVT<2, i32>]>;
418def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
419def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
420
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000421def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
422def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
423def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000424def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000425
Owen Andersond9668172010-11-03 22:44:51 +0000426def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
427 SDTCisVT<2, i32>]>;
428def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000429def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000430
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000431def NEONvbsl : SDNode<"ARMISD::VBSL",
432 SDTypeProfile<1, 3, [SDTCisVec<0>,
433 SDTCisSameAs<0, 1>,
434 SDTCisSameAs<0, 2>,
435 SDTCisSameAs<0, 3>]>>;
436
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000437def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
438
Bob Wilson0ce37102009-08-14 05:08:32 +0000439// VDUPLANE can produce a quad-register result from a double-register source,
440// so the result is not constrained to match the source.
441def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
442 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
443 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000444
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000445def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
446 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
447def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
448
Bob Wilsond8e17572009-08-12 22:31:50 +0000449def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
450def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
451def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
452def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
453
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000454def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000455 SDTCisSameAs<0, 2>,
456 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000457def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
458def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
459def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000460
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000461def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
462 SDTCisSameAs<1, 2>]>;
463def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
464def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
465
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000466def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
467 SDTCisSameAs<0, 2>]>;
468def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
469def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
470
Bob Wilsoncba270d2010-07-13 21:16:48 +0000471def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
472 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000473 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000474 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
475 return (EltBits == 32 && EltVal == 0);
476}]>;
477
478def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
479 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000480 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000481 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
482 return (EltBits == 8 && EltVal == 0xff);
483}]>;
484
Bob Wilson5bafff32009-06-22 23:27:02 +0000485//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000486// NEON load / store instructions
487//===----------------------------------------------------------------------===//
488
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000489// Use VLDM to load a Q register as a D register pair.
490// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000491def VLDMQIA
492 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
493 IIC_fpLoad_m, "",
494 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000495
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000496// Use VSTM to store a Q register as a D register pair.
497// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000498def VSTMQIA
499 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
500 IIC_fpStore_m, "",
501 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000502
Bob Wilsonffde0802010-09-02 16:00:54 +0000503// Classes for VLD* pseudo-instructions with multi-register operands.
504// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000505class VLDQPseudo<InstrItinClass itin>
506 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
507class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000508 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000509 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000510 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000511class VLDQWBfixedPseudo<InstrItinClass itin>
512 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
513 (ins addrmode6:$addr), itin,
514 "$addr.addr = $wb">;
515class VLDQWBregisterPseudo<InstrItinClass itin>
516 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
517 (ins addrmode6:$addr, rGPR:$offset), itin,
518 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000519
Bob Wilson9d84fb32010-09-14 20:59:49 +0000520class VLDQQPseudo<InstrItinClass itin>
521 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
522class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000523 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000524 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000525 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000526class VLDQQWBfixedPseudo<InstrItinClass itin>
527 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
528 (ins addrmode6:$addr), itin,
529 "$addr.addr = $wb">;
530class VLDQQWBregisterPseudo<InstrItinClass itin>
531 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
532 (ins addrmode6:$addr, rGPR:$offset), itin,
533 "$addr.addr = $wb">;
534
535
Bob Wilson7de68142011-02-07 17:43:15 +0000536class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000537 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
538 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000539class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000540 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000541 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000542 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000543
Bob Wilson2a0e9742010-11-27 06:35:16 +0000544let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
545
Bob Wilson205a5ca2009-07-08 18:11:30 +0000546// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000547class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000548 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000549 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000550 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000551 let Rm = 0b1111;
552 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000553 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000554}
Bob Wilson621f1952010-03-23 05:25:43 +0000555class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000556 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000557 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000558 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000559 let Rm = 0b1111;
560 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000561 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000562}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000563
Owen Andersond9aa7d32010-11-02 00:05:05 +0000564def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
565def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
566def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
567def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000568
Owen Andersond9aa7d32010-11-02 00:05:05 +0000569def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
570def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
571def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
572def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000573
Evan Chengd2ca8132010-10-09 01:03:04 +0000574def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
575def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
576def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
577def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000578
Bob Wilson99493b22010-03-20 17:59:03 +0000579// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000580multiclass VLD1DWB<bits<4> op7_4, string Dt> {
581 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
582 (ins addrmode6:$Rn), IIC_VLD1u,
583 "vld1", Dt, "$Vd, $Rn!",
584 "$Rn.addr = $wb", []> {
585 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
586 let Inst{4} = Rn{4};
587 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000588 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000589 }
590 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
591 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
592 "vld1", Dt, "$Vd, $Rn, $Rm",
593 "$Rn.addr = $wb", []> {
594 let Inst{4} = Rn{4};
595 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000596 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000597 }
Owen Andersone85bd772010-11-02 00:24:52 +0000598}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000599multiclass VLD1QWB<bits<4> op7_4, string Dt> {
600 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
601 (ins addrmode6:$Rn), IIC_VLD1x2u,
602 "vld1", Dt, "$Vd, $Rn!",
603 "$Rn.addr = $wb", []> {
604 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
605 let Inst{5-4} = Rn{5-4};
606 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000607 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000608 }
609 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
610 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
611 "vld1", Dt, "$Vd, $Rn, $Rm",
612 "$Rn.addr = $wb", []> {
613 let Inst{5-4} = Rn{5-4};
614 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000615 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000616 }
Owen Andersone85bd772010-11-02 00:24:52 +0000617}
Bob Wilson99493b22010-03-20 17:59:03 +0000618
Jim Grosbach10b90a92011-10-24 21:45:13 +0000619defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
620defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
621defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
622defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
623defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
624defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
625defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
626defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000627
Jim Grosbach10b90a92011-10-24 21:45:13 +0000628def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
629def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
630def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
631def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
632def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
633def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
634def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
635def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000636
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000637// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000638class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000639 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000640 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000641 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000642 let Rm = 0b1111;
643 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000644 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000645}
Jim Grosbach59216752011-10-24 23:26:05 +0000646multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
647 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
648 (ins addrmode6:$Rn), IIC_VLD1x2u,
649 "vld1", Dt, "$Vd, $Rn!",
650 "$Rn.addr = $wb", []> {
651 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000652 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000653 let DecoderMethod = "DecodeVLDInstruction";
654 let AsmMatchConverter = "cvtVLDwbFixed";
655 }
656 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
657 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
658 "vld1", Dt, "$Vd, $Rn, $Rm",
659 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000660 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000661 let DecoderMethod = "DecodeVLDInstruction";
662 let AsmMatchConverter = "cvtVLDwbRegister";
663 }
Owen Andersone85bd772010-11-02 00:24:52 +0000664}
Bob Wilson052ba452010-03-22 18:22:06 +0000665
Owen Andersone85bd772010-11-02 00:24:52 +0000666def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
667def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
668def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
669def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000670
Jim Grosbach59216752011-10-24 23:26:05 +0000671defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
672defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
673defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
674defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000675
Jim Grosbach59216752011-10-24 23:26:05 +0000676def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000677
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000678// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000679class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000680 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000681 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000682 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000683 let Rm = 0b1111;
684 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000685 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000686}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000687multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
688 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
689 (ins addrmode6:$Rn), IIC_VLD1x2u,
690 "vld1", Dt, "$Vd, $Rn!",
691 "$Rn.addr = $wb", []> {
692 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
693 let Inst{5-4} = Rn{5-4};
694 let DecoderMethod = "DecodeVLDInstruction";
695 let AsmMatchConverter = "cvtVLDwbFixed";
696 }
697 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
698 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
699 "vld1", Dt, "$Vd, $Rn, $Rm",
700 "$Rn.addr = $wb", []> {
701 let Inst{5-4} = Rn{5-4};
702 let DecoderMethod = "DecodeVLDInstruction";
703 let AsmMatchConverter = "cvtVLDwbRegister";
704 }
Owen Andersone85bd772010-11-02 00:24:52 +0000705}
Johnny Chend7283d92010-02-23 20:51:23 +0000706
Owen Andersone85bd772010-11-02 00:24:52 +0000707def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
708def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
709def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
710def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000711
Jim Grosbach399cdca2011-10-25 00:14:01 +0000712defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
713defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
714defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
715defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000716
Jim Grosbach399cdca2011-10-25 00:14:01 +0000717def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000718
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000719// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000720class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
721 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000722 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000723 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000724 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000725 let Rm = 0b1111;
726 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000727 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000728}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000729
Jim Grosbach2af50d92011-12-09 19:07:20 +0000730def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
731def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
732def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000733
Jim Grosbach2af50d92011-12-09 19:07:20 +0000734def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
735def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
736def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000737
Bob Wilson9d84fb32010-09-14 20:59:49 +0000738def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
739def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
740def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000741
Evan Chengd2ca8132010-10-09 01:03:04 +0000742def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
743def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
744def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000745
Bob Wilson92cb9322010-03-20 20:10:51 +0000746// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000747multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
748 RegisterOperand VdTy, InstrItinClass itin> {
749 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
750 (ins addrmode6:$Rn), itin,
751 "vld2", Dt, "$Vd, $Rn!",
752 "$Rn.addr = $wb", []> {
753 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
754 let Inst{5-4} = Rn{5-4};
755 let DecoderMethod = "DecodeVLDInstruction";
756 let AsmMatchConverter = "cvtVLDwbFixed";
757 }
758 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
759 (ins addrmode6:$Rn, rGPR:$Rm), itin,
760 "vld2", Dt, "$Vd, $Rn, $Rm",
761 "$Rn.addr = $wb", []> {
762 let Inst{5-4} = Rn{5-4};
763 let DecoderMethod = "DecodeVLDInstruction";
764 let AsmMatchConverter = "cvtVLDwbRegister";
765 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000766}
Bob Wilson92cb9322010-03-20 20:10:51 +0000767
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000768defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
769defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
770defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000771
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000772defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
773defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
774defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000775
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000776def VLD2d8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
777def VLD2d16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
778def VLD2d32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
779def VLD2d8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
780def VLD2d16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
781def VLD2d32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000782
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000783def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
784def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
785def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
786def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
787def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
788def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000789
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000790// ...with double-spaced registers
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000791def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
792def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
793def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
794defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
795defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
796defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000797
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000798// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000799class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000800 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000801 (ins addrmode6:$Rn), IIC_VLD3,
802 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
803 let Rm = 0b1111;
804 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000805 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000806}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000807
Owen Andersoncf667be2010-11-02 01:24:55 +0000808def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
809def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
810def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000811
Bob Wilson9d84fb32010-09-14 20:59:49 +0000812def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
813def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
814def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000815
Bob Wilson92cb9322010-03-20 20:10:51 +0000816// ...with address register writeback:
817class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
818 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000819 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000820 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
821 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
822 "$Rn.addr = $wb", []> {
823 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000824 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000825}
Bob Wilson92cb9322010-03-20 20:10:51 +0000826
Owen Andersoncf667be2010-11-02 01:24:55 +0000827def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
828def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
829def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000830
Evan Cheng84f69e82010-10-09 01:45:34 +0000831def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
832def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
833def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000834
Bob Wilson7de68142011-02-07 17:43:15 +0000835// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000836def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
837def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
838def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
839def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
840def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
841def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000842
Evan Cheng84f69e82010-10-09 01:45:34 +0000843def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
844def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
845def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000846
Bob Wilson92cb9322010-03-20 20:10:51 +0000847// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000848def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
849def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
850def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
851
Evan Cheng84f69e82010-10-09 01:45:34 +0000852def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
853def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
854def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000855
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000856// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000857class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
858 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000859 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000860 (ins addrmode6:$Rn), IIC_VLD4,
861 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
862 let Rm = 0b1111;
863 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000864 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000865}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000866
Owen Andersoncf667be2010-11-02 01:24:55 +0000867def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
868def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
869def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000870
Bob Wilson9d84fb32010-09-14 20:59:49 +0000871def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
872def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
873def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000874
Bob Wilson92cb9322010-03-20 20:10:51 +0000875// ...with address register writeback:
876class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
877 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000878 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000879 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000880 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
881 "$Rn.addr = $wb", []> {
882 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000883 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000884}
Bob Wilson92cb9322010-03-20 20:10:51 +0000885
Owen Andersoncf667be2010-11-02 01:24:55 +0000886def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
887def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
888def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000889
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000890def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
891def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
892def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000893
Bob Wilson7de68142011-02-07 17:43:15 +0000894// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000895def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
896def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
897def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
898def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
899def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
900def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000901
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000902def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
903def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
904def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000905
Bob Wilson92cb9322010-03-20 20:10:51 +0000906// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000907def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
908def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
909def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
910
911def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
912def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
913def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000914
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000915} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
916
Bob Wilson8466fa12010-09-13 23:01:35 +0000917// Classes for VLD*LN pseudo-instructions with multi-register operands.
918// These are expanded to real instructions after register allocation.
919class VLDQLNPseudo<InstrItinClass itin>
920 : PseudoNLdSt<(outs QPR:$dst),
921 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
922 itin, "$src = $dst">;
923class VLDQLNWBPseudo<InstrItinClass itin>
924 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
925 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
926 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
927class VLDQQLNPseudo<InstrItinClass itin>
928 : PseudoNLdSt<(outs QQPR:$dst),
929 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
930 itin, "$src = $dst">;
931class VLDQQLNWBPseudo<InstrItinClass itin>
932 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
933 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
934 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
935class VLDQQQQLNPseudo<InstrItinClass itin>
936 : PseudoNLdSt<(outs QQQQPR:$dst),
937 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
938 itin, "$src = $dst">;
939class VLDQQQQLNWBPseudo<InstrItinClass itin>
940 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
941 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
942 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
943
Bob Wilsonb07c1712009-10-07 21:53:04 +0000944// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000945class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
946 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000947 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000948 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
949 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000950 "$src = $Vd",
951 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000952 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000953 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000954 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000955 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000956}
Mon P Wang183c6272011-05-09 17:47:27 +0000957class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
958 PatFrag LoadOp>
959 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
960 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
961 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
962 "$src = $Vd",
963 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
964 (i32 (LoadOp addrmode6oneL32:$Rn)),
965 imm:$lane))]> {
966 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000967 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000968}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000969class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
970 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
971 (i32 (LoadOp addrmode6:$addr)),
972 imm:$lane))];
973}
974
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000975def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
976 let Inst{7-5} = lane{2-0};
977}
978def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
979 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000980 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000981}
Mon P Wang183c6272011-05-09 17:47:27 +0000982def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000983 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000984 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000985}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000986
987def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
988def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
989def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
990
Bob Wilson746fa172010-12-10 22:13:32 +0000991def : Pat<(vector_insert (v2f32 DPR:$src),
992 (f32 (load addrmode6:$addr)), imm:$lane),
993 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
994def : Pat<(vector_insert (v4f32 QPR:$src),
995 (f32 (load addrmode6:$addr)), imm:$lane),
996 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
997
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000998let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
999
1000// ...with address register writeback:
1001class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001002 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001003 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001004 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001005 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001006 "$src = $Vd, $Rn.addr = $wb", []> {
1007 let DecoderMethod = "DecodeVLD1LN";
1008}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001009
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001010def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
1011 let Inst{7-5} = lane{2-0};
1012}
1013def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
1014 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001015 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001016}
1017def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
1018 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001019 let Inst{5} = Rn{4};
1020 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001021}
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001022
1023def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1024def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
1025def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +00001026
Bob Wilson243fcc52009-09-01 04:26:28 +00001027// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001028class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001029 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +00001030 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
1031 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001032 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001033 let Rm = 0b1111;
1034 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001035 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001036}
Bob Wilson243fcc52009-09-01 04:26:28 +00001037
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001038def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
1039 let Inst{7-5} = lane{2-0};
1040}
1041def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
1042 let Inst{7-6} = lane{1-0};
1043}
1044def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
1045 let Inst{7} = lane{0};
1046}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001047
Evan Chengd2ca8132010-10-09 01:03:04 +00001048def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1049def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
1050def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001051
Bob Wilson41315282010-03-20 20:39:53 +00001052// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001053def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
1054 let Inst{7-6} = lane{1-0};
1055}
1056def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
1057 let Inst{7} = lane{0};
1058}
Bob Wilson30aea9d2009-10-08 18:56:10 +00001059
Evan Chengd2ca8132010-10-09 01:03:04 +00001060def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
1061def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001062
Bob Wilsona1023642010-03-20 20:47:18 +00001063// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001064class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001065 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001066 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +00001067 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001068 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
1069 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
1070 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001071 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001072}
Bob Wilsona1023642010-03-20 20:47:18 +00001073
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001074def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
1075 let Inst{7-5} = lane{2-0};
1076}
1077def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
1078 let Inst{7-6} = lane{1-0};
1079}
1080def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
1081 let Inst{7} = lane{0};
1082}
Bob Wilsona1023642010-03-20 20:47:18 +00001083
Evan Chengd2ca8132010-10-09 01:03:04 +00001084def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1085def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
1086def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001087
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001088def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
1089 let Inst{7-6} = lane{1-0};
1090}
1091def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
1092 let Inst{7} = lane{0};
1093}
Bob Wilsona1023642010-03-20 20:47:18 +00001094
Evan Chengd2ca8132010-10-09 01:03:04 +00001095def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
1096def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001097
Bob Wilson243fcc52009-09-01 04:26:28 +00001098// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001099class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001100 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001101 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +00001102 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001103 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001104 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001105 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001106 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001107}
Bob Wilson243fcc52009-09-01 04:26:28 +00001108
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001109def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
1110 let Inst{7-5} = lane{2-0};
1111}
1112def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
1113 let Inst{7-6} = lane{1-0};
1114}
1115def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
1116 let Inst{7} = lane{0};
1117}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001118
Evan Cheng84f69e82010-10-09 01:45:34 +00001119def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1120def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
1121def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001122
Bob Wilson41315282010-03-20 20:39:53 +00001123// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001124def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
1125 let Inst{7-6} = lane{1-0};
1126}
1127def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
1128 let Inst{7} = lane{0};
1129}
Bob Wilson0bf7d992009-10-08 22:27:33 +00001130
Evan Cheng84f69e82010-10-09 01:45:34 +00001131def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
1132def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +00001133
Bob Wilsona1023642010-03-20 20:47:18 +00001134// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001135class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001136 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001137 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001138 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001139 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +00001140 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001141 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
1142 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001143 []> {
1144 let DecoderMethod = "DecodeVLD3LN";
1145}
Bob Wilsona1023642010-03-20 20:47:18 +00001146
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001147def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
1148 let Inst{7-5} = lane{2-0};
1149}
1150def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
1151 let Inst{7-6} = lane{1-0};
1152}
1153def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001154 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001155}
Bob Wilsona1023642010-03-20 20:47:18 +00001156
Evan Cheng84f69e82010-10-09 01:45:34 +00001157def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1158def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1159def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001160
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001161def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1162 let Inst{7-6} = lane{1-0};
1163}
1164def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001165 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001166}
Bob Wilsona1023642010-03-20 20:47:18 +00001167
Evan Cheng84f69e82010-10-09 01:45:34 +00001168def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1169def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001170
Bob Wilson243fcc52009-09-01 04:26:28 +00001171// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001172class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001173 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001174 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001175 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001176 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001177 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001178 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001179 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001180 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001181 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001182}
Bob Wilson243fcc52009-09-01 04:26:28 +00001183
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001184def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1185 let Inst{7-5} = lane{2-0};
1186}
1187def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1188 let Inst{7-6} = lane{1-0};
1189}
1190def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001191 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001192 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001193}
Bob Wilson62e053e2009-10-08 22:53:57 +00001194
Evan Cheng10dc63f2010-10-09 04:07:58 +00001195def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1196def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1197def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001198
Bob Wilson41315282010-03-20 20:39:53 +00001199// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001200def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1201 let Inst{7-6} = lane{1-0};
1202}
1203def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001204 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001205 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001206}
Bob Wilson62e053e2009-10-08 22:53:57 +00001207
Evan Cheng10dc63f2010-10-09 04:07:58 +00001208def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1209def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001210
Bob Wilsona1023642010-03-20 20:47:18 +00001211// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001212class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001213 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001214 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001215 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001216 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001217 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001218"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1219"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001220 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001221 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001222 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001223}
Bob Wilsona1023642010-03-20 20:47:18 +00001224
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001225def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1226 let Inst{7-5} = lane{2-0};
1227}
1228def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1229 let Inst{7-6} = lane{1-0};
1230}
1231def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001232 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001233 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001234}
Bob Wilsona1023642010-03-20 20:47:18 +00001235
Evan Cheng10dc63f2010-10-09 04:07:58 +00001236def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1237def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1238def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001239
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001240def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1241 let Inst{7-6} = lane{1-0};
1242}
1243def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001244 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001245 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001246}
Bob Wilsona1023642010-03-20 20:47:18 +00001247
Evan Cheng10dc63f2010-10-09 04:07:58 +00001248def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1249def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001250
Bob Wilson2a0e9742010-11-27 06:35:16 +00001251} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1252
Bob Wilsonb07c1712009-10-07 21:53:04 +00001253// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001254class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001255 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1256 (ins addrmode6dup:$Rn),
1257 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1258 [(set VecListOneDAllLanes:$Vd,
1259 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001260 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001261 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001262 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001263}
1264class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1265 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001266 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001267}
1268
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001269def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1270def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1271def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001272
1273def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1274def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1275def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1276
Bob Wilson746fa172010-12-10 22:13:32 +00001277def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1278 (VLD1DUPd32 addrmode6:$addr)>;
1279def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1280 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1281
Bob Wilson2a0e9742010-11-27 06:35:16 +00001282let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1283
Bob Wilson20d55152010-12-10 22:13:24 +00001284class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001285 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001286 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001287 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001288 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001289 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001290 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001291}
1292
Bob Wilson20d55152010-12-10 22:13:24 +00001293def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1294def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1295def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001296
1297// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001298multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1299 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1300 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1301 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1302 "vld1", Dt, "$Vd, $Rn!",
1303 "$Rn.addr = $wb", []> {
1304 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1305 let Inst{4} = Rn{4};
1306 let DecoderMethod = "DecodeVLD1DupInstruction";
1307 let AsmMatchConverter = "cvtVLDwbFixed";
1308 }
1309 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1310 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1311 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1312 "vld1", Dt, "$Vd, $Rn, $Rm",
1313 "$Rn.addr = $wb", []> {
1314 let Inst{4} = Rn{4};
1315 let DecoderMethod = "DecodeVLD1DupInstruction";
1316 let AsmMatchConverter = "cvtVLDwbRegister";
1317 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001318}
Jim Grosbach096334e2011-11-30 19:35:44 +00001319multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1320 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1321 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1322 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1323 "vld1", Dt, "$Vd, $Rn!",
1324 "$Rn.addr = $wb", []> {
1325 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1326 let Inst{4} = Rn{4};
1327 let DecoderMethod = "DecodeVLD1DupInstruction";
1328 let AsmMatchConverter = "cvtVLDwbFixed";
1329 }
1330 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1331 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1332 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1333 "vld1", Dt, "$Vd, $Rn, $Rm",
1334 "$Rn.addr = $wb", []> {
1335 let Inst{4} = Rn{4};
1336 let DecoderMethod = "DecodeVLD1DupInstruction";
1337 let AsmMatchConverter = "cvtVLDwbRegister";
1338 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001339}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001340
Jim Grosbach096334e2011-11-30 19:35:44 +00001341defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1342defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1343defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001344
Jim Grosbach096334e2011-11-30 19:35:44 +00001345defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1346defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1347defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001348
Jim Grosbach096334e2011-11-30 19:35:44 +00001349def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1350def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1351def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1352def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1353def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1354def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001355
Bob Wilsonb07c1712009-10-07 21:53:04 +00001356// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001357class VLD2DUP<bits<4> op7_4, string Dt, RegisterOperand VdTy>
1358 : NLdSt<1, 0b10, 0b1101, op7_4, (outs VdTy:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001359 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001360 "vld2", Dt, "$Vd, $Rn", "", []> {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001361 let Rm = 0b1111;
1362 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001363 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001364}
1365
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001366def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8", VecListTwoDAllLanes>;
1367def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16", VecListTwoDAllLanes>;
1368def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32", VecListTwoDAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001369
1370def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1371def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1372def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1373
1374// ...with double-spaced registers (not used for codegen):
Jim Grosbach3471d4f2011-12-21 00:38:54 +00001375def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8", VecListTwoQAllLanes>;
1376def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1377def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001378
1379// ...with address register writeback:
Jim Grosbache6949b12011-12-21 19:40:55 +00001380multiclass VLD2DUPWB<bits<4> op7_4, string Dt, RegisterOperand VdTy> {
1381 def _fixed : NLdSt<1, 0b10, 0b1101, op7_4,
1382 (outs VdTy:$Vd, GPR:$wb),
1383 (ins addrmode6dup:$Rn), IIC_VLD2dupu,
1384 "vld2", Dt, "$Vd, $Rn!",
1385 "$Rn.addr = $wb", []> {
1386 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1387 let Inst{4} = Rn{4};
1388 let DecoderMethod = "DecodeVLD2DupInstruction";
1389 let AsmMatchConverter = "cvtVLDwbFixed";
1390 }
1391 def _register : NLdSt<1, 0b10, 0b1101, op7_4,
1392 (outs VdTy:$Vd, GPR:$wb),
1393 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD2dupu,
1394 "vld2", Dt, "$Vd, $Rn, $Rm",
1395 "$Rn.addr = $wb", []> {
1396 let Inst{4} = Rn{4};
1397 let DecoderMethod = "DecodeVLD2DupInstruction";
1398 let AsmMatchConverter = "cvtVLDwbRegister";
1399 }
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001400}
1401
Jim Grosbache6949b12011-12-21 19:40:55 +00001402defm VLD2DUPd8wb : VLD2DUPWB<{0,0,0,0}, "8", VecListTwoDAllLanes>;
1403defm VLD2DUPd16wb : VLD2DUPWB<{0,1,0,?}, "16", VecListTwoDAllLanes>;
1404defm VLD2DUPd32wb : VLD2DUPWB<{1,0,0,?}, "32", VecListTwoDAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001405
Jim Grosbache6949b12011-12-21 19:40:55 +00001406defm VLD2DUPd8x2wb : VLD2DUPWB<{0,0,1,0}, "8", VecListTwoQAllLanes>;
1407defm VLD2DUPd16x2wb : VLD2DUPWB<{0,1,1,?}, "16", VecListTwoQAllLanes>;
1408defm VLD2DUPd32x2wb : VLD2DUPWB<{1,0,1,?}, "32", VecListTwoQAllLanes>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001409
Jim Grosbache6949b12011-12-21 19:40:55 +00001410def VLD2DUPd8PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1411def VLD2DUPd8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
1412def VLD2DUPd16PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1413def VLD2DUPd16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
1414def VLD2DUPd32PseudoWB_fixed : VLDQWBfixedPseudo <IIC_VLD2dupu>;
1415def VLD2DUPd32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2dupu>;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001416
Bob Wilsonb07c1712009-10-07 21:53:04 +00001417// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001418class VLD3DUP<bits<4> op7_4, string Dt>
1419 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001420 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001421 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1422 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001423 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001424 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001425}
1426
1427def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1428def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1429def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1430
1431def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1432def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1433def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1434
1435// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001436def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1437def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1438def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001439
1440// ...with address register writeback:
1441class VLD3DUPWB<bits<4> op7_4, string Dt>
1442 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001443 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001444 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1445 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001446 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001447 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001448}
1449
1450def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1451def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1452def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1453
Bob Wilson173fb142010-11-30 00:00:38 +00001454def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1455def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1456def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001457
1458def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1459def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1460def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1461
Bob Wilsonb07c1712009-10-07 21:53:04 +00001462// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001463class VLD4DUP<bits<4> op7_4, string Dt>
1464 : NLdSt<1, 0b10, 0b1111, op7_4,
1465 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001466 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001467 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1468 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001469 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001470 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001471}
1472
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001473def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1474def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1475def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001476
1477def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1478def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1479def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1480
1481// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001482def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1483def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1484def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001485
1486// ...with address register writeback:
1487class VLD4DUPWB<bits<4> op7_4, string Dt>
1488 : NLdSt<1, 0b10, 0b1111, op7_4,
1489 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001490 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001491 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001492 "$Rn.addr = $wb", []> {
1493 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001494 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001495}
1496
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001497def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1498def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1499def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1500
1501def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1502def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1503def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001504
1505def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1506def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1507def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1508
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001509} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001510
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001511let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001512
Bob Wilson709d5922010-08-25 23:27:42 +00001513// Classes for VST* pseudo-instructions with multi-register operands.
1514// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001515class VSTQPseudo<InstrItinClass itin>
1516 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1517class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001518 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001519 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001520 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001521class VSTQWBfixedPseudo<InstrItinClass itin>
1522 : PseudoNLdSt<(outs GPR:$wb),
1523 (ins addrmode6:$addr, QPR:$src), itin,
1524 "$addr.addr = $wb">;
1525class VSTQWBregisterPseudo<InstrItinClass itin>
1526 : PseudoNLdSt<(outs GPR:$wb),
1527 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1528 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001529class VSTQQPseudo<InstrItinClass itin>
1530 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1531class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001532 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001533 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001534 "$addr.addr = $wb">;
Jim Grosbach6d567302012-01-20 19:16:00 +00001535class VSTQQWBfixedPseudo<InstrItinClass itin>
1536 : PseudoNLdSt<(outs GPR:$wb),
1537 (ins addrmode6:$addr, QQPR:$src), itin,
1538 "$addr.addr = $wb">;
1539class VSTQQWBregisterPseudo<InstrItinClass itin>
1540 : PseudoNLdSt<(outs GPR:$wb),
1541 (ins addrmode6:$addr, rGPR:$offset, QQPR:$src), itin,
1542 "$addr.addr = $wb">;
1543
Bob Wilson7de68142011-02-07 17:43:15 +00001544class VSTQQQQPseudo<InstrItinClass itin>
1545 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001546class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001547 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001548 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001549 "$addr.addr = $wb">;
1550
Bob Wilson11d98992010-03-23 06:20:33 +00001551// VST1 : Vector Store (multiple single elements)
1552class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001553 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1554 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001555 let Rm = 0b1111;
1556 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001557 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001558}
Bob Wilson11d98992010-03-23 06:20:33 +00001559class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001560 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1561 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001562 let Rm = 0b1111;
1563 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001564 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001565}
Bob Wilson11d98992010-03-23 06:20:33 +00001566
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001567def VST1d8 : VST1D<{0,0,0,?}, "8">;
1568def VST1d16 : VST1D<{0,1,0,?}, "16">;
1569def VST1d32 : VST1D<{1,0,0,?}, "32">;
1570def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001571
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001572def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1573def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1574def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1575def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001576
Evan Cheng60ff8792010-10-11 22:03:18 +00001577def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1578def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1579def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1580def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001581
Bob Wilson25eb5012010-03-20 20:54:36 +00001582// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001583multiclass VST1DWB<bits<4> op7_4, string Dt> {
1584 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1585 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1586 "vst1", Dt, "$Vd, $Rn!",
1587 "$Rn.addr = $wb", []> {
1588 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1589 let Inst{4} = Rn{4};
1590 let DecoderMethod = "DecodeVSTInstruction";
1591 let AsmMatchConverter = "cvtVSTwbFixed";
1592 }
1593 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1594 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1595 IIC_VLD1u,
1596 "vst1", Dt, "$Vd, $Rn, $Rm",
1597 "$Rn.addr = $wb", []> {
1598 let Inst{4} = Rn{4};
1599 let DecoderMethod = "DecodeVSTInstruction";
1600 let AsmMatchConverter = "cvtVSTwbRegister";
1601 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001602}
Jim Grosbach4334e032011-10-31 21:50:31 +00001603multiclass VST1QWB<bits<4> op7_4, string Dt> {
1604 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1605 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1606 "vst1", Dt, "$Vd, $Rn!",
1607 "$Rn.addr = $wb", []> {
1608 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1609 let Inst{5-4} = Rn{5-4};
1610 let DecoderMethod = "DecodeVSTInstruction";
1611 let AsmMatchConverter = "cvtVSTwbFixed";
1612 }
1613 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1614 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1615 IIC_VLD1x2u,
1616 "vst1", Dt, "$Vd, $Rn, $Rm",
1617 "$Rn.addr = $wb", []> {
1618 let Inst{5-4} = Rn{5-4};
1619 let DecoderMethod = "DecodeVSTInstruction";
1620 let AsmMatchConverter = "cvtVSTwbRegister";
1621 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001622}
Bob Wilson25eb5012010-03-20 20:54:36 +00001623
Jim Grosbach4334e032011-10-31 21:50:31 +00001624defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1625defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1626defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1627defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001628
Jim Grosbach4334e032011-10-31 21:50:31 +00001629defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1630defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1631defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1632defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001633
Jim Grosbach4334e032011-10-31 21:50:31 +00001634def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1635def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1636def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1637def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1638def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1639def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1640def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1641def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001642
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001643// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001644class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001645 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001646 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1647 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001648 let Rm = 0b1111;
1649 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001650 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001651}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001652multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1653 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1654 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1655 "vst1", Dt, "$Vd, $Rn!",
1656 "$Rn.addr = $wb", []> {
1657 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1658 let Inst{5-4} = Rn{5-4};
1659 let DecoderMethod = "DecodeVSTInstruction";
1660 let AsmMatchConverter = "cvtVSTwbFixed";
1661 }
1662 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1663 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1664 IIC_VLD1x3u,
1665 "vst1", Dt, "$Vd, $Rn, $Rm",
1666 "$Rn.addr = $wb", []> {
1667 let Inst{5-4} = Rn{5-4};
1668 let DecoderMethod = "DecodeVSTInstruction";
1669 let AsmMatchConverter = "cvtVSTwbRegister";
1670 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001671}
Bob Wilson052ba452010-03-22 18:22:06 +00001672
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001673def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1674def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1675def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1676def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001677
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001678defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1679defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1680defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1681defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001682
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001683def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1684def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1685def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001686
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001687// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001688class VST1D4<bits<4> op7_4, string Dt>
1689 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001690 (ins addrmode6:$Rn, VecListFourD:$Vd),
1691 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001692 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001693 let Rm = 0b1111;
1694 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001695 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001696}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001697multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1698 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1699 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1700 "vst1", Dt, "$Vd, $Rn!",
1701 "$Rn.addr = $wb", []> {
1702 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1703 let Inst{5-4} = Rn{5-4};
1704 let DecoderMethod = "DecodeVSTInstruction";
1705 let AsmMatchConverter = "cvtVSTwbFixed";
1706 }
1707 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1708 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1709 IIC_VLD1x4u,
1710 "vst1", Dt, "$Vd, $Rn, $Rm",
1711 "$Rn.addr = $wb", []> {
1712 let Inst{5-4} = Rn{5-4};
1713 let DecoderMethod = "DecodeVSTInstruction";
1714 let AsmMatchConverter = "cvtVSTwbRegister";
1715 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001716}
Bob Wilson25eb5012010-03-20 20:54:36 +00001717
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001718def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1719def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1720def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1721def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001722
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001723defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1724defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1725defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1726defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001727
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001728def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1729def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1730def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001731
Bob Wilsonb36ec862009-08-06 18:47:44 +00001732// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001733class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1734 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001735 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001736 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001737 let Rm = 0b1111;
1738 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001739 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001740}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001741
Jim Grosbach20accfc2011-12-14 20:59:15 +00001742def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VST2>;
1743def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VST2>;
1744def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001745
Jim Grosbach20accfc2011-12-14 20:59:15 +00001746def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1747def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1748def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001749
Evan Cheng60ff8792010-10-11 22:03:18 +00001750def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1751def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1752def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001753
Evan Cheng60ff8792010-10-11 22:03:18 +00001754def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1755def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1756def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001757
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001758// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001759multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1760 RegisterOperand VdTy> {
1761 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1762 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1763 "vst2", Dt, "$Vd, $Rn!",
1764 "$Rn.addr = $wb", []> {
1765 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001766 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001767 let DecoderMethod = "DecodeVSTInstruction";
1768 let AsmMatchConverter = "cvtVSTwbFixed";
1769 }
1770 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1771 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1772 "vst2", Dt, "$Vd, $Rn, $Rm",
1773 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001774 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001775 let DecoderMethod = "DecodeVSTInstruction";
1776 let AsmMatchConverter = "cvtVSTwbRegister";
1777 }
Owen Andersond2f37942010-11-02 21:16:58 +00001778}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001779multiclass VST2QWB<bits<4> op7_4, string Dt> {
1780 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1781 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1782 "vst2", Dt, "$Vd, $Rn!",
1783 "$Rn.addr = $wb", []> {
1784 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001785 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001786 let DecoderMethod = "DecodeVSTInstruction";
1787 let AsmMatchConverter = "cvtVSTwbFixed";
1788 }
1789 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1790 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1791 IIC_VLD1u,
1792 "vst2", Dt, "$Vd, $Rn, $Rm",
1793 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001794 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001795 let DecoderMethod = "DecodeVSTInstruction";
1796 let AsmMatchConverter = "cvtVSTwbRegister";
1797 }
Owen Andersond2f37942010-11-02 21:16:58 +00001798}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001799
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001800defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
1801defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
1802defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001803
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001804defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1805defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1806defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001807
Jim Grosbachf1f16c82012-01-10 21:11:12 +00001808def VST2d8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST2u>;
1809def VST2d16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST2u>;
1810def VST2d32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST2u>;
1811def VST2d8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST2u>;
1812def VST2d16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST2u>;
1813def VST2d32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001814
Jim Grosbach6d567302012-01-20 19:16:00 +00001815def VST2q8PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1816def VST2q16PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1817def VST2q32PseudoWB_fixed : VSTQQWBfixedPseudo<IIC_VST2x2u>;
1818def VST2q8PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1819def VST2q16PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
1820def VST2q32PseudoWB_register : VSTQQWBregisterPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001821
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001822// ...with double-spaced registers
Jim Grosbach20accfc2011-12-14 20:59:15 +00001823def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VST2>;
1824def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VST2>;
1825def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VST2>;
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001826defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
1827defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
1828defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001829
Bob Wilsonb36ec862009-08-06 18:47:44 +00001830// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001831class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1832 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001833 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1834 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1835 let Rm = 0b1111;
1836 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001837 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001838}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001839
Owen Andersona1a45fd2010-11-02 21:47:03 +00001840def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1841def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1842def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001843
Evan Cheng60ff8792010-10-11 22:03:18 +00001844def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1845def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1846def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001847
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001848// ...with address register writeback:
1849class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1850 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001851 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001852 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001853 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1854 "$Rn.addr = $wb", []> {
1855 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001856 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001857}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001858
Owen Andersona1a45fd2010-11-02 21:47:03 +00001859def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1860def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1861def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001862
Evan Cheng60ff8792010-10-11 22:03:18 +00001863def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1864def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1865def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001866
Bob Wilson7de68142011-02-07 17:43:15 +00001867// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001868def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1869def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1870def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1871def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1872def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1873def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001874
Evan Cheng60ff8792010-10-11 22:03:18 +00001875def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1876def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1877def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001878
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001879// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001880def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1881def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1882def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1883
Evan Cheng60ff8792010-10-11 22:03:18 +00001884def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1885def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1886def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001887
Bob Wilsonb36ec862009-08-06 18:47:44 +00001888// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001889class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1890 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001891 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1892 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001893 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001894 let Rm = 0b1111;
1895 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001896 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001897}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001898
Owen Andersona1a45fd2010-11-02 21:47:03 +00001899def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1900def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1901def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001902
Evan Cheng60ff8792010-10-11 22:03:18 +00001903def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1904def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1905def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001906
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001907// ...with address register writeback:
1908class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1909 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001910 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001911 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001912 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1913 "$Rn.addr = $wb", []> {
1914 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001915 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001916}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001917
Owen Andersona1a45fd2010-11-02 21:47:03 +00001918def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1919def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1920def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001921
Evan Cheng60ff8792010-10-11 22:03:18 +00001922def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1923def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1924def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001925
Bob Wilson7de68142011-02-07 17:43:15 +00001926// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001927def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1928def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1929def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1930def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1931def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1932def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001933
Evan Cheng60ff8792010-10-11 22:03:18 +00001934def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1935def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1936def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001937
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001938// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001939def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1940def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1941def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1942
Evan Cheng60ff8792010-10-11 22:03:18 +00001943def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1944def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1945def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001946
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001947} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1948
Bob Wilson8466fa12010-09-13 23:01:35 +00001949// Classes for VST*LN pseudo-instructions with multi-register operands.
1950// These are expanded to real instructions after register allocation.
1951class VSTQLNPseudo<InstrItinClass itin>
1952 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1953 itin, "">;
1954class VSTQLNWBPseudo<InstrItinClass itin>
1955 : PseudoNLdSt<(outs GPR:$wb),
1956 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1957 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1958class VSTQQLNPseudo<InstrItinClass itin>
1959 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1960 itin, "">;
1961class VSTQQLNWBPseudo<InstrItinClass itin>
1962 : PseudoNLdSt<(outs GPR:$wb),
1963 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1964 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1965class VSTQQQQLNPseudo<InstrItinClass itin>
1966 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1967 itin, "">;
1968class VSTQQQQLNWBPseudo<InstrItinClass itin>
1969 : PseudoNLdSt<(outs GPR:$wb),
1970 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1971 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1972
Bob Wilsonb07c1712009-10-07 21:53:04 +00001973// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001974class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1975 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001976 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001977 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001978 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1979 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001980 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001981 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001982}
Mon P Wang183c6272011-05-09 17:47:27 +00001983class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1984 PatFrag StoreOp, SDNode ExtractOp>
1985 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1986 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1987 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001988 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001989 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001990 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001991}
Bob Wilsond168cef2010-11-03 16:24:53 +00001992class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1993 : VSTQLNPseudo<IIC_VST1ln> {
1994 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1995 addrmode6:$addr)];
1996}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001997
Bob Wilsond168cef2010-11-03 16:24:53 +00001998def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1999 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00002000 let Inst{7-5} = lane{2-0};
2001}
Bob Wilsond168cef2010-11-03 16:24:53 +00002002def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
2003 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00002004 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002005 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00002006}
Mon P Wang183c6272011-05-09 17:47:27 +00002007
2008def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00002009 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002010 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00002011}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002012
Bob Wilsond168cef2010-11-03 16:24:53 +00002013def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
2014def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
2015def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002016
Bob Wilson746fa172010-12-10 22:13:32 +00002017def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
2018 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
2019def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
2020 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
2021
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002022// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00002023class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
2024 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00002025 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002026 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00002027 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002028 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00002029 "$Rn.addr = $wb",
2030 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00002031 addrmode6:$Rn, am6offset:$Rm))]> {
2032 let DecoderMethod = "DecodeVST1LN";
2033}
Bob Wilsonda525062011-02-25 06:42:42 +00002034class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
2035 : VSTQLNWBPseudo<IIC_VST1lnu> {
2036 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
2037 addrmode6:$addr, am6offset:$offset))];
2038}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002039
Bob Wilsonda525062011-02-25 06:42:42 +00002040def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
2041 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00002042 let Inst{7-5} = lane{2-0};
2043}
Bob Wilsonda525062011-02-25 06:42:42 +00002044def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
2045 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00002046 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002047 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00002048}
Bob Wilsonda525062011-02-25 06:42:42 +00002049def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
2050 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00002051 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002052 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00002053}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00002054
Bob Wilsonda525062011-02-25 06:42:42 +00002055def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
2056def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
2057def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
2058
2059let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00002060
Bob Wilson8a3198b2009-09-01 18:51:56 +00002061// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002062class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002063 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002064 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
2065 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002066 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002067 let Rm = 0b1111;
2068 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002069 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002070}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002071
Owen Andersonb20594f2010-11-02 22:18:18 +00002072def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
2073 let Inst{7-5} = lane{2-0};
2074}
2075def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
2076 let Inst{7-6} = lane{1-0};
2077}
2078def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
2079 let Inst{7} = lane{0};
2080}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002081
Evan Cheng60ff8792010-10-11 22:03:18 +00002082def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2083def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
2084def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002085
Bob Wilson41315282010-03-20 20:39:53 +00002086// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002087def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
2088 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002089 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002090}
2091def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
2092 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002093 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00002094}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00002095
Evan Cheng60ff8792010-10-11 22:03:18 +00002096def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
2097def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002098
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002099// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002100class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002101 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00002102 (ins addrmode6:$Rn, am6offset:$Rm,
2103 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
2104 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
2105 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002106 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002107 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002108}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002109
Owen Andersonb20594f2010-11-02 22:18:18 +00002110def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
2111 let Inst{7-5} = lane{2-0};
2112}
2113def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
2114 let Inst{7-6} = lane{1-0};
2115}
2116def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
2117 let Inst{7} = lane{0};
2118}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002119
Evan Cheng60ff8792010-10-11 22:03:18 +00002120def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2121def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
2122def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002123
Owen Andersonb20594f2010-11-02 22:18:18 +00002124def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
2125 let Inst{7-6} = lane{1-0};
2126}
2127def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
2128 let Inst{7} = lane{0};
2129}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002130
Evan Cheng60ff8792010-10-11 22:03:18 +00002131def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
2132def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002133
Bob Wilson8a3198b2009-09-01 18:51:56 +00002134// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002135class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002136 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002137 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00002138 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002139 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
2140 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002141 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002142}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002143
Owen Andersonb20594f2010-11-02 22:18:18 +00002144def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
2145 let Inst{7-5} = lane{2-0};
2146}
2147def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
2148 let Inst{7-6} = lane{1-0};
2149}
2150def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
2151 let Inst{7} = lane{0};
2152}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002153
Evan Cheng60ff8792010-10-11 22:03:18 +00002154def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2155def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
2156def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002157
Bob Wilson41315282010-03-20 20:39:53 +00002158// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002159def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
2160 let Inst{7-6} = lane{1-0};
2161}
2162def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
2163 let Inst{7} = lane{0};
2164}
Bob Wilson8cdb2692009-10-08 23:51:31 +00002165
Evan Cheng60ff8792010-10-11 22:03:18 +00002166def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
2167def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00002168
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002169// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002170class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002171 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002172 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002173 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002174 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002175 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00002176 "$Rn.addr = $wb", []> {
2177 let DecoderMethod = "DecodeVST3LN";
2178}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002179
Owen Andersonb20594f2010-11-02 22:18:18 +00002180def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
2181 let Inst{7-5} = lane{2-0};
2182}
2183def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2184 let Inst{7-6} = lane{1-0};
2185}
2186def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2187 let Inst{7} = lane{0};
2188}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002189
Evan Cheng60ff8792010-10-11 22:03:18 +00002190def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2191def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2192def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002193
Owen Andersonb20594f2010-11-02 22:18:18 +00002194def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2195 let Inst{7-6} = lane{1-0};
2196}
2197def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2198 let Inst{7} = lane{0};
2199}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002200
Evan Cheng60ff8792010-10-11 22:03:18 +00002201def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2202def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002203
Bob Wilson8a3198b2009-09-01 18:51:56 +00002204// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002205class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002206 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002207 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002208 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002209 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002210 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002211 let Rm = 0b1111;
2212 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002213 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002214}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002215
Owen Andersonb20594f2010-11-02 22:18:18 +00002216def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2217 let Inst{7-5} = lane{2-0};
2218}
2219def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2220 let Inst{7-6} = lane{1-0};
2221}
2222def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2223 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002224 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002225}
Bob Wilson56311392009-10-09 00:01:36 +00002226
Evan Cheng60ff8792010-10-11 22:03:18 +00002227def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2228def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2229def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002230
Bob Wilson41315282010-03-20 20:39:53 +00002231// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002232def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2233 let Inst{7-6} = lane{1-0};
2234}
2235def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2236 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002237 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002238}
Bob Wilson56311392009-10-09 00:01:36 +00002239
Evan Cheng60ff8792010-10-11 22:03:18 +00002240def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2241def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002242
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002243// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002244class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002245 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002246 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002247 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002248 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002249 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2250 "$Rn.addr = $wb", []> {
2251 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002252 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002253}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002254
Owen Andersonb20594f2010-11-02 22:18:18 +00002255def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2256 let Inst{7-5} = lane{2-0};
2257}
2258def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2259 let Inst{7-6} = lane{1-0};
2260}
2261def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2262 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002263 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002264}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002265
Evan Cheng60ff8792010-10-11 22:03:18 +00002266def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2267def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2268def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002269
Owen Andersonb20594f2010-11-02 22:18:18 +00002270def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2271 let Inst{7-6} = lane{1-0};
2272}
2273def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2274 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002275 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002276}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002277
Evan Cheng60ff8792010-10-11 22:03:18 +00002278def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2279def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002280
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002281} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002282
Bob Wilson205a5ca2009-07-08 18:11:30 +00002283
Bob Wilson5bafff32009-06-22 23:27:02 +00002284//===----------------------------------------------------------------------===//
2285// NEON pattern fragments
2286//===----------------------------------------------------------------------===//
2287
2288// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002289def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002290 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2291 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002292}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002293def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002294 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2295 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002296}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002297def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002298 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2299 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002300}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002301def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002302 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2303 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002304}]>;
2305
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002306// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002307def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002308 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2309 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002310}]>;
2311
Bob Wilson5bafff32009-06-22 23:27:02 +00002312// Translate lane numbers from Q registers to D subregs.
2313def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002314 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002315}]>;
2316def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002317 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002318}]>;
2319def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002320 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002321}]>;
2322
2323//===----------------------------------------------------------------------===//
2324// Instruction Classes
2325//===----------------------------------------------------------------------===//
2326
Bob Wilson4711d5c2010-12-13 23:02:37 +00002327// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002328class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002329 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2330 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002331 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2332 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2333 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002334class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002335 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2336 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002337 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2338 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2339 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002340
Bob Wilson69bfbd62010-02-17 22:42:54 +00002341// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002342class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002343 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002344 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002345 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002346 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2347 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2348 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002349class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002350 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002351 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002352 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002353 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2354 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2355 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002356
Bob Wilson973a0742010-08-30 20:02:30 +00002357// Narrow 2-register operations.
2358class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2359 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2360 InstrItinClass itin, string OpcodeStr, string Dt,
2361 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002362 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2363 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2364 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002365
Bob Wilson5bafff32009-06-22 23:27:02 +00002366// Narrow 2-register intrinsics.
2367class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2368 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002369 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002370 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002371 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2372 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2373 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002374
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002375// Long 2-register operations (currently only used for VMOVL).
2376class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2377 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2378 InstrItinClass itin, string OpcodeStr, string Dt,
2379 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002380 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2381 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2382 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002383
Bob Wilson04063562010-12-15 22:14:12 +00002384// Long 2-register intrinsics.
2385class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2386 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2387 InstrItinClass itin, string OpcodeStr, string Dt,
2388 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2389 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2390 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2391 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2392
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002393// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002394class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002395 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002396 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002397 OpcodeStr, Dt, "$Vd, $Vm",
2398 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002399class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002400 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002401 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2402 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2403 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002404
Bob Wilson4711d5c2010-12-13 23:02:37 +00002405// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002406class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002407 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002408 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002409 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002410 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2411 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2412 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002413 let isCommutable = Commutable;
2414}
2415// Same as N3VD but no data type.
2416class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2417 InstrItinClass itin, string OpcodeStr,
2418 ValueType ResTy, ValueType OpTy,
2419 SDNode OpNode, bit Commutable>
2420 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002421 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2422 OpcodeStr, "$Vd, $Vn, $Vm", "",
2423 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002424 let isCommutable = Commutable;
2425}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002426
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002427class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002428 InstrItinClass itin, string OpcodeStr, string Dt,
2429 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002430 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002431 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2432 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002433 [(set (Ty DPR:$Vd),
2434 (Ty (ShOp (Ty DPR:$Vn),
2435 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002436 let isCommutable = 0;
2437}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002438class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002439 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002440 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002441 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2442 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002443 [(set (Ty DPR:$Vd),
2444 (Ty (ShOp (Ty DPR:$Vn),
2445 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002446 let isCommutable = 0;
2447}
2448
Bob Wilson5bafff32009-06-22 23:27:02 +00002449class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002450 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002451 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002452 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002453 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2454 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2455 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002456 let isCommutable = Commutable;
2457}
2458class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2459 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002460 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002461 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002462 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2463 OpcodeStr, "$Vd, $Vn, $Vm", "",
2464 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002465 let isCommutable = Commutable;
2466}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002467class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002468 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002469 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002470 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002471 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2472 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002473 [(set (ResTy QPR:$Vd),
2474 (ResTy (ShOp (ResTy QPR:$Vn),
2475 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002476 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002477 let isCommutable = 0;
2478}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002479class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002480 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002481 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002482 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2483 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002484 [(set (ResTy QPR:$Vd),
2485 (ResTy (ShOp (ResTy QPR:$Vn),
2486 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002487 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002488 let isCommutable = 0;
2489}
Bob Wilson5bafff32009-06-22 23:27:02 +00002490
2491// Basic 3-register intrinsics, both double- and quad-register.
2492class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002493 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002494 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002495 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002496 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2497 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2498 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002499 let isCommutable = Commutable;
2500}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002501class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002502 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002503 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002504 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2505 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002506 [(set (Ty DPR:$Vd),
2507 (Ty (IntOp (Ty DPR:$Vn),
2508 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002509 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002510 let isCommutable = 0;
2511}
David Goodwin658ea602009-09-25 18:38:29 +00002512class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002513 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002514 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002515 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2516 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002517 [(set (Ty DPR:$Vd),
2518 (Ty (IntOp (Ty DPR:$Vn),
2519 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002520 let isCommutable = 0;
2521}
Owen Anderson3557d002010-10-26 20:56:57 +00002522class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2523 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002524 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002525 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2526 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2527 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2528 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002529 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002530}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002531
Bob Wilson5bafff32009-06-22 23:27:02 +00002532class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002533 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002534 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002535 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002536 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2537 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2538 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002539 let isCommutable = Commutable;
2540}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002541class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002542 string OpcodeStr, string Dt,
2543 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002544 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002545 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2546 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002547 [(set (ResTy QPR:$Vd),
2548 (ResTy (IntOp (ResTy QPR:$Vn),
2549 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002550 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002551 let isCommutable = 0;
2552}
David Goodwin658ea602009-09-25 18:38:29 +00002553class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002554 string OpcodeStr, string Dt,
2555 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002556 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002557 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2558 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002559 [(set (ResTy QPR:$Vd),
2560 (ResTy (IntOp (ResTy QPR:$Vn),
2561 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002562 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002563 let isCommutable = 0;
2564}
Owen Anderson3557d002010-10-26 20:56:57 +00002565class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2566 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002567 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002568 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2569 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2570 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2571 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002572 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002573}
Bob Wilson5bafff32009-06-22 23:27:02 +00002574
Bob Wilson4711d5c2010-12-13 23:02:37 +00002575// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002576class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002577 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002578 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002579 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002580 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2581 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2582 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2583 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2584
David Goodwin658ea602009-09-25 18:38:29 +00002585class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002586 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002587 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002588 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002589 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002590 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002591 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002592 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002593 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002594 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002595 (Ty (MulOp DPR:$Vn,
2596 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002597 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002598class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002599 string OpcodeStr, string Dt,
2600 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002601 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002602 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002603 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002604 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002605 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002606 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002607 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002608 (Ty (MulOp DPR:$Vn,
2609 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002610 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002611
Bob Wilson5bafff32009-06-22 23:27:02 +00002612class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002613 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002614 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002615 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002616 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2617 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2618 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2619 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002620class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002621 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002622 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002623 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002624 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002625 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002626 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002627 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002628 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002629 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002630 (ResTy (MulOp QPR:$Vn,
2631 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002632 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002633class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002634 string OpcodeStr, string Dt,
2635 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002636 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002637 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002638 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002639 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002640 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002641 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002642 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002643 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002644 (ResTy (MulOp QPR:$Vn,
2645 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002646 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002647
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002648// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2649class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2650 InstrItinClass itin, string OpcodeStr, string Dt,
2651 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2652 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002653 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2654 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2655 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2656 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002657class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2658 InstrItinClass itin, string OpcodeStr, string Dt,
2659 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2660 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002661 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2662 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2663 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2664 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002665
Bob Wilson5bafff32009-06-22 23:27:02 +00002666// Neon 3-argument intrinsics, both double- and quad-register.
2667// The destination register is also used as the first source operand register.
2668class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002669 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002670 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002671 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002672 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2673 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2674 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2675 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002676class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002677 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002678 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002679 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002680 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2681 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2682 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2683 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002684
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002685// Long Multiply-Add/Sub operations.
2686class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2687 InstrItinClass itin, string OpcodeStr, string Dt,
2688 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2689 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002690 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2691 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2692 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2693 (TyQ (MulOp (TyD DPR:$Vn),
2694 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002695class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2696 InstrItinClass itin, string OpcodeStr, string Dt,
2697 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002698 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002699 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002700 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002701 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002702 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002703 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002704 (TyQ (MulOp (TyD DPR:$Vn),
2705 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002706 imm:$lane))))))]>;
2707class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2708 InstrItinClass itin, string OpcodeStr, string Dt,
2709 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002710 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002711 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002712 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002713 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002714 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002715 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002716 (TyQ (MulOp (TyD DPR:$Vn),
2717 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002718 imm:$lane))))))]>;
2719
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002720// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2721class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2722 InstrItinClass itin, string OpcodeStr, string Dt,
2723 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2724 SDNode OpNode>
2725 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002726 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2727 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2728 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2729 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2730 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002731
Bob Wilson5bafff32009-06-22 23:27:02 +00002732// Neon Long 3-argument intrinsic. The destination register is
2733// a quad-register and is also used as the first source operand register.
2734class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002735 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002736 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002737 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002738 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2739 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2740 [(set QPR:$Vd,
2741 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002742class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002743 string OpcodeStr, string Dt,
2744 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002745 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002746 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002747 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002748 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002749 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002750 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002751 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002752 (OpTy DPR:$Vn),
2753 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002754 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002755class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2756 InstrItinClass itin, string OpcodeStr, string Dt,
2757 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002758 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002759 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002760 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002761 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002762 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002763 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002764 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002765 (OpTy DPR:$Vn),
2766 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002767 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002768
Bob Wilson5bafff32009-06-22 23:27:02 +00002769// Narrowing 3-register intrinsics.
2770class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002771 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002772 Intrinsic IntOp, bit Commutable>
2773 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002774 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2775 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2776 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002777 let isCommutable = Commutable;
2778}
2779
Bob Wilson04d6c282010-08-29 05:57:34 +00002780// Long 3-register operations.
2781class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2782 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002783 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2784 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002785 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2786 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2787 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002788 let isCommutable = Commutable;
2789}
2790class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2791 InstrItinClass itin, string OpcodeStr, string Dt,
2792 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002793 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002794 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2795 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002796 [(set QPR:$Vd,
2797 (TyQ (OpNode (TyD DPR:$Vn),
2798 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002799class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2800 InstrItinClass itin, string OpcodeStr, string Dt,
2801 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002802 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002803 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2804 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002805 [(set QPR:$Vd,
2806 (TyQ (OpNode (TyD DPR:$Vn),
2807 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002808
2809// Long 3-register operations with explicitly extended operands.
2810class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2811 InstrItinClass itin, string OpcodeStr, string Dt,
2812 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2813 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002814 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002815 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2816 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2817 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2818 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002819 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002820}
2821
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002822// Long 3-register intrinsics with explicit extend (VABDL).
2823class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2824 InstrItinClass itin, string OpcodeStr, string Dt,
2825 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2826 bit Commutable>
2827 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002828 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2829 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2830 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2831 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002832 let isCommutable = Commutable;
2833}
2834
Bob Wilson5bafff32009-06-22 23:27:02 +00002835// Long 3-register intrinsics.
2836class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002837 InstrItinClass itin, string OpcodeStr, string Dt,
2838 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002839 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002840 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2841 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2842 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002843 let isCommutable = Commutable;
2844}
David Goodwin658ea602009-09-25 18:38:29 +00002845class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002846 string OpcodeStr, string Dt,
2847 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002848 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002849 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2850 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002851 [(set (ResTy QPR:$Vd),
2852 (ResTy (IntOp (OpTy DPR:$Vn),
2853 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002854 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002855class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2856 InstrItinClass itin, string OpcodeStr, string Dt,
2857 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002858 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002859 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2860 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002861 [(set (ResTy QPR:$Vd),
2862 (ResTy (IntOp (OpTy DPR:$Vn),
2863 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002864 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002865
Bob Wilson04d6c282010-08-29 05:57:34 +00002866// Wide 3-register operations.
2867class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2868 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2869 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002870 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002871 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2872 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2873 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2874 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002875 let isCommutable = Commutable;
2876}
2877
2878// Pairwise long 2-register intrinsics, both double- and quad-register.
2879class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002880 bits<2> op17_16, bits<5> op11_7, bit op4,
2881 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002883 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2884 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2885 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002886class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002887 bits<2> op17_16, bits<5> op11_7, bit op4,
2888 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002889 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002890 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2891 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2892 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002893
2894// Pairwise long 2-register accumulate intrinsics,
2895// both double- and quad-register.
2896// The destination register is also used as the first source operand register.
2897class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002898 bits<2> op17_16, bits<5> op11_7, bit op4,
2899 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002900 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2901 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002902 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2903 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2904 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002905class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002906 bits<2> op17_16, bits<5> op11_7, bit op4,
2907 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002908 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2909 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002910 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2911 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2912 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002913
2914// Shift by immediate,
2915// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002916class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002917 Format f, InstrItinClass itin, Operand ImmTy,
2918 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002919 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002920 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002921 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2922 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002923class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002924 Format f, InstrItinClass itin, Operand ImmTy,
2925 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002926 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002927 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002928 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2929 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002930
Johnny Chen6c8648b2010-03-17 23:26:50 +00002931// Long shift by immediate.
2932class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2933 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002934 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002935 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002936 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002937 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2938 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002939 (i32 imm:$SIMM))))]>;
2940
Bob Wilson5bafff32009-06-22 23:27:02 +00002941// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002942class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002943 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002944 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002945 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002946 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002947 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2948 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002949 (i32 imm:$SIMM))))]>;
2950
2951// Shift right by immediate and accumulate,
2952// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002953class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002954 Operand ImmTy, string OpcodeStr, string Dt,
2955 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002956 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002957 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002958 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2959 [(set DPR:$Vd, (Ty (add DPR:$src1,
2960 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002961class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002962 Operand ImmTy, string OpcodeStr, string Dt,
2963 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002964 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002965 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002966 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2967 [(set QPR:$Vd, (Ty (add QPR:$src1,
2968 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002969
2970// Shift by immediate and insert,
2971// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002972class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002973 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2974 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002975 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002976 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002977 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2978 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002979class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002980 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2981 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002982 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002983 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002984 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2985 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986
2987// Convert, with fractional bits immediate,
2988// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002989class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002990 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002991 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002992 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002993 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2994 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2995 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002996class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002997 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002998 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002999 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00003000 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
3001 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
3002 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003003
3004//===----------------------------------------------------------------------===//
3005// Multiclasses
3006//===----------------------------------------------------------------------===//
3007
Bob Wilson916ac5b2009-10-03 04:44:16 +00003008// Abbreviations used in multiclass suffixes:
3009// Q = quarter int (8 bit) elements
3010// H = half int (16 bit) elements
3011// S = single int (32 bit) elements
3012// D = double int (64 bit) elements
3013
Bob Wilson094dd802010-12-18 00:42:58 +00003014// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003015
Bob Wilson094dd802010-12-18 00:42:58 +00003016// Neon 2-register comparisons.
3017// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00003018multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3019 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00003020 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003021 // 64-bit vector types.
3022 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003023 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003024 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003025 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003026 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003027 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003028 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003029 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003030 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003031 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003032 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003033 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003034 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003035 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003036 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003037 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003038 let Inst{10} = 1; // overwrite F = 1
3039 }
3040
3041 // 128-bit vector types.
3042 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003043 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003044 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003045 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003046 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003047 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003048 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003049 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003050 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003051 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003052 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00003053 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003054 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00003055 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00003056 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00003057 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003058 let Inst{10} = 1; // overwrite F = 1
3059 }
3060}
3061
Bob Wilson094dd802010-12-18 00:42:58 +00003062
3063// Neon 2-register vector intrinsics,
3064// element sizes of 8, 16 and 32 bits:
3065multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3066 bits<5> op11_7, bit op4,
3067 InstrItinClass itinD, InstrItinClass itinQ,
3068 string OpcodeStr, string Dt, Intrinsic IntOp> {
3069 // 64-bit vector types.
3070 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3071 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
3072 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3073 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
3074 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3075 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
3076
3077 // 128-bit vector types.
3078 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
3079 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
3080 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
3081 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
3082 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
3083 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
3084}
3085
3086
3087// Neon Narrowing 2-register vector operations,
3088// source operand element sizes of 16, 32 and 64 bits:
3089multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3090 bits<5> op11_7, bit op6, bit op4,
3091 InstrItinClass itin, string OpcodeStr, string Dt,
3092 SDNode OpNode> {
3093 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3094 itin, OpcodeStr, !strconcat(Dt, "16"),
3095 v8i8, v8i16, OpNode>;
3096 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3097 itin, OpcodeStr, !strconcat(Dt, "32"),
3098 v4i16, v4i32, OpNode>;
3099 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3100 itin, OpcodeStr, !strconcat(Dt, "64"),
3101 v2i32, v2i64, OpNode>;
3102}
3103
3104// Neon Narrowing 2-register vector intrinsics,
3105// source operand element sizes of 16, 32 and 64 bits:
3106multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3107 bits<5> op11_7, bit op6, bit op4,
3108 InstrItinClass itin, string OpcodeStr, string Dt,
3109 Intrinsic IntOp> {
3110 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
3111 itin, OpcodeStr, !strconcat(Dt, "16"),
3112 v8i8, v8i16, IntOp>;
3113 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
3114 itin, OpcodeStr, !strconcat(Dt, "32"),
3115 v4i16, v4i32, IntOp>;
3116 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
3117 itin, OpcodeStr, !strconcat(Dt, "64"),
3118 v2i32, v2i64, IntOp>;
3119}
3120
3121
3122// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
3123// source operand element sizes of 16, 32 and 64 bits:
3124multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
3125 string OpcodeStr, string Dt, SDNode OpNode> {
3126 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3127 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
3128 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3129 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3130 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
3131 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3132}
3133
3134
Bob Wilson5bafff32009-06-22 23:27:02 +00003135// Neon 3-register vector operations.
3136
3137// First with only element sizes of 8, 16 and 32 bits:
3138multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003139 InstrItinClass itinD16, InstrItinClass itinD32,
3140 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003141 string OpcodeStr, string Dt,
3142 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003143 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003144 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003145 OpcodeStr, !strconcat(Dt, "8"),
3146 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003147 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003148 OpcodeStr, !strconcat(Dt, "16"),
3149 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003150 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003151 OpcodeStr, !strconcat(Dt, "32"),
3152 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003153
3154 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00003155 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003156 OpcodeStr, !strconcat(Dt, "8"),
3157 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003158 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003159 OpcodeStr, !strconcat(Dt, "16"),
3160 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003161 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003162 OpcodeStr, !strconcat(Dt, "32"),
3163 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003164}
3165
Jim Grosbach45755a72011-12-05 20:09:44 +00003166multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00003167 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
3168 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003169 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00003170 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00003171 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003172}
3173
Bob Wilson5bafff32009-06-22 23:27:02 +00003174// ....then also with element size 64 bits:
3175multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00003176 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003177 string OpcodeStr, string Dt,
3178 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00003179 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003180 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00003181 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00003182 OpcodeStr, !strconcat(Dt, "64"),
3183 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003184 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003185 OpcodeStr, !strconcat(Dt, "64"),
3186 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003187}
3188
3189
Bob Wilson5bafff32009-06-22 23:27:02 +00003190// Neon 3-register vector intrinsics.
3191
3192// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003193multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003194 InstrItinClass itinD16, InstrItinClass itinD32,
3195 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003196 string OpcodeStr, string Dt,
3197 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003198 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003199 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003200 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003201 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003202 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003203 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003204 v2i32, v2i32, IntOp, Commutable>;
3205
3206 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003207 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003208 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003209 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003210 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003211 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003212 v4i32, v4i32, IntOp, Commutable>;
3213}
Owen Anderson3557d002010-10-26 20:56:57 +00003214multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3215 InstrItinClass itinD16, InstrItinClass itinD32,
3216 InstrItinClass itinQ16, InstrItinClass itinQ32,
3217 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003218 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003219 // 64-bit vector types.
3220 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3221 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003222 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003223 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3224 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003225 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003226
3227 // 128-bit vector types.
3228 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3229 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003230 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003231 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3232 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003233 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003234}
Bob Wilson5bafff32009-06-22 23:27:02 +00003235
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003236multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003237 InstrItinClass itinD16, InstrItinClass itinD32,
3238 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003239 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003240 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003241 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003242 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003243 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003244 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003245 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003246 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003247 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003248}
3249
Bob Wilson5bafff32009-06-22 23:27:02 +00003250// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003251multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003252 InstrItinClass itinD16, InstrItinClass itinD32,
3253 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003254 string OpcodeStr, string Dt,
3255 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003256 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003257 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003258 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003259 OpcodeStr, !strconcat(Dt, "8"),
3260 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003261 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003262 OpcodeStr, !strconcat(Dt, "8"),
3263 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003264}
Owen Anderson3557d002010-10-26 20:56:57 +00003265multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3266 InstrItinClass itinD16, InstrItinClass itinD32,
3267 InstrItinClass itinQ16, InstrItinClass itinQ32,
3268 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003269 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003270 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003271 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003272 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3273 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003274 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003275 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3276 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003277 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003278}
3279
Bob Wilson5bafff32009-06-22 23:27:02 +00003280
3281// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003282multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003283 InstrItinClass itinD16, InstrItinClass itinD32,
3284 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003285 string OpcodeStr, string Dt,
3286 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003287 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003288 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003289 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003290 OpcodeStr, !strconcat(Dt, "64"),
3291 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003292 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003293 OpcodeStr, !strconcat(Dt, "64"),
3294 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003295}
Owen Anderson3557d002010-10-26 20:56:57 +00003296multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3297 InstrItinClass itinD16, InstrItinClass itinD32,
3298 InstrItinClass itinQ16, InstrItinClass itinQ32,
3299 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003300 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003301 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003302 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003303 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3304 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003305 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003306 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3307 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003308 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003309}
Bob Wilson5bafff32009-06-22 23:27:02 +00003310
Bob Wilson5bafff32009-06-22 23:27:02 +00003311// Neon Narrowing 3-register vector intrinsics,
3312// source operand element sizes of 16, 32 and 64 bits:
3313multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003314 string OpcodeStr, string Dt,
3315 Intrinsic IntOp, bit Commutable = 0> {
3316 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3317 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003318 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003319 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3320 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003321 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003322 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3323 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003324 v2i32, v2i64, IntOp, Commutable>;
3325}
3326
3327
Bob Wilson04d6c282010-08-29 05:57:34 +00003328// Neon Long 3-register vector operations.
3329
3330multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3331 InstrItinClass itin16, InstrItinClass itin32,
3332 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003333 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003334 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3335 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003336 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003337 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003338 OpcodeStr, !strconcat(Dt, "16"),
3339 v4i32, v4i16, OpNode, Commutable>;
3340 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3341 OpcodeStr, !strconcat(Dt, "32"),
3342 v2i64, v2i32, OpNode, Commutable>;
3343}
3344
3345multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3346 InstrItinClass itin, string OpcodeStr, string Dt,
3347 SDNode OpNode> {
3348 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3349 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3350 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3351 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3352}
3353
3354multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3355 InstrItinClass itin16, InstrItinClass itin32,
3356 string OpcodeStr, string Dt,
3357 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3358 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3359 OpcodeStr, !strconcat(Dt, "8"),
3360 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003361 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003362 OpcodeStr, !strconcat(Dt, "16"),
3363 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3364 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3365 OpcodeStr, !strconcat(Dt, "32"),
3366 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003367}
3368
Bob Wilson5bafff32009-06-22 23:27:02 +00003369// Neon Long 3-register vector intrinsics.
3370
3371// First with only element sizes of 16 and 32 bits:
3372multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003373 InstrItinClass itin16, InstrItinClass itin32,
3374 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003375 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003376 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003377 OpcodeStr, !strconcat(Dt, "16"),
3378 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003379 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003380 OpcodeStr, !strconcat(Dt, "32"),
3381 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003382}
3383
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003384multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003385 InstrItinClass itin, string OpcodeStr, string Dt,
3386 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003387 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003388 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003389 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003390 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003391}
3392
Bob Wilson5bafff32009-06-22 23:27:02 +00003393// ....then also with element size of 8 bits:
3394multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003395 InstrItinClass itin16, InstrItinClass itin32,
3396 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003397 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003398 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003399 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003400 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003401 OpcodeStr, !strconcat(Dt, "8"),
3402 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003403}
3404
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003405// ....with explicit extend (VABDL).
3406multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3407 InstrItinClass itin, string OpcodeStr, string Dt,
3408 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3409 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3410 OpcodeStr, !strconcat(Dt, "8"),
3411 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003412 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003413 OpcodeStr, !strconcat(Dt, "16"),
3414 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3415 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3416 OpcodeStr, !strconcat(Dt, "32"),
3417 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3418}
3419
Bob Wilson5bafff32009-06-22 23:27:02 +00003420
3421// Neon Wide 3-register vector intrinsics,
3422// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003423multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3424 string OpcodeStr, string Dt,
3425 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3426 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3427 OpcodeStr, !strconcat(Dt, "8"),
3428 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3429 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3430 OpcodeStr, !strconcat(Dt, "16"),
3431 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3432 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3433 OpcodeStr, !strconcat(Dt, "32"),
3434 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003435}
3436
3437
3438// Neon Multiply-Op vector operations,
3439// element sizes of 8, 16 and 32 bits:
3440multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003441 InstrItinClass itinD16, InstrItinClass itinD32,
3442 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003443 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003444 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003445 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003446 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003447 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003448 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003449 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003450 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003451
3452 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003453 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003454 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003455 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003456 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003457 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003458 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003459}
3460
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003461multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003462 InstrItinClass itinD16, InstrItinClass itinD32,
3463 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003464 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003465 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003466 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003467 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003468 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003469 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003470 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3471 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003472 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003473 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3474 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003475}
Bob Wilson5bafff32009-06-22 23:27:02 +00003476
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003477// Neon Intrinsic-Op vector operations,
3478// element sizes of 8, 16 and 32 bits:
3479multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3480 InstrItinClass itinD, InstrItinClass itinQ,
3481 string OpcodeStr, string Dt, Intrinsic IntOp,
3482 SDNode OpNode> {
3483 // 64-bit vector types.
3484 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3485 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3486 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3487 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3488 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3489 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3490
3491 // 128-bit vector types.
3492 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3493 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3494 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3495 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3496 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3497 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3498}
3499
Bob Wilson5bafff32009-06-22 23:27:02 +00003500// Neon 3-argument intrinsics,
3501// element sizes of 8, 16 and 32 bits:
3502multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003503 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003504 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003505 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003506 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003507 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003508 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003509 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003510 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003511 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003512
3513 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003514 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003515 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003516 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003517 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003518 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003519 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003520}
3521
3522
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003523// Neon Long Multiply-Op vector operations,
3524// element sizes of 8, 16 and 32 bits:
3525multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3526 InstrItinClass itin16, InstrItinClass itin32,
3527 string OpcodeStr, string Dt, SDNode MulOp,
3528 SDNode OpNode> {
3529 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3530 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3531 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3532 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3533 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3534 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3535}
3536
3537multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3538 string Dt, SDNode MulOp, SDNode OpNode> {
3539 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3540 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3541 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3542 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3543}
3544
3545
Bob Wilson5bafff32009-06-22 23:27:02 +00003546// Neon Long 3-argument intrinsics.
3547
3548// First with only element sizes of 16 and 32 bits:
3549multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003550 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003551 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003552 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003553 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003554 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003555 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003556}
3557
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003558multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003559 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003560 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003561 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003562 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003563 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003564}
3565
Bob Wilson5bafff32009-06-22 23:27:02 +00003566// ....then also with element size of 8 bits:
3567multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003568 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003569 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003570 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3571 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003572 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003573}
3574
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003575// ....with explicit extend (VABAL).
3576multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3577 InstrItinClass itin, string OpcodeStr, string Dt,
3578 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3579 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3580 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3581 IntOp, ExtOp, OpNode>;
3582 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3583 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3584 IntOp, ExtOp, OpNode>;
3585 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3586 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3587 IntOp, ExtOp, OpNode>;
3588}
3589
Bob Wilson5bafff32009-06-22 23:27:02 +00003590
Bob Wilson5bafff32009-06-22 23:27:02 +00003591// Neon Pairwise long 2-register intrinsics,
3592// element sizes of 8, 16 and 32 bits:
3593multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3594 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003595 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003596 // 64-bit vector types.
3597 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003598 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003599 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003600 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003601 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003602 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003603
3604 // 128-bit vector types.
3605 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003606 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003607 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003608 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003609 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003610 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003611}
3612
3613
3614// Neon Pairwise long 2-register accumulate intrinsics,
3615// element sizes of 8, 16 and 32 bits:
3616multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3617 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003618 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003619 // 64-bit vector types.
3620 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003621 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003622 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003623 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003624 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003625 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003626
3627 // 128-bit vector types.
3628 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003629 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003630 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003631 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003632 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003633 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003634}
3635
3636
3637// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003638// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003639// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003640multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3641 InstrItinClass itin, string OpcodeStr, string Dt,
3642 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003643 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003644 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003645 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003646 let Inst{21-19} = 0b001; // imm6 = 001xxx
3647 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003648 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003649 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003650 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3651 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003652 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003653 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003654 let Inst{21} = 0b1; // imm6 = 1xxxxx
3655 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003656 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003657 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003658 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003659
3660 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003661 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003662 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003663 let Inst{21-19} = 0b001; // imm6 = 001xxx
3664 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003665 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003666 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003667 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3668 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003669 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003670 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003671 let Inst{21} = 0b1; // imm6 = 1xxxxx
3672 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003673 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3674 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3675 // imm6 = xxxxxx
3676}
3677multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3678 InstrItinClass itin, string OpcodeStr, string Dt,
3679 SDNode OpNode> {
3680 // 64-bit vector types.
3681 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3682 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3683 let Inst{21-19} = 0b001; // imm6 = 001xxx
3684 }
3685 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3686 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3687 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3688 }
3689 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3690 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3691 let Inst{21} = 0b1; // imm6 = 1xxxxx
3692 }
3693 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3694 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3695 // imm6 = xxxxxx
3696
3697 // 128-bit vector types.
3698 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3699 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3700 let Inst{21-19} = 0b001; // imm6 = 001xxx
3701 }
3702 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3703 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3704 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3705 }
3706 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3707 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3708 let Inst{21} = 0b1; // imm6 = 1xxxxx
3709 }
3710 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003711 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003712 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003713}
3714
Bob Wilson5bafff32009-06-22 23:27:02 +00003715// Neon Shift-Accumulate vector operations,
3716// element sizes of 8, 16, 32 and 64 bits:
3717multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003718 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003719 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003720 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003721 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003722 let Inst{21-19} = 0b001; // imm6 = 001xxx
3723 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003724 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003725 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003726 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3727 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003728 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003729 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003730 let Inst{21} = 0b1; // imm6 = 1xxxxx
3731 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003732 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003733 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003734 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003735
3736 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003737 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003738 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003739 let Inst{21-19} = 0b001; // imm6 = 001xxx
3740 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003741 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003742 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003743 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3744 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003745 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003746 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003747 let Inst{21} = 0b1; // imm6 = 1xxxxx
3748 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003749 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003750 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003751 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003752}
3753
Bob Wilson5bafff32009-06-22 23:27:02 +00003754// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003755// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003756// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003757multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3758 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003759 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003760 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3761 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003762 let Inst{21-19} = 0b001; // imm6 = 001xxx
3763 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003764 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3765 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003766 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3767 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003768 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3769 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003770 let Inst{21} = 0b1; // imm6 = 1xxxxx
3771 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003772 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3773 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003774 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003775
3776 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003777 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3778 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003779 let Inst{21-19} = 0b001; // imm6 = 001xxx
3780 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003781 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3782 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003783 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3784 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003785 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3786 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003787 let Inst{21} = 0b1; // imm6 = 1xxxxx
3788 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003789 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3790 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3791 // imm6 = xxxxxx
3792}
3793multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3794 string OpcodeStr> {
3795 // 64-bit vector types.
3796 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3797 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3798 let Inst{21-19} = 0b001; // imm6 = 001xxx
3799 }
3800 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3801 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3802 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3803 }
3804 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3805 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3806 let Inst{21} = 0b1; // imm6 = 1xxxxx
3807 }
3808 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3809 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3810 // imm6 = xxxxxx
3811
3812 // 128-bit vector types.
3813 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3814 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3815 let Inst{21-19} = 0b001; // imm6 = 001xxx
3816 }
3817 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3818 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3819 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3820 }
3821 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3822 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3823 let Inst{21} = 0b1; // imm6 = 1xxxxx
3824 }
3825 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3826 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003827 // imm6 = xxxxxx
3828}
3829
3830// Neon Shift Long operations,
3831// element sizes of 8, 16, 32 bits:
3832multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003833 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003834 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003835 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003836 let Inst{21-19} = 0b001; // imm6 = 001xxx
3837 }
3838 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003839 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003840 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3841 }
3842 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003843 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003844 let Inst{21} = 0b1; // imm6 = 1xxxxx
3845 }
3846}
3847
3848// Neon Shift Narrow operations,
3849// element sizes of 16, 32, 64 bits:
3850multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003851 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003852 SDNode OpNode> {
3853 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003854 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003855 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003856 let Inst{21-19} = 0b001; // imm6 = 001xxx
3857 }
3858 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003859 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003860 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003861 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3862 }
3863 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003864 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003865 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003866 let Inst{21} = 0b1; // imm6 = 1xxxxx
3867 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003868}
3869
3870//===----------------------------------------------------------------------===//
3871// Instruction Definitions.
3872//===----------------------------------------------------------------------===//
3873
3874// Vector Add Operations.
3875
3876// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003877defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003878 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003879def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003880 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003881def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003882 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003883// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003884defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3885 "vaddl", "s", add, sext, 1>;
3886defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3887 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003888// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003889defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3890defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003891// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003892defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3893 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3894 "vhadd", "s", int_arm_neon_vhadds, 1>;
3895defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3896 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3897 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003898// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003899defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3900 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3901 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3902defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3903 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3904 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003905// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003906defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3907 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3908 "vqadd", "s", int_arm_neon_vqadds, 1>;
3909defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3910 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3911 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003912// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003913defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3914 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003915// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003916defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3917 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003918
3919// Vector Multiply Operations.
3920
3921// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003922defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003923 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003924def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3925 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3926def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3927 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003928def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003929 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003930def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003931 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003932defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003933def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3934def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3935 v2f32, fmul>;
3936
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003937def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3938 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3939 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3940 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003941 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003942 (SubReg_i16_lane imm:$lane)))>;
3943def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3944 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3945 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3946 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003947 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003948 (SubReg_i32_lane imm:$lane)))>;
3949def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3950 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3951 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3952 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003953 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003954 (SubReg_i32_lane imm:$lane)))>;
3955
Bob Wilson5bafff32009-06-22 23:27:02 +00003956// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003957defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003958 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003959 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003960defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3961 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003962 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003963def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003964 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3965 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003966 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3967 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003968 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003969 (SubReg_i16_lane imm:$lane)))>;
3970def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003971 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3972 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003973 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3974 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003975 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003976 (SubReg_i32_lane imm:$lane)))>;
3977
Bob Wilson5bafff32009-06-22 23:27:02 +00003978// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003979defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3980 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003981 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003982defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3983 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003984 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003985def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003986 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3987 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003988 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3989 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003990 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003991 (SubReg_i16_lane imm:$lane)))>;
3992def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003993 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3994 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003995 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3996 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003997 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003998 (SubReg_i32_lane imm:$lane)))>;
3999
Bob Wilson5bafff32009-06-22 23:27:02 +00004000// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004001defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
4002 "vmull", "s", NEONvmulls, 1>;
4003defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
4004 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004005def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00004006 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004007defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
4008defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004009
Bob Wilson5bafff32009-06-22 23:27:02 +00004010// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00004011defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
4012 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
4013defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
4014 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004015
4016// Vector Multiply-Accumulate and Multiply-Subtract Operations.
4017
4018// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00004019defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004020 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
4021def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004022 v2f32, fmul_su, fadd_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004023 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004024def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004025 v4f32, fmul_su, fadd_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004026 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
David Goodwin658ea602009-09-25 18:38:29 +00004027defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004028 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
4029def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004030 v2f32, fmul_su, fadd_mlx>,
4031 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004032def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004033 v4f32, v2f32, fmul_su, fadd_mlx>,
4034 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004035
4036def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004037 (mul (v8i16 QPR:$src2),
4038 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4039 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004040 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004041 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004042 (SubReg_i16_lane imm:$lane)))>;
4043
4044def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004045 (mul (v4i32 QPR:$src2),
4046 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4047 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004048 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004049 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004050 (SubReg_i32_lane imm:$lane)))>;
4051
Evan Cheng48575f62010-12-05 22:04:16 +00004052def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
4053 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004054 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004055 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
4056 (v4f32 QPR:$src2),
4057 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004058 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004059 (SubReg_i32_lane imm:$lane)))>,
4060 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004061
Bob Wilson5bafff32009-06-22 23:27:02 +00004062// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004063defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4064 "vmlal", "s", NEONvmulls, add>;
4065defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
4066 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004067
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004068defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
4069defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004070
Bob Wilson5bafff32009-06-22 23:27:02 +00004071// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004072defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004073 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00004074defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004075
Bob Wilson5bafff32009-06-22 23:27:02 +00004076// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00004077defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004078 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4079def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004080 v2f32, fmul_su, fsub_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004081 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004082def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004083 v4f32, fmul_su, fsub_mlx>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004084 Requires<[HasNEON, UseFPVMLx, NoNEONVFP4]>;
David Goodwin658ea602009-09-25 18:38:29 +00004085defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00004086 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
4087def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004088 v2f32, fmul_su, fsub_mlx>,
4089 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004090def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00004091 v4f32, v2f32, fmul_su, fsub_mlx>,
4092 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004093
4094def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004095 (mul (v8i16 QPR:$src2),
4096 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
4097 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004098 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004099 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004100 (SubReg_i16_lane imm:$lane)))>;
4101
4102def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004103 (mul (v4i32 QPR:$src2),
4104 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
4105 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004106 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004107 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004108 (SubReg_i32_lane imm:$lane)))>;
4109
Evan Cheng48575f62010-12-05 22:04:16 +00004110def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
4111 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004112 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
4113 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004114 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00004115 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00004116 (SubReg_i32_lane imm:$lane)))>,
4117 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004118
Bob Wilson5bafff32009-06-22 23:27:02 +00004119// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004120defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4121 "vmlsl", "s", NEONvmulls, sub>;
4122defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
4123 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004124
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004125defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
4126defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00004127
Bob Wilson5bafff32009-06-22 23:27:02 +00004128// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00004129defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00004130 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00004131defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004132
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00004133
4134// Fused Vector Multiply-Accumulate and Fused Multiply-Subtract Operations.
4135def VFMAfd : N3VDMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACD, "vfma", "f32",
4136 v2f32, fmul_su, fadd_mlx>,
4137 Requires<[HasNEONVFP4]>;
4138
4139def VFMAfq : N3VQMulOp<0, 0, 0b00, 0b1100, 1, IIC_VFMACQ, "vfma", "f32",
4140 v4f32, fmul_su, fadd_mlx>,
4141 Requires<[HasNEONVFP4]>;
4142
4143// Fused Vector Multiply Subtract (floating-point)
4144def VFMSfd : N3VDMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACD, "vfms", "f32",
4145 v2f32, fmul_su, fsub_mlx>,
4146 Requires<[HasNEONVFP4]>;
4147def VFMSfq : N3VQMulOp<0, 0, 0b10, 0b1100, 1, IIC_VFMACQ, "vfms", "f32",
4148 v4f32, fmul_su, fsub_mlx>,
4149 Requires<[HasNEONVFP4]>;
4150
Bob Wilson5bafff32009-06-22 23:27:02 +00004151// Vector Subtract Operations.
4152
4153// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00004154defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004155 "vsub", "i", sub, 0>;
4156def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004157 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004158def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00004159 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004160// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00004161defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4162 "vsubl", "s", sub, sext, 0>;
4163defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
4164 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004165// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00004166defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
4167defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004168// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004169defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004170 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004171 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004172defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004173 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004174 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004175// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004176defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004177 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004178 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004179defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004180 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00004181 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004182// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004183defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
4184 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004185// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00004186defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
4187 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004188
4189// Vector Comparisons.
4190
4191// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004192defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4193 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004194def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004195 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00004196def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004197 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004198
Johnny Chen363ac582010-02-23 01:42:58 +00004199defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00004200 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00004201
Bob Wilson5bafff32009-06-22 23:27:02 +00004202// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004203defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4204 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004205defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004206 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004207def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4208 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004209def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004210 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004211
Johnny Chen363ac582010-02-23 01:42:58 +00004212defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004213 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004214defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004215 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004216
Bob Wilson5bafff32009-06-22 23:27:02 +00004217// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004218defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4219 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4220defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4221 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004222def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004223 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004224def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004225 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004226
Johnny Chen363ac582010-02-23 01:42:58 +00004227defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004228 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004229defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004230 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004231
Bob Wilson5bafff32009-06-22 23:27:02 +00004232// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004233def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4234 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4235def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4236 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004237// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004238def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4239 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4240def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4241 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004242// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004243defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004244 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004245
4246// Vector Bitwise Operations.
4247
Bob Wilsoncba270d2010-07-13 21:16:48 +00004248def vnotd : PatFrag<(ops node:$in),
4249 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4250def vnotq : PatFrag<(ops node:$in),
4251 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004252
4253
Bob Wilson5bafff32009-06-22 23:27:02 +00004254// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004255def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4256 v2i32, v2i32, and, 1>;
4257def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4258 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004259
4260// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004261def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4262 v2i32, v2i32, xor, 1>;
4263def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4264 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004265
4266// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004267def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4268 v2i32, v2i32, or, 1>;
4269def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4270 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004271
Owen Andersond9668172010-11-03 22:44:51 +00004272def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004273 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004274 IIC_VMOVImm,
4275 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4276 [(set DPR:$Vd,
4277 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4278 let Inst{9} = SIMM{9};
4279}
4280
Owen Anderson080c0922010-11-05 19:27:46 +00004281def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004282 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004283 IIC_VMOVImm,
4284 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4285 [(set DPR:$Vd,
4286 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004287 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004288}
4289
4290def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004291 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004292 IIC_VMOVImm,
4293 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4294 [(set QPR:$Vd,
4295 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4296 let Inst{9} = SIMM{9};
4297}
4298
Owen Anderson080c0922010-11-05 19:27:46 +00004299def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004300 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004301 IIC_VMOVImm,
4302 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4303 [(set QPR:$Vd,
4304 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004305 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004306}
4307
4308
Bob Wilson5bafff32009-06-22 23:27:02 +00004309// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004310def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4311 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4312 "vbic", "$Vd, $Vn, $Vm", "",
4313 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4314 (vnotd DPR:$Vm))))]>;
4315def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4316 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4317 "vbic", "$Vd, $Vn, $Vm", "",
4318 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4319 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004320
Owen Anderson080c0922010-11-05 19:27:46 +00004321def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004322 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004323 IIC_VMOVImm,
4324 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4325 [(set DPR:$Vd,
4326 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4327 let Inst{9} = SIMM{9};
4328}
4329
4330def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004331 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004332 IIC_VMOVImm,
4333 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4334 [(set DPR:$Vd,
4335 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4336 let Inst{10-9} = SIMM{10-9};
4337}
4338
4339def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004340 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004341 IIC_VMOVImm,
4342 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4343 [(set QPR:$Vd,
4344 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4345 let Inst{9} = SIMM{9};
4346}
4347
4348def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004349 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004350 IIC_VMOVImm,
4351 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4352 [(set QPR:$Vd,
4353 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4354 let Inst{10-9} = SIMM{10-9};
4355}
4356
Bob Wilson5bafff32009-06-22 23:27:02 +00004357// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004358def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4359 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4360 "vorn", "$Vd, $Vn, $Vm", "",
4361 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4362 (vnotd DPR:$Vm))))]>;
4363def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4364 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4365 "vorn", "$Vd, $Vn, $Vm", "",
4366 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4367 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004368
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004369// VMVN : Vector Bitwise NOT (Immediate)
4370
4371let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004372
Owen Andersonca6945e2010-12-01 00:28:25 +00004373def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004374 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004375 "vmvn", "i16", "$Vd, $SIMM", "",
4376 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004377 let Inst{9} = SIMM{9};
4378}
4379
Owen Andersonca6945e2010-12-01 00:28:25 +00004380def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004381 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004382 "vmvn", "i16", "$Vd, $SIMM", "",
4383 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004384 let Inst{9} = SIMM{9};
4385}
4386
Owen Andersonca6945e2010-12-01 00:28:25 +00004387def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004388 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004389 "vmvn", "i32", "$Vd, $SIMM", "",
4390 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004391 let Inst{11-8} = SIMM{11-8};
4392}
4393
Owen Andersonca6945e2010-12-01 00:28:25 +00004394def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004395 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004396 "vmvn", "i32", "$Vd, $SIMM", "",
4397 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004398 let Inst{11-8} = SIMM{11-8};
4399}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004400}
4401
Bob Wilson5bafff32009-06-22 23:27:02 +00004402// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004403def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004404 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4405 "vmvn", "$Vd, $Vm", "",
4406 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004407def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004408 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4409 "vmvn", "$Vd, $Vm", "",
4410 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004411def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4412def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004413
4414// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004415def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4416 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004417 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004418 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004419 [(set DPR:$Vd,
4420 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004421
4422def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4423 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4424 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4425
Owen Anderson4110b432010-10-25 20:13:13 +00004426def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4427 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004428 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004429 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004430 [(set QPR:$Vd,
4431 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004432
4433def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4434 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4435 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004436
4437// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004438// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004439// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004440def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004441 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004442 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004443 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004444 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004445def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004446 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004447 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004448 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004449 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004450
Bob Wilson5bafff32009-06-22 23:27:02 +00004451// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004452// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004453// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004454def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004455 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004456 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004457 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004458 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004459def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004460 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004461 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004462 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004463 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004464
4465// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004466// for equivalent operations with different register constraints; it just
4467// inserts copies.
4468
4469// Vector Absolute Differences.
4470
4471// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004472defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004473 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004474 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004475defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004476 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004477 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004478def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004479 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004480def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004481 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004482
4483// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004484defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4485 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4486defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4487 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004488
4489// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004490defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4491 "vaba", "s", int_arm_neon_vabds, add>;
4492defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4493 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004494
4495// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004496defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4497 "vabal", "s", int_arm_neon_vabds, zext, add>;
4498defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4499 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004500
4501// Vector Maximum and Minimum.
4502
4503// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004504defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004505 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004506 "vmax", "s", int_arm_neon_vmaxs, 1>;
4507defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004508 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004509 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004510def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4511 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004512 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004513def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4514 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004515 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4516
4517// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004518defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4519 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4520 "vmin", "s", int_arm_neon_vmins, 1>;
4521defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4522 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4523 "vmin", "u", int_arm_neon_vminu, 1>;
4524def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4525 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004526 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004527def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4528 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004529 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004530
4531// Vector Pairwise Operations.
4532
4533// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004534def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4535 "vpadd", "i8",
4536 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4537def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4538 "vpadd", "i16",
4539 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4540def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4541 "vpadd", "i32",
4542 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004543def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004544 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004545 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004546
4547// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004548defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004549 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004550defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004551 int_arm_neon_vpaddlu>;
4552
4553// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004554defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004555 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004556defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004557 int_arm_neon_vpadalu>;
4558
4559// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004560def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004561 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004562def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004563 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004564def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004565 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004566def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004567 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004568def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004569 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004570def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004571 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004572def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004573 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004574
4575// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004576def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004577 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004578def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004579 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004580def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004581 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004582def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004583 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004584def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004585 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004586def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004587 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004588def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004589 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004590
4591// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4592
4593// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004594def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004595 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004596 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004597def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004598 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004599 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004600def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004601 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004602 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004603def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004604 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004605 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004606
4607// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004608def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004609 IIC_VRECSD, "vrecps", "f32",
4610 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004611def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004612 IIC_VRECSQ, "vrecps", "f32",
4613 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004614
4615// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004616def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004617 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004618 v2i32, v2i32, int_arm_neon_vrsqrte>;
4619def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004620 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004621 v4i32, v4i32, int_arm_neon_vrsqrte>;
4622def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004623 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004624 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004625def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004626 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004627 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004628
4629// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004630def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004631 IIC_VRECSD, "vrsqrts", "f32",
4632 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004633def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004634 IIC_VRECSQ, "vrsqrts", "f32",
4635 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004636
4637// Vector Shifts.
4638
4639// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004640defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004641 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004642 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004643defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004644 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004645 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004646
Bob Wilson5bafff32009-06-22 23:27:02 +00004647// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004648defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4649
Bob Wilson5bafff32009-06-22 23:27:02 +00004650// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004651defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4652defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004653
4654// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004655defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4656defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004657
4658// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004659class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004660 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004661 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004662 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004663 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004664 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004665 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004666}
Evan Chengf81bf152009-11-23 21:57:23 +00004667def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004668 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004669def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004670 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004671def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004672 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004673
4674// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004675defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004676 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004677
4678// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004679defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004680 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004681 "vrshl", "s", int_arm_neon_vrshifts>;
4682defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004683 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004684 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004685// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004686defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4687defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004688
4689// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004690defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004691 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004692
4693// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004694defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004695 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004696 "vqshl", "s", int_arm_neon_vqshifts>;
4697defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004698 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004699 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004700// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004701defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4702defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4703
Bob Wilson5bafff32009-06-22 23:27:02 +00004704// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004705defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004706
4707// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004708defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004709 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004710defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004711 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004712
4713// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004714defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004715 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004716
4717// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004718defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004719 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004720 "vqrshl", "s", int_arm_neon_vqrshifts>;
4721defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004722 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004723 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004724
4725// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004726defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004727 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004728defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004729 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004730
4731// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004732defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004733 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004734
4735// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004736defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4737defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004738// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004739defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4740defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004741
4742// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004743defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4744
Bob Wilson5bafff32009-06-22 23:27:02 +00004745// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004746defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004747
4748// Vector Absolute and Saturating Absolute.
4749
4750// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004751defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004752 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004753 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004754def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004755 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004756 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004757def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004758 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004759 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004760
4761// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004762defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004763 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004764 int_arm_neon_vqabs>;
4765
4766// Vector Negate.
4767
Bob Wilsoncba270d2010-07-13 21:16:48 +00004768def vnegd : PatFrag<(ops node:$in),
4769 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4770def vnegq : PatFrag<(ops node:$in),
4771 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004772
Evan Chengf81bf152009-11-23 21:57:23 +00004773class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004774 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4775 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4776 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004777class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004778 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4779 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4780 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004781
Chris Lattner0a00ed92010-03-28 08:39:10 +00004782// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004783def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4784def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4785def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4786def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4787def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4788def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004789
4790// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004791def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004792 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4793 "vneg", "f32", "$Vd, $Vm", "",
4794 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004795def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004796 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4797 "vneg", "f32", "$Vd, $Vm", "",
4798 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004799
Bob Wilsoncba270d2010-07-13 21:16:48 +00004800def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4801def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4802def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4803def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4804def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4805def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004806
4807// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004808defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004809 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004810 int_arm_neon_vqneg>;
4811
4812// Vector Bit Counting Operations.
4813
4814// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004815defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004816 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004817 int_arm_neon_vcls>;
4818// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004819defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004820 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004821 int_arm_neon_vclz>;
4822// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004823def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004824 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004825 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004826def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004827 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004828 v16i8, v16i8, int_arm_neon_vcnt>;
4829
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004830// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004831def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004832 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4833 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004834def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004835 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4836 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004837
Bob Wilson5bafff32009-06-22 23:27:02 +00004838// Vector Move Operations.
4839
4840// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004841def : InstAlias<"vmov${p} $Vd, $Vm",
4842 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4843def : InstAlias<"vmov${p} $Vd, $Vm",
4844 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004845
Bob Wilson5bafff32009-06-22 23:27:02 +00004846// VMOV : Vector Move (Immediate)
4847
Evan Cheng47006be2010-05-17 21:54:50 +00004848let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004849def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004850 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004851 "vmov", "i8", "$Vd, $SIMM", "",
4852 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4853def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004854 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004855 "vmov", "i8", "$Vd, $SIMM", "",
4856 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004857
Owen Andersonca6945e2010-12-01 00:28:25 +00004858def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004859 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004860 "vmov", "i16", "$Vd, $SIMM", "",
4861 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004862 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004863}
4864
Owen Andersonca6945e2010-12-01 00:28:25 +00004865def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004866 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004867 "vmov", "i16", "$Vd, $SIMM", "",
4868 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004869 let Inst{9} = SIMM{9};
4870}
Bob Wilson5bafff32009-06-22 23:27:02 +00004871
Owen Andersonca6945e2010-12-01 00:28:25 +00004872def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004873 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004874 "vmov", "i32", "$Vd, $SIMM", "",
4875 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004876 let Inst{11-8} = SIMM{11-8};
4877}
4878
Owen Andersonca6945e2010-12-01 00:28:25 +00004879def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004880 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004881 "vmov", "i32", "$Vd, $SIMM", "",
4882 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004883 let Inst{11-8} = SIMM{11-8};
4884}
Bob Wilson5bafff32009-06-22 23:27:02 +00004885
Owen Andersonca6945e2010-12-01 00:28:25 +00004886def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004887 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004888 "vmov", "i64", "$Vd, $SIMM", "",
4889 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4890def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004891 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004892 "vmov", "i64", "$Vd, $SIMM", "",
4893 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004894
4895def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4896 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4897 "vmov", "f32", "$Vd, $SIMM", "",
4898 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4899def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4900 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4901 "vmov", "f32", "$Vd, $SIMM", "",
4902 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004903} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004904
4905// VMOV : Vector Get Lane (move scalar to ARM core register)
4906
Johnny Chen131c4a52009-11-23 17:48:17 +00004907def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004908 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4909 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004910 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4911 imm:$lane))]> {
4912 let Inst{21} = lane{2};
4913 let Inst{6-5} = lane{1-0};
4914}
Johnny Chen131c4a52009-11-23 17:48:17 +00004915def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004916 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4917 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004918 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4919 imm:$lane))]> {
4920 let Inst{21} = lane{1};
4921 let Inst{6} = lane{0};
4922}
Johnny Chen131c4a52009-11-23 17:48:17 +00004923def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004924 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4925 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004926 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4927 imm:$lane))]> {
4928 let Inst{21} = lane{2};
4929 let Inst{6-5} = lane{1-0};
4930}
Johnny Chen131c4a52009-11-23 17:48:17 +00004931def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004932 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4933 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004934 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4935 imm:$lane))]> {
4936 let Inst{21} = lane{1};
4937 let Inst{6} = lane{0};
4938}
Johnny Chen131c4a52009-11-23 17:48:17 +00004939def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004940 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4941 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004942 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4943 imm:$lane))]> {
4944 let Inst{21} = lane{0};
4945}
Bob Wilson5bafff32009-06-22 23:27:02 +00004946// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4947def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4948 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004949 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004950 (SubReg_i8_lane imm:$lane))>;
4951def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4952 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004953 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004954 (SubReg_i16_lane imm:$lane))>;
4955def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4956 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004957 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004958 (SubReg_i8_lane imm:$lane))>;
4959def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4960 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004961 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004962 (SubReg_i16_lane imm:$lane))>;
4963def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4964 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004965 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004966 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004967def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004968 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004969 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004970def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004971 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004972 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004973//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004974// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004975def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004976 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004977
4978
4979// VMOV : Vector Set Lane (move ARM core register to scalar)
4980
Owen Andersond2fbdb72010-10-27 21:28:09 +00004981let Constraints = "$src1 = $V" in {
4982def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004983 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4984 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004985 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4986 GPR:$R, imm:$lane))]> {
4987 let Inst{21} = lane{2};
4988 let Inst{6-5} = lane{1-0};
4989}
4990def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004991 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4992 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004993 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4994 GPR:$R, imm:$lane))]> {
4995 let Inst{21} = lane{1};
4996 let Inst{6} = lane{0};
4997}
4998def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004999 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
5000 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00005001 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
5002 GPR:$R, imm:$lane))]> {
5003 let Inst{21} = lane{0};
5004}
Bob Wilson5bafff32009-06-22 23:27:02 +00005005}
5006def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005007 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005008 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005009 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005010 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005011 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005012def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005013 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005014 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005015 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005016 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005017 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005018def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00005019 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005020 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005021 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00005022 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005023 (DSubReg_i32_reg imm:$lane)))>;
5024
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00005025def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00005026 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
5027 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005028def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00005029 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
5030 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005031
5032//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005033// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005034def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00005035 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005036
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005037def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005038 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00005039def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005040 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005041def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005042 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00005043
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005044def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
5045 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5046def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
5047 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5048def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
5049 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
5050
5051def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
5052 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
5053 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005054 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005055def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
5056 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
5057 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005058 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005059def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
5060 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
5061 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00005062 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00005063
Bob Wilson5bafff32009-06-22 23:27:02 +00005064// VDUP : Vector Duplicate (from ARM core register to all elements)
5065
Evan Chengf81bf152009-11-23 21:57:23 +00005066class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005067 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
5068 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5069 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005070class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00005071 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
5072 IIC_VMOVIS, "vdup", Dt, "$V, $R",
5073 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005074
Evan Chengf81bf152009-11-23 21:57:23 +00005075def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
5076def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
5077def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
5078def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
5079def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
5080def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005081
Jim Grosbach958108a2011-03-11 20:44:08 +00005082def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
5083def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005084
5085// VDUP : Vector Duplicate Lane (from scalar to all elements)
5086
Johnny Chene4614f72010-03-25 17:01:27 +00005087class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005088 ValueType Ty, Operand IdxTy>
5089 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5090 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005091 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005092
Johnny Chene4614f72010-03-25 17:01:27 +00005093class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00005094 ValueType ResTy, ValueType OpTy, Operand IdxTy>
5095 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
5096 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00005097 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00005098 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005099
Bob Wilson507df402009-10-21 02:15:46 +00005100// Inst{19-16} is partially specified depending on the element size.
5101
Jim Grosbach460a9052011-10-07 23:56:00 +00005102def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
5103 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005104 let Inst{19-17} = lane{2-0};
5105}
Jim Grosbach460a9052011-10-07 23:56:00 +00005106def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
5107 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005108 let Inst{19-18} = lane{1-0};
5109}
Jim Grosbach460a9052011-10-07 23:56:00 +00005110def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
5111 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005112 let Inst{19} = lane{0};
5113}
Jim Grosbach460a9052011-10-07 23:56:00 +00005114def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
5115 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005116 let Inst{19-17} = lane{2-0};
5117}
Jim Grosbach460a9052011-10-07 23:56:00 +00005118def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
5119 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005120 let Inst{19-18} = lane{1-0};
5121}
Jim Grosbach460a9052011-10-07 23:56:00 +00005122def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
5123 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00005124 let Inst{19} = lane{0};
5125}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005126
5127def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5128 (VDUPLN32d DPR:$Vm, imm:$lane)>;
5129
5130def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
5131 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005132
Bob Wilson0ce37102009-08-14 05:08:32 +00005133def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
5134 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
5135 (DSubReg_i8_reg imm:$lane))),
5136 (SubReg_i8_lane imm:$lane)))>;
5137def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
5138 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
5139 (DSubReg_i16_reg imm:$lane))),
5140 (SubReg_i16_lane imm:$lane)))>;
5141def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
5142 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
5143 (DSubReg_i32_reg imm:$lane))),
5144 (SubReg_i32_lane imm:$lane)))>;
5145def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00005146 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00005147 (DSubReg_i32_reg imm:$lane))),
5148 (SubReg_i32_lane imm:$lane)))>;
5149
Jim Grosbach65dc3032010-10-06 21:16:16 +00005150def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005151 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00005152def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00005153 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00005154
Bob Wilson5bafff32009-06-22 23:27:02 +00005155// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00005156defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00005157 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005158// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00005159defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
5160 "vqmovn", "s", int_arm_neon_vqmovns>;
5161defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
5162 "vqmovn", "u", int_arm_neon_vqmovnu>;
5163defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
5164 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005165// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00005166defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
5167defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson1e9ccd62012-01-20 20:59:56 +00005168def : Pat<(v8i16 (anyext (v8i8 DPR:$Vm))), (VMOVLuv8i16 DPR:$Vm)>;
5169def : Pat<(v4i32 (anyext (v4i16 DPR:$Vm))), (VMOVLuv4i32 DPR:$Vm)>;
5170def : Pat<(v2i64 (anyext (v2i32 DPR:$Vm))), (VMOVLuv2i64 DPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005171
5172// Vector Conversions.
5173
Johnny Chen9e088762010-03-17 17:52:21 +00005174// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00005175def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5176 v2i32, v2f32, fp_to_sint>;
5177def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5178 v2i32, v2f32, fp_to_uint>;
5179def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5180 v2f32, v2i32, sint_to_fp>;
5181def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5182 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00005183
Johnny Chen6c8648b2010-03-17 23:26:50 +00005184def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
5185 v4i32, v4f32, fp_to_sint>;
5186def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
5187 v4i32, v4f32, fp_to_uint>;
5188def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
5189 v4f32, v4i32, sint_to_fp>;
5190def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
5191 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00005192
5193// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00005194let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005195def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005196 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005197def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005198 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005199def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005200 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005201def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005202 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005203}
Bob Wilson5bafff32009-06-22 23:27:02 +00005204
Owen Andersonb589be92011-11-15 19:55:00 +00005205let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005206def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005207 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005208def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005209 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005210def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005211 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005212def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005213 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005214}
Bob Wilson5bafff32009-06-22 23:27:02 +00005215
Bob Wilson04063562010-12-15 22:14:12 +00005216// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5217def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5218 IIC_VUNAQ, "vcvt", "f16.f32",
5219 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5220 Requires<[HasNEON, HasFP16]>;
5221def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5222 IIC_VUNAQ, "vcvt", "f32.f16",
5223 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5224 Requires<[HasNEON, HasFP16]>;
5225
Bob Wilsond8e17572009-08-12 22:31:50 +00005226// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005227
5228// VREV64 : Vector Reverse elements within 64-bit doublewords
5229
Evan Chengf81bf152009-11-23 21:57:23 +00005230class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005231 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5232 (ins DPR:$Vm), IIC_VMOVD,
5233 OpcodeStr, Dt, "$Vd, $Vm", "",
5234 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005235class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005236 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5237 (ins QPR:$Vm), IIC_VMOVQ,
5238 OpcodeStr, Dt, "$Vd, $Vm", "",
5239 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005240
Evan Chengf81bf152009-11-23 21:57:23 +00005241def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5242def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5243def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005244def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005245
Evan Chengf81bf152009-11-23 21:57:23 +00005246def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5247def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5248def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005249def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005250
5251// VREV32 : Vector Reverse elements within 32-bit words
5252
Evan Chengf81bf152009-11-23 21:57:23 +00005253class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005254 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5255 (ins DPR:$Vm), IIC_VMOVD,
5256 OpcodeStr, Dt, "$Vd, $Vm", "",
5257 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005258class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005259 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5260 (ins QPR:$Vm), IIC_VMOVQ,
5261 OpcodeStr, Dt, "$Vd, $Vm", "",
5262 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005263
Evan Chengf81bf152009-11-23 21:57:23 +00005264def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5265def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005266
Evan Chengf81bf152009-11-23 21:57:23 +00005267def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5268def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005269
5270// VREV16 : Vector Reverse elements within 16-bit halfwords
5271
Evan Chengf81bf152009-11-23 21:57:23 +00005272class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005273 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5274 (ins DPR:$Vm), IIC_VMOVD,
5275 OpcodeStr, Dt, "$Vd, $Vm", "",
5276 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005277class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005278 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5279 (ins QPR:$Vm), IIC_VMOVQ,
5280 OpcodeStr, Dt, "$Vd, $Vm", "",
5281 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005282
Evan Chengf81bf152009-11-23 21:57:23 +00005283def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5284def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005285
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005286// Other Vector Shuffles.
5287
Bob Wilson5e8b8332011-01-07 04:59:04 +00005288// Aligned extractions: really just dropping registers
5289
5290class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5291 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5292 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5293
5294def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5295
5296def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5297
5298def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5299
5300def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5301
5302def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5303
5304
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005305// VEXT : Vector Extract
5306
Jim Grosbach587f5062011-12-02 23:34:39 +00005307class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005308 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005309 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005310 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5311 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005312 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005313 bits<4> index;
5314 let Inst{11-8} = index{3-0};
5315}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005316
Jim Grosbach587f5062011-12-02 23:34:39 +00005317class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005318 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005319 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005320 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5321 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005322 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005323 bits<4> index;
5324 let Inst{11-8} = index{3-0};
5325}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005326
Jim Grosbach587f5062011-12-02 23:34:39 +00005327def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005328 let Inst{11-8} = index{3-0};
5329}
Jim Grosbach587f5062011-12-02 23:34:39 +00005330def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005331 let Inst{11-9} = index{2-0};
5332 let Inst{8} = 0b0;
5333}
Jim Grosbach587f5062011-12-02 23:34:39 +00005334def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005335 let Inst{11-10} = index{1-0};
5336 let Inst{9-8} = 0b00;
5337}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005338def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5339 (v2f32 DPR:$Vm),
5340 (i32 imm:$index))),
5341 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005342
Jim Grosbach587f5062011-12-02 23:34:39 +00005343def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005344 let Inst{11-8} = index{3-0};
5345}
Jim Grosbach587f5062011-12-02 23:34:39 +00005346def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005347 let Inst{11-9} = index{2-0};
5348 let Inst{8} = 0b0;
5349}
Jim Grosbach587f5062011-12-02 23:34:39 +00005350def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005351 let Inst{11-10} = index{1-0};
5352 let Inst{9-8} = 0b00;
5353}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005354def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005355 let Inst{11} = index{0};
5356 let Inst{10-8} = 0b000;
5357}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005358def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5359 (v4f32 QPR:$Vm),
5360 (i32 imm:$index))),
5361 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005362
Bob Wilson64efd902009-08-08 05:53:00 +00005363// VTRN : Vector Transpose
5364
Evan Chengf81bf152009-11-23 21:57:23 +00005365def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5366def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5367def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005368
Evan Chengf81bf152009-11-23 21:57:23 +00005369def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5370def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5371def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005372
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005373// VUZP : Vector Unzip (Deinterleave)
5374
Evan Chengf81bf152009-11-23 21:57:23 +00005375def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5376def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5377def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005378
Evan Chengf81bf152009-11-23 21:57:23 +00005379def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5380def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5381def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005382
5383// VZIP : Vector Zip (Interleave)
5384
Evan Chengf81bf152009-11-23 21:57:23 +00005385def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5386def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5387def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005388
Evan Chengf81bf152009-11-23 21:57:23 +00005389def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5390def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5391def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005392
Bob Wilson114a2662009-08-12 20:51:55 +00005393// Vector Table Lookup and Table Extension.
5394
5395// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005396let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005397def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005398 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005399 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5400 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5401 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005402let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005403def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005404 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005405 (ins VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5406 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005407def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005408 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005409 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5410 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005411def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005412 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005413 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005414 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005415 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005416} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005417
Bob Wilsonbd916c52010-09-13 23:55:10 +00005418def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005419 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005420def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005421 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005422def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005423 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005424
Bob Wilson114a2662009-08-12 20:51:55 +00005425// VTBX : Vector Table Extension
5426def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005427 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005428 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5429 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005430 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005431 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005432let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005433def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005434 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005435 (ins DPR:$orig, VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5436 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005437def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005438 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005439 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005440 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005441 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005442 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005443def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005444 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5445 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5446 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005447 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005448} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005449
Bob Wilsonbd916c52010-09-13 23:55:10 +00005450def VTBX2Pseudo
5451 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005452 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005453def VTBX3Pseudo
5454 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005455 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005456def VTBX4Pseudo
5457 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005458 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005459} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005460
Bob Wilson5bafff32009-06-22 23:27:02 +00005461//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005462// NEON instructions for single-precision FP math
5463//===----------------------------------------------------------------------===//
5464
Bob Wilson0e6d5402010-12-13 23:02:31 +00005465class N2VSPat<SDNode OpNode, NeonI Inst>
5466 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005467 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005468 (v2f32 (COPY_TO_REGCLASS (Inst
5469 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005470 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5471 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005472
5473class N3VSPat<SDNode OpNode, NeonI Inst>
5474 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005475 (EXTRACT_SUBREG
5476 (v2f32 (COPY_TO_REGCLASS (Inst
5477 (INSERT_SUBREG
5478 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5479 SPR:$a, ssub_0),
5480 (INSERT_SUBREG
5481 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5482 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005483
5484class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5485 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005486 (EXTRACT_SUBREG
5487 (v2f32 (COPY_TO_REGCLASS (Inst
5488 (INSERT_SUBREG
5489 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5490 SPR:$acc, ssub_0),
5491 (INSERT_SUBREG
5492 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5493 SPR:$a, ssub_0),
5494 (INSERT_SUBREG
5495 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5496 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005497
Bob Wilson4711d5c2010-12-13 23:02:37 +00005498def : N3VSPat<fadd, VADDfd>;
5499def : N3VSPat<fsub, VSUBfd>;
5500def : N3VSPat<fmul, VMULfd>;
5501def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005502 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEONVFP4]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005503def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +00005504 Requires<[HasNEON, UseNEONForFP, UseFPVMLx, NoNEONVFP4]>;
5505def : N3VSMulOpPat<fmul, fadd, VFMAfd>,
5506 Requires<[HasNEONVFP4, UseNEONForFP]>;
5507def : N3VSMulOpPat<fmul, fsub, VFMSfd>,
5508 Requires<[HasNEONVFP4, UseNEONForFP]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005509def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005510def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005511def : N3VSPat<NEONfmax, VMAXfd>;
5512def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005513def : N2VSPat<arm_ftosi, VCVTf2sd>;
5514def : N2VSPat<arm_ftoui, VCVTf2ud>;
5515def : N2VSPat<arm_sitof, VCVTs2fd>;
5516def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005517
Evan Cheng1d2426c2009-08-07 19:30:41 +00005518//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005519// Non-Instruction Patterns
5520//===----------------------------------------------------------------------===//
5521
5522// bit_convert
5523def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5524def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5525def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5526def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5527def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5528def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5529def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5530def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5531def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5532def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5533def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5534def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5535def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5536def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5537def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5538def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5539def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5540def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5541def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5542def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5543def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5544def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5545def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5546def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5547def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5548def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5549def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5550def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5551def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5552def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5553
5554def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5555def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5556def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5557def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5558def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5559def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5560def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5561def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5562def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5563def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5564def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5565def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5566def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5567def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5568def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5569def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5570def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5571def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5572def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5573def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5574def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5575def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5576def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5577def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5578def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5579def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5580def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5581def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5582def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5583def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005584
5585
5586//===----------------------------------------------------------------------===//
5587// Assembler aliases
5588//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005589
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005590def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5591 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5592def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5593 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5594
Jim Grosbachef448762011-11-14 23:11:19 +00005595
Jim Grosbachd9004412011-12-07 22:52:54 +00005596// VADD two-operand aliases.
5597def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5598 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5599def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5600 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5601def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5602 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5603def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5604 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5605
5606def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5607 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5608def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5609 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5610def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5611 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5612def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5613 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5614
5615def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5616 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5617def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5618 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5619
Jim Grosbach12031342011-12-08 20:56:26 +00005620// VSUB two-operand aliases.
5621def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5622 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5623def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5624 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5625def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5626 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5627def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5628 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5629
5630def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5631 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5632def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5633 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5634def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5635 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5636def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5637 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5638
5639def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5640 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5641def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5642 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5643
Jim Grosbach30a264e2011-12-07 23:01:10 +00005644// VADDW two-operand aliases.
5645def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5646 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5647def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5648 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5649def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5650 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5651def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5652 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5653def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5654 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5655def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5656 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5657
Jim Grosbach43329832011-12-09 21:46:04 +00005658// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00005659defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005660 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005661defm : NEONDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005662 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005663defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005664 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005665defm : NEONDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
Jim Grosbach43329832011-12-09 21:46:04 +00005666 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005667defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005668 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005669defm : NEONDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005670 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005671defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005672 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005673defm : NEONDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
Jim Grosbachef448762011-11-14 23:11:19 +00005674 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005675// ... two-operand aliases
5676def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5677 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5678def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5679 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005680def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5681 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5682def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5683 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005684def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5685 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5686def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5687 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005688def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005689 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005690def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005691 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5692
Jim Grosbach78d13e12012-01-24 17:23:29 +00005693defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005694 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005695defm : NEONDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005696 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005697defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005698 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005699defm : NEONDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005700 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005701defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005702 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00005703defm : NEONDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005704 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005705
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005706// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005707def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5708 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5709def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5710 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5711def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5712 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5713def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5714 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5715
5716def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5717 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5718def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5719 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5720def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5721 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5722def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5723 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5724
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005725def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5726 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5727def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5728 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5729
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005730def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5731 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5732 VectorIndex16:$lane, pred:$p)>;
5733def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5734 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5735 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005736
5737def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5738 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5739 VectorIndex32:$lane, pred:$p)>;
5740def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5741 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5742 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005743
5744def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5745 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5746 VectorIndex32:$lane, pred:$p)>;
5747def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5748 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5749 VectorIndex32:$lane, pred:$p)>;
5750
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005751// VQADD (register) two-operand aliases.
5752def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5753 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5754def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5755 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5756def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5757 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5758def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5759 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5760def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5761 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5762def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5763 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5764def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5765 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5766def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5767 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5768
5769def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5770 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5771def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5772 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5773def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5774 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5775def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5776 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5777def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5778 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5779def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5780 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5781def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5782 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5783def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5784 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5785
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005786// VSHL (immediate) two-operand aliases.
5787def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5788 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5789def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5790 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5791def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5792 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5793def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5794 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5795
5796def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5797 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5798def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5799 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5800def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5801 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5802def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5803 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5804
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005805// VSHL (register) two-operand aliases.
5806def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5807 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5808def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5809 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5810def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5811 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5812def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5813 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5814def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5815 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5816def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5817 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5818def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5819 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5820def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5821 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5822
5823def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5824 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5825def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5826 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5827def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5828 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5829def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5830 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5831def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5832 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5833def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5834 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5835def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5836 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5837def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5838 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5839
Jim Grosbach6b044c22011-12-08 22:06:06 +00005840// VSHL (immediate) two-operand aliases.
5841def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5842 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5843def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5844 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5845def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5846 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5847def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5848 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5849
5850def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5851 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5852def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5853 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5854def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5855 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5856def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5857 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5858
5859def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5860 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5861def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5862 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5863def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5864 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5865def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5866 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5867
5868def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5869 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5870def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5871 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5872def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5873 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5874def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5875 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5876
Jim Grosbach872eedb2011-12-02 22:01:52 +00005877// VLD1 single-lane pseudo-instructions. These need special handling for
5878// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005879def VLD1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005880 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005881def VLD1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005882 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005883def VLD1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005884 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005885
Jim Grosbach8b31f952012-01-23 19:39:08 +00005886def VLD1LNdWB_fixed_Asm_8 :
5887 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005888 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005889def VLD1LNdWB_fixed_Asm_16 :
5890 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005891 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005892def VLD1LNdWB_fixed_Asm_32 :
5893 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005894 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005895def VLD1LNdWB_register_Asm_8 :
5896 NEONDataTypeAsmPseudoInst<"vld1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach872eedb2011-12-02 22:01:52 +00005897 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5898 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005899def VLD1LNdWB_register_Asm_16 :
5900 NEONDataTypeAsmPseudoInst<"vld1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005901 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005902 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005903def VLD1LNdWB_register_Asm_32 :
5904 NEONDataTypeAsmPseudoInst<"vld1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005905 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005906 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005907
5908
5909// VST1 single-lane pseudo-instructions. These need special handling for
5910// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005911def VST1LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005912 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005913def VST1LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005914 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005915def VST1LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005916 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005917
Jim Grosbach8b31f952012-01-23 19:39:08 +00005918def VST1LNdWB_fixed_Asm_8 :
5919 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005920 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005921def VST1LNdWB_fixed_Asm_16 :
5922 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005923 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005924def VST1LNdWB_fixed_Asm_32 :
5925 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005926 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005927def VST1LNdWB_register_Asm_8 :
5928 NEONDataTypeAsmPseudoInst<"vst1${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach84defb52011-12-02 22:34:51 +00005929 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5930 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005931def VST1LNdWB_register_Asm_16 :
5932 NEONDataTypeAsmPseudoInst<"vst1${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005933 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005934 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005935def VST1LNdWB_register_Asm_32 :
5936 NEONDataTypeAsmPseudoInst<"vst1${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005937 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005938 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005939
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005940// VLD2 single-lane pseudo-instructions. These need special handling for
5941// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005942def VLD2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005943 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005944def VLD2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005945 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005946def VLD2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005947 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005948def VLD2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005949 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005950def VLD2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005951 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005952
Jim Grosbach8b31f952012-01-23 19:39:08 +00005953def VLD2LNdWB_fixed_Asm_8 :
5954 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005955 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005956def VLD2LNdWB_fixed_Asm_16 :
5957 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005958 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005959def VLD2LNdWB_fixed_Asm_32 :
5960 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005961 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005962def VLD2LNqWB_fixed_Asm_16 :
5963 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005964 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005965def VLD2LNqWB_fixed_Asm_32 :
5966 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr!",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005967 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005968def VLD2LNdWB_register_Asm_8 :
5969 NEONDataTypeAsmPseudoInst<"vld2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005970 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5971 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005972def VLD2LNdWB_register_Asm_16 :
5973 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005974 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005975 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005976def VLD2LNdWB_register_Asm_32 :
5977 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005978 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005979 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005980def VLD2LNqWB_register_Asm_16 :
5981 NEONDataTypeAsmPseudoInst<"vld2${p}", ".16", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005982 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
5983 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005984def VLD2LNqWB_register_Asm_32 :
5985 NEONDataTypeAsmPseudoInst<"vld2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach95fad1c2011-12-20 19:21:26 +00005986 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
5987 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005988
5989
5990// VST2 single-lane pseudo-instructions. These need special handling for
5991// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbach8b31f952012-01-23 19:39:08 +00005992def VST2LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005993 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005994def VST2LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005995 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005996def VST2LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005997 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00005998def VST2LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00005999 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006000def VST2LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr",
Jim Grosbach5b484312011-12-20 20:46:29 +00006001 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006002
Jim Grosbach8b31f952012-01-23 19:39:08 +00006003def VST2LNdWB_fixed_Asm_8 :
6004 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006005 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006006def VST2LNdWB_fixed_Asm_16 :
6007 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006008 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006009def VST2LNdWB_fixed_Asm_32 :
6010 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006011 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006012def VST2LNqWB_fixed_Asm_16 :
6013 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00006014 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006015def VST2LNqWB_fixed_Asm_32 :
6016 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr!",
Jim Grosbach5b484312011-12-20 20:46:29 +00006017 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006018def VST2LNdWB_register_Asm_8 :
6019 NEONDataTypeAsmPseudoInst<"vst2${p}", ".8", "$list, $addr, $Rm",
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006020 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
6021 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006022def VST2LNdWB_register_Asm_16 :
6023 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006024 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006025 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006026def VST2LNdWB_register_Asm_32 :
6027 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00006028 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006029 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006030def VST2LNqWB_register_Asm_16 :
6031 NEONDataTypeAsmPseudoInst<"vst2${p}", ".16","$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00006032 (ins VecListTwoQHWordIndexed:$list, addrmode6:$addr,
6033 rGPR:$Rm, pred:$p)>;
Jim Grosbach8b31f952012-01-23 19:39:08 +00006034def VST2LNqWB_register_Asm_32 :
6035 NEONDataTypeAsmPseudoInst<"vst2${p}", ".32", "$list, $addr, $Rm",
Jim Grosbach5b484312011-12-20 20:46:29 +00006036 (ins VecListTwoQWordIndexed:$list, addrmode6:$addr,
6037 rGPR:$Rm, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00006038
Jim Grosbach8b31f952012-01-23 19:39:08 +00006039
Jim Grosbach3a678af2012-01-23 21:53:26 +00006040// VLD3 single-lane pseudo-instructions. These need special handling for
6041// the lane index that an InstAlias can't handle, so we use these instead.
6042def VLD3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6043 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6044def VLD3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6045 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6046def VLD3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6047 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6048def VLD3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6049 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6050def VLD3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6051 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6052
6053def VLD3LNdWB_fixed_Asm_8 :
6054 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6055 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6056def VLD3LNdWB_fixed_Asm_16 :
6057 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6058 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6059def VLD3LNdWB_fixed_Asm_32 :
6060 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6061 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6062def VLD3LNqWB_fixed_Asm_16 :
6063 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6064 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6065def VLD3LNqWB_fixed_Asm_32 :
6066 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6067 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6068def VLD3LNdWB_register_Asm_8 :
6069 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6070 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6071 rGPR:$Rm, pred:$p)>;
6072def VLD3LNdWB_register_Asm_16 :
6073 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6074 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6075 rGPR:$Rm, pred:$p)>;
6076def VLD3LNdWB_register_Asm_32 :
6077 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6078 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6079 rGPR:$Rm, pred:$p)>;
6080def VLD3LNqWB_register_Asm_16 :
6081 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6082 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6083 rGPR:$Rm, pred:$p)>;
6084def VLD3LNqWB_register_Asm_32 :
6085 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6086 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6087 rGPR:$Rm, pred:$p)>;
6088
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006089// VLD3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachc387fc62012-01-23 23:20:46 +00006090// the vector operands that the normal instructions don't yet model.
6091// FIXME: Remove these when the register classes and instructions are updated.
6092def VLD3dAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6093 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6094def VLD3dAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6095 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6096def VLD3dAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6097 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6098def VLD3qAsm_8 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr",
6099 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6100def VLD3qAsm_16 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr",
6101 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6102def VLD3qAsm_32 : NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr",
6103 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6104
6105def VLD3dWB_fixed_Asm_8 :
6106 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6107 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6108def VLD3dWB_fixed_Asm_16 :
6109 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6110 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6111def VLD3dWB_fixed_Asm_32 :
6112 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6113 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6114def VLD3qWB_fixed_Asm_8 :
6115 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr!",
6116 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6117def VLD3qWB_fixed_Asm_16 :
6118 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr!",
6119 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6120def VLD3qWB_fixed_Asm_32 :
6121 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr!",
6122 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6123def VLD3dWB_register_Asm_8 :
6124 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6125 (ins VecListThreeD:$list, addrmode6:$addr,
6126 rGPR:$Rm, pred:$p)>;
6127def VLD3dWB_register_Asm_16 :
6128 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6129 (ins VecListThreeD:$list, addrmode6:$addr,
6130 rGPR:$Rm, pred:$p)>;
6131def VLD3dWB_register_Asm_32 :
6132 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6133 (ins VecListThreeD:$list, addrmode6:$addr,
6134 rGPR:$Rm, pred:$p)>;
6135def VLD3qWB_register_Asm_8 :
6136 NEONDataTypeAsmPseudoInst<"vld3${p}", ".8", "$list, $addr, $Rm",
6137 (ins VecListThreeQ:$list, addrmode6:$addr,
6138 rGPR:$Rm, pred:$p)>;
6139def VLD3qWB_register_Asm_16 :
6140 NEONDataTypeAsmPseudoInst<"vld3${p}", ".16", "$list, $addr, $Rm",
6141 (ins VecListThreeQ:$list, addrmode6:$addr,
6142 rGPR:$Rm, pred:$p)>;
6143def VLD3qWB_register_Asm_32 :
6144 NEONDataTypeAsmPseudoInst<"vld3${p}", ".32", "$list, $addr, $Rm",
6145 (ins VecListThreeQ:$list, addrmode6:$addr,
6146 rGPR:$Rm, pred:$p)>;
6147
Jim Grosbach4adb1822012-01-24 00:07:41 +00006148// VST3 single-lane pseudo-instructions. These need special handling for
6149// the lane index that an InstAlias can't handle, so we use these instead.
6150def VST3LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6151 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6152def VST3LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6153 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6154def VST3LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6155 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6156def VST3LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6157 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6158def VST3LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6159 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6160
6161def VST3LNdWB_fixed_Asm_8 :
6162 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6163 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6164def VST3LNdWB_fixed_Asm_16 :
6165 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6166 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6167def VST3LNdWB_fixed_Asm_32 :
6168 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6169 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6170def VST3LNqWB_fixed_Asm_16 :
6171 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6172 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6173def VST3LNqWB_fixed_Asm_32 :
6174 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6175 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6176def VST3LNdWB_register_Asm_8 :
6177 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6178 (ins VecListThreeDByteIndexed:$list, addrmode6:$addr,
6179 rGPR:$Rm, pred:$p)>;
6180def VST3LNdWB_register_Asm_16 :
6181 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6182 (ins VecListThreeDHWordIndexed:$list, addrmode6:$addr,
6183 rGPR:$Rm, pred:$p)>;
6184def VST3LNdWB_register_Asm_32 :
6185 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6186 (ins VecListThreeDWordIndexed:$list, addrmode6:$addr,
6187 rGPR:$Rm, pred:$p)>;
6188def VST3LNqWB_register_Asm_16 :
6189 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6190 (ins VecListThreeQHWordIndexed:$list, addrmode6:$addr,
6191 rGPR:$Rm, pred:$p)>;
6192def VST3LNqWB_register_Asm_32 :
6193 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6194 (ins VecListThreeQWordIndexed:$list, addrmode6:$addr,
6195 rGPR:$Rm, pred:$p)>;
6196
6197
Jim Grosbach7b426ce2012-01-24 00:12:39 +00006198// VST3 multiple structure pseudo-instructions. These need special handling for
Jim Grosbachd7433e22012-01-23 23:45:44 +00006199// the vector operands that the normal instructions don't yet model.
6200// FIXME: Remove these when the register classes and instructions are updated.
6201def VST3dAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6202 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6203def VST3dAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6204 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6205def VST3dAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6206 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6207def VST3qAsm_8 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr",
6208 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6209def VST3qAsm_16 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr",
6210 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6211def VST3qAsm_32 : NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr",
6212 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6213
6214def VST3dWB_fixed_Asm_8 :
6215 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6216 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6217def VST3dWB_fixed_Asm_16 :
6218 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6219 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6220def VST3dWB_fixed_Asm_32 :
6221 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6222 (ins VecListThreeD:$list, addrmode6:$addr, pred:$p)>;
6223def VST3qWB_fixed_Asm_8 :
6224 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr!",
6225 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6226def VST3qWB_fixed_Asm_16 :
6227 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr!",
6228 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6229def VST3qWB_fixed_Asm_32 :
6230 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr!",
6231 (ins VecListThreeQ:$list, addrmode6:$addr, pred:$p)>;
6232def VST3dWB_register_Asm_8 :
6233 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6234 (ins VecListThreeD:$list, addrmode6:$addr,
6235 rGPR:$Rm, pred:$p)>;
6236def VST3dWB_register_Asm_16 :
6237 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6238 (ins VecListThreeD:$list, addrmode6:$addr,
6239 rGPR:$Rm, pred:$p)>;
6240def VST3dWB_register_Asm_32 :
6241 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6242 (ins VecListThreeD:$list, addrmode6:$addr,
6243 rGPR:$Rm, pred:$p)>;
6244def VST3qWB_register_Asm_8 :
6245 NEONDataTypeAsmPseudoInst<"vst3${p}", ".8", "$list, $addr, $Rm",
6246 (ins VecListThreeQ:$list, addrmode6:$addr,
6247 rGPR:$Rm, pred:$p)>;
6248def VST3qWB_register_Asm_16 :
6249 NEONDataTypeAsmPseudoInst<"vst3${p}", ".16", "$list, $addr, $Rm",
6250 (ins VecListThreeQ:$list, addrmode6:$addr,
6251 rGPR:$Rm, pred:$p)>;
6252def VST3qWB_register_Asm_32 :
6253 NEONDataTypeAsmPseudoInst<"vst3${p}", ".32", "$list, $addr, $Rm",
6254 (ins VecListThreeQ:$list, addrmode6:$addr,
6255 rGPR:$Rm, pred:$p)>;
6256
Jim Grosbache983a132012-01-24 18:37:25 +00006257// VLD4 single-lane pseudo-instructions. These need special handling for
6258// the lane index that an InstAlias can't handle, so we use these instead.
6259def VLD4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6260 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6261def VLD4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6262 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6263def VLD4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6264 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6265def VLD4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6266 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6267def VLD4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6268 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6269
6270def VLD4LNdWB_fixed_Asm_8 :
6271 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6272 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6273def VLD4LNdWB_fixed_Asm_16 :
6274 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6275 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6276def VLD4LNdWB_fixed_Asm_32 :
6277 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6278 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6279def VLD4LNqWB_fixed_Asm_16 :
6280 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6281 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6282def VLD4LNqWB_fixed_Asm_32 :
6283 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6284 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6285def VLD4LNdWB_register_Asm_8 :
6286 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6287 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6288 rGPR:$Rm, pred:$p)>;
6289def VLD4LNdWB_register_Asm_16 :
6290 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6291 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6292 rGPR:$Rm, pred:$p)>;
6293def VLD4LNdWB_register_Asm_32 :
6294 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6295 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6296 rGPR:$Rm, pred:$p)>;
6297def VLD4LNqWB_register_Asm_16 :
6298 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6299 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6300 rGPR:$Rm, pred:$p)>;
6301def VLD4LNqWB_register_Asm_32 :
6302 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6303 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6304 rGPR:$Rm, pred:$p)>;
6305
Jim Grosbachc387fc62012-01-23 23:20:46 +00006306
6307
Jim Grosbach8abe7e32012-01-24 00:43:17 +00006308// VLD4 multiple structure pseudo-instructions. These need special handling for
6309// the vector operands that the normal instructions don't yet model.
6310// FIXME: Remove these when the register classes and instructions are updated.
6311def VLD4dAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6312 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6313def VLD4dAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6314 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6315def VLD4dAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6316 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6317def VLD4qAsm_8 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr",
6318 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6319def VLD4qAsm_16 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr",
6320 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6321def VLD4qAsm_32 : NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr",
6322 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6323
6324def VLD4dWB_fixed_Asm_8 :
6325 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6326 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6327def VLD4dWB_fixed_Asm_16 :
6328 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6329 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6330def VLD4dWB_fixed_Asm_32 :
6331 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6332 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6333def VLD4qWB_fixed_Asm_8 :
6334 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr!",
6335 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6336def VLD4qWB_fixed_Asm_16 :
6337 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr!",
6338 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6339def VLD4qWB_fixed_Asm_32 :
6340 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr!",
6341 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6342def VLD4dWB_register_Asm_8 :
6343 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6344 (ins VecListFourD:$list, addrmode6:$addr,
6345 rGPR:$Rm, pred:$p)>;
6346def VLD4dWB_register_Asm_16 :
6347 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6348 (ins VecListFourD:$list, addrmode6:$addr,
6349 rGPR:$Rm, pred:$p)>;
6350def VLD4dWB_register_Asm_32 :
6351 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6352 (ins VecListFourD:$list, addrmode6:$addr,
6353 rGPR:$Rm, pred:$p)>;
6354def VLD4qWB_register_Asm_8 :
6355 NEONDataTypeAsmPseudoInst<"vld4${p}", ".8", "$list, $addr, $Rm",
6356 (ins VecListFourQ:$list, addrmode6:$addr,
6357 rGPR:$Rm, pred:$p)>;
6358def VLD4qWB_register_Asm_16 :
6359 NEONDataTypeAsmPseudoInst<"vld4${p}", ".16", "$list, $addr, $Rm",
6360 (ins VecListFourQ:$list, addrmode6:$addr,
6361 rGPR:$Rm, pred:$p)>;
6362def VLD4qWB_register_Asm_32 :
6363 NEONDataTypeAsmPseudoInst<"vld4${p}", ".32", "$list, $addr, $Rm",
6364 (ins VecListFourQ:$list, addrmode6:$addr,
6365 rGPR:$Rm, pred:$p)>;
6366
Jim Grosbach88a54de2012-01-24 18:53:13 +00006367// VST4 single-lane pseudo-instructions. These need special handling for
6368// the lane index that an InstAlias can't handle, so we use these instead.
6369def VST4LNdAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6370 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6371def VST4LNdAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6372 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6373def VST4LNdAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6374 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6375def VST4LNqAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6376 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6377def VST4LNqAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6378 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6379
6380def VST4LNdWB_fixed_Asm_8 :
6381 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6382 (ins VecListFourDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
6383def VST4LNdWB_fixed_Asm_16 :
6384 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6385 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6386def VST4LNdWB_fixed_Asm_32 :
6387 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6388 (ins VecListFourDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6389def VST4LNqWB_fixed_Asm_16 :
6390 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6391 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6392def VST4LNqWB_fixed_Asm_32 :
6393 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6394 (ins VecListFourQWordIndexed:$list, addrmode6:$addr, pred:$p)>;
6395def VST4LNdWB_register_Asm_8 :
6396 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6397 (ins VecListFourDByteIndexed:$list, addrmode6:$addr,
6398 rGPR:$Rm, pred:$p)>;
6399def VST4LNdWB_register_Asm_16 :
6400 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6401 (ins VecListFourDHWordIndexed:$list, addrmode6:$addr,
6402 rGPR:$Rm, pred:$p)>;
6403def VST4LNdWB_register_Asm_32 :
6404 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6405 (ins VecListFourDWordIndexed:$list, addrmode6:$addr,
6406 rGPR:$Rm, pred:$p)>;
6407def VST4LNqWB_register_Asm_16 :
6408 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6409 (ins VecListFourQHWordIndexed:$list, addrmode6:$addr,
6410 rGPR:$Rm, pred:$p)>;
6411def VST4LNqWB_register_Asm_32 :
6412 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6413 (ins VecListFourQWordIndexed:$list, addrmode6:$addr,
6414 rGPR:$Rm, pred:$p)>;
6415
Jim Grosbach539aab72012-01-24 00:58:13 +00006416
6417// VST4 multiple structure pseudo-instructions. These need special handling for
6418// the vector operands that the normal instructions don't yet model.
6419// FIXME: Remove these when the register classes and instructions are updated.
6420def VST4dAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6421 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6422def VST4dAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6423 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6424def VST4dAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6425 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6426def VST4qAsm_8 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr",
6427 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6428def VST4qAsm_16 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr",
6429 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6430def VST4qAsm_32 : NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr",
6431 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6432
6433def VST4dWB_fixed_Asm_8 :
6434 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6435 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6436def VST4dWB_fixed_Asm_16 :
6437 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6438 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6439def VST4dWB_fixed_Asm_32 :
6440 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6441 (ins VecListFourD:$list, addrmode6:$addr, pred:$p)>;
6442def VST4qWB_fixed_Asm_8 :
6443 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr!",
6444 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6445def VST4qWB_fixed_Asm_16 :
6446 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr!",
6447 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6448def VST4qWB_fixed_Asm_32 :
6449 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr!",
6450 (ins VecListFourQ:$list, addrmode6:$addr, pred:$p)>;
6451def VST4dWB_register_Asm_8 :
6452 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6453 (ins VecListFourD:$list, addrmode6:$addr,
6454 rGPR:$Rm, pred:$p)>;
6455def VST4dWB_register_Asm_16 :
6456 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6457 (ins VecListFourD:$list, addrmode6:$addr,
6458 rGPR:$Rm, pred:$p)>;
6459def VST4dWB_register_Asm_32 :
6460 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6461 (ins VecListFourD:$list, addrmode6:$addr,
6462 rGPR:$Rm, pred:$p)>;
6463def VST4qWB_register_Asm_8 :
6464 NEONDataTypeAsmPseudoInst<"vst4${p}", ".8", "$list, $addr, $Rm",
6465 (ins VecListFourQ:$list, addrmode6:$addr,
6466 rGPR:$Rm, pred:$p)>;
6467def VST4qWB_register_Asm_16 :
6468 NEONDataTypeAsmPseudoInst<"vst4${p}", ".16", "$list, $addr, $Rm",
6469 (ins VecListFourQ:$list, addrmode6:$addr,
6470 rGPR:$Rm, pred:$p)>;
6471def VST4qWB_register_Asm_32 :
6472 NEONDataTypeAsmPseudoInst<"vst4${p}", ".32", "$list, $addr, $Rm",
6473 (ins VecListFourQ:$list, addrmode6:$addr,
6474 rGPR:$Rm, pred:$p)>;
6475
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006476// VMOV takes an optional datatype suffix
Jim Grosbach78d13e12012-01-24 17:23:29 +00006477defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006478 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006479defm : NEONDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00006480 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
6481
Jim Grosbach470855b2011-12-07 17:51:15 +00006482// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6483// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00006484def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
6485 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6486def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
6487 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6488def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
6489 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6490def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
6491 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6492def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
6493 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6494def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
6495 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6496def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
6497 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6498// Q-register versions.
6499def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
6500 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6501def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
6502 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6503def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
6504 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6505def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
6506 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6507def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
6508 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6509def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
6510 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6511def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
6512 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6513
6514// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
6515// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00006516def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
6517 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6518def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
6519 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6520def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
6521 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6522def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
6523 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6524def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
6525 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6526def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
6527 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6528def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
6529 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
6530// Q-register versions.
6531def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
6532 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6533def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
6534 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6535def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
6536 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6537def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
6538 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6539def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
6540 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6541def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
6542 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
6543def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
6544 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00006545
6546// Two-operand variants for VEXT
6547def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
6548 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
6549def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
6550 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
6551def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
6552 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
6553
6554def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
6555 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
6556def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
6557 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
6558def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
6559 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
6560def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
6561 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006562
Jim Grosbach0f293de2011-12-13 20:40:37 +00006563// Two-operand variants for VQDMULH
6564def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6565 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6566def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6567 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6568
6569def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
6570 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6571def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
6572 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6573
Jim Grosbach61b74b42011-12-19 18:57:38 +00006574// Two-operand variants for VMAX.
6575def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6576 (VMAXsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6577def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6578 (VMAXsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6579def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6580 (VMAXsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6581def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6582 (VMAXuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6583def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6584 (VMAXuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6585def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6586 (VMAXuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6587def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6588 (VMAXfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6589
6590def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
6591 (VMAXsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6592def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
6593 (VMAXsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6594def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
6595 (VMAXsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6596def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
6597 (VMAXuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6598def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
6599 (VMAXuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6600def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
6601 (VMAXuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6602def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
6603 (VMAXfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6604
6605// Two-operand variants for VMIN.
6606def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6607 (VMINsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6608def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6609 (VMINsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6610def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6611 (VMINsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6612def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6613 (VMINuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6614def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6615 (VMINuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6616def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6617 (VMINuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6618def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6619 (VMINfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6620
6621def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
6622 (VMINsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6623def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
6624 (VMINsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6625def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
6626 (VMINsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6627def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
6628 (VMINuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6629def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
6630 (VMINuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6631def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
6632 (VMINuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6633def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
6634 (VMINfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
6635
Jim Grosbachd22170e2011-12-19 19:51:03 +00006636// Two-operand variants for VPADD.
6637def : NEONInstAlias<"vpadd${p}.i8 $Vdn, $Vm",
6638 (VPADDi8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6639def : NEONInstAlias<"vpadd${p}.i16 $Vdn, $Vm",
6640 (VPADDi16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6641def : NEONInstAlias<"vpadd${p}.i32 $Vdn, $Vm",
6642 (VPADDi32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6643def : NEONInstAlias<"vpadd${p}.f32 $Vdn, $Vm",
6644 (VPADDf DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
6645
Jim Grosbach1ac20602012-01-24 17:55:36 +00006646// Two-operand variants for VSRA.
6647 // Signed.
6648def : NEONInstAlias<"vsra${p}.s8 $Vdm, $imm",
6649 (VSRAsv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6650def : NEONInstAlias<"vsra${p}.s16 $Vdm, $imm",
6651 (VSRAsv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6652def : NEONInstAlias<"vsra${p}.s32 $Vdm, $imm",
6653 (VSRAsv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6654def : NEONInstAlias<"vsra${p}.s64 $Vdm, $imm",
6655 (VSRAsv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6656
6657def : NEONInstAlias<"vsra${p}.s8 $Vdm, $imm",
6658 (VSRAsv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6659def : NEONInstAlias<"vsra${p}.s16 $Vdm, $imm",
6660 (VSRAsv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6661def : NEONInstAlias<"vsra${p}.s32 $Vdm, $imm",
6662 (VSRAsv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6663def : NEONInstAlias<"vsra${p}.s64 $Vdm, $imm",
6664 (VSRAsv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6665
6666 // Unsigned.
6667def : NEONInstAlias<"vsra${p}.u8 $Vdm, $imm",
6668 (VSRAuv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6669def : NEONInstAlias<"vsra${p}.u16 $Vdm, $imm",
6670 (VSRAuv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6671def : NEONInstAlias<"vsra${p}.u32 $Vdm, $imm",
6672 (VSRAuv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6673def : NEONInstAlias<"vsra${p}.u64 $Vdm, $imm",
6674 (VSRAuv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6675
6676def : NEONInstAlias<"vsra${p}.u8 $Vdm, $imm",
6677 (VSRAuv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6678def : NEONInstAlias<"vsra${p}.u16 $Vdm, $imm",
6679 (VSRAuv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6680def : NEONInstAlias<"vsra${p}.u32 $Vdm, $imm",
6681 (VSRAuv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6682def : NEONInstAlias<"vsra${p}.u64 $Vdm, $imm",
6683 (VSRAuv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6684
Jim Grosbachd8ee0cc2012-01-24 17:46:58 +00006685// Two-operand variants for VSRI.
6686def : NEONInstAlias<"vsri${p}.8 $Vdm, $imm",
6687 (VSRIv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6688def : NEONInstAlias<"vsri${p}.16 $Vdm, $imm",
6689 (VSRIv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6690def : NEONInstAlias<"vsri${p}.32 $Vdm, $imm",
6691 (VSRIv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6692def : NEONInstAlias<"vsri${p}.64 $Vdm, $imm",
6693 (VSRIv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6694
6695def : NEONInstAlias<"vsri${p}.8 $Vdm, $imm",
6696 (VSRIv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6697def : NEONInstAlias<"vsri${p}.16 $Vdm, $imm",
6698 (VSRIv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6699def : NEONInstAlias<"vsri${p}.32 $Vdm, $imm",
6700 (VSRIv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6701def : NEONInstAlias<"vsri${p}.64 $Vdm, $imm",
6702 (VSRIv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6703
Jim Grosbach5e497d32012-01-24 17:49:15 +00006704// Two-operand variants for VSLI.
6705def : NEONInstAlias<"vsli${p}.8 $Vdm, $imm",
6706 (VSLIv8i8 DPR:$Vdm, DPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6707def : NEONInstAlias<"vsli${p}.16 $Vdm, $imm",
6708 (VSLIv4i16 DPR:$Vdm, DPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6709def : NEONInstAlias<"vsli${p}.32 $Vdm, $imm",
6710 (VSLIv2i32 DPR:$Vdm, DPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6711def : NEONInstAlias<"vsli${p}.64 $Vdm, $imm",
6712 (VSLIv1i64 DPR:$Vdm, DPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6713
6714def : NEONInstAlias<"vsli${p}.8 $Vdm, $imm",
6715 (VSLIv16i8 QPR:$Vdm, QPR:$Vdm, shr_imm8:$imm, pred:$p)>;
6716def : NEONInstAlias<"vsli${p}.16 $Vdm, $imm",
6717 (VSLIv8i16 QPR:$Vdm, QPR:$Vdm, shr_imm16:$imm, pred:$p)>;
6718def : NEONInstAlias<"vsli${p}.32 $Vdm, $imm",
6719 (VSLIv4i32 QPR:$Vdm, QPR:$Vdm, shr_imm32:$imm, pred:$p)>;
6720def : NEONInstAlias<"vsli${p}.64 $Vdm, $imm",
6721 (VSLIv2i64 QPR:$Vdm, QPR:$Vdm, shr_imm64:$imm, pred:$p)>;
6722
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006723// VSWP allows, but does not require, a type suffix.
Jim Grosbach78d13e12012-01-24 17:23:29 +00006724defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006725 (VSWPd DPR:$Vd, DPR:$Vm, pred:$p)>;
Jim Grosbach78d13e12012-01-24 17:23:29 +00006726defm : NEONDTAnyInstAlias<"vswp${p}", "$Vd, $Vm",
Jim Grosbach5f669fa2011-12-21 23:09:28 +00006727 (VSWPq QPR:$Vd, QPR:$Vm, pred:$p)>;
6728
Jim Grosbach9b087852011-12-19 23:51:07 +00006729// "vmov Rd, #-imm" can be handled via "vmvn".
6730def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6731 (VMVNv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6732def : NEONInstAlias<"vmov${p}.i32 $Vd, $imm",
6733 (VMVNv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6734def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6735 (VMOVv2i32 DPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6736def : NEONInstAlias<"vmvn${p}.i32 $Vd, $imm",
6737 (VMOVv4i32 QPR:$Vd, nImmVMOVI32Neg:$imm, pred:$p)>;
6738
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006739// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
6740// these should restrict to just the Q register variants, but the register
6741// classes are enough to match correctly regardless, so we keep it simple
6742// and just use MnemonicAlias.
6743def : NEONMnemonicAlias<"vbicq", "vbic">;
6744def : NEONMnemonicAlias<"vandq", "vand">;
6745def : NEONMnemonicAlias<"veorq", "veor">;
6746def : NEONMnemonicAlias<"vorrq", "vorr">;
6747
6748def : NEONMnemonicAlias<"vmovq", "vmov">;
6749def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00006750// Explicit versions for floating point so that the FPImm variants get
6751// handled early. The parser gets confused otherwise.
6752def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
6753def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00006754
6755def : NEONMnemonicAlias<"vaddq", "vadd">;
6756def : NEONMnemonicAlias<"vsubq", "vsub">;
6757
6758def : NEONMnemonicAlias<"vminq", "vmin">;
6759def : NEONMnemonicAlias<"vmaxq", "vmax">;
6760
6761def : NEONMnemonicAlias<"vmulq", "vmul">;
6762
6763def : NEONMnemonicAlias<"vabsq", "vabs">;
6764
6765def : NEONMnemonicAlias<"vshlq", "vshl">;
6766def : NEONMnemonicAlias<"vshrq", "vshr">;
6767
6768def : NEONMnemonicAlias<"vcvtq", "vcvt">;
6769
6770def : NEONMnemonicAlias<"vcleq", "vcle">;
6771def : NEONMnemonicAlias<"vceqq", "vceq">;
Jim Grosbach4553fa32011-12-21 23:04:33 +00006772
6773def : NEONMnemonicAlias<"vzipq", "vzip">;
6774def : NEONMnemonicAlias<"vswpq", "vswp">;
Jim Grosbachf7c66fa2011-12-21 23:52:37 +00006775
6776def : NEONMnemonicAlias<"vrecpeq.f32", "vrecpe.f32">;
6777def : NEONMnemonicAlias<"vrecpeq.u32", "vrecpe.u32">;
Jim Grosbach51222d12012-01-20 18:09:51 +00006778
6779
6780// Alias for loading floating point immediates that aren't representable
6781// using the vmov.f32 encoding but the bitpattern is representable using
6782// the .i32 encoding.
6783def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6784 (VMOVv4i32 QPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;
6785def : NEONInstAlias<"vmov${p}.f32 $Vd, $imm",
6786 (VMOVv2i32 DPR:$Vd, nImmVMOVI32:$imm, pred:$p)>;