blob: 1c8c77508238e43cc61ff837c6dd48ce128a0f4f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020057 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070058 PIPE_A = 0,
59 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080060 PIPE_C,
61 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070062};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070064
Paulo Zanonia5c961d2012-10-24 15:59:34 -020065enum transcoder {
66 TRANSCODER_A = 0,
67 TRANSCODER_B,
68 TRANSCODER_C,
69 TRANSCODER_EDP = 0xF,
70};
71#define transcoder_name(t) ((t) + 'A')
72
Jesse Barnes80824002009-09-10 15:28:06 -070073enum plane {
74 PLANE_A = 0,
75 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080076 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070077};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080079
Ville Syrjälä06da8da2013-04-17 17:48:51 +030080#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
81
Eugeni Dodonov2b139522012-03-29 12:32:22 -030082enum port {
83 PORT_A = 0,
84 PORT_B,
85 PORT_C,
86 PORT_D,
87 PORT_E,
88 I915_MAX_PORTS
89};
90#define port_name(p) ((p) + 'A')
91
Chon Ming Leee4607fc2013-11-06 14:36:35 +080092#define I915_NUM_PHYS_VLV 1
93
94enum dpio_channel {
95 DPIO_CH0,
96 DPIO_CH1
97};
98
99enum dpio_phy {
100 DPIO_PHY0,
101 DPIO_PHY1
102};
103
Paulo Zanonib97186f2013-05-03 12:15:36 -0300104enum intel_display_power_domain {
105 POWER_DOMAIN_PIPE_A,
106 POWER_DOMAIN_PIPE_B,
107 POWER_DOMAIN_PIPE_C,
108 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
109 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
110 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
111 POWER_DOMAIN_TRANSCODER_A,
112 POWER_DOMAIN_TRANSCODER_B,
113 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300114 POWER_DOMAIN_TRANSCODER_EDP,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300115 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200116 POWER_DOMAIN_AUDIO,
Imre Deakbaa70702013-10-25 17:36:48 +0300117 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300118
119 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300120};
121
Imre Deakbddc7642013-10-16 17:25:49 +0300122#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
123
Paulo Zanonib97186f2013-05-03 12:15:36 -0300124#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
125#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
126 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300127#define POWER_DOMAIN_TRANSCODER(tran) \
128 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
129 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300130
Imre Deakbddc7642013-10-16 17:25:49 +0300131#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
132 BIT(POWER_DOMAIN_PIPE_A) | \
133 BIT(POWER_DOMAIN_TRANSCODER_EDP))
Paulo Zanoni6745a2c2013-11-02 21:07:34 -0700134#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
135 BIT(POWER_DOMAIN_PIPE_A) | \
136 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
137 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
Imre Deakbddc7642013-10-16 17:25:49 +0300138
Egbert Eich1d843f92013-02-25 12:06:49 -0500139enum hpd_pin {
140 HPD_NONE = 0,
141 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
142 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
143 HPD_CRT,
144 HPD_SDVO_B,
145 HPD_SDVO_C,
146 HPD_PORT_B,
147 HPD_PORT_C,
148 HPD_PORT_D,
149 HPD_NUM_PINS
150};
151
Chris Wilson2a2d5482012-12-03 11:49:06 +0000152#define I915_GEM_GPU_DOMAINS \
153 (I915_GEM_DOMAIN_RENDER | \
154 I915_GEM_DOMAIN_SAMPLER | \
155 I915_GEM_DOMAIN_COMMAND | \
156 I915_GEM_DOMAIN_INSTRUCTION | \
157 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700158
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700159#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800160
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200161#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
162 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
163 if ((intel_encoder)->base.crtc == (__crtc))
164
Daniel Vettere7b903d2013-06-05 13:34:14 +0200165struct drm_i915_private;
166
Daniel Vettere2b78262013-06-07 23:10:03 +0200167enum intel_dpll_id {
168 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
169 /* real shared dpll ids must be >= 0 */
170 DPLL_ID_PCH_PLL_A,
171 DPLL_ID_PCH_PLL_B,
172};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100173#define I915_NUM_PLLS 2
174
Daniel Vetter53589012013-06-05 13:34:16 +0200175struct intel_dpll_hw_state {
Daniel Vetter66e985c2013-06-05 13:34:20 +0200176 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200177 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200178 uint32_t fp0;
179 uint32_t fp1;
Daniel Vetter53589012013-06-05 13:34:16 +0200180};
181
Daniel Vetter46edb022013-06-05 13:34:12 +0200182struct intel_shared_dpll {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 int refcount; /* count of number of CRTCs sharing this PLL */
184 int active; /* count of number of active CRTCs (i.e. DPMS on) */
185 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200186 const char *name;
187 /* should match the index in the dev_priv->shared_dplls array */
188 enum intel_dpll_id id;
Daniel Vetter53589012013-06-05 13:34:16 +0200189 struct intel_dpll_hw_state hw_state;
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200190 void (*mode_set)(struct drm_i915_private *dev_priv,
191 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200192 void (*enable)(struct drm_i915_private *dev_priv,
193 struct intel_shared_dpll *pll);
194 void (*disable)(struct drm_i915_private *dev_priv,
195 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200196 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll,
198 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100201/* Used by dp and fdi links */
202struct intel_link_m_n {
203 uint32_t tu;
204 uint32_t gmch_m;
205 uint32_t gmch_n;
206 uint32_t link_m;
207 uint32_t link_n;
208};
209
210void intel_link_compute_m_n(int bpp, int nlanes,
211 int pixel_clock, int link_clock,
212 struct intel_link_m_n *m_n);
213
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300214struct intel_ddi_plls {
215 int spll_refcount;
216 int wrpll1_refcount;
217 int wrpll2_refcount;
218};
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220/* Interface history:
221 *
222 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100223 * 1.2: Add Power Management
224 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100225 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000226 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000227 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
228 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 */
230#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000231#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define DRIVER_PATCHLEVEL 0
233
Chris Wilson23bc5982010-09-29 16:10:57 +0100234#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100235#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700236
Dave Airlie71acb5e2008-12-30 20:31:46 +1000237#define I915_GEM_PHYS_CURSOR_0 1
238#define I915_GEM_PHYS_CURSOR_1 2
239#define I915_GEM_PHYS_OVERLAY_REGS 3
240#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
241
242struct drm_i915_gem_phys_object {
243 int id;
244 struct page **page_list;
245 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000246 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000247};
248
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700249struct opregion_header;
250struct opregion_acpi;
251struct opregion_swsci;
252struct opregion_asle;
253
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100254struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700255 struct opregion_header __iomem *header;
256 struct opregion_acpi __iomem *acpi;
257 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300258 u32 swsci_gbda_sub_functions;
259 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700260 struct opregion_asle __iomem *asle;
261 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000262 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200263 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100264};
Chris Wilson44834a62010-08-19 16:09:23 +0100265#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100266
Chris Wilson6ef3d422010-08-04 20:26:07 +0100267struct intel_overlay;
268struct intel_overlay_error_state;
269
Dave Airlie7c1c2872008-11-28 14:22:24 +1000270struct drm_i915_master_private {
271 drm_local_map_t *sarea;
272 struct _drm_i915_sarea *sarea_priv;
273};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800274#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300275#define I915_MAX_NUM_FENCES 32
276/* 32 fences + sign bit for FENCE_REG_NONE */
277#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800278
279struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200280 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000281 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100282 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800283};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000284
yakui_zhao9b9d1722009-05-31 17:17:17 +0800285struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100286 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800287 u8 dvo_port;
288 u8 slave_addr;
289 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100290 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400291 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800292};
293
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000294struct intel_display_error_state;
295
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700296struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200297 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800298 struct timeval time;
299
300 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700301 u32 eir;
302 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700303 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700304 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000305 u32 derrmr;
306 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800307 u32 error; /* gen6+ */
308 u32 err_int; /* gen7 */
309 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800310 u32 gac_eco;
311 u32 gam_ecochk;
312 u32 gab_ctl;
313 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800314 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800315 u32 pipestat[I915_MAX_PIPES];
Ben Widawsky585b0282014-01-30 00:19:37 -0800316 u64 fence[I915_MAX_NUM_FENCES];
317 struct intel_overlay_error_state *overlay;
318 struct intel_display_error_state *display;
319
Chris Wilson52d39a22012-02-15 11:25:37 +0000320 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000321 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800322 /* Software tracked state */
323 bool waiting;
324 int hangcheck_score;
325 enum intel_ring_hangcheck_action hangcheck_action;
326 int num_requests;
327
328 /* our own tracking of ring head and tail */
329 u32 cpu_ring_head;
330 u32 cpu_ring_tail;
331
332 u32 semaphore_seqno[I915_NUM_RINGS - 1];
333
334 /* Register state */
335 u32 tail;
336 u32 head;
337 u32 ctl;
338 u32 hws;
339 u32 ipeir;
340 u32 ipehr;
341 u32 instdone;
342 u32 acthd;
343 u32 bbstate;
344 u32 instpm;
345 u32 instps;
346 u32 seqno;
347 u64 bbaddr;
348 u32 fault_reg;
349 u32 faddr;
350 u32 rc_psmi; /* sleep state */
351 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
352
Chris Wilson52d39a22012-02-15 11:25:37 +0000353 struct drm_i915_error_object {
354 int page_count;
355 u32 gtt_offset;
356 u32 *pages[0];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800357 } *ringbuffer, *batchbuffer, *ctx, *hws_page;
358
Chris Wilson52d39a22012-02-15 11:25:37 +0000359 struct drm_i915_error_request {
360 long jiffies;
361 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000362 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000363 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800364
365 struct {
366 u32 gfx_mode;
367 union {
368 u64 pdp[4];
369 u32 pp_dir_base;
370 };
371 } vm_info;
Chris Wilson52d39a22012-02-15 11:25:37 +0000372 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000373 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000374 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000375 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100376 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000377 u32 gtt_offset;
378 u32 read_domains;
379 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200380 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000381 s32 pinned:2;
382 u32 tiling:2;
383 u32 dirty:1;
384 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100385 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100386 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700387 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800388
Ben Widawsky95f53012013-07-31 17:00:15 -0700389 u32 *active_bo_count, *pinned_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700390};
391
Jani Nikula7bd688c2013-11-08 16:48:56 +0200392struct intel_connector;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100393struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100394struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200395struct intel_limit;
396struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100397
Jesse Barnese70236a2009-09-21 10:42:27 -0700398struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400399 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200400 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700401 void (*disable_fbc)(struct drm_device *dev);
402 int (*get_display_clock_speed)(struct drm_device *dev);
403 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200404 /**
405 * find_dpll() - Find the best values for the PLL
406 * @limit: limits for the PLL
407 * @crtc: current CRTC
408 * @target: target frequency in kHz
409 * @refclk: reference clock frequency in kHz
410 * @match_clock: if provided, @best_clock P divider must
411 * match the P divider from @match_clock
412 * used for LVDS downclocking
413 * @best_clock: best PLL values found
414 *
415 * Returns true on success, false on failure.
416 */
417 bool (*find_dpll)(const struct intel_limit *limit,
418 struct drm_crtc *crtc,
419 int target, int refclk,
420 struct dpll *match_clock,
421 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300422 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300423 void (*update_sprite_wm)(struct drm_plane *plane,
424 struct drm_crtc *crtc,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300425 uint32_t sprite_width, int pixel_size,
Ville Syrjäläbdd57d02013-07-05 11:57:13 +0300426 bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200427 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100428 /* Returns the active state of the crtc, and if the crtc is active,
429 * fills out the pipe-config with the hw state. */
430 bool (*get_pipe_config)(struct intel_crtc *,
431 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700432 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700433 int x, int y,
434 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200435 void (*crtc_enable)(struct drm_crtc *crtc);
436 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100437 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800438 void (*write_eld)(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +0300439 struct drm_crtc *crtc,
440 struct drm_display_mode *mode);
Jesse Barnes674cf962011-04-28 14:27:04 -0700441 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700442 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700443 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
444 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700445 struct drm_i915_gem_object *obj,
446 uint32_t flags);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700447 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
448 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100449 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700450 /* clock updates for mode set */
451 /* cursor updates */
452 /* render clock increase/decrease */
453 /* display clock increase/decrease */
454 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200455
456 int (*setup_backlight)(struct intel_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200457 uint32_t (*get_backlight)(struct intel_connector *connector);
458 void (*set_backlight)(struct intel_connector *connector,
459 uint32_t level);
460 void (*disable_backlight)(struct intel_connector *connector);
461 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700462};
463
Chris Wilson907b28c2013-07-19 20:36:52 +0100464struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530465 void (*force_wake_get)(struct drm_i915_private *dev_priv,
466 int fw_engine);
467 void (*force_wake_put)(struct drm_i915_private *dev_priv,
468 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700469
470 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
471 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
472 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
473 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
474
475 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
476 uint8_t val, bool trace);
477 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
478 uint16_t val, bool trace);
479 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
480 uint32_t val, bool trace);
481 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
482 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300483};
484
Chris Wilson907b28c2013-07-19 20:36:52 +0100485struct intel_uncore {
486 spinlock_t lock; /** lock is also taken in irq contexts. */
487
488 struct intel_uncore_funcs funcs;
489
490 unsigned fifo_count;
491 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100492
Deepak S940aece2013-11-23 14:55:43 +0530493 unsigned fw_rendercount;
494 unsigned fw_mediacount;
495
Chris Wilsonaec347a2013-08-26 13:46:09 +0100496 struct delayed_work force_wake_work;
Chris Wilson907b28c2013-07-19 20:36:52 +0100497};
498
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100499#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
500 func(is_mobile) sep \
501 func(is_i85x) sep \
502 func(is_i915g) sep \
503 func(is_i945gm) sep \
504 func(is_g33) sep \
505 func(need_gfx_hws) sep \
506 func(is_g4x) sep \
507 func(is_pineview) sep \
508 func(is_broadwater) sep \
509 func(is_crestline) sep \
510 func(is_ivybridge) sep \
511 func(is_valleyview) sep \
512 func(is_haswell) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700513 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100514 func(has_fbc) sep \
515 func(has_pipe_cxsr) sep \
516 func(has_hotplug) sep \
517 func(cursor_needs_physical) sep \
518 func(has_overlay) sep \
519 func(overlay_needs_physical) sep \
520 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100521 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100522 func(has_ddi) sep \
523 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200524
Damien Lespiaua587f772013-04-22 18:40:38 +0100525#define DEFINE_FLAG(name) u8 name:1
526#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200527
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500528struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200529 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700530 u8 num_pipes:3;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000531 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700532 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100533 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500534};
535
Damien Lespiaua587f772013-04-22 18:40:38 +0100536#undef DEFINE_FLAG
537#undef SEP_SEMICOLON
538
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800539enum i915_cache_level {
540 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100541 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
542 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
543 caches, eg sampler/render caches, and the
544 large Last-Level-Cache. LLC is coherent with
545 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100546 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800547};
548
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700549typedef uint32_t gen6_gtt_pte_t;
550
Ben Widawsky6f65e292013-12-06 14:10:56 -0800551/**
552 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
553 * VMA's presence cannot be guaranteed before binding, or after unbinding the
554 * object into/from the address space.
555 *
556 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
557 * will always be <= an objects lifetime. So object refcounting should cover us.
558 */
559struct i915_vma {
560 struct drm_mm_node node;
561 struct drm_i915_gem_object *obj;
562 struct i915_address_space *vm;
563
564 /** This object's place on the active/inactive lists */
565 struct list_head mm_list;
566
567 struct list_head vma_link; /* Link in the object's VMA list */
568
569 /** This vma's place in the batchbuffer or on the eviction list */
570 struct list_head exec_list;
571
572 /**
573 * Used for performing relocations during execbuffer insertion.
574 */
575 struct hlist_node exec_node;
576 unsigned long exec_handle;
577 struct drm_i915_gem_exec_object2 *exec_entry;
578
579 /**
580 * How many users have pinned this object in GTT space. The following
581 * users can each hold at most one reference: pwrite/pread, pin_ioctl
582 * (via user_pin_count), execbuffer (objects are not allowed multiple
583 * times for the same batchbuffer), and the framebuffer code. When
584 * switching/pageflipping, the framebuffer code has at most two buffers
585 * pinned per crtc.
586 *
587 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
588 * bits with absolutely no headroom. So use 4 bits. */
589 unsigned int pin_count:4;
590#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
591
592 /** Unmap an object from an address space. This usually consists of
593 * setting the valid PTE entries to a reserved scratch page. */
594 void (*unbind_vma)(struct i915_vma *vma);
595 /* Map an object into an address space with the given cache flags. */
596#define GLOBAL_BIND (1<<0)
597 void (*bind_vma)(struct i915_vma *vma,
598 enum i915_cache_level cache_level,
599 u32 flags);
600};
601
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700602struct i915_address_space {
Ben Widawsky93bd8642013-07-16 16:50:06 -0700603 struct drm_mm mm;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700604 struct drm_device *dev;
Ben Widawskya7bbbd62013-07-16 16:50:07 -0700605 struct list_head global_link;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700606 unsigned long start; /* Start offset always 0 for dri2 */
607 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
608
609 struct {
610 dma_addr_t addr;
611 struct page *page;
612 } scratch;
613
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700614 /**
615 * List of objects currently involved in rendering.
616 *
617 * Includes buffers having the contents of their GPU caches
618 * flushed, not necessarily primitives. last_rendering_seqno
619 * represents when the rendering involved will be completed.
620 *
621 * A reference is held on the buffer while on this list.
622 */
623 struct list_head active_list;
624
625 /**
626 * LRU list of objects which are not in the ringbuffer and
627 * are ready to unbind, but are still in the GTT.
628 *
629 * last_rendering_seqno is 0 while an object is in this list.
630 *
631 * A reference is not held on the buffer while on this list,
632 * as merely being GTT-bound shouldn't prevent its being
633 * freed, and we'll pull it off the list in the free path.
634 */
635 struct list_head inactive_list;
636
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700637 /* FIXME: Need a more generic return type */
638 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700639 enum i915_cache_level level,
640 bool valid); /* Create a valid PTE */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700641 void (*clear_range)(struct i915_address_space *vm,
642 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -0700643 unsigned int num_entries,
644 bool use_scratch);
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700645 void (*insert_entries)(struct i915_address_space *vm,
646 struct sg_table *st,
647 unsigned int first_entry,
648 enum i915_cache_level cache_level);
649 void (*cleanup)(struct i915_address_space *vm);
650};
651
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800652/* The Graphics Translation Table is the way in which GEN hardware translates a
653 * Graphics Virtual Address into a Physical Address. In addition to the normal
654 * collateral associated with any va->pa translations GEN hardware also has a
655 * portion of the GTT which can be mapped by the CPU and remain both coherent
656 * and correct (in cases like swizzling). That region is referred to as GMADR in
657 * the spec.
658 */
659struct i915_gtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700660 struct i915_address_space base;
Ben Widawskybaa09f52013-01-24 13:49:57 -0800661 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800662
663 unsigned long mappable_end; /* End offset that we can CPU map */
664 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
665 phys_addr_t mappable_base; /* PA of our GMADR */
666
667 /** "Graphics Stolen Memory" holds the global PTEs */
668 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800669
670 bool do_idle_maps;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800671
Ben Widawsky911bdf02013-06-27 16:30:23 -0700672 int mtrr;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800673
674 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800675 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800676 size_t *stolen, phys_addr_t *mappable_base,
677 unsigned long *mappable_end);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800678};
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700679#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800680
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100681struct i915_hw_ppgtt {
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700682 struct i915_address_space base;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800683 struct kref ref;
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800684 struct drm_mm_node node;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100685 unsigned num_pd_entries;
Ben Widawsky37aca442013-11-04 20:47:32 -0800686 union {
687 struct page **pt_pages;
688 struct page *gen8_pt_pages;
689 };
690 struct page *pd_pages;
691 int num_pd_pages;
692 int num_pt_pages;
693 union {
694 uint32_t pd_offset;
695 dma_addr_t pd_dma_addr[4];
696 };
697 union {
698 dma_addr_t *pt_dma_addr;
699 dma_addr_t *gen8_pt_dma_addr[4];
700 };
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100701
Ben Widawskya3d67d22013-12-06 14:11:06 -0800702 int (*enable)(struct i915_hw_ppgtt *ppgtt);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800703 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
704 struct intel_ring_buffer *ring,
705 bool synchronous);
Ben Widawsky87d60b62013-12-06 14:11:29 -0800706 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200707};
708
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300709struct i915_ctx_hang_stats {
710 /* This context had batch pending when hang was declared */
711 unsigned batch_pending;
712
713 /* This context had batch active when hang was declared */
714 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300715
716 /* Time when this context was last blamed for a GPU reset */
717 unsigned long guilty_ts;
718
719 /* This context is banned to submit more work */
720 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300721};
Ben Widawsky40521052012-06-04 14:42:43 -0700722
723/* This must match up with the value previously used for execbuf2.rsvd1. */
724#define DEFAULT_CONTEXT_ID 0
725struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300726 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700727 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700728 bool is_initialized;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700729 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700730 struct drm_i915_file_private *file_priv;
Ben Widawsky0009e462013-12-06 14:11:02 -0800731 struct intel_ring_buffer *last_ring;
Ben Widawsky40521052012-06-04 14:42:43 -0700732 struct drm_i915_gem_object *obj;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300733 struct i915_ctx_hang_stats hang_stats;
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800734 struct i915_address_space *vm;
Ben Widawskya33afea2013-09-17 21:12:45 -0700735
736 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700737};
738
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700739struct i915_fbc {
740 unsigned long size;
741 unsigned int fb_id;
742 enum plane plane;
743 int y;
744
745 struct drm_mm_node *compressed_fb;
746 struct drm_mm_node *compressed_llb;
747
748 struct intel_fbc_work {
749 struct delayed_work work;
750 struct drm_crtc *crtc;
751 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700752 } *fbc_work;
753
Chris Wilson29ebf902013-07-27 17:23:55 +0100754 enum no_fbc_reason {
755 FBC_OK, /* FBC is enabled */
756 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700757 FBC_NO_OUTPUT, /* no outputs enabled to compress */
758 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
759 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
760 FBC_MODE_TOO_LARGE, /* mode too large for compression */
761 FBC_BAD_PLANE, /* fbc not supported on plane */
762 FBC_NOT_TILED, /* buffer not tiled */
763 FBC_MULTIPLE_PIPES, /* more than one pipe active */
764 FBC_MODULE_PARAM,
765 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
766 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800767};
768
Rodrigo Vivia031d702013-10-03 16:15:06 -0300769struct i915_psr {
770 bool sink_support;
771 bool source_ok;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300772};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700773
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800774enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300775 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800776 PCH_IBX, /* Ibexpeak PCH */
777 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300778 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700779 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800780};
781
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200782enum intel_sbi_destination {
783 SBI_ICLK,
784 SBI_MPHY,
785};
786
Jesse Barnesb690e962010-07-19 13:53:12 -0700787#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700788#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100789#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700790
Dave Airlie8be48d92010-03-30 05:34:14 +0000791struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100792struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000793
Daniel Vetterc2b91522012-02-14 22:37:19 +0100794struct intel_gmbus {
795 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000796 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100797 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100798 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100799 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100800 struct drm_i915_private *dev_priv;
801};
802
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100803struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000804 u8 saveLBB;
805 u32 saveDSPACNTR;
806 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000807 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000808 u32 savePIPEACONF;
809 u32 savePIPEBCONF;
810 u32 savePIPEASRC;
811 u32 savePIPEBSRC;
812 u32 saveFPA0;
813 u32 saveFPA1;
814 u32 saveDPLL_A;
815 u32 saveDPLL_A_MD;
816 u32 saveHTOTAL_A;
817 u32 saveHBLANK_A;
818 u32 saveHSYNC_A;
819 u32 saveVTOTAL_A;
820 u32 saveVBLANK_A;
821 u32 saveVSYNC_A;
822 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000823 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800824 u32 saveTRANS_HTOTAL_A;
825 u32 saveTRANS_HBLANK_A;
826 u32 saveTRANS_HSYNC_A;
827 u32 saveTRANS_VTOTAL_A;
828 u32 saveTRANS_VBLANK_A;
829 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000830 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000831 u32 saveDSPASTRIDE;
832 u32 saveDSPASIZE;
833 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700834 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000835 u32 saveDSPASURF;
836 u32 saveDSPATILEOFF;
837 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700838 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000839 u32 saveBLC_PWM_CTL;
840 u32 saveBLC_PWM_CTL2;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200841 u32 saveBLC_HIST_CTL_B;
Zhenyu Wang42048782009-10-21 15:27:01 +0800842 u32 saveBLC_CPU_PWM_CTL;
843 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000844 u32 saveFPB0;
845 u32 saveFPB1;
846 u32 saveDPLL_B;
847 u32 saveDPLL_B_MD;
848 u32 saveHTOTAL_B;
849 u32 saveHBLANK_B;
850 u32 saveHSYNC_B;
851 u32 saveVTOTAL_B;
852 u32 saveVBLANK_B;
853 u32 saveVSYNC_B;
854 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000855 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800856 u32 saveTRANS_HTOTAL_B;
857 u32 saveTRANS_HBLANK_B;
858 u32 saveTRANS_HSYNC_B;
859 u32 saveTRANS_VTOTAL_B;
860 u32 saveTRANS_VBLANK_B;
861 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000862 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000863 u32 saveDSPBSTRIDE;
864 u32 saveDSPBSIZE;
865 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700866 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000867 u32 saveDSPBSURF;
868 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700869 u32 saveVGA0;
870 u32 saveVGA1;
871 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000872 u32 saveVGACNTRL;
873 u32 saveADPA;
874 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700875 u32 savePP_ON_DELAYS;
876 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000877 u32 saveDVOA;
878 u32 saveDVOB;
879 u32 saveDVOC;
880 u32 savePP_ON;
881 u32 savePP_OFF;
882 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700883 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000884 u32 savePFIT_CONTROL;
885 u32 save_palette_a[256];
886 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000887 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000888 u32 saveIER;
889 u32 saveIIR;
890 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800891 u32 saveDEIER;
892 u32 saveDEIMR;
893 u32 saveGTIER;
894 u32 saveGTIMR;
895 u32 saveFDI_RXA_IMR;
896 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800897 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800898 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000899 u32 saveSWF0[16];
900 u32 saveSWF1[16];
901 u32 saveSWF2[3];
902 u8 saveMSR;
903 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800904 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000905 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000906 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000907 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000908 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200909 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000910 u32 saveCURACNTR;
911 u32 saveCURAPOS;
912 u32 saveCURABASE;
913 u32 saveCURBCNTR;
914 u32 saveCURBPOS;
915 u32 saveCURBBASE;
916 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700917 u32 saveDP_B;
918 u32 saveDP_C;
919 u32 saveDP_D;
920 u32 savePIPEA_GMCH_DATA_M;
921 u32 savePIPEB_GMCH_DATA_M;
922 u32 savePIPEA_GMCH_DATA_N;
923 u32 savePIPEB_GMCH_DATA_N;
924 u32 savePIPEA_DP_LINK_M;
925 u32 savePIPEB_DP_LINK_M;
926 u32 savePIPEA_DP_LINK_N;
927 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800928 u32 saveFDI_RXA_CTL;
929 u32 saveFDI_TXA_CTL;
930 u32 saveFDI_RXB_CTL;
931 u32 saveFDI_TXB_CTL;
932 u32 savePFA_CTL_1;
933 u32 savePFB_CTL_1;
934 u32 savePFA_WIN_SZ;
935 u32 savePFB_WIN_SZ;
936 u32 savePFA_WIN_POS;
937 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000938 u32 savePCH_DREF_CONTROL;
939 u32 saveDISP_ARB_CTL;
940 u32 savePIPEA_DATA_M1;
941 u32 savePIPEA_DATA_N1;
942 u32 savePIPEA_LINK_M1;
943 u32 savePIPEA_LINK_N1;
944 u32 savePIPEB_DATA_M1;
945 u32 savePIPEB_DATA_N1;
946 u32 savePIPEB_LINK_M1;
947 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000948 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400949 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100950};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100951
952struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200953 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100954 struct work_struct work;
955 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200956
Daniel Vetterc85aa882012-11-02 19:55:03 +0100957 u8 cur_delay;
958 u8 min_delay;
959 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700960 u8 rpe_delay;
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100961 u8 rp1_delay;
962 u8 rp0_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700963 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700964
Deepak S27544362014-01-27 21:35:05 +0530965 bool rp_up_masked;
966 bool rp_down_masked;
967
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100968 int last_adj;
969 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
970
Chris Wilsonc0951f02013-10-10 21:58:50 +0100971 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700972 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700973
974 /*
975 * Protects RPS/RC6 register access and PCU communication.
976 * Must be taken after struct_mutex if nested.
977 */
978 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100979};
980
Daniel Vetter1a240d42012-11-29 22:18:51 +0100981/* defined intel_pm.c */
982extern spinlock_t mchdev_lock;
983
Daniel Vetterc85aa882012-11-02 19:55:03 +0100984struct intel_ilk_power_mgmt {
985 u8 cur_delay;
986 u8 min_delay;
987 u8 max_delay;
988 u8 fmax;
989 u8 fstart;
990
991 u64 last_count1;
992 unsigned long last_time1;
993 unsigned long chipset_power;
994 u64 last_count2;
995 struct timespec last_time2;
996 unsigned long gfx_power;
997 u8 corr;
998
999 int c_m;
1000 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001001
1002 struct drm_i915_gem_object *pwrctx;
1003 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001004};
1005
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001006/* Power well structure for haswell */
1007struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001008 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001009 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001010 /* power well enable/disable usage count */
1011 int count;
Imre Deakc1ca7272013-11-25 17:15:29 +02001012 unsigned long domains;
1013 void *data;
1014 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
1015 bool enable);
1016 bool (*is_enabled)(struct drm_device *dev,
1017 struct i915_power_well *power_well);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001018};
1019
Imre Deak83c00f552013-10-25 17:36:47 +03001020struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001021 /*
1022 * Power wells needed for initialization at driver init and suspend
1023 * time are on. They are kept on until after the first modeset.
1024 */
1025 bool init_power_on;
Imre Deakc1ca7272013-11-25 17:15:29 +02001026 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001027
Imre Deak83c00f552013-10-25 17:36:47 +03001028 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001029 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001030 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001031};
1032
Daniel Vetter231f42a2012-11-02 19:55:05 +01001033struct i915_dri1_state {
1034 unsigned allow_batchbuffer : 1;
1035 u32 __iomem *gfx_hws_cpu_addr;
1036
1037 unsigned int cpp;
1038 int back_offset;
1039 int front_offset;
1040 int current_page;
1041 int page_flipping;
1042
1043 uint32_t counter;
1044};
1045
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001046struct i915_ums_state {
1047 /**
1048 * Flag if the X Server, and thus DRM, is not currently in
1049 * control of the device.
1050 *
1051 * This is set between LeaveVT and EnterVT. It needs to be
1052 * replaced with a semaphore. It also needs to be
1053 * transitioned away from for kernel modesetting.
1054 */
1055 int mm_suspended;
1056};
1057
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001058#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001059struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001060 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001061 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001062 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001063};
1064
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001065struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001066 /** Memory allocator for GTT stolen memory */
1067 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001068 /** List of all objects in gtt_space. Used to restore gtt
1069 * mappings on resume */
1070 struct list_head bound_list;
1071 /**
1072 * List of objects which are not bound to the GTT (thus
1073 * are idle and not used by the GPU) but still have
1074 * (presumably uncached) pages still attached.
1075 */
1076 struct list_head unbound_list;
1077
1078 /** Usable portion of the GTT for GEM */
1079 unsigned long stolen_base; /* limited to low memory (32-bit) */
1080
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001081 /** PPGTT used for aliasing the PPGTT with the GTT */
1082 struct i915_hw_ppgtt *aliasing_ppgtt;
1083
1084 struct shrinker inactive_shrinker;
1085 bool shrinker_no_lock_stealing;
1086
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001087 /** LRU list of objects with fence regs on them. */
1088 struct list_head fence_list;
1089
1090 /**
1091 * We leave the user IRQ off as much as possible,
1092 * but this means that requests will finish and never
1093 * be retired once the system goes idle. Set a timer to
1094 * fire periodically while the ring is running. When it
1095 * fires, go retire requests.
1096 */
1097 struct delayed_work retire_work;
1098
1099 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001100 * When we detect an idle GPU, we want to turn on
1101 * powersaving features. So once we see that there
1102 * are no more requests outstanding and no more
1103 * arrive within a small period of time, we fire
1104 * off the idle_work.
1105 */
1106 struct delayed_work idle_work;
1107
1108 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001109 * Are we in a non-interruptible section of code like
1110 * modesetting?
1111 */
1112 bool interruptible;
1113
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001114 /** Bit 6 swizzling required for X tiling */
1115 uint32_t bit_6_swizzle_x;
1116 /** Bit 6 swizzling required for Y tiling */
1117 uint32_t bit_6_swizzle_y;
1118
1119 /* storage for physical objects */
1120 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1121
1122 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001123 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001124 size_t object_memory;
1125 u32 object_count;
1126};
1127
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001128struct drm_i915_error_state_buf {
1129 unsigned bytes;
1130 unsigned size;
1131 int err;
1132 u8 *buf;
1133 loff_t start;
1134 loff_t pos;
1135};
1136
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001137struct i915_error_state_file_priv {
1138 struct drm_device *dev;
1139 struct drm_i915_error_state *error;
1140};
1141
Daniel Vetter99584db2012-11-14 17:14:04 +01001142struct i915_gpu_error {
1143 /* For hangcheck timer */
1144#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1145#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001146 /* Hang gpu twice in this window and your context gets banned */
1147#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1148
Daniel Vetter99584db2012-11-14 17:14:04 +01001149 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001150
1151 /* For reset and error_state handling. */
1152 spinlock_t lock;
1153 /* Protected by the above dev->gpu_error.lock. */
1154 struct drm_i915_error_state *first_error;
1155 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001156
Chris Wilson094f9a52013-09-25 17:34:55 +01001157
1158 unsigned long missed_irq_rings;
1159
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001160 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001161 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001162 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001163 * This is a counter which gets incremented when reset is triggered,
1164 * and again when reset has been handled. So odd values (lowest bit set)
1165 * means that reset is in progress and even values that
1166 * (reset_counter >> 1):th reset was successfully completed.
1167 *
1168 * If reset is not completed succesfully, the I915_WEDGE bit is
1169 * set meaning that hardware is terminally sour and there is no
1170 * recovery. All waiters on the reset_queue will be woken when
1171 * that happens.
1172 *
1173 * This counter is used by the wait_seqno code to notice that reset
1174 * event happened and it needs to restart the entire ioctl (since most
1175 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001176 *
1177 * This is important for lock-free wait paths, where no contended lock
1178 * naturally enforces the correct ordering between the bail-out of the
1179 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001180 */
1181 atomic_t reset_counter;
1182
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001183#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001184#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001185
1186 /**
1187 * Waitqueue to signal when the reset has completed. Used by clients
1188 * that wait for dev_priv->mm.wedged to settle.
1189 */
1190 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001191
Daniel Vetter99584db2012-11-14 17:14:04 +01001192 /* For gpu hang simulation. */
1193 unsigned int stop_rings;
Chris Wilson094f9a52013-09-25 17:34:55 +01001194
1195 /* For missed irq/seqno simulation. */
1196 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001197};
1198
Zhang Ruib8efb172013-02-05 15:41:53 +08001199enum modeset_restore {
1200 MODESET_ON_LID_OPEN,
1201 MODESET_DONE,
1202 MODESET_SUSPENDED,
1203};
1204
Paulo Zanoni6acab152013-09-12 17:06:24 -03001205struct ddi_vbt_port_info {
1206 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001207
1208 uint8_t supports_dvi:1;
1209 uint8_t supports_hdmi:1;
1210 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001211};
1212
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001213struct intel_vbt_data {
1214 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1215 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1216
1217 /* Feature bits */
1218 unsigned int int_tv_support:1;
1219 unsigned int lvds_dither:1;
1220 unsigned int lvds_vbt:1;
1221 unsigned int int_crt_support:1;
1222 unsigned int lvds_use_ssc:1;
1223 unsigned int display_clock_mode:1;
1224 unsigned int fdi_rx_polarity_inverted:1;
1225 int lvds_ssc_freq;
1226 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1227
1228 /* eDP */
1229 int edp_rate;
1230 int edp_lanes;
1231 int edp_preemphasis;
1232 int edp_vswing;
1233 bool edp_initialized;
1234 bool edp_support;
1235 int edp_bpp;
1236 struct edp_power_seq edp_pps;
1237
Jani Nikulaf00076d2013-12-14 20:38:29 -02001238 struct {
1239 u16 pwm_freq_hz;
1240 bool active_low_pwm;
1241 } backlight;
1242
Shobhit Kumard17c5442013-08-27 15:12:25 +03001243 /* MIPI DSI */
1244 struct {
1245 u16 panel_id;
1246 } dsi;
1247
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001248 int crt_ddc_pin;
1249
1250 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001251 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001252
1253 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001254};
1255
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001256enum intel_ddb_partitioning {
1257 INTEL_DDB_PART_1_2,
1258 INTEL_DDB_PART_5_6, /* IVB+ */
1259};
1260
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001261struct intel_wm_level {
1262 bool enable;
1263 uint32_t pri_val;
1264 uint32_t spr_val;
1265 uint32_t cur_val;
1266 uint32_t fbc_val;
1267};
1268
Imre Deak820c1982013-12-17 14:46:36 +02001269struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001270 uint32_t wm_pipe[3];
1271 uint32_t wm_lp[3];
1272 uint32_t wm_lp_spr[3];
1273 uint32_t wm_linetime[3];
1274 bool enable_fbc_wm;
1275 enum intel_ddb_partitioning partitioning;
1276};
1277
Paulo Zanonic67a4702013-08-19 13:18:09 -03001278/*
1279 * This struct tracks the state needed for the Package C8+ feature.
1280 *
1281 * Package states C8 and deeper are really deep PC states that can only be
1282 * reached when all the devices on the system allow it, so even if the graphics
1283 * device allows PC8+, it doesn't mean the system will actually get to these
1284 * states.
1285 *
1286 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1287 * is disabled and the GPU is idle. When these conditions are met, we manually
1288 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1289 * refclk to Fclk.
1290 *
1291 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1292 * the state of some registers, so when we come back from PC8+ we need to
1293 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1294 * need to take care of the registers kept by RC6.
1295 *
1296 * The interrupt disabling is part of the requirements. We can only leave the
1297 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1298 * can lock the machine.
1299 *
1300 * Ideally every piece of our code that needs PC8+ disabled would call
1301 * hsw_disable_package_c8, which would increment disable_count and prevent the
1302 * system from reaching PC8+. But we don't have a symmetric way to do this for
1303 * everything, so we have the requirements_met and gpu_idle variables. When we
1304 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1305 * increase it in the opposite case. The requirements_met variable is true when
1306 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1307 * variable is true when the GPU is idle.
1308 *
1309 * In addition to everything, we only actually enable PC8+ if disable_count
1310 * stays at zero for at least some seconds. This is implemented with the
1311 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1312 * consecutive times when all screens are disabled and some background app
1313 * queries the state of our connectors, or we have some application constantly
1314 * waking up to use the GPU. Only after the enable_work function actually
1315 * enables PC8+ the "enable" variable will become true, which means that it can
1316 * be false even if disable_count is 0.
1317 *
1318 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1319 * goes back to false exactly before we reenable the IRQs. We use this variable
1320 * to check if someone is trying to enable/disable IRQs while they're supposed
1321 * to be disabled. This shouldn't happen and we'll print some error messages in
1322 * case it happens, but if it actually happens we'll also update the variables
1323 * inside struct regsave so when we restore the IRQs they will contain the
1324 * latest expected values.
1325 *
1326 * For more, read "Display Sequences for Package C8" on our documentation.
1327 */
1328struct i915_package_c8 {
1329 bool requirements_met;
1330 bool gpu_idle;
1331 bool irqs_disabled;
1332 /* Only true after the delayed work task actually enables it. */
1333 bool enabled;
1334 int disable_count;
1335 struct mutex lock;
1336 struct delayed_work enable_work;
1337
1338 struct {
1339 uint32_t deimr;
1340 uint32_t sdeimr;
1341 uint32_t gtimr;
1342 uint32_t gtier;
1343 uint32_t gen6_pmimr;
1344 } regsave;
1345};
1346
Paulo Zanoni8a187452013-12-06 20:32:13 -02001347struct i915_runtime_pm {
1348 bool suspended;
1349};
1350
Daniel Vetter926321d2013-10-16 13:30:34 +02001351enum intel_pipe_crc_source {
1352 INTEL_PIPE_CRC_SOURCE_NONE,
1353 INTEL_PIPE_CRC_SOURCE_PLANE1,
1354 INTEL_PIPE_CRC_SOURCE_PLANE2,
1355 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001356 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001357 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1358 INTEL_PIPE_CRC_SOURCE_TV,
1359 INTEL_PIPE_CRC_SOURCE_DP_B,
1360 INTEL_PIPE_CRC_SOURCE_DP_C,
1361 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001362 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001363 INTEL_PIPE_CRC_SOURCE_MAX,
1364};
1365
Shuang He8bf1e9f2013-10-15 18:55:27 +01001366struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001367 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001368 uint32_t crc[5];
1369};
1370
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001371#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001372struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001373 spinlock_t lock;
1374 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001375 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001376 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001377 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001378 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001379};
1380
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001381typedef struct drm_i915_private {
1382 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001383 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001384
1385 const struct intel_device_info *info;
1386
1387 int relative_constants_mode;
1388
1389 void __iomem *regs;
1390
Chris Wilson907b28c2013-07-19 20:36:52 +01001391 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001392
1393 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1394
Daniel Vetter28c70f12012-12-01 13:53:45 +01001395
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001396 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1397 * controller on different i2c buses. */
1398 struct mutex gmbus_mutex;
1399
1400 /**
1401 * Base address of the gmbus and gpio block.
1402 */
1403 uint32_t gpio_mmio_base;
1404
Daniel Vetter28c70f12012-12-01 13:53:45 +01001405 wait_queue_head_t gmbus_wait_queue;
1406
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001407 struct pci_dev *bridge_dev;
1408 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001409 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001410
1411 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001412 struct resource mch_res;
1413
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001414 /* protects the irq masks */
1415 spinlock_t irq_lock;
1416
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001417 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1418 struct pm_qos_request pm_qos;
1419
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001420 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001421 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001422
1423 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001424 union {
1425 u32 irq_mask;
1426 u32 de_irq_mask[I915_MAX_PIPES];
1427 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001428 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001429 u32 pm_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001430
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001431 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001432 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001433 struct {
1434 unsigned long hpd_last_jiffies;
1435 int hpd_cnt;
1436 enum {
1437 HPD_ENABLED = 0,
1438 HPD_DISABLED = 1,
1439 HPD_MARK_DISABLED = 2
1440 } hpd_mark;
1441 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001442 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001443 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001444
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001445 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001446
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001447 struct i915_fbc fbc;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001448 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001449 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001450
1451 /* overlay */
1452 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001453
Jani Nikula58c68772013-11-08 16:48:54 +02001454 /* backlight registers and fields in struct intel_panel */
1455 spinlock_t backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001456
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001457 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001458 bool no_aux_handshake;
1459
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001460 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1461 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1462 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1463
1464 unsigned int fsb_freq, mem_freq, is_ddr3;
1465
Daniel Vetter645416f2013-09-02 16:22:25 +02001466 /**
1467 * wq - Driver workqueue for GEM.
1468 *
1469 * NOTE: Work items scheduled here are not allowed to grab any modeset
1470 * locks, for otherwise the flushing done in the pageflip code will
1471 * result in deadlocks.
1472 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001473 struct workqueue_struct *wq;
1474
1475 /* Display functions */
1476 struct drm_i915_display_funcs display;
1477
1478 /* PCH chipset type */
1479 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001480 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001481
1482 unsigned long quirks;
1483
Zhang Ruib8efb172013-02-05 15:41:53 +08001484 enum modeset_restore modeset_restore;
1485 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001486
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001487 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001488 struct i915_gtt gtt; /* VMA representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001489
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001490 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001491
Daniel Vetter87813422012-05-02 11:49:32 +02001492 /* Kernel Modesetting */
1493
yakui_zhao9b9d1722009-05-31 17:17:17 +08001494 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001495
Jesse Barnes27f82272011-09-02 12:54:37 -07001496 struct drm_crtc *plane_to_crtc_mapping[3];
1497 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001498 wait_queue_head_t pending_flip_queue;
1499
Daniel Vetterc4597872013-10-21 21:04:07 +02001500#ifdef CONFIG_DEBUG_FS
1501 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1502#endif
1503
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001504 int num_shared_dpll;
1505 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001506 struct intel_ddi_plls ddi_plls;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001507 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001508
Jesse Barnes652c3932009-08-17 13:31:43 -07001509 /* Reclocking support */
1510 bool render_reclock_avail;
1511 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001512 /* indicates the reduced downclock for LVDS*/
1513 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001514 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001515
Zhenyu Wangc48044112009-12-17 14:48:43 +08001516 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001517
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001518 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001519
Ben Widawsky59124502013-07-04 11:02:05 -07001520 /* Cannot be determined by PCIID. You must always read a register. */
1521 size_t ellc_size;
1522
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001523 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001524 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001525
Daniel Vetter20e4d402012-08-08 23:35:39 +02001526 /* ilk-only ips/rps state. Everything in here is protected by the global
1527 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001528 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001529
Imre Deak83c00f552013-10-25 17:36:47 +03001530 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001531
Rodrigo Vivia031d702013-10-03 16:15:06 -03001532 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001533
Daniel Vetter99584db2012-11-14 17:14:04 +01001534 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001535
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001536 struct drm_i915_gem_object *vlv_pctx;
1537
Daniel Vetter4520f532013-10-09 09:18:51 +02001538#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001539 /* list of fbdev register on this device */
1540 struct intel_fbdev *fbdev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001541#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001542
Jesse Barnes073f34d2012-11-02 11:13:59 -07001543 /*
1544 * The console may be contended at resume, but we don't
1545 * want it to block on it.
1546 */
1547 struct work_struct console_resume_work;
1548
Chris Wilsone953fd72011-02-21 22:23:52 +00001549 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001550 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001551
Ben Widawsky254f9652012-06-04 14:42:42 -07001552 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001553 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001554
Damien Lespiau3e683202012-12-11 18:48:29 +00001555 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001556
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001557 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001558
Ville Syrjälä53615a52013-08-01 16:18:50 +03001559 struct {
1560 /*
1561 * Raw watermark latency values:
1562 * in 0.1us units for WM0,
1563 * in 0.5us units for WM1+.
1564 */
1565 /* primary */
1566 uint16_t pri_latency[5];
1567 /* sprite */
1568 uint16_t spr_latency[5];
1569 /* cursor */
1570 uint16_t cur_latency[5];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001571
1572 /* current hardware state */
Imre Deak820c1982013-12-17 14:46:36 +02001573 struct ilk_wm_values hw;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001574 } wm;
1575
Paulo Zanonic67a4702013-08-19 13:18:09 -03001576 struct i915_package_c8 pc8;
1577
Paulo Zanoni8a187452013-12-06 20:32:13 -02001578 struct i915_runtime_pm pm;
1579
Daniel Vetter231f42a2012-11-02 19:55:05 +01001580 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1581 * here! */
1582 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001583 /* Old ums support infrastructure, same warning applies. */
1584 struct i915_ums_state ums;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585} drm_i915_private_t;
1586
Chris Wilson2c1792a2013-08-01 18:39:55 +01001587static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1588{
1589 return dev->dev_private;
1590}
1591
Chris Wilsonb4519512012-05-11 14:29:30 +01001592/* Iterate over initialised rings */
1593#define for_each_ring(ring__, dev_priv__, i__) \
1594 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1595 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1596
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001597enum hdmi_force_audio {
1598 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1599 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1600 HDMI_AUDIO_AUTO, /* trust EDID */
1601 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1602};
1603
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001604#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001605
Chris Wilson37e680a2012-06-07 15:38:42 +01001606struct drm_i915_gem_object_ops {
1607 /* Interface between the GEM object and its backing storage.
1608 * get_pages() is called once prior to the use of the associated set
1609 * of pages before to binding them into the GTT, and put_pages() is
1610 * called after we no longer need them. As we expect there to be
1611 * associated cost with migrating pages between the backing storage
1612 * and making them available for the GPU (e.g. clflush), we may hold
1613 * onto the pages after they are no longer referenced by the GPU
1614 * in case they may be used again shortly (for example migrating the
1615 * pages to a different memory domain within the GTT). put_pages()
1616 * will therefore most likely be called when the object itself is
1617 * being released or under memory pressure (where we attempt to
1618 * reap pages for the shrinker).
1619 */
1620 int (*get_pages)(struct drm_i915_gem_object *);
1621 void (*put_pages)(struct drm_i915_gem_object *);
1622};
1623
Eric Anholt673a3942008-07-30 12:06:12 -07001624struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001625 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001626
Chris Wilson37e680a2012-06-07 15:38:42 +01001627 const struct drm_i915_gem_object_ops *ops;
1628
Ben Widawsky2f633152013-07-17 12:19:03 -07001629 /** List of VMAs backed by this object */
1630 struct list_head vma_list;
1631
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001632 /** Stolen memory for this object, instead of being backed by shmem. */
1633 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001634 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001635
Chris Wilson69dc4982010-10-19 10:36:51 +01001636 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001637 /** Used in execbuf to temporarily hold a ref */
1638 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001639
1640 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001641 * This is set if the object is on the active lists (has pending
1642 * rendering and so a non-zero seqno), and is not set if it i s on
1643 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001644 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001645 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001646
1647 /**
1648 * This is set if the object has been written to since last bound
1649 * to the GTT
1650 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001651 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001652
1653 /**
1654 * Fence register bits (if any) for this object. Will be set
1655 * as needed when mapped into the GTT.
1656 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001657 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001658 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001659
1660 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001661 * Advice: are the backing pages purgeable?
1662 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001663 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001664
1665 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001666 * Current tiling mode for the object.
1667 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001668 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001669 /**
1670 * Whether the tiling parameters for the currently associated fence
1671 * register have changed. Note that for the purposes of tracking
1672 * tiling changes we also treat the unfenced register, the register
1673 * slot that the object occupies whilst it executes a fenced
1674 * command (such as BLT on gen2/3), as a "fence".
1675 */
1676 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001677
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001678 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001679 * Is the object at the current location in the gtt mappable and
1680 * fenceable? Used to avoid costly recalculations.
1681 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001682 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001683
1684 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001685 * Whether the current gtt mapping needs to be mappable (and isn't just
1686 * mappable by accident). Track pin and fault separate for a more
1687 * accurate mappable working set.
1688 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001689 unsigned int fault_mappable:1;
1690 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001691 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001692
Chris Wilsoncaea7472010-11-12 13:53:37 +00001693 /*
1694 * Is the GPU currently using a fence to access this buffer,
1695 */
1696 unsigned int pending_fenced_gpu_access:1;
1697 unsigned int fenced_gpu_access:1;
1698
Chris Wilson651d7942013-08-08 14:41:10 +01001699 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001700
Daniel Vetter7bddb012012-02-09 17:15:47 +01001701 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001702 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001703 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001704
Chris Wilson9da3da62012-06-01 15:20:22 +01001705 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001706 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001707
Daniel Vetter1286ff72012-05-10 15:25:09 +02001708 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001709 void *dma_buf_vmapping;
1710 int vmapping_count;
1711
Chris Wilsoncaea7472010-11-12 13:53:37 +00001712 struct intel_ring_buffer *ring;
1713
Chris Wilson1c293ea2012-04-17 15:31:27 +01001714 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001715 uint32_t last_read_seqno;
1716 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001717 /** Breadcrumb of last fenced GPU access to the buffer. */
1718 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001719
Daniel Vetter778c3542010-05-13 11:49:44 +02001720 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001721 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001722
Daniel Vetter80075d42013-10-09 21:23:52 +02001723 /** References from framebuffers, locks out tiling changes. */
1724 unsigned long framebuffer_references;
1725
Eric Anholt280b7132009-03-12 16:56:27 -07001726 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001727 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001728
Jesse Barnes79e53942008-11-07 14:24:08 -08001729 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001730 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001731 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001732
1733 /** for phy allocated objects */
1734 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001735};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001736#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001737
Daniel Vetter62b8b212010-04-09 19:05:08 +00001738#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001739
Eric Anholt673a3942008-07-30 12:06:12 -07001740/**
1741 * Request queue structure.
1742 *
1743 * The request queue allows us to note sequence numbers that have been emitted
1744 * and may be associated with active buffers to be retired.
1745 *
1746 * By keeping this list, we can avoid having to do questionable
1747 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1748 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1749 */
1750struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001751 /** On Which ring this request was generated */
1752 struct intel_ring_buffer *ring;
1753
Eric Anholt673a3942008-07-30 12:06:12 -07001754 /** GEM sequence number associated with this request. */
1755 uint32_t seqno;
1756
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001757 /** Position in the ringbuffer of the start of the request */
1758 u32 head;
1759
1760 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001761 u32 tail;
1762
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001763 /** Context related to this request */
1764 struct i915_hw_context *ctx;
1765
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001766 /** Batch buffer related to this request if any */
1767 struct drm_i915_gem_object *batch_obj;
1768
Eric Anholt673a3942008-07-30 12:06:12 -07001769 /** Time at which this request was emitted, in jiffies. */
1770 unsigned long emitted_jiffies;
1771
Eric Anholtb9624422009-06-03 07:27:35 +00001772 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001773 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001774
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001775 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001776 /** file_priv list entry for this request */
1777 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001778};
1779
1780struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001781 struct drm_i915_private *dev_priv;
1782
Eric Anholt673a3942008-07-30 12:06:12 -07001783 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001784 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001785 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001786 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07001787 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001788 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03001789
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001790 struct i915_hw_context *private_default_ctx;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001791 atomic_t rps_wait_boost;
Eric Anholt673a3942008-07-30 12:06:12 -07001792};
1793
Chris Wilson2c1792a2013-08-01 18:39:55 +01001794#define INTEL_INFO(dev) (to_i915(dev)->info)
Zou Nan haicae58522010-11-09 17:17:32 +08001795
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001796#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1797#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08001798#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001799#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08001800#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001801#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1802#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08001803#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1804#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1805#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001806#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08001807#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001808#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1809#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08001810#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1811#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001812#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001813#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001814#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1815 (dev)->pdev->device == 0x0152 || \
1816 (dev)->pdev->device == 0x015a)
1817#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1818 (dev)->pdev->device == 0x0106 || \
1819 (dev)->pdev->device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001820#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001821#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Paulo Zanoni4e8058a2013-11-02 21:07:31 -07001822#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001823#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03001824#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001825 ((dev)->pdev->device & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001826#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1827 (((dev)->pdev->device & 0xf) == 0x2 || \
1828 ((dev)->pdev->device & 0xf) == 0x6 || \
1829 ((dev)->pdev->device & 0xf) == 0xe))
1830#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001831 ((dev)->pdev->device & 0xFF00) == 0x0A00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08001832#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Rodrigo Vivi94353732013-08-28 16:45:46 -03001833#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Ville Syrjäläffbab09b2013-10-04 14:53:40 +03001834 ((dev)->pdev->device & 0x00F0) == 0x0020)
Ben Widawskyb833d682013-08-23 16:00:07 -07001835#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08001836
Jesse Barnes85436692011-04-06 12:11:14 -07001837/*
1838 * The genX designation typically refers to the render engine, so render
1839 * capability related checks should use IS_GEN, while display and other checks
1840 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1841 * chips, etc.).
1842 */
Zou Nan haicae58522010-11-09 17:17:32 +08001843#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1844#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1845#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1846#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1847#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001848#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07001849#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Zou Nan haicae58522010-11-09 17:17:32 +08001850
Ben Widawsky73ae4782013-10-15 10:02:57 -07001851#define RENDER_RING (1<<RCS)
1852#define BSD_RING (1<<VCS)
1853#define BLT_RING (1<<BCS)
1854#define VEBOX_RING (1<<VECS)
1855#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1856#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1857#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001858#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Chris Wilson651d7942013-08-08 14:41:10 +01001859#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08001860#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1861
Ben Widawsky254f9652012-06-04 14:42:42 -07001862#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky246cbfb2013-12-06 14:11:14 -08001863#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
Ben Widawskyc5dc5ce2014-01-27 23:07:00 -08001864#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1865 && !IS_BROADWELL(dev))
1866#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001867#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001868
Chris Wilson05394f32010-11-08 19:18:58 +00001869#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001870#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1871
Daniel Vetterb45305f2012-12-17 16:21:27 +01001872/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1873#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1874
Zou Nan haicae58522010-11-09 17:17:32 +08001875/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1876 * rows, which changed the alignment requirements and fence programming.
1877 */
1878#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1879 IS_I915GM(dev)))
1880#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1881#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1882#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08001883#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1884#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08001885
1886#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1887#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001888#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001889
Ben Widawsky2a114cc2013-11-02 21:07:47 -07001890#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01001891
Damien Lespiaudd93be52013-04-22 18:40:39 +01001892#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01001893#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08001894#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson7c6c2652013-11-18 18:32:37 -08001895#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
Paulo Zanonidf4547d2013-12-13 15:22:32 -02001896#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001897
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001898#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1899#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1900#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1901#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1902#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1903#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1904
Chris Wilson2c1792a2013-08-01 18:39:55 +01001905#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001906#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001907#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1908#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001909#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001910#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001911
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001912/* DPF == dynamic parity feature */
1913#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1914#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001915
Ben Widawskyc8735b02012-09-07 19:43:39 -07001916#define GT_FREQUENCY_MULTIPLIER 50
1917
Chris Wilson05394f32010-11-08 19:18:58 +00001918#include "i915_trace.h"
1919
Rob Clarkbaa70942013-08-02 13:27:49 -04001920extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001921extern int i915_max_ioctl;
1922
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001923extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1924extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001925extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1926extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1927
Jani Nikulad330a952014-01-21 11:24:25 +02001928/* i915_params.c */
1929struct i915_params {
1930 int modeset;
1931 int panel_ignore_lid;
1932 unsigned int powersave;
1933 int semaphores;
1934 unsigned int lvds_downclock;
1935 int lvds_channel_mode;
1936 int panel_use_ssc;
1937 int vbt_sdvo_panel_type;
1938 int enable_rc6;
1939 int enable_fbc;
1940 bool enable_hangcheck;
1941 int enable_ppgtt;
1942 int enable_psr;
1943 unsigned int preliminary_hw_support;
1944 int disable_power_well;
1945 int enable_ips;
1946 bool fastboot;
1947 int enable_pc8;
1948 int pc8_timeout;
1949 bool prefault_disable;
1950 bool reset;
1951 int invert_brightness;
1952};
1953extern struct i915_params i915 __read_mostly;
1954
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001956void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001957extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001958extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001959extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001960extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001961extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001962extern void i915_driver_preclose(struct drm_device *dev,
1963 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001964extern void i915_driver_postclose(struct drm_device *dev,
1965 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001966extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001967#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001968extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1969 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001970#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001971extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001972 struct drm_clip_rect *box,
1973 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001974extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001975extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001976extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1977extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1978extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1979extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1980
Jesse Barnes073f34d2012-11-02 11:13:59 -07001981extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001982
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001984void i915_queue_hangcheck(struct drm_device *dev);
Chris Wilson527f9e92010-11-11 01:16:58 +00001985void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001987extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001988extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001989
1990extern void intel_uncore_sanitize(struct drm_device *dev);
1991extern void intel_uncore_early_sanitize(struct drm_device *dev);
1992extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01001993extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01001994extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001995
Keith Packard7c463582008-11-04 02:03:27 -08001996void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02001997i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08001998
1999void
Daniel Vetter3b6c42e2013-10-21 18:04:35 +02002000i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
Keith Packard7c463582008-11-04 02:03:27 -08002001
Eric Anholt673a3942008-07-30 12:06:12 -07002002/* i915_gem.c */
2003int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2004 struct drm_file *file_priv);
2005int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2006 struct drm_file *file_priv);
2007int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2008 struct drm_file *file_priv);
2009int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2010 struct drm_file *file_priv);
2011int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2012 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002013int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2014 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002015int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2016 struct drm_file *file_priv);
2017int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2018 struct drm_file *file_priv);
2019int i915_gem_execbuffer(struct drm_device *dev, void *data,
2020 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002021int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2022 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002023int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2024 struct drm_file *file_priv);
2025int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2026 struct drm_file *file_priv);
2027int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2028 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002029int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2030 struct drm_file *file);
2031int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2032 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002033int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2034 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002035int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2036 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002037int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2038 struct drm_file *file_priv);
2039int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2040 struct drm_file *file_priv);
2041int i915_gem_set_tiling(struct drm_device *dev, void *data,
2042 struct drm_file *file_priv);
2043int i915_gem_get_tiling(struct drm_device *dev, void *data,
2044 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07002045int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2046 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002047int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2048 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002049void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002050void *i915_gem_object_alloc(struct drm_device *dev);
2051void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002052void i915_gem_object_init(struct drm_i915_gem_object *obj,
2053 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002054struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2055 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002056void i915_init_vm(struct drm_i915_private *dev_priv,
2057 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002058void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002059void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002060
Chris Wilson20217462010-11-23 15:26:33 +00002061int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002062 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002063 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002064 bool map_and_fenceable,
2065 bool nonblocking);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002066void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002067int __must_check i915_vma_unbind(struct i915_vma *vma);
2068int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00002069int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002070void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002071void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002072void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002073
Chris Wilson37e680a2012-06-07 15:38:42 +01002074int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002075static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2076{
Imre Deak67d5a502013-02-18 19:28:02 +02002077 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002078
Imre Deak67d5a502013-02-18 19:28:02 +02002079 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002080 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002081
2082 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002083}
Chris Wilsona5570172012-09-04 21:02:54 +01002084static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2085{
2086 BUG_ON(obj->pages == NULL);
2087 obj->pages_pin_count++;
2088}
2089static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2090{
2091 BUG_ON(obj->pages_pin_count == 0);
2092 obj->pages_pin_count--;
2093}
2094
Chris Wilson54cf91d2010-11-25 18:00:26 +00002095int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002096int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2097 struct intel_ring_buffer *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002098void i915_vma_move_to_active(struct i915_vma *vma,
2099 struct intel_ring_buffer *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002100int i915_gem_dumb_create(struct drm_file *file_priv,
2101 struct drm_device *dev,
2102 struct drm_mode_create_dumb *args);
2103int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2104 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002105/**
2106 * Returns true if seq1 is later than seq2.
2107 */
2108static inline bool
2109i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2110{
2111 return (int32_t)(seq1 - seq2) >= 0;
2112}
2113
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002114int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2115int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002116int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002117int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002118
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002119static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01002120i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2121{
2122 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2123 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2124 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002125 return true;
2126 } else
2127 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002128}
2129
2130static inline void
2131i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2132{
2133 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2134 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonb8c3af72013-06-12 11:29:47 +01002135 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002136 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2137 }
2138}
2139
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002140bool i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002141void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002142int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002143 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002144static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2145{
2146 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002147 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002148}
2149
2150static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2151{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002152 return atomic_read(&error->reset_counter) & I915_WEDGED;
2153}
2154
2155static inline u32 i915_reset_count(struct i915_gpu_error *error)
2156{
2157 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002158}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002159
Chris Wilson069efc12010-09-30 16:53:18 +01002160void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002161bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002162int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002163int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002164int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyc3787e22013-09-17 21:12:44 -07002165int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002166void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002167void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002168int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002169int __must_check i915_gem_suspend(struct drm_device *dev);
Mika Kuoppala0025c072013-06-12 12:35:30 +03002170int __i915_add_request(struct intel_ring_buffer *ring,
2171 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002172 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002173 u32 *seqno);
2174#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002175 __i915_add_request(ring, NULL, NULL, seqno)
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002176int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2177 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002178int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002179int __must_check
2180i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2181 bool write);
2182int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002183i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2184int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002185i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2186 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00002187 struct intel_ring_buffer *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002188void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002189int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002190 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002191 int id,
2192 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002193void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002194 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10002195void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002196int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002197void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002198
Chris Wilson467cffb2011-03-07 10:42:03 +00002199uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002200i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2201uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002202i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2203 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002204
Chris Wilsone4ffd172011-04-04 09:44:39 +01002205int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2206 enum i915_cache_level cache_level);
2207
Daniel Vetter1286ff72012-05-10 15:25:09 +02002208struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2209 struct dma_buf *dma_buf);
2210
2211struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2212 struct drm_gem_object *gem_obj, int flags);
2213
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002214void i915_gem_restore_fences(struct drm_device *dev);
2215
Ben Widawskya70a3142013-07-31 16:59:56 -07002216unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2217 struct i915_address_space *vm);
2218bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2219bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2220 struct i915_address_space *vm);
2221unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2222 struct i915_address_space *vm);
2223struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2224 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002225struct i915_vma *
2226i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2227 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002228
2229struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002230static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2231 struct i915_vma *vma;
2232 list_for_each_entry(vma, &obj->vma_list, vma_link)
2233 if (vma->pin_count > 0)
2234 return true;
2235 return false;
2236}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002237
Ben Widawskya70a3142013-07-31 16:59:56 -07002238/* Some GGTT VM helpers */
2239#define obj_to_ggtt(obj) \
2240 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2241static inline bool i915_is_ggtt(struct i915_address_space *vm)
2242{
2243 struct i915_address_space *ggtt =
2244 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2245 return vm == ggtt;
2246}
2247
2248static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2249{
2250 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2251}
2252
2253static inline unsigned long
2254i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2255{
2256 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2257}
2258
2259static inline unsigned long
2260i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2261{
2262 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2263}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002264
2265static inline int __must_check
2266i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2267 uint32_t alignment,
2268 bool map_and_fenceable,
2269 bool nonblocking)
2270{
2271 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2272 map_and_fenceable, nonblocking);
2273}
Ben Widawskya70a3142013-07-31 16:59:56 -07002274
Ben Widawsky254f9652012-06-04 14:42:42 -07002275/* i915_gem_context.c */
Ben Widawsky0eea67e2013-12-06 14:11:19 -08002276#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
Ben Widawsky8245be32013-11-06 13:56:29 -02002277int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002278void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002279void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002280int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002281int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002282void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07002283int i915_switch_context(struct intel_ring_buffer *ring,
Ben Widawsky41bde552013-12-06 14:11:21 -08002284 struct drm_file *file, struct i915_hw_context *to);
2285struct i915_hw_context *
2286i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002287void i915_gem_context_free(struct kref *ctx_ref);
2288static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2289{
Ben Widawskyc4829722013-12-06 14:11:20 -08002290 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2291 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002292}
2293
2294static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2295{
Ben Widawskyc4829722013-12-06 14:11:20 -08002296 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2297 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002298}
2299
Ben Widawsky84624812012-06-04 14:42:54 -07002300int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2301 struct drm_file *file);
2302int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2303 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002304
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002305/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002306int __must_check i915_gem_evict_something(struct drm_device *dev,
2307 struct i915_address_space *vm,
2308 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002309 unsigned alignment,
2310 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002311 bool mappable,
2312 bool nonblock);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002313int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002314int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002315
Chris Wilson05394f32010-11-08 19:18:58 +00002316/* i915_gem_gtt.c */
2317void i915_check_and_clear_faults(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002318void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
2319void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00002320int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002321void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2322void i915_gem_init_global_gtt(struct drm_device *dev);
2323void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2324 unsigned long mappable_end, unsigned long end);
2325int i915_gem_gtt_init(struct drm_device *dev);
2326static inline void i915_gem_chipset_flush(struct drm_device *dev)
2327{
2328 if (INTEL_INFO(dev)->gen < 6)
2329 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002330}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002331int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
2332static inline bool intel_enable_ppgtt(struct drm_device *dev, bool full)
2333{
Jani Nikulad330a952014-01-21 11:24:25 +02002334 if (i915.enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002335 return false;
2336
Jani Nikulad330a952014-01-21 11:24:25 +02002337 if (i915.enable_ppgtt == 1 && full)
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002338 return false;
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002339
2340#ifdef CONFIG_INTEL_IOMMU
2341 /* Disable ppgtt on SNB if VT-d is on. */
2342 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
2343 DRM_INFO("Disabling PPGTT because VT-d is on\n");
2344 return false;
2345 }
2346#endif
2347
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002348 if (full)
2349 return HAS_PPGTT(dev);
2350 else
2351 return HAS_ALIASING_PPGTT(dev);
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002352}
2353
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002354static inline void ppgtt_release(struct kref *kref)
2355{
2356 struct i915_hw_ppgtt *ppgtt = container_of(kref, struct i915_hw_ppgtt, ref);
Ben Widawsky679845e2013-12-06 14:11:23 -08002357 struct drm_device *dev = ppgtt->base.dev;
2358 struct drm_i915_private *dev_priv = dev->dev_private;
2359 struct i915_address_space *vm = &ppgtt->base;
2360
2361 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
2362 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
2363 ppgtt->base.cleanup(&ppgtt->base);
2364 return;
2365 }
2366
2367 /*
2368 * Make sure vmas are unbound before we take down the drm_mm
2369 *
2370 * FIXME: Proper refcounting should take care of this, this shouldn't be
2371 * needed at all.
2372 */
2373 if (!list_empty(&vm->active_list)) {
2374 struct i915_vma *vma;
2375
2376 list_for_each_entry(vma, &vm->active_list, mm_list)
2377 if (WARN_ON(list_empty(&vma->vma_link) ||
2378 list_is_singular(&vma->vma_link)))
2379 break;
2380
2381 i915_gem_evict_vm(&ppgtt->base, true);
2382 } else {
2383 i915_gem_retire_requests(dev);
2384 i915_gem_evict_vm(&ppgtt->base, false);
2385 }
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002386
2387 ppgtt->base.cleanup(&ppgtt->base);
2388}
Eric Anholt673a3942008-07-30 12:06:12 -07002389
Chris Wilson9797fbf2012-04-24 15:47:39 +01002390/* i915_gem_stolen.c */
2391int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00002392int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2393void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002394void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002395struct drm_i915_gem_object *
2396i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002397struct drm_i915_gem_object *
2398i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2399 u32 stolen_offset,
2400 u32 gtt_offset,
2401 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002402void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002403
Eric Anholt673a3942008-07-30 12:06:12 -07002404/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002405static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002406{
2407 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2408
2409 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2410 obj->tiling_mode != I915_TILING_NONE;
2411}
2412
Eric Anholt673a3942008-07-30 12:06:12 -07002413void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2414void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2415void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2416
2417/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002418#if WATCH_LISTS
2419int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002420#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002421#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002422#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423
Ben Gamari20172632009-02-17 20:08:50 -05002424/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002425int i915_debugfs_init(struct drm_minor *minor);
2426void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002427#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002428void intel_display_crc_init(struct drm_device *dev);
2429#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002430static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002431#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002432
2433/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002434__printf(2, 3)
2435void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002436int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2437 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002438int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2439 size_t count, loff_t pos);
2440static inline void i915_error_state_buf_release(
2441 struct drm_i915_error_state_buf *eb)
2442{
2443 kfree(eb->buf);
2444}
Mika Kuoppala84734a02013-07-12 16:50:57 +03002445void i915_capture_error_state(struct drm_device *dev);
2446void i915_error_state_get(struct drm_device *dev,
2447 struct i915_error_state_file_priv *error_priv);
2448void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2449void i915_destroy_error_state(struct drm_device *dev);
2450
2451void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2452const char *i915_cache_level_str(int type);
Ben Gamari20172632009-02-17 20:08:50 -05002453
Jesse Barnes317c35d2008-08-25 15:11:06 -07002454/* i915_suspend.c */
2455extern int i915_save_state(struct drm_device *dev);
2456extern int i915_restore_state(struct drm_device *dev);
2457
Daniel Vetterd8157a32013-01-25 17:53:20 +01002458/* i915_ums.c */
2459void i915_save_display_reg(struct drm_device *dev);
2460void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002461
Ben Widawsky0136db582012-04-10 21:17:01 -07002462/* i915_sysfs.c */
2463void i915_setup_sysfs(struct drm_device *dev_priv);
2464void i915_teardown_sysfs(struct drm_device *dev_priv);
2465
Chris Wilsonf899fc62010-07-20 15:44:45 -07002466/* intel_i2c.c */
2467extern int intel_setup_gmbus(struct drm_device *dev);
2468extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002469static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002470{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002471 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002472}
2473
2474extern struct i2c_adapter *intel_gmbus_get_adapter(
2475 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002476extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2477extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002478static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002479{
2480 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2481}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002482extern void intel_i2c_reset(struct drm_device *dev);
2483
Chris Wilson3b617962010-08-24 09:02:58 +01002484/* intel_opregion.c */
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002485struct intel_encoder;
Chris Wilson44834a62010-08-19 16:09:23 +01002486extern int intel_opregion_setup(struct drm_device *dev);
2487#ifdef CONFIG_ACPI
2488extern void intel_opregion_init(struct drm_device *dev);
2489extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002490extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002491extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2492 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002493extern int intel_opregion_notify_adapter(struct drm_device *dev,
2494 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002495#else
Chris Wilson44834a62010-08-19 16:09:23 +01002496static inline void intel_opregion_init(struct drm_device *dev) { return; }
2497static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002498static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002499static inline int
2500intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2501{
2502 return 0;
2503}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002504static inline int
2505intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2506{
2507 return 0;
2508}
Len Brown65e082c2008-10-24 17:18:10 -04002509#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002510
Jesse Barnes723bfd72010-10-07 16:01:13 -07002511/* intel_acpi.c */
2512#ifdef CONFIG_ACPI
2513extern void intel_register_dsm_handler(void);
2514extern void intel_unregister_dsm_handler(void);
2515#else
2516static inline void intel_register_dsm_handler(void) { return; }
2517static inline void intel_unregister_dsm_handler(void) { return; }
2518#endif /* CONFIG_ACPI */
2519
Jesse Barnes79e53942008-11-07 14:24:08 -08002520/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002521extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03002522extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002523extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002524extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002525extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10002526extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002527extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2528 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002529extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002530extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01002531extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002532extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002533extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002534extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002535extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2536extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2537extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04002538extern void intel_detect_pch(struct drm_device *dev);
2539extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07002540extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002541
Ben Widawsky2911a352012-04-05 14:47:36 -07002542extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002543int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2544 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002545int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2546 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002547
Chris Wilson6ef3d422010-08-04 20:26:07 +01002548/* overlay */
2549extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002550extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2551 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002552
2553extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002554extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002555 struct drm_device *dev,
2556 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002557
Ben Widawskyb7287d82011-04-25 11:22:22 -07002558/* On SNB platform, before reading ring registers forcewake bit
2559 * must be set to prevent GT core from power down and stale values being
2560 * returned.
2561 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302562void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2563void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002564
Ben Widawsky42c05262012-09-26 10:34:00 -07002565int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2566int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002567
2568/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002569u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2570void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2571u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002572u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2573void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2574u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2575void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2576u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2577void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002578u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2579void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002580u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2581void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002582u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2583void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002584u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2585 enum intel_sbi_destination destination);
2586void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2587 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302588u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2589void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002590
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002591int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2592int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002593
Deepak S940aece2013-11-23 14:55:43 +05302594void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2595void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2596
2597#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2598 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2599 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2600 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2601 ((reg) >= 0x2E000 && (reg) < 0x30000))
2602
2603#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2604 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2605 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2606 ((reg) >= 0x30000 && (reg) < 0x40000))
2607
Deepak Sc8d9a592013-11-23 14:55:42 +05302608#define FORCEWAKE_RENDER (1 << 0)
2609#define FORCEWAKE_MEDIA (1 << 1)
2610#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2611
2612
Ben Widawsky0b274482013-10-04 21:22:51 -07002613#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2614#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00002615
Ben Widawsky0b274482013-10-04 21:22:51 -07002616#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2617#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2618#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2619#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002620
Ben Widawsky0b274482013-10-04 21:22:51 -07002621#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2622#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2623#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2624#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00002625
Ben Widawsky0b274482013-10-04 21:22:51 -07002626#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2627#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08002628
2629#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2630#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2631
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002632/* "Broadcast RGB" property */
2633#define INTEL_BROADCAST_RGB_AUTO 0
2634#define INTEL_BROADCAST_RGB_FULL 1
2635#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002636
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002637static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2638{
2639 if (HAS_PCH_SPLIT(dev))
2640 return CPU_VGACNTRL;
2641 else if (IS_VALLEYVIEW(dev))
2642 return VLV_VGACNTRL;
2643 else
2644 return VGACNTRL;
2645}
2646
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002647static inline void __user *to_user_ptr(u64 address)
2648{
2649 return (void __user *)(uintptr_t)address;
2650}
2651
Imre Deakdf977292013-05-21 20:03:17 +03002652static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2653{
2654 unsigned long j = msecs_to_jiffies(m);
2655
2656 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2657}
2658
2659static inline unsigned long
2660timespec_to_jiffies_timeout(const struct timespec *value)
2661{
2662 unsigned long j = timespec_to_jiffies(value);
2663
2664 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2665}
2666
Paulo Zanonidce56b32013-12-19 14:29:40 -02002667/*
2668 * If you need to wait X milliseconds between events A and B, but event B
2669 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2670 * when event A happened, then just before event B you call this function and
2671 * pass the timestamp as the first argument, and X as the second argument.
2672 */
2673static inline void
2674wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2675{
Imre Deakec5e0cf2014-01-29 13:25:40 +02002676 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02002677
2678 /*
2679 * Don't re-read the value of "jiffies" every time since it may change
2680 * behind our back and break the math.
2681 */
2682 tmp_jiffies = jiffies;
2683 target_jiffies = timestamp_jiffies +
2684 msecs_to_jiffies_timeout(to_wait_ms);
2685
2686 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02002687 remaining_jiffies = target_jiffies - tmp_jiffies;
2688 while (remaining_jiffies)
2689 remaining_jiffies =
2690 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002691 }
2692}
2693
Linus Torvalds1da177e2005-04-16 15:20:36 -07002694#endif