blob: f6e4a87a9892d0250f5103b95132956b6275f6f3 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300160 u8 source_max, sink_max;
161
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200162 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300163 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
164
165 return min(source_max, sink_max);
166}
167
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400168/*
169 * The units on the numbers in the next two are... bizarre. Examples will
170 * make it clearer; this one parallels an example in the eDP spec.
171 *
172 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
173 *
174 * 270000 * 1 * 8 / 10 == 216000
175 *
176 * The actual data capacity of that configuration is 2.16Gbit/s, so the
177 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
178 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
179 * 119000. At 18bpp that's 2142000 kilobits per second.
180 *
181 * Thus the strange-looking division by 10 in intel_dp_link_required, to
182 * get the result in decakilobits instead of kilobits.
183 */
184
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185static int
Keith Packardc8982612012-01-25 08:16:25 -0800186intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400188 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700189}
190
191static int
Dave Airliefe27d532010-06-30 11:46:17 +1000192intel_dp_max_data_rate(int max_link_clock, int max_lanes)
193{
194 return (max_link_clock * max_lanes * 8) / 10;
195}
196
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000197static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198intel_dp_mode_valid(struct drm_connector *connector,
199 struct drm_display_mode *mode)
200{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100201 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 struct intel_connector *intel_connector = to_intel_connector(connector);
203 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100204 int target_clock = mode->clock;
205 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200206 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (is_edp(intel_dp) && fixed_mode) {
209 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200214
215 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100216 }
217
Ville Syrjälä50fec212015-03-12 17:10:34 +0200218 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300219 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100220
221 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
222 mode_rate = intel_dp_link_required(target_clock, 18);
223
Mika Kahola799487f2016-02-02 15:16:38 +0200224 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800236uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237{
238 int i;
239 uint32_t v = 0;
240
241 if (src_bytes > 4)
242 src_bytes = 4;
243 for (i = 0; i < src_bytes; i++)
244 v |= ((uint32_t) src[i]) << ((3-i) * 8);
245 return v;
246}
247
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000248static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249{
250 int i;
251 if (dst_bytes > 4)
252 dst_bytes = 4;
253 for (i = 0; i < dst_bytes; i++)
254 dst[i] = src >> ((3-i) * 8);
255}
256
Jani Nikulabf13e812013-09-06 07:40:05 +0300257static void
258intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300259 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300260static void
261intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300262 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300263
Ville Syrjälä773538e82014-09-04 14:54:56 +0300264static void pps_lock(struct intel_dp *intel_dp)
265{
266 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
267 struct intel_encoder *encoder = &intel_dig_port->base;
268 struct drm_device *dev = encoder->base.dev;
269 struct drm_i915_private *dev_priv = dev->dev_private;
270 enum intel_display_power_domain power_domain;
271
272 /*
273 * See vlv_power_sequencer_reset() why we need
274 * a power domain reference here.
275 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100276 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300277 intel_display_power_get(dev_priv, power_domain);
278
279 mutex_lock(&dev_priv->pps_mutex);
280}
281
282static void pps_unlock(struct intel_dp *intel_dp)
283{
284 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
285 struct intel_encoder *encoder = &intel_dig_port->base;
286 struct drm_device *dev = encoder->base.dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
288 enum intel_display_power_domain power_domain;
289
290 mutex_unlock(&dev_priv->pps_mutex);
291
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100292 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300293 intel_display_power_put(dev_priv, power_domain);
294}
295
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300296static void
297vlv_power_sequencer_kick(struct intel_dp *intel_dp)
298{
299 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
300 struct drm_device *dev = intel_dig_port->base.base.dev;
301 struct drm_i915_private *dev_priv = dev->dev_private;
302 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300303 bool pll_enabled, release_cl_override = false;
304 enum dpio_phy phy = DPIO_PHY(pipe);
305 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300306 uint32_t DP;
307
308 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
309 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
310 pipe_name(pipe), port_name(intel_dig_port->port)))
311 return;
312
313 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
314 pipe_name(pipe), port_name(intel_dig_port->port));
315
316 /* Preserve the BIOS-computed detected bit. This is
317 * supposed to be read-only.
318 */
319 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
320 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
321 DP |= DP_PORT_WIDTH(1);
322 DP |= DP_LINK_TRAIN_PAT_1;
323
324 if (IS_CHERRYVIEW(dev))
325 DP |= DP_PIPE_SELECT_CHV(pipe);
326 else if (pipe == PIPE_B)
327 DP |= DP_PIPEB_SELECT;
328
Ville Syrjäläd288f652014-10-28 13:20:22 +0200329 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
330
331 /*
332 * The DPLL for the pipe must be enabled for this to work.
333 * So enable temporarily it if it's not already enabled.
334 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300335 if (!pll_enabled) {
336 release_cl_override = IS_CHERRYVIEW(dev) &&
337 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
338
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000339 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
340 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
341 DRM_ERROR("Failed to force on pll for pipe %c!\n",
342 pipe_name(pipe));
343 return;
344 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
Jani Nikula19c80542015-12-16 12:48:16 +0200392 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300393 struct intel_dp *tmp;
394
395 if (encoder->type != INTEL_OUTPUT_EDP)
396 continue;
397
398 tmp = enc_to_intel_dp(&encoder->base);
399
400 if (tmp->pps_pipe != INVALID_PIPE)
401 pipes &= ~(1 << tmp->pps_pipe);
402 }
403
404 /*
405 * Didn't find one. This should not happen since there
406 * are two power sequencers and up to two eDP ports.
407 */
408 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300409 pipe = PIPE_A;
410 else
411 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300412
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300413 vlv_steal_power_sequencer(dev, pipe);
414 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300415
416 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
417 pipe_name(intel_dp->pps_pipe),
418 port_name(intel_dig_port->port));
419
420 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300421 intel_dp_init_panel_power_sequencer(dev, intel_dp);
422 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300423
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300424 /*
425 * Even vdd force doesn't work until we've made
426 * the power sequencer lock in on the port.
427 */
428 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300429
430 return intel_dp->pps_pipe;
431}
432
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300433typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
434 enum pipe pipe);
435
436static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
437 enum pipe pipe)
438{
439 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
440}
441
442static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
443 enum pipe pipe)
444{
445 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
446}
447
448static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
449 enum pipe pipe)
450{
451 return true;
452}
453
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300454static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300455vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
456 enum port port,
457 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300458{
Jani Nikulabf13e812013-09-06 07:40:05 +0300459 enum pipe pipe;
460
Jani Nikulabf13e812013-09-06 07:40:05 +0300461 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
462 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
463 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300464
465 if (port_sel != PANEL_PORT_SELECT_VLV(port))
466 continue;
467
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300468 if (!pipe_check(dev_priv, pipe))
469 continue;
470
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300471 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300472 }
473
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300474 return INVALID_PIPE;
475}
476
477static void
478vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
479{
480 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
481 struct drm_device *dev = intel_dig_port->base.base.dev;
482 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300483 enum port port = intel_dig_port->port;
484
485 lockdep_assert_held(&dev_priv->pps_mutex);
486
487 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300488 /* first pick one where the panel is on */
489 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
490 vlv_pipe_has_pp_on);
491 /* didn't find one? pick one where vdd is on */
492 if (intel_dp->pps_pipe == INVALID_PIPE)
493 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
494 vlv_pipe_has_vdd_on);
495 /* didn't find one? pick one with just the correct port */
496 if (intel_dp->pps_pipe == INVALID_PIPE)
497 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
498 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300499
500 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
501 if (intel_dp->pps_pipe == INVALID_PIPE) {
502 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
503 port_name(port));
504 return;
505 }
506
507 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
508 port_name(port), pipe_name(intel_dp->pps_pipe));
509
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300510 intel_dp_init_panel_power_sequencer(dev, intel_dp);
511 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300512}
513
Ville Syrjälä773538e82014-09-04 14:54:56 +0300514void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
515{
516 struct drm_device *dev = dev_priv->dev;
517 struct intel_encoder *encoder;
518
Wayne Boyer666a4532015-12-09 12:29:35 -0800519 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300520 return;
521
522 /*
523 * We can't grab pps_mutex here due to deadlock with power_domain
524 * mutex when power_domain functions are called while holding pps_mutex.
525 * That also means that in order to use pps_pipe the code needs to
526 * hold both a power domain reference and pps_mutex, and the power domain
527 * reference get/put must be done while _not_ holding pps_mutex.
528 * pps_{lock,unlock}() do these steps in the correct order, so one
529 * should use them always.
530 */
531
Jani Nikula19c80542015-12-16 12:48:16 +0200532 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300533 struct intel_dp *intel_dp;
534
535 if (encoder->type != INTEL_OUTPUT_EDP)
536 continue;
537
538 intel_dp = enc_to_intel_dp(&encoder->base);
539 intel_dp->pps_pipe = INVALID_PIPE;
540 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300541}
542
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200543static i915_reg_t
544_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200556static i915_reg_t
557_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300558{
559 struct drm_device *dev = intel_dp_to_dev(intel_dp);
560
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530561 if (IS_BROXTON(dev))
562 return BXT_PP_STATUS(0);
563 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300564 return PCH_PP_STATUS;
565 else
566 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
567}
568
Clint Taylor01527b32014-07-07 13:01:46 -0700569/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
570 This function only applicable when panel PM state is not to be tracked */
571static int edp_notify_handler(struct notifier_block *this, unsigned long code,
572 void *unused)
573{
574 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
575 edp_notifier);
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700578
579 if (!is_edp(intel_dp) || code != SYS_RESTART)
580 return 0;
581
Ville Syrjälä773538e82014-09-04 14:54:56 +0300582 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300583
Wayne Boyer666a4532015-12-09 12:29:35 -0800584 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300585 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200586 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300587 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300588
Clint Taylor01527b32014-07-07 13:01:46 -0700589 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
590 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
591 pp_div = I915_READ(pp_div_reg);
592 pp_div &= PP_REFERENCE_DIVIDER_MASK;
593
594 /* 0x1F write to PP_DIV_REG sets max cycle delay */
595 I915_WRITE(pp_div_reg, pp_div | 0x1F);
596 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
597 msleep(intel_dp->panel_power_cycle_delay);
598 }
599
Ville Syrjälä773538e82014-09-04 14:54:56 +0300600 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300601
Clint Taylor01527b32014-07-07 13:01:46 -0700602 return 0;
603}
604
Daniel Vetter4be73782014-01-17 14:39:48 +0100605static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700606{
Paulo Zanoni30add222012-10-26 19:05:45 -0200607 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700608 struct drm_i915_private *dev_priv = dev->dev_private;
609
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610 lockdep_assert_held(&dev_priv->pps_mutex);
611
Wayne Boyer666a4532015-12-09 12:29:35 -0800612 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300613 intel_dp->pps_pipe == INVALID_PIPE)
614 return false;
615
Jani Nikulabf13e812013-09-06 07:40:05 +0300616 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700617}
618
Daniel Vetter4be73782014-01-17 14:39:48 +0100619static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700620{
Paulo Zanoni30add222012-10-26 19:05:45 -0200621 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700622 struct drm_i915_private *dev_priv = dev->dev_private;
623
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300624 lockdep_assert_held(&dev_priv->pps_mutex);
625
Wayne Boyer666a4532015-12-09 12:29:35 -0800626 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 intel_dp->pps_pipe == INVALID_PIPE)
628 return false;
629
Ville Syrjälä773538e82014-09-04 14:54:56 +0300630 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700631}
632
Keith Packard9b984da2011-09-19 13:54:47 -0700633static void
634intel_dp_check_edp(struct intel_dp *intel_dp)
635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700638
Keith Packard9b984da2011-09-19 13:54:47 -0700639 if (!is_edp(intel_dp))
640 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700641
Daniel Vetter4be73782014-01-17 14:39:48 +0100642 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700643 WARN(1, "eDP powered off while attempting aux channel communication.\n");
644 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300645 I915_READ(_pp_stat_reg(intel_dp)),
646 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700647 }
648}
649
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100650static uint32_t
651intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
652{
653 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
654 struct drm_device *dev = intel_dig_port->base.base.dev;
655 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200656 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100657 uint32_t status;
658 bool done;
659
Daniel Vetteref04f002012-12-01 21:03:59 +0100660#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100661 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300662 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300663 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100664 else
665 done = wait_for_atomic(C, 10) == 0;
666 if (!done)
667 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
668 has_aux_irq);
669#undef C
670
671 return status;
672}
673
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000674static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
675{
676 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
677 struct drm_device *dev = intel_dig_port->base.base.dev;
678
679 /*
680 * The clock divider is based off the hrawclk, and would like to run at
681 * 2MHz. So, take the hrawclk value and divide by 2 and use that
682 */
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200683 return index ? 0 : DIV_ROUND_CLOSEST(intel_hrawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000684}
685
686static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
687{
688 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
689 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300690 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000691
692 if (index)
693 return 0;
694
695 if (intel_dig_port->port == PORT_A) {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200696 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä05024da2015-06-03 15:45:08 +0300697
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000698 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200699 return DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000700 }
701}
702
703static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300704{
705 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
706 struct drm_device *dev = intel_dig_port->base.base.dev;
707 struct drm_i915_private *dev_priv = dev->dev_private;
708
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000709 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100710 if (index)
711 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300712 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjälä56f5f702015-11-30 16:23:44 +0200713 } else if (HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100715 switch (index) {
716 case 0: return 63;
717 case 1: return 72;
718 default: return 0;
719 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000720 } else {
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200721 return index ? 0 : DIV_ROUND_CLOSEST(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300722 }
723}
724
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000725static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
726{
727 return index ? 0 : 100;
728}
729
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000730static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
731{
732 /*
733 * SKL doesn't need us to program the AUX clock divider (Hardware will
734 * derive the clock from CDCLK automatically). We still implement the
735 * get_aux_clock_divider vfunc to plug-in into the existing code.
736 */
737 return index ? 0 : 1;
738}
739
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000740static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
741 bool has_aux_irq,
742 int send_bytes,
743 uint32_t aux_clock_divider)
744{
745 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
746 struct drm_device *dev = intel_dig_port->base.base.dev;
747 uint32_t precharge, timeout;
748
749 if (IS_GEN6(dev))
750 precharge = 3;
751 else
752 precharge = 5;
753
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200754 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000755 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
756 else
757 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
758
759 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000760 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000762 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000763 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000764 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000765 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
766 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000767 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000768}
769
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000770static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
771 bool has_aux_irq,
772 int send_bytes,
773 uint32_t unused)
774{
775 return DP_AUX_CH_CTL_SEND_BUSY |
776 DP_AUX_CH_CTL_DONE |
777 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
778 DP_AUX_CH_CTL_TIME_OUT_ERROR |
779 DP_AUX_CH_CTL_TIME_OUT_1600us |
780 DP_AUX_CH_CTL_RECEIVE_ERROR |
781 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
782 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
783}
784
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700785static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100786intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200787 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700788 uint8_t *recv, int recv_size)
789{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200790 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
791 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200793 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100794 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100795 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100798 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200799 bool vdd;
800
Ville Syrjälä773538e82014-09-04 14:54:56 +0300801 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300802
Ville Syrjälä72c35002014-08-18 22:16:00 +0300803 /*
804 * We will be called with VDD already enabled for dpcd/edid/oui reads.
805 * In such cases we want to leave VDD enabled and it's up to upper layers
806 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
807 * ourselves.
808 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300809 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810
811 /* dp aux is extremely sensitive to irq latency, hence request the
812 * lowest possible wakeup latency and so prevent the cpu from going into
813 * deep sleep states.
814 */
815 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Keith Packard9b984da2011-09-19 13:54:47 -0700817 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800818
Jesse Barnes11bee432011-08-01 15:02:20 -0700819 /* Try to wait for any previous AUX channel activity */
820 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100821 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700822 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
823 break;
824 msleep(1);
825 }
826
827 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300828 static u32 last_status = -1;
829 const u32 status = I915_READ(ch_ctl);
830
831 if (status != last_status) {
832 WARN(1, "dp_aux_ch not started status 0x%08x\n",
833 status);
834 last_status = status;
835 }
836
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100837 ret = -EBUSY;
838 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100839 }
840
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300841 /* Only 5 data registers! */
842 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
843 ret = -E2BIG;
844 goto out;
845 }
846
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000847 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000848 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
849 has_aux_irq,
850 send_bytes,
851 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000852
Chris Wilsonbc866252013-07-21 16:00:03 +0100853 /* Must try at least 3 times according to DP spec */
854 for (try = 0; try < 5; try++) {
855 /* Load the send data into the aux channel data registers */
856 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200857 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800858 intel_dp_pack_aux(send + i,
859 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400860
Chris Wilsonbc866252013-07-21 16:00:03 +0100861 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000862 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100863
Chris Wilsonbc866252013-07-21 16:00:03 +0100864 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400865
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 /* Clear done status and any errors */
867 I915_WRITE(ch_ctl,
868 status |
869 DP_AUX_CH_CTL_DONE |
870 DP_AUX_CH_CTL_TIME_OUT_ERROR |
871 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400872
Todd Previte74ebf292015-04-15 08:38:41 -0700873 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100874 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700875
876 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
877 * 400us delay required for errors and timeouts
878 * Timeout errors from the HW already meet this
879 * requirement so skip to next iteration
880 */
881 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
882 usleep_range(400, 500);
883 continue;
884 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100885 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700886 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100887 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700888 }
889
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700891 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100892 ret = -EBUSY;
893 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700894 }
895
Jim Bridee058c942015-05-27 10:21:48 -0700896done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700897 /* Check for timeout or receive error.
898 * Timeouts occur when the sink is not connected
899 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700900 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700901 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100902 ret = -EIO;
903 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700904 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700905
906 /* Timeouts occur when the device isn't connected, so they're
907 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700908 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800909 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100910 ret = -ETIMEDOUT;
911 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700912 }
913
914 /* Unload any bytes sent back from the other side */
915 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
916 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800917
918 /*
919 * By BSpec: "Message sizes of 0 or >20 are not allowed."
920 * We have no idea of what happened so we return -EBUSY so
921 * drm layer takes care for the necessary retries.
922 */
923 if (recv_bytes == 0 || recv_bytes > 20) {
924 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
925 recv_bytes);
926 /*
927 * FIXME: This patch was created on top of a series that
928 * organize the retries at drm level. There EBUSY should
929 * also take care for 1ms wait before retrying.
930 * That aux retries re-org is still needed and after that is
931 * merged we remove this sleep from here.
932 */
933 usleep_range(1000, 1500);
934 ret = -EBUSY;
935 goto out;
936 }
937
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700938 if (recv_bytes > recv_size)
939 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400940
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100941 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200942 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800943 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 ret = recv_bytes;
946out:
947 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
948
Jani Nikula884f19e2014-03-14 16:51:14 +0200949 if (vdd)
950 edp_panel_vdd_off(intel_dp, false);
951
Ville Syrjälä773538e82014-09-04 14:54:56 +0300952 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300953
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100954 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955}
956
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300957#define BARE_ADDRESS_SIZE 3
958#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200959static ssize_t
960intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
963 uint8_t txbuf[20], rxbuf[20];
964 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200967 txbuf[0] = (msg->request << 4) |
968 ((msg->address >> 16) & 0xf);
969 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970 txbuf[2] = msg->address & 0xff;
971 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300972
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 switch (msg->request & ~DP_AUX_I2C_MOT) {
974 case DP_AUX_NATIVE_WRITE:
975 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300976 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300977 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200978 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200979
Jani Nikula9d1a1032014-03-14 16:51:15 +0200980 if (WARN_ON(txsize > 20))
981 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700982
Imre Deakd81a67c2016-01-29 14:52:26 +0200983 if (msg->buffer)
984 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
985 else
986 WARN_ON(msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700987
Jani Nikula9d1a1032014-03-14 16:51:15 +0200988 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
989 if (ret > 0) {
990 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700991
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200992 if (ret > 1) {
993 /* Number of bytes written in a short write. */
994 ret = clamp_t(int, rxbuf[1], 0, msg->size);
995 } else {
996 /* Return payload size. */
997 ret = msg->size;
998 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000 break;
1001
1002 case DP_AUX_NATIVE_READ:
1003 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001004 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001005 rxsize = msg->size + 1;
1006
1007 if (WARN_ON(rxsize > 20))
1008 return -E2BIG;
1009
1010 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1011 if (ret > 0) {
1012 msg->reply = rxbuf[0] >> 4;
1013 /*
1014 * Assume happy day, and copy the data. The caller is
1015 * expected to check msg->reply before touching it.
1016 *
1017 * Return payload size.
1018 */
1019 ret--;
1020 memcpy(msg->buffer, rxbuf + 1, ret);
1021 }
1022 break;
1023
1024 default:
1025 ret = -EINVAL;
1026 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001028
Jani Nikula9d1a1032014-03-14 16:51:15 +02001029 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001030}
1031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001032static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1033 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001034{
1035 switch (port) {
1036 case PORT_B:
1037 case PORT_C:
1038 case PORT_D:
1039 return DP_AUX_CH_CTL(port);
1040 default:
1041 MISSING_CASE(port);
1042 return DP_AUX_CH_CTL(PORT_B);
1043 }
1044}
1045
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001046static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1047 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001048{
1049 switch (port) {
1050 case PORT_B:
1051 case PORT_C:
1052 case PORT_D:
1053 return DP_AUX_CH_DATA(port, index);
1054 default:
1055 MISSING_CASE(port);
1056 return DP_AUX_CH_DATA(PORT_B, index);
1057 }
1058}
1059
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001060static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1061 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001062{
1063 switch (port) {
1064 case PORT_A:
1065 return DP_AUX_CH_CTL(port);
1066 case PORT_B:
1067 case PORT_C:
1068 case PORT_D:
1069 return PCH_DP_AUX_CH_CTL(port);
1070 default:
1071 MISSING_CASE(port);
1072 return DP_AUX_CH_CTL(PORT_A);
1073 }
1074}
1075
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001076static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1077 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001078{
1079 switch (port) {
1080 case PORT_A:
1081 return DP_AUX_CH_DATA(port, index);
1082 case PORT_B:
1083 case PORT_C:
1084 case PORT_D:
1085 return PCH_DP_AUX_CH_DATA(port, index);
1086 default:
1087 MISSING_CASE(port);
1088 return DP_AUX_CH_DATA(PORT_A, index);
1089 }
1090}
1091
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001092/*
1093 * On SKL we don't have Aux for port E so we rely
1094 * on VBT to set a proper alternate aux channel.
1095 */
1096static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1097{
1098 const struct ddi_vbt_port_info *info =
1099 &dev_priv->vbt.ddi_port_info[PORT_E];
1100
1101 switch (info->alternate_aux_channel) {
1102 case DP_AUX_A:
1103 return PORT_A;
1104 case DP_AUX_B:
1105 return PORT_B;
1106 case DP_AUX_C:
1107 return PORT_C;
1108 case DP_AUX_D:
1109 return PORT_D;
1110 default:
1111 MISSING_CASE(info->alternate_aux_channel);
1112 return PORT_A;
1113 }
1114}
1115
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001116static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1117 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001118{
1119 if (port == PORT_E)
1120 port = skl_porte_aux_port(dev_priv);
1121
1122 switch (port) {
1123 case PORT_A:
1124 case PORT_B:
1125 case PORT_C:
1126 case PORT_D:
1127 return DP_AUX_CH_CTL(port);
1128 default:
1129 MISSING_CASE(port);
1130 return DP_AUX_CH_CTL(PORT_A);
1131 }
1132}
1133
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001134static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1135 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001136{
1137 if (port == PORT_E)
1138 port = skl_porte_aux_port(dev_priv);
1139
1140 switch (port) {
1141 case PORT_A:
1142 case PORT_B:
1143 case PORT_C:
1144 case PORT_D:
1145 return DP_AUX_CH_DATA(port, index);
1146 default:
1147 MISSING_CASE(port);
1148 return DP_AUX_CH_DATA(PORT_A, index);
1149 }
1150}
1151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001152static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1153 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001154{
1155 if (INTEL_INFO(dev_priv)->gen >= 9)
1156 return skl_aux_ctl_reg(dev_priv, port);
1157 else if (HAS_PCH_SPLIT(dev_priv))
1158 return ilk_aux_ctl_reg(dev_priv, port);
1159 else
1160 return g4x_aux_ctl_reg(dev_priv, port);
1161}
1162
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001163static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1164 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001165{
1166 if (INTEL_INFO(dev_priv)->gen >= 9)
1167 return skl_aux_data_reg(dev_priv, port, index);
1168 else if (HAS_PCH_SPLIT(dev_priv))
1169 return ilk_aux_data_reg(dev_priv, port, index);
1170 else
1171 return g4x_aux_data_reg(dev_priv, port, index);
1172}
1173
1174static void intel_aux_reg_init(struct intel_dp *intel_dp)
1175{
1176 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1177 enum port port = dp_to_dig_port(intel_dp)->port;
1178 int i;
1179
1180 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1181 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1182 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1183}
1184
Jani Nikula9d1a1032014-03-14 16:51:15 +02001185static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001186intel_dp_aux_fini(struct intel_dp *intel_dp)
1187{
1188 drm_dp_aux_unregister(&intel_dp->aux);
1189 kfree(intel_dp->aux.name);
1190}
1191
1192static int
Jani Nikula9d1a1032014-03-14 16:51:15 +02001193intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001194{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001195 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001196 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1197 enum port port = intel_dig_port->port;
Dave Airlieab2c0672009-12-04 10:55:24 +10001198 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001199
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001200 intel_aux_reg_init(intel_dp);
David Flynn8316f332010-12-08 16:10:21 +00001201
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001202 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1203 if (!intel_dp->aux.name)
1204 return -ENOMEM;
1205
Jani Nikula9d1a1032014-03-14 16:51:15 +02001206 intel_dp->aux.dev = dev->dev;
1207 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001208
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001209 DRM_DEBUG_KMS("registering %s bus for %s\n",
1210 intel_dp->aux.name,
Jani Nikula0b998362014-03-14 16:51:17 +02001211 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001212
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001213 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001214 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001215 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001216 intel_dp->aux.name, ret);
1217 kfree(intel_dp->aux.name);
1218 return ret;
Dave Airlieab2c0672009-12-04 10:55:24 +10001219 }
David Flynn8316f332010-12-08 16:10:21 +00001220
Jani Nikula0b998362014-03-14 16:51:17 +02001221 ret = sysfs_create_link(&connector->base.kdev->kobj,
1222 &intel_dp->aux.ddc.dev.kobj,
1223 intel_dp->aux.ddc.dev.kobj.name);
1224 if (ret < 0) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001225 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n",
1226 intel_dp->aux.name, ret);
1227 intel_dp_aux_fini(intel_dp);
1228 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001229 }
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001230
1231 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001232}
1233
Imre Deak80f65de2014-02-11 17:12:49 +02001234static void
1235intel_dp_connector_unregister(struct intel_connector *intel_connector)
1236{
1237 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1238
Dave Airlie0e32b392014-05-02 14:02:48 +10001239 if (!intel_connector->mst_port)
1240 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1241 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001242 intel_connector_unregister(intel_connector);
1243}
1244
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001245static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001246skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001247{
1248 u32 ctrl1;
1249
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001250 memset(&pipe_config->dpll_hw_state, 0,
1251 sizeof(pipe_config->dpll_hw_state));
1252
Damien Lespiau5416d872014-11-14 17:24:33 +00001253 pipe_config->ddi_pll_sel = SKL_DPLL0;
1254 pipe_config->dpll_hw_state.cfgcr1 = 0;
1255 pipe_config->dpll_hw_state.cfgcr2 = 0;
1256
1257 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001258 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301259 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001260 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001261 SKL_DPLL0);
1262 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301263 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001264 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001265 SKL_DPLL0);
1266 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301267 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001268 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001269 SKL_DPLL0);
1270 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301271 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001272 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301273 SKL_DPLL0);
1274 break;
1275 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1276 results in CDCLK change. Need to handle the change of CDCLK by
1277 disabling pipes and re-enabling them */
1278 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001279 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301280 SKL_DPLL0);
1281 break;
1282 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001283 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301284 SKL_DPLL0);
1285 break;
1286
Damien Lespiau5416d872014-11-14 17:24:33 +00001287 }
1288 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1289}
1290
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001291void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001292hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001293{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001294 memset(&pipe_config->dpll_hw_state, 0,
1295 sizeof(pipe_config->dpll_hw_state));
1296
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001297 switch (pipe_config->port_clock / 2) {
1298 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001299 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1300 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001301 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001302 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1303 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001304 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001305 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1306 break;
1307 }
1308}
1309
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301310static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001311intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301312{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001313 if (intel_dp->num_sink_rates) {
1314 *sink_rates = intel_dp->sink_rates;
1315 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301316 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001317
1318 *sink_rates = default_rates;
1319
1320 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301321}
1322
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001323bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301324{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001325 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1326 struct drm_device *dev = dig_port->base.base.dev;
1327
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301328 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001329 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301330 return false;
1331
1332 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1333 (INTEL_INFO(dev)->gen >= 9))
1334 return true;
1335 else
1336 return false;
1337}
1338
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301339static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001340intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301341{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001342 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1343 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301344 int size;
1345
Sonika Jindal64987fc2015-05-26 17:50:13 +05301346 if (IS_BROXTON(dev)) {
1347 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301348 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001349 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301350 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301351 size = ARRAY_SIZE(skl_rates);
1352 } else {
1353 *source_rates = default_rates;
1354 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301355 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001356
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301357 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001358 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301359 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001360
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301361 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301362}
1363
Daniel Vetter0e503382014-07-04 11:26:04 -03001364static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001365intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001366 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001367{
1368 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001369 const struct dp_link_dpll *divisor = NULL;
1370 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001371
1372 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001373 divisor = gen4_dpll;
1374 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001375 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001376 divisor = pch_dpll;
1377 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001378 } else if (IS_CHERRYVIEW(dev)) {
1379 divisor = chv_dpll;
1380 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001381 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001382 divisor = vlv_dpll;
1383 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001384 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001385
1386 if (divisor && count) {
1387 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001388 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001389 pipe_config->dpll = divisor[i].dpll;
1390 pipe_config->clock_set = true;
1391 break;
1392 }
1393 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001394 }
1395}
1396
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001397static int intersect_rates(const int *source_rates, int source_len,
1398 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001399 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301400{
1401 int i = 0, j = 0, k = 0;
1402
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301403 while (i < source_len && j < sink_len) {
1404 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001405 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1406 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001407 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301408 ++k;
1409 ++i;
1410 ++j;
1411 } else if (source_rates[i] < sink_rates[j]) {
1412 ++i;
1413 } else {
1414 ++j;
1415 }
1416 }
1417 return k;
1418}
1419
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001420static int intel_dp_common_rates(struct intel_dp *intel_dp,
1421 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001422{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001423 const int *source_rates, *sink_rates;
1424 int source_len, sink_len;
1425
1426 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001427 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001428
1429 return intersect_rates(source_rates, source_len,
1430 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001431 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001432}
1433
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001434static void snprintf_int_array(char *str, size_t len,
1435 const int *array, int nelem)
1436{
1437 int i;
1438
1439 str[0] = '\0';
1440
1441 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001442 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001443 if (r >= len)
1444 return;
1445 str += r;
1446 len -= r;
1447 }
1448}
1449
1450static void intel_dp_print_rates(struct intel_dp *intel_dp)
1451{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001452 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001453 int source_len, sink_len, common_len;
1454 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001455 char str[128]; /* FIXME: too big for stack? */
1456
1457 if ((drm_debug & DRM_UT_KMS) == 0)
1458 return;
1459
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001460 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001461 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1462 DRM_DEBUG_KMS("source rates: %s\n", str);
1463
1464 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1465 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1466 DRM_DEBUG_KMS("sink rates: %s\n", str);
1467
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001468 common_len = intel_dp_common_rates(intel_dp, common_rates);
1469 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1470 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001471}
1472
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001473static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301474{
1475 int i = 0;
1476
1477 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1478 if (find == rates[i])
1479 break;
1480
1481 return i;
1482}
1483
Ville Syrjälä50fec212015-03-12 17:10:34 +02001484int
1485intel_dp_max_link_rate(struct intel_dp *intel_dp)
1486{
1487 int rates[DP_MAX_SUPPORTED_RATES] = {};
1488 int len;
1489
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001490 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001491 if (WARN_ON(len <= 0))
1492 return 162000;
1493
1494 return rates[rate_to_index(0, rates) - 1];
1495}
1496
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001497int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1498{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001499 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001500}
1501
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001502void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1503 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001504{
1505 if (intel_dp->num_sink_rates) {
1506 *link_bw = 0;
1507 *rate_select =
1508 intel_dp_rate_select(intel_dp, port_clock);
1509 } else {
1510 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1511 *rate_select = 0;
1512 }
1513}
1514
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001515bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001516intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001517 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001518{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001519 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001520 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001521 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001522 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001523 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001524 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001525 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001526 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001527 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001528 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001529 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001530 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301531 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001532 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001533 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001534 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1535 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001536 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301537
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001538 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301539
1540 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001541 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301542
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001543 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001544
Imre Deakbc7d38a2013-05-16 14:40:36 +03001545 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001546 pipe_config->has_pch_encoder = true;
1547
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001548 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001549 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001550 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001551
Jani Nikuladd06f902012-10-19 14:51:50 +03001552 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1553 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1554 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001555
1556 if (INTEL_INFO(dev)->gen >= 9) {
1557 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001558 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001559 if (ret)
1560 return ret;
1561 }
1562
Matt Roperb56676272015-11-04 09:05:27 -08001563 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001564 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1565 intel_connector->panel.fitting_mode);
1566 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001567 intel_pch_panel_fitting(intel_crtc, pipe_config,
1568 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001569 }
1570
Daniel Vettercb1793c2012-06-04 18:39:21 +02001571 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001572 return false;
1573
Daniel Vetter083f9562012-04-20 20:23:49 +02001574 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301575 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001576 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001577 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001578
Daniel Vetter36008362013-03-27 00:44:59 +01001579 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1580 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001581 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001582 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301583
1584 /* Get bpp from vbt only for panels that dont have bpp in edid */
1585 if (intel_connector->base.display_info.bpc == 0 &&
1586 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001587 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1588 dev_priv->vbt.edp_bpp);
1589 bpp = dev_priv->vbt.edp_bpp;
1590 }
1591
Jani Nikula344c5bb2014-09-09 11:25:13 +03001592 /*
1593 * Use the maximum clock and number of lanes the eDP panel
1594 * advertizes being capable of. The panels are generally
1595 * designed to support only a single clock and lane
1596 * configuration, and typically these values correspond to the
1597 * native resolution of the panel.
1598 */
1599 min_lane_count = max_lane_count;
1600 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001601 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001602
Daniel Vetter36008362013-03-27 00:44:59 +01001603 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001604 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1605 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001606
Dave Airliec6930992014-07-14 11:04:39 +10001607 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301608 for (lane_count = min_lane_count;
1609 lane_count <= max_lane_count;
1610 lane_count <<= 1) {
1611
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001612 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001613 link_avail = intel_dp_max_data_rate(link_clock,
1614 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001615
Daniel Vetter36008362013-03-27 00:44:59 +01001616 if (mode_rate <= link_avail) {
1617 goto found;
1618 }
1619 }
1620 }
1621 }
1622
1623 return false;
1624
1625found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001626 if (intel_dp->color_range_auto) {
1627 /*
1628 * See:
1629 * CEA-861-E - 5.1 Default Encoding Parameters
1630 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1631 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001632 pipe_config->limited_color_range =
1633 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1634 } else {
1635 pipe_config->limited_color_range =
1636 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001637 }
1638
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001639 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301640
Daniel Vetter657445f2013-05-04 10:09:18 +02001641 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001642 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001643
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001644 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1645 &link_bw, &rate_select);
1646
1647 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1648 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001649 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001650 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1651 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001652
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001653 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001654 adjusted_mode->crtc_clock,
1655 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001656 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001657
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301658 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301659 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001660 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301661 intel_link_compute_m_n(bpp, lane_count,
1662 intel_connector->panel.downclock_mode->clock,
1663 pipe_config->port_clock,
1664 &pipe_config->dp_m2_n2);
1665 }
1666
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001667 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001668 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301669 else if (IS_BROXTON(dev))
1670 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001671 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001672 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001673 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001674 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001675
Daniel Vetter36008362013-03-27 00:44:59 +01001676 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001677}
1678
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001679void intel_dp_set_link_params(struct intel_dp *intel_dp,
1680 const struct intel_crtc_state *pipe_config)
1681{
1682 intel_dp->link_rate = pipe_config->port_clock;
1683 intel_dp->lane_count = pipe_config->lane_count;
1684}
1685
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001686static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001687{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001688 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001689 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001690 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001691 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001692 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001693 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001694
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001695 intel_dp_set_link_params(intel_dp, crtc->config);
1696
Keith Packard417e8222011-11-01 19:54:11 -07001697 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001698 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001699 *
1700 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001701 * SNB CPU
1702 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001703 * CPT PCH
1704 *
1705 * IBX PCH and CPU are the same for almost everything,
1706 * except that the CPU DP PLL is configured in this
1707 * register
1708 *
1709 * CPT PCH is quite different, having many bits moved
1710 * to the TRANS_DP_CTL register instead. That
1711 * configuration happens (oddly) in ironlake_pch_enable
1712 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001713
Keith Packard417e8222011-11-01 19:54:11 -07001714 /* Preserve the BIOS-computed detected bit. This is
1715 * supposed to be read-only.
1716 */
1717 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001718
Keith Packard417e8222011-11-01 19:54:11 -07001719 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001720 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001721 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001722
Keith Packard417e8222011-11-01 19:54:11 -07001723 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001724
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001725 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001726 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1727 intel_dp->DP |= DP_SYNC_HS_HIGH;
1728 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1729 intel_dp->DP |= DP_SYNC_VS_HIGH;
1730 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1731
Jani Nikula6aba5b62013-10-04 15:08:10 +03001732 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001733 intel_dp->DP |= DP_ENHANCED_FRAMING;
1734
Daniel Vetter7c62a162013-06-01 17:16:20 +02001735 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001736 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001737 u32 trans_dp;
1738
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001739 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001740
1741 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1742 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1743 trans_dp |= TRANS_DP_ENH_FRAMING;
1744 else
1745 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1746 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001747 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001748 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001749 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001750 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001751
1752 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1753 intel_dp->DP |= DP_SYNC_HS_HIGH;
1754 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1755 intel_dp->DP |= DP_SYNC_VS_HIGH;
1756 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1757
Jani Nikula6aba5b62013-10-04 15:08:10 +03001758 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001759 intel_dp->DP |= DP_ENHANCED_FRAMING;
1760
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001761 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001762 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001763 else if (crtc->pipe == PIPE_B)
1764 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001765 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001766}
1767
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001768#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1769#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001770
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001771#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1772#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001773
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001774#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1775#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001776
Daniel Vetter4be73782014-01-17 14:39:48 +01001777static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001778 u32 mask,
1779 u32 value)
1780{
Paulo Zanoni30add222012-10-26 19:05:45 -02001781 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001782 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001783 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001784
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001785 lockdep_assert_held(&dev_priv->pps_mutex);
1786
Jani Nikulabf13e812013-09-06 07:40:05 +03001787 pp_stat_reg = _pp_stat_reg(intel_dp);
1788 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001789
1790 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001791 mask, value,
1792 I915_READ(pp_stat_reg),
1793 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001794
Jesse Barnes453c5422013-03-28 09:55:41 -07001795 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001796 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001797 I915_READ(pp_stat_reg),
1798 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001799 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001800
1801 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001802}
1803
Daniel Vetter4be73782014-01-17 14:39:48 +01001804static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001805{
1806 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001807 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001808}
1809
Daniel Vetter4be73782014-01-17 14:39:48 +01001810static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001811{
Keith Packardbd943152011-09-18 23:09:52 -07001812 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001813 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001814}
Keith Packardbd943152011-09-18 23:09:52 -07001815
Daniel Vetter4be73782014-01-17 14:39:48 +01001816static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001817{
Abhay Kumard28d4732016-01-22 17:39:04 -08001818 ktime_t panel_power_on_time;
1819 s64 panel_power_off_duration;
1820
Keith Packard99ea7122011-11-01 19:57:50 -07001821 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001822
Abhay Kumard28d4732016-01-22 17:39:04 -08001823 /* take the difference of currrent time and panel power off time
1824 * and then make panel wait for t11_t12 if needed. */
1825 panel_power_on_time = ktime_get_boottime();
1826 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1827
Paulo Zanonidce56b32013-12-19 14:29:40 -02001828 /* When we disable the VDD override bit last we have to do the manual
1829 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001830 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1831 wait_remaining_ms_from_jiffies(jiffies,
1832 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001833
Daniel Vetter4be73782014-01-17 14:39:48 +01001834 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001835}
Keith Packardbd943152011-09-18 23:09:52 -07001836
Daniel Vetter4be73782014-01-17 14:39:48 +01001837static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001838{
1839 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1840 intel_dp->backlight_on_delay);
1841}
1842
Daniel Vetter4be73782014-01-17 14:39:48 +01001843static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001844{
1845 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1846 intel_dp->backlight_off_delay);
1847}
Keith Packard99ea7122011-11-01 19:57:50 -07001848
Keith Packard832dd3c2011-11-01 19:34:06 -07001849/* Read the current pp_control value, unlocking the register if it
1850 * is locked
1851 */
1852
Jesse Barnes453c5422013-03-28 09:55:41 -07001853static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001854{
Jesse Barnes453c5422013-03-28 09:55:41 -07001855 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1856 struct drm_i915_private *dev_priv = dev->dev_private;
1857 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001858
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001859 lockdep_assert_held(&dev_priv->pps_mutex);
1860
Jani Nikulabf13e812013-09-06 07:40:05 +03001861 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301862 if (!IS_BROXTON(dev)) {
1863 control &= ~PANEL_UNLOCK_MASK;
1864 control |= PANEL_UNLOCK_REGS;
1865 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001866 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001867}
1868
Ville Syrjälä951468f2014-09-04 14:55:31 +03001869/*
1870 * Must be paired with edp_panel_vdd_off().
1871 * Must hold pps_mutex around the whole on/off sequence.
1872 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1873 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001874static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001875{
Paulo Zanoni30add222012-10-26 19:05:45 -02001876 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001877 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1878 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001879 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001880 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001881 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001882 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001883 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001884
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001885 lockdep_assert_held(&dev_priv->pps_mutex);
1886
Keith Packard97af61f572011-09-28 16:23:51 -07001887 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001888 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001889
Egbert Eich2c623c12014-11-25 12:54:57 +01001890 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001891 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001892
Daniel Vetter4be73782014-01-17 14:39:48 +01001893 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001894 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001895
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001896 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001897 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001898
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001899 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1900 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001901
Daniel Vetter4be73782014-01-17 14:39:48 +01001902 if (!edp_have_panel_power(intel_dp))
1903 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001904
Jesse Barnes453c5422013-03-28 09:55:41 -07001905 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001906 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001907
Jani Nikulabf13e812013-09-06 07:40:05 +03001908 pp_stat_reg = _pp_stat_reg(intel_dp);
1909 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001910
1911 I915_WRITE(pp_ctrl_reg, pp);
1912 POSTING_READ(pp_ctrl_reg);
1913 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1914 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001915 /*
1916 * If the panel wasn't on, delay before accessing aux channel
1917 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001918 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001919 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1920 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001921 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001922 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001923
1924 return need_to_disable;
1925}
1926
Ville Syrjälä951468f2014-09-04 14:55:31 +03001927/*
1928 * Must be paired with intel_edp_panel_vdd_off() or
1929 * intel_edp_panel_off().
1930 * Nested calls to these functions are not allowed since
1931 * we drop the lock. Caller must use some higher level
1932 * locking to prevent nested calls from other threads.
1933 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001934void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001935{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001936 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001937
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001938 if (!is_edp(intel_dp))
1939 return;
1940
Ville Syrjälä773538e82014-09-04 14:54:56 +03001941 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001942 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001943 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001944
Rob Clarke2c719b2014-12-15 13:56:32 -05001945 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001946 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001947}
1948
Daniel Vetter4be73782014-01-17 14:39:48 +01001949static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001950{
Paulo Zanoni30add222012-10-26 19:05:45 -02001951 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001952 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001953 struct intel_digital_port *intel_dig_port =
1954 dp_to_dig_port(intel_dp);
1955 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1956 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001957 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001958 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001959
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001960 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001961
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001962 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001963
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001964 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001965 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001966
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001967 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1968 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001969
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001970 pp = ironlake_get_pp_control(intel_dp);
1971 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001972
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001973 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1974 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001975
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001976 I915_WRITE(pp_ctrl_reg, pp);
1977 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001978
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001979 /* Make sure sequencer is idle before allowing subsequent activity */
1980 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1981 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001982
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001983 if ((pp & POWER_TARGET_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001984 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001985
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001986 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001987 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001988}
1989
Daniel Vetter4be73782014-01-17 14:39:48 +01001990static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001991{
1992 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1993 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001994
Ville Syrjälä773538e82014-09-04 14:54:56 +03001995 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001996 if (!intel_dp->want_panel_vdd)
1997 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001998 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001999}
2000
Imre Deakaba86892014-07-30 15:57:31 +03002001static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
2002{
2003 unsigned long delay;
2004
2005 /*
2006 * Queue the timer to fire a long time from now (relative to the power
2007 * down delay) to keep the panel power up across a sequence of
2008 * operations.
2009 */
2010 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
2011 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
2012}
2013
Ville Syrjälä951468f2014-09-04 14:55:31 +03002014/*
2015 * Must be paired with edp_panel_vdd_on().
2016 * Must hold pps_mutex around the whole on/off sequence.
2017 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
2018 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002019static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07002020{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002021 struct drm_i915_private *dev_priv =
2022 intel_dp_to_dev(intel_dp)->dev_private;
2023
2024 lockdep_assert_held(&dev_priv->pps_mutex);
2025
Keith Packard97af61f572011-09-28 16:23:51 -07002026 if (!is_edp(intel_dp))
2027 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08002028
Rob Clarke2c719b2014-12-15 13:56:32 -05002029 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002030 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002031
Keith Packardbd943152011-09-18 23:09:52 -07002032 intel_dp->want_panel_vdd = false;
2033
Imre Deakaba86892014-07-30 15:57:31 +03002034 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002035 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002036 else
2037 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002038}
2039
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002040static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002041{
Paulo Zanoni30add222012-10-26 19:05:45 -02002042 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002043 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07002044 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002045 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002046
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002047 lockdep_assert_held(&dev_priv->pps_mutex);
2048
Keith Packard97af61f572011-09-28 16:23:51 -07002049 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002050 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002051
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002052 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2053 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002054
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002055 if (WARN(edp_have_panel_power(intel_dp),
2056 "eDP port %c panel power already on\n",
2057 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002058 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002059
Daniel Vetter4be73782014-01-17 14:39:48 +01002060 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002061
Jani Nikulabf13e812013-09-06 07:40:05 +03002062 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002063 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002064 if (IS_GEN5(dev)) {
2065 /* ILK workaround: disable reset around power sequence */
2066 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002067 I915_WRITE(pp_ctrl_reg, pp);
2068 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002069 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002070
Keith Packard1c0ae802011-09-19 13:59:29 -07002071 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002072 if (!IS_GEN5(dev))
2073 pp |= PANEL_POWER_RESET;
2074
Jesse Barnes453c5422013-03-28 09:55:41 -07002075 I915_WRITE(pp_ctrl_reg, pp);
2076 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002077
Daniel Vetter4be73782014-01-17 14:39:48 +01002078 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002079 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002080
Keith Packard05ce1a42011-09-29 16:33:01 -07002081 if (IS_GEN5(dev)) {
2082 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002083 I915_WRITE(pp_ctrl_reg, pp);
2084 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002085 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002086}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002087
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002088void intel_edp_panel_on(struct intel_dp *intel_dp)
2089{
2090 if (!is_edp(intel_dp))
2091 return;
2092
2093 pps_lock(intel_dp);
2094 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002095 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002096}
2097
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002098
2099static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002100{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002101 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2102 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002103 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002104 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02002105 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002106 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002107 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002108
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002109 lockdep_assert_held(&dev_priv->pps_mutex);
2110
Keith Packard97af61f572011-09-28 16:23:51 -07002111 if (!is_edp(intel_dp))
2112 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002113
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002114 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2115 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002116
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002117 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2118 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002119
Jesse Barnes453c5422013-03-28 09:55:41 -07002120 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002121 /* We need to switch off panel power _and_ force vdd, for otherwise some
2122 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002123 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2124 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002125
Jani Nikulabf13e812013-09-06 07:40:05 +03002126 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002127
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002128 intel_dp->want_panel_vdd = false;
2129
Jesse Barnes453c5422013-03-28 09:55:41 -07002130 I915_WRITE(pp_ctrl_reg, pp);
2131 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002132
Abhay Kumard28d4732016-01-22 17:39:04 -08002133 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002134 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002135
2136 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002137 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002138 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002139}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002140
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002141void intel_edp_panel_off(struct intel_dp *intel_dp)
2142{
2143 if (!is_edp(intel_dp))
2144 return;
2145
2146 pps_lock(intel_dp);
2147 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002148 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002149}
2150
Jani Nikula1250d102014-08-12 17:11:39 +03002151/* Enable backlight in the panel power control. */
2152static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002153{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002154 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2155 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002156 struct drm_i915_private *dev_priv = dev->dev_private;
2157 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002158 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002159
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002160 /*
2161 * If we enable the backlight right away following a panel power
2162 * on, we may see slight flicker as the panel syncs with the eDP
2163 * link. So delay a bit to make sure the image is solid before
2164 * allowing it to appear.
2165 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002166 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002167
Ville Syrjälä773538e82014-09-04 14:54:56 +03002168 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002169
Jesse Barnes453c5422013-03-28 09:55:41 -07002170 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002171 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002172
Jani Nikulabf13e812013-09-06 07:40:05 +03002173 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002174
2175 I915_WRITE(pp_ctrl_reg, pp);
2176 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002177
Ville Syrjälä773538e82014-09-04 14:54:56 +03002178 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002179}
2180
Jani Nikula1250d102014-08-12 17:11:39 +03002181/* Enable backlight PWM and backlight PP control. */
2182void intel_edp_backlight_on(struct intel_dp *intel_dp)
2183{
2184 if (!is_edp(intel_dp))
2185 return;
2186
2187 DRM_DEBUG_KMS("\n");
2188
2189 intel_panel_enable_backlight(intel_dp->attached_connector);
2190 _intel_edp_backlight_on(intel_dp);
2191}
2192
2193/* Disable backlight in the panel power control. */
2194static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002195{
Paulo Zanoni30add222012-10-26 19:05:45 -02002196 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002197 struct drm_i915_private *dev_priv = dev->dev_private;
2198 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002199 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002200
Keith Packardf01eca22011-09-28 16:48:10 -07002201 if (!is_edp(intel_dp))
2202 return;
2203
Ville Syrjälä773538e82014-09-04 14:54:56 +03002204 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002205
Jesse Barnes453c5422013-03-28 09:55:41 -07002206 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002207 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002208
Jani Nikulabf13e812013-09-06 07:40:05 +03002209 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002210
2211 I915_WRITE(pp_ctrl_reg, pp);
2212 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002213
Ville Syrjälä773538e82014-09-04 14:54:56 +03002214 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002215
Paulo Zanonidce56b32013-12-19 14:29:40 -02002216 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002217 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002218}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002219
Jani Nikula1250d102014-08-12 17:11:39 +03002220/* Disable backlight PP control and backlight PWM. */
2221void intel_edp_backlight_off(struct intel_dp *intel_dp)
2222{
2223 if (!is_edp(intel_dp))
2224 return;
2225
2226 DRM_DEBUG_KMS("\n");
2227
2228 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002229 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002230}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002231
Jani Nikula73580fb72014-08-12 17:11:41 +03002232/*
2233 * Hook for controlling the panel power control backlight through the bl_power
2234 * sysfs attribute. Take care to handle multiple calls.
2235 */
2236static void intel_edp_backlight_power(struct intel_connector *connector,
2237 bool enable)
2238{
2239 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002240 bool is_enabled;
2241
Ville Syrjälä773538e82014-09-04 14:54:56 +03002242 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002243 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002244 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002245
2246 if (is_enabled == enable)
2247 return;
2248
Jani Nikula23ba9372014-08-27 14:08:43 +03002249 DRM_DEBUG_KMS("panel power control backlight %s\n",
2250 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002251
2252 if (enable)
2253 _intel_edp_backlight_on(intel_dp);
2254 else
2255 _intel_edp_backlight_off(intel_dp);
2256}
2257
Ville Syrjälä64e10772015-10-29 21:26:01 +02002258static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2259{
2260 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2261 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2262 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2263
2264 I915_STATE_WARN(cur_state != state,
2265 "DP port %c state assertion failure (expected %s, current %s)\n",
2266 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002267 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002268}
2269#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2270
2271static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2272{
2273 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2274
2275 I915_STATE_WARN(cur_state != state,
2276 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002277 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002278}
2279#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2280#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2281
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002282static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002283{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002284 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002285 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2286 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002287
Ville Syrjälä64e10772015-10-29 21:26:01 +02002288 assert_pipe_disabled(dev_priv, crtc->pipe);
2289 assert_dp_port_disabled(intel_dp);
2290 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002291
Ville Syrjäläabfce942015-10-29 21:26:03 +02002292 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2293 crtc->config->port_clock);
2294
2295 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2296
2297 if (crtc->config->port_clock == 162000)
2298 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2299 else
2300 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2301
2302 I915_WRITE(DP_A, intel_dp->DP);
2303 POSTING_READ(DP_A);
2304 udelay(500);
2305
Daniel Vetter07679352012-09-06 22:15:42 +02002306 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002307
Daniel Vetter07679352012-09-06 22:15:42 +02002308 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002309 POSTING_READ(DP_A);
2310 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002311}
2312
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002313static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002314{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002315 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002316 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2317 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002318
Ville Syrjälä64e10772015-10-29 21:26:01 +02002319 assert_pipe_disabled(dev_priv, crtc->pipe);
2320 assert_dp_port_disabled(intel_dp);
2321 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002322
Ville Syrjäläabfce942015-10-29 21:26:03 +02002323 DRM_DEBUG_KMS("disabling eDP PLL\n");
2324
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002325 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002326
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002327 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002328 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002329 udelay(200);
2330}
2331
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002332/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002333void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002334{
2335 int ret, i;
2336
2337 /* Should have a valid DPCD by this point */
2338 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2339 return;
2340
2341 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002342 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2343 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002344 } else {
2345 /*
2346 * When turning on, we need to retry for 1ms to give the sink
2347 * time to wake up.
2348 */
2349 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002350 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2351 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002352 if (ret == 1)
2353 break;
2354 msleep(1);
2355 }
2356 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002357
2358 if (ret != 1)
2359 DRM_DEBUG_KMS("failed to %s sink power state\n",
2360 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002361}
2362
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002363static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2364 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002365{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002366 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002367 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002368 struct drm_device *dev = encoder->base.dev;
2369 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002370 enum intel_display_power_domain power_domain;
2371 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002372 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002373
2374 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002375 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002376 return false;
2377
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002378 ret = false;
2379
Imre Deak6d129be2014-03-05 16:20:54 +02002380 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002381
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002382 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002383 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002384
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002385 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002386 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002387 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002388 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002389
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002390 for_each_pipe(dev_priv, p) {
2391 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2392 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2393 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002394 ret = true;
2395
2396 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002397 }
2398 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002399
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002400 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002401 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002402 } else if (IS_CHERRYVIEW(dev)) {
2403 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2404 } else {
2405 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002406 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002407
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002408 ret = true;
2409
2410out:
2411 intel_display_power_put(dev_priv, power_domain);
2412
2413 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002414}
2415
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002416static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002417 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002418{
2419 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002420 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002421 struct drm_device *dev = encoder->base.dev;
2422 struct drm_i915_private *dev_priv = dev->dev_private;
2423 enum port port = dp_to_dig_port(intel_dp)->port;
2424 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002425 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002426
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002427 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002428
2429 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002430
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002431 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002432 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2433
2434 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002435 flags |= DRM_MODE_FLAG_PHSYNC;
2436 else
2437 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002438
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002439 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002440 flags |= DRM_MODE_FLAG_PVSYNC;
2441 else
2442 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002443 } else {
2444 if (tmp & DP_SYNC_HS_HIGH)
2445 flags |= DRM_MODE_FLAG_PHSYNC;
2446 else
2447 flags |= DRM_MODE_FLAG_NHSYNC;
2448
2449 if (tmp & DP_SYNC_VS_HIGH)
2450 flags |= DRM_MODE_FLAG_PVSYNC;
2451 else
2452 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002453 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002454
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002455 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002456
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002457 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002458 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002459 pipe_config->limited_color_range = true;
2460
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002461 pipe_config->has_dp_encoder = true;
2462
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002463 pipe_config->lane_count =
2464 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2465
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002466 intel_dp_get_m_n(crtc, pipe_config);
2467
Ville Syrjälä18442d02013-09-13 16:00:08 +03002468 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002469 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002470 pipe_config->port_clock = 162000;
2471 else
2472 pipe_config->port_clock = 270000;
2473 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002474
2475 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2476 &pipe_config->dp_m_n);
2477
2478 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2479 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2480
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002481 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002482
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002483 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2484 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2485 /*
2486 * This is a big fat ugly hack.
2487 *
2488 * Some machines in UEFI boot mode provide us a VBT that has 18
2489 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2490 * unknown we fail to light up. Yet the same BIOS boots up with
2491 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2492 * max, not what it tells us to use.
2493 *
2494 * Note: This will still be broken if the eDP panel is not lit
2495 * up by the BIOS, and thus we can't get the mode at module
2496 * load.
2497 */
2498 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2499 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2500 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2501 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002502}
2503
Daniel Vettere8cb4552012-07-01 13:05:48 +02002504static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002505{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002506 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002507 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002508 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2509
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002510 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002511 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002512
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002513 if (HAS_PSR(dev) && !HAS_DDI(dev))
2514 intel_psr_disable(intel_dp);
2515
Daniel Vetter6cb49832012-05-20 17:14:50 +02002516 /* Make sure the panel is off before trying to change the mode. But also
2517 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002518 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002519 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002520 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002521 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002522
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002523 /* disable the port before the pipe on g4x */
2524 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002525 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002526}
2527
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002528static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002529{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002530 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002531 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002532
Ville Syrjälä49277c32014-03-31 18:21:26 +03002533 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002534
2535 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002536 if (port == PORT_A)
2537 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002538}
2539
2540static void vlv_post_disable_dp(struct intel_encoder *encoder)
2541{
2542 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2543
2544 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002545}
2546
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002547static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2548 bool reset)
2549{
2550 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2551 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2552 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2553 enum pipe pipe = crtc->pipe;
2554 uint32_t val;
2555
2556 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2557 if (reset)
2558 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2559 else
2560 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2561 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2562
2563 if (crtc->config->lane_count > 2) {
2564 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2565 if (reset)
2566 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2567 else
2568 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2569 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2570 }
2571
2572 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2573 val |= CHV_PCS_REQ_SOFTRESET_EN;
2574 if (reset)
2575 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2576 else
2577 val |= DPIO_PCS_CLK_SOFT_RESET;
2578 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2579
2580 if (crtc->config->lane_count > 2) {
2581 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2582 val |= CHV_PCS_REQ_SOFTRESET_EN;
2583 if (reset)
2584 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2585 else
2586 val |= DPIO_PCS_CLK_SOFT_RESET;
2587 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2588 }
2589}
2590
Ville Syrjälä580d3812014-04-09 13:29:00 +03002591static void chv_post_disable_dp(struct intel_encoder *encoder)
2592{
2593 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002594 struct drm_device *dev = encoder->base.dev;
2595 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002596
2597 intel_dp_link_down(intel_dp);
2598
Ville Syrjäläa5805162015-05-26 20:42:30 +03002599 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002600
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002601 /* Assert data lane reset */
2602 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002603
Ville Syrjäläa5805162015-05-26 20:42:30 +03002604 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002605}
2606
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002607static void
2608_intel_dp_set_link_train(struct intel_dp *intel_dp,
2609 uint32_t *DP,
2610 uint8_t dp_train_pat)
2611{
2612 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2613 struct drm_device *dev = intel_dig_port->base.base.dev;
2614 struct drm_i915_private *dev_priv = dev->dev_private;
2615 enum port port = intel_dig_port->port;
2616
2617 if (HAS_DDI(dev)) {
2618 uint32_t temp = I915_READ(DP_TP_CTL(port));
2619
2620 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2621 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2622 else
2623 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2624
2625 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2626 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2627 case DP_TRAINING_PATTERN_DISABLE:
2628 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2629
2630 break;
2631 case DP_TRAINING_PATTERN_1:
2632 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2633 break;
2634 case DP_TRAINING_PATTERN_2:
2635 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2636 break;
2637 case DP_TRAINING_PATTERN_3:
2638 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2639 break;
2640 }
2641 I915_WRITE(DP_TP_CTL(port), temp);
2642
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002643 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2644 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002645 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2646
2647 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2648 case DP_TRAINING_PATTERN_DISABLE:
2649 *DP |= DP_LINK_TRAIN_OFF_CPT;
2650 break;
2651 case DP_TRAINING_PATTERN_1:
2652 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2653 break;
2654 case DP_TRAINING_PATTERN_2:
2655 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2656 break;
2657 case DP_TRAINING_PATTERN_3:
2658 DRM_ERROR("DP training pattern 3 not supported\n");
2659 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2660 break;
2661 }
2662
2663 } else {
2664 if (IS_CHERRYVIEW(dev))
2665 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2666 else
2667 *DP &= ~DP_LINK_TRAIN_MASK;
2668
2669 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2670 case DP_TRAINING_PATTERN_DISABLE:
2671 *DP |= DP_LINK_TRAIN_OFF;
2672 break;
2673 case DP_TRAINING_PATTERN_1:
2674 *DP |= DP_LINK_TRAIN_PAT_1;
2675 break;
2676 case DP_TRAINING_PATTERN_2:
2677 *DP |= DP_LINK_TRAIN_PAT_2;
2678 break;
2679 case DP_TRAINING_PATTERN_3:
2680 if (IS_CHERRYVIEW(dev)) {
2681 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2682 } else {
2683 DRM_ERROR("DP training pattern 3 not supported\n");
2684 *DP |= DP_LINK_TRAIN_PAT_2;
2685 }
2686 break;
2687 }
2688 }
2689}
2690
2691static void intel_dp_enable_port(struct intel_dp *intel_dp)
2692{
2693 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2694 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002695 struct intel_crtc *crtc =
2696 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002697
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002698 /* enable with pattern 1 (as per spec) */
2699 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2700 DP_TRAINING_PATTERN_1);
2701
2702 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2703 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002704
2705 /*
2706 * Magic for VLV/CHV. We _must_ first set up the register
2707 * without actually enabling the port, and then do another
2708 * write to enable the port. Otherwise link training will
2709 * fail when the power sequencer is freshly used for this port.
2710 */
2711 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002712 if (crtc->config->has_audio)
2713 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002714
2715 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2716 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002717}
2718
Daniel Vettere8cb4552012-07-01 13:05:48 +02002719static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002720{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002721 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2722 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002723 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002724 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002725 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002726 enum port port = dp_to_dig_port(intel_dp)->port;
2727 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002728
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002729 if (WARN_ON(dp_reg & DP_PORT_EN))
2730 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002731
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002732 pps_lock(intel_dp);
2733
Wayne Boyer666a4532015-12-09 12:29:35 -08002734 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002735 vlv_init_panel_power_sequencer(intel_dp);
2736
Ville Syrjälä78645782015-11-20 22:09:19 +02002737 /*
2738 * We get an occasional spurious underrun between the port
2739 * enable and vdd enable, when enabling port A eDP.
2740 *
2741 * FIXME: Not sure if this applies to (PCH) port D eDP as well
2742 */
2743 if (port == PORT_A)
2744 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
2745
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002746 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002747
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002748 if (port == PORT_A && IS_GEN5(dev_priv)) {
2749 /*
2750 * Underrun reporting for the other pipe was disabled in
2751 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2752 * enabled, so it's now safe to re-enable underrun reporting.
2753 */
2754 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2755 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2756 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2757 }
2758
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002759 edp_panel_vdd_on(intel_dp);
2760 edp_panel_on(intel_dp);
2761 edp_panel_vdd_off(intel_dp, true);
2762
Ville Syrjälä78645782015-11-20 22:09:19 +02002763 if (port == PORT_A)
2764 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
2765
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002766 pps_unlock(intel_dp);
2767
Wayne Boyer666a4532015-12-09 12:29:35 -08002768 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002769 unsigned int lane_mask = 0x0;
2770
2771 if (IS_CHERRYVIEW(dev))
2772 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2773
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002774 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2775 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002776 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002777
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002778 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2779 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002780 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002781
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002782 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002783 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002784 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002785 intel_audio_codec_enable(encoder);
2786 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002787}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002788
Jani Nikulaecff4f32013-09-06 07:38:29 +03002789static void g4x_enable_dp(struct intel_encoder *encoder)
2790{
Jani Nikula828f5c62013-09-05 16:44:45 +03002791 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2792
Jani Nikulaecff4f32013-09-06 07:38:29 +03002793 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002794 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002795}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002796
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002797static void vlv_enable_dp(struct intel_encoder *encoder)
2798{
Jani Nikula828f5c62013-09-05 16:44:45 +03002799 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2800
Daniel Vetter4be73782014-01-17 14:39:48 +01002801 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002802 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002803}
2804
Jani Nikulaecff4f32013-09-06 07:38:29 +03002805static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002806{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002807 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002808 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002809 enum port port = dp_to_dig_port(intel_dp)->port;
2810 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002811
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002812 intel_dp_prepare(encoder);
2813
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002814 if (port == PORT_A && IS_GEN5(dev_priv)) {
2815 /*
2816 * We get FIFO underruns on the other pipe when
2817 * enabling the CPU eDP PLL, and when enabling CPU
2818 * eDP port. We could potentially avoid the PLL
2819 * underrun with a vblank wait just prior to enabling
2820 * the PLL, but that doesn't appear to help the port
2821 * enable case. Just sweep it all under the rug.
2822 */
2823 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2824 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2825 }
2826
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002827 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002828 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002829 ironlake_edp_pll_on(intel_dp);
2830}
2831
Ville Syrjälä83b84592014-10-16 21:29:51 +03002832static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2833{
2834 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2835 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2836 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002837 i915_reg_t pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002838
2839 edp_panel_vdd_off_sync(intel_dp);
2840
2841 /*
2842 * VLV seems to get confused when multiple power seqeuencers
2843 * have the same port selected (even if only one has power/vdd
2844 * enabled). The failure manifests as vlv_wait_port_ready() failing
2845 * CHV on the other hand doesn't seem to mind having the same port
2846 * selected in multiple power seqeuencers, but let's clear the
2847 * port select always when logically disconnecting a power sequencer
2848 * from a port.
2849 */
2850 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2851 pipe_name(pipe), port_name(intel_dig_port->port));
2852 I915_WRITE(pp_on_reg, 0);
2853 POSTING_READ(pp_on_reg);
2854
2855 intel_dp->pps_pipe = INVALID_PIPE;
2856}
2857
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002858static void vlv_steal_power_sequencer(struct drm_device *dev,
2859 enum pipe pipe)
2860{
2861 struct drm_i915_private *dev_priv = dev->dev_private;
2862 struct intel_encoder *encoder;
2863
2864 lockdep_assert_held(&dev_priv->pps_mutex);
2865
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002866 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2867 return;
2868
Jani Nikula19c80542015-12-16 12:48:16 +02002869 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002870 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002871 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002872
2873 if (encoder->type != INTEL_OUTPUT_EDP)
2874 continue;
2875
2876 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002877 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002878
2879 if (intel_dp->pps_pipe != pipe)
2880 continue;
2881
2882 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002883 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002884
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002885 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002886 "stealing pipe %c power sequencer from active eDP port %c\n",
2887 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002888
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002889 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002890 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002891 }
2892}
2893
2894static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2895{
2896 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2897 struct intel_encoder *encoder = &intel_dig_port->base;
2898 struct drm_device *dev = encoder->base.dev;
2899 struct drm_i915_private *dev_priv = dev->dev_private;
2900 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002901
2902 lockdep_assert_held(&dev_priv->pps_mutex);
2903
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002904 if (!is_edp(intel_dp))
2905 return;
2906
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002907 if (intel_dp->pps_pipe == crtc->pipe)
2908 return;
2909
2910 /*
2911 * If another power sequencer was being used on this
2912 * port previously make sure to turn off vdd there while
2913 * we still have control of it.
2914 */
2915 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002916 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002917
2918 /*
2919 * We may be stealing the power
2920 * sequencer from another port.
2921 */
2922 vlv_steal_power_sequencer(dev, crtc->pipe);
2923
2924 /* now it's all ours */
2925 intel_dp->pps_pipe = crtc->pipe;
2926
2927 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2928 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2929
2930 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002931 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2932 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002933}
2934
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002935static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2936{
2937 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2938 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002939 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002940 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002941 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002942 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002943 int pipe = intel_crtc->pipe;
2944 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002945
Ville Syrjäläa5805162015-05-26 20:42:30 +03002946 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002947
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002948 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002949 val = 0;
2950 if (pipe)
2951 val |= (1<<21);
2952 else
2953 val &= ~(1<<21);
2954 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002955 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2956 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2957 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002958
Ville Syrjäläa5805162015-05-26 20:42:30 +03002959 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002960
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002961 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002962}
2963
Jani Nikulaecff4f32013-09-06 07:38:29 +03002964static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002965{
2966 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2967 struct drm_device *dev = encoder->base.dev;
2968 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002969 struct intel_crtc *intel_crtc =
2970 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002971 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002972 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002973
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002974 intel_dp_prepare(encoder);
2975
Jesse Barnes89b667f2013-04-18 14:51:36 -07002976 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002977 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002978 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002979 DPIO_PCS_TX_LANE2_RESET |
2980 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002981 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002982 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2983 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2984 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2985 DPIO_PCS_CLK_SOFT_RESET);
2986
2987 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002988 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2989 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2990 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002991 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002992}
2993
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002994static void chv_pre_enable_dp(struct intel_encoder *encoder)
2995{
2996 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2997 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2998 struct drm_device *dev = encoder->base.dev;
2999 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003000 struct intel_crtc *intel_crtc =
3001 to_intel_crtc(encoder->base.crtc);
3002 enum dpio_channel ch = vlv_dport_to_channel(dport);
3003 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003004 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03003005 u32 val;
3006
Ville Syrjäläa5805162015-05-26 20:42:30 +03003007 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03003008
Ville Syrjälä570e2a72014-08-18 14:42:46 +03003009 /* allow hardware to manage TX FIFO reset source */
3010 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
3011 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
3012 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
3013
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003014 if (intel_crtc->config->lane_count > 2) {
3015 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3016 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
3017 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3018 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03003019
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003020 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003021 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003022 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003023 if (intel_crtc->config->lane_count == 1)
3024 data = 0x0;
3025 else
3026 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003027 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
3028 data << DPIO_UPAR_SHIFT);
3029 }
3030
3031 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003032 if (intel_crtc->config->port_clock > 270000)
3033 stagger = 0x18;
3034 else if (intel_crtc->config->port_clock > 135000)
3035 stagger = 0xd;
3036 else if (intel_crtc->config->port_clock > 67500)
3037 stagger = 0x7;
3038 else if (intel_crtc->config->port_clock > 33750)
3039 stagger = 0x4;
3040 else
3041 stagger = 0x2;
3042
3043 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
3044 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3045 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
3046
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003047 if (intel_crtc->config->lane_count > 2) {
3048 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
3049 val |= DPIO_TX2_STAGGER_MASK(0x1f);
3050 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
3051 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03003052
3053 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
3054 DPIO_LANESTAGGER_STRAP(stagger) |
3055 DPIO_LANESTAGGER_STRAP_OVRD |
3056 DPIO_TX1_STAGGER_MASK(0x1f) |
3057 DPIO_TX1_STAGGER_MULT(6) |
3058 DPIO_TX2_STAGGER_MULT(0));
3059
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003060 if (intel_crtc->config->lane_count > 2) {
3061 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
3062 DPIO_LANESTAGGER_STRAP(stagger) |
3063 DPIO_LANESTAGGER_STRAP_OVRD |
3064 DPIO_TX1_STAGGER_MASK(0x1f) |
3065 DPIO_TX1_STAGGER_MULT(7) |
3066 DPIO_TX2_STAGGER_MULT(5));
3067 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003068
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003069 /* Deassert data lane reset */
3070 chv_data_lane_soft_reset(encoder, false);
3071
Ville Syrjäläa5805162015-05-26 20:42:30 +03003072 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003073
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003074 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003075
3076 /* Second common lane will stay alive on its own now */
3077 if (dport->release_cl2_override) {
3078 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
3079 dport->release_cl2_override = false;
3080 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003081}
3082
Ville Syrjälä9197c882014-04-09 13:29:05 +03003083static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
3084{
3085 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
3086 struct drm_device *dev = encoder->base.dev;
3087 struct drm_i915_private *dev_priv = dev->dev_private;
3088 struct intel_crtc *intel_crtc =
3089 to_intel_crtc(encoder->base.crtc);
3090 enum dpio_channel ch = vlv_dport_to_channel(dport);
3091 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003092 unsigned int lane_mask =
3093 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003094 u32 val;
3095
Ville Syrjälä625695f2014-06-28 02:04:02 +03003096 intel_dp_prepare(encoder);
3097
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003098 /*
3099 * Must trick the second common lane into life.
3100 * Otherwise we can't even access the PLL.
3101 */
3102 if (ch == DPIO_CH0 && pipe == PIPE_B)
3103 dport->release_cl2_override =
3104 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
3105
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003106 chv_phy_powergate_lanes(encoder, true, lane_mask);
3107
Ville Syrjäläa5805162015-05-26 20:42:30 +03003108 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003109
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03003110 /* Assert data lane reset */
3111 chv_data_lane_soft_reset(encoder, true);
3112
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03003113 /* program left/right clock distribution */
3114 if (pipe != PIPE_B) {
3115 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3116 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3117 if (ch == DPIO_CH0)
3118 val |= CHV_BUFLEFTENA1_FORCE;
3119 if (ch == DPIO_CH1)
3120 val |= CHV_BUFRIGHTENA1_FORCE;
3121 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3122 } else {
3123 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3124 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3125 if (ch == DPIO_CH0)
3126 val |= CHV_BUFLEFTENA2_FORCE;
3127 if (ch == DPIO_CH1)
3128 val |= CHV_BUFRIGHTENA2_FORCE;
3129 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3130 }
3131
Ville Syrjälä9197c882014-04-09 13:29:05 +03003132 /* program clock channel usage */
3133 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
3134 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3135 if (pipe != PIPE_B)
3136 val &= ~CHV_PCS_USEDCLKCHANNEL;
3137 else
3138 val |= CHV_PCS_USEDCLKCHANNEL;
3139 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
3140
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003141 if (intel_crtc->config->lane_count > 2) {
3142 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
3143 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
3144 if (pipe != PIPE_B)
3145 val &= ~CHV_PCS_USEDCLKCHANNEL;
3146 else
3147 val |= CHV_PCS_USEDCLKCHANNEL;
3148 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3149 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003150
3151 /*
3152 * This a a bit weird since generally CL
3153 * matches the pipe, but here we need to
3154 * pick the CL based on the port.
3155 */
3156 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3157 if (pipe != PIPE_B)
3158 val &= ~CHV_CMN_USEDCLKCHANNEL;
3159 else
3160 val |= CHV_CMN_USEDCLKCHANNEL;
3161 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3162
Ville Syrjäläa5805162015-05-26 20:42:30 +03003163 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003164}
3165
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003166static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3167{
3168 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3169 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3170 u32 val;
3171
3172 mutex_lock(&dev_priv->sb_lock);
3173
3174 /* disable left/right clock distribution */
3175 if (pipe != PIPE_B) {
3176 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3177 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3178 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3179 } else {
3180 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3181 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3182 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3183 }
3184
3185 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003186
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003187 /*
3188 * Leave the power down bit cleared for at least one
3189 * lane so that chv_powergate_phy_ch() will power
3190 * on something when the channel is otherwise unused.
3191 * When the port is off and the override is removed
3192 * the lanes power down anyway, so otherwise it doesn't
3193 * really matter what the state of power down bits is
3194 * after this.
3195 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003196 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003197}
3198
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003199/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003200 * Native read with retry for link status and receiver capability reads for
3201 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003202 *
3203 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3204 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003205 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003206static ssize_t
3207intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3208 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003209{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003210 ssize_t ret;
3211 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003212
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003213 /*
3214 * Sometime we just get the same incorrect byte repeated
3215 * over the entire buffer. Doing just one throw away read
3216 * initially seems to "solve" it.
3217 */
3218 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3219
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003220 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003221 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3222 if (ret == size)
3223 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003224 msleep(1);
3225 }
3226
Jani Nikula9d1a1032014-03-14 16:51:15 +02003227 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003228}
3229
3230/*
3231 * Fetch AUX CH registers 0x202 - 0x207 which contain
3232 * link status information
3233 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003234bool
Keith Packard93f62da2011-11-01 19:45:03 -07003235intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003236{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003237 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3238 DP_LANE0_1_STATUS,
3239 link_status,
3240 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003241}
3242
Paulo Zanoni11002442014-06-13 18:45:41 -03003243/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003244uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003245intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003246{
Paulo Zanoni30add222012-10-26 19:05:45 -02003247 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303248 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003249 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003250
Vandana Kannan93147262014-11-18 15:45:29 +05303251 if (IS_BROXTON(dev))
3252 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3253 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303254 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303255 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003256 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08003257 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303258 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003259 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303260 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003261 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303262 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003263 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303264 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003265}
3266
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003267uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003268intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3269{
Paulo Zanoni30add222012-10-26 19:05:45 -02003270 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003271 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003272
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003273 if (INTEL_INFO(dev)->gen >= 9) {
3274 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3275 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3276 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3277 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3278 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3279 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3280 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303281 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3282 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003283 default:
3284 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3285 }
3286 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003287 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303288 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3289 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3290 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3291 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3292 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3293 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3294 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003295 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303296 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003297 }
Wayne Boyer666a4532015-12-09 12:29:35 -08003298 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003299 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303300 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3301 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3302 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3303 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3304 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3305 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3306 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003307 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303308 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003309 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003310 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003311 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303312 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3313 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3314 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3315 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3316 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003317 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303318 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003319 }
3320 } else {
3321 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303322 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3323 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3324 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3325 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3326 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3327 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3328 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003329 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303330 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003331 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003332 }
3333}
3334
Daniel Vetter5829975c2015-04-16 11:36:52 +02003335static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003336{
3337 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3338 struct drm_i915_private *dev_priv = dev->dev_private;
3339 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003340 struct intel_crtc *intel_crtc =
3341 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003342 unsigned long demph_reg_value, preemph_reg_value,
3343 uniqtranscale_reg_value;
3344 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003345 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003346 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003347
3348 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303349 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003350 preemph_reg_value = 0x0004000;
3351 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303352 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003353 demph_reg_value = 0x2B405555;
3354 uniqtranscale_reg_value = 0x552AB83A;
3355 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303356 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003357 demph_reg_value = 0x2B404040;
3358 uniqtranscale_reg_value = 0x5548B83A;
3359 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303360 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003361 demph_reg_value = 0x2B245555;
3362 uniqtranscale_reg_value = 0x5560B83A;
3363 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303364 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003365 demph_reg_value = 0x2B405555;
3366 uniqtranscale_reg_value = 0x5598DA3A;
3367 break;
3368 default:
3369 return 0;
3370 }
3371 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303372 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003373 preemph_reg_value = 0x0002000;
3374 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003376 demph_reg_value = 0x2B404040;
3377 uniqtranscale_reg_value = 0x5552B83A;
3378 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303379 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003380 demph_reg_value = 0x2B404848;
3381 uniqtranscale_reg_value = 0x5580B83A;
3382 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303383 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003384 demph_reg_value = 0x2B404040;
3385 uniqtranscale_reg_value = 0x55ADDA3A;
3386 break;
3387 default:
3388 return 0;
3389 }
3390 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303391 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003392 preemph_reg_value = 0x0000000;
3393 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303394 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003395 demph_reg_value = 0x2B305555;
3396 uniqtranscale_reg_value = 0x5570B83A;
3397 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303398 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003399 demph_reg_value = 0x2B2B4040;
3400 uniqtranscale_reg_value = 0x55ADDA3A;
3401 break;
3402 default:
3403 return 0;
3404 }
3405 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003407 preemph_reg_value = 0x0006000;
3408 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303409 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003410 demph_reg_value = 0x1B405555;
3411 uniqtranscale_reg_value = 0x55ADDA3A;
3412 break;
3413 default:
3414 return 0;
3415 }
3416 break;
3417 default:
3418 return 0;
3419 }
3420
Ville Syrjäläa5805162015-05-26 20:42:30 +03003421 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003422 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3423 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3424 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003425 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003426 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3427 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3428 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3429 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003430 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003431
3432 return 0;
3433}
3434
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003435static bool chv_need_uniq_trans_scale(uint8_t train_set)
3436{
3437 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3438 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3439}
3440
Daniel Vetter5829975c2015-04-16 11:36:52 +02003441static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003442{
3443 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3444 struct drm_i915_private *dev_priv = dev->dev_private;
3445 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3446 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003447 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003448 uint8_t train_set = intel_dp->train_set[0];
3449 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003450 enum pipe pipe = intel_crtc->pipe;
3451 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003452
3453 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303454 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003455 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303456 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003457 deemph_reg_value = 128;
3458 margin_reg_value = 52;
3459 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303460 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003461 deemph_reg_value = 128;
3462 margin_reg_value = 77;
3463 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303464 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003465 deemph_reg_value = 128;
3466 margin_reg_value = 102;
3467 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303468 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003469 deemph_reg_value = 128;
3470 margin_reg_value = 154;
3471 /* FIXME extra to set for 1200 */
3472 break;
3473 default:
3474 return 0;
3475 }
3476 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303477 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003478 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303479 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003480 deemph_reg_value = 85;
3481 margin_reg_value = 78;
3482 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003484 deemph_reg_value = 85;
3485 margin_reg_value = 116;
3486 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303487 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003488 deemph_reg_value = 85;
3489 margin_reg_value = 154;
3490 break;
3491 default:
3492 return 0;
3493 }
3494 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303495 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003496 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303497 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003498 deemph_reg_value = 64;
3499 margin_reg_value = 104;
3500 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303501 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003502 deemph_reg_value = 64;
3503 margin_reg_value = 154;
3504 break;
3505 default:
3506 return 0;
3507 }
3508 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303509 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003510 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303511 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003512 deemph_reg_value = 43;
3513 margin_reg_value = 154;
3514 break;
3515 default:
3516 return 0;
3517 }
3518 break;
3519 default:
3520 return 0;
3521 }
3522
Ville Syrjäläa5805162015-05-26 20:42:30 +03003523 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003524
3525 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003526 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3527 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003528 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3529 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003530 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3531
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003532 if (intel_crtc->config->lane_count > 2) {
3533 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3534 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3535 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3536 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3537 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3538 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003539
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003540 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3541 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3542 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3543 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3544
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003545 if (intel_crtc->config->lane_count > 2) {
3546 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3547 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3548 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3549 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3550 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003551
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003552 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003553 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003554 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3555 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3556 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3557 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3558 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003559
3560 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003561 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003562 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003563
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003564 val &= ~DPIO_SWING_MARGIN000_MASK;
3565 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003566
3567 /*
3568 * Supposedly this value shouldn't matter when unique transition
3569 * scale is disabled, but in fact it does matter. Let's just
3570 * always program the same value and hope it's OK.
3571 */
3572 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3573 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3574
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003575 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3576 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003577
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003578 /*
3579 * The document said it needs to set bit 27 for ch0 and bit 26
3580 * for ch1. Might be a typo in the doc.
3581 * For now, for this unique transition scale selection, set bit
3582 * 27 for ch0 and ch1.
3583 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003584 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003585 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003586 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003587 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003588 else
3589 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3590 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003591 }
3592
3593 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003594 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3595 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3596 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3597
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003598 if (intel_crtc->config->lane_count > 2) {
3599 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3600 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3601 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3602 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003603
Ville Syrjäläa5805162015-05-26 20:42:30 +03003604 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003605
3606 return 0;
3607}
3608
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003609static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003610gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003611{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003612 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003613
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003614 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303615 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003616 default:
3617 signal_levels |= DP_VOLTAGE_0_4;
3618 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303619 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003620 signal_levels |= DP_VOLTAGE_0_6;
3621 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303622 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003623 signal_levels |= DP_VOLTAGE_0_8;
3624 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303625 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003626 signal_levels |= DP_VOLTAGE_1_2;
3627 break;
3628 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003629 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303630 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003631 default:
3632 signal_levels |= DP_PRE_EMPHASIS_0;
3633 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303634 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003635 signal_levels |= DP_PRE_EMPHASIS_3_5;
3636 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303637 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003638 signal_levels |= DP_PRE_EMPHASIS_6;
3639 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303640 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003641 signal_levels |= DP_PRE_EMPHASIS_9_5;
3642 break;
3643 }
3644 return signal_levels;
3645}
3646
Zhenyu Wange3421a12010-04-08 09:43:27 +08003647/* Gen6's DP voltage swing and pre-emphasis control */
3648static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003649gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003650{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003651 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3652 DP_TRAIN_PRE_EMPHASIS_MASK);
3653 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303654 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3655 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003656 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303657 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003658 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303659 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3660 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003661 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303662 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3663 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003664 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303665 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3666 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003667 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003668 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003669 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3670 "0x%x\n", signal_levels);
3671 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003672 }
3673}
3674
Keith Packard1a2eb462011-11-16 16:26:07 -08003675/* Gen7's DP voltage swing and pre-emphasis control */
3676static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003677gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003678{
3679 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3680 DP_TRAIN_PRE_EMPHASIS_MASK);
3681 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303682 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003683 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303684 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003685 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303686 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003687 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3688
Sonika Jindalbd600182014-08-08 16:23:41 +05303689 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003690 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303691 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003692 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3693
Sonika Jindalbd600182014-08-08 16:23:41 +05303694 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003695 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303696 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003697 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3698
3699 default:
3700 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3701 "0x%x\n", signal_levels);
3702 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3703 }
3704}
3705
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003706void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003707intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003708{
3709 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003710 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003711 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003712 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003713 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003714 uint8_t train_set = intel_dp->train_set[0];
3715
David Weinehallf8896f52015-06-25 11:11:03 +03003716 if (HAS_DDI(dev)) {
3717 signal_levels = ddi_signal_levels(intel_dp);
3718
3719 if (IS_BROXTON(dev))
3720 signal_levels = 0;
3721 else
3722 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003723 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003724 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003725 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003726 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003727 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003728 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003729 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003730 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003731 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003732 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3733 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003734 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003735 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3736 }
3737
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303738 if (mask)
3739 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3740
3741 DRM_DEBUG_KMS("Using vswing level %d\n",
3742 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3743 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3744 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3745 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003746
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003747 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003748
3749 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3750 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003751}
3752
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003753void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003754intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3755 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003756{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003757 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003758 struct drm_i915_private *dev_priv =
3759 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003760
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003761 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003762
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003763 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003764 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003765}
3766
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003767void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003768{
3769 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3770 struct drm_device *dev = intel_dig_port->base.base.dev;
3771 struct drm_i915_private *dev_priv = dev->dev_private;
3772 enum port port = intel_dig_port->port;
3773 uint32_t val;
3774
3775 if (!HAS_DDI(dev))
3776 return;
3777
3778 val = I915_READ(DP_TP_CTL(port));
3779 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3780 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3781 I915_WRITE(DP_TP_CTL(port), val);
3782
3783 /*
3784 * On PORT_A we can have only eDP in SST mode. There the only reason
3785 * we need to set idle transmission mode is to work around a HW issue
3786 * where we enable the pipe while not in idle link-training mode.
3787 * In this case there is requirement to wait for a minimum number of
3788 * idle patterns to be sent.
3789 */
3790 if (port == PORT_A)
3791 return;
3792
3793 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3794 1))
3795 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3796}
3797
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003798static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003799intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003800{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003801 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003802 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003803 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003804 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003805 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003806 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003807
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003808 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003809 return;
3810
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003811 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003812 return;
3813
Zhao Yakui28c97732009-10-09 11:39:41 +08003814 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003815
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003816 if ((IS_GEN7(dev) && port == PORT_A) ||
3817 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003818 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003819 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003820 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003821 if (IS_CHERRYVIEW(dev))
3822 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3823 else
3824 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003825 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003826 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003827 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003828 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003829
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003830 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3831 I915_WRITE(intel_dp->output_reg, DP);
3832 POSTING_READ(intel_dp->output_reg);
3833
3834 /*
3835 * HW workaround for IBX, we need to move the port
3836 * to transcoder A after disabling it to allow the
3837 * matching HDMI port to be enabled on transcoder A.
3838 */
3839 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003840 /*
3841 * We get CPU/PCH FIFO underruns on the other pipe when
3842 * doing the workaround. Sweep them under the rug.
3843 */
3844 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3845 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3846
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003847 /* always enable with pattern 1 (as per spec) */
3848 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3849 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3850 I915_WRITE(intel_dp->output_reg, DP);
3851 POSTING_READ(intel_dp->output_reg);
3852
3853 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003854 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003855 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003856
3857 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3858 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3859 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003860 }
3861
Keith Packardf01eca22011-09-28 16:48:10 -07003862 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003863
3864 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003865}
3866
Keith Packard26d61aa2011-07-25 20:01:09 -07003867static bool
3868intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003869{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003870 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3871 struct drm_device *dev = dig_port->base.base.dev;
3872 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303873 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003874
Jani Nikula9d1a1032014-03-14 16:51:15 +02003875 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3876 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003877 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003878
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003879 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003880
Adam Jacksonedb39242012-09-18 10:58:49 -04003881 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3882 return false; /* DPCD not present */
3883
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003884 /* Check if the panel supports PSR */
3885 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003886 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003887 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3888 intel_dp->psr_dpcd,
3889 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003890 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3891 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003892 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003893 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303894
3895 if (INTEL_INFO(dev)->gen >= 9 &&
3896 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3897 uint8_t frame_sync_cap;
3898
3899 dev_priv->psr.sink_support = true;
3900 intel_dp_dpcd_read_wake(&intel_dp->aux,
3901 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3902 &frame_sync_cap, 1);
3903 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3904 /* PSR2 needs frame sync as well */
3905 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3906 DRM_DEBUG_KMS("PSR2 %s on sink",
3907 dev_priv->psr.psr2_support ? "supported" : "not supported");
3908 }
Jani Nikula50003932013-09-20 16:42:17 +03003909 }
3910
Jani Nikulabc5133d2015-09-03 11:16:07 +03003911 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003912 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003913 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003914
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303915 /* Intermediate frequency support */
3916 if (is_edp(intel_dp) &&
3917 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3918 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3919 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003920 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003921 int i;
3922
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303923 intel_dp_dpcd_read_wake(&intel_dp->aux,
3924 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003925 sink_rates,
3926 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003927
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003928 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3929 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003930
3931 if (val == 0)
3932 break;
3933
Sonika Jindalaf77b972015-05-07 13:59:28 +05303934 /* Value read is in kHz while drm clock is saved in deca-kHz */
3935 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003936 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003937 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303938 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003939
3940 intel_dp_print_rates(intel_dp);
3941
Adam Jacksonedb39242012-09-18 10:58:49 -04003942 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3943 DP_DWN_STRM_PORT_PRESENT))
3944 return true; /* native DP sink */
3945
3946 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3947 return true; /* no per-port downstream info */
3948
Jani Nikula9d1a1032014-03-14 16:51:15 +02003949 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3950 intel_dp->downstream_ports,
3951 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003952 return false; /* downstream port status fetch failed */
3953
3954 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003955}
3956
Adam Jackson0d198322012-05-14 16:05:47 -04003957static void
3958intel_dp_probe_oui(struct intel_dp *intel_dp)
3959{
3960 u8 buf[3];
3961
3962 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3963 return;
3964
Jani Nikula9d1a1032014-03-14 16:51:15 +02003965 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003966 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3967 buf[0], buf[1], buf[2]);
3968
Jani Nikula9d1a1032014-03-14 16:51:15 +02003969 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003970 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3971 buf[0], buf[1], buf[2]);
3972}
3973
Dave Airlie0e32b392014-05-02 14:02:48 +10003974static bool
3975intel_dp_probe_mst(struct intel_dp *intel_dp)
3976{
3977 u8 buf[1];
3978
3979 if (!intel_dp->can_mst)
3980 return false;
3981
3982 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3983 return false;
3984
Dave Airlie0e32b392014-05-02 14:02:48 +10003985 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3986 if (buf[0] & DP_MST_CAP) {
3987 DRM_DEBUG_KMS("Sink is MST capable\n");
3988 intel_dp->is_mst = true;
3989 } else {
3990 DRM_DEBUG_KMS("Sink is not MST capable\n");
3991 intel_dp->is_mst = false;
3992 }
3993 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003994
3995 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3996 return intel_dp->is_mst;
3997}
3998
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003999static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004000{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004001 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004002 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004003 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004004 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004005 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08004006 int count = 0;
4007 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004008
4009 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004010 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004011 ret = -EIO;
4012 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004013 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004014
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004015 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004016 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004017 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004018 ret = -EIO;
4019 goto out;
4020 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004021
Rodrigo Vivic6297842015-11-05 10:50:20 -08004022 do {
4023 intel_wait_for_vblank(dev, intel_crtc->pipe);
4024
4025 if (drm_dp_dpcd_readb(&intel_dp->aux,
4026 DP_TEST_SINK_MISC, &buf) < 0) {
4027 ret = -EIO;
4028 goto out;
4029 }
4030 count = buf & DP_TEST_COUNT_MASK;
4031 } while (--attempts && count);
4032
4033 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08004034 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08004035 ret = -ETIMEDOUT;
4036 }
4037
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004038 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004039 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004040 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004041}
4042
4043static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
4044{
4045 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004046 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004047 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4048 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07004049 int ret;
4050
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004051 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4052 return -EIO;
4053
4054 if (!(buf & DP_TEST_CRC_SUPPORTED))
4055 return -ENOTTY;
4056
4057 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4058 return -EIO;
4059
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08004060 if (buf & DP_TEST_SINK_START) {
4061 ret = intel_dp_sink_crc_stop(intel_dp);
4062 if (ret)
4063 return ret;
4064 }
4065
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004066 hsw_disable_ips(intel_crtc);
4067
4068 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4069 buf | DP_TEST_SINK_START) < 0) {
4070 hsw_enable_ips(intel_crtc);
4071 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004072 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004073
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08004074 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004075 return 0;
4076}
4077
4078int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4079{
4080 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4081 struct drm_device *dev = dig_port->base.base.dev;
4082 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4083 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004084 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004085 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004086
4087 ret = intel_dp_sink_crc_start(intel_dp);
4088 if (ret)
4089 return ret;
4090
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004091 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004092 intel_wait_for_vblank(dev, intel_crtc->pipe);
4093
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004094 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004095 DP_TEST_SINK_MISC, &buf) < 0) {
4096 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004097 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004098 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07004099 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07004100
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004101 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004102
4103 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08004104 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
4105 ret = -ETIMEDOUT;
4106 goto stop;
4107 }
4108
4109 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4110 ret = -EIO;
4111 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004112 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004113
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004114stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004115 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004116 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004117}
4118
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004119static bool
4120intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4121{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004122 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4123 DP_DEVICE_SERVICE_IRQ_VECTOR,
4124 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004125}
4126
Dave Airlie0e32b392014-05-02 14:02:48 +10004127static bool
4128intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4129{
4130 int ret;
4131
4132 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4133 DP_SINK_COUNT_ESI,
4134 sink_irq_vector, 14);
4135 if (ret != 14)
4136 return false;
4137
4138 return true;
4139}
4140
Todd Previtec5d5ab72015-04-15 08:38:38 -07004141static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004142{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004143 uint8_t test_result = DP_TEST_ACK;
4144 return test_result;
4145}
4146
4147static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4148{
4149 uint8_t test_result = DP_TEST_NAK;
4150 return test_result;
4151}
4152
4153static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4154{
4155 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004156 struct intel_connector *intel_connector = intel_dp->attached_connector;
4157 struct drm_connector *connector = &intel_connector->base;
4158
4159 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004160 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004161 intel_dp->aux.i2c_defer_count > 6) {
4162 /* Check EDID read for NACKs, DEFERs and corruption
4163 * (DP CTS 1.2 Core r1.1)
4164 * 4.2.2.4 : Failed EDID read, I2C_NAK
4165 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4166 * 4.2.2.6 : EDID corruption detected
4167 * Use failsafe mode for all cases
4168 */
4169 if (intel_dp->aux.i2c_nack_count > 0 ||
4170 intel_dp->aux.i2c_defer_count > 0)
4171 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4172 intel_dp->aux.i2c_nack_count,
4173 intel_dp->aux.i2c_defer_count);
4174 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4175 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304176 struct edid *block = intel_connector->detect_edid;
4177
4178 /* We have to write the checksum
4179 * of the last block read
4180 */
4181 block += intel_connector->detect_edid->extensions;
4182
Todd Previte559be302015-05-04 07:48:20 -07004183 if (!drm_dp_dpcd_write(&intel_dp->aux,
4184 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304185 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004186 1))
Todd Previte559be302015-05-04 07:48:20 -07004187 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4188
4189 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4190 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4191 }
4192
4193 /* Set test active flag here so userspace doesn't interrupt things */
4194 intel_dp->compliance_test_active = 1;
4195
Todd Previtec5d5ab72015-04-15 08:38:38 -07004196 return test_result;
4197}
4198
4199static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4200{
4201 uint8_t test_result = DP_TEST_NAK;
4202 return test_result;
4203}
4204
4205static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4206{
4207 uint8_t response = DP_TEST_NAK;
4208 uint8_t rxdata = 0;
4209 int status = 0;
4210
Todd Previtec5d5ab72015-04-15 08:38:38 -07004211 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4212 if (status <= 0) {
4213 DRM_DEBUG_KMS("Could not read test request from sink\n");
4214 goto update_status;
4215 }
4216
4217 switch (rxdata) {
4218 case DP_TEST_LINK_TRAINING:
4219 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4220 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4221 response = intel_dp_autotest_link_training(intel_dp);
4222 break;
4223 case DP_TEST_LINK_VIDEO_PATTERN:
4224 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4225 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4226 response = intel_dp_autotest_video_pattern(intel_dp);
4227 break;
4228 case DP_TEST_LINK_EDID_READ:
4229 DRM_DEBUG_KMS("EDID test requested\n");
4230 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4231 response = intel_dp_autotest_edid(intel_dp);
4232 break;
4233 case DP_TEST_LINK_PHY_TEST_PATTERN:
4234 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4235 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4236 response = intel_dp_autotest_phy_pattern(intel_dp);
4237 break;
4238 default:
4239 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4240 break;
4241 }
4242
4243update_status:
4244 status = drm_dp_dpcd_write(&intel_dp->aux,
4245 DP_TEST_RESPONSE,
4246 &response, 1);
4247 if (status <= 0)
4248 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004249}
4250
Dave Airlie0e32b392014-05-02 14:02:48 +10004251static int
4252intel_dp_check_mst_status(struct intel_dp *intel_dp)
4253{
4254 bool bret;
4255
4256 if (intel_dp->is_mst) {
4257 u8 esi[16] = { 0 };
4258 int ret = 0;
4259 int retry;
4260 bool handled;
4261 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4262go_again:
4263 if (bret == true) {
4264
4265 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004266 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004267 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004268 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4269 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004270 intel_dp_stop_link_train(intel_dp);
4271 }
4272
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004273 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004274 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4275
4276 if (handled) {
4277 for (retry = 0; retry < 3; retry++) {
4278 int wret;
4279 wret = drm_dp_dpcd_write(&intel_dp->aux,
4280 DP_SINK_COUNT_ESI+1,
4281 &esi[1], 3);
4282 if (wret == 3) {
4283 break;
4284 }
4285 }
4286
4287 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4288 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004289 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004290 goto go_again;
4291 }
4292 } else
4293 ret = 0;
4294
4295 return ret;
4296 } else {
4297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4298 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4299 intel_dp->is_mst = false;
4300 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4301 /* send a hotplug event */
4302 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4303 }
4304 }
4305 return -EINVAL;
4306}
4307
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004308/*
4309 * According to DP spec
4310 * 5.1.2:
4311 * 1. Read DPCD
4312 * 2. Configure link according to Receiver Capabilities
4313 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4314 * 4. Check link status on receipt of hot-plug interrupt
4315 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004316static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004317intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004318{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004319 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004320 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004321 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004322 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004323
Dave Airlie5b215bc2014-08-05 10:40:20 +10004324 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4325
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304326 /*
4327 * Clearing compliance test variables to allow capturing
4328 * of values for next automated test request.
4329 */
4330 intel_dp->compliance_test_active = 0;
4331 intel_dp->compliance_test_type = 0;
4332 intel_dp->compliance_test_data = 0;
4333
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004334 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004335 return;
4336
Imre Deak1a125d82014-08-18 14:42:46 +03004337 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4338 return;
4339
Keith Packard92fd8fd2011-07-25 19:50:10 -07004340 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004341 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004342 return;
4343 }
4344
Keith Packard92fd8fd2011-07-25 19:50:10 -07004345 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004346 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004347 return;
4348 }
4349
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004350 /* Try to read the source of the interrupt */
4351 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4352 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4353 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004354 drm_dp_dpcd_writeb(&intel_dp->aux,
4355 DP_DEVICE_SERVICE_IRQ_VECTOR,
4356 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004357
4358 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004359 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004360 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4361 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4362 }
4363
Shubhangi Shrivastava14631e92015-10-14 14:56:49 +05304364 /* if link training is requested we should perform it always */
4365 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
4366 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004367 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004368 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004369 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004370 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004371 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004372}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004373
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004374/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004375static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004376intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004377{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004378 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004379 uint8_t type;
4380
4381 if (!intel_dp_get_dpcd(intel_dp))
4382 return connector_status_disconnected;
4383
4384 /* if there's no downstream port, we're done */
4385 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004386 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004387
4388 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004389 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4390 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004391 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004392
4393 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4394 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004395 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004396
Adam Jackson23235172012-09-20 16:42:45 -04004397 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4398 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004399 }
4400
4401 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004402 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004403 return connector_status_connected;
4404
4405 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004406 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4407 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4408 if (type == DP_DS_PORT_TYPE_VGA ||
4409 type == DP_DS_PORT_TYPE_NON_EDID)
4410 return connector_status_unknown;
4411 } else {
4412 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4413 DP_DWN_STRM_PORT_TYPE_MASK;
4414 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4415 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4416 return connector_status_unknown;
4417 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004418
4419 /* Anything else is out of spec, warn and ignore */
4420 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004421 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004422}
4423
4424static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004425edp_detect(struct intel_dp *intel_dp)
4426{
4427 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4428 enum drm_connector_status status;
4429
4430 status = intel_panel_detect(dev);
4431 if (status == connector_status_unknown)
4432 status = connector_status_connected;
4433
4434 return status;
4435}
4436
Jani Nikulab93433c2015-08-20 10:47:36 +03004437static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4438 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004439{
Jani Nikulab93433c2015-08-20 10:47:36 +03004440 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004441
Jani Nikula0df53b72015-08-20 10:47:40 +03004442 switch (port->port) {
4443 case PORT_A:
4444 return true;
4445 case PORT_B:
4446 bit = SDE_PORTB_HOTPLUG;
4447 break;
4448 case PORT_C:
4449 bit = SDE_PORTC_HOTPLUG;
4450 break;
4451 case PORT_D:
4452 bit = SDE_PORTD_HOTPLUG;
4453 break;
4454 default:
4455 MISSING_CASE(port->port);
4456 return false;
4457 }
4458
4459 return I915_READ(SDEISR) & bit;
4460}
4461
4462static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4463 struct intel_digital_port *port)
4464{
4465 u32 bit;
4466
4467 switch (port->port) {
4468 case PORT_A:
4469 return true;
4470 case PORT_B:
4471 bit = SDE_PORTB_HOTPLUG_CPT;
4472 break;
4473 case PORT_C:
4474 bit = SDE_PORTC_HOTPLUG_CPT;
4475 break;
4476 case PORT_D:
4477 bit = SDE_PORTD_HOTPLUG_CPT;
4478 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004479 case PORT_E:
4480 bit = SDE_PORTE_HOTPLUG_SPT;
4481 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004482 default:
4483 MISSING_CASE(port->port);
4484 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004485 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004486
Jani Nikulab93433c2015-08-20 10:47:36 +03004487 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004488}
4489
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004490static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004491 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004492{
Jani Nikula9642c812015-08-20 10:47:41 +03004493 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004494
Jani Nikula9642c812015-08-20 10:47:41 +03004495 switch (port->port) {
4496 case PORT_B:
4497 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4498 break;
4499 case PORT_C:
4500 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4501 break;
4502 case PORT_D:
4503 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4504 break;
4505 default:
4506 MISSING_CASE(port->port);
4507 return false;
4508 }
4509
4510 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4511}
4512
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004513static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4514 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004515{
4516 u32 bit;
4517
4518 switch (port->port) {
4519 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004520 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004521 break;
4522 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004523 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004524 break;
4525 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004526 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004527 break;
4528 default:
4529 MISSING_CASE(port->port);
4530 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004531 }
4532
Jani Nikula1d245982015-08-20 10:47:37 +03004533 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004534}
4535
Jani Nikulae464bfd2015-08-20 10:47:42 +03004536static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304537 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004538{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304539 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4540 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004541 u32 bit;
4542
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304543 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4544 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004545 case PORT_A:
4546 bit = BXT_DE_PORT_HP_DDIA;
4547 break;
4548 case PORT_B:
4549 bit = BXT_DE_PORT_HP_DDIB;
4550 break;
4551 case PORT_C:
4552 bit = BXT_DE_PORT_HP_DDIC;
4553 break;
4554 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304555 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004556 return false;
4557 }
4558
4559 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4560}
4561
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004562/*
4563 * intel_digital_port_connected - is the specified port connected?
4564 * @dev_priv: i915 private structure
4565 * @port: the port to test
4566 *
4567 * Return %true if @port is connected, %false otherwise.
4568 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304569bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004570 struct intel_digital_port *port)
4571{
Jani Nikula0df53b72015-08-20 10:47:40 +03004572 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004573 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004574 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004575 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004576 else if (IS_BROXTON(dev_priv))
4577 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004578 else if (IS_GM45(dev_priv))
4579 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004580 else
4581 return g4x_digital_port_connected(dev_priv, port);
4582}
4583
Keith Packard8c241fe2011-09-28 16:38:44 -07004584static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004585intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004586{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004587 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004588
Jani Nikula9cd300e2012-10-19 14:51:52 +03004589 /* use cached edid if we have one */
4590 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004591 /* invalid edid */
4592 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004593 return NULL;
4594
Jani Nikula55e9ede2013-10-01 10:38:54 +03004595 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004596 } else
4597 return drm_get_edid(&intel_connector->base,
4598 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004599}
4600
Chris Wilsonbeb60602014-09-02 20:04:00 +01004601static void
4602intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004603{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004604 struct intel_connector *intel_connector = intel_dp->attached_connector;
4605 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004606
Chris Wilsonbeb60602014-09-02 20:04:00 +01004607 edid = intel_dp_get_edid(intel_dp);
4608 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004609
Chris Wilsonbeb60602014-09-02 20:04:00 +01004610 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4611 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4612 else
4613 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4614}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004615
Chris Wilsonbeb60602014-09-02 20:04:00 +01004616static void
4617intel_dp_unset_edid(struct intel_dp *intel_dp)
4618{
4619 struct intel_connector *intel_connector = intel_dp->attached_connector;
4620
4621 kfree(intel_connector->detect_edid);
4622 intel_connector->detect_edid = NULL;
4623
4624 intel_dp->has_audio = false;
4625}
4626
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004627static enum drm_connector_status
4628intel_dp_detect(struct drm_connector *connector, bool force)
4629{
4630 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004631 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4632 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004633 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004634 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004635 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004636 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004637 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004638
Chris Wilson164c8592013-07-20 20:27:08 +01004639 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004640 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004641 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004642
Dave Airlie0e32b392014-05-02 14:02:48 +10004643 if (intel_dp->is_mst) {
4644 /* MST devices are disconnected from a monitor POV */
4645 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4646 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004647 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004648 }
4649
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004650 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4651 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004652
Chris Wilsond410b562014-09-02 20:03:59 +01004653 /* Can't disconnect eDP, but you can close the lid... */
4654 if (is_edp(intel_dp))
4655 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004656 else if (intel_digital_port_connected(to_i915(dev),
4657 dp_to_dig_port(intel_dp)))
4658 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004659 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004660 status = connector_status_disconnected;
4661
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304662 if (status != connector_status_connected) {
4663 intel_dp->compliance_test_active = 0;
4664 intel_dp->compliance_test_type = 0;
4665 intel_dp->compliance_test_data = 0;
4666
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004667 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304668 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004669
Adam Jackson0d198322012-05-14 16:05:47 -04004670 intel_dp_probe_oui(intel_dp);
4671
Dave Airlie0e32b392014-05-02 14:02:48 +10004672 ret = intel_dp_probe_mst(intel_dp);
4673 if (ret) {
4674 /* if we are in MST mode then this connector
4675 won't appear connected or have anything with EDID on it */
4676 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4677 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4678 status = connector_status_disconnected;
4679 goto out;
4680 }
4681
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304682 /*
4683 * Clearing NACK and defer counts to get their exact values
4684 * while reading EDID which are required by Compliance tests
4685 * 4.2.2.4 and 4.2.2.5
4686 */
4687 intel_dp->aux.i2c_nack_count = 0;
4688 intel_dp->aux.i2c_defer_count = 0;
4689
Chris Wilsonbeb60602014-09-02 20:04:00 +01004690 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004691
Paulo Zanonid63885d2012-10-26 19:05:49 -02004692 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4693 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004694 status = connector_status_connected;
4695
Todd Previte09b1eb12015-04-20 15:27:34 -07004696 /* Try to read the source of the interrupt */
4697 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4698 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4699 /* Clear interrupt source */
4700 drm_dp_dpcd_writeb(&intel_dp->aux,
4701 DP_DEVICE_SERVICE_IRQ_VECTOR,
4702 sink_irq_vector);
4703
4704 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4705 intel_dp_handle_test_request(intel_dp);
4706 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4707 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4708 }
4709
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004710out:
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004711 intel_display_power_put(to_i915(dev), power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004712 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004713}
4714
Chris Wilsonbeb60602014-09-02 20:04:00 +01004715static void
4716intel_dp_force(struct drm_connector *connector)
4717{
4718 struct intel_dp *intel_dp = intel_attached_dp(connector);
4719 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004720 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004721 enum intel_display_power_domain power_domain;
4722
4723 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4724 connector->base.id, connector->name);
4725 intel_dp_unset_edid(intel_dp);
4726
4727 if (connector->status != connector_status_connected)
4728 return;
4729
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004730 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4731 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004732
4733 intel_dp_set_edid(intel_dp);
4734
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004735 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004736
4737 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4738 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4739}
4740
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004741static int intel_dp_get_modes(struct drm_connector *connector)
4742{
Jani Nikuladd06f902012-10-19 14:51:50 +03004743 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004744 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004745
Chris Wilsonbeb60602014-09-02 20:04:00 +01004746 edid = intel_connector->detect_edid;
4747 if (edid) {
4748 int ret = intel_connector_update_modes(connector, edid);
4749 if (ret)
4750 return ret;
4751 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004752
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004753 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004754 if (is_edp(intel_attached_dp(connector)) &&
4755 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004756 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004757
4758 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004759 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004760 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004761 drm_mode_probed_add(connector, mode);
4762 return 1;
4763 }
4764 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004765
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004766 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004767}
4768
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004769static bool
4770intel_dp_detect_audio(struct drm_connector *connector)
4771{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004772 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004773 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004774
Chris Wilsonbeb60602014-09-02 20:04:00 +01004775 edid = to_intel_connector(connector)->detect_edid;
4776 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004777 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004778
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004779 return has_audio;
4780}
4781
Chris Wilsonf6849602010-09-19 09:29:33 +01004782static int
4783intel_dp_set_property(struct drm_connector *connector,
4784 struct drm_property *property,
4785 uint64_t val)
4786{
Chris Wilsone953fd72011-02-21 22:23:52 +00004787 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004788 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004789 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4790 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004791 int ret;
4792
Rob Clark662595d2012-10-11 20:36:04 -05004793 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004794 if (ret)
4795 return ret;
4796
Chris Wilson3f43c482011-05-12 22:17:24 +01004797 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004798 int i = val;
4799 bool has_audio;
4800
4801 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004802 return 0;
4803
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004804 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004805
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004806 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004807 has_audio = intel_dp_detect_audio(connector);
4808 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004809 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004810
4811 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004812 return 0;
4813
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004814 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004815 goto done;
4816 }
4817
Chris Wilsone953fd72011-02-21 22:23:52 +00004818 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004819 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004820 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004821
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004822 switch (val) {
4823 case INTEL_BROADCAST_RGB_AUTO:
4824 intel_dp->color_range_auto = true;
4825 break;
4826 case INTEL_BROADCAST_RGB_FULL:
4827 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004828 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004829 break;
4830 case INTEL_BROADCAST_RGB_LIMITED:
4831 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004832 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004833 break;
4834 default:
4835 return -EINVAL;
4836 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004837
4838 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004839 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004840 return 0;
4841
Chris Wilsone953fd72011-02-21 22:23:52 +00004842 goto done;
4843 }
4844
Yuly Novikov53b41832012-10-26 12:04:00 +03004845 if (is_edp(intel_dp) &&
4846 property == connector->dev->mode_config.scaling_mode_property) {
4847 if (val == DRM_MODE_SCALE_NONE) {
4848 DRM_DEBUG_KMS("no scaling not supported\n");
4849 return -EINVAL;
4850 }
4851
4852 if (intel_connector->panel.fitting_mode == val) {
4853 /* the eDP scaling property is not changed */
4854 return 0;
4855 }
4856 intel_connector->panel.fitting_mode = val;
4857
4858 goto done;
4859 }
4860
Chris Wilsonf6849602010-09-19 09:29:33 +01004861 return -EINVAL;
4862
4863done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004864 if (intel_encoder->base.crtc)
4865 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004866
4867 return 0;
4868}
4869
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004870static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004871intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004872{
Jani Nikula1d508702012-10-19 14:51:49 +03004873 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004874
Chris Wilson10e972d2014-09-04 21:43:45 +01004875 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004876
Jani Nikula9cd300e2012-10-19 14:51:52 +03004877 if (!IS_ERR_OR_NULL(intel_connector->edid))
4878 kfree(intel_connector->edid);
4879
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004880 /* Can't call is_edp() since the encoder may have been destroyed
4881 * already. */
4882 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004883 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004884
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004885 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004886 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004887}
4888
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004889void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004890{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004891 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4892 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004893
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02004894 intel_dp_aux_fini(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004895 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004896 if (is_edp(intel_dp)) {
4897 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004898 /*
4899 * vdd might still be enabled do to the delayed vdd off.
4900 * Make sure vdd is actually turned off here.
4901 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004902 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004903 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004904 pps_unlock(intel_dp);
4905
Clint Taylor01527b32014-07-07 13:01:46 -07004906 if (intel_dp->edp_notifier.notifier_call) {
4907 unregister_reboot_notifier(&intel_dp->edp_notifier);
4908 intel_dp->edp_notifier.notifier_call = NULL;
4909 }
Keith Packardbd943152011-09-18 23:09:52 -07004910 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004911 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004912 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004913}
4914
Imre Deak07f9cd02014-08-18 14:42:45 +03004915static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4916{
4917 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4918
4919 if (!is_edp(intel_dp))
4920 return;
4921
Ville Syrjälä951468f2014-09-04 14:55:31 +03004922 /*
4923 * vdd might still be enabled do to the delayed vdd off.
4924 * Make sure vdd is actually turned off here.
4925 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004926 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004927 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004928 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004929 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004930}
4931
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004932static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4933{
4934 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4935 struct drm_device *dev = intel_dig_port->base.base.dev;
4936 struct drm_i915_private *dev_priv = dev->dev_private;
4937 enum intel_display_power_domain power_domain;
4938
4939 lockdep_assert_held(&dev_priv->pps_mutex);
4940
4941 if (!edp_have_panel_vdd(intel_dp))
4942 return;
4943
4944 /*
4945 * The VDD bit needs a power domain reference, so if the bit is
4946 * already enabled when we boot or resume, grab this reference and
4947 * schedule a vdd off, so we don't hold on to the reference
4948 * indefinitely.
4949 */
4950 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004951 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004952 intel_display_power_get(dev_priv, power_domain);
4953
4954 edp_panel_vdd_schedule_off(intel_dp);
4955}
4956
Imre Deak6d93c0c2014-07-31 14:03:36 +03004957static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4958{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004959 struct intel_dp *intel_dp;
4960
4961 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4962 return;
4963
4964 intel_dp = enc_to_intel_dp(encoder);
4965
4966 pps_lock(intel_dp);
4967
4968 /*
4969 * Read out the current power sequencer assignment,
4970 * in case the BIOS did something with it.
4971 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004972 if (IS_VALLEYVIEW(encoder->dev) || IS_CHERRYVIEW(encoder->dev))
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004973 vlv_initial_power_sequencer_setup(intel_dp);
4974
4975 intel_edp_panel_vdd_sanitize(intel_dp);
4976
4977 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004978}
4979
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004980static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004981 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004982 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004983 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004984 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004985 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004986 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004987 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004988 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004989 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004990};
4991
4992static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4993 .get_modes = intel_dp_get_modes,
4994 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004995 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004996};
4997
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004998static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004999 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02005000 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005001};
5002
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005003enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10005004intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
5005{
5006 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03005007 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10005008 struct drm_device *dev = intel_dig_port->base.base.dev;
5009 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03005010 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005011 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03005012
Takashi Iwai25400582015-11-19 12:09:56 +01005013 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
5014 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Dave Airlie0e32b392014-05-02 14:02:48 +10005015 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10005016
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005017 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
5018 /*
5019 * vdd off can generate a long pulse on eDP which
5020 * would require vdd on to handle it, and thus we
5021 * would end up in an endless cycle of
5022 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
5023 */
5024 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
5025 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02005026 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03005027 }
5028
Ville Syrjälä26fbb772014-08-11 18:37:37 +03005029 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
5030 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10005031 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10005032
Ville Syrjälä25f78f52015-11-16 15:01:04 +01005033 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03005034 intel_display_power_get(dev_priv, power_domain);
5035
Dave Airlie0e32b392014-05-02 14:02:48 +10005036 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03005037 /* indicate that we need to restart link training */
5038 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10005039
Jani Nikula7e66bcf2015-08-20 10:47:39 +03005040 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
5041 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10005042
5043 if (!intel_dp_get_dpcd(intel_dp)) {
5044 goto mst_fail;
5045 }
5046
5047 intel_dp_probe_oui(intel_dp);
5048
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005049 if (!intel_dp_probe_mst(intel_dp)) {
5050 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
5051 intel_dp_check_link_status(intel_dp);
5052 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005053 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03005054 }
Dave Airlie0e32b392014-05-02 14:02:48 +10005055 } else {
5056 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03005057 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10005058 goto mst_fail;
5059 }
5060
5061 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10005062 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005063 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005064 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005065 }
5066 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005067
5068 ret = IRQ_HANDLED;
5069
Imre Deak1c767b32014-08-18 14:42:42 +03005070 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005071mst_fail:
5072 /* if we were in MST mode, and device is not there get out of MST mode */
5073 if (intel_dp->is_mst) {
5074 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5075 intel_dp->is_mst = false;
5076 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5077 }
Imre Deak1c767b32014-08-18 14:42:42 +03005078put_power:
5079 intel_display_power_put(dev_priv, power_domain);
5080
5081 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005082}
5083
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005084/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005085bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005086{
5087 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005088 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005089 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005090 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08005091 [PORT_B] = DVO_PORT_DPB,
5092 [PORT_C] = DVO_PORT_DPC,
5093 [PORT_D] = DVO_PORT_DPD,
5094 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005095 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005096
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005097 /*
5098 * eDP not supported on g4x. so bail out early just
5099 * for a bit extra safety in case the VBT is bonkers.
5100 */
5101 if (INTEL_INFO(dev)->gen < 5)
5102 return false;
5103
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005104 if (port == PORT_A)
5105 return true;
5106
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005107 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005108 return false;
5109
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005110 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5111 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005112
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005113 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005114 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5115 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005116 return true;
5117 }
5118 return false;
5119}
5120
Dave Airlie0e32b392014-05-02 14:02:48 +10005121void
Chris Wilsonf6849602010-09-19 09:29:33 +01005122intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5123{
Yuly Novikov53b41832012-10-26 12:04:00 +03005124 struct intel_connector *intel_connector = to_intel_connector(connector);
5125
Chris Wilson3f43c482011-05-12 22:17:24 +01005126 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005127 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005128 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005129
5130 if (is_edp(intel_dp)) {
5131 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005132 drm_object_attach_property(
5133 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005134 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005135 DRM_MODE_SCALE_ASPECT);
5136 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005137 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005138}
5139
Imre Deakdada1a92014-01-29 13:25:41 +02005140static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5141{
Abhay Kumard28d4732016-01-22 17:39:04 -08005142 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02005143 intel_dp->last_power_on = jiffies;
5144 intel_dp->last_backlight_off = jiffies;
5145}
5146
Daniel Vetter67a54562012-10-20 20:57:45 +02005147static void
5148intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005149 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005150{
5151 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005152 struct edp_power_seq cur, vbt, spec,
5153 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305154 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005155 i915_reg_t pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005156
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005157 lockdep_assert_held(&dev_priv->pps_mutex);
5158
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005159 /* already initialized? */
5160 if (final->t11_t12 != 0)
5161 return;
5162
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305163 if (IS_BROXTON(dev)) {
5164 /*
5165 * TODO: BXT has 2 sets of PPS registers.
5166 * Correct Register for Broxton need to be identified
5167 * using VBT. hardcoding for now
5168 */
5169 pp_ctrl_reg = BXT_PP_CONTROL(0);
5170 pp_on_reg = BXT_PP_ON_DELAYS(0);
5171 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5172 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005173 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005174 pp_on_reg = PCH_PP_ON_DELAYS;
5175 pp_off_reg = PCH_PP_OFF_DELAYS;
5176 pp_div_reg = PCH_PP_DIVISOR;
5177 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005178 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5179
5180 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5181 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5182 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5183 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005184 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005185
5186 /* Workaround: Need to write PP_CONTROL with the unlock key as
5187 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305188 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005189
Jesse Barnes453c5422013-03-28 09:55:41 -07005190 pp_on = I915_READ(pp_on_reg);
5191 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305192 if (!IS_BROXTON(dev)) {
5193 I915_WRITE(pp_ctrl_reg, pp_ctl);
5194 pp_div = I915_READ(pp_div_reg);
5195 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005196
5197 /* Pull timing values out of registers */
5198 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5199 PANEL_POWER_UP_DELAY_SHIFT;
5200
5201 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5202 PANEL_LIGHT_ON_DELAY_SHIFT;
5203
5204 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5205 PANEL_LIGHT_OFF_DELAY_SHIFT;
5206
5207 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5208 PANEL_POWER_DOWN_DELAY_SHIFT;
5209
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305210 if (IS_BROXTON(dev)) {
5211 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5212 BXT_POWER_CYCLE_DELAY_SHIFT;
5213 if (tmp > 0)
5214 cur.t11_t12 = (tmp - 1) * 1000;
5215 else
5216 cur.t11_t12 = 0;
5217 } else {
5218 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005219 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305220 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005221
5222 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5223 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5224
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005225 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005226
5227 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5228 * our hw here, which are all in 100usec. */
5229 spec.t1_t3 = 210 * 10;
5230 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5231 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5232 spec.t10 = 500 * 10;
5233 /* This one is special and actually in units of 100ms, but zero
5234 * based in the hw (so we need to add 100 ms). But the sw vbt
5235 * table multiplies it with 1000 to make it in units of 100usec,
5236 * too. */
5237 spec.t11_t12 = (510 + 100) * 10;
5238
5239 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5240 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5241
5242 /* Use the max of the register settings and vbt. If both are
5243 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005244#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005245 spec.field : \
5246 max(cur.field, vbt.field))
5247 assign_final(t1_t3);
5248 assign_final(t8);
5249 assign_final(t9);
5250 assign_final(t10);
5251 assign_final(t11_t12);
5252#undef assign_final
5253
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005254#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005255 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5256 intel_dp->backlight_on_delay = get_delay(t8);
5257 intel_dp->backlight_off_delay = get_delay(t9);
5258 intel_dp->panel_power_down_delay = get_delay(t10);
5259 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5260#undef get_delay
5261
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005262 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5263 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5264 intel_dp->panel_power_cycle_delay);
5265
5266 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5267 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005268}
5269
5270static void
5271intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005272 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005273{
5274 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005275 u32 pp_on, pp_off, pp_div, port_sel = 0;
5276 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005277 i915_reg_t pp_on_reg, pp_off_reg, pp_div_reg, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005278 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005279 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005280
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005281 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005282
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305283 if (IS_BROXTON(dev)) {
5284 /*
5285 * TODO: BXT has 2 sets of PPS registers.
5286 * Correct Register for Broxton need to be identified
5287 * using VBT. hardcoding for now
5288 */
5289 pp_ctrl_reg = BXT_PP_CONTROL(0);
5290 pp_on_reg = BXT_PP_ON_DELAYS(0);
5291 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5292
5293 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005294 pp_on_reg = PCH_PP_ON_DELAYS;
5295 pp_off_reg = PCH_PP_OFF_DELAYS;
5296 pp_div_reg = PCH_PP_DIVISOR;
5297 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005298 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5299
5300 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5301 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5302 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005303 }
5304
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005305 /*
5306 * And finally store the new values in the power sequencer. The
5307 * backlight delays are set to 1 because we do manual waits on them. For
5308 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5309 * we'll end up waiting for the backlight off delay twice: once when we
5310 * do the manual sleep, and once when we disable the panel and wait for
5311 * the PP_STATUS bit to become zero.
5312 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005313 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005314 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5315 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005316 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005317 /* Compute the divisor for the pp clock, simply match the Bspec
5318 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305319 if (IS_BROXTON(dev)) {
5320 pp_div = I915_READ(pp_ctrl_reg);
5321 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5322 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5323 << BXT_POWER_CYCLE_DELAY_SHIFT);
5324 } else {
5325 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5326 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5327 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5328 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005329
5330 /* Haswell doesn't have any port selection bits for the panel
5331 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08005332 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005333 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005334 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005335 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005336 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005337 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005338 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005339 }
5340
Jesse Barnes453c5422013-03-28 09:55:41 -07005341 pp_on |= port_sel;
5342
5343 I915_WRITE(pp_on_reg, pp_on);
5344 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305345 if (IS_BROXTON(dev))
5346 I915_WRITE(pp_ctrl_reg, pp_div);
5347 else
5348 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005349
Daniel Vetter67a54562012-10-20 20:57:45 +02005350 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005351 I915_READ(pp_on_reg),
5352 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305353 IS_BROXTON(dev) ?
5354 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005355 I915_READ(pp_div_reg));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005356}
5357
Vandana Kannanb33a2812015-02-13 15:33:03 +05305358/**
5359 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5360 * @dev: DRM device
5361 * @refresh_rate: RR to be programmed
5362 *
5363 * This function gets called when refresh rate (RR) has to be changed from
5364 * one frequency to another. Switches can be between high and low RR
5365 * supported by the panel or to any other RR based on media playback (in
5366 * this case, RR value needs to be passed from user space).
5367 *
5368 * The caller of this function needs to take a lock on dev_priv->drrs.
5369 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305370static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305371{
5372 struct drm_i915_private *dev_priv = dev->dev_private;
5373 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305374 struct intel_digital_port *dig_port = NULL;
5375 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005376 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305377 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305378 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305379
5380 if (refresh_rate <= 0) {
5381 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5382 return;
5383 }
5384
Vandana Kannan96178ee2015-01-10 02:25:56 +05305385 if (intel_dp == NULL) {
5386 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305387 return;
5388 }
5389
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005390 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005391 * FIXME: This needs proper synchronization with psr state for some
5392 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005393 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305394
Vandana Kannan96178ee2015-01-10 02:25:56 +05305395 dig_port = dp_to_dig_port(intel_dp);
5396 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005397 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305398
5399 if (!intel_crtc) {
5400 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5401 return;
5402 }
5403
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005404 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305405
Vandana Kannan96178ee2015-01-10 02:25:56 +05305406 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305407 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5408 return;
5409 }
5410
Vandana Kannan96178ee2015-01-10 02:25:56 +05305411 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5412 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305413 index = DRRS_LOW_RR;
5414
Vandana Kannan96178ee2015-01-10 02:25:56 +05305415 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305416 DRM_DEBUG_KMS(
5417 "DRRS requested for previously set RR...ignoring\n");
5418 return;
5419 }
5420
5421 if (!intel_crtc->active) {
5422 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5423 return;
5424 }
5425
Durgadoss R44395bf2015-02-13 15:33:02 +05305426 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305427 switch (index) {
5428 case DRRS_HIGH_RR:
5429 intel_dp_set_m_n(intel_crtc, M1_N1);
5430 break;
5431 case DRRS_LOW_RR:
5432 intel_dp_set_m_n(intel_crtc, M2_N2);
5433 break;
5434 case DRRS_MAX_RR:
5435 default:
5436 DRM_ERROR("Unsupported refreshrate type\n");
5437 }
5438 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005439 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005440 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305441
Ville Syrjälä649636e2015-09-22 19:50:01 +03005442 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305443 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005444 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305445 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5446 else
5447 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305448 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005449 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305450 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5451 else
5452 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305453 }
5454 I915_WRITE(reg, val);
5455 }
5456
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305457 dev_priv->drrs.refresh_rate_type = index;
5458
5459 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5460}
5461
Vandana Kannanb33a2812015-02-13 15:33:03 +05305462/**
5463 * intel_edp_drrs_enable - init drrs struct if supported
5464 * @intel_dp: DP struct
5465 *
5466 * Initializes frontbuffer_bits and drrs.dp
5467 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305468void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5469{
5470 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5471 struct drm_i915_private *dev_priv = dev->dev_private;
5472 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5473 struct drm_crtc *crtc = dig_port->base.base.crtc;
5474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5475
5476 if (!intel_crtc->config->has_drrs) {
5477 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5478 return;
5479 }
5480
5481 mutex_lock(&dev_priv->drrs.mutex);
5482 if (WARN_ON(dev_priv->drrs.dp)) {
5483 DRM_ERROR("DRRS already enabled\n");
5484 goto unlock;
5485 }
5486
5487 dev_priv->drrs.busy_frontbuffer_bits = 0;
5488
5489 dev_priv->drrs.dp = intel_dp;
5490
5491unlock:
5492 mutex_unlock(&dev_priv->drrs.mutex);
5493}
5494
Vandana Kannanb33a2812015-02-13 15:33:03 +05305495/**
5496 * intel_edp_drrs_disable - Disable DRRS
5497 * @intel_dp: DP struct
5498 *
5499 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305500void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5501{
5502 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5503 struct drm_i915_private *dev_priv = dev->dev_private;
5504 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5505 struct drm_crtc *crtc = dig_port->base.base.crtc;
5506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5507
5508 if (!intel_crtc->config->has_drrs)
5509 return;
5510
5511 mutex_lock(&dev_priv->drrs.mutex);
5512 if (!dev_priv->drrs.dp) {
5513 mutex_unlock(&dev_priv->drrs.mutex);
5514 return;
5515 }
5516
5517 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5518 intel_dp_set_drrs_state(dev_priv->dev,
5519 intel_dp->attached_connector->panel.
5520 fixed_mode->vrefresh);
5521
5522 dev_priv->drrs.dp = NULL;
5523 mutex_unlock(&dev_priv->drrs.mutex);
5524
5525 cancel_delayed_work_sync(&dev_priv->drrs.work);
5526}
5527
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305528static void intel_edp_drrs_downclock_work(struct work_struct *work)
5529{
5530 struct drm_i915_private *dev_priv =
5531 container_of(work, typeof(*dev_priv), drrs.work.work);
5532 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305533
Vandana Kannan96178ee2015-01-10 02:25:56 +05305534 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305535
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305536 intel_dp = dev_priv->drrs.dp;
5537
5538 if (!intel_dp)
5539 goto unlock;
5540
5541 /*
5542 * The delayed work can race with an invalidate hence we need to
5543 * recheck.
5544 */
5545
5546 if (dev_priv->drrs.busy_frontbuffer_bits)
5547 goto unlock;
5548
5549 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5550 intel_dp_set_drrs_state(dev_priv->dev,
5551 intel_dp->attached_connector->panel.
5552 downclock_mode->vrefresh);
5553
5554unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305555 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305556}
5557
Vandana Kannanb33a2812015-02-13 15:33:03 +05305558/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305559 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305560 * @dev: DRM device
5561 * @frontbuffer_bits: frontbuffer plane tracking bits
5562 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305563 * This function gets called everytime rendering on the given planes start.
5564 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305565 *
5566 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5567 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305568void intel_edp_drrs_invalidate(struct drm_device *dev,
5569 unsigned frontbuffer_bits)
5570{
5571 struct drm_i915_private *dev_priv = dev->dev_private;
5572 struct drm_crtc *crtc;
5573 enum pipe pipe;
5574
Daniel Vetter9da7d692015-04-09 16:44:15 +02005575 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305576 return;
5577
Daniel Vetter88f933a2015-04-09 16:44:16 +02005578 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305579
Vandana Kannana93fad02015-01-10 02:25:59 +05305580 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005581 if (!dev_priv->drrs.dp) {
5582 mutex_unlock(&dev_priv->drrs.mutex);
5583 return;
5584 }
5585
Vandana Kannana93fad02015-01-10 02:25:59 +05305586 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5587 pipe = to_intel_crtc(crtc)->pipe;
5588
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005589 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5590 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5591
Ramalingam C0ddfd202015-06-15 20:50:05 +05305592 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005593 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305594 intel_dp_set_drrs_state(dev_priv->dev,
5595 dev_priv->drrs.dp->attached_connector->panel.
5596 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305597
Vandana Kannana93fad02015-01-10 02:25:59 +05305598 mutex_unlock(&dev_priv->drrs.mutex);
5599}
5600
Vandana Kannanb33a2812015-02-13 15:33:03 +05305601/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305602 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305603 * @dev: DRM device
5604 * @frontbuffer_bits: frontbuffer plane tracking bits
5605 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305606 * This function gets called every time rendering on the given planes has
5607 * completed or flip on a crtc is completed. So DRRS should be upclocked
5608 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5609 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305610 *
5611 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5612 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305613void intel_edp_drrs_flush(struct drm_device *dev,
5614 unsigned frontbuffer_bits)
5615{
5616 struct drm_i915_private *dev_priv = dev->dev_private;
5617 struct drm_crtc *crtc;
5618 enum pipe pipe;
5619
Daniel Vetter9da7d692015-04-09 16:44:15 +02005620 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305621 return;
5622
Daniel Vetter88f933a2015-04-09 16:44:16 +02005623 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305624
Vandana Kannana93fad02015-01-10 02:25:59 +05305625 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005626 if (!dev_priv->drrs.dp) {
5627 mutex_unlock(&dev_priv->drrs.mutex);
5628 return;
5629 }
5630
Vandana Kannana93fad02015-01-10 02:25:59 +05305631 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5632 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005633
5634 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305635 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5636
Ramalingam C0ddfd202015-06-15 20:50:05 +05305637 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005638 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305639 intel_dp_set_drrs_state(dev_priv->dev,
5640 dev_priv->drrs.dp->attached_connector->panel.
5641 fixed_mode->vrefresh);
5642
5643 /*
5644 * flush also means no more activity hence schedule downclock, if all
5645 * other fbs are quiescent too
5646 */
5647 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305648 schedule_delayed_work(&dev_priv->drrs.work,
5649 msecs_to_jiffies(1000));
5650 mutex_unlock(&dev_priv->drrs.mutex);
5651}
5652
Vandana Kannanb33a2812015-02-13 15:33:03 +05305653/**
5654 * DOC: Display Refresh Rate Switching (DRRS)
5655 *
5656 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5657 * which enables swtching between low and high refresh rates,
5658 * dynamically, based on the usage scenario. This feature is applicable
5659 * for internal panels.
5660 *
5661 * Indication that the panel supports DRRS is given by the panel EDID, which
5662 * would list multiple refresh rates for one resolution.
5663 *
5664 * DRRS is of 2 types - static and seamless.
5665 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5666 * (may appear as a blink on screen) and is used in dock-undock scenario.
5667 * Seamless DRRS involves changing RR without any visual effect to the user
5668 * and can be used during normal system usage. This is done by programming
5669 * certain registers.
5670 *
5671 * Support for static/seamless DRRS may be indicated in the VBT based on
5672 * inputs from the panel spec.
5673 *
5674 * DRRS saves power by switching to low RR based on usage scenarios.
5675 *
5676 * eDP DRRS:-
5677 * The implementation is based on frontbuffer tracking implementation.
5678 * When there is a disturbance on the screen triggered by user activity or a
5679 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5680 * When there is no movement on screen, after a timeout of 1 second, a switch
5681 * to low RR is made.
5682 * For integration with frontbuffer tracking code,
5683 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5684 *
5685 * DRRS can be further extended to support other internal panels and also
5686 * the scenario of video playback wherein RR is set based on the rate
5687 * requested by userspace.
5688 */
5689
5690/**
5691 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5692 * @intel_connector: eDP connector
5693 * @fixed_mode: preferred mode of panel
5694 *
5695 * This function is called only once at driver load to initialize basic
5696 * DRRS stuff.
5697 *
5698 * Returns:
5699 * Downclock mode if panel supports it, else return NULL.
5700 * DRRS support is determined by the presence of downclock mode (apart
5701 * from VBT setting).
5702 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305703static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305704intel_dp_drrs_init(struct intel_connector *intel_connector,
5705 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305706{
5707 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305708 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305709 struct drm_i915_private *dev_priv = dev->dev_private;
5710 struct drm_display_mode *downclock_mode = NULL;
5711
Daniel Vetter9da7d692015-04-09 16:44:15 +02005712 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5713 mutex_init(&dev_priv->drrs.mutex);
5714
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305715 if (INTEL_INFO(dev)->gen <= 6) {
5716 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5717 return NULL;
5718 }
5719
5720 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005721 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305722 return NULL;
5723 }
5724
5725 downclock_mode = intel_find_panel_downclock
5726 (dev, fixed_mode, connector);
5727
5728 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305729 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305730 return NULL;
5731 }
5732
Vandana Kannan96178ee2015-01-10 02:25:56 +05305733 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305734
Vandana Kannan96178ee2015-01-10 02:25:56 +05305735 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005736 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305737 return downclock_mode;
5738}
5739
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005740static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005741 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005742{
5743 struct drm_connector *connector = &intel_connector->base;
5744 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005745 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5746 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005747 struct drm_i915_private *dev_priv = dev->dev_private;
5748 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305749 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005750 bool has_dpcd;
5751 struct drm_display_mode *scan;
5752 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005753 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005754
5755 if (!is_edp(intel_dp))
5756 return true;
5757
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005758 pps_lock(intel_dp);
5759 intel_edp_panel_vdd_sanitize(intel_dp);
5760 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005761
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005762 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005763 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005764
5765 if (has_dpcd) {
5766 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5767 dev_priv->no_aux_handshake =
5768 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5769 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5770 } else {
5771 /* if this fails, presume the device is a ghost */
5772 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005773 return false;
5774 }
5775
5776 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005777 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005778 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005779 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005780
Daniel Vetter060c8772014-03-21 23:22:35 +01005781 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005782 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005783 if (edid) {
5784 if (drm_add_edid_modes(connector, edid)) {
5785 drm_mode_connector_update_edid_property(connector,
5786 edid);
5787 drm_edid_to_eld(connector, edid);
5788 } else {
5789 kfree(edid);
5790 edid = ERR_PTR(-EINVAL);
5791 }
5792 } else {
5793 edid = ERR_PTR(-ENOENT);
5794 }
5795 intel_connector->edid = edid;
5796
5797 /* prefer fixed mode from EDID if available */
5798 list_for_each_entry(scan, &connector->probed_modes, head) {
5799 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5800 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305801 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305802 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005803 break;
5804 }
5805 }
5806
5807 /* fallback to VBT if available for eDP */
5808 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5809 fixed_mode = drm_mode_duplicate(dev,
5810 dev_priv->vbt.lfp_lvds_vbt_mode);
5811 if (fixed_mode)
5812 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5813 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005814 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005815
Wayne Boyer666a4532015-12-09 12:29:35 -08005816 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005817 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5818 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005819
5820 /*
5821 * Figure out the current pipe for the initial backlight setup.
5822 * If the current pipe isn't valid, try the PPS pipe, and if that
5823 * fails just assume pipe A.
5824 */
5825 if (IS_CHERRYVIEW(dev))
5826 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5827 else
5828 pipe = PORT_TO_PIPE(intel_dp->DP);
5829
5830 if (pipe != PIPE_A && pipe != PIPE_B)
5831 pipe = intel_dp->pps_pipe;
5832
5833 if (pipe != PIPE_A && pipe != PIPE_B)
5834 pipe = PIPE_A;
5835
5836 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5837 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005838 }
5839
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305840 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005841 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005842 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005843
5844 return true;
5845}
5846
Paulo Zanoni16c25532013-06-12 17:27:25 -03005847bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005848intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5849 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005850{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005851 struct drm_connector *connector = &intel_connector->base;
5852 struct intel_dp *intel_dp = &intel_dig_port->dp;
5853 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5854 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005855 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005856 enum port port = intel_dig_port->port;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005857 int type, ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005858
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005859 if (WARN(intel_dig_port->max_lanes < 1,
5860 "Not enough lanes (%d) for DP on port %c\n",
5861 intel_dig_port->max_lanes, port_name(port)))
5862 return false;
5863
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005864 intel_dp->pps_pipe = INVALID_PIPE;
5865
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005866 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005867 if (INTEL_INFO(dev)->gen >= 9)
5868 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Wayne Boyer666a4532015-12-09 12:29:35 -08005869 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005870 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5871 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5872 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5873 else if (HAS_PCH_SPLIT(dev))
5874 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5875 else
5876 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5877
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005878 if (INTEL_INFO(dev)->gen >= 9)
5879 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5880 else
5881 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005882
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005883 if (HAS_DDI(dev))
5884 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5885
Daniel Vetter07679352012-09-06 22:15:42 +02005886 /* Preserve the current hw state. */
5887 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005888 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005889
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005890 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305891 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005892 else
5893 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005894
Imre Deakf7d24902013-05-08 13:14:05 +03005895 /*
5896 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5897 * for DP the encoder type can be set by the caller to
5898 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5899 */
5900 if (type == DRM_MODE_CONNECTOR_eDP)
5901 intel_encoder->type = INTEL_OUTPUT_EDP;
5902
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005903 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005904 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5905 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005906 return false;
5907
Imre Deake7281ea2013-05-08 13:14:08 +03005908 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5909 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5910 port_name(port));
5911
Adam Jacksonb3295302010-07-16 14:46:28 -04005912 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005913 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5914
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005915 connector->interlace_allowed = true;
5916 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005917
Daniel Vetter66a92782012-07-12 20:08:18 +02005918 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005919 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005920
Chris Wilsondf0e9242010-09-09 16:20:55 +01005921 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005922 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005923
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005924 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005925 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5926 else
5927 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005928 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005929
Jani Nikula0b998362014-03-14 16:51:17 +02005930 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005931 switch (port) {
5932 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005933 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005934 break;
5935 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005936 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005937 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305938 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005939 break;
5940 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005941 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005942 break;
5943 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005944 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005945 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005946 case PORT_E:
5947 intel_encoder->hpd_pin = HPD_PORT_E;
5948 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005949 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005950 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005951 }
5952
Imre Deakdada1a92014-01-29 13:25:41 +02005953 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005954 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005955 intel_dp_init_panel_power_timestamps(intel_dp);
Wayne Boyer666a4532015-12-09 12:29:35 -08005956 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005957 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005958 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005959 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005960 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005961 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005962
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005963 ret = intel_dp_aux_init(intel_dp, intel_connector);
5964 if (ret)
5965 goto fail;
Dave Airliec1f05262012-08-30 11:06:18 +10005966
Dave Airlie0e32b392014-05-02 14:02:48 +10005967 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005968 if (HAS_DP_MST(dev) &&
5969 (port == PORT_B || port == PORT_C || port == PORT_D))
5970 intel_dp_mst_encoder_init(intel_dig_port,
5971 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005972
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005973 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005974 intel_dp_aux_fini(intel_dp);
5975 intel_dp_mst_encoder_cleanup(intel_dig_port);
5976 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005977 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005978
Chris Wilsonf6849602010-09-19 09:29:33 +01005979 intel_dp_add_properties(intel_dp, connector);
5980
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005981 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5982 * 0xd. Failure to do so will result in spurious interrupts being
5983 * generated on the port when a cable is not attached.
5984 */
5985 if (IS_G4X(dev) && !IS_GM45(dev)) {
5986 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5987 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5988 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005989
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005990 i915_debugfs_connector_add(connector);
5991
Paulo Zanoni16c25532013-06-12 17:27:25 -03005992 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005993
5994fail:
5995 if (is_edp(intel_dp)) {
5996 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5997 /*
5998 * vdd might still be enabled do to the delayed vdd off.
5999 * Make sure vdd is actually turned off here.
6000 */
6001 pps_lock(intel_dp);
6002 edp_panel_vdd_off_sync(intel_dp);
6003 pps_unlock(intel_dp);
6004 }
6005 drm_connector_unregister(connector);
6006 drm_connector_cleanup(connector);
6007
6008 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006009}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006010
6011void
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006012intel_dp_init(struct drm_device *dev,
6013 i915_reg_t output_reg, enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006014{
Dave Airlie13cf5502014-06-18 11:29:35 +10006015 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006016 struct intel_digital_port *intel_dig_port;
6017 struct intel_encoder *intel_encoder;
6018 struct drm_encoder *encoder;
6019 struct intel_connector *intel_connector;
6020
Daniel Vetterb14c5672013-09-19 12:18:32 +02006021 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006022 if (!intel_dig_port)
6023 return;
6024
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006025 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306026 if (!intel_connector)
6027 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006028
6029 intel_encoder = &intel_dig_port->base;
6030 encoder = &intel_encoder->base;
6031
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306032 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Dave Airlieade1ba72015-12-23 14:22:09 +10006033 DRM_MODE_ENCODER_TMDS, NULL))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306034 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006035
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01006036 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006037 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006038 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07006039 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03006040 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006041 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03006042 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006043 intel_encoder->pre_enable = chv_pre_enable_dp;
6044 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03006045 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03006046 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03006047 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006048 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006049 intel_encoder->pre_enable = vlv_pre_enable_dp;
6050 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03006051 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006052 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03006053 intel_encoder->pre_enable = g4x_pre_enable_dp;
6054 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03006055 if (INTEL_INFO(dev)->gen >= 5)
6056 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03006057 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006058
Paulo Zanoni174edf12012-10-26 19:05:50 -02006059 intel_dig_port->port = port;
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01006060 dev_priv->dig_port_map[port] = intel_encoder;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006061 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02006062 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006063
Paulo Zanoni00c09d72012-10-26 19:05:52 -02006064 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03006065 if (IS_CHERRYVIEW(dev)) {
6066 if (port == PORT_D)
6067 intel_encoder->crtc_mask = 1 << 2;
6068 else
6069 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
6070 } else {
6071 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
6072 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02006073 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006074
Dave Airlie13cf5502014-06-18 11:29:35 +10006075 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006076 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006077
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306078 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
6079 goto err_init_connector;
6080
6081 return;
6082
6083err_init_connector:
6084 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05306085err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05306086 kfree(intel_connector);
6087err_connector_alloc:
6088 kfree(intel_dig_port);
6089
6090 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006091}
Dave Airlie0e32b392014-05-02 14:02:48 +10006092
6093void intel_dp_mst_suspend(struct drm_device *dev)
6094{
6095 struct drm_i915_private *dev_priv = dev->dev_private;
6096 int i;
6097
6098 /* disable MST */
6099 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006100 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006101 if (!intel_dig_port)
6102 continue;
6103
6104 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6105 if (!intel_dig_port->dp.can_mst)
6106 continue;
6107 if (intel_dig_port->dp.is_mst)
6108 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6109 }
6110 }
6111}
6112
6113void intel_dp_mst_resume(struct drm_device *dev)
6114{
6115 struct drm_i915_private *dev_priv = dev->dev_private;
6116 int i;
6117
6118 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006119 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006120 if (!intel_dig_port)
6121 continue;
6122 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6123 int ret;
6124
6125 if (!intel_dig_port->dp.can_mst)
6126 continue;
6127
6128 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6129 if (ret != 0) {
6130 intel_dp_check_mst_status(&intel_dig_port->dp);
6131 }
6132 }
6133 }
6134}