blob: c4653df5799b49bfe509f20447ca3e0f19d6469a [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092 int ret;
93
Daniel Vetter7abb6902013-05-24 21:29:32 +020094#define EXIT_COND (!i915_reset_in_progress(error) || \
95 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010096 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010097 return 0;
98
Daniel Vetter0a6759c2012-07-04 22:18:41 +020099 /*
100 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
101 * userspace. If it takes that long something really bad is going on and
102 * we should simply try to bail out and fail as gracefully as possible.
103 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100104 ret = wait_event_interruptible_timeout(error->reset_queue,
105 EXIT_COND,
106 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100113#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114
Chris Wilson21dd3732011-01-26 15:55:56 +0000115 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116}
117
Chris Wilson54cf91d2010-11-25 18:00:26 +0000118int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119{
Daniel Vetter33196de2012-11-14 17:14:05 +0100120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 int ret;
122
Daniel Vetter33196de2012-11-14 17:14:05 +0100123 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124 if (ret)
125 return ret;
126
127 ret = mutex_lock_interruptible(&dev->struct_mutex);
128 if (ret)
129 return ret;
130
Chris Wilson23bc5982010-09-29 16:10:57 +0100131 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 return 0;
133}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100134
Chris Wilson7d1c4802010-08-07 21:45:03 +0100135static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000136i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100137{
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700138 return i915_gem_obj_ggtt_bound(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100139}
140
Eric Anholt673a3942008-07-30 12:06:12 -0700141int
142i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000143 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700144{
Ben Widawsky93d18792013-01-17 12:45:17 -0800145 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700146 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000147
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200148 if (drm_core_check_feature(dev, DRIVER_MODESET))
149 return -ENODEV;
150
Chris Wilson20217462010-11-23 15:26:33 +0000151 if (args->gtt_start >= args->gtt_end ||
152 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
153 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700154
Daniel Vetterf534bc02012-03-26 22:37:04 +0200155 /* GEM with user mode setting was never supported on ilk and later. */
156 if (INTEL_INFO(dev)->gen >= 5)
157 return -ENODEV;
158
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800160 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
161 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800162 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700163 mutex_unlock(&dev->struct_mutex);
164
Chris Wilson20217462010-11-23 15:26:33 +0000165 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700166}
167
Eric Anholt5a125c32008-10-22 21:40:13 -0700168int
169i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700171{
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700173 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000174 struct drm_i915_gem_object *obj;
175 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176
Chris Wilson6299f992010-11-24 12:23:44 +0000177 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700179 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100180 if (obj->pin_count)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700181 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100182 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700183
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700184 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000186
Eric Anholt5a125c32008-10-22 21:40:13 -0700187 return 0;
188}
189
Chris Wilson42dcedd2012-11-15 11:32:30 +0000190void *i915_gem_object_alloc(struct drm_device *dev)
191{
192 struct drm_i915_private *dev_priv = dev->dev_private;
193 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
194}
195
196void i915_gem_object_free(struct drm_i915_gem_object *obj)
197{
198 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
199 kmem_cache_free(dev_priv->slab, obj);
200}
201
Dave Airlieff72145b2011-02-07 12:16:14 +1000202static int
203i915_gem_create(struct drm_file *file,
204 struct drm_device *dev,
205 uint64_t size,
206 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700207{
Chris Wilson05394f32010-11-08 19:18:58 +0000208 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300209 int ret;
210 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700211
Dave Airlieff72145b2011-02-07 12:16:14 +1000212 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200213 if (size == 0)
214 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700215
216 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000217 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700218 if (obj == NULL)
219 return -ENOMEM;
220
Chris Wilson05394f32010-11-08 19:18:58 +0000221 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100222 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000223 drm_gem_object_release(&obj->base);
224 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000225 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700226 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100227 }
228
Chris Wilson202f2fe2010-10-14 13:20:40 +0100229 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000230 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100231 trace_i915_gem_object_create(obj);
232
Dave Airlieff72145b2011-02-07 12:16:14 +1000233 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700234 return 0;
235}
236
Dave Airlieff72145b2011-02-07 12:16:14 +1000237int
238i915_gem_dumb_create(struct drm_file *file,
239 struct drm_device *dev,
240 struct drm_mode_create_dumb *args)
241{
242 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000243 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 args->size = args->pitch * args->height;
245 return i915_gem_create(file, dev,
246 args->size, &args->handle);
247}
248
249int i915_gem_dumb_destroy(struct drm_file *file,
250 struct drm_device *dev,
251 uint32_t handle)
252{
253 return drm_gem_handle_delete(file, handle);
254}
255
256/**
257 * Creates a new mm object and returns a handle to it.
258 */
259int
260i915_gem_create_ioctl(struct drm_device *dev, void *data,
261 struct drm_file *file)
262{
263 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 return i915_gem_create(file, dev,
266 args->size, &args->handle);
267}
268
Daniel Vetter8c599672011-12-14 13:57:31 +0100269static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100270__copy_to_user_swizzled(char __user *cpu_vaddr,
271 const char *gpu_vaddr, int gpu_offset,
272 int length)
273{
274 int ret, cpu_offset = 0;
275
276 while (length > 0) {
277 int cacheline_end = ALIGN(gpu_offset + 1, 64);
278 int this_length = min(cacheline_end - gpu_offset, length);
279 int swizzled_gpu_offset = gpu_offset ^ 64;
280
281 ret = __copy_to_user(cpu_vaddr + cpu_offset,
282 gpu_vaddr + swizzled_gpu_offset,
283 this_length);
284 if (ret)
285 return ret + length;
286
287 cpu_offset += this_length;
288 gpu_offset += this_length;
289 length -= this_length;
290 }
291
292 return 0;
293}
294
295static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700296__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
297 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100298 int length)
299{
300 int ret, cpu_offset = 0;
301
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
308 cpu_vaddr + cpu_offset,
309 this_length);
310 if (ret)
311 return ret + length;
312
313 cpu_offset += this_length;
314 gpu_offset += this_length;
315 length -= this_length;
316 }
317
318 return 0;
319}
320
Daniel Vetterd174bd62012-03-25 19:47:40 +0200321/* Per-page copy function for the shmem pread fastpath.
322 * Flushes invalid cachelines before reading the target if
323 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700324static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200325shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
326 char __user *user_data,
327 bool page_do_bit17_swizzling, bool needs_clflush)
328{
329 char *vaddr;
330 int ret;
331
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200332 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333 return -EINVAL;
334
335 vaddr = kmap_atomic(page);
336 if (needs_clflush)
337 drm_clflush_virt_range(vaddr + shmem_page_offset,
338 page_length);
339 ret = __copy_to_user_inatomic(user_data,
340 vaddr + shmem_page_offset,
341 page_length);
342 kunmap_atomic(vaddr);
343
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100344 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200345}
346
Daniel Vetter23c18c72012-03-25 19:47:42 +0200347static void
348shmem_clflush_swizzled_range(char *addr, unsigned long length,
349 bool swizzled)
350{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200351 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352 unsigned long start = (unsigned long) addr;
353 unsigned long end = (unsigned long) addr + length;
354
355 /* For swizzling simply ensure that we always flush both
356 * channels. Lame, but simple and it works. Swizzled
357 * pwrite/pread is far from a hotpath - current userspace
358 * doesn't use it at all. */
359 start = round_down(start, 128);
360 end = round_up(end, 128);
361
362 drm_clflush_virt_range((void *)start, end - start);
363 } else {
364 drm_clflush_virt_range(addr, length);
365 }
366
367}
368
Daniel Vetterd174bd62012-03-25 19:47:40 +0200369/* Only difference to the fast-path function is that this can handle bit17
370 * and uses non-atomic copy and kmap functions. */
371static int
372shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
373 char __user *user_data,
374 bool page_do_bit17_swizzling, bool needs_clflush)
375{
376 char *vaddr;
377 int ret;
378
379 vaddr = kmap(page);
380 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200381 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
382 page_length,
383 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200384
385 if (page_do_bit17_swizzling)
386 ret = __copy_to_user_swizzled(user_data,
387 vaddr, shmem_page_offset,
388 page_length);
389 else
390 ret = __copy_to_user(user_data,
391 vaddr + shmem_page_offset,
392 page_length);
393 kunmap(page);
394
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100395 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200396}
397
Eric Anholteb014592009-03-10 11:44:52 -0700398static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200399i915_gem_shmem_pread(struct drm_device *dev,
400 struct drm_i915_gem_object *obj,
401 struct drm_i915_gem_pread *args,
402 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700403{
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700405 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100407 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200409 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200410 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200411 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700412
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200413 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700414 remain = args->size;
415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700417
Daniel Vetter84897312012-03-25 19:47:31 +0200418 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
419 /* If we're not in the cpu read domain, set ourself into the gtt
420 * read domain and manually flush cachelines (if required). This
421 * optimizes for the case when the gpu will dirty the data
422 * anyway again before the next pread happens. */
423 if (obj->cache_level == I915_CACHE_NONE)
424 needs_clflush = 1;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700425 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200426 ret = i915_gem_object_set_to_gtt_domain(obj, false);
427 if (ret)
428 return ret;
429 }
Daniel Vetter84897312012-03-25 19:47:31 +0200430 }
Eric Anholteb014592009-03-10 11:44:52 -0700431
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100432 ret = i915_gem_object_get_pages(obj);
433 if (ret)
434 return ret;
435
436 i915_gem_object_pin_pages(obj);
437
Eric Anholteb014592009-03-10 11:44:52 -0700438 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100439
Imre Deak67d5a502013-02-18 19:28:02 +0200440 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
441 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200442 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100443
444 if (remain <= 0)
445 break;
446
Eric Anholteb014592009-03-10 11:44:52 -0700447 /* Operation in this page
448 *
Eric Anholteb014592009-03-10 11:44:52 -0700449 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700450 * page_length = bytes to copy for this page
451 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100452 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700453 page_length = remain;
454 if ((shmem_page_offset + page_length) > PAGE_SIZE)
455 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700456
Daniel Vetter8461d222011-12-14 13:57:32 +0100457 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
458 (page_to_phys(page) & (1 << 17)) != 0;
459
Daniel Vetterd174bd62012-03-25 19:47:40 +0200460 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
461 user_data, page_do_bit17_swizzling,
462 needs_clflush);
463 if (ret == 0)
464 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700465
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200466 mutex_unlock(&dev->struct_mutex);
467
Xiong Zhang0b74b502013-07-19 13:51:24 +0800468 if (likely(!i915_prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200469 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200470 /* Userspace is tricking us, but we've already clobbered
471 * its pages with the prefault and promised to write the
472 * data up to the first fault. Hence ignore any errors
473 * and just continue. */
474 (void)ret;
475 prefaulted = 1;
476 }
477
Daniel Vetterd174bd62012-03-25 19:47:40 +0200478 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
479 user_data, page_do_bit17_swizzling,
480 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700481
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200482 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100483
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200484next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100485 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100486
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100487 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100488 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100489
Eric Anholteb014592009-03-10 11:44:52 -0700490 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100491 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700492 offset += page_length;
493 }
494
Chris Wilson4f27b752010-10-14 15:26:45 +0100495out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100496 i915_gem_object_unpin_pages(obj);
497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
499}
500
Eric Anholt673a3942008-07-30 12:06:12 -0700501/**
502 * Reads data from the object referenced by handle.
503 *
504 * On error, the contents of *data are undefined.
505 */
506int
507i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000508 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700509{
510 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000511 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100512 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700513
Chris Wilson51311d02010-11-17 09:10:42 +0000514 if (args->size == 0)
515 return 0;
516
517 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200518 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000519 args->size))
520 return -EFAULT;
521
Chris Wilson4f27b752010-10-14 15:26:45 +0100522 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100523 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100524 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700525
Chris Wilson05394f32010-11-08 19:18:58 +0000526 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000527 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100528 ret = -ENOENT;
529 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100530 }
Eric Anholt673a3942008-07-30 12:06:12 -0700531
Chris Wilson7dcd2492010-09-26 20:21:44 +0100532 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000533 if (args->offset > obj->base.size ||
534 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100535 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100536 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100537 }
538
Daniel Vetter1286ff72012-05-10 15:25:09 +0200539 /* prime objects have no backing filp to GEM pread/pwrite
540 * pages from.
541 */
542 if (!obj->base.filp) {
543 ret = -EINVAL;
544 goto out;
545 }
546
Chris Wilsondb53a302011-02-03 11:57:46 +0000547 trace_i915_gem_object_pread(obj, args->offset, args->size);
548
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200549 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700550
Chris Wilson35b62a82010-09-26 20:23:38 +0100551out:
Chris Wilson05394f32010-11-08 19:18:58 +0000552 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100553unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100554 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700555 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700556}
557
Keith Packard0839ccb2008-10-30 19:38:48 -0700558/* This is the fast write path which cannot handle
559 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700560 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700561
Keith Packard0839ccb2008-10-30 19:38:48 -0700562static inline int
563fast_user_write(struct io_mapping *mapping,
564 loff_t page_base, int page_offset,
565 char __user *user_data,
566 int length)
567{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700568 void __iomem *vaddr_atomic;
569 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 unsigned long unwritten;
571
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700572 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700573 /* We can use the cpu mem copy function because this is X86. */
574 vaddr = (void __force*)vaddr_atomic + page_offset;
575 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700577 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100578 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579}
580
Eric Anholt3de09aa2009-03-09 09:42:23 -0700581/**
582 * This is the fast pwrite path, where we copy the data directly from the
583 * user into the GTT, uncached.
584 */
Eric Anholt673a3942008-07-30 12:06:12 -0700585static int
Chris Wilson05394f32010-11-08 19:18:58 +0000586i915_gem_gtt_pwrite_fast(struct drm_device *dev,
587 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700588 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000589 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700590{
Keith Packard0839ccb2008-10-30 19:38:48 -0700591 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700592 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700594 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200595 int page_offset, page_length, ret;
596
Chris Wilson86a1ee22012-08-11 15:41:04 +0100597 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200598 if (ret)
599 goto out;
600
601 ret = i915_gem_object_set_to_gtt_domain(obj, true);
602 if (ret)
603 goto out_unpin;
604
605 ret = i915_gem_object_put_fence(obj);
606 if (ret)
607 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700608
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200609 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700610 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700612 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
614 while (remain > 0) {
615 /* Operation in this page
616 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 * page_base = page offset within aperture
618 * page_offset = offset within page
619 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700620 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100621 page_base = offset & PAGE_MASK;
622 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 page_length = remain;
624 if ((page_offset + remain) > PAGE_SIZE)
625 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700628 * source page isn't available. Return the error and we'll
629 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800631 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200632 page_offset, user_data, page_length)) {
633 ret = -EFAULT;
634 goto out_unpin;
635 }
Eric Anholt673a3942008-07-30 12:06:12 -0700636
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 remain -= page_length;
638 user_data += page_length;
639 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700640 }
Eric Anholt673a3942008-07-30 12:06:12 -0700641
Daniel Vetter935aaa62012-03-25 19:47:35 +0200642out_unpin:
643 i915_gem_object_unpin(obj);
644out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700645 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700646}
647
Daniel Vetterd174bd62012-03-25 19:47:40 +0200648/* Per-page copy function for the shmem pwrite fastpath.
649 * Flushes invalid cachelines before writing to the target if
650 * needs_clflush_before is set and flushes out any written cachelines after
651 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700652static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
654 char __user *user_data,
655 bool page_do_bit17_swizzling,
656 bool needs_clflush_before,
657 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700658{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700661
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200662 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664
Daniel Vetterd174bd62012-03-25 19:47:40 +0200665 vaddr = kmap_atomic(page);
666 if (needs_clflush_before)
667 drm_clflush_virt_range(vaddr + shmem_page_offset,
668 page_length);
669 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
670 user_data,
671 page_length);
672 if (needs_clflush_after)
673 drm_clflush_virt_range(vaddr + shmem_page_offset,
674 page_length);
675 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676
Chris Wilson755d2212012-09-04 21:02:55 +0100677 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678}
679
Daniel Vetterd174bd62012-03-25 19:47:40 +0200680/* Only difference to the fast-path function is that this can handle bit17
681 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700682static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
684 char __user *user_data,
685 bool page_do_bit17_swizzling,
686 bool needs_clflush_before,
687 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700688{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200689 char *vaddr;
690 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200693 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697 if (page_do_bit17_swizzling)
698 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100699 user_data,
700 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 else
702 ret = __copy_from_user(vaddr + shmem_page_offset,
703 user_data,
704 page_length);
705 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200706 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
707 page_length,
708 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710
Chris Wilson755d2212012-09-04 21:02:55 +0100711 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714static int
Daniel Vettere244a442012-03-25 19:47:28 +0200715i915_gem_shmem_pwrite(struct drm_device *dev,
716 struct drm_i915_gem_object *obj,
717 struct drm_i915_gem_pwrite *args,
718 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700719{
Eric Anholt40123c12009-03-09 13:42:30 -0700720 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100721 loff_t offset;
722 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100723 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200725 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200726 int needs_clflush_after = 0;
727 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200728 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200730 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700731 remain = args->size;
732
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700734
Daniel Vetter58642882012-03-25 19:47:37 +0200735 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
736 /* If we're not in the cpu write domain, set ourself into the gtt
737 * write domain and manually flush cachelines (if required). This
738 * optimizes for the case when the gpu will use the data
739 * right away and we therefore have to clflush anyway. */
740 if (obj->cache_level == I915_CACHE_NONE)
741 needs_clflush_after = 1;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700742 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200743 ret = i915_gem_object_set_to_gtt_domain(obj, true);
744 if (ret)
745 return ret;
746 }
Daniel Vetter58642882012-03-25 19:47:37 +0200747 }
748 /* Same trick applies for invalidate partially written cachelines before
749 * writing. */
750 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
751 && obj->cache_level == I915_CACHE_NONE)
752 needs_clflush_before = 1;
753
Chris Wilson755d2212012-09-04 21:02:55 +0100754 ret = i915_gem_object_get_pages(obj);
755 if (ret)
756 return ret;
757
758 i915_gem_object_pin_pages(obj);
759
Eric Anholt40123c12009-03-09 13:42:30 -0700760 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000761 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700762
Imre Deak67d5a502013-02-18 19:28:02 +0200763 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
764 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200765 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200766 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100767
Chris Wilson9da3da62012-06-01 15:20:22 +0100768 if (remain <= 0)
769 break;
770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 /* Operation in this page
772 *
Eric Anholt40123c12009-03-09 13:42:30 -0700773 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700774 * page_length = bytes to copy for this page
775 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100776 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700777
778 page_length = remain;
779 if ((shmem_page_offset + page_length) > PAGE_SIZE)
780 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700781
Daniel Vetter58642882012-03-25 19:47:37 +0200782 /* If we don't overwrite a cacheline completely we need to be
783 * careful to have up-to-date data by first clflushing. Don't
784 * overcomplicate things and flush the entire patch. */
785 partial_cacheline_write = needs_clflush_before &&
786 ((shmem_page_offset | page_length)
787 & (boot_cpu_data.x86_clflush_size - 1));
788
Daniel Vetter8c599672011-12-14 13:57:31 +0100789 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
790 (page_to_phys(page) & (1 << 17)) != 0;
791
Daniel Vetterd174bd62012-03-25 19:47:40 +0200792 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
793 user_data, page_do_bit17_swizzling,
794 partial_cacheline_write,
795 needs_clflush_after);
796 if (ret == 0)
797 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vettere244a442012-03-25 19:47:28 +0200799 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200800 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200801 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
802 user_data, page_do_bit17_swizzling,
803 partial_cacheline_write,
804 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700805
Daniel Vettere244a442012-03-25 19:47:28 +0200806 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100807
Daniel Vettere244a442012-03-25 19:47:28 +0200808next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100809 set_page_dirty(page);
810 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811
Chris Wilson755d2212012-09-04 21:02:55 +0100812 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100813 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100814
Eric Anholt40123c12009-03-09 13:42:30 -0700815 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100816 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700817 offset += page_length;
818 }
819
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100820out:
Chris Wilson755d2212012-09-04 21:02:55 +0100821 i915_gem_object_unpin_pages(obj);
822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100824 /*
825 * Fixup: Flush cpu caches in case we didn't flush the dirty
826 * cachelines in-line while writing and the object moved
827 * out of the cpu write domain while we've dropped the lock.
828 */
829 if (!needs_clflush_after &&
830 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200831 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800832 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200833 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 }
Eric Anholt40123c12009-03-09 13:42:30 -0700835
Daniel Vetter58642882012-03-25 19:47:37 +0200836 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800837 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200838
Eric Anholt40123c12009-03-09 13:42:30 -0700839 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700840}
841
842/**
843 * Writes data to the object referenced by handle.
844 *
845 * On error, the contents of the buffer that were to be modified are undefined.
846 */
847int
848i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100849 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700850{
851 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000852 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000853 int ret;
854
855 if (args->size == 0)
856 return 0;
857
858 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200859 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000860 args->size))
861 return -EFAULT;
862
Xiong Zhang0b74b502013-07-19 13:51:24 +0800863 if (likely(!i915_prefault_disable)) {
864 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
865 args->size);
866 if (ret)
867 return -EFAULT;
868 }
Eric Anholt673a3942008-07-30 12:06:12 -0700869
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100870 ret = i915_mutex_lock_interruptible(dev);
871 if (ret)
872 return ret;
873
Chris Wilson05394f32010-11-08 19:18:58 +0000874 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000875 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100876 ret = -ENOENT;
877 goto unlock;
878 }
Eric Anholt673a3942008-07-30 12:06:12 -0700879
Chris Wilson7dcd2492010-09-26 20:21:44 +0100880 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000881 if (args->offset > obj->base.size ||
882 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100883 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100884 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100885 }
886
Daniel Vetter1286ff72012-05-10 15:25:09 +0200887 /* prime objects have no backing filp to GEM pread/pwrite
888 * pages from.
889 */
890 if (!obj->base.filp) {
891 ret = -EINVAL;
892 goto out;
893 }
894
Chris Wilsondb53a302011-02-03 11:57:46 +0000895 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
896
Daniel Vetter935aaa62012-03-25 19:47:35 +0200897 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700898 /* We can only do the GTT pwrite on untiled buffers, as otherwise
899 * it would end up going through the fenced access, and we'll get
900 * different detiling behavior between reading and writing.
901 * pread/pwrite currently are reading and writing from the CPU
902 * perspective, requiring manual detiling by the client.
903 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100904 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100905 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100906 goto out;
907 }
908
Chris Wilson86a1ee22012-08-11 15:41:04 +0100909 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200910 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100911 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100912 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200913 /* Note that the gtt paths might fail with non-page-backed user
914 * pointers (e.g. gtt mappings when moving data between
915 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700916 }
Eric Anholt673a3942008-07-30 12:06:12 -0700917
Chris Wilson86a1ee22012-08-11 15:41:04 +0100918 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200919 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100920
Chris Wilson35b62a82010-09-26 20:23:38 +0100921out:
Chris Wilson05394f32010-11-08 19:18:58 +0000922 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100923unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100924 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700925 return ret;
926}
927
Chris Wilsonb3612372012-08-24 09:35:08 +0100928int
Daniel Vetter33196de2012-11-14 17:14:05 +0100929i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100930 bool interruptible)
931{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100932 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100933 /* Non-interruptible callers can't handle -EAGAIN, hence return
934 * -EIO unconditionally for these. */
935 if (!interruptible)
936 return -EIO;
937
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100938 /* Recovery complete, but the reset failed ... */
939 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100940 return -EIO;
941
942 return -EAGAIN;
943 }
944
945 return 0;
946}
947
948/*
949 * Compare seqno against outstanding lazy request. Emit a request if they are
950 * equal.
951 */
952static int
953i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
954{
955 int ret;
956
957 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
958
959 ret = 0;
960 if (seqno == ring->outstanding_lazy_request)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300961 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100962
963 return ret;
964}
965
966/**
967 * __wait_seqno - wait until execution of seqno has finished
968 * @ring: the ring expected to report seqno
969 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100970 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100971 * @interruptible: do an interruptible wait (normally yes)
972 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
973 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100974 * Note: It is of utmost importance that the passed in seqno and reset_counter
975 * values have been read by the caller in an smp safe manner. Where read-side
976 * locks are involved, it is sufficient to read the reset_counter before
977 * unlocking the lock that protects the seqno. For lockless tricks, the
978 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
979 * inserted.
980 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100981 * Returns 0 if the seqno was found within the alloted time. Else returns the
982 * errno with remaining time filled in timeout argument.
983 */
984static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100985 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100986 bool interruptible, struct timespec *timeout)
987{
988 drm_i915_private_t *dev_priv = ring->dev->dev_private;
989 struct timespec before, now, wait_time={1,0};
990 unsigned long timeout_jiffies;
991 long end;
992 bool wait_forever = true;
993 int ret;
994
995 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
996 return 0;
997
998 trace_i915_gem_request_wait_begin(ring, seqno);
999
1000 if (timeout != NULL) {
1001 wait_time = *timeout;
1002 wait_forever = false;
1003 }
1004
Imre Deake054cc32013-05-21 20:03:19 +03001005 timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
Chris Wilsonb3612372012-08-24 09:35:08 +01001006
1007 if (WARN_ON(!ring->irq_get(ring)))
1008 return -ENODEV;
1009
1010 /* Record current time in case interrupted by signal, or wedged * */
1011 getrawmonotonic(&before);
1012
1013#define EXIT_COND \
1014 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001015 i915_reset_in_progress(&dev_priv->gpu_error) || \
1016 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001017 do {
1018 if (interruptible)
1019 end = wait_event_interruptible_timeout(ring->irq_queue,
1020 EXIT_COND,
1021 timeout_jiffies);
1022 else
1023 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1024 timeout_jiffies);
1025
Daniel Vetterf69061b2012-12-06 09:01:42 +01001026 /* We need to check whether any gpu reset happened in between
1027 * the caller grabbing the seqno and now ... */
1028 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1029 end = -EAGAIN;
1030
1031 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1032 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001033 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001034 if (ret)
1035 end = ret;
1036 } while (end == 0 && wait_forever);
1037
1038 getrawmonotonic(&now);
1039
1040 ring->irq_put(ring);
1041 trace_i915_gem_request_wait_end(ring, seqno);
1042#undef EXIT_COND
1043
1044 if (timeout) {
1045 struct timespec sleep_time = timespec_sub(now, before);
1046 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001047 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1048 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001049 }
1050
1051 switch (end) {
1052 case -EIO:
1053 case -EAGAIN: /* Wedged */
1054 case -ERESTARTSYS: /* Signal */
1055 return (int)end;
1056 case 0: /* Timeout */
Chris Wilsonb3612372012-08-24 09:35:08 +01001057 return -ETIME;
1058 default: /* Completed */
1059 WARN_ON(end < 0); /* We're not aware of other errors */
1060 return 0;
1061 }
1062}
1063
1064/**
1065 * Waits for a sequence number to be signaled, and cleans up the
1066 * request and object lists appropriately for that event.
1067 */
1068int
1069i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1070{
1071 struct drm_device *dev = ring->dev;
1072 struct drm_i915_private *dev_priv = dev->dev_private;
1073 bool interruptible = dev_priv->mm.interruptible;
1074 int ret;
1075
1076 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1077 BUG_ON(seqno == 0);
1078
Daniel Vetter33196de2012-11-14 17:14:05 +01001079 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001080 if (ret)
1081 return ret;
1082
1083 ret = i915_gem_check_olr(ring, seqno);
1084 if (ret)
1085 return ret;
1086
Daniel Vetterf69061b2012-12-06 09:01:42 +01001087 return __wait_seqno(ring, seqno,
1088 atomic_read(&dev_priv->gpu_error.reset_counter),
1089 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001090}
1091
Chris Wilsond26e3af2013-06-29 22:05:26 +01001092static int
1093i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1094 struct intel_ring_buffer *ring)
1095{
1096 i915_gem_retire_requests_ring(ring);
1097
1098 /* Manually manage the write flush as we may have not yet
1099 * retired the buffer.
1100 *
1101 * Note that the last_write_seqno is always the earlier of
1102 * the two (read/write) seqno, so if we haved successfully waited,
1103 * we know we have passed the last write.
1104 */
1105 obj->last_write_seqno = 0;
1106 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1107
1108 return 0;
1109}
1110
Chris Wilsonb3612372012-08-24 09:35:08 +01001111/**
1112 * Ensures that all rendering to the object has completed and the object is
1113 * safe to unbind from the GTT or access from the CPU.
1114 */
1115static __must_check int
1116i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1117 bool readonly)
1118{
1119 struct intel_ring_buffer *ring = obj->ring;
1120 u32 seqno;
1121 int ret;
1122
1123 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1124 if (seqno == 0)
1125 return 0;
1126
1127 ret = i915_wait_seqno(ring, seqno);
1128 if (ret)
1129 return ret;
1130
Chris Wilsond26e3af2013-06-29 22:05:26 +01001131 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001132}
1133
Chris Wilson3236f572012-08-24 09:35:09 +01001134/* A nonblocking variant of the above wait. This is a highly dangerous routine
1135 * as the object state may change during this call.
1136 */
1137static __must_check int
1138i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1139 bool readonly)
1140{
1141 struct drm_device *dev = obj->base.dev;
1142 struct drm_i915_private *dev_priv = dev->dev_private;
1143 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001144 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001145 u32 seqno;
1146 int ret;
1147
1148 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1149 BUG_ON(!dev_priv->mm.interruptible);
1150
1151 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1152 if (seqno == 0)
1153 return 0;
1154
Daniel Vetter33196de2012-11-14 17:14:05 +01001155 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001156 if (ret)
1157 return ret;
1158
1159 ret = i915_gem_check_olr(ring, seqno);
1160 if (ret)
1161 return ret;
1162
Daniel Vetterf69061b2012-12-06 09:01:42 +01001163 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001164 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001165 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001166 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001167 if (ret)
1168 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001169
Chris Wilsond26e3af2013-06-29 22:05:26 +01001170 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001171}
1172
Eric Anholt673a3942008-07-30 12:06:12 -07001173/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001174 * Called when user space prepares to use an object with the CPU, either
1175 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001176 */
1177int
1178i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001179 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001180{
1181 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001182 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001183 uint32_t read_domains = args->read_domains;
1184 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001185 int ret;
1186
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001188 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001189 return -EINVAL;
1190
Chris Wilson21d509e2009-06-06 09:46:02 +01001191 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001192 return -EINVAL;
1193
1194 /* Having something in the write domain implies it's in the read
1195 * domain, and only that read domain. Enforce that in the request.
1196 */
1197 if (write_domain != 0 && read_domains != write_domain)
1198 return -EINVAL;
1199
Chris Wilson76c1dec2010-09-25 11:22:51 +01001200 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001201 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001202 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001203
Chris Wilson05394f32010-11-08 19:18:58 +00001204 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001205 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001206 ret = -ENOENT;
1207 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001208 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001209
Chris Wilson3236f572012-08-24 09:35:09 +01001210 /* Try to flush the object off the GPU without holding the lock.
1211 * We will repeat the flush holding the lock in the normal manner
1212 * to catch cases where we are gazumped.
1213 */
1214 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1215 if (ret)
1216 goto unref;
1217
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001218 if (read_domains & I915_GEM_DOMAIN_GTT) {
1219 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001220
1221 /* Silently promote "you're not bound, there was nothing to do"
1222 * to success, since the client was just asking us to
1223 * make sure everything was done.
1224 */
1225 if (ret == -EINVAL)
1226 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001228 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001229 }
1230
Chris Wilson3236f572012-08-24 09:35:09 +01001231unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001232 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001233unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001234 mutex_unlock(&dev->struct_mutex);
1235 return ret;
1236}
1237
1238/**
1239 * Called when user space has done writes to this buffer
1240 */
1241int
1242i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001243 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001244{
1245 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001246 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001247 int ret = 0;
1248
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001252
Chris Wilson05394f32010-11-08 19:18:58 +00001253 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001254 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255 ret = -ENOENT;
1256 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001257 }
1258
Eric Anholt673a3942008-07-30 12:06:12 -07001259 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001260 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001261 i915_gem_object_flush_cpu_write_domain(obj);
1262
Chris Wilson05394f32010-11-08 19:18:58 +00001263 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001264unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001265 mutex_unlock(&dev->struct_mutex);
1266 return ret;
1267}
1268
1269/**
1270 * Maps the contents of an object, returning the address it is mapped
1271 * into.
1272 *
1273 * While the mapping holds a reference on the contents of the object, it doesn't
1274 * imply a ref on the object itself.
1275 */
1276int
1277i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001278 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001279{
1280 struct drm_i915_gem_mmap *args = data;
1281 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001282 unsigned long addr;
1283
Chris Wilson05394f32010-11-08 19:18:58 +00001284 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001285 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001286 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001287
Daniel Vetter1286ff72012-05-10 15:25:09 +02001288 /* prime objects have no backing filp to GEM mmap
1289 * pages from.
1290 */
1291 if (!obj->filp) {
1292 drm_gem_object_unreference_unlocked(obj);
1293 return -EINVAL;
1294 }
1295
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001296 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001297 PROT_READ | PROT_WRITE, MAP_SHARED,
1298 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001299 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001300 if (IS_ERR((void *)addr))
1301 return addr;
1302
1303 args->addr_ptr = (uint64_t) addr;
1304
1305 return 0;
1306}
1307
Jesse Barnesde151cf2008-11-12 10:03:55 -08001308/**
1309 * i915_gem_fault - fault a page into the GTT
1310 * vma: VMA in question
1311 * vmf: fault info
1312 *
1313 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1314 * from userspace. The fault handler takes care of binding the object to
1315 * the GTT (if needed), allocating and programming a fence register (again,
1316 * only if needed based on whether the old reg is still valid or the object
1317 * is tiled) and inserting a new PTE into the faulting process.
1318 *
1319 * Note that the faulting process may involve evicting existing objects
1320 * from the GTT and/or fence registers to make room. So performance may
1321 * suffer if the GTT working set is large or there are few fence registers
1322 * left.
1323 */
1324int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1325{
Chris Wilson05394f32010-11-08 19:18:58 +00001326 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1327 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001328 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001329 pgoff_t page_offset;
1330 unsigned long pfn;
1331 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001332 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333
1334 /* We don't use vmf->pgoff since that has the fake offset */
1335 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1336 PAGE_SHIFT;
1337
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001338 ret = i915_mutex_lock_interruptible(dev);
1339 if (ret)
1340 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001341
Chris Wilsondb53a302011-02-03 11:57:46 +00001342 trace_i915_gem_object_fault(obj, page_offset, true, write);
1343
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001344 /* Access to snoopable pages through the GTT is incoherent. */
1345 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1346 ret = -EINVAL;
1347 goto unlock;
1348 }
1349
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001350 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001351 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001352 if (ret)
1353 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001354
Chris Wilsonc9839302012-11-20 10:45:17 +00001355 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1356 if (ret)
1357 goto unpin;
1358
1359 ret = i915_gem_object_get_fence(obj);
1360 if (ret)
1361 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001362
Chris Wilson6299f992010-11-24 12:23:44 +00001363 obj->fault_mappable = true;
1364
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001365 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1366 pfn >>= PAGE_SHIFT;
1367 pfn += page_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001368
1369 /* Finally, remap it using the new GTT offset */
1370 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001371unpin:
1372 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001373unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001374 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001375out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001376 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001377 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001378 /* If this -EIO is due to a gpu hang, give the reset code a
1379 * chance to clean up the mess. Otherwise return the proper
1380 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001381 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001382 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001383 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001384 /* Give the error handler a chance to run and move the
1385 * objects off the GPU active list. Next time we service the
1386 * fault, we should be able to transition the page into the
1387 * GTT without touching the GPU (and so avoid further
1388 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1389 * with coherency, just lost writes.
1390 */
Chris Wilson045e7692010-11-07 09:18:22 +00001391 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001392 case 0:
1393 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001394 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001395 case -EBUSY:
1396 /*
1397 * EBUSY is ok: this just means that another thread
1398 * already did the job.
1399 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001400 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001402 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001403 case -ENOSPC:
1404 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001405 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001406 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001407 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001408 }
1409}
1410
1411/**
Chris Wilson901782b2009-07-10 08:18:50 +01001412 * i915_gem_release_mmap - remove physical page mappings
1413 * @obj: obj in question
1414 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001415 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001416 * relinquish ownership of the pages back to the system.
1417 *
1418 * It is vital that we remove the page mapping if we have mapped a tiled
1419 * object through the GTT and then lose the fence register due to
1420 * resource pressure. Similarly if the object has been moved out of the
1421 * aperture, than pages mapped into userspace must be revoked. Removing the
1422 * mapping will then trigger a page fault on the next user access, allowing
1423 * fixup by i915_gem_fault().
1424 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001425void
Chris Wilson05394f32010-11-08 19:18:58 +00001426i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001427{
Chris Wilson6299f992010-11-24 12:23:44 +00001428 if (!obj->fault_mappable)
1429 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001430
Chris Wilsonf6e47882011-03-20 21:09:12 +00001431 if (obj->base.dev->dev_mapping)
1432 unmap_mapping_range(obj->base.dev->dev_mapping,
1433 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1434 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001435
Chris Wilson6299f992010-11-24 12:23:44 +00001436 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001437}
1438
Imre Deak0fa87792013-01-07 21:47:35 +02001439uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001440i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001441{
Chris Wilsone28f8712011-07-18 13:11:49 -07001442 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001443
1444 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001445 tiling_mode == I915_TILING_NONE)
1446 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001447
1448 /* Previous chips need a power-of-two fence region when tiling */
1449 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001451 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001452 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001453
Chris Wilsone28f8712011-07-18 13:11:49 -07001454 while (gtt_size < size)
1455 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456
Chris Wilsone28f8712011-07-18 13:11:49 -07001457 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001458}
1459
Jesse Barnesde151cf2008-11-12 10:03:55 -08001460/**
1461 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1462 * @obj: object to check
1463 *
1464 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001465 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001466 */
Imre Deakd8651102013-01-07 21:47:33 +02001467uint32_t
1468i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1469 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471 /*
1472 * Minimum alignment is 4k (GTT page size), but might be greater
1473 * if a fence register is needed for the object.
1474 */
Imre Deakd8651102013-01-07 21:47:33 +02001475 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001476 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001477 return 4096;
1478
1479 /*
1480 * Previous chips need to be aligned to the size of the smallest
1481 * fence register that can contain the object.
1482 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001483 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001484}
1485
Chris Wilsond8cb5082012-08-11 15:41:03 +01001486static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1487{
1488 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1489 int ret;
1490
1491 if (obj->base.map_list.map)
1492 return 0;
1493
Daniel Vetterda494d72012-12-20 15:11:16 +01001494 dev_priv->mm.shrinker_no_lock_stealing = true;
1495
Chris Wilsond8cb5082012-08-11 15:41:03 +01001496 ret = drm_gem_create_mmap_offset(&obj->base);
1497 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001498 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001499
1500 /* Badly fragmented mmap space? The only way we can recover
1501 * space is by destroying unwanted objects. We can't randomly release
1502 * mmap_offsets as userspace expects them to be persistent for the
1503 * lifetime of the objects. The closest we can is to release the
1504 * offsets on purgeable objects by truncating it and marking it purged,
1505 * which prevents userspace from ever using that object again.
1506 */
1507 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1508 ret = drm_gem_create_mmap_offset(&obj->base);
1509 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001510 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001511
1512 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001513 ret = drm_gem_create_mmap_offset(&obj->base);
1514out:
1515 dev_priv->mm.shrinker_no_lock_stealing = false;
1516
1517 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001518}
1519
1520static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1521{
1522 if (!obj->base.map_list.map)
1523 return;
1524
1525 drm_gem_free_mmap_offset(&obj->base);
1526}
1527
Jesse Barnesde151cf2008-11-12 10:03:55 -08001528int
Dave Airlieff72145b2011-02-07 12:16:14 +10001529i915_gem_mmap_gtt(struct drm_file *file,
1530 struct drm_device *dev,
1531 uint32_t handle,
1532 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001533{
Chris Wilsonda761a62010-10-27 17:37:08 +01001534 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001535 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001536 int ret;
1537
Chris Wilson76c1dec2010-09-25 11:22:51 +01001538 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001539 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001540 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001541
Dave Airlieff72145b2011-02-07 12:16:14 +10001542 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001543 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001544 ret = -ENOENT;
1545 goto unlock;
1546 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001547
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001548 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001549 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001550 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001551 }
1552
Chris Wilson05394f32010-11-08 19:18:58 +00001553 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001554 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001555 ret = -EINVAL;
1556 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001557 }
1558
Chris Wilsond8cb5082012-08-11 15:41:03 +01001559 ret = i915_gem_object_create_mmap_offset(obj);
1560 if (ret)
1561 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562
Dave Airlieff72145b2011-02-07 12:16:14 +10001563 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001564
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001565out:
Chris Wilson05394f32010-11-08 19:18:58 +00001566 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001567unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001568 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001569 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001570}
1571
Dave Airlieff72145b2011-02-07 12:16:14 +10001572/**
1573 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1574 * @dev: DRM device
1575 * @data: GTT mapping ioctl data
1576 * @file: GEM object info
1577 *
1578 * Simply returns the fake offset to userspace so it can mmap it.
1579 * The mmap call will end up in drm_gem_mmap(), which will set things
1580 * up so we can get faults in the handler above.
1581 *
1582 * The fault handler will take care of binding the object into the GTT
1583 * (since it may have been evicted to make room for something), allocating
1584 * a fence register, and mapping the appropriate aperture address into
1585 * userspace.
1586 */
1587int
1588i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1589 struct drm_file *file)
1590{
1591 struct drm_i915_gem_mmap_gtt *args = data;
1592
Dave Airlieff72145b2011-02-07 12:16:14 +10001593 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1594}
1595
Daniel Vetter225067e2012-08-20 10:23:20 +02001596/* Immediately discard the backing storage */
1597static void
1598i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001599{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001600 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001601
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001602 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001603
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001604 if (obj->base.filp == NULL)
1605 return;
1606
Daniel Vetter225067e2012-08-20 10:23:20 +02001607 /* Our goal here is to return as much of the memory as
1608 * is possible back to the system as we are called from OOM.
1609 * To do this we must instruct the shmfs to drop all of its
1610 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001611 */
Al Viro496ad9a2013-01-23 17:07:38 -05001612 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001613 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001614
Daniel Vetter225067e2012-08-20 10:23:20 +02001615 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001616}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001617
Daniel Vetter225067e2012-08-20 10:23:20 +02001618static inline int
1619i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1620{
1621 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001622}
1623
Chris Wilson5cdf5882010-09-27 15:51:07 +01001624static void
Chris Wilson05394f32010-11-08 19:18:58 +00001625i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001626{
Imre Deak90797e62013-02-18 19:28:03 +02001627 struct sg_page_iter sg_iter;
1628 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001629
Chris Wilson05394f32010-11-08 19:18:58 +00001630 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001631
Chris Wilson6c085a72012-08-20 11:40:46 +02001632 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1633 if (ret) {
1634 /* In the event of a disaster, abandon all caches and
1635 * hope for the best.
1636 */
1637 WARN_ON(ret != -EIO);
1638 i915_gem_clflush_object(obj);
1639 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1640 }
1641
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001642 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001643 i915_gem_object_save_bit_17_swizzle(obj);
1644
Chris Wilson05394f32010-11-08 19:18:58 +00001645 if (obj->madv == I915_MADV_DONTNEED)
1646 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001647
Imre Deak90797e62013-02-18 19:28:03 +02001648 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001649 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001650
Chris Wilson05394f32010-11-08 19:18:58 +00001651 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001652 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001653
Chris Wilson05394f32010-11-08 19:18:58 +00001654 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001655 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001656
Chris Wilson9da3da62012-06-01 15:20:22 +01001657 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001658 }
Chris Wilson05394f32010-11-08 19:18:58 +00001659 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001660
Chris Wilson9da3da62012-06-01 15:20:22 +01001661 sg_free_table(obj->pages);
1662 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001663}
1664
Chris Wilsondd624af2013-01-15 12:39:35 +00001665int
Chris Wilson37e680a2012-06-07 15:38:42 +01001666i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1667{
1668 const struct drm_i915_gem_object_ops *ops = obj->ops;
1669
Chris Wilson2f745ad2012-09-04 21:02:58 +01001670 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001671 return 0;
1672
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001673 BUG_ON(i915_gem_obj_ggtt_bound(obj));
Chris Wilson37e680a2012-06-07 15:38:42 +01001674
Chris Wilsona5570172012-09-04 21:02:54 +01001675 if (obj->pages_pin_count)
1676 return -EBUSY;
1677
Chris Wilsona2165e32012-12-03 11:49:00 +00001678 /* ->put_pages might need to allocate memory for the bit17 swizzle
1679 * array, hence protect them from being reaped by removing them from gtt
1680 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001681 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001682
Chris Wilson37e680a2012-06-07 15:38:42 +01001683 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001684 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001685
Chris Wilson6c085a72012-08-20 11:40:46 +02001686 if (i915_gem_object_is_purgeable(obj))
1687 i915_gem_object_truncate(obj);
1688
1689 return 0;
1690}
1691
1692static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001693__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1694 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001695{
1696 struct drm_i915_gem_object *obj, *next;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001697 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson6c085a72012-08-20 11:40:46 +02001698 long count = 0;
1699
1700 list_for_each_entry_safe(obj, next,
1701 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001702 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001703 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001704 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001705 count += obj->base.size >> PAGE_SHIFT;
1706 if (count >= target)
1707 return count;
1708 }
1709 }
1710
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001711 list_for_each_entry_safe(obj, next, &vm->inactive_list, mm_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001712 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson6c085a72012-08-20 11:40:46 +02001713 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001714 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001715 count += obj->base.size >> PAGE_SHIFT;
1716 if (count >= target)
1717 return count;
1718 }
1719 }
1720
1721 return count;
1722}
1723
Daniel Vetter93927ca2013-01-10 18:03:00 +01001724static long
1725i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1726{
1727 return __i915_gem_shrink(dev_priv, target, true);
1728}
1729
Chris Wilson6c085a72012-08-20 11:40:46 +02001730static void
1731i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1732{
1733 struct drm_i915_gem_object *obj, *next;
1734
1735 i915_gem_evict_everything(dev_priv->dev);
1736
Ben Widawsky35c20a62013-05-31 11:28:48 -07001737 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1738 global_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001739 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001740}
1741
Chris Wilson37e680a2012-06-07 15:38:42 +01001742static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001743i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001744{
Chris Wilson6c085a72012-08-20 11:40:46 +02001745 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001746 int page_count, i;
1747 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001748 struct sg_table *st;
1749 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001750 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001751 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001752 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001753 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001754
Chris Wilson6c085a72012-08-20 11:40:46 +02001755 /* Assert that the object is not currently in any GPU domain. As it
1756 * wasn't in the GTT, there shouldn't be any way it could have been in
1757 * a GPU cache
1758 */
1759 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1760 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1761
Chris Wilson9da3da62012-06-01 15:20:22 +01001762 st = kmalloc(sizeof(*st), GFP_KERNEL);
1763 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001764 return -ENOMEM;
1765
Chris Wilson9da3da62012-06-01 15:20:22 +01001766 page_count = obj->base.size / PAGE_SIZE;
1767 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1768 sg_free_table(st);
1769 kfree(st);
1770 return -ENOMEM;
1771 }
1772
1773 /* Get the list of pages out of our struct file. They'll be pinned
1774 * at this point until we release them.
1775 *
1776 * Fail silently without starting the shrinker
1777 */
Al Viro496ad9a2013-01-23 17:07:38 -05001778 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001779 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001780 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001781 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001782 sg = st->sgl;
1783 st->nents = 0;
1784 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001785 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1786 if (IS_ERR(page)) {
1787 i915_gem_purge(dev_priv, page_count);
1788 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1789 }
1790 if (IS_ERR(page)) {
1791 /* We've tried hard to allocate the memory by reaping
1792 * our own buffer, now let the real VM do its job and
1793 * go down in flames if truly OOM.
1794 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001795 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001796 gfp |= __GFP_IO | __GFP_WAIT;
1797
1798 i915_gem_shrink_all(dev_priv);
1799 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1800 if (IS_ERR(page))
1801 goto err_pages;
1802
Linus Torvaldscaf49192012-12-10 10:51:16 -08001803 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001804 gfp &= ~(__GFP_IO | __GFP_WAIT);
1805 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001806#ifdef CONFIG_SWIOTLB
1807 if (swiotlb_nr_tbl()) {
1808 st->nents++;
1809 sg_set_page(sg, page, PAGE_SIZE, 0);
1810 sg = sg_next(sg);
1811 continue;
1812 }
1813#endif
Imre Deak90797e62013-02-18 19:28:03 +02001814 if (!i || page_to_pfn(page) != last_pfn + 1) {
1815 if (i)
1816 sg = sg_next(sg);
1817 st->nents++;
1818 sg_set_page(sg, page, PAGE_SIZE, 0);
1819 } else {
1820 sg->length += PAGE_SIZE;
1821 }
1822 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001823 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001824#ifdef CONFIG_SWIOTLB
1825 if (!swiotlb_nr_tbl())
1826#endif
1827 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001828 obj->pages = st;
1829
Eric Anholt673a3942008-07-30 12:06:12 -07001830 if (i915_gem_object_needs_bit17_swizzle(obj))
1831 i915_gem_object_do_bit_17_swizzle(obj);
1832
1833 return 0;
1834
1835err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001836 sg_mark_end(sg);
1837 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001838 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001839 sg_free_table(st);
1840 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001841 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001842}
1843
Chris Wilson37e680a2012-06-07 15:38:42 +01001844/* Ensure that the associated pages are gathered from the backing storage
1845 * and pinned into our object. i915_gem_object_get_pages() may be called
1846 * multiple times before they are released by a single call to
1847 * i915_gem_object_put_pages() - once the pages are no longer referenced
1848 * either as a result of memory pressure (reaping pages under the shrinker)
1849 * or as the object is itself released.
1850 */
1851int
1852i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1853{
1854 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1855 const struct drm_i915_gem_object_ops *ops = obj->ops;
1856 int ret;
1857
Chris Wilson2f745ad2012-09-04 21:02:58 +01001858 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001859 return 0;
1860
Chris Wilson43e28f02013-01-08 10:53:09 +00001861 if (obj->madv != I915_MADV_WILLNEED) {
1862 DRM_ERROR("Attempting to obtain a purgeable object\n");
1863 return -EINVAL;
1864 }
1865
Chris Wilsona5570172012-09-04 21:02:54 +01001866 BUG_ON(obj->pages_pin_count);
1867
Chris Wilson37e680a2012-06-07 15:38:42 +01001868 ret = ops->get_pages(obj);
1869 if (ret)
1870 return ret;
1871
Ben Widawsky35c20a62013-05-31 11:28:48 -07001872 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001873 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001874}
1875
Chris Wilson54cf91d2010-11-25 18:00:26 +00001876void
Chris Wilson05394f32010-11-08 19:18:58 +00001877i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001878 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001879{
Chris Wilson05394f32010-11-08 19:18:58 +00001880 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001881 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001882 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson9d7730912012-11-27 16:22:52 +00001883 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001884
Zou Nan hai852835f2010-05-21 09:08:56 +08001885 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001886 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001887
1888 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001889 if (!obj->active) {
1890 drm_gem_object_reference(&obj->base);
1891 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001892 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001893
Eric Anholt673a3942008-07-30 12:06:12 -07001894 /* Move from whatever list we were on to the tail of execution. */
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001895 list_move_tail(&obj->mm_list, &vm->active_list);
Chris Wilson05394f32010-11-08 19:18:58 +00001896 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001897
Chris Wilson0201f1e2012-07-20 12:41:01 +01001898 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001899
Chris Wilsoncaea7472010-11-12 13:53:37 +00001900 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001901 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001902
Chris Wilson7dd49062012-03-21 10:48:18 +00001903 /* Bump MRU to take account of the delayed flush */
1904 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1905 struct drm_i915_fence_reg *reg;
1906
1907 reg = &dev_priv->fence_regs[obj->fence_reg];
1908 list_move_tail(&reg->lru_list,
1909 &dev_priv->mm.fence_list);
1910 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001911 }
1912}
1913
1914static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001915i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1916{
1917 struct drm_device *dev = obj->base.dev;
1918 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001919 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001920
Chris Wilson65ce3022012-07-20 12:41:02 +01001921 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001922 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001923
Ben Widawsky5cef07e2013-07-16 16:50:08 -07001924 list_move_tail(&obj->mm_list, &vm->inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001925
Chris Wilson65ce3022012-07-20 12:41:02 +01001926 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001927 obj->ring = NULL;
1928
Chris Wilson65ce3022012-07-20 12:41:02 +01001929 obj->last_read_seqno = 0;
1930 obj->last_write_seqno = 0;
1931 obj->base.write_domain = 0;
1932
1933 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001934 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001935
1936 obj->active = 0;
1937 drm_gem_object_unreference(&obj->base);
1938
1939 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001940}
Eric Anholt673a3942008-07-30 12:06:12 -07001941
Chris Wilson9d7730912012-11-27 16:22:52 +00001942static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001943i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001944{
Chris Wilson9d7730912012-11-27 16:22:52 +00001945 struct drm_i915_private *dev_priv = dev->dev_private;
1946 struct intel_ring_buffer *ring;
1947 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001948
Chris Wilson107f27a52012-12-10 13:56:17 +02001949 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001950 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001951 ret = intel_ring_idle(ring);
1952 if (ret)
1953 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001954 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001955 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001956
1957 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001958 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001959 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001960
Chris Wilson9d7730912012-11-27 16:22:52 +00001961 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1962 ring->sync_seqno[j] = 0;
1963 }
1964
1965 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001966}
1967
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001968int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1969{
1970 struct drm_i915_private *dev_priv = dev->dev_private;
1971 int ret;
1972
1973 if (seqno == 0)
1974 return -EINVAL;
1975
1976 /* HWS page needs to be set less than what we
1977 * will inject to ring
1978 */
1979 ret = i915_gem_init_seqno(dev, seqno - 1);
1980 if (ret)
1981 return ret;
1982
1983 /* Carefully set the last_seqno value so that wrap
1984 * detection still works
1985 */
1986 dev_priv->next_seqno = seqno;
1987 dev_priv->last_seqno = seqno - 1;
1988 if (dev_priv->last_seqno == 0)
1989 dev_priv->last_seqno--;
1990
1991 return 0;
1992}
1993
Chris Wilson9d7730912012-11-27 16:22:52 +00001994int
1995i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001996{
Chris Wilson9d7730912012-11-27 16:22:52 +00001997 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001998
Chris Wilson9d7730912012-11-27 16:22:52 +00001999 /* reserve 0 for non-seqno */
2000 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002001 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002002 if (ret)
2003 return ret;
2004
2005 dev_priv->next_seqno = 1;
2006 }
2007
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002008 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002009 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002010}
2011
Mika Kuoppala0025c072013-06-12 12:35:30 +03002012int __i915_add_request(struct intel_ring_buffer *ring,
2013 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002014 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002015 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002016{
Chris Wilsondb53a302011-02-03 11:57:46 +00002017 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002018 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002019 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002020 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002021 int ret;
2022
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002023 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002024 /*
2025 * Emit any outstanding flushes - execbuf can fail to emit the flush
2026 * after having emitted the batchbuffer command. Hence we need to fix
2027 * things up similar to emitting the lazy request. The difference here
2028 * is that the flush _must_ happen before the next request, no matter
2029 * what.
2030 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002031 ret = intel_ring_flush_all_caches(ring);
2032 if (ret)
2033 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002034
Chris Wilsonacb868d2012-09-26 13:47:30 +01002035 request = kmalloc(sizeof(*request), GFP_KERNEL);
2036 if (request == NULL)
2037 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002038
Eric Anholt673a3942008-07-30 12:06:12 -07002039
Chris Wilsona71d8d92012-02-15 11:25:36 +00002040 /* Record the position of the start of the request so that
2041 * should we detect the updated seqno part-way through the
2042 * GPU processing the request, we never over-estimate the
2043 * position of the head.
2044 */
2045 request_ring_position = intel_ring_get_tail(ring);
2046
Chris Wilson9d7730912012-11-27 16:22:52 +00002047 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002048 if (ret) {
2049 kfree(request);
2050 return ret;
2051 }
Eric Anholt673a3942008-07-30 12:06:12 -07002052
Chris Wilson9d7730912012-11-27 16:22:52 +00002053 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002054 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002055 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002056 request->tail = request_ring_position;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002057 request->ctx = ring->last_context;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002058 request->batch_obj = obj;
2059
2060 /* Whilst this request exists, batch_obj will be on the
2061 * active_list, and so will hold the active reference. Only when this
2062 * request is retired will the the batch_obj be moved onto the
2063 * inactive_list and lose its active reference. Hence we do not need
2064 * to explicitly hold another reference here.
2065 */
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002066
2067 if (request->ctx)
2068 i915_gem_context_reference(request->ctx);
2069
Eric Anholt673a3942008-07-30 12:06:12 -07002070 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002071 was_empty = list_empty(&ring->request_list);
2072 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002073 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002074
Chris Wilsondb53a302011-02-03 11:57:46 +00002075 if (file) {
2076 struct drm_i915_file_private *file_priv = file->driver_priv;
2077
Chris Wilson1c255952010-09-26 11:03:27 +01002078 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002079 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002080 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002081 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002082 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002083 }
Eric Anholt673a3942008-07-30 12:06:12 -07002084
Chris Wilson9d7730912012-11-27 16:22:52 +00002085 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002086 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002087
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002088 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002089 i915_queue_hangcheck(ring->dev);
2090
Chris Wilsonf047e392012-07-21 12:31:41 +01002091 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002092 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002093 &dev_priv->mm.retire_work,
2094 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002095 intel_mark_busy(dev_priv->dev);
2096 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002097 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002098
Chris Wilsonacb868d2012-09-26 13:47:30 +01002099 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002100 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002101 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002102}
2103
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002104static inline void
2105i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002106{
Chris Wilson1c255952010-09-26 11:03:27 +01002107 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002108
Chris Wilson1c255952010-09-26 11:03:27 +01002109 if (!file_priv)
2110 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002111
Chris Wilson1c255952010-09-26 11:03:27 +01002112 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002113 if (request->file_priv) {
2114 list_del(&request->client_list);
2115 request->file_priv = NULL;
2116 }
Chris Wilson1c255952010-09-26 11:03:27 +01002117 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002118}
2119
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002120static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj)
2121{
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002122 if (acthd >= i915_gem_obj_ggtt_offset(obj) &&
2123 acthd < i915_gem_obj_ggtt_offset(obj) + obj->base.size)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002124 return true;
2125
2126 return false;
2127}
2128
2129static bool i915_head_inside_request(const u32 acthd_unmasked,
2130 const u32 request_start,
2131 const u32 request_end)
2132{
2133 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2134
2135 if (request_start < request_end) {
2136 if (acthd >= request_start && acthd < request_end)
2137 return true;
2138 } else if (request_start > request_end) {
2139 if (acthd >= request_start || acthd < request_end)
2140 return true;
2141 }
2142
2143 return false;
2144}
2145
2146static bool i915_request_guilty(struct drm_i915_gem_request *request,
2147 const u32 acthd, bool *inside)
2148{
2149 /* There is a possibility that unmasked head address
2150 * pointing inside the ring, matches the batch_obj address range.
2151 * However this is extremely unlikely.
2152 */
2153
2154 if (request->batch_obj) {
2155 if (i915_head_inside_object(acthd, request->batch_obj)) {
2156 *inside = true;
2157 return true;
2158 }
2159 }
2160
2161 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2162 *inside = false;
2163 return true;
2164 }
2165
2166 return false;
2167}
2168
2169static void i915_set_reset_status(struct intel_ring_buffer *ring,
2170 struct drm_i915_gem_request *request,
2171 u32 acthd)
2172{
2173 struct i915_ctx_hang_stats *hs = NULL;
2174 bool inside, guilty;
2175
2176 /* Innocent until proven guilty */
2177 guilty = false;
2178
2179 if (ring->hangcheck.action != wait &&
2180 i915_request_guilty(request, acthd, &inside)) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002181 DRM_ERROR("%s hung %s bo (0x%lx ctx %d) at 0x%x\n",
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002182 ring->name,
2183 inside ? "inside" : "flushing",
2184 request->batch_obj ?
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002185 i915_gem_obj_ggtt_offset(request->batch_obj) : 0,
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002186 request->ctx ? request->ctx->id : 0,
2187 acthd);
2188
2189 guilty = true;
2190 }
2191
2192 /* If contexts are disabled or this is the default context, use
2193 * file_priv->reset_state
2194 */
2195 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2196 hs = &request->ctx->hang_stats;
2197 else if (request->file_priv)
2198 hs = &request->file_priv->hang_stats;
2199
2200 if (hs) {
2201 if (guilty)
2202 hs->batch_active++;
2203 else
2204 hs->batch_pending++;
2205 }
2206}
2207
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002208static void i915_gem_free_request(struct drm_i915_gem_request *request)
2209{
2210 list_del(&request->list);
2211 i915_gem_request_remove_from_client(request);
2212
2213 if (request->ctx)
2214 i915_gem_context_unreference(request->ctx);
2215
2216 kfree(request);
2217}
2218
Chris Wilsondfaae392010-09-22 10:31:52 +01002219static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2220 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002221{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002222 u32 completed_seqno;
2223 u32 acthd;
2224
2225 acthd = intel_ring_get_active_head(ring);
2226 completed_seqno = ring->get_seqno(ring, false);
2227
Chris Wilsondfaae392010-09-22 10:31:52 +01002228 while (!list_empty(&ring->request_list)) {
2229 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002230
Chris Wilsondfaae392010-09-22 10:31:52 +01002231 request = list_first_entry(&ring->request_list,
2232 struct drm_i915_gem_request,
2233 list);
2234
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002235 if (request->seqno > completed_seqno)
2236 i915_set_reset_status(ring, request, acthd);
2237
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002238 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002239 }
2240
2241 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002242 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002243
Chris Wilson05394f32010-11-08 19:18:58 +00002244 obj = list_first_entry(&ring->active_list,
2245 struct drm_i915_gem_object,
2246 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002247
Chris Wilson05394f32010-11-08 19:18:58 +00002248 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002249 }
Eric Anholt673a3942008-07-30 12:06:12 -07002250}
2251
Chris Wilson312817a2010-11-22 11:50:11 +00002252static void i915_gem_reset_fences(struct drm_device *dev)
2253{
2254 struct drm_i915_private *dev_priv = dev->dev_private;
2255 int i;
2256
Daniel Vetter4b9de732011-10-09 21:52:02 +02002257 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002258 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002259
Chris Wilsonada726c2012-04-17 15:31:32 +01002260 if (reg->obj)
2261 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002262
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002263 i915_gem_write_fence(dev, i, NULL);
2264
Chris Wilsonada726c2012-04-17 15:31:32 +01002265 reg->pin_count = 0;
2266 reg->obj = NULL;
2267 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002268 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002269
2270 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002271}
2272
Chris Wilson069efc12010-09-30 16:53:18 +01002273void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002274{
Chris Wilsondfaae392010-09-22 10:31:52 +01002275 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07002276 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson05394f32010-11-08 19:18:58 +00002277 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002278 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002279 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002280
Chris Wilsonb4519512012-05-11 14:29:30 +01002281 for_each_ring(ring, dev_priv, i)
2282 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002283
Chris Wilsondfaae392010-09-22 10:31:52 +01002284 /* Move everything out of the GPU domains to ensure we do any
2285 * necessary invalidation upon reuse.
2286 */
Ben Widawsky5cef07e2013-07-16 16:50:08 -07002287 list_for_each_entry(obj, &vm->inactive_list, mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00002288 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson069efc12010-09-30 16:53:18 +01002289
2290 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002291 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002292}
2293
2294/**
2295 * This function clears the request list as sequence numbers are passed.
2296 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002297void
Chris Wilsondb53a302011-02-03 11:57:46 +00002298i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002299{
Eric Anholt673a3942008-07-30 12:06:12 -07002300 uint32_t seqno;
2301
Chris Wilsondb53a302011-02-03 11:57:46 +00002302 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002303 return;
2304
Chris Wilsondb53a302011-02-03 11:57:46 +00002305 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002306
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002307 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002308
Zou Nan hai852835f2010-05-21 09:08:56 +08002309 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002310 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002311
Zou Nan hai852835f2010-05-21 09:08:56 +08002312 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002313 struct drm_i915_gem_request,
2314 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002315
Chris Wilsondfaae392010-09-22 10:31:52 +01002316 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002317 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002318
Chris Wilsondb53a302011-02-03 11:57:46 +00002319 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002320 /* We know the GPU must have read the request to have
2321 * sent us the seqno + interrupt, so use the position
2322 * of tail of the request to update the last known position
2323 * of the GPU head.
2324 */
2325 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002326
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002327 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002328 }
2329
2330 /* Move any buffers on the active list that are no longer referenced
2331 * by the ringbuffer to the flushing/inactive lists as appropriate.
2332 */
2333 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002334 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002335
Akshay Joshi0206e352011-08-16 15:34:10 -04002336 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002337 struct drm_i915_gem_object,
2338 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002339
Chris Wilson0201f1e2012-07-20 12:41:01 +01002340 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002341 break;
2342
Chris Wilson65ce3022012-07-20 12:41:02 +01002343 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002344 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002345
Chris Wilsondb53a302011-02-03 11:57:46 +00002346 if (unlikely(ring->trace_irq_seqno &&
2347 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002348 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002349 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002350 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002351
Chris Wilsondb53a302011-02-03 11:57:46 +00002352 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002353}
2354
2355void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002356i915_gem_retire_requests(struct drm_device *dev)
2357{
2358 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002359 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002360 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002361
Chris Wilsonb4519512012-05-11 14:29:30 +01002362 for_each_ring(ring, dev_priv, i)
2363 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002364}
2365
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002366static void
Eric Anholt673a3942008-07-30 12:06:12 -07002367i915_gem_retire_work_handler(struct work_struct *work)
2368{
2369 drm_i915_private_t *dev_priv;
2370 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002371 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002372 bool idle;
2373 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002374
2375 dev_priv = container_of(work, drm_i915_private_t,
2376 mm.retire_work.work);
2377 dev = dev_priv->dev;
2378
Chris Wilson891b48c2010-09-29 12:26:37 +01002379 /* Come back later if the device is busy... */
2380 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002381 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2382 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002383 return;
2384 }
2385
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002386 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002387
Chris Wilson0a587052011-01-09 21:05:44 +00002388 /* Send a periodic flush down the ring so we don't hold onto GEM
2389 * objects indefinitely.
2390 */
2391 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002392 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002393 if (ring->gpu_caches_dirty)
Mika Kuoppala0025c072013-06-12 12:35:30 +03002394 i915_add_request(ring, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002395
2396 idle &= list_empty(&ring->request_list);
2397 }
2398
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002399 if (!dev_priv->ums.mm_suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002400 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2401 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002402 if (idle)
2403 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002404
Eric Anholt673a3942008-07-30 12:06:12 -07002405 mutex_unlock(&dev->struct_mutex);
2406}
2407
Ben Widawsky5816d642012-04-11 11:18:19 -07002408/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002409 * Ensures that an object will eventually get non-busy by flushing any required
2410 * write domains, emitting any outstanding lazy request and retiring and
2411 * completed requests.
2412 */
2413static int
2414i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2415{
2416 int ret;
2417
2418 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002419 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002420 if (ret)
2421 return ret;
2422
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002423 i915_gem_retire_requests_ring(obj->ring);
2424 }
2425
2426 return 0;
2427}
2428
2429/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002430 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2431 * @DRM_IOCTL_ARGS: standard ioctl arguments
2432 *
2433 * Returns 0 if successful, else an error is returned with the remaining time in
2434 * the timeout parameter.
2435 * -ETIME: object is still busy after timeout
2436 * -ERESTARTSYS: signal interrupted the wait
2437 * -ENONENT: object doesn't exist
2438 * Also possible, but rare:
2439 * -EAGAIN: GPU wedged
2440 * -ENOMEM: damn
2441 * -ENODEV: Internal IRQ fail
2442 * -E?: The add request failed
2443 *
2444 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2445 * non-zero timeout parameter the wait ioctl will wait for the given number of
2446 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2447 * without holding struct_mutex the object may become re-busied before this
2448 * function completes. A similar but shorter * race condition exists in the busy
2449 * ioctl
2450 */
2451int
2452i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2453{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002454 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002455 struct drm_i915_gem_wait *args = data;
2456 struct drm_i915_gem_object *obj;
2457 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002458 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002459 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002460 u32 seqno = 0;
2461 int ret = 0;
2462
Ben Widawskyeac1f142012-06-05 15:24:24 -07002463 if (args->timeout_ns >= 0) {
2464 timeout_stack = ns_to_timespec(args->timeout_ns);
2465 timeout = &timeout_stack;
2466 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002467
2468 ret = i915_mutex_lock_interruptible(dev);
2469 if (ret)
2470 return ret;
2471
2472 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2473 if (&obj->base == NULL) {
2474 mutex_unlock(&dev->struct_mutex);
2475 return -ENOENT;
2476 }
2477
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002478 /* Need to make sure the object gets inactive eventually. */
2479 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002480 if (ret)
2481 goto out;
2482
2483 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002484 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002485 ring = obj->ring;
2486 }
2487
2488 if (seqno == 0)
2489 goto out;
2490
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002491 /* Do this after OLR check to make sure we make forward progress polling
2492 * on this IOCTL with a 0 timeout (like busy ioctl)
2493 */
2494 if (!args->timeout_ns) {
2495 ret = -ETIME;
2496 goto out;
2497 }
2498
2499 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002500 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002501 mutex_unlock(&dev->struct_mutex);
2502
Daniel Vetterf69061b2012-12-06 09:01:42 +01002503 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002504 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002505 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002506 return ret;
2507
2508out:
2509 drm_gem_object_unreference(&obj->base);
2510 mutex_unlock(&dev->struct_mutex);
2511 return ret;
2512}
2513
2514/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002515 * i915_gem_object_sync - sync an object to a ring.
2516 *
2517 * @obj: object which may be in use on another ring.
2518 * @to: ring we wish to use the object on. May be NULL.
2519 *
2520 * This code is meant to abstract object synchronization with the GPU.
2521 * Calling with NULL implies synchronizing the object with the CPU
2522 * rather than a particular GPU ring.
2523 *
2524 * Returns 0 if successful, else propagates up the lower layer error.
2525 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002526int
2527i915_gem_object_sync(struct drm_i915_gem_object *obj,
2528 struct intel_ring_buffer *to)
2529{
2530 struct intel_ring_buffer *from = obj->ring;
2531 u32 seqno;
2532 int ret, idx;
2533
2534 if (from == NULL || to == from)
2535 return 0;
2536
Ben Widawsky5816d642012-04-11 11:18:19 -07002537 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002538 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002539
2540 idx = intel_ring_sync_index(from, to);
2541
Chris Wilson0201f1e2012-07-20 12:41:01 +01002542 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002543 if (seqno <= from->sync_seqno[idx])
2544 return 0;
2545
Ben Widawskyb4aca012012-04-25 20:50:12 -07002546 ret = i915_gem_check_olr(obj->ring, seqno);
2547 if (ret)
2548 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002549
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002550 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002551 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002552 /* We use last_read_seqno because sync_to()
2553 * might have just caused seqno wrap under
2554 * the radar.
2555 */
2556 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002557
Ben Widawskye3a5a222012-04-11 11:18:20 -07002558 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002559}
2560
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002561static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2562{
2563 u32 old_write_domain, old_read_domains;
2564
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002565 /* Force a pagefault for domain tracking on next user access */
2566 i915_gem_release_mmap(obj);
2567
Keith Packardb97c3d92011-06-24 21:02:59 -07002568 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2569 return;
2570
Chris Wilson97c809fd2012-10-09 19:24:38 +01002571 /* Wait for any direct GTT access to complete */
2572 mb();
2573
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002574 old_read_domains = obj->base.read_domains;
2575 old_write_domain = obj->base.write_domain;
2576
2577 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2578 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2579
2580 trace_i915_gem_object_change_domain(obj,
2581 old_read_domains,
2582 old_write_domain);
2583}
2584
Eric Anholt673a3942008-07-30 12:06:12 -07002585/**
2586 * Unbinds an object from the GTT aperture.
2587 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002588int
Chris Wilson05394f32010-11-08 19:18:58 +00002589i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002590{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002591 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Ben Widawsky2f633152013-07-17 12:19:03 -07002592 struct i915_vma *vma;
Chris Wilson43e28f02013-01-08 10:53:09 +00002593 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002594
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002595 if (!i915_gem_obj_ggtt_bound(obj))
Eric Anholt673a3942008-07-30 12:06:12 -07002596 return 0;
2597
Chris Wilson31d8d652012-05-24 19:11:20 +01002598 if (obj->pin_count)
2599 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002600
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002601 BUG_ON(obj->pages == NULL);
2602
Chris Wilsona8198ee2011-04-13 22:04:09 +01002603 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002604 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002605 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002606 /* Continue on if we fail due to EIO, the GPU is hung so we
2607 * should be safe and we need to cleanup or else we might
2608 * cause memory corruption through use-after-free.
2609 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002610
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002611 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002612
Daniel Vetter96b47b62009-12-15 17:50:00 +01002613 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002614 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002615 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002616 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002617
Chris Wilsondb53a302011-02-03 11:57:46 +00002618 trace_i915_gem_object_unbind(obj);
2619
Daniel Vetter74898d72012-02-15 23:50:22 +01002620 if (obj->has_global_gtt_mapping)
2621 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002622 if (obj->has_aliasing_ppgtt_mapping) {
2623 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2624 obj->has_aliasing_ppgtt_mapping = 0;
2625 }
Daniel Vetter74163902012-02-15 23:50:21 +01002626 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002627 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002628
Chris Wilson6c085a72012-08-20 11:40:46 +02002629 list_del(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002630 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002631 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002632
Ben Widawsky2f633152013-07-17 12:19:03 -07002633 vma = __i915_gem_obj_to_vma(obj);
2634 list_del(&vma->vma_link);
2635 drm_mm_remove_node(&vma->node);
2636 i915_gem_vma_destroy(vma);
2637
2638 /* Since the unbound list is global, only move to that list if
2639 * no more VMAs exist.
2640 * NB: Until we have real VMAs there will only ever be one */
2641 WARN_ON(!list_empty(&obj->vma_list));
2642 if (list_empty(&obj->vma_list))
2643 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002644
Chris Wilson88241782011-01-07 17:09:48 +00002645 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002646}
2647
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002648int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002649{
2650 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002651 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002652 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002653
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002654 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002655 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002656 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2657 if (ret)
2658 return ret;
2659
Chris Wilson3e960502012-11-27 16:22:54 +00002660 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002661 if (ret)
2662 return ret;
2663 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002664
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002665 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002666}
2667
Chris Wilson9ce079e2012-04-17 15:31:30 +01002668static void i965_write_fence_reg(struct drm_device *dev, int reg,
2669 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002670{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002671 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002672 int fence_reg;
2673 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002674 uint64_t val;
2675
Imre Deak56c844e2013-01-07 21:47:34 +02002676 if (INTEL_INFO(dev)->gen >= 6) {
2677 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2678 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2679 } else {
2680 fence_reg = FENCE_REG_965_0;
2681 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2682 }
2683
Chris Wilson9ce079e2012-04-17 15:31:30 +01002684 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002685 u32 size = i915_gem_obj_ggtt_size(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002686
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002687 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01002688 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002689 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002690 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002691 if (obj->tiling_mode == I915_TILING_Y)
2692 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2693 val |= I965_FENCE_REG_VALID;
2694 } else
2695 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002696
Imre Deak56c844e2013-01-07 21:47:34 +02002697 fence_reg += reg * 8;
2698 I915_WRITE64(fence_reg, val);
2699 POSTING_READ(fence_reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002700}
2701
Chris Wilson9ce079e2012-04-17 15:31:30 +01002702static void i915_write_fence_reg(struct drm_device *dev, int reg,
2703 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002704{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002705 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002706 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002707
Chris Wilson9ce079e2012-04-17 15:31:30 +01002708 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002709 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002710 int pitch_val;
2711 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002712
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002713 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002714 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002715 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2716 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2717 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002718
2719 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2720 tile_width = 128;
2721 else
2722 tile_width = 512;
2723
2724 /* Note: pitch better be a power of two tile widths */
2725 pitch_val = obj->stride / tile_width;
2726 pitch_val = ffs(pitch_val) - 1;
2727
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002728 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002729 if (obj->tiling_mode == I915_TILING_Y)
2730 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2731 val |= I915_FENCE_SIZE_BITS(size);
2732 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2733 val |= I830_FENCE_REG_VALID;
2734 } else
2735 val = 0;
2736
2737 if (reg < 8)
2738 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002739 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002740 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002741
Chris Wilson9ce079e2012-04-17 15:31:30 +01002742 I915_WRITE(reg, val);
2743 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002744}
2745
Chris Wilson9ce079e2012-04-17 15:31:30 +01002746static void i830_write_fence_reg(struct drm_device *dev, int reg,
2747 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002748{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002749 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002750 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002751
Chris Wilson9ce079e2012-04-17 15:31:30 +01002752 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002753 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002754 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002755
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002756 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01002757 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002758 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
2759 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
2760 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002761
Chris Wilson9ce079e2012-04-17 15:31:30 +01002762 pitch_val = obj->stride / 128;
2763 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002764
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002765 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01002766 if (obj->tiling_mode == I915_TILING_Y)
2767 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2768 val |= I830_FENCE_SIZE_BITS(size);
2769 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2770 val |= I830_FENCE_REG_VALID;
2771 } else
2772 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002773
Chris Wilson9ce079e2012-04-17 15:31:30 +01002774 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2775 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2776}
2777
Chris Wilsond0a57782012-10-09 19:24:37 +01002778inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2779{
2780 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2781}
2782
Chris Wilson9ce079e2012-04-17 15:31:30 +01002783static void i915_gem_write_fence(struct drm_device *dev, int reg,
2784 struct drm_i915_gem_object *obj)
2785{
Chris Wilsond0a57782012-10-09 19:24:37 +01002786 struct drm_i915_private *dev_priv = dev->dev_private;
2787
2788 /* Ensure that all CPU reads are completed before installing a fence
2789 * and all writes before removing the fence.
2790 */
2791 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2792 mb();
2793
Chris Wilson9ce079e2012-04-17 15:31:30 +01002794 switch (INTEL_INFO(dev)->gen) {
2795 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002796 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002797 case 5:
2798 case 4: i965_write_fence_reg(dev, reg, obj); break;
2799 case 3: i915_write_fence_reg(dev, reg, obj); break;
2800 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002801 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002802 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002803
2804 /* And similarly be paranoid that no direct access to this region
2805 * is reordered to before the fence is installed.
2806 */
2807 if (i915_gem_object_needs_mb(obj))
2808 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002809}
2810
Chris Wilson61050802012-04-17 15:31:31 +01002811static inline int fence_number(struct drm_i915_private *dev_priv,
2812 struct drm_i915_fence_reg *fence)
2813{
2814 return fence - dev_priv->fence_regs;
2815}
2816
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002817struct write_fence {
2818 struct drm_device *dev;
2819 struct drm_i915_gem_object *obj;
2820 int fence;
2821};
2822
Chris Wilson25ff1192013-04-04 21:31:03 +01002823static void i915_gem_write_fence__ipi(void *data)
2824{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002825 struct write_fence *args = data;
2826
2827 /* Required for SNB+ with LLC */
Chris Wilson25ff1192013-04-04 21:31:03 +01002828 wbinvd();
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002829
2830 /* Required for VLV */
2831 i915_gem_write_fence(args->dev, args->fence, args->obj);
Chris Wilson25ff1192013-04-04 21:31:03 +01002832}
2833
Chris Wilson61050802012-04-17 15:31:31 +01002834static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2835 struct drm_i915_fence_reg *fence,
2836 bool enable)
2837{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002838 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2839 struct write_fence args = {
2840 .dev = obj->base.dev,
2841 .fence = fence_number(dev_priv, fence),
2842 .obj = enable ? obj : NULL,
2843 };
Chris Wilson61050802012-04-17 15:31:31 +01002844
Chris Wilson25ff1192013-04-04 21:31:03 +01002845 /* In order to fully serialize access to the fenced region and
2846 * the update to the fence register we need to take extreme
2847 * measures on SNB+. In theory, the write to the fence register
2848 * flushes all memory transactions before, and coupled with the
2849 * mb() placed around the register write we serialise all memory
2850 * operations with respect to the changes in the tiler. Yet, on
2851 * SNB+ we need to take a step further and emit an explicit wbinvd()
2852 * on each processor in order to manually flush all memory
2853 * transactions before updating the fence register.
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002854 *
2855 * However, Valleyview complicates matter. There the wbinvd is
2856 * insufficient and unlike SNB/IVB requires the serialising
2857 * register write. (Note that that register write by itself is
2858 * conversely not sufficient for SNB+.) To compromise, we do both.
Chris Wilson25ff1192013-04-04 21:31:03 +01002859 */
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002860 if (INTEL_INFO(args.dev)->gen >= 6)
2861 on_each_cpu(i915_gem_write_fence__ipi, &args, 1);
2862 else
2863 i915_gem_write_fence(args.dev, args.fence, args.obj);
Chris Wilson61050802012-04-17 15:31:31 +01002864
2865 if (enable) {
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002866 obj->fence_reg = args.fence;
Chris Wilson61050802012-04-17 15:31:31 +01002867 fence->obj = obj;
2868 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2869 } else {
2870 obj->fence_reg = I915_FENCE_REG_NONE;
2871 fence->obj = NULL;
2872 list_del_init(&fence->lru_list);
2873 }
2874}
2875
Chris Wilsond9e86c02010-11-10 16:40:20 +00002876static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002877i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002878{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002879 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002880 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002881 if (ret)
2882 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002883
2884 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002885 }
2886
Chris Wilson86d5bc32012-07-20 12:41:04 +01002887 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002888 return 0;
2889}
2890
2891int
2892i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2893{
Chris Wilson61050802012-04-17 15:31:31 +01002894 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002895 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002896 int ret;
2897
Chris Wilsond0a57782012-10-09 19:24:37 +01002898 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002899 if (ret)
2900 return ret;
2901
Chris Wilson61050802012-04-17 15:31:31 +01002902 if (obj->fence_reg == I915_FENCE_REG_NONE)
2903 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002904
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002905 fence = &dev_priv->fence_regs[obj->fence_reg];
2906
Chris Wilson61050802012-04-17 15:31:31 +01002907 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002908 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002909
2910 return 0;
2911}
2912
2913static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002914i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002915{
Daniel Vetterae3db242010-02-19 11:51:58 +01002916 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002917 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002918 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002919
2920 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002921 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002922 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2923 reg = &dev_priv->fence_regs[i];
2924 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002925 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002926
Chris Wilson1690e1e2011-12-14 13:57:08 +01002927 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002928 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002929 }
2930
Chris Wilsond9e86c02010-11-10 16:40:20 +00002931 if (avail == NULL)
2932 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002933
2934 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002935 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002936 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002937 continue;
2938
Chris Wilson8fe301a2012-04-17 15:31:28 +01002939 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002940 }
2941
Chris Wilson8fe301a2012-04-17 15:31:28 +01002942 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002943}
2944
Jesse Barnesde151cf2008-11-12 10:03:55 -08002945/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002946 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002947 * @obj: object to map through a fence reg
2948 *
2949 * When mapping objects through the GTT, userspace wants to be able to write
2950 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002951 * This function walks the fence regs looking for a free one for @obj,
2952 * stealing one if it can't find any.
2953 *
2954 * It then sets up the reg based on the object's properties: address, pitch
2955 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002956 *
2957 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002958 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002959int
Chris Wilson06d98132012-04-17 15:31:24 +01002960i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002961{
Chris Wilson05394f32010-11-08 19:18:58 +00002962 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002963 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002964 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002965 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002966 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002967
Chris Wilson14415742012-04-17 15:31:33 +01002968 /* Have we updated the tiling parameters upon the object and so
2969 * will need to serialise the write to the associated fence register?
2970 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002971 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002972 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002973 if (ret)
2974 return ret;
2975 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002976
Chris Wilsond9e86c02010-11-10 16:40:20 +00002977 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002978 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2979 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002980 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002981 list_move_tail(&reg->lru_list,
2982 &dev_priv->mm.fence_list);
2983 return 0;
2984 }
2985 } else if (enable) {
2986 reg = i915_find_fence_reg(dev);
2987 if (reg == NULL)
2988 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002989
Chris Wilson14415742012-04-17 15:31:33 +01002990 if (reg->obj) {
2991 struct drm_i915_gem_object *old = reg->obj;
2992
Chris Wilsond0a57782012-10-09 19:24:37 +01002993 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002994 if (ret)
2995 return ret;
2996
Chris Wilson14415742012-04-17 15:31:33 +01002997 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002998 }
Chris Wilson14415742012-04-17 15:31:33 +01002999 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003000 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003001
Chris Wilson14415742012-04-17 15:31:33 +01003002 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003003 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01003004
Chris Wilson9ce079e2012-04-17 15:31:30 +01003005 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003006}
3007
Chris Wilson42d6ab42012-07-26 11:49:32 +01003008static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3009 struct drm_mm_node *gtt_space,
3010 unsigned long cache_level)
3011{
3012 struct drm_mm_node *other;
3013
3014 /* On non-LLC machines we have to be careful when putting differing
3015 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003016 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003017 */
3018 if (HAS_LLC(dev))
3019 return true;
3020
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003021 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003022 return true;
3023
3024 if (list_empty(&gtt_space->node_list))
3025 return true;
3026
3027 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3028 if (other->allocated && !other->hole_follows && other->color != cache_level)
3029 return false;
3030
3031 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3032 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3033 return false;
3034
3035 return true;
3036}
3037
3038static void i915_gem_verify_gtt(struct drm_device *dev)
3039{
3040#if WATCH_GTT
3041 struct drm_i915_private *dev_priv = dev->dev_private;
3042 struct drm_i915_gem_object *obj;
3043 int err = 0;
3044
Ben Widawsky35c20a62013-05-31 11:28:48 -07003045 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003046 if (obj->gtt_space == NULL) {
3047 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3048 err++;
3049 continue;
3050 }
3051
3052 if (obj->cache_level != obj->gtt_space->color) {
3053 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003054 i915_gem_obj_ggtt_offset(obj),
3055 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003056 obj->cache_level,
3057 obj->gtt_space->color);
3058 err++;
3059 continue;
3060 }
3061
3062 if (!i915_gem_valid_gtt_space(dev,
3063 obj->gtt_space,
3064 obj->cache_level)) {
3065 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003066 i915_gem_obj_ggtt_offset(obj),
3067 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003068 obj->cache_level);
3069 err++;
3070 continue;
3071 }
3072 }
3073
3074 WARN_ON(err);
3075#endif
3076}
3077
Jesse Barnesde151cf2008-11-12 10:03:55 -08003078/**
Eric Anholt673a3942008-07-30 12:06:12 -07003079 * Finds free space in the GTT aperture and binds the object there.
3080 */
3081static int
Chris Wilson05394f32010-11-08 19:18:58 +00003082i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02003083 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003084 bool map_and_fenceable,
3085 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003086{
Chris Wilson05394f32010-11-08 19:18:58 +00003087 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003088 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07003089 struct i915_address_space *vm = &dev_priv->gtt.base;
Daniel Vetter5e783302010-11-14 22:32:36 +01003090 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003091 bool mappable, fenceable;
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003092 size_t gtt_max = map_and_fenceable ?
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003093 dev_priv->gtt.mappable_end : dev_priv->gtt.base.total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003094 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003095 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003096
Ben Widawsky2f633152013-07-17 12:19:03 -07003097 if (WARN_ON(!list_empty(&obj->vma_list)))
3098 return -EBUSY;
3099
Chris Wilsone28f8712011-07-18 13:11:49 -07003100 fence_size = i915_gem_get_gtt_size(dev,
3101 obj->base.size,
3102 obj->tiling_mode);
3103 fence_alignment = i915_gem_get_gtt_alignment(dev,
3104 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003105 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003106 unfenced_alignment =
Imre Deakd8651102013-01-07 21:47:33 +02003107 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003108 obj->base.size,
Imre Deakd8651102013-01-07 21:47:33 +02003109 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003110
Eric Anholt673a3942008-07-30 12:06:12 -07003111 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003112 alignment = map_and_fenceable ? fence_alignment :
3113 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003114 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003115 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3116 return -EINVAL;
3117 }
3118
Chris Wilson05394f32010-11-08 19:18:58 +00003119 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003120
Chris Wilson654fc602010-05-27 13:18:21 +01003121 /* If the object is bigger than the entire aperture, reject it early
3122 * before evicting everything in a vain attempt to find space.
3123 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003124 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003125 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003126 obj->base.size,
3127 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003128 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003129 return -E2BIG;
3130 }
3131
Chris Wilson37e680a2012-06-07 15:38:42 +01003132 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003133 if (ret)
3134 return ret;
3135
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003136 i915_gem_object_pin_pages(obj);
3137
Ben Widawsky2f633152013-07-17 12:19:03 -07003138 vma = i915_gem_vma_create(obj, &dev_priv->gtt.base);
Dan Carpenterdb473b32013-07-19 08:45:46 +03003139 if (IS_ERR(vma)) {
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003140 ret = PTR_ERR(vma);
3141 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003142 }
3143
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003144search_free:
Ben Widawsky93bd8642013-07-16 16:50:06 -07003145 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
Ben Widawsky2f633152013-07-17 12:19:03 -07003146 &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003147 size, alignment,
3148 obj->cache_level, 0, gtt_max);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003149 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003150 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003151 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003152 map_and_fenceable,
3153 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003154 if (ret == 0)
3155 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003156
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003157 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003158 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003159 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003160 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003161 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003162 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003163 }
3164
Daniel Vetter74163902012-02-15 23:50:21 +01003165 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003166 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003167 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003168
Ben Widawsky35c20a62013-05-31 11:28:48 -07003169 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawsky5cef07e2013-07-16 16:50:08 -07003170 list_add_tail(&obj->mm_list, &vm->inactive_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07003171 list_add(&vma->vma_link, &obj->vma_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003172
Daniel Vetter75e9e912010-11-04 17:11:09 +01003173 fenceable =
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003174 i915_gem_obj_ggtt_size(obj) == fence_size &&
3175 (i915_gem_obj_ggtt_offset(obj) & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003176
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003177 mappable = i915_gem_obj_ggtt_offset(obj) + obj->base.size <=
3178 dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003179
Chris Wilson05394f32010-11-08 19:18:58 +00003180 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003181
Chris Wilsondb53a302011-02-03 11:57:46 +00003182 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003183 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003184 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003185
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003186err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003187 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003188err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003189 i915_gem_vma_destroy(vma);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003190err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003191 i915_gem_object_unpin_pages(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003192 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003193}
3194
3195void
Chris Wilson05394f32010-11-08 19:18:58 +00003196i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003197{
Eric Anholt673a3942008-07-30 12:06:12 -07003198 /* If we don't have a page list set up, then we're not pinned
3199 * to GPU, and we can ignore the cache flush because it'll happen
3200 * again at bind time.
3201 */
Chris Wilson05394f32010-11-08 19:18:58 +00003202 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003203 return;
3204
Imre Deak769ce462013-02-13 21:56:05 +02003205 /*
3206 * Stolen memory is always coherent with the GPU as it is explicitly
3207 * marked as wc by the system, or the system is cache-coherent.
3208 */
3209 if (obj->stolen)
3210 return;
3211
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003212 /* If the GPU is snooping the contents of the CPU cache,
3213 * we do not need to manually clear the CPU cache lines. However,
3214 * the caches are only snooped when the render cache is
3215 * flushed/invalidated. As we always have to emit invalidations
3216 * and flushes when moving into and out of the RENDER domain, correct
3217 * snooping behaviour occurs naturally as the result of our domain
3218 * tracking.
3219 */
3220 if (obj->cache_level != I915_CACHE_NONE)
3221 return;
3222
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003223 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003224
Chris Wilson9da3da62012-06-01 15:20:22 +01003225 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003226}
3227
3228/** Flushes the GTT write domain for the object if it's dirty. */
3229static void
Chris Wilson05394f32010-11-08 19:18:58 +00003230i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003231{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003232 uint32_t old_write_domain;
3233
Chris Wilson05394f32010-11-08 19:18:58 +00003234 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003235 return;
3236
Chris Wilson63256ec2011-01-04 18:42:07 +00003237 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003238 * to it immediately go to main memory as far as we know, so there's
3239 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003240 *
3241 * However, we do have to enforce the order so that all writes through
3242 * the GTT land before any writes to the device, such as updates to
3243 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003244 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003245 wmb();
3246
Chris Wilson05394f32010-11-08 19:18:58 +00003247 old_write_domain = obj->base.write_domain;
3248 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003249
3250 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003251 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003252 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003253}
3254
3255/** Flushes the CPU write domain for the object if it's dirty. */
3256static void
Chris Wilson05394f32010-11-08 19:18:58 +00003257i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003258{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003259 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003260
Chris Wilson05394f32010-11-08 19:18:58 +00003261 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003262 return;
3263
3264 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003265 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003266 old_write_domain = obj->base.write_domain;
3267 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003268
3269 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003270 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003271 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003272}
3273
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003274/**
3275 * Moves a single object to the GTT read, and possibly write domain.
3276 *
3277 * This function returns when the move is complete, including waiting on
3278 * flushes to occur.
3279 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003280int
Chris Wilson20217462010-11-23 15:26:33 +00003281i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003282{
Chris Wilson8325a092012-04-24 15:52:35 +01003283 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003284 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003285 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003286
Eric Anholt02354392008-11-26 13:58:13 -08003287 /* Not valid to be called on unbound objects. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003288 if (!i915_gem_obj_ggtt_bound(obj))
Eric Anholt02354392008-11-26 13:58:13 -08003289 return -EINVAL;
3290
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003291 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3292 return 0;
3293
Chris Wilson0201f1e2012-07-20 12:41:01 +01003294 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003295 if (ret)
3296 return ret;
3297
Chris Wilson72133422010-09-13 23:56:38 +01003298 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003299
Chris Wilsond0a57782012-10-09 19:24:37 +01003300 /* Serialise direct access to this object with the barriers for
3301 * coherent writes from the GPU, by effectively invalidating the
3302 * GTT domain upon first access.
3303 */
3304 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3305 mb();
3306
Chris Wilson05394f32010-11-08 19:18:58 +00003307 old_write_domain = obj->base.write_domain;
3308 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003309
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003310 /* It should now be out of any other write domains, and we can update
3311 * the domain values for our changes.
3312 */
Chris Wilson05394f32010-11-08 19:18:58 +00003313 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3314 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003315 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003316 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3317 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3318 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003319 }
3320
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003321 trace_i915_gem_object_change_domain(obj,
3322 old_read_domains,
3323 old_write_domain);
3324
Chris Wilson8325a092012-04-24 15:52:35 +01003325 /* And bump the LRU for this access */
3326 if (i915_gem_object_is_inactive(obj))
Ben Widawsky5cef07e2013-07-16 16:50:08 -07003327 list_move_tail(&obj->mm_list,
3328 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003329
Eric Anholte47c68e2008-11-14 13:35:19 -08003330 return 0;
3331}
3332
Chris Wilsone4ffd172011-04-04 09:44:39 +01003333int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3334 enum i915_cache_level cache_level)
3335{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003336 struct drm_device *dev = obj->base.dev;
3337 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky2f633152013-07-17 12:19:03 -07003338 struct i915_vma *vma = __i915_gem_obj_to_vma(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003339 int ret;
3340
3341 if (obj->cache_level == cache_level)
3342 return 0;
3343
3344 if (obj->pin_count) {
3345 DRM_DEBUG("can not change the cache level of pinned objects\n");
3346 return -EBUSY;
3347 }
3348
Ben Widawsky2f633152013-07-17 12:19:03 -07003349 if (vma && !i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003350 ret = i915_gem_object_unbind(obj);
3351 if (ret)
3352 return ret;
3353 }
3354
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003355 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003356 ret = i915_gem_object_finish_gpu(obj);
3357 if (ret)
3358 return ret;
3359
3360 i915_gem_object_finish_gtt(obj);
3361
3362 /* Before SandyBridge, you could not use tiling or fence
3363 * registers with snooped memory, so relinquish any fences
3364 * currently pointing to our region in the aperture.
3365 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003366 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003367 ret = i915_gem_object_put_fence(obj);
3368 if (ret)
3369 return ret;
3370 }
3371
Daniel Vetter74898d72012-02-15 23:50:22 +01003372 if (obj->has_global_gtt_mapping)
3373 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003374 if (obj->has_aliasing_ppgtt_mapping)
3375 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3376 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003377
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003378 i915_gem_obj_ggtt_set_color(obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003379 }
3380
3381 if (cache_level == I915_CACHE_NONE) {
3382 u32 old_read_domains, old_write_domain;
3383
3384 /* If we're coming from LLC cached, then we haven't
3385 * actually been tracking whether the data is in the
3386 * CPU cache or not, since we only allow one bit set
3387 * in obj->write_domain and have been skipping the clflushes.
3388 * Just set it to the CPU cache for now.
3389 */
3390 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3391 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3392
3393 old_read_domains = obj->base.read_domains;
3394 old_write_domain = obj->base.write_domain;
3395
3396 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3397 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3398
3399 trace_i915_gem_object_change_domain(obj,
3400 old_read_domains,
3401 old_write_domain);
3402 }
3403
3404 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003405 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003406 return 0;
3407}
3408
Ben Widawsky199adf42012-09-21 17:01:20 -07003409int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3410 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003411{
Ben Widawsky199adf42012-09-21 17:01:20 -07003412 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003413 struct drm_i915_gem_object *obj;
3414 int ret;
3415
3416 ret = i915_mutex_lock_interruptible(dev);
3417 if (ret)
3418 return ret;
3419
3420 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3421 if (&obj->base == NULL) {
3422 ret = -ENOENT;
3423 goto unlock;
3424 }
3425
Ben Widawsky199adf42012-09-21 17:01:20 -07003426 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003427
3428 drm_gem_object_unreference(&obj->base);
3429unlock:
3430 mutex_unlock(&dev->struct_mutex);
3431 return ret;
3432}
3433
Ben Widawsky199adf42012-09-21 17:01:20 -07003434int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3435 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003436{
Ben Widawsky199adf42012-09-21 17:01:20 -07003437 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003438 struct drm_i915_gem_object *obj;
3439 enum i915_cache_level level;
3440 int ret;
3441
Ben Widawsky199adf42012-09-21 17:01:20 -07003442 switch (args->caching) {
3443 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003444 level = I915_CACHE_NONE;
3445 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003446 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003447 level = I915_CACHE_LLC;
3448 break;
3449 default:
3450 return -EINVAL;
3451 }
3452
Ben Widawsky3bc29132012-09-26 16:15:20 -07003453 ret = i915_mutex_lock_interruptible(dev);
3454 if (ret)
3455 return ret;
3456
Chris Wilsone6994ae2012-07-10 10:27:08 +01003457 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3458 if (&obj->base == NULL) {
3459 ret = -ENOENT;
3460 goto unlock;
3461 }
3462
3463 ret = i915_gem_object_set_cache_level(obj, level);
3464
3465 drm_gem_object_unreference(&obj->base);
3466unlock:
3467 mutex_unlock(&dev->struct_mutex);
3468 return ret;
3469}
3470
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003471/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003472 * Prepare buffer for display plane (scanout, cursors, etc).
3473 * Can be called from an uninterruptible phase (modesetting) and allows
3474 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003475 */
3476int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003477i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3478 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003479 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003480{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003481 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003482 int ret;
3483
Chris Wilson0be73282010-12-06 14:36:27 +00003484 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003485 ret = i915_gem_object_sync(obj, pipelined);
3486 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003487 return ret;
3488 }
3489
Eric Anholta7ef0642011-03-29 16:59:54 -07003490 /* The display engine is not coherent with the LLC cache on gen6. As
3491 * a result, we make sure that the pinning that is about to occur is
3492 * done with uncached PTEs. This is lowest common denominator for all
3493 * chipsets.
3494 *
3495 * However for gen6+, we could do better by using the GFDT bit instead
3496 * of uncaching, which would allow us to flush all the LLC-cached data
3497 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3498 */
3499 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3500 if (ret)
3501 return ret;
3502
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003503 /* As the user may map the buffer once pinned in the display plane
3504 * (e.g. libkms for the bootup splash), we have to ensure that we
3505 * always use map_and_fenceable for all scanout buffers.
3506 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003507 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003508 if (ret)
3509 return ret;
3510
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003511 i915_gem_object_flush_cpu_write_domain(obj);
3512
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003513 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003514 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003515
3516 /* It should now be out of any other write domains, and we can update
3517 * the domain values for our changes.
3518 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003519 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003520 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003521
3522 trace_i915_gem_object_change_domain(obj,
3523 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003524 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003525
3526 return 0;
3527}
3528
Chris Wilson85345512010-11-13 09:49:11 +00003529int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003530i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003531{
Chris Wilson88241782011-01-07 17:09:48 +00003532 int ret;
3533
Chris Wilsona8198ee2011-04-13 22:04:09 +01003534 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003535 return 0;
3536
Chris Wilson0201f1e2012-07-20 12:41:01 +01003537 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003538 if (ret)
3539 return ret;
3540
Chris Wilsona8198ee2011-04-13 22:04:09 +01003541 /* Ensure that we invalidate the GPU's caches and TLBs. */
3542 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003543 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003544}
3545
Eric Anholte47c68e2008-11-14 13:35:19 -08003546/**
3547 * Moves a single object to the CPU read, and possibly write domain.
3548 *
3549 * This function returns when the move is complete, including waiting on
3550 * flushes to occur.
3551 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003552int
Chris Wilson919926a2010-11-12 13:42:53 +00003553i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003554{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003555 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003556 int ret;
3557
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003558 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3559 return 0;
3560
Chris Wilson0201f1e2012-07-20 12:41:01 +01003561 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003562 if (ret)
3563 return ret;
3564
Eric Anholte47c68e2008-11-14 13:35:19 -08003565 i915_gem_object_flush_gtt_write_domain(obj);
3566
Chris Wilson05394f32010-11-08 19:18:58 +00003567 old_write_domain = obj->base.write_domain;
3568 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003569
Eric Anholte47c68e2008-11-14 13:35:19 -08003570 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003571 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003572 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003573
Chris Wilson05394f32010-11-08 19:18:58 +00003574 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003575 }
3576
3577 /* It should now be out of any other write domains, and we can update
3578 * the domain values for our changes.
3579 */
Chris Wilson05394f32010-11-08 19:18:58 +00003580 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003581
3582 /* If we're writing through the CPU, then the GPU read domains will
3583 * need to be invalidated at next use.
3584 */
3585 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003586 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3587 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003588 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003589
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003590 trace_i915_gem_object_change_domain(obj,
3591 old_read_domains,
3592 old_write_domain);
3593
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003594 return 0;
3595}
3596
Eric Anholt673a3942008-07-30 12:06:12 -07003597/* Throttle our rendering by waiting until the ring has completed our requests
3598 * emitted over 20 msec ago.
3599 *
Eric Anholtb9624422009-06-03 07:27:35 +00003600 * Note that if we were to use the current jiffies each time around the loop,
3601 * we wouldn't escape the function with any frames outstanding if the time to
3602 * render a frame was over 20ms.
3603 *
Eric Anholt673a3942008-07-30 12:06:12 -07003604 * This should get us reasonable parallelism between CPU and GPU but also
3605 * relatively low latency when blocking on a particular request to finish.
3606 */
3607static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003608i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003609{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003610 struct drm_i915_private *dev_priv = dev->dev_private;
3611 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003612 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003613 struct drm_i915_gem_request *request;
3614 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003615 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003616 u32 seqno = 0;
3617 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003618
Daniel Vetter308887a2012-11-14 17:14:06 +01003619 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3620 if (ret)
3621 return ret;
3622
3623 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3624 if (ret)
3625 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003626
Chris Wilson1c255952010-09-26 11:03:27 +01003627 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003628 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003629 if (time_after_eq(request->emitted_jiffies, recent_enough))
3630 break;
3631
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003632 ring = request->ring;
3633 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003634 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003635 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003636 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003637
3638 if (seqno == 0)
3639 return 0;
3640
Daniel Vetterf69061b2012-12-06 09:01:42 +01003641 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003642 if (ret == 0)
3643 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003644
Eric Anholt673a3942008-07-30 12:06:12 -07003645 return ret;
3646}
3647
Eric Anholt673a3942008-07-30 12:06:12 -07003648int
Chris Wilson05394f32010-11-08 19:18:58 +00003649i915_gem_object_pin(struct drm_i915_gem_object *obj,
3650 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003651 bool map_and_fenceable,
3652 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003653{
Eric Anholt673a3942008-07-30 12:06:12 -07003654 int ret;
3655
Chris Wilson7e81a422012-09-15 09:41:57 +01003656 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3657 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003658
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003659 if (i915_gem_obj_ggtt_bound(obj)) {
3660 if ((alignment && i915_gem_obj_ggtt_offset(obj) & (alignment - 1)) ||
Chris Wilson05394f32010-11-08 19:18:58 +00003661 (map_and_fenceable && !obj->map_and_fenceable)) {
3662 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003663 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003664 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003665 " obj->map_and_fenceable=%d\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003666 i915_gem_obj_ggtt_offset(obj), alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003667 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003668 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003669 ret = i915_gem_object_unbind(obj);
3670 if (ret)
3671 return ret;
3672 }
3673 }
3674
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003675 if (!i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson87422672012-11-21 13:04:03 +00003676 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3677
Chris Wilsona00b10c2010-09-24 21:15:47 +01003678 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003679 map_and_fenceable,
3680 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003681 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003682 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003683
3684 if (!dev_priv->mm.aliasing_ppgtt)
3685 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003686 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003687
Daniel Vetter74898d72012-02-15 23:50:22 +01003688 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3689 i915_gem_gtt_bind_object(obj, obj->cache_level);
3690
Chris Wilson1b502472012-04-24 15:47:30 +01003691 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003692 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003693
3694 return 0;
3695}
3696
3697void
Chris Wilson05394f32010-11-08 19:18:58 +00003698i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003699{
Chris Wilson05394f32010-11-08 19:18:58 +00003700 BUG_ON(obj->pin_count == 0);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003701 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
Eric Anholt673a3942008-07-30 12:06:12 -07003702
Chris Wilson1b502472012-04-24 15:47:30 +01003703 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003704 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003705}
3706
3707int
3708i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003709 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003710{
3711 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003712 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003713 int ret;
3714
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003715 ret = i915_mutex_lock_interruptible(dev);
3716 if (ret)
3717 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003718
Chris Wilson05394f32010-11-08 19:18:58 +00003719 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003720 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003721 ret = -ENOENT;
3722 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003723 }
Eric Anholt673a3942008-07-30 12:06:12 -07003724
Chris Wilson05394f32010-11-08 19:18:58 +00003725 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003726 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003727 ret = -EINVAL;
3728 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003729 }
3730
Chris Wilson05394f32010-11-08 19:18:58 +00003731 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003732 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3733 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003734 ret = -EINVAL;
3735 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003736 }
3737
Chris Wilson93be8782013-01-02 10:31:22 +00003738 if (obj->user_pin_count == 0) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003739 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003740 if (ret)
3741 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003742 }
3743
Chris Wilson93be8782013-01-02 10:31:22 +00003744 obj->user_pin_count++;
3745 obj->pin_filp = file;
3746
Eric Anholt673a3942008-07-30 12:06:12 -07003747 /* XXX - flush the CPU caches for pinned objects
3748 * as the X server doesn't manage domains yet
3749 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003750 i915_gem_object_flush_cpu_write_domain(obj);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003751 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003752out:
Chris Wilson05394f32010-11-08 19:18:58 +00003753 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003754unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003755 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003756 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003757}
3758
3759int
3760i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003761 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003762{
3763 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003764 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003765 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003766
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003767 ret = i915_mutex_lock_interruptible(dev);
3768 if (ret)
3769 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003770
Chris Wilson05394f32010-11-08 19:18:58 +00003771 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003772 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003773 ret = -ENOENT;
3774 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003775 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003776
Chris Wilson05394f32010-11-08 19:18:58 +00003777 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003778 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3779 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003780 ret = -EINVAL;
3781 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003782 }
Chris Wilson05394f32010-11-08 19:18:58 +00003783 obj->user_pin_count--;
3784 if (obj->user_pin_count == 0) {
3785 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003786 i915_gem_object_unpin(obj);
3787 }
Eric Anholt673a3942008-07-30 12:06:12 -07003788
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003789out:
Chris Wilson05394f32010-11-08 19:18:58 +00003790 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003791unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003792 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003793 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003794}
3795
3796int
3797i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003798 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003799{
3800 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003801 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003802 int ret;
3803
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003804 ret = i915_mutex_lock_interruptible(dev);
3805 if (ret)
3806 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003807
Chris Wilson05394f32010-11-08 19:18:58 +00003808 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003809 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003810 ret = -ENOENT;
3811 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003812 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003813
Chris Wilson0be555b2010-08-04 15:36:30 +01003814 /* Count all active objects as busy, even if they are currently not used
3815 * by the gpu. Users of this interface expect objects to eventually
3816 * become non-busy without any further actions, therefore emit any
3817 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003818 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003819 ret = i915_gem_object_flush_active(obj);
3820
Chris Wilson05394f32010-11-08 19:18:58 +00003821 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003822 if (obj->ring) {
3823 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3824 args->busy |= intel_ring_flag(obj->ring) << 16;
3825 }
Eric Anholt673a3942008-07-30 12:06:12 -07003826
Chris Wilson05394f32010-11-08 19:18:58 +00003827 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003828unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003829 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003830 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003831}
3832
3833int
3834i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3835 struct drm_file *file_priv)
3836{
Akshay Joshi0206e352011-08-16 15:34:10 -04003837 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003838}
3839
Chris Wilson3ef94da2009-09-14 16:50:29 +01003840int
3841i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3842 struct drm_file *file_priv)
3843{
3844 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003845 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003846 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003847
3848 switch (args->madv) {
3849 case I915_MADV_DONTNEED:
3850 case I915_MADV_WILLNEED:
3851 break;
3852 default:
3853 return -EINVAL;
3854 }
3855
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003856 ret = i915_mutex_lock_interruptible(dev);
3857 if (ret)
3858 return ret;
3859
Chris Wilson05394f32010-11-08 19:18:58 +00003860 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003861 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003862 ret = -ENOENT;
3863 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003864 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003865
Chris Wilson05394f32010-11-08 19:18:58 +00003866 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003867 ret = -EINVAL;
3868 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003869 }
3870
Chris Wilson05394f32010-11-08 19:18:58 +00003871 if (obj->madv != __I915_MADV_PURGED)
3872 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003873
Chris Wilson6c085a72012-08-20 11:40:46 +02003874 /* if the object is no longer attached, discard its backing storage */
3875 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003876 i915_gem_object_truncate(obj);
3877
Chris Wilson05394f32010-11-08 19:18:58 +00003878 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003879
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003880out:
Chris Wilson05394f32010-11-08 19:18:58 +00003881 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003882unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003883 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003884 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003885}
3886
Chris Wilson37e680a2012-06-07 15:38:42 +01003887void i915_gem_object_init(struct drm_i915_gem_object *obj,
3888 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003889{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003890 INIT_LIST_HEAD(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07003891 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003892 INIT_LIST_HEAD(&obj->ring_list);
3893 INIT_LIST_HEAD(&obj->exec_list);
Ben Widawsky2f633152013-07-17 12:19:03 -07003894 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003895
Chris Wilson37e680a2012-06-07 15:38:42 +01003896 obj->ops = ops;
3897
Chris Wilson0327d6b2012-08-11 15:41:06 +01003898 obj->fence_reg = I915_FENCE_REG_NONE;
3899 obj->madv = I915_MADV_WILLNEED;
3900 /* Avoid an unnecessary call to unbind on the first bind. */
3901 obj->map_and_fenceable = true;
3902
3903 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3904}
3905
Chris Wilson37e680a2012-06-07 15:38:42 +01003906static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3907 .get_pages = i915_gem_object_get_pages_gtt,
3908 .put_pages = i915_gem_object_put_pages_gtt,
3909};
3910
Chris Wilson05394f32010-11-08 19:18:58 +00003911struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3912 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003913{
Daniel Vetterc397b902010-04-09 19:05:07 +00003914 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003915 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003916 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003917
Chris Wilson42dcedd2012-11-15 11:32:30 +00003918 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003919 if (obj == NULL)
3920 return NULL;
3921
3922 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003923 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003924 return NULL;
3925 }
3926
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003927 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3928 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3929 /* 965gm cannot relocate objects above 4GiB. */
3930 mask &= ~__GFP_HIGHMEM;
3931 mask |= __GFP_DMA32;
3932 }
3933
Al Viro496ad9a2013-01-23 17:07:38 -05003934 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003935 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003936
Chris Wilson37e680a2012-06-07 15:38:42 +01003937 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003938
Daniel Vetterc397b902010-04-09 19:05:07 +00003939 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3940 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3941
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003942 if (HAS_LLC(dev)) {
3943 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003944 * cache) for about a 10% performance improvement
3945 * compared to uncached. Graphics requests other than
3946 * display scanout are coherent with the CPU in
3947 * accessing this cache. This means in this mode we
3948 * don't need to clflush on the CPU side, and on the
3949 * GPU side we only need to flush internal caches to
3950 * get data visible to the CPU.
3951 *
3952 * However, we maintain the display planes as UC, and so
3953 * need to rebind when first used as such.
3954 */
3955 obj->cache_level = I915_CACHE_LLC;
3956 } else
3957 obj->cache_level = I915_CACHE_NONE;
3958
Chris Wilson05394f32010-11-08 19:18:58 +00003959 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003960}
3961
Eric Anholt673a3942008-07-30 12:06:12 -07003962int i915_gem_init_object(struct drm_gem_object *obj)
3963{
Daniel Vetterc397b902010-04-09 19:05:07 +00003964 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003965
Eric Anholt673a3942008-07-30 12:06:12 -07003966 return 0;
3967}
3968
Chris Wilson1488fc02012-04-24 15:47:31 +01003969void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003970{
Chris Wilson1488fc02012-04-24 15:47:31 +01003971 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003972 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003973 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003974
Chris Wilson26e12f892011-03-20 11:20:19 +00003975 trace_i915_gem_object_destroy(obj);
3976
Chris Wilson1488fc02012-04-24 15:47:31 +01003977 if (obj->phys_obj)
3978 i915_gem_detach_phys_object(dev, obj);
3979
3980 obj->pin_count = 0;
3981 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3982 bool was_interruptible;
3983
3984 was_interruptible = dev_priv->mm.interruptible;
3985 dev_priv->mm.interruptible = false;
3986
3987 WARN_ON(i915_gem_object_unbind(obj));
3988
3989 dev_priv->mm.interruptible = was_interruptible;
3990 }
3991
Ben Widawsky1d64ae72013-05-31 14:46:20 -07003992 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
3993 * before progressing. */
3994 if (obj->stolen)
3995 i915_gem_object_unpin_pages(obj);
3996
Ben Widawsky401c29f2013-05-31 11:28:47 -07003997 if (WARN_ON(obj->pages_pin_count))
3998 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003999 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004000 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00004001 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004002
Chris Wilson9da3da62012-06-01 15:20:22 +01004003 BUG_ON(obj->pages);
4004
Chris Wilson2f745ad2012-09-04 21:02:58 +01004005 if (obj->base.import_attach)
4006 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004007
Chris Wilson05394f32010-11-08 19:18:58 +00004008 drm_gem_object_release(&obj->base);
4009 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004010
Chris Wilson05394f32010-11-08 19:18:58 +00004011 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004012 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004013}
4014
Ben Widawsky2f633152013-07-17 12:19:03 -07004015struct i915_vma *i915_gem_vma_create(struct drm_i915_gem_object *obj,
4016 struct i915_address_space *vm)
4017{
4018 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
4019 if (vma == NULL)
4020 return ERR_PTR(-ENOMEM);
4021
4022 INIT_LIST_HEAD(&vma->vma_link);
4023 vma->vm = vm;
4024 vma->obj = obj;
4025
4026 return vma;
4027}
4028
4029void i915_gem_vma_destroy(struct i915_vma *vma)
4030{
4031 WARN_ON(vma->node.allocated);
4032 kfree(vma);
4033}
4034
Jesse Barnes5669fca2009-02-17 15:13:31 -08004035int
Eric Anholt673a3942008-07-30 12:06:12 -07004036i915_gem_idle(struct drm_device *dev)
4037{
4038 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004039 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004040
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004041 if (dev_priv->ums.mm_suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004042 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004043 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004044 }
Eric Anholt673a3942008-07-30 12:06:12 -07004045
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004046 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004047 if (ret) {
4048 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004049 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004050 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004051 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004052
Chris Wilson29105cc2010-01-07 10:39:13 +00004053 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004054 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004055 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004056
Chris Wilson312817a2010-11-22 11:50:11 +00004057 i915_gem_reset_fences(dev);
4058
Daniel Vetter99584db2012-11-14 17:14:04 +01004059 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004060
4061 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004062 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004063
Chris Wilson29105cc2010-01-07 10:39:13 +00004064 /* Cancel the retire work handler, which should be idle now. */
4065 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4066
Eric Anholt673a3942008-07-30 12:06:12 -07004067 return 0;
4068}
4069
Ben Widawskyb9524a12012-05-25 16:56:24 -07004070void i915_gem_l3_remap(struct drm_device *dev)
4071{
4072 drm_i915_private_t *dev_priv = dev->dev_private;
4073 u32 misccpctl;
4074 int i;
4075
Daniel Vettereb32e452013-02-14 19:46:07 +01004076 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskyb9524a12012-05-25 16:56:24 -07004077 return;
4078
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004079 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004080 return;
4081
4082 misccpctl = I915_READ(GEN7_MISCCPCTL);
4083 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
4084 POSTING_READ(GEN7_MISCCPCTL);
4085
4086 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4087 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004088 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004089 DRM_DEBUG("0x%x was already programmed to %x\n",
4090 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004091 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004092 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004093 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004094 }
4095
4096 /* Make sure all the writes land before disabling dop clock gating */
4097 POSTING_READ(GEN7_L3LOG_BASE);
4098
4099 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
4100}
4101
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004102void i915_gem_init_swizzling(struct drm_device *dev)
4103{
4104 drm_i915_private_t *dev_priv = dev->dev_private;
4105
Daniel Vetter11782b02012-01-31 16:47:55 +01004106 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004107 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4108 return;
4109
4110 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4111 DISP_TILE_SURFACE_SWIZZLING);
4112
Daniel Vetter11782b02012-01-31 16:47:55 +01004113 if (IS_GEN5(dev))
4114 return;
4115
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004116 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4117 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004118 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004119 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004120 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004121 else
4122 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004123}
Daniel Vettere21af882012-02-09 20:53:27 +01004124
Chris Wilson67b1b572012-07-05 23:49:40 +01004125static bool
4126intel_enable_blt(struct drm_device *dev)
4127{
4128 if (!HAS_BLT(dev))
4129 return false;
4130
4131 /* The blitter was dysfunctional on early prototypes */
4132 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4133 DRM_INFO("BLT not supported on this pre-production hardware;"
4134 " graphics performance will be degraded.\n");
4135 return false;
4136 }
4137
4138 return true;
4139}
4140
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004141static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004142{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004143 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004144 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004145
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004146 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004147 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004148 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004149
4150 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004151 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004152 if (ret)
4153 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004154 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004155
Chris Wilson67b1b572012-07-05 23:49:40 +01004156 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004157 ret = intel_init_blt_ring_buffer(dev);
4158 if (ret)
4159 goto cleanup_bsd_ring;
4160 }
4161
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004162 if (HAS_VEBOX(dev)) {
4163 ret = intel_init_vebox_ring_buffer(dev);
4164 if (ret)
4165 goto cleanup_blt_ring;
4166 }
4167
4168
Mika Kuoppala99433932013-01-22 14:12:17 +02004169 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4170 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004171 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004172
4173 return 0;
4174
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004175cleanup_vebox_ring:
4176 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004177cleanup_blt_ring:
4178 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4179cleanup_bsd_ring:
4180 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4181cleanup_render_ring:
4182 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4183
4184 return ret;
4185}
4186
4187int
4188i915_gem_init_hw(struct drm_device *dev)
4189{
4190 drm_i915_private_t *dev_priv = dev->dev_private;
4191 int ret;
4192
4193 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4194 return -EIO;
4195
Ben Widawsky59124502013-07-04 11:02:05 -07004196 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004197 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004198
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004199 if (HAS_PCH_NOP(dev)) {
4200 u32 temp = I915_READ(GEN7_MSG_CTL);
4201 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4202 I915_WRITE(GEN7_MSG_CTL, temp);
4203 }
4204
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004205 i915_gem_l3_remap(dev);
4206
4207 i915_gem_init_swizzling(dev);
4208
4209 ret = i915_gem_init_rings(dev);
4210 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004211 return ret;
4212
Ben Widawsky254f9652012-06-04 14:42:42 -07004213 /*
4214 * XXX: There was some w/a described somewhere suggesting loading
4215 * contexts before PPGTT.
4216 */
4217 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004218 if (dev_priv->mm.aliasing_ppgtt) {
4219 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4220 if (ret) {
4221 i915_gem_cleanup_aliasing_ppgtt(dev);
4222 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4223 }
4224 }
Daniel Vettere21af882012-02-09 20:53:27 +01004225
Chris Wilson68f95ba2010-05-27 13:18:22 +01004226 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004227}
4228
Chris Wilson1070a422012-04-24 15:47:41 +01004229int i915_gem_init(struct drm_device *dev)
4230{
4231 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004232 int ret;
4233
Chris Wilson1070a422012-04-24 15:47:41 +01004234 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004235
4236 if (IS_VALLEYVIEW(dev)) {
4237 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4238 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4239 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4240 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4241 }
4242
Ben Widawskyd7e50082012-12-18 10:31:25 -08004243 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004244
Chris Wilson1070a422012-04-24 15:47:41 +01004245 ret = i915_gem_init_hw(dev);
4246 mutex_unlock(&dev->struct_mutex);
4247 if (ret) {
4248 i915_gem_cleanup_aliasing_ppgtt(dev);
4249 return ret;
4250 }
4251
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004252 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4253 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4254 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004255 return 0;
4256}
4257
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004258void
4259i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4260{
4261 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004262 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004263 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004264
Chris Wilsonb4519512012-05-11 14:29:30 +01004265 for_each_ring(ring, dev_priv, i)
4266 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004267}
4268
4269int
Eric Anholt673a3942008-07-30 12:06:12 -07004270i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4271 struct drm_file *file_priv)
4272{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004273 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004274 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004275
Jesse Barnes79e53942008-11-07 14:24:08 -08004276 if (drm_core_check_feature(dev, DRIVER_MODESET))
4277 return 0;
4278
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004279 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004280 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004281 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004282 }
4283
Eric Anholt673a3942008-07-30 12:06:12 -07004284 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004285 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004286
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004287 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004288 if (ret != 0) {
4289 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004290 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004291 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004292
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004293 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004294 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004295
Chris Wilson5f353082010-06-07 14:03:03 +01004296 ret = drm_irq_install(dev);
4297 if (ret)
4298 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004299
Eric Anholt673a3942008-07-30 12:06:12 -07004300 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004301
4302cleanup_ringbuffer:
4303 mutex_lock(&dev->struct_mutex);
4304 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004305 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004306 mutex_unlock(&dev->struct_mutex);
4307
4308 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004309}
4310
4311int
4312i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4313 struct drm_file *file_priv)
4314{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004315 struct drm_i915_private *dev_priv = dev->dev_private;
4316 int ret;
4317
Jesse Barnes79e53942008-11-07 14:24:08 -08004318 if (drm_core_check_feature(dev, DRIVER_MODESET))
4319 return 0;
4320
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004321 drm_irq_uninstall(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004322
4323 mutex_lock(&dev->struct_mutex);
4324 ret = i915_gem_idle(dev);
4325
4326 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4327 * We need to replace this with a semaphore, or something.
4328 * And not confound ums.mm_suspended!
4329 */
4330 if (ret != 0)
4331 dev_priv->ums.mm_suspended = 1;
4332 mutex_unlock(&dev->struct_mutex);
4333
4334 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004335}
4336
4337void
4338i915_gem_lastclose(struct drm_device *dev)
4339{
4340 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004341
Eric Anholte806b492009-01-22 09:56:58 -08004342 if (drm_core_check_feature(dev, DRIVER_MODESET))
4343 return;
4344
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004345 mutex_lock(&dev->struct_mutex);
Keith Packard6dbe2772008-10-14 21:41:13 -07004346 ret = i915_gem_idle(dev);
4347 if (ret)
4348 DRM_ERROR("failed to idle hardware: %d\n", ret);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004349 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004350}
4351
Chris Wilson64193402010-10-24 12:38:05 +01004352static void
4353init_ring_lists(struct intel_ring_buffer *ring)
4354{
4355 INIT_LIST_HEAD(&ring->active_list);
4356 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004357}
4358
Eric Anholt673a3942008-07-30 12:06:12 -07004359void
4360i915_gem_load(struct drm_device *dev)
4361{
4362 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004363 int i;
4364
4365 dev_priv->slab =
4366 kmem_cache_create("i915_gem_object",
4367 sizeof(struct drm_i915_gem_object), 0,
4368 SLAB_HWCACHE_ALIGN,
4369 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004370
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004371 INIT_LIST_HEAD(&dev_priv->gtt.base.active_list);
4372 INIT_LIST_HEAD(&dev_priv->gtt.base.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004373 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4374 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004375 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004376 for (i = 0; i < I915_NUM_RINGS; i++)
4377 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004378 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004379 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004380 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4381 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004382 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004383
Dave Airlie94400122010-07-20 13:15:31 +10004384 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4385 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004386 I915_WRITE(MI_ARB_STATE,
4387 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004388 }
4389
Chris Wilson72bfa192010-12-19 11:42:05 +00004390 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4391
Jesse Barnesde151cf2008-11-12 10:03:55 -08004392 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004393 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4394 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004395
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004396 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4397 dev_priv->num_fence_regs = 32;
4398 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004399 dev_priv->num_fence_regs = 16;
4400 else
4401 dev_priv->num_fence_regs = 8;
4402
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004403 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004404 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004405
Eric Anholt673a3942008-07-30 12:06:12 -07004406 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004407 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004408
Chris Wilsonce453d82011-02-21 14:43:56 +00004409 dev_priv->mm.interruptible = true;
4410
Chris Wilson17250b72010-10-28 12:51:39 +01004411 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4412 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4413 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004414}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004415
4416/*
4417 * Create a physically contiguous memory object for this object
4418 * e.g. for cursor + overlay regs
4419 */
Chris Wilson995b6762010-08-20 13:23:26 +01004420static int i915_gem_init_phys_object(struct drm_device *dev,
4421 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004422{
4423 drm_i915_private_t *dev_priv = dev->dev_private;
4424 struct drm_i915_gem_phys_object *phys_obj;
4425 int ret;
4426
4427 if (dev_priv->mm.phys_objs[id - 1] || !size)
4428 return 0;
4429
Eric Anholt9a298b22009-03-24 12:23:04 -07004430 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004431 if (!phys_obj)
4432 return -ENOMEM;
4433
4434 phys_obj->id = id;
4435
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004436 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004437 if (!phys_obj->handle) {
4438 ret = -ENOMEM;
4439 goto kfree_obj;
4440 }
4441#ifdef CONFIG_X86
4442 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4443#endif
4444
4445 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4446
4447 return 0;
4448kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004449 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004450 return ret;
4451}
4452
Chris Wilson995b6762010-08-20 13:23:26 +01004453static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004454{
4455 drm_i915_private_t *dev_priv = dev->dev_private;
4456 struct drm_i915_gem_phys_object *phys_obj;
4457
4458 if (!dev_priv->mm.phys_objs[id - 1])
4459 return;
4460
4461 phys_obj = dev_priv->mm.phys_objs[id - 1];
4462 if (phys_obj->cur_obj) {
4463 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4464 }
4465
4466#ifdef CONFIG_X86
4467 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4468#endif
4469 drm_pci_free(dev, phys_obj->handle);
4470 kfree(phys_obj);
4471 dev_priv->mm.phys_objs[id - 1] = NULL;
4472}
4473
4474void i915_gem_free_all_phys_object(struct drm_device *dev)
4475{
4476 int i;
4477
Dave Airlie260883c2009-01-22 17:58:49 +10004478 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004479 i915_gem_free_phys_object(dev, i);
4480}
4481
4482void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004483 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004484{
Al Viro496ad9a2013-01-23 17:07:38 -05004485 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004486 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004487 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004488 int page_count;
4489
Chris Wilson05394f32010-11-08 19:18:58 +00004490 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004491 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004492 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004493
Chris Wilson05394f32010-11-08 19:18:58 +00004494 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004495 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004496 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004497 if (!IS_ERR(page)) {
4498 char *dst = kmap_atomic(page);
4499 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4500 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004501
Chris Wilsone5281cc2010-10-28 13:45:36 +01004502 drm_clflush_pages(&page, 1);
4503
4504 set_page_dirty(page);
4505 mark_page_accessed(page);
4506 page_cache_release(page);
4507 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004508 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004509 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004510
Chris Wilson05394f32010-11-08 19:18:58 +00004511 obj->phys_obj->cur_obj = NULL;
4512 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004513}
4514
4515int
4516i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004517 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004518 int id,
4519 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004520{
Al Viro496ad9a2013-01-23 17:07:38 -05004521 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004522 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004523 int ret = 0;
4524 int page_count;
4525 int i;
4526
4527 if (id > I915_MAX_PHYS_OBJECT)
4528 return -EINVAL;
4529
Chris Wilson05394f32010-11-08 19:18:58 +00004530 if (obj->phys_obj) {
4531 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004532 return 0;
4533 i915_gem_detach_phys_object(dev, obj);
4534 }
4535
Dave Airlie71acb5e2008-12-30 20:31:46 +10004536 /* create a new object */
4537 if (!dev_priv->mm.phys_objs[id - 1]) {
4538 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004539 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004540 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004541 DRM_ERROR("failed to init phys object %d size: %zu\n",
4542 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004543 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004544 }
4545 }
4546
4547 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004548 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4549 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004550
Chris Wilson05394f32010-11-08 19:18:58 +00004551 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004552
4553 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004554 struct page *page;
4555 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004556
Hugh Dickins5949eac2011-06-27 16:18:18 -07004557 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004558 if (IS_ERR(page))
4559 return PTR_ERR(page);
4560
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004561 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004562 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004563 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004564 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004565
4566 mark_page_accessed(page);
4567 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004568 }
4569
4570 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004571}
4572
4573static int
Chris Wilson05394f32010-11-08 19:18:58 +00004574i915_gem_phys_pwrite(struct drm_device *dev,
4575 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004576 struct drm_i915_gem_pwrite *args,
4577 struct drm_file *file_priv)
4578{
Chris Wilson05394f32010-11-08 19:18:58 +00004579 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004580 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004581
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004582 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4583 unsigned long unwritten;
4584
4585 /* The physical object once assigned is fixed for the lifetime
4586 * of the obj, so we can safely drop the lock and continue
4587 * to access vaddr.
4588 */
4589 mutex_unlock(&dev->struct_mutex);
4590 unwritten = copy_from_user(vaddr, user_data, args->size);
4591 mutex_lock(&dev->struct_mutex);
4592 if (unwritten)
4593 return -EFAULT;
4594 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004595
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004596 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004597 return 0;
4598}
Eric Anholtb9624422009-06-03 07:27:35 +00004599
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004600void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004601{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004602 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004603
4604 /* Clean up our request list when the client is going away, so that
4605 * later retire_requests won't dereference our soon-to-be-gone
4606 * file_priv.
4607 */
Chris Wilson1c255952010-09-26 11:03:27 +01004608 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004609 while (!list_empty(&file_priv->mm.request_list)) {
4610 struct drm_i915_gem_request *request;
4611
4612 request = list_first_entry(&file_priv->mm.request_list,
4613 struct drm_i915_gem_request,
4614 client_list);
4615 list_del(&request->client_list);
4616 request->file_priv = NULL;
4617 }
Chris Wilson1c255952010-09-26 11:03:27 +01004618 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004619}
Chris Wilson31169712009-09-14 16:50:28 +01004620
Chris Wilson57745062012-11-21 13:04:04 +00004621static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4622{
4623 if (!mutex_is_locked(mutex))
4624 return false;
4625
4626#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4627 return mutex->owner == task;
4628#else
4629 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4630 return false;
4631#endif
4632}
4633
Chris Wilson31169712009-09-14 16:50:28 +01004634static int
Ying Han1495f232011-05-24 17:12:27 -07004635i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004636{
Chris Wilson17250b72010-10-28 12:51:39 +01004637 struct drm_i915_private *dev_priv =
4638 container_of(shrinker,
4639 struct drm_i915_private,
4640 mm.inactive_shrinker);
4641 struct drm_device *dev = dev_priv->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004642 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson6c085a72012-08-20 11:40:46 +02004643 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004644 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004645 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004646 int cnt;
4647
Chris Wilson57745062012-11-21 13:04:04 +00004648 if (!mutex_trylock(&dev->struct_mutex)) {
4649 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4650 return 0;
4651
Daniel Vetter677feac2012-12-19 14:33:45 +01004652 if (dev_priv->mm.shrinker_no_lock_stealing)
4653 return 0;
4654
Chris Wilson57745062012-11-21 13:04:04 +00004655 unlock = false;
4656 }
Chris Wilson31169712009-09-14 16:50:28 +01004657
Chris Wilson6c085a72012-08-20 11:40:46 +02004658 if (nr_to_scan) {
4659 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4660 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004661 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4662 false);
4663 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004664 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004665 }
4666
Chris Wilson17250b72010-10-28 12:51:39 +01004667 cnt = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004668 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004669 if (obj->pages_pin_count == 0)
4670 cnt += obj->base.size >> PAGE_SHIFT;
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004671 list_for_each_entry(obj, &vm->inactive_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004672 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004673 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004674
Chris Wilson57745062012-11-21 13:04:04 +00004675 if (unlock)
4676 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004677 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004678}