blob: 789e6ab8fb19ca78d019a0ff498f20e0116c6ce7 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
93 .vco = { .min = 930000, .max = 1400000 },
94 .n = { .min = 3, .max = 16 },
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
106 .vco = { .min = 930000, .max = 1400000 },
107 .n = { .min = 3, .max = 16 },
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
119 .vco = { .min = 930000, .max = 1400000 },
120 .n = { .min = 3, .max = 16 },
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700312static const intel_limit_t intel_limits_vlv_dac = {
313 .dot = { .min = 25000, .max = 270000 },
314 .vco = { .min = 4000000, .max = 6000000 },
315 .n = { .min = 1, .max = 7 },
316 .m = { .min = 22, .max = 450 }, /* guess */
317 .m1 = { .min = 2, .max = 3 },
318 .m2 = { .min = 11, .max = 156 },
319 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700321 .p2 = { .dot_limit = 270000,
322 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700323};
324
325static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200326 .dot = { .min = 25000, .max = 270000 },
327 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700328 .n = { .min = 1, .max = 7 },
329 .m = { .min = 60, .max = 300 }, /* guess */
330 .m1 = { .min = 2, .max = 3 },
331 .m2 = { .min = 11, .max = 156 },
332 .p = { .min = 10, .max = 30 },
333 .p1 = { .min = 2, .max = 3 },
334 .p2 = { .dot_limit = 270000,
335 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700336};
337
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
Chris Wilson1b894b52010-12-14 20:04:54 +0000353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100360 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000361 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000366 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200371 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
374 return limit;
375}
376
Ma Ling044c7c42009-03-18 20:13:23 +0800377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100383 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 else
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394
395 return limit;
396}
397
Chris Wilson1b894b52010-12-14 20:04:54 +0000398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
Eric Anholtbad720f2009-10-22 16:11:14 -0700403 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000404 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800410 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700412 } else if (IS_VALLEYVIEW(dev)) {
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
414 limit = &intel_limits_vlv_dac;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700415 else
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800416 limit = &intel_limits_vlv_hdmi;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
438 clock->vco = refclk * clock->m / clock->n;
439 clock->dot = clock->vco / clock->p;
440}
441
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200442static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
443{
444 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
445}
446
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200447static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800448{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200449 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800450 clock->p = clock->p1 * clock->p2;
451 clock->vco = refclk * clock->m / (clock->n + 2);
452 clock->dot = clock->vco / clock->p;
453}
454
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800455#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800456/**
457 * Returns whether the given set of divisors are valid for a given refclk with
458 * the given connectors.
459 */
460
Chris Wilson1b894b52010-12-14 20:04:54 +0000461static bool intel_PLL_is_valid(struct drm_device *dev,
462 const intel_limit_t *limit,
463 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800464{
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800469 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500473 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400478 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800479 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400480 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800481 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
482 * connector, etc., rather than just a single range.
483 */
484 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400485 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800486
487 return true;
488}
489
Ma Lingd4906092009-03-18 20:13:27 +0800490static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200491i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800492 int target, int refclk, intel_clock_t *match_clock,
493 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800494{
495 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 int err = target;
498
Daniel Vettera210b022012-11-26 17:22:08 +0100499 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100501 * For LVDS just rely on its current settings for dual-channel.
502 * We haven't figured out how to reliably set up different
503 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100505 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 clock.p2 = limit->p2.p2_fast;
507 else
508 clock.p2 = limit->p2.p2_slow;
509 } else {
510 if (target < limit->p2.dot_limit)
511 clock.p2 = limit->p2.p2_slow;
512 else
513 clock.p2 = limit->p2.p2_fast;
514 }
515
Akshay Joshi0206e352011-08-16 15:34:10 -0400516 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800517
Zhao Yakui42158662009-11-20 11:24:18 +0800518 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
519 clock.m1++) {
520 for (clock.m2 = limit->m2.min;
521 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200522 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800523 break;
524 for (clock.n = limit->n.min;
525 clock.n <= limit->n.max; clock.n++) {
526 for (clock.p1 = limit->p1.min;
527 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 int this_err;
529
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200530 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000531 if (!intel_PLL_is_valid(dev, limit,
532 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800533 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800534 if (match_clock &&
535 clock.p != match_clock->p)
536 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800537
538 this_err = abs(clock.dot - target);
539 if (this_err < err) {
540 *best_clock = clock;
541 err = this_err;
542 }
543 }
544 }
545 }
546 }
547
548 return (err != target);
549}
550
Ma Lingd4906092009-03-18 20:13:27 +0800551static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200552pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
553 int target, int refclk, intel_clock_t *match_clock,
554 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200555{
556 struct drm_device *dev = crtc->dev;
557 intel_clock_t clock;
558 int err = target;
559
560 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
561 /*
562 * For LVDS just rely on its current settings for dual-channel.
563 * We haven't figured out how to reliably set up different
564 * single/dual channel state, if we even can.
565 */
566 if (intel_is_dual_link_lvds(dev))
567 clock.p2 = limit->p2.p2_fast;
568 else
569 clock.p2 = limit->p2.p2_slow;
570 } else {
571 if (target < limit->p2.dot_limit)
572 clock.p2 = limit->p2.p2_slow;
573 else
574 clock.p2 = limit->p2.p2_fast;
575 }
576
577 memset(best_clock, 0, sizeof(*best_clock));
578
579 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
580 clock.m1++) {
581 for (clock.m2 = limit->m2.min;
582 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200583 for (clock.n = limit->n.min;
584 clock.n <= limit->n.max; clock.n++) {
585 for (clock.p1 = limit->p1.min;
586 clock.p1 <= limit->p1.max; clock.p1++) {
587 int this_err;
588
589 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 if (!intel_PLL_is_valid(dev, limit,
591 &clock))
592 continue;
593 if (match_clock &&
594 clock.p != match_clock->p)
595 continue;
596
597 this_err = abs(clock.dot - target);
598 if (this_err < err) {
599 *best_clock = clock;
600 err = this_err;
601 }
602 }
603 }
604 }
605 }
606
607 return (err != target);
608}
609
Ma Lingd4906092009-03-18 20:13:27 +0800610static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200611g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
612 int target, int refclk, intel_clock_t *match_clock,
613 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800614{
615 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800616 intel_clock_t clock;
617 int max_n;
618 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400619 /* approximately equals target * 0.00585 */
620 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800621 found = false;
622
623 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100624 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800625 clock.p2 = limit->p2.p2_fast;
626 else
627 clock.p2 = limit->p2.p2_slow;
628 } else {
629 if (target < limit->p2.dot_limit)
630 clock.p2 = limit->p2.p2_slow;
631 else
632 clock.p2 = limit->p2.p2_fast;
633 }
634
635 memset(best_clock, 0, sizeof(*best_clock));
636 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200637 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800638 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200639 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800640 for (clock.m1 = limit->m1.max;
641 clock.m1 >= limit->m1.min; clock.m1--) {
642 for (clock.m2 = limit->m2.max;
643 clock.m2 >= limit->m2.min; clock.m2--) {
644 for (clock.p1 = limit->p1.max;
645 clock.p1 >= limit->p1.min; clock.p1--) {
646 int this_err;
647
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200648 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000649 if (!intel_PLL_is_valid(dev, limit,
650 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800651 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000652
653 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800654 if (this_err < err_most) {
655 *best_clock = clock;
656 err_most = this_err;
657 max_n = clock.n;
658 found = true;
659 }
660 }
661 }
662 }
663 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800664 return found;
665}
Ma Lingd4906092009-03-18 20:13:27 +0800666
Zhenyu Wang2c072452009-06-05 15:38:42 +0800667static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200668vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
669 int target, int refclk, intel_clock_t *match_clock,
670 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700671{
672 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
673 u32 m, n, fastclk;
Paulo Zanonif3f08572013-08-12 14:56:53 -0300674 u32 updrate, minupdate, p;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300675 unsigned int bestppm = 1000000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700676 int dotclk, flag;
677
Alan Coxaf447bd2012-07-25 13:49:18 +0100678 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700679 dotclk = target * 1000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700680 fastclk = dotclk / (2*100);
681 updrate = 0;
682 minupdate = 19200;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700683 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
684 bestm1 = bestm2 = bestp1 = bestp2 = 0;
685
686 /* based on hardware requirement, prefer smaller n to precision */
687 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
688 updrate = refclk / n;
689 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
690 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
691 if (p2 > 10)
692 p2 = p2 - 1;
693 p = p1 * p2;
694 /* based on hardware requirement, prefer bigger m1,m2 values */
695 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300696 unsigned int ppm, diff;
697
Ville Syrjälä5de56df2013-09-24 21:26:19 +0300698 m2 = DIV_ROUND_CLOSEST(fastclk * p * n, refclk * m1);
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700699 m = m1 * m2;
700 vco = updrate * m;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300701
702 if (vco < limit->vco.min || vco >= limit->vco.max)
703 continue;
704
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300705 diff = abs(vco / p - fastclk);
706 ppm = div_u64(1000000ULL * diff, fastclk);
707 if (ppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300708 bestppm = 0;
709 flag = 1;
710 }
Ville Syrjäläc6861222013-09-24 21:26:21 +0300711 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300712 bestppm = ppm;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300713 flag = 1;
714 }
715 if (flag) {
716 bestn = n;
717 bestm1 = m1;
718 bestm2 = m2;
719 bestp1 = p1;
720 bestp2 = p2;
721 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700722 }
723 }
724 }
725 }
726 }
727 best_clock->n = bestn;
728 best_clock->m1 = bestm1;
729 best_clock->m2 = bestm2;
730 best_clock->p1 = bestp1;
731 best_clock->p2 = bestp2;
732
733 return true;
734}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300736bool intel_crtc_active(struct drm_crtc *crtc)
737{
738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
739
740 /* Be paranoid as we can arrive here with only partial
741 * state retrieved from the hardware during setup.
742 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100743 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300744 * as Haswell has gained clock readout/fastboot support.
745 *
746 * We can ditch the crtc->fb check as soon as we can
747 * properly reconstruct framebuffers.
748 */
749 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100750 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300751}
752
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200753enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
754 enum pipe pipe)
755{
756 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
758
Daniel Vetter3b117c82013-04-17 20:15:07 +0200759 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200760}
761
Paulo Zanonia928d532012-05-04 17:18:15 -0300762static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
763{
764 struct drm_i915_private *dev_priv = dev->dev_private;
765 u32 frame, frame_reg = PIPEFRAME(pipe);
766
767 frame = I915_READ(frame_reg);
768
769 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
770 DRM_DEBUG_KMS("vblank wait timed out\n");
771}
772
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700773/**
774 * intel_wait_for_vblank - wait for vblank on a given pipe
775 * @dev: drm device
776 * @pipe: pipe to wait for
777 *
778 * Wait for vblank to occur on a given pipe. Needed for various bits of
779 * mode setting code.
780 */
781void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800782{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800784 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700785
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 if (INTEL_INFO(dev)->gen >= 5) {
787 ironlake_wait_for_vblank(dev, pipe);
788 return;
789 }
790
Chris Wilson300387c2010-09-05 20:25:43 +0100791 /* Clear existing vblank status. Note this will clear any other
792 * sticky status fields as well.
793 *
794 * This races with i915_driver_irq_handler() with the result
795 * that either function could miss a vblank event. Here it is not
796 * fatal, as we will either wait upon the next vblank interrupt or
797 * timeout. Generally speaking intel_wait_for_vblank() is only
798 * called during modeset at which time the GPU should be idle and
799 * should *not* be performing page flips and thus not waiting on
800 * vblanks...
801 * Currently, the result of us stealing a vblank from the irq
802 * handler is that a single frame will be skipped during swapbuffers.
803 */
804 I915_WRITE(pipestat_reg,
805 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
806
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700807 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100808 if (wait_for(I915_READ(pipestat_reg) &
809 PIPE_VBLANK_INTERRUPT_STATUS,
810 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811 DRM_DEBUG_KMS("vblank wait timed out\n");
812}
813
Keith Packardab7ad7f2010-10-03 00:33:06 -0700814/*
815 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700816 * @dev: drm device
817 * @pipe: pipe to wait for
818 *
819 * After disabling a pipe, we can't wait for vblank in the usual way,
820 * spinning on the vblank interrupt status bit, since we won't actually
821 * see an interrupt when the pipe is disabled.
822 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 * On Gen4 and above:
824 * wait for the pipe register state bit to turn off
825 *
826 * Otherwise:
827 * wait for the display line value to settle (it usually
828 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100829 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100831void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700832{
833 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
835 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700836
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200838 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700839
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100841 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
842 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200843 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700844 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300845 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700847 unsigned long timeout = jiffies + msecs_to_jiffies(100);
848
Paulo Zanoni837ba002012-05-04 17:18:14 -0300849 if (IS_GEN2(dev))
850 line_mask = DSL_LINEMASK_GEN2;
851 else
852 line_mask = DSL_LINEMASK_GEN3;
853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 /* Wait for the display line to settle */
855 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300856 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300858 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 time_after(timeout, jiffies));
860 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200861 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800863}
864
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
Damien Lespiauc36346e2012-12-13 16:09:03 +0000877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800930
Jani Nikula23538ef2013-08-27 15:12:22 +0300931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
Daniel Vetter55607e82013-06-16 21:42:39 +0200949struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800951{
Daniel Vettere2b78262013-06-07 23:10:03 +0200952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
Daniel Vettera43f6e02013-06-07 23:10:32 +0200954 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 return NULL;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200958}
959
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800964{
Jesse Barnes040484a2011-01-03 12:14:26 -0800965 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200966 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800967
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
Chris Wilson92b27b02012-05-20 18:10:50 +0100973 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200974 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100976
Daniel Vetter53589012013-06-05 13:34:16 +0200977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100978 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800981}
Jesse Barnes040484a2011-01-03 12:14:26 -0800982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300995 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
1033 if (dev_priv->info->gen == 5)
1034 return;
1035
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001037 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001038 return;
1039
Jesse Barnes040484a2011-01-03 12:14:26 -08001040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
1048 int reg;
1049 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001050 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001058}
1059
Jesse Barnesea0760c2011-01-04 15:09:32 -08001060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001066 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001086 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001087}
1088
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111{
1112 int reg;
1113 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Daniel Vetter8e636782012-01-22 01:36:48 +01001118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
Paulo Zanonib97186f2013-05-03 12:15:36 -03001122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001133 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134}
1135
Chris Wilson931872f2012-01-16 23:01:13 +00001136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138{
1139 int reg;
1140 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001141 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
1150
Chris Wilson931872f2012-01-16 23:01:13 +00001151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001157 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
Ville Syrjälä653e1022013-06-04 13:49:05 +03001162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001169 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001170 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001171
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001173 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181 }
1182}
1183
Jesse Barnes19332d72013-03-28 09:55:38 -07001184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001188 int reg, i;
1189 u32 val;
1190
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 if (IS_VALLEYVIEW(dev)) {
1192 for (i = 0; i < dev_priv->num_plane; i++) {
1193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001201 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001202 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
1207 val = I915_READ(reg);
1208 WARN((val & DVS_ENABLE),
1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001211 }
1212}
1213
Jesse Barnes92f25842011-01-04 15:09:34 -08001214static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1215{
1216 u32 val;
1217 bool enabled;
1218
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001219 if (HAS_PCH_LPT(dev_priv->dev)) {
1220 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1221 return;
1222 }
1223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
1370 /*
1371 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1372 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1373 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1374 * b. The other bits such as sfr settings / modesel may all be set
1375 * to 0.
1376 *
1377 * This should only be done on init and resume from S3 with both
1378 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1379 */
1380 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1381}
1382
Daniel Vetter426115c2013-07-11 22:13:42 +02001383static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001384{
Daniel Vetter426115c2013-07-11 22:13:42 +02001385 struct drm_device *dev = crtc->base.dev;
1386 struct drm_i915_private *dev_priv = dev->dev_private;
1387 int reg = DPLL(crtc->pipe);
1388 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001389
Daniel Vetter426115c2013-07-11 22:13:42 +02001390 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001391
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001392 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001393 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1394
1395 /* PLL is protected by panel, make sure we can write it */
1396 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001397 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001398
Daniel Vetter426115c2013-07-11 22:13:42 +02001399 I915_WRITE(reg, dpll);
1400 POSTING_READ(reg);
1401 udelay(150);
1402
1403 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1404 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1405
1406 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1407 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001408
1409 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001410 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 POSTING_READ(reg);
1412 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001413 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001414 POSTING_READ(reg);
1415 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001416 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001417 POSTING_READ(reg);
1418 udelay(150); /* wait for warmup */
1419}
1420
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001421static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001422{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001423 struct drm_device *dev = crtc->base.dev;
1424 struct drm_i915_private *dev_priv = dev->dev_private;
1425 int reg = DPLL(crtc->pipe);
1426 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001427
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001428 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429
1430 /* No really, not for ILK+ */
1431 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001432
1433 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001434 if (IS_MOBILE(dev) && !IS_I830(dev))
1435 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001436
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001437 I915_WRITE(reg, dpll);
1438
1439 /* Wait for the clocks to stabilize. */
1440 POSTING_READ(reg);
1441 udelay(150);
1442
1443 if (INTEL_INFO(dev)->gen >= 4) {
1444 I915_WRITE(DPLL_MD(crtc->pipe),
1445 crtc->config.dpll_hw_state.dpll_md);
1446 } else {
1447 /* The pixel multiplier can only be updated once the
1448 * DPLL is enabled and the clocks are stable.
1449 *
1450 * So write it again.
1451 */
1452 I915_WRITE(reg, dpll);
1453 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
1455 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001456 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001457 POSTING_READ(reg);
1458 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001459 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001460 POSTING_READ(reg);
1461 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001462 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001463 POSTING_READ(reg);
1464 udelay(150); /* wait for warmup */
1465}
1466
1467/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001468 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469 * @dev_priv: i915 private structure
1470 * @pipe: pipe PLL to disable
1471 *
1472 * Disable the PLL for @pipe, making sure the pipe is off first.
1473 *
1474 * Note! This is for pre-ILK only.
1475 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001476static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001477{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 /* Don't disable pipe A or pipe A PLLs if needed */
1479 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1480 return;
1481
1482 /* Make sure the pipe isn't still relying on us */
1483 assert_pipe_disabled(dev_priv, pipe);
1484
Daniel Vetter50b44a42013-06-05 13:34:33 +02001485 I915_WRITE(DPLL(pipe), 0);
1486 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487}
1488
Jesse Barnesf6071162013-10-01 10:41:38 -07001489static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1490{
1491 u32 val = 0;
1492
1493 /* Make sure the pipe isn't still relying on us */
1494 assert_pipe_disabled(dev_priv, pipe);
1495
1496 /* Leave integrated clock source enabled */
1497 if (pipe == PIPE_B)
1498 val = DPLL_INTEGRATED_CRI_CLK_VLV;
1499 I915_WRITE(DPLL(pipe), val);
1500 POSTING_READ(DPLL(pipe));
1501}
1502
Jesse Barnes89b667f2013-04-18 14:51:36 -07001503void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1504{
1505 u32 port_mask;
1506
1507 if (!port)
1508 port_mask = DPLL_PORTB_READY_MASK;
1509 else
1510 port_mask = DPLL_PORTC_READY_MASK;
1511
1512 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1513 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1514 'B' + port, I915_READ(DPLL(0)));
1515}
1516
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001518 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001519 * @dev_priv: i915 private structure
1520 * @pipe: pipe PLL to enable
1521 *
1522 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1523 * drives the transcoder clock.
1524 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001525static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001526{
Daniel Vettere2b78262013-06-07 23:10:03 +02001527 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1528 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001529
Chris Wilson48da64a2012-05-13 20:16:12 +01001530 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001531 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001532 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001533 return;
1534
1535 if (WARN_ON(pll->refcount == 0))
1536 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001537
Daniel Vetter46edb022013-06-05 13:34:12 +02001538 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1539 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001540 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001541
Daniel Vettercdbd2312013-06-05 13:34:03 +02001542 if (pll->active++) {
1543 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001544 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 return;
1546 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001547 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001548
Daniel Vetter46edb022013-06-05 13:34:12 +02001549 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001550 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001551 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001552}
1553
Daniel Vettere2b78262013-06-07 23:10:03 +02001554static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001555{
Daniel Vettere2b78262013-06-07 23:10:03 +02001556 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001558
Jesse Barnes92f25842011-01-04 15:09:34 -08001559 /* PCH only available on ILK+ */
1560 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562 return;
1563
Chris Wilson48da64a2012-05-13 20:16:12 +01001564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001570
Chris Wilson48da64a2012-05-13 20:16:12 +01001571 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001572 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001573 return;
1574 }
1575
Daniel Vettere9d69442013-06-05 13:34:15 +02001576 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001577 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001578 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001579 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580
Daniel Vetter46edb022013-06-05 13:34:12 +02001581 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001582 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001583 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001584}
1585
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001586static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1587 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001588{
Daniel Vetter23670b322012-11-01 09:15:30 +01001589 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001590 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001592 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001593
1594 /* PCH only available on ILK+ */
1595 BUG_ON(dev_priv->info->gen < 5);
1596
1597 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001598 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001599 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001600
1601 /* FDI must be feeding us bits for PCH ports */
1602 assert_fdi_tx_enabled(dev_priv, pipe);
1603 assert_fdi_rx_enabled(dev_priv, pipe);
1604
Daniel Vetter23670b322012-11-01 09:15:30 +01001605 if (HAS_PCH_CPT(dev)) {
1606 /* Workaround: Set the timing override bit before enabling the
1607 * pch transcoder. */
1608 reg = TRANS_CHICKEN2(pipe);
1609 val = I915_READ(reg);
1610 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1611 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001612 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001613
Daniel Vetterab9412b2013-05-03 11:49:46 +02001614 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001615 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001616 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001617
1618 if (HAS_PCH_IBX(dev_priv->dev)) {
1619 /*
1620 * make the BPC in transcoder be consistent with
1621 * that in pipeconf reg.
1622 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001623 val &= ~PIPECONF_BPC_MASK;
1624 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001625 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001626
1627 val &= ~TRANS_INTERLACE_MASK;
1628 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001629 if (HAS_PCH_IBX(dev_priv->dev) &&
1630 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1631 val |= TRANS_LEGACY_INTERLACED_ILK;
1632 else
1633 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001634 else
1635 val |= TRANS_PROGRESSIVE;
1636
Jesse Barnes040484a2011-01-03 12:14:26 -08001637 I915_WRITE(reg, val | TRANS_ENABLE);
1638 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001639 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001640}
1641
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001642static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001643 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001644{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001645 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001646
1647 /* PCH only available on ILK+ */
1648 BUG_ON(dev_priv->info->gen < 5);
1649
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001650 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001651 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001652 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001653
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001654 /* Workaround: set timing override bit. */
1655 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001656 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001657 I915_WRITE(_TRANSA_CHICKEN2, val);
1658
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001659 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001660 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001661
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001662 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1663 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001664 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001665 else
1666 val |= TRANS_PROGRESSIVE;
1667
Daniel Vetterab9412b2013-05-03 11:49:46 +02001668 I915_WRITE(LPT_TRANSCONF, val);
1669 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001670 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001671}
1672
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001673static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1674 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001675{
Daniel Vetter23670b322012-11-01 09:15:30 +01001676 struct drm_device *dev = dev_priv->dev;
1677 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001678
1679 /* FDI relies on the transcoder */
1680 assert_fdi_tx_disabled(dev_priv, pipe);
1681 assert_fdi_rx_disabled(dev_priv, pipe);
1682
Jesse Barnes291906f2011-02-02 12:28:03 -08001683 /* Ports must be off as well */
1684 assert_pch_ports_disabled(dev_priv, pipe);
1685
Daniel Vetterab9412b2013-05-03 11:49:46 +02001686 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001687 val = I915_READ(reg);
1688 val &= ~TRANS_ENABLE;
1689 I915_WRITE(reg, val);
1690 /* wait for PCH transcoder off, transcoder state */
1691 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001692 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001693
1694 if (!HAS_PCH_IBX(dev)) {
1695 /* Workaround: Clear the timing override chicken bit again. */
1696 reg = TRANS_CHICKEN2(pipe);
1697 val = I915_READ(reg);
1698 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1699 I915_WRITE(reg, val);
1700 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001701}
1702
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001703static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001704{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001705 u32 val;
1706
Daniel Vetterab9412b2013-05-03 11:49:46 +02001707 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001708 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001709 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001710 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001711 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001712 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001713
1714 /* Workaround: clear timing override bit. */
1715 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001716 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001717 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001718}
1719
1720/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001721 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001722 * @dev_priv: i915 private structure
1723 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001724 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001725 *
1726 * Enable @pipe, making sure that various hardware specific requirements
1727 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1728 *
1729 * @pipe should be %PIPE_A or %PIPE_B.
1730 *
1731 * Will wait until the pipe is actually running (i.e. first vblank) before
1732 * returning.
1733 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001734static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001735 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001736{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001737 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1738 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001739 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001740 int reg;
1741 u32 val;
1742
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001743 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001744 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001745 assert_sprites_disabled(dev_priv, pipe);
1746
Paulo Zanoni681e5812012-12-06 11:12:38 -02001747 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001748 pch_transcoder = TRANSCODER_A;
1749 else
1750 pch_transcoder = pipe;
1751
Jesse Barnesb24e7172011-01-04 15:09:30 -08001752 /*
1753 * A pipe without a PLL won't actually be able to drive bits from
1754 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1755 * need the check.
1756 */
1757 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001758 if (dsi)
1759 assert_dsi_pll_enabled(dev_priv);
1760 else
1761 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001762 else {
1763 if (pch_port) {
1764 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001765 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001766 assert_fdi_tx_pll_enabled(dev_priv,
1767 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001768 }
1769 /* FIXME: assert CPU port conditions for SNB+ */
1770 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001771
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001772 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001773 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001774 if (val & PIPECONF_ENABLE)
1775 return;
1776
1777 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001778 intel_wait_for_vblank(dev_priv->dev, pipe);
1779}
1780
1781/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001782 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001783 * @dev_priv: i915 private structure
1784 * @pipe: pipe to disable
1785 *
1786 * Disable @pipe, making sure that various hardware specific requirements
1787 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1788 *
1789 * @pipe should be %PIPE_A or %PIPE_B.
1790 *
1791 * Will wait until the pipe has shut down before returning.
1792 */
1793static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1794 enum pipe pipe)
1795{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001796 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1797 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 int reg;
1799 u32 val;
1800
1801 /*
1802 * Make sure planes won't keep trying to pump pixels to us,
1803 * or we might hang the display.
1804 */
1805 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001806 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001807 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808
1809 /* Don't disable pipe A or pipe A PLLs if needed */
1810 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1811 return;
1812
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001813 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001814 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001815 if ((val & PIPECONF_ENABLE) == 0)
1816 return;
1817
1818 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001819 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1820}
1821
Keith Packardd74362c2011-07-28 14:47:14 -07001822/*
1823 * Plane regs are double buffered, going from enabled->disabled needs a
1824 * trigger in order to latch. The display address reg provides this.
1825 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001826void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001827 enum plane plane)
1828{
Damien Lespiau14f86142012-10-29 15:24:49 +00001829 if (dev_priv->info->gen >= 4)
1830 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1831 else
1832 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001833}
1834
Jesse Barnesb24e7172011-01-04 15:09:30 -08001835/**
1836 * intel_enable_plane - enable a display plane on a given pipe
1837 * @dev_priv: i915 private structure
1838 * @plane: plane to enable
1839 * @pipe: pipe being fed
1840 *
1841 * Enable @plane on @pipe, making sure that @pipe is running first.
1842 */
1843static void intel_enable_plane(struct drm_i915_private *dev_priv,
1844 enum plane plane, enum pipe pipe)
1845{
1846 int reg;
1847 u32 val;
1848
1849 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1850 assert_pipe_enabled(dev_priv, pipe);
1851
1852 reg = DSPCNTR(plane);
1853 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001854 if (val & DISPLAY_PLANE_ENABLE)
1855 return;
1856
1857 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001858 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001859 intel_wait_for_vblank(dev_priv->dev, pipe);
1860}
1861
Jesse Barnesb24e7172011-01-04 15:09:30 -08001862/**
1863 * intel_disable_plane - disable a display plane
1864 * @dev_priv: i915 private structure
1865 * @plane: plane to disable
1866 * @pipe: pipe consuming the data
1867 *
1868 * Disable @plane; should be an independent operation.
1869 */
1870static void intel_disable_plane(struct drm_i915_private *dev_priv,
1871 enum plane plane, enum pipe pipe)
1872{
1873 int reg;
1874 u32 val;
1875
1876 reg = DSPCNTR(plane);
1877 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001878 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1879 return;
1880
1881 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001882 intel_flush_display_plane(dev_priv, plane);
1883 intel_wait_for_vblank(dev_priv->dev, pipe);
1884}
1885
Chris Wilson693db182013-03-05 14:52:39 +00001886static bool need_vtd_wa(struct drm_device *dev)
1887{
1888#ifdef CONFIG_INTEL_IOMMU
1889 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1890 return true;
1891#endif
1892 return false;
1893}
1894
Chris Wilson127bd2a2010-07-23 23:32:05 +01001895int
Chris Wilson48b956c2010-09-14 12:50:34 +01001896intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001897 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001898 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001899{
Chris Wilsonce453d82011-02-21 14:43:56 +00001900 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001901 u32 alignment;
1902 int ret;
1903
Chris Wilson05394f32010-11-08 19:18:58 +00001904 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001905 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001906 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1907 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001908 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001909 alignment = 4 * 1024;
1910 else
1911 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001912 break;
1913 case I915_TILING_X:
1914 /* pin() will align the object as required by fence */
1915 alignment = 0;
1916 break;
1917 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001918 /* Despite that we check this in framebuffer_init userspace can
1919 * screw us over and change the tiling after the fact. Only
1920 * pinned buffers can't change their tiling. */
1921 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001922 return -EINVAL;
1923 default:
1924 BUG();
1925 }
1926
Chris Wilson693db182013-03-05 14:52:39 +00001927 /* Note that the w/a also requires 64 PTE of padding following the
1928 * bo. We currently fill all unused PTE with the shadow page and so
1929 * we should always have valid PTE following the scanout preventing
1930 * the VT-d warning.
1931 */
1932 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1933 alignment = 256 * 1024;
1934
Chris Wilsonce453d82011-02-21 14:43:56 +00001935 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001936 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001937 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001938 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001939
1940 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1941 * fence, whereas 965+ only requires a fence if using
1942 * framebuffer compression. For simplicity, we always install
1943 * a fence as the cost is not that onerous.
1944 */
Chris Wilson06d98132012-04-17 15:31:24 +01001945 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001946 if (ret)
1947 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001948
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001949 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950
Chris Wilsonce453d82011-02-21 14:43:56 +00001951 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001952 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001953
1954err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001955 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001956err_interruptible:
1957 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001958 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001959}
1960
Chris Wilson1690e1e2011-12-14 13:57:08 +01001961void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1962{
1963 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001964 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001965}
1966
Daniel Vetterc2c75132012-07-05 12:17:30 +02001967/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1968 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001969unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1970 unsigned int tiling_mode,
1971 unsigned int cpp,
1972 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001973{
Chris Wilsonbc752862013-02-21 20:04:31 +00001974 if (tiling_mode != I915_TILING_NONE) {
1975 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001976
Chris Wilsonbc752862013-02-21 20:04:31 +00001977 tile_rows = *y / 8;
1978 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001979
Chris Wilsonbc752862013-02-21 20:04:31 +00001980 tiles = *x / (512/cpp);
1981 *x %= 512/cpp;
1982
1983 return tile_rows * pitch * 8 + tiles * 4096;
1984 } else {
1985 unsigned int offset;
1986
1987 offset = *y * pitch + *x * cpp;
1988 *y = 0;
1989 *x = (offset & 4095) / cpp;
1990 return offset & -4096;
1991 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001992}
1993
Jesse Barnes17638cd2011-06-24 12:19:23 -07001994static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1995 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001996{
1997 struct drm_device *dev = crtc->dev;
1998 struct drm_i915_private *dev_priv = dev->dev_private;
1999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2000 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002001 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002002 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002003 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002004 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002005 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002006
2007 switch (plane) {
2008 case 0:
2009 case 1:
2010 break;
2011 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002012 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002013 return -EINVAL;
2014 }
2015
2016 intel_fb = to_intel_framebuffer(fb);
2017 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002018
Chris Wilson5eddb702010-09-11 13:48:45 +01002019 reg = DSPCNTR(plane);
2020 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002021 /* Mask out pixel format bits in case we change it */
2022 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002023 switch (fb->pixel_format) {
2024 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002025 dspcntr |= DISPPLANE_8BPP;
2026 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002027 case DRM_FORMAT_XRGB1555:
2028 case DRM_FORMAT_ARGB1555:
2029 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002030 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002031 case DRM_FORMAT_RGB565:
2032 dspcntr |= DISPPLANE_BGRX565;
2033 break;
2034 case DRM_FORMAT_XRGB8888:
2035 case DRM_FORMAT_ARGB8888:
2036 dspcntr |= DISPPLANE_BGRX888;
2037 break;
2038 case DRM_FORMAT_XBGR8888:
2039 case DRM_FORMAT_ABGR8888:
2040 dspcntr |= DISPPLANE_RGBX888;
2041 break;
2042 case DRM_FORMAT_XRGB2101010:
2043 case DRM_FORMAT_ARGB2101010:
2044 dspcntr |= DISPPLANE_BGRX101010;
2045 break;
2046 case DRM_FORMAT_XBGR2101010:
2047 case DRM_FORMAT_ABGR2101010:
2048 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002049 break;
2050 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002051 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002052 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002053
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002054 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002055 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002056 dspcntr |= DISPPLANE_TILED;
2057 else
2058 dspcntr &= ~DISPPLANE_TILED;
2059 }
2060
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002061 if (IS_G4X(dev))
2062 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2063
Chris Wilson5eddb702010-09-11 13:48:45 +01002064 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002065
Daniel Vettere506a0c2012-07-05 12:17:29 +02002066 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002067
Daniel Vetterc2c75132012-07-05 12:17:30 +02002068 if (INTEL_INFO(dev)->gen >= 4) {
2069 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002070 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2071 fb->bits_per_pixel / 8,
2072 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002073 linear_offset -= intel_crtc->dspaddr_offset;
2074 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002075 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002076 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002077
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002078 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2079 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2080 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002081 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002082 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002083 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002084 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002085 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002086 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002087 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002088 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002089 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002090
Jesse Barnes17638cd2011-06-24 12:19:23 -07002091 return 0;
2092}
2093
2094static int ironlake_update_plane(struct drm_crtc *crtc,
2095 struct drm_framebuffer *fb, int x, int y)
2096{
2097 struct drm_device *dev = crtc->dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2100 struct intel_framebuffer *intel_fb;
2101 struct drm_i915_gem_object *obj;
2102 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002103 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002104 u32 dspcntr;
2105 u32 reg;
2106
2107 switch (plane) {
2108 case 0:
2109 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002110 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002111 break;
2112 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002113 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002114 return -EINVAL;
2115 }
2116
2117 intel_fb = to_intel_framebuffer(fb);
2118 obj = intel_fb->obj;
2119
2120 reg = DSPCNTR(plane);
2121 dspcntr = I915_READ(reg);
2122 /* Mask out pixel format bits in case we change it */
2123 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002124 switch (fb->pixel_format) {
2125 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002126 dspcntr |= DISPPLANE_8BPP;
2127 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002128 case DRM_FORMAT_RGB565:
2129 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002130 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002131 case DRM_FORMAT_XRGB8888:
2132 case DRM_FORMAT_ARGB8888:
2133 dspcntr |= DISPPLANE_BGRX888;
2134 break;
2135 case DRM_FORMAT_XBGR8888:
2136 case DRM_FORMAT_ABGR8888:
2137 dspcntr |= DISPPLANE_RGBX888;
2138 break;
2139 case DRM_FORMAT_XRGB2101010:
2140 case DRM_FORMAT_ARGB2101010:
2141 dspcntr |= DISPPLANE_BGRX101010;
2142 break;
2143 case DRM_FORMAT_XBGR2101010:
2144 case DRM_FORMAT_ABGR2101010:
2145 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002146 break;
2147 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002148 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002149 }
2150
2151 if (obj->tiling_mode != I915_TILING_NONE)
2152 dspcntr |= DISPPLANE_TILED;
2153 else
2154 dspcntr &= ~DISPPLANE_TILED;
2155
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002156 if (IS_HASWELL(dev))
2157 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2158 else
2159 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002160
2161 I915_WRITE(reg, dspcntr);
2162
Daniel Vettere506a0c2012-07-05 12:17:29 +02002163 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002164 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002165 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2166 fb->bits_per_pixel / 8,
2167 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002168 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002169
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002170 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2171 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2172 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002173 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002174 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002175 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002176 if (IS_HASWELL(dev)) {
2177 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2178 } else {
2179 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2180 I915_WRITE(DSPLINOFF(plane), linear_offset);
2181 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002182 POSTING_READ(reg);
2183
2184 return 0;
2185}
2186
2187/* Assume fb object is pinned & idle & fenced and just update base pointers */
2188static int
2189intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2190 int x, int y, enum mode_set_atomic state)
2191{
2192 struct drm_device *dev = crtc->dev;
2193 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002194
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002195 if (dev_priv->display.disable_fbc)
2196 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002197 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002198
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002199 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002200}
2201
Ville Syrjälä96a02912013-02-18 19:08:49 +02002202void intel_display_handle_reset(struct drm_device *dev)
2203{
2204 struct drm_i915_private *dev_priv = dev->dev_private;
2205 struct drm_crtc *crtc;
2206
2207 /*
2208 * Flips in the rings have been nuked by the reset,
2209 * so complete all pending flips so that user space
2210 * will get its events and not get stuck.
2211 *
2212 * Also update the base address of all primary
2213 * planes to the the last fb to make sure we're
2214 * showing the correct fb after a reset.
2215 *
2216 * Need to make two loops over the crtcs so that we
2217 * don't try to grab a crtc mutex before the
2218 * pending_flip_queue really got woken up.
2219 */
2220
2221 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2223 enum plane plane = intel_crtc->plane;
2224
2225 intel_prepare_page_flip(dev, plane);
2226 intel_finish_page_flip_plane(dev, plane);
2227 }
2228
2229 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2231
2232 mutex_lock(&crtc->mutex);
2233 if (intel_crtc->active)
2234 dev_priv->display.update_plane(crtc, crtc->fb,
2235 crtc->x, crtc->y);
2236 mutex_unlock(&crtc->mutex);
2237 }
2238}
2239
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002240static int
Chris Wilson14667a42012-04-03 17:58:35 +01002241intel_finish_fb(struct drm_framebuffer *old_fb)
2242{
2243 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2244 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2245 bool was_interruptible = dev_priv->mm.interruptible;
2246 int ret;
2247
Chris Wilson14667a42012-04-03 17:58:35 +01002248 /* Big Hammer, we also need to ensure that any pending
2249 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2250 * current scanout is retired before unpinning the old
2251 * framebuffer.
2252 *
2253 * This should only fail upon a hung GPU, in which case we
2254 * can safely continue.
2255 */
2256 dev_priv->mm.interruptible = false;
2257 ret = i915_gem_object_finish_gpu(obj);
2258 dev_priv->mm.interruptible = was_interruptible;
2259
2260 return ret;
2261}
2262
Ville Syrjälä198598d2012-10-31 17:50:24 +02002263static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2264{
2265 struct drm_device *dev = crtc->dev;
2266 struct drm_i915_master_private *master_priv;
2267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2268
2269 if (!dev->primary->master)
2270 return;
2271
2272 master_priv = dev->primary->master->driver_priv;
2273 if (!master_priv->sarea_priv)
2274 return;
2275
2276 switch (intel_crtc->pipe) {
2277 case 0:
2278 master_priv->sarea_priv->pipeA_x = x;
2279 master_priv->sarea_priv->pipeA_y = y;
2280 break;
2281 case 1:
2282 master_priv->sarea_priv->pipeB_x = x;
2283 master_priv->sarea_priv->pipeB_y = y;
2284 break;
2285 default:
2286 break;
2287 }
2288}
2289
Chris Wilson14667a42012-04-03 17:58:35 +01002290static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002291intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002292 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002293{
2294 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002295 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002297 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002298 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002299
2300 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002301 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002302 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002303 return 0;
2304 }
2305
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002306 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002307 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2308 plane_name(intel_crtc->plane),
2309 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002310 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002311 }
2312
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002313 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002314 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002315 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002316 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002317 if (ret != 0) {
2318 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002319 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002320 return ret;
2321 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002322
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002323 /*
2324 * Update pipe size and adjust fitter if needed: the reason for this is
2325 * that in compute_mode_changes we check the native mode (not the pfit
2326 * mode) to see if we can flip rather than do a full mode set. In the
2327 * fastboot case, we'll flip, but if we don't update the pipesrc and
2328 * pfit state, we'll end up with a big fb scanned out into the wrong
2329 * sized surface.
2330 *
2331 * To fix this properly, we need to hoist the checks up into
2332 * compute_mode_changes (or above), check the actual pfit state and
2333 * whether the platform allows pfit disable with pipe active, and only
2334 * then update the pipesrc and pfit state, even on the flip path.
2335 */
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002336 if (i915_fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002337 const struct drm_display_mode *adjusted_mode =
2338 &intel_crtc->config.adjusted_mode;
2339
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002340 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002341 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2342 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002343 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002344 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2345 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2346 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2347 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2348 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2349 }
2350 }
2351
Daniel Vetter94352cf2012-07-05 22:51:56 +02002352 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002353 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002354 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002355 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002356 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002357 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002358 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002359
Daniel Vetter94352cf2012-07-05 22:51:56 +02002360 old_fb = crtc->fb;
2361 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002362 crtc->x = x;
2363 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002364
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002365 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002366 if (intel_crtc->active && old_fb != fb)
2367 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002368 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002369 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002370
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002371 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002372 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002373 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002374
Ville Syrjälä198598d2012-10-31 17:50:24 +02002375 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002376
2377 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002378}
2379
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002380static void intel_fdi_normal_train(struct drm_crtc *crtc)
2381{
2382 struct drm_device *dev = crtc->dev;
2383 struct drm_i915_private *dev_priv = dev->dev_private;
2384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2385 int pipe = intel_crtc->pipe;
2386 u32 reg, temp;
2387
2388 /* enable normal train */
2389 reg = FDI_TX_CTL(pipe);
2390 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002391 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002392 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2393 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002394 } else {
2395 temp &= ~FDI_LINK_TRAIN_NONE;
2396 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002397 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002398 I915_WRITE(reg, temp);
2399
2400 reg = FDI_RX_CTL(pipe);
2401 temp = I915_READ(reg);
2402 if (HAS_PCH_CPT(dev)) {
2403 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2404 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2405 } else {
2406 temp &= ~FDI_LINK_TRAIN_NONE;
2407 temp |= FDI_LINK_TRAIN_NONE;
2408 }
2409 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2410
2411 /* wait one idle pattern time */
2412 POSTING_READ(reg);
2413 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002414
2415 /* IVB wants error correction enabled */
2416 if (IS_IVYBRIDGE(dev))
2417 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2418 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002419}
2420
Daniel Vetter1e833f42013-02-19 22:31:57 +01002421static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2422{
2423 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2424}
2425
Daniel Vetter01a415f2012-10-27 15:58:40 +02002426static void ivb_modeset_global_resources(struct drm_device *dev)
2427{
2428 struct drm_i915_private *dev_priv = dev->dev_private;
2429 struct intel_crtc *pipe_B_crtc =
2430 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2431 struct intel_crtc *pipe_C_crtc =
2432 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2433 uint32_t temp;
2434
Daniel Vetter1e833f42013-02-19 22:31:57 +01002435 /*
2436 * When everything is off disable fdi C so that we could enable fdi B
2437 * with all lanes. Note that we don't care about enabled pipes without
2438 * an enabled pch encoder.
2439 */
2440 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2441 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002442 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2443 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2444
2445 temp = I915_READ(SOUTH_CHICKEN1);
2446 temp &= ~FDI_BC_BIFURCATION_SELECT;
2447 DRM_DEBUG_KMS("disabling fdi C rx\n");
2448 I915_WRITE(SOUTH_CHICKEN1, temp);
2449 }
2450}
2451
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452/* The FDI link training functions for ILK/Ibexpeak. */
2453static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2454{
2455 struct drm_device *dev = crtc->dev;
2456 struct drm_i915_private *dev_priv = dev->dev_private;
2457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2458 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002459 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002460 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002461
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002462 /* FDI needs bits from pipe & plane first */
2463 assert_pipe_enabled(dev_priv, pipe);
2464 assert_plane_enabled(dev_priv, plane);
2465
Adam Jacksone1a44742010-06-25 15:32:14 -04002466 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2467 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002468 reg = FDI_RX_IMR(pipe);
2469 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002470 temp &= ~FDI_RX_SYMBOL_LOCK;
2471 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002472 I915_WRITE(reg, temp);
2473 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002474 udelay(150);
2475
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002476 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002477 reg = FDI_TX_CTL(pipe);
2478 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002479 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2480 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002481 temp &= ~FDI_LINK_TRAIN_NONE;
2482 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002484
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 reg = FDI_RX_CTL(pipe);
2486 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 temp &= ~FDI_LINK_TRAIN_NONE;
2488 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002489 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2490
2491 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002492 udelay(150);
2493
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002494 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002495 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2496 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2497 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002498
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002500 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002501 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002502 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2503
2504 if ((temp & FDI_RX_BIT_LOCK)) {
2505 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002506 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002507 break;
2508 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002509 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002510 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512
2513 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 reg = FDI_TX_CTL(pipe);
2515 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002516 temp &= ~FDI_LINK_TRAIN_NONE;
2517 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 reg = FDI_RX_CTL(pipe);
2521 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522 temp &= ~FDI_LINK_TRAIN_NONE;
2523 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 I915_WRITE(reg, temp);
2525
2526 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527 udelay(150);
2528
Chris Wilson5eddb702010-09-11 13:48:45 +01002529 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002530 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002531 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2533
2534 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536 DRM_DEBUG_KMS("FDI train 2 done.\n");
2537 break;
2538 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002539 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002540 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542
2543 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002544
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545}
2546
Akshay Joshi0206e352011-08-16 15:34:10 -04002547static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2549 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2550 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2551 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2552};
2553
2554/* The FDI link training functions for SNB/Cougarpoint. */
2555static void gen6_fdi_link_train(struct drm_crtc *crtc)
2556{
2557 struct drm_device *dev = crtc->dev;
2558 struct drm_i915_private *dev_priv = dev->dev_private;
2559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2560 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002561 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562
Adam Jacksone1a44742010-06-25 15:32:14 -04002563 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2564 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 reg = FDI_RX_IMR(pipe);
2566 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002567 temp &= ~FDI_RX_SYMBOL_LOCK;
2568 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 I915_WRITE(reg, temp);
2570
2571 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002572 udelay(150);
2573
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002575 reg = FDI_TX_CTL(pipe);
2576 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002577 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2578 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002579 temp &= ~FDI_LINK_TRAIN_NONE;
2580 temp |= FDI_LINK_TRAIN_PATTERN_1;
2581 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2582 /* SNB-B */
2583 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002584 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002585
Daniel Vetterd74cf322012-10-26 10:58:13 +02002586 I915_WRITE(FDI_RX_MISC(pipe),
2587 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2588
Chris Wilson5eddb702010-09-11 13:48:45 +01002589 reg = FDI_RX_CTL(pipe);
2590 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002591 if (HAS_PCH_CPT(dev)) {
2592 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2593 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2594 } else {
2595 temp &= ~FDI_LINK_TRAIN_NONE;
2596 temp |= FDI_LINK_TRAIN_PATTERN_1;
2597 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002598 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2599
2600 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002601 udelay(150);
2602
Akshay Joshi0206e352011-08-16 15:34:10 -04002603 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002604 reg = FDI_TX_CTL(pipe);
2605 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002606 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2607 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 I915_WRITE(reg, temp);
2609
2610 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002611 udelay(500);
2612
Sean Paulfa37d392012-03-02 12:53:39 -05002613 for (retry = 0; retry < 5; retry++) {
2614 reg = FDI_RX_IIR(pipe);
2615 temp = I915_READ(reg);
2616 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2617 if (temp & FDI_RX_BIT_LOCK) {
2618 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2619 DRM_DEBUG_KMS("FDI train 1 done.\n");
2620 break;
2621 }
2622 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002623 }
Sean Paulfa37d392012-03-02 12:53:39 -05002624 if (retry < 5)
2625 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002626 }
2627 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002628 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002629
2630 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002631 reg = FDI_TX_CTL(pipe);
2632 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633 temp &= ~FDI_LINK_TRAIN_NONE;
2634 temp |= FDI_LINK_TRAIN_PATTERN_2;
2635 if (IS_GEN6(dev)) {
2636 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2637 /* SNB-B */
2638 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2639 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002640 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002641
Chris Wilson5eddb702010-09-11 13:48:45 +01002642 reg = FDI_RX_CTL(pipe);
2643 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002644 if (HAS_PCH_CPT(dev)) {
2645 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2646 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2647 } else {
2648 temp &= ~FDI_LINK_TRAIN_NONE;
2649 temp |= FDI_LINK_TRAIN_PATTERN_2;
2650 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002651 I915_WRITE(reg, temp);
2652
2653 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002654 udelay(150);
2655
Akshay Joshi0206e352011-08-16 15:34:10 -04002656 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002657 reg = FDI_TX_CTL(pipe);
2658 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002659 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2660 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002661 I915_WRITE(reg, temp);
2662
2663 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002664 udelay(500);
2665
Sean Paulfa37d392012-03-02 12:53:39 -05002666 for (retry = 0; retry < 5; retry++) {
2667 reg = FDI_RX_IIR(pipe);
2668 temp = I915_READ(reg);
2669 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2670 if (temp & FDI_RX_SYMBOL_LOCK) {
2671 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2672 DRM_DEBUG_KMS("FDI train 2 done.\n");
2673 break;
2674 }
2675 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002676 }
Sean Paulfa37d392012-03-02 12:53:39 -05002677 if (retry < 5)
2678 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002679 }
2680 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002681 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002682
2683 DRM_DEBUG_KMS("FDI train done.\n");
2684}
2685
Jesse Barnes357555c2011-04-28 15:09:55 -07002686/* Manual link training for Ivy Bridge A0 parts */
2687static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2688{
2689 struct drm_device *dev = crtc->dev;
2690 struct drm_i915_private *dev_priv = dev->dev_private;
2691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2692 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002693 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002694
2695 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2696 for train result */
2697 reg = FDI_RX_IMR(pipe);
2698 temp = I915_READ(reg);
2699 temp &= ~FDI_RX_SYMBOL_LOCK;
2700 temp &= ~FDI_RX_BIT_LOCK;
2701 I915_WRITE(reg, temp);
2702
2703 POSTING_READ(reg);
2704 udelay(150);
2705
Daniel Vetter01a415f2012-10-27 15:58:40 +02002706 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2707 I915_READ(FDI_RX_IIR(pipe)));
2708
Jesse Barnes139ccd32013-08-19 11:04:55 -07002709 /* Try each vswing and preemphasis setting twice before moving on */
2710 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2711 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002712 reg = FDI_TX_CTL(pipe);
2713 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002714 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2715 temp &= ~FDI_TX_ENABLE;
2716 I915_WRITE(reg, temp);
2717
2718 reg = FDI_RX_CTL(pipe);
2719 temp = I915_READ(reg);
2720 temp &= ~FDI_LINK_TRAIN_AUTO;
2721 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2722 temp &= ~FDI_RX_ENABLE;
2723 I915_WRITE(reg, temp);
2724
2725 /* enable CPU FDI TX and PCH FDI RX */
2726 reg = FDI_TX_CTL(pipe);
2727 temp = I915_READ(reg);
2728 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2729 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2730 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002731 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002732 temp |= snb_b_fdi_train_param[j/2];
2733 temp |= FDI_COMPOSITE_SYNC;
2734 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2735
2736 I915_WRITE(FDI_RX_MISC(pipe),
2737 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2738
2739 reg = FDI_RX_CTL(pipe);
2740 temp = I915_READ(reg);
2741 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2742 temp |= FDI_COMPOSITE_SYNC;
2743 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2744
2745 POSTING_READ(reg);
2746 udelay(1); /* should be 0.5us */
2747
2748 for (i = 0; i < 4; i++) {
2749 reg = FDI_RX_IIR(pipe);
2750 temp = I915_READ(reg);
2751 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2752
2753 if (temp & FDI_RX_BIT_LOCK ||
2754 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2755 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2756 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2757 i);
2758 break;
2759 }
2760 udelay(1); /* should be 0.5us */
2761 }
2762 if (i == 4) {
2763 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2764 continue;
2765 }
2766
2767 /* Train 2 */
2768 reg = FDI_TX_CTL(pipe);
2769 temp = I915_READ(reg);
2770 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2771 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2772 I915_WRITE(reg, temp);
2773
2774 reg = FDI_RX_CTL(pipe);
2775 temp = I915_READ(reg);
2776 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2777 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002778 I915_WRITE(reg, temp);
2779
2780 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002781 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002782
Jesse Barnes139ccd32013-08-19 11:04:55 -07002783 for (i = 0; i < 4; i++) {
2784 reg = FDI_RX_IIR(pipe);
2785 temp = I915_READ(reg);
2786 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002787
Jesse Barnes139ccd32013-08-19 11:04:55 -07002788 if (temp & FDI_RX_SYMBOL_LOCK ||
2789 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2790 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2791 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2792 i);
2793 goto train_done;
2794 }
2795 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002796 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002797 if (i == 4)
2798 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002799 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002800
Jesse Barnes139ccd32013-08-19 11:04:55 -07002801train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002802 DRM_DEBUG_KMS("FDI train done.\n");
2803}
2804
Daniel Vetter88cefb62012-08-12 19:27:14 +02002805static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002806{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002807 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002808 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002809 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002810 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002811
Jesse Barnesc64e3112010-09-10 11:27:03 -07002812
Jesse Barnes0e23b992010-09-10 11:10:00 -07002813 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 reg = FDI_RX_CTL(pipe);
2815 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002816 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2817 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002818 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002819 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2820
2821 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002822 udelay(200);
2823
2824 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002825 temp = I915_READ(reg);
2826 I915_WRITE(reg, temp | FDI_PCDCLK);
2827
2828 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002829 udelay(200);
2830
Paulo Zanoni20749732012-11-23 15:30:38 -02002831 /* Enable CPU FDI TX PLL, always on for Ironlake */
2832 reg = FDI_TX_CTL(pipe);
2833 temp = I915_READ(reg);
2834 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2835 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002836
Paulo Zanoni20749732012-11-23 15:30:38 -02002837 POSTING_READ(reg);
2838 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002839 }
2840}
2841
Daniel Vetter88cefb62012-08-12 19:27:14 +02002842static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2843{
2844 struct drm_device *dev = intel_crtc->base.dev;
2845 struct drm_i915_private *dev_priv = dev->dev_private;
2846 int pipe = intel_crtc->pipe;
2847 u32 reg, temp;
2848
2849 /* Switch from PCDclk to Rawclk */
2850 reg = FDI_RX_CTL(pipe);
2851 temp = I915_READ(reg);
2852 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2853
2854 /* Disable CPU FDI TX PLL */
2855 reg = FDI_TX_CTL(pipe);
2856 temp = I915_READ(reg);
2857 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2858
2859 POSTING_READ(reg);
2860 udelay(100);
2861
2862 reg = FDI_RX_CTL(pipe);
2863 temp = I915_READ(reg);
2864 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2865
2866 /* Wait for the clocks to turn off. */
2867 POSTING_READ(reg);
2868 udelay(100);
2869}
2870
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002871static void ironlake_fdi_disable(struct drm_crtc *crtc)
2872{
2873 struct drm_device *dev = crtc->dev;
2874 struct drm_i915_private *dev_priv = dev->dev_private;
2875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2876 int pipe = intel_crtc->pipe;
2877 u32 reg, temp;
2878
2879 /* disable CPU FDI tx and PCH FDI rx */
2880 reg = FDI_TX_CTL(pipe);
2881 temp = I915_READ(reg);
2882 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2883 POSTING_READ(reg);
2884
2885 reg = FDI_RX_CTL(pipe);
2886 temp = I915_READ(reg);
2887 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002888 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002889 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2890
2891 POSTING_READ(reg);
2892 udelay(100);
2893
2894 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002895 if (HAS_PCH_IBX(dev)) {
2896 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002897 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002898
2899 /* still set train pattern 1 */
2900 reg = FDI_TX_CTL(pipe);
2901 temp = I915_READ(reg);
2902 temp &= ~FDI_LINK_TRAIN_NONE;
2903 temp |= FDI_LINK_TRAIN_PATTERN_1;
2904 I915_WRITE(reg, temp);
2905
2906 reg = FDI_RX_CTL(pipe);
2907 temp = I915_READ(reg);
2908 if (HAS_PCH_CPT(dev)) {
2909 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2910 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2911 } else {
2912 temp &= ~FDI_LINK_TRAIN_NONE;
2913 temp |= FDI_LINK_TRAIN_PATTERN_1;
2914 }
2915 /* BPC in FDI rx is consistent with that in PIPECONF */
2916 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002917 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002918 I915_WRITE(reg, temp);
2919
2920 POSTING_READ(reg);
2921 udelay(100);
2922}
2923
Chris Wilson5bb61642012-09-27 21:25:58 +01002924static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2925{
2926 struct drm_device *dev = crtc->dev;
2927 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002928 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002929 unsigned long flags;
2930 bool pending;
2931
Ville Syrjälä10d83732013-01-29 18:13:34 +02002932 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2933 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002934 return false;
2935
2936 spin_lock_irqsave(&dev->event_lock, flags);
2937 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2938 spin_unlock_irqrestore(&dev->event_lock, flags);
2939
2940 return pending;
2941}
2942
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002943static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2944{
Chris Wilson0f911282012-04-17 10:05:38 +01002945 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002946 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002947
2948 if (crtc->fb == NULL)
2949 return;
2950
Daniel Vetter2c10d572012-12-20 21:24:07 +01002951 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2952
Chris Wilson5bb61642012-09-27 21:25:58 +01002953 wait_event(dev_priv->pending_flip_queue,
2954 !intel_crtc_has_pending_flip(crtc));
2955
Chris Wilson0f911282012-04-17 10:05:38 +01002956 mutex_lock(&dev->struct_mutex);
2957 intel_finish_fb(crtc->fb);
2958 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002959}
2960
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002961/* Program iCLKIP clock to the desired frequency */
2962static void lpt_program_iclkip(struct drm_crtc *crtc)
2963{
2964 struct drm_device *dev = crtc->dev;
2965 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002966 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002967 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2968 u32 temp;
2969
Daniel Vetter09153002012-12-12 14:06:44 +01002970 mutex_lock(&dev_priv->dpio_lock);
2971
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002972 /* It is necessary to ungate the pixclk gate prior to programming
2973 * the divisors, and gate it back when it is done.
2974 */
2975 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2976
2977 /* Disable SSCCTL */
2978 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002979 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2980 SBI_SSCCTL_DISABLE,
2981 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002982
2983 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002984 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002985 auxdiv = 1;
2986 divsel = 0x41;
2987 phaseinc = 0x20;
2988 } else {
2989 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01002990 * but the adjusted_mode->crtc_clock in in KHz. To get the
2991 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002992 * convert the virtual clock precision to KHz here for higher
2993 * precision.
2994 */
2995 u32 iclk_virtual_root_freq = 172800 * 1000;
2996 u32 iclk_pi_range = 64;
2997 u32 desired_divisor, msb_divisor_value, pi_value;
2998
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002999 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003000 msb_divisor_value = desired_divisor / iclk_pi_range;
3001 pi_value = desired_divisor % iclk_pi_range;
3002
3003 auxdiv = 0;
3004 divsel = msb_divisor_value - 2;
3005 phaseinc = pi_value;
3006 }
3007
3008 /* This should not happen with any sane values */
3009 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3010 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3011 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3012 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3013
3014 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003015 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003016 auxdiv,
3017 divsel,
3018 phasedir,
3019 phaseinc);
3020
3021 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003022 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003023 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3024 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3025 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3026 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3027 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3028 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003029 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003030
3031 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003032 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003033 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3034 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003035 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003036
3037 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003038 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003039 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003040 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003041
3042 /* Wait for initialization time */
3043 udelay(24);
3044
3045 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003046
3047 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003048}
3049
Daniel Vetter275f01b22013-05-03 11:49:47 +02003050static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3051 enum pipe pch_transcoder)
3052{
3053 struct drm_device *dev = crtc->base.dev;
3054 struct drm_i915_private *dev_priv = dev->dev_private;
3055 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3056
3057 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3058 I915_READ(HTOTAL(cpu_transcoder)));
3059 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3060 I915_READ(HBLANK(cpu_transcoder)));
3061 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3062 I915_READ(HSYNC(cpu_transcoder)));
3063
3064 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3065 I915_READ(VTOTAL(cpu_transcoder)));
3066 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3067 I915_READ(VBLANK(cpu_transcoder)));
3068 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3069 I915_READ(VSYNC(cpu_transcoder)));
3070 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3071 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3072}
3073
Jesse Barnesf67a5592011-01-05 10:31:48 -08003074/*
3075 * Enable PCH resources required for PCH ports:
3076 * - PCH PLLs
3077 * - FDI training & RX/TX
3078 * - update transcoder timings
3079 * - DP transcoding bits
3080 * - transcoder
3081 */
3082static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003083{
3084 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003085 struct drm_i915_private *dev_priv = dev->dev_private;
3086 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3087 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003088 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003089
Daniel Vetterab9412b2013-05-03 11:49:46 +02003090 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003091
Daniel Vettercd986ab2012-10-26 10:58:12 +02003092 /* Write the TU size bits before fdi link training, so that error
3093 * detection works. */
3094 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3095 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3096
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003097 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003098 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003099
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003100 /* We need to program the right clock selection before writing the pixel
3101 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003102 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003103 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003104
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003105 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003106 temp |= TRANS_DPLL_ENABLE(pipe);
3107 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003108 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003109 temp |= sel;
3110 else
3111 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003112 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003113 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003114
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003115 /* XXX: pch pll's can be enabled any time before we enable the PCH
3116 * transcoder, and we actually should do this to not upset any PCH
3117 * transcoder that already use the clock when we share it.
3118 *
3119 * Note that enable_shared_dpll tries to do the right thing, but
3120 * get_shared_dpll unconditionally resets the pll - we need that to have
3121 * the right LVDS enable sequence. */
3122 ironlake_enable_shared_dpll(intel_crtc);
3123
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003124 /* set transcoder timing, panel must allow it */
3125 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003126 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003127
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003128 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003129
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003130 /* For PCH DP, enable TRANS_DP_CTL */
3131 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003132 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3133 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003134 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003135 reg = TRANS_DP_CTL(pipe);
3136 temp = I915_READ(reg);
3137 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003138 TRANS_DP_SYNC_MASK |
3139 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003140 temp |= (TRANS_DP_OUTPUT_ENABLE |
3141 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003142 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003143
3144 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003145 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003146 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003147 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003148
3149 switch (intel_trans_dp_port_sel(crtc)) {
3150 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003151 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003152 break;
3153 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003155 break;
3156 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003157 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003158 break;
3159 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003160 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003161 }
3162
Chris Wilson5eddb702010-09-11 13:48:45 +01003163 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003164 }
3165
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003166 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003167}
3168
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003169static void lpt_pch_enable(struct drm_crtc *crtc)
3170{
3171 struct drm_device *dev = crtc->dev;
3172 struct drm_i915_private *dev_priv = dev->dev_private;
3173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003174 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003175
Daniel Vetterab9412b2013-05-03 11:49:46 +02003176 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003177
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003178 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003179
Paulo Zanoni0540e482012-10-31 18:12:40 -02003180 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003181 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003182
Paulo Zanoni937bb612012-10-31 18:12:47 -02003183 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003184}
3185
Daniel Vettere2b78262013-06-07 23:10:03 +02003186static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003187{
Daniel Vettere2b78262013-06-07 23:10:03 +02003188 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003189
3190 if (pll == NULL)
3191 return;
3192
3193 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003194 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003195 return;
3196 }
3197
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003198 if (--pll->refcount == 0) {
3199 WARN_ON(pll->on);
3200 WARN_ON(pll->active);
3201 }
3202
Daniel Vettera43f6e02013-06-07 23:10:32 +02003203 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003204}
3205
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003206static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003207{
Daniel Vettere2b78262013-06-07 23:10:03 +02003208 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3209 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3210 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003211
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003212 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003213 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3214 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003215 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003216 }
3217
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003218 if (HAS_PCH_IBX(dev_priv->dev)) {
3219 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003220 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003221 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003222
Daniel Vetter46edb022013-06-05 13:34:12 +02003223 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3224 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003225
3226 goto found;
3227 }
3228
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003229 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3230 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003231
3232 /* Only want to check enabled timings first */
3233 if (pll->refcount == 0)
3234 continue;
3235
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003236 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3237 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003238 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003239 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003240 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003241
3242 goto found;
3243 }
3244 }
3245
3246 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003247 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3248 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003249 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003250 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3251 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003252 goto found;
3253 }
3254 }
3255
3256 return NULL;
3257
3258found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003259 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003260 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3261 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003262
Daniel Vettercdbd2312013-06-05 13:34:03 +02003263 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003264 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3265 sizeof(pll->hw_state));
3266
Daniel Vetter46edb022013-06-05 13:34:12 +02003267 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003268 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003269 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003270
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003271 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003272 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003273 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003274
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003275 return pll;
3276}
3277
Daniel Vettera1520312013-05-03 11:49:50 +02003278static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003279{
3280 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003281 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003282 u32 temp;
3283
3284 temp = I915_READ(dslreg);
3285 udelay(500);
3286 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003287 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003288 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003289 }
3290}
3291
Jesse Barnesb074cec2013-04-25 12:55:02 -07003292static void ironlake_pfit_enable(struct intel_crtc *crtc)
3293{
3294 struct drm_device *dev = crtc->base.dev;
3295 struct drm_i915_private *dev_priv = dev->dev_private;
3296 int pipe = crtc->pipe;
3297
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003298 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003299 /* Force use of hard-coded filter coefficients
3300 * as some pre-programmed values are broken,
3301 * e.g. x201.
3302 */
3303 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3304 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3305 PF_PIPE_SEL_IVB(pipe));
3306 else
3307 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3308 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3309 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003310 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003311}
3312
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003313static void intel_enable_planes(struct drm_crtc *crtc)
3314{
3315 struct drm_device *dev = crtc->dev;
3316 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3317 struct intel_plane *intel_plane;
3318
3319 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3320 if (intel_plane->pipe == pipe)
3321 intel_plane_restore(&intel_plane->base);
3322}
3323
3324static void intel_disable_planes(struct drm_crtc *crtc)
3325{
3326 struct drm_device *dev = crtc->dev;
3327 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3328 struct intel_plane *intel_plane;
3329
3330 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3331 if (intel_plane->pipe == pipe)
3332 intel_plane_disable(&intel_plane->base);
3333}
3334
Paulo Zanonid77e4532013-09-24 13:52:55 -03003335static void hsw_enable_ips(struct intel_crtc *crtc)
3336{
3337 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3338
3339 if (!crtc->config.ips_enabled)
3340 return;
3341
3342 /* We can only enable IPS after we enable a plane and wait for a vblank.
3343 * We guarantee that the plane is enabled by calling intel_enable_ips
3344 * only after intel_enable_plane. And intel_enable_plane already waits
3345 * for a vblank, so all we need to do here is to enable the IPS bit. */
3346 assert_plane_enabled(dev_priv, crtc->plane);
3347 I915_WRITE(IPS_CTL, IPS_ENABLE);
3348}
3349
3350static void hsw_disable_ips(struct intel_crtc *crtc)
3351{
3352 struct drm_device *dev = crtc->base.dev;
3353 struct drm_i915_private *dev_priv = dev->dev_private;
3354
3355 if (!crtc->config.ips_enabled)
3356 return;
3357
3358 assert_plane_enabled(dev_priv, crtc->plane);
3359 I915_WRITE(IPS_CTL, 0);
3360 POSTING_READ(IPS_CTL);
3361
3362 /* We need to wait for a vblank before we can disable the plane. */
3363 intel_wait_for_vblank(dev, crtc->pipe);
3364}
3365
3366/** Loads the palette/gamma unit for the CRTC with the prepared values */
3367static void intel_crtc_load_lut(struct drm_crtc *crtc)
3368{
3369 struct drm_device *dev = crtc->dev;
3370 struct drm_i915_private *dev_priv = dev->dev_private;
3371 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3372 enum pipe pipe = intel_crtc->pipe;
3373 int palreg = PALETTE(pipe);
3374 int i;
3375 bool reenable_ips = false;
3376
3377 /* The clocks have to be on to load the palette. */
3378 if (!crtc->enabled || !intel_crtc->active)
3379 return;
3380
3381 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3383 assert_dsi_pll_enabled(dev_priv);
3384 else
3385 assert_pll_enabled(dev_priv, pipe);
3386 }
3387
3388 /* use legacy palette for Ironlake */
3389 if (HAS_PCH_SPLIT(dev))
3390 palreg = LGC_PALETTE(pipe);
3391
3392 /* Workaround : Do not read or write the pipe palette/gamma data while
3393 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3394 */
3395 if (intel_crtc->config.ips_enabled &&
3396 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3397 GAMMA_MODE_MODE_SPLIT)) {
3398 hsw_disable_ips(intel_crtc);
3399 reenable_ips = true;
3400 }
3401
3402 for (i = 0; i < 256; i++) {
3403 I915_WRITE(palreg + 4 * i,
3404 (intel_crtc->lut_r[i] << 16) |
3405 (intel_crtc->lut_g[i] << 8) |
3406 intel_crtc->lut_b[i]);
3407 }
3408
3409 if (reenable_ips)
3410 hsw_enable_ips(intel_crtc);
3411}
3412
Jesse Barnesf67a5592011-01-05 10:31:48 -08003413static void ironlake_crtc_enable(struct drm_crtc *crtc)
3414{
3415 struct drm_device *dev = crtc->dev;
3416 struct drm_i915_private *dev_priv = dev->dev_private;
3417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003418 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003419 int pipe = intel_crtc->pipe;
3420 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003421
Daniel Vetter08a48462012-07-02 11:43:47 +02003422 WARN_ON(!crtc->enabled);
3423
Jesse Barnesf67a5592011-01-05 10:31:48 -08003424 if (intel_crtc->active)
3425 return;
3426
3427 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003428
3429 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3430 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3431
Daniel Vetterf6736a12013-06-05 13:34:30 +02003432 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003433 if (encoder->pre_enable)
3434 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003435
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003436 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003437 /* Note: FDI PLL enabling _must_ be done before we enable the
3438 * cpu pipes, hence this is separate from all the other fdi/pch
3439 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003440 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003441 } else {
3442 assert_fdi_tx_disabled(dev_priv, pipe);
3443 assert_fdi_rx_disabled(dev_priv, pipe);
3444 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003445
Jesse Barnesb074cec2013-04-25 12:55:02 -07003446 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003447
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003448 /*
3449 * On ILK+ LUT must be loaded before the pipe is running but with
3450 * clocks enabled
3451 */
3452 intel_crtc_load_lut(crtc);
3453
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003454 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003455 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003456 intel_crtc->config.has_pch_encoder, false);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003457 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003458 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003459 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003460
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003461 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003462 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003463
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003464 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003465 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003466 mutex_unlock(&dev->struct_mutex);
3467
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003468 for_each_encoder_on_crtc(dev, crtc, encoder)
3469 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003470
3471 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003472 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003473
3474 /*
3475 * There seems to be a race in PCH platform hw (at least on some
3476 * outputs) where an enabled pipe still completes any pageflip right
3477 * away (as if the pipe is off) instead of waiting for vblank. As soon
3478 * as the first vblank happend, everything works as expected. Hence just
3479 * wait for one vblank before returning to avoid strange things
3480 * happening.
3481 */
3482 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003483}
3484
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003485/* IPS only exists on ULT machines and is tied to pipe A. */
3486static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3487{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003488 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003489}
3490
Ville Syrjälädda9a662013-09-19 17:00:37 -03003491static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3492{
3493 struct drm_device *dev = crtc->dev;
3494 struct drm_i915_private *dev_priv = dev->dev_private;
3495 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3496 int pipe = intel_crtc->pipe;
3497 int plane = intel_crtc->plane;
3498
3499 intel_enable_plane(dev_priv, plane, pipe);
3500 intel_enable_planes(crtc);
3501 intel_crtc_update_cursor(crtc, true);
3502
3503 hsw_enable_ips(intel_crtc);
3504
3505 mutex_lock(&dev->struct_mutex);
3506 intel_update_fbc(dev);
3507 mutex_unlock(&dev->struct_mutex);
3508}
3509
3510static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3511{
3512 struct drm_device *dev = crtc->dev;
3513 struct drm_i915_private *dev_priv = dev->dev_private;
3514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3515 int pipe = intel_crtc->pipe;
3516 int plane = intel_crtc->plane;
3517
3518 intel_crtc_wait_for_pending_flips(crtc);
3519 drm_vblank_off(dev, pipe);
3520
3521 /* FBC must be disabled before disabling the plane on HSW. */
3522 if (dev_priv->fbc.plane == plane)
3523 intel_disable_fbc(dev);
3524
3525 hsw_disable_ips(intel_crtc);
3526
3527 intel_crtc_update_cursor(crtc, false);
3528 intel_disable_planes(crtc);
3529 intel_disable_plane(dev_priv, plane, pipe);
3530}
3531
Paulo Zanonie4916942013-09-20 16:21:19 -03003532/*
3533 * This implements the workaround described in the "notes" section of the mode
3534 * set sequence documentation. When going from no pipes or single pipe to
3535 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3536 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3537 */
3538static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3539{
3540 struct drm_device *dev = crtc->base.dev;
3541 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3542
3543 /* We want to get the other_active_crtc only if there's only 1 other
3544 * active crtc. */
3545 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3546 if (!crtc_it->active || crtc_it == crtc)
3547 continue;
3548
3549 if (other_active_crtc)
3550 return;
3551
3552 other_active_crtc = crtc_it;
3553 }
3554 if (!other_active_crtc)
3555 return;
3556
3557 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3558 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3559}
3560
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003561static void haswell_crtc_enable(struct drm_crtc *crtc)
3562{
3563 struct drm_device *dev = crtc->dev;
3564 struct drm_i915_private *dev_priv = dev->dev_private;
3565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3566 struct intel_encoder *encoder;
3567 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003568
3569 WARN_ON(!crtc->enabled);
3570
3571 if (intel_crtc->active)
3572 return;
3573
3574 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003575
3576 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3577 if (intel_crtc->config.has_pch_encoder)
3578 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3579
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003580 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003581 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003582
3583 for_each_encoder_on_crtc(dev, crtc, encoder)
3584 if (encoder->pre_enable)
3585 encoder->pre_enable(encoder);
3586
Paulo Zanoni1f544382012-10-24 11:32:00 -02003587 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003588
Jesse Barnesb074cec2013-04-25 12:55:02 -07003589 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003590
3591 /*
3592 * On ILK+ LUT must be loaded before the pipe is running but with
3593 * clocks enabled
3594 */
3595 intel_crtc_load_lut(crtc);
3596
Paulo Zanoni1f544382012-10-24 11:32:00 -02003597 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003598 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003599
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003600 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003601 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003602 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003603
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003604 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003605 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003606
Jani Nikula8807e552013-08-30 19:40:32 +03003607 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003608 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003609 intel_opregion_notify_encoder(encoder, true);
3610 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003611
Paulo Zanonie4916942013-09-20 16:21:19 -03003612 /* If we change the relative order between pipe/planes enabling, we need
3613 * to change the workaround. */
3614 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003615 haswell_crtc_enable_planes(crtc);
3616
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003617 /*
3618 * There seems to be a race in PCH platform hw (at least on some
3619 * outputs) where an enabled pipe still completes any pageflip right
3620 * away (as if the pipe is off) instead of waiting for vblank. As soon
3621 * as the first vblank happend, everything works as expected. Hence just
3622 * wait for one vblank before returning to avoid strange things
3623 * happening.
3624 */
3625 intel_wait_for_vblank(dev, intel_crtc->pipe);
3626}
3627
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003628static void ironlake_pfit_disable(struct intel_crtc *crtc)
3629{
3630 struct drm_device *dev = crtc->base.dev;
3631 struct drm_i915_private *dev_priv = dev->dev_private;
3632 int pipe = crtc->pipe;
3633
3634 /* To avoid upsetting the power well on haswell only disable the pfit if
3635 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003636 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003637 I915_WRITE(PF_CTL(pipe), 0);
3638 I915_WRITE(PF_WIN_POS(pipe), 0);
3639 I915_WRITE(PF_WIN_SZ(pipe), 0);
3640 }
3641}
3642
Jesse Barnes6be4a602010-09-10 10:26:01 -07003643static void ironlake_crtc_disable(struct drm_crtc *crtc)
3644{
3645 struct drm_device *dev = crtc->dev;
3646 struct drm_i915_private *dev_priv = dev->dev_private;
3647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003648 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003649 int pipe = intel_crtc->pipe;
3650 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003651 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003652
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003653
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003654 if (!intel_crtc->active)
3655 return;
3656
Daniel Vetterea9d7582012-07-10 10:42:52 +02003657 for_each_encoder_on_crtc(dev, crtc, encoder)
3658 encoder->disable(encoder);
3659
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003660 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003661 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003662
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003663 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003664 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003665
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003666 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003667 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003668 intel_disable_plane(dev_priv, plane, pipe);
3669
Daniel Vetterd925c592013-06-05 13:34:04 +02003670 if (intel_crtc->config.has_pch_encoder)
3671 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3672
Jesse Barnesb24e7172011-01-04 15:09:30 -08003673 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003674
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003675 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003676
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003677 for_each_encoder_on_crtc(dev, crtc, encoder)
3678 if (encoder->post_disable)
3679 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003680
Daniel Vetterd925c592013-06-05 13:34:04 +02003681 if (intel_crtc->config.has_pch_encoder) {
3682 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003683
Daniel Vetterd925c592013-06-05 13:34:04 +02003684 ironlake_disable_pch_transcoder(dev_priv, pipe);
3685 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003686
Daniel Vetterd925c592013-06-05 13:34:04 +02003687 if (HAS_PCH_CPT(dev)) {
3688 /* disable TRANS_DP_CTL */
3689 reg = TRANS_DP_CTL(pipe);
3690 temp = I915_READ(reg);
3691 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3692 TRANS_DP_PORT_SEL_MASK);
3693 temp |= TRANS_DP_PORT_SEL_NONE;
3694 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003695
Daniel Vetterd925c592013-06-05 13:34:04 +02003696 /* disable DPLL_SEL */
3697 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003698 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003699 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003700 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003701
3702 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003703 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003704
3705 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003706 }
3707
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003708 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003709 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003710
3711 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003712 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003713 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003714}
3715
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003716static void haswell_crtc_disable(struct drm_crtc *crtc)
3717{
3718 struct drm_device *dev = crtc->dev;
3719 struct drm_i915_private *dev_priv = dev->dev_private;
3720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3721 struct intel_encoder *encoder;
3722 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003723 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003724
3725 if (!intel_crtc->active)
3726 return;
3727
Ville Syrjälädda9a662013-09-19 17:00:37 -03003728 haswell_crtc_disable_planes(crtc);
3729
Jani Nikula8807e552013-08-30 19:40:32 +03003730 for_each_encoder_on_crtc(dev, crtc, encoder) {
3731 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003732 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003733 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003734
Paulo Zanoni86642812013-04-12 17:57:57 -03003735 if (intel_crtc->config.has_pch_encoder)
3736 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003737 intel_disable_pipe(dev_priv, pipe);
3738
Paulo Zanoniad80a812012-10-24 16:06:19 -02003739 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003740
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003741 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003742
Paulo Zanoni1f544382012-10-24 11:32:00 -02003743 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003744
3745 for_each_encoder_on_crtc(dev, crtc, encoder)
3746 if (encoder->post_disable)
3747 encoder->post_disable(encoder);
3748
Daniel Vetter88adfff2013-03-28 10:42:01 +01003749 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003750 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003751 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003752 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003753 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003754
3755 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003756 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003757
3758 mutex_lock(&dev->struct_mutex);
3759 intel_update_fbc(dev);
3760 mutex_unlock(&dev->struct_mutex);
3761}
3762
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003763static void ironlake_crtc_off(struct drm_crtc *crtc)
3764{
3765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003766 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003767}
3768
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003769static void haswell_crtc_off(struct drm_crtc *crtc)
3770{
3771 intel_ddi_put_crtc_pll(crtc);
3772}
3773
Daniel Vetter02e792f2009-09-15 22:57:34 +02003774static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3775{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003776 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003777 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003778 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003779
Chris Wilson23f09ce2010-08-12 13:53:37 +01003780 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003781 dev_priv->mm.interruptible = false;
3782 (void) intel_overlay_switch_off(intel_crtc->overlay);
3783 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003784 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003785 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003786
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003787 /* Let userspace switch the overlay on again. In most cases userspace
3788 * has to recompute where to put it anyway.
3789 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003790}
3791
Egbert Eich61bc95c2013-03-04 09:24:38 -05003792/**
3793 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3794 * cursor plane briefly if not already running after enabling the display
3795 * plane.
3796 * This workaround avoids occasional blank screens when self refresh is
3797 * enabled.
3798 */
3799static void
3800g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3801{
3802 u32 cntl = I915_READ(CURCNTR(pipe));
3803
3804 if ((cntl & CURSOR_MODE) == 0) {
3805 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3806
3807 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3808 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3809 intel_wait_for_vblank(dev_priv->dev, pipe);
3810 I915_WRITE(CURCNTR(pipe), cntl);
3811 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3812 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3813 }
3814}
3815
Jesse Barnes2dd24552013-04-25 12:55:01 -07003816static void i9xx_pfit_enable(struct intel_crtc *crtc)
3817{
3818 struct drm_device *dev = crtc->base.dev;
3819 struct drm_i915_private *dev_priv = dev->dev_private;
3820 struct intel_crtc_config *pipe_config = &crtc->config;
3821
Daniel Vetter328d8e82013-05-08 10:36:31 +02003822 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003823 return;
3824
Daniel Vetterc0b03412013-05-28 12:05:54 +02003825 /*
3826 * The panel fitter should only be adjusted whilst the pipe is disabled,
3827 * according to register description and PRM.
3828 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003829 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3830 assert_pipe_disabled(dev_priv, crtc->pipe);
3831
Jesse Barnesb074cec2013-04-25 12:55:02 -07003832 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3833 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003834
3835 /* Border color in case we don't scale up to the full screen. Black by
3836 * default, change to something else for debugging. */
3837 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003838}
3839
Jesse Barnes89b667f2013-04-18 14:51:36 -07003840static void valleyview_crtc_enable(struct drm_crtc *crtc)
3841{
3842 struct drm_device *dev = crtc->dev;
3843 struct drm_i915_private *dev_priv = dev->dev_private;
3844 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3845 struct intel_encoder *encoder;
3846 int pipe = intel_crtc->pipe;
3847 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003848 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003849
3850 WARN_ON(!crtc->enabled);
3851
3852 if (intel_crtc->active)
3853 return;
3854
3855 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003856
Jesse Barnes89b667f2013-04-18 14:51:36 -07003857 for_each_encoder_on_crtc(dev, crtc, encoder)
3858 if (encoder->pre_pll_enable)
3859 encoder->pre_pll_enable(encoder);
3860
Jani Nikula23538ef2013-08-27 15:12:22 +03003861 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3862
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003863 if (!is_dsi)
3864 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003865
3866 for_each_encoder_on_crtc(dev, crtc, encoder)
3867 if (encoder->pre_enable)
3868 encoder->pre_enable(encoder);
3869
Jesse Barnes2dd24552013-04-25 12:55:01 -07003870 i9xx_pfit_enable(intel_crtc);
3871
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003872 intel_crtc_load_lut(crtc);
3873
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003874 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003875 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003876 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003877 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003878 intel_crtc_update_cursor(crtc, true);
3879
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003880 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003881
3882 for_each_encoder_on_crtc(dev, crtc, encoder)
3883 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003884}
3885
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003886static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003887{
3888 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003889 struct drm_i915_private *dev_priv = dev->dev_private;
3890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003891 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003892 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003893 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003894
Daniel Vetter08a48462012-07-02 11:43:47 +02003895 WARN_ON(!crtc->enabled);
3896
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003897 if (intel_crtc->active)
3898 return;
3899
3900 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003901
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003902 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003903 if (encoder->pre_enable)
3904 encoder->pre_enable(encoder);
3905
Daniel Vetterf6736a12013-06-05 13:34:30 +02003906 i9xx_enable_pll(intel_crtc);
3907
Jesse Barnes2dd24552013-04-25 12:55:01 -07003908 i9xx_pfit_enable(intel_crtc);
3909
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003910 intel_crtc_load_lut(crtc);
3911
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003912 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003913 intel_enable_pipe(dev_priv, pipe, false, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003914 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003915 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003916 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003917 if (IS_G4X(dev))
3918 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003919 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003920
3921 /* Give the overlay scaler a chance to enable if it's on this pipe */
3922 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003923
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003924 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003925
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003926 for_each_encoder_on_crtc(dev, crtc, encoder)
3927 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003928}
3929
Daniel Vetter87476d62013-04-11 16:29:06 +02003930static void i9xx_pfit_disable(struct intel_crtc *crtc)
3931{
3932 struct drm_device *dev = crtc->base.dev;
3933 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003934
3935 if (!crtc->config.gmch_pfit.control)
3936 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003937
3938 assert_pipe_disabled(dev_priv, crtc->pipe);
3939
Daniel Vetter328d8e82013-05-08 10:36:31 +02003940 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3941 I915_READ(PFIT_CONTROL));
3942 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003943}
3944
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003945static void i9xx_crtc_disable(struct drm_crtc *crtc)
3946{
3947 struct drm_device *dev = crtc->dev;
3948 struct drm_i915_private *dev_priv = dev->dev_private;
3949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003950 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003951 int pipe = intel_crtc->pipe;
3952 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003953
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003954 if (!intel_crtc->active)
3955 return;
3956
Daniel Vetterea9d7582012-07-10 10:42:52 +02003957 for_each_encoder_on_crtc(dev, crtc, encoder)
3958 encoder->disable(encoder);
3959
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003960 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003961 intel_crtc_wait_for_pending_flips(crtc);
3962 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003963
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003964 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003965 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003966
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003967 intel_crtc_dpms_overlay(intel_crtc, false);
3968 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003969 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003970 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003971
Jesse Barnesb24e7172011-01-04 15:09:30 -08003972 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003973
Daniel Vetter87476d62013-04-11 16:29:06 +02003974 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003975
Jesse Barnes89b667f2013-04-18 14:51:36 -07003976 for_each_encoder_on_crtc(dev, crtc, encoder)
3977 if (encoder->post_disable)
3978 encoder->post_disable(encoder);
3979
Jesse Barnesf6071162013-10-01 10:41:38 -07003980 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3981 vlv_disable_pll(dev_priv, pipe);
3982 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003983 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003984
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003985 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003986 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003987
Chris Wilson6b383a72010-09-13 13:54:26 +01003988 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003989}
3990
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003991static void i9xx_crtc_off(struct drm_crtc *crtc)
3992{
3993}
3994
Daniel Vetter976f8a22012-07-08 22:34:21 +02003995static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3996 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003997{
3998 struct drm_device *dev = crtc->dev;
3999 struct drm_i915_master_private *master_priv;
4000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4001 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004002
4003 if (!dev->primary->master)
4004 return;
4005
4006 master_priv = dev->primary->master->driver_priv;
4007 if (!master_priv->sarea_priv)
4008 return;
4009
Jesse Barnes79e53942008-11-07 14:24:08 -08004010 switch (pipe) {
4011 case 0:
4012 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4013 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4014 break;
4015 case 1:
4016 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4017 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4018 break;
4019 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004020 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004021 break;
4022 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004023}
4024
Daniel Vetter976f8a22012-07-08 22:34:21 +02004025/**
4026 * Sets the power management mode of the pipe and plane.
4027 */
4028void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004029{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004030 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004031 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004032 struct intel_encoder *intel_encoder;
4033 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004034
Daniel Vetter976f8a22012-07-08 22:34:21 +02004035 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4036 enable |= intel_encoder->connectors_active;
4037
4038 if (enable)
4039 dev_priv->display.crtc_enable(crtc);
4040 else
4041 dev_priv->display.crtc_disable(crtc);
4042
4043 intel_crtc_update_sarea(crtc, enable);
4044}
4045
Daniel Vetter976f8a22012-07-08 22:34:21 +02004046static void intel_crtc_disable(struct drm_crtc *crtc)
4047{
4048 struct drm_device *dev = crtc->dev;
4049 struct drm_connector *connector;
4050 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004052
4053 /* crtc should still be enabled when we disable it. */
4054 WARN_ON(!crtc->enabled);
4055
4056 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004057 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004058 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004059 dev_priv->display.off(crtc);
4060
Chris Wilson931872f2012-01-16 23:01:13 +00004061 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004062 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004063 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004064
4065 if (crtc->fb) {
4066 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004067 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004068 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004069 crtc->fb = NULL;
4070 }
4071
4072 /* Update computed state. */
4073 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4074 if (!connector->encoder || !connector->encoder->crtc)
4075 continue;
4076
4077 if (connector->encoder->crtc != crtc)
4078 continue;
4079
4080 connector->dpms = DRM_MODE_DPMS_OFF;
4081 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004082 }
4083}
4084
Chris Wilsonea5b2132010-08-04 13:50:23 +01004085void intel_encoder_destroy(struct drm_encoder *encoder)
4086{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004087 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004088
Chris Wilsonea5b2132010-08-04 13:50:23 +01004089 drm_encoder_cleanup(encoder);
4090 kfree(intel_encoder);
4091}
4092
Damien Lespiau92373292013-08-08 22:28:57 +01004093/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004094 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4095 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004096static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004097{
4098 if (mode == DRM_MODE_DPMS_ON) {
4099 encoder->connectors_active = true;
4100
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004101 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004102 } else {
4103 encoder->connectors_active = false;
4104
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004105 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004106 }
4107}
4108
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004109/* Cross check the actual hw state with our own modeset state tracking (and it's
4110 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004111static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004112{
4113 if (connector->get_hw_state(connector)) {
4114 struct intel_encoder *encoder = connector->encoder;
4115 struct drm_crtc *crtc;
4116 bool encoder_enabled;
4117 enum pipe pipe;
4118
4119 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4120 connector->base.base.id,
4121 drm_get_connector_name(&connector->base));
4122
4123 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4124 "wrong connector dpms state\n");
4125 WARN(connector->base.encoder != &encoder->base,
4126 "active connector not linked to encoder\n");
4127 WARN(!encoder->connectors_active,
4128 "encoder->connectors_active not set\n");
4129
4130 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4131 WARN(!encoder_enabled, "encoder not enabled\n");
4132 if (WARN_ON(!encoder->base.crtc))
4133 return;
4134
4135 crtc = encoder->base.crtc;
4136
4137 WARN(!crtc->enabled, "crtc not enabled\n");
4138 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4139 WARN(pipe != to_intel_crtc(crtc)->pipe,
4140 "encoder active on the wrong pipe\n");
4141 }
4142}
4143
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004144/* Even simpler default implementation, if there's really no special case to
4145 * consider. */
4146void intel_connector_dpms(struct drm_connector *connector, int mode)
4147{
4148 struct intel_encoder *encoder = intel_attached_encoder(connector);
4149
4150 /* All the simple cases only support two dpms states. */
4151 if (mode != DRM_MODE_DPMS_ON)
4152 mode = DRM_MODE_DPMS_OFF;
4153
4154 if (mode == connector->dpms)
4155 return;
4156
4157 connector->dpms = mode;
4158
4159 /* Only need to change hw state when actually enabled */
4160 if (encoder->base.crtc)
4161 intel_encoder_dpms(encoder, mode);
4162 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02004163 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004164
Daniel Vetterb9805142012-08-31 17:37:33 +02004165 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004166}
4167
Daniel Vetterf0947c32012-07-02 13:10:34 +02004168/* Simple connector->get_hw_state implementation for encoders that support only
4169 * one connector and no cloning and hence the encoder state determines the state
4170 * of the connector. */
4171bool intel_connector_get_hw_state(struct intel_connector *connector)
4172{
Daniel Vetter24929352012-07-02 20:28:59 +02004173 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004174 struct intel_encoder *encoder = connector->encoder;
4175
4176 return encoder->get_hw_state(encoder, &pipe);
4177}
4178
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004179static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4180 struct intel_crtc_config *pipe_config)
4181{
4182 struct drm_i915_private *dev_priv = dev->dev_private;
4183 struct intel_crtc *pipe_B_crtc =
4184 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4185
4186 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4187 pipe_name(pipe), pipe_config->fdi_lanes);
4188 if (pipe_config->fdi_lanes > 4) {
4189 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4190 pipe_name(pipe), pipe_config->fdi_lanes);
4191 return false;
4192 }
4193
4194 if (IS_HASWELL(dev)) {
4195 if (pipe_config->fdi_lanes > 2) {
4196 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4197 pipe_config->fdi_lanes);
4198 return false;
4199 } else {
4200 return true;
4201 }
4202 }
4203
4204 if (INTEL_INFO(dev)->num_pipes == 2)
4205 return true;
4206
4207 /* Ivybridge 3 pipe is really complicated */
4208 switch (pipe) {
4209 case PIPE_A:
4210 return true;
4211 case PIPE_B:
4212 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4213 pipe_config->fdi_lanes > 2) {
4214 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4215 pipe_name(pipe), pipe_config->fdi_lanes);
4216 return false;
4217 }
4218 return true;
4219 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004220 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004221 pipe_B_crtc->config.fdi_lanes <= 2) {
4222 if (pipe_config->fdi_lanes > 2) {
4223 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4224 pipe_name(pipe), pipe_config->fdi_lanes);
4225 return false;
4226 }
4227 } else {
4228 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4229 return false;
4230 }
4231 return true;
4232 default:
4233 BUG();
4234 }
4235}
4236
Daniel Vettere29c22c2013-02-21 00:00:16 +01004237#define RETRY 1
4238static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4239 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004240{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004241 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004242 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004243 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004244 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004245
Daniel Vettere29c22c2013-02-21 00:00:16 +01004246retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004247 /* FDI is a binary signal running at ~2.7GHz, encoding
4248 * each output octet as 10 bits. The actual frequency
4249 * is stored as a divider into a 100MHz clock, and the
4250 * mode pixel clock is stored in units of 1KHz.
4251 * Hence the bw of each lane in terms of the mode signal
4252 * is:
4253 */
4254 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4255
Damien Lespiau241bfc32013-09-25 16:45:37 +01004256 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004257
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004258 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004259 pipe_config->pipe_bpp);
4260
4261 pipe_config->fdi_lanes = lane;
4262
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004263 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004264 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004265
Daniel Vettere29c22c2013-02-21 00:00:16 +01004266 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4267 intel_crtc->pipe, pipe_config);
4268 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4269 pipe_config->pipe_bpp -= 2*3;
4270 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4271 pipe_config->pipe_bpp);
4272 needs_recompute = true;
4273 pipe_config->bw_constrained = true;
4274
4275 goto retry;
4276 }
4277
4278 if (needs_recompute)
4279 return RETRY;
4280
4281 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004282}
4283
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004284static void hsw_compute_ips_config(struct intel_crtc *crtc,
4285 struct intel_crtc_config *pipe_config)
4286{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004287 pipe_config->ips_enabled = i915_enable_ips &&
4288 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004289 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004290}
4291
Daniel Vettera43f6e02013-06-07 23:10:32 +02004292static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004293 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004294{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004295 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004296 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004297
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004298 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004299 if (INTEL_INFO(dev)->gen < 4) {
4300 struct drm_i915_private *dev_priv = dev->dev_private;
4301 int clock_limit =
4302 dev_priv->display.get_display_clock_speed(dev);
4303
4304 /*
4305 * Enable pixel doubling when the dot clock
4306 * is > 90% of the (display) core speed.
4307 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004308 * GDG double wide on either pipe,
4309 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004310 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004311 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004312 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004313 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004314 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004315 }
4316
Damien Lespiau241bfc32013-09-25 16:45:37 +01004317 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004318 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004319 }
Chris Wilson89749352010-09-12 18:25:19 +01004320
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004321 /*
4322 * Pipe horizontal size must be even in:
4323 * - DVO ganged mode
4324 * - LVDS dual channel mode
4325 * - Double wide pipe
4326 */
4327 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4328 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4329 pipe_config->pipe_src_w &= ~1;
4330
Damien Lespiau8693a822013-05-03 18:48:11 +01004331 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4332 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004333 */
4334 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4335 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004336 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004337
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004338 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004339 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004340 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004341 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4342 * for lvds. */
4343 pipe_config->pipe_bpp = 8*3;
4344 }
4345
Damien Lespiauf5adf942013-06-24 18:29:34 +01004346 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004347 hsw_compute_ips_config(crtc, pipe_config);
4348
4349 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4350 * clock survives for now. */
4351 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4352 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004353
Daniel Vetter877d48d2013-04-19 11:24:43 +02004354 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004355 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004356
Daniel Vettere29c22c2013-02-21 00:00:16 +01004357 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004358}
4359
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004360static int valleyview_get_display_clock_speed(struct drm_device *dev)
4361{
4362 return 400000; /* FIXME */
4363}
4364
Jesse Barnese70236a2009-09-21 10:42:27 -07004365static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004366{
Jesse Barnese70236a2009-09-21 10:42:27 -07004367 return 400000;
4368}
Jesse Barnes79e53942008-11-07 14:24:08 -08004369
Jesse Barnese70236a2009-09-21 10:42:27 -07004370static int i915_get_display_clock_speed(struct drm_device *dev)
4371{
4372 return 333000;
4373}
Jesse Barnes79e53942008-11-07 14:24:08 -08004374
Jesse Barnese70236a2009-09-21 10:42:27 -07004375static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4376{
4377 return 200000;
4378}
Jesse Barnes79e53942008-11-07 14:24:08 -08004379
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004380static int pnv_get_display_clock_speed(struct drm_device *dev)
4381{
4382 u16 gcfgc = 0;
4383
4384 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4385
4386 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4387 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4388 return 267000;
4389 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4390 return 333000;
4391 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4392 return 444000;
4393 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4394 return 200000;
4395 default:
4396 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4397 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4398 return 133000;
4399 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4400 return 167000;
4401 }
4402}
4403
Jesse Barnese70236a2009-09-21 10:42:27 -07004404static int i915gm_get_display_clock_speed(struct drm_device *dev)
4405{
4406 u16 gcfgc = 0;
4407
4408 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4409
4410 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004411 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004412 else {
4413 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4414 case GC_DISPLAY_CLOCK_333_MHZ:
4415 return 333000;
4416 default:
4417 case GC_DISPLAY_CLOCK_190_200_MHZ:
4418 return 190000;
4419 }
4420 }
4421}
Jesse Barnes79e53942008-11-07 14:24:08 -08004422
Jesse Barnese70236a2009-09-21 10:42:27 -07004423static int i865_get_display_clock_speed(struct drm_device *dev)
4424{
4425 return 266000;
4426}
4427
4428static int i855_get_display_clock_speed(struct drm_device *dev)
4429{
4430 u16 hpllcc = 0;
4431 /* Assume that the hardware is in the high speed state. This
4432 * should be the default.
4433 */
4434 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4435 case GC_CLOCK_133_200:
4436 case GC_CLOCK_100_200:
4437 return 200000;
4438 case GC_CLOCK_166_250:
4439 return 250000;
4440 case GC_CLOCK_100_133:
4441 return 133000;
4442 }
4443
4444 /* Shouldn't happen */
4445 return 0;
4446}
4447
4448static int i830_get_display_clock_speed(struct drm_device *dev)
4449{
4450 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004451}
4452
Zhenyu Wang2c072452009-06-05 15:38:42 +08004453static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004454intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004455{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004456 while (*num > DATA_LINK_M_N_MASK ||
4457 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004458 *num >>= 1;
4459 *den >>= 1;
4460 }
4461}
4462
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004463static void compute_m_n(unsigned int m, unsigned int n,
4464 uint32_t *ret_m, uint32_t *ret_n)
4465{
4466 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4467 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4468 intel_reduce_m_n_ratio(ret_m, ret_n);
4469}
4470
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004471void
4472intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4473 int pixel_clock, int link_clock,
4474 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004475{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004476 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004477
4478 compute_m_n(bits_per_pixel * pixel_clock,
4479 link_clock * nlanes * 8,
4480 &m_n->gmch_m, &m_n->gmch_n);
4481
4482 compute_m_n(pixel_clock, link_clock,
4483 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004484}
4485
Chris Wilsona7615032011-01-12 17:04:08 +00004486static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4487{
Keith Packard72bbe582011-09-26 16:09:45 -07004488 if (i915_panel_use_ssc >= 0)
4489 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004490 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004491 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004492}
4493
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004494static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4495{
4496 struct drm_device *dev = crtc->dev;
4497 struct drm_i915_private *dev_priv = dev->dev_private;
4498 int refclk;
4499
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004500 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004501 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004502 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004503 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004504 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004505 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4506 refclk / 1000);
4507 } else if (!IS_GEN2(dev)) {
4508 refclk = 96000;
4509 } else {
4510 refclk = 48000;
4511 }
4512
4513 return refclk;
4514}
4515
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004516static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004517{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004518 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004519}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004520
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004521static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4522{
4523 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004524}
4525
Daniel Vetterf47709a2013-03-28 10:42:02 +01004526static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004527 intel_clock_t *reduced_clock)
4528{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004529 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004530 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004531 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004532 u32 fp, fp2 = 0;
4533
4534 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004535 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004536 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004537 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004538 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004539 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004540 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004541 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004542 }
4543
4544 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004545 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004546
Daniel Vetterf47709a2013-03-28 10:42:02 +01004547 crtc->lowfreq_avail = false;
4548 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004549 reduced_clock && i915_powersave) {
4550 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004551 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004552 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004553 } else {
4554 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004555 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004556 }
4557}
4558
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004559static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4560 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004561{
4562 u32 reg_val;
4563
4564 /*
4565 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4566 * and set it to a reasonable value instead.
4567 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004568 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004569 reg_val &= 0xffffff00;
4570 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004571 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004572
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004573 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004574 reg_val &= 0x8cffffff;
4575 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004576 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004577
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004578 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004579 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004580 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004581
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004582 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004583 reg_val &= 0x00ffffff;
4584 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004585 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004586}
4587
Daniel Vetterb5518422013-05-03 11:49:48 +02004588static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4589 struct intel_link_m_n *m_n)
4590{
4591 struct drm_device *dev = crtc->base.dev;
4592 struct drm_i915_private *dev_priv = dev->dev_private;
4593 int pipe = crtc->pipe;
4594
Daniel Vettere3b95f12013-05-03 11:49:49 +02004595 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4596 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4597 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4598 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004599}
4600
4601static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4602 struct intel_link_m_n *m_n)
4603{
4604 struct drm_device *dev = crtc->base.dev;
4605 struct drm_i915_private *dev_priv = dev->dev_private;
4606 int pipe = crtc->pipe;
4607 enum transcoder transcoder = crtc->config.cpu_transcoder;
4608
4609 if (INTEL_INFO(dev)->gen >= 5) {
4610 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4611 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4612 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4613 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4614 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004615 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4616 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4617 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4618 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004619 }
4620}
4621
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004622static void intel_dp_set_m_n(struct intel_crtc *crtc)
4623{
4624 if (crtc->config.has_pch_encoder)
4625 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4626 else
4627 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4628}
4629
Daniel Vetterf47709a2013-03-28 10:42:02 +01004630static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004631{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004632 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004633 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004634 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004635 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004636 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004637 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004638
Daniel Vetter09153002012-12-12 14:06:44 +01004639 mutex_lock(&dev_priv->dpio_lock);
4640
Daniel Vetterf47709a2013-03-28 10:42:02 +01004641 bestn = crtc->config.dpll.n;
4642 bestm1 = crtc->config.dpll.m1;
4643 bestm2 = crtc->config.dpll.m2;
4644 bestp1 = crtc->config.dpll.p1;
4645 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004646
Jesse Barnes89b667f2013-04-18 14:51:36 -07004647 /* See eDP HDMI DPIO driver vbios notes doc */
4648
4649 /* PLL B needs special handling */
4650 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004651 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004652
4653 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004654 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004655
4656 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004657 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004658 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004659 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004660
4661 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004662 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004663
4664 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004665 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4666 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4667 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004668 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004669
4670 /*
4671 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4672 * but we don't support that).
4673 * Note: don't use the DAC post divider as it seems unstable.
4674 */
4675 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004676 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004677
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004678 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004679 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004680
Jesse Barnes89b667f2013-04-18 14:51:36 -07004681 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004682 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004683 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004684 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004685 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004686 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004687 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004688 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004689 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004690
Jesse Barnes89b667f2013-04-18 14:51:36 -07004691 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4692 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4693 /* Use SSC source */
4694 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004695 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004696 0x0df40000);
4697 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004698 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004699 0x0df70000);
4700 } else { /* HDMI or VGA */
4701 /* Use bend source */
4702 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004703 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004704 0x0df70000);
4705 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004706 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004707 0x0df40000);
4708 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004709
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004710 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004711 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4712 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4713 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4714 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004715 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004716
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004717 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004718
Jesse Barnes89b667f2013-04-18 14:51:36 -07004719 /* Enable DPIO clock input */
4720 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4721 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07004722 /* We should never disable this, set it here for state tracking */
4723 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004724 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004725 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004726 crtc->config.dpll_hw_state.dpll = dpll;
4727
Daniel Vetteref1b4602013-06-01 17:17:04 +02004728 dpll_md = (crtc->config.pixel_multiplier - 1)
4729 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004730 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4731
Daniel Vetterf47709a2013-03-28 10:42:02 +01004732 if (crtc->config.has_dp_encoder)
4733 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304734
Daniel Vetter09153002012-12-12 14:06:44 +01004735 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004736}
4737
Daniel Vetterf47709a2013-03-28 10:42:02 +01004738static void i9xx_update_pll(struct intel_crtc *crtc,
4739 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004740 int num_connectors)
4741{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004742 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004743 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004744 u32 dpll;
4745 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004746 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004747
Daniel Vetterf47709a2013-03-28 10:42:02 +01004748 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304749
Daniel Vetterf47709a2013-03-28 10:42:02 +01004750 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4751 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004752
4753 dpll = DPLL_VGA_MODE_DIS;
4754
Daniel Vetterf47709a2013-03-28 10:42:02 +01004755 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004756 dpll |= DPLLB_MODE_LVDS;
4757 else
4758 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004759
Daniel Vetteref1b4602013-06-01 17:17:04 +02004760 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004761 dpll |= (crtc->config.pixel_multiplier - 1)
4762 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004763 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004764
4765 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004766 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004767
Daniel Vetterf47709a2013-03-28 10:42:02 +01004768 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004769 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004770
4771 /* compute bitmask from p1 value */
4772 if (IS_PINEVIEW(dev))
4773 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4774 else {
4775 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4776 if (IS_G4X(dev) && reduced_clock)
4777 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4778 }
4779 switch (clock->p2) {
4780 case 5:
4781 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4782 break;
4783 case 7:
4784 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4785 break;
4786 case 10:
4787 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4788 break;
4789 case 14:
4790 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4791 break;
4792 }
4793 if (INTEL_INFO(dev)->gen >= 4)
4794 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4795
Daniel Vetter09ede542013-04-30 14:01:45 +02004796 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004797 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004798 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004799 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4800 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4801 else
4802 dpll |= PLL_REF_INPUT_DREFCLK;
4803
4804 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004805 crtc->config.dpll_hw_state.dpll = dpll;
4806
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004807 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004808 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4809 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004810 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004811 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004812
4813 if (crtc->config.has_dp_encoder)
4814 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004815}
4816
Daniel Vetterf47709a2013-03-28 10:42:02 +01004817static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004818 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004819 int num_connectors)
4820{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004821 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004822 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004823 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004824 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004825
Daniel Vetterf47709a2013-03-28 10:42:02 +01004826 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304827
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004828 dpll = DPLL_VGA_MODE_DIS;
4829
Daniel Vetterf47709a2013-03-28 10:42:02 +01004830 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004831 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4832 } else {
4833 if (clock->p1 == 2)
4834 dpll |= PLL_P1_DIVIDE_BY_TWO;
4835 else
4836 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4837 if (clock->p2 == 4)
4838 dpll |= PLL_P2_DIVIDE_BY_4;
4839 }
4840
Daniel Vetter4a33e482013-07-06 12:52:05 +02004841 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4842 dpll |= DPLL_DVO_2X_MODE;
4843
Daniel Vetterf47709a2013-03-28 10:42:02 +01004844 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004845 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4846 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4847 else
4848 dpll |= PLL_REF_INPUT_DREFCLK;
4849
4850 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004851 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004852}
4853
Daniel Vetter8a654f32013-06-01 17:16:22 +02004854static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004855{
4856 struct drm_device *dev = intel_crtc->base.dev;
4857 struct drm_i915_private *dev_priv = dev->dev_private;
4858 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004859 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004860 struct drm_display_mode *adjusted_mode =
4861 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004862 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4863
4864 /* We need to be careful not to changed the adjusted mode, for otherwise
4865 * the hw state checker will get angry at the mismatch. */
4866 crtc_vtotal = adjusted_mode->crtc_vtotal;
4867 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004868
4869 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4870 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004871 crtc_vtotal -= 1;
4872 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004873 vsyncshift = adjusted_mode->crtc_hsync_start
4874 - adjusted_mode->crtc_htotal / 2;
4875 } else {
4876 vsyncshift = 0;
4877 }
4878
4879 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004880 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004881
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004882 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004883 (adjusted_mode->crtc_hdisplay - 1) |
4884 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004885 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004886 (adjusted_mode->crtc_hblank_start - 1) |
4887 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004888 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004889 (adjusted_mode->crtc_hsync_start - 1) |
4890 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4891
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004892 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004893 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004894 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004895 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004896 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004897 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004898 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004899 (adjusted_mode->crtc_vsync_start - 1) |
4900 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4901
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004902 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4903 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4904 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4905 * bits. */
4906 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4907 (pipe == PIPE_B || pipe == PIPE_C))
4908 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4909
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004910 /* pipesrc controls the size that is scaled from, which should
4911 * always be the user's requested size.
4912 */
4913 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004914 ((intel_crtc->config.pipe_src_w - 1) << 16) |
4915 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004916}
4917
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004918static void intel_get_pipe_timings(struct intel_crtc *crtc,
4919 struct intel_crtc_config *pipe_config)
4920{
4921 struct drm_device *dev = crtc->base.dev;
4922 struct drm_i915_private *dev_priv = dev->dev_private;
4923 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4924 uint32_t tmp;
4925
4926 tmp = I915_READ(HTOTAL(cpu_transcoder));
4927 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4928 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4929 tmp = I915_READ(HBLANK(cpu_transcoder));
4930 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4931 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4932 tmp = I915_READ(HSYNC(cpu_transcoder));
4933 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4934 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4935
4936 tmp = I915_READ(VTOTAL(cpu_transcoder));
4937 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4938 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4939 tmp = I915_READ(VBLANK(cpu_transcoder));
4940 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4941 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4942 tmp = I915_READ(VSYNC(cpu_transcoder));
4943 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4944 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4945
4946 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4947 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4948 pipe_config->adjusted_mode.crtc_vtotal += 1;
4949 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4950 }
4951
4952 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004953 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
4954 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
4955
4956 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
4957 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004958}
4959
Jesse Barnesbabea612013-06-26 18:57:38 +03004960static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4961 struct intel_crtc_config *pipe_config)
4962{
4963 struct drm_crtc *crtc = &intel_crtc->base;
4964
4965 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4966 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4967 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4968 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4969
4970 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4971 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4972 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4973 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4974
4975 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4976
Damien Lespiau241bfc32013-09-25 16:45:37 +01004977 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03004978 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4979}
4980
Daniel Vetter84b046f2013-02-19 18:48:54 +01004981static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4982{
4983 struct drm_device *dev = intel_crtc->base.dev;
4984 struct drm_i915_private *dev_priv = dev->dev_private;
4985 uint32_t pipeconf;
4986
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004987 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004988
Daniel Vetter67c72a12013-09-24 11:46:14 +02004989 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
4990 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
4991 pipeconf |= PIPECONF_ENABLE;
4992
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004993 if (intel_crtc->config.double_wide)
4994 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004995
Daniel Vetterff9ce462013-04-24 14:57:17 +02004996 /* only g4x and later have fancy bpc/dither controls */
4997 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004998 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4999 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5000 pipeconf |= PIPECONF_DITHER_EN |
5001 PIPECONF_DITHER_TYPE_SP;
5002
5003 switch (intel_crtc->config.pipe_bpp) {
5004 case 18:
5005 pipeconf |= PIPECONF_6BPC;
5006 break;
5007 case 24:
5008 pipeconf |= PIPECONF_8BPC;
5009 break;
5010 case 30:
5011 pipeconf |= PIPECONF_10BPC;
5012 break;
5013 default:
5014 /* Case prevented by intel_choose_pipe_bpp_dither. */
5015 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005016 }
5017 }
5018
5019 if (HAS_PIPE_CXSR(dev)) {
5020 if (intel_crtc->lowfreq_avail) {
5021 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5022 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5023 } else {
5024 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005025 }
5026 }
5027
Daniel Vetter84b046f2013-02-19 18:48:54 +01005028 if (!IS_GEN2(dev) &&
5029 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5030 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5031 else
5032 pipeconf |= PIPECONF_PROGRESSIVE;
5033
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005034 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5035 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005036
Daniel Vetter84b046f2013-02-19 18:48:54 +01005037 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5038 POSTING_READ(PIPECONF(intel_crtc->pipe));
5039}
5040
Eric Anholtf564048e2011-03-30 13:01:02 -07005041static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005042 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005043 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005044{
5045 struct drm_device *dev = crtc->dev;
5046 struct drm_i915_private *dev_priv = dev->dev_private;
5047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5048 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005049 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005050 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005051 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005052 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005053 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005054 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005055 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005056 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005057 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005058
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005059 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005060 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005061 case INTEL_OUTPUT_LVDS:
5062 is_lvds = true;
5063 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005064 case INTEL_OUTPUT_DSI:
5065 is_dsi = true;
5066 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005067 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005068
Eric Anholtc751ce42010-03-25 11:48:48 -07005069 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005070 }
5071
Jani Nikulaf2335332013-09-13 11:03:09 +03005072 if (is_dsi)
5073 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005074
Jani Nikulaf2335332013-09-13 11:03:09 +03005075 if (!intel_crtc->config.clock_set) {
5076 refclk = i9xx_get_refclk(crtc, num_connectors);
5077
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005078 /*
5079 * Returns a set of divisors for the desired target clock with
5080 * the given refclk, or FALSE. The returned values represent
5081 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5082 * 2) / p1 / p2.
5083 */
5084 limit = intel_limit(crtc, refclk);
5085 ok = dev_priv->display.find_dpll(limit, crtc,
5086 intel_crtc->config.port_clock,
5087 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005088 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005089 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5090 return -EINVAL;
5091 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005092
Jani Nikulaf2335332013-09-13 11:03:09 +03005093 if (is_lvds && dev_priv->lvds_downclock_avail) {
5094 /*
5095 * Ensure we match the reduced clock's P to the target
5096 * clock. If the clocks don't match, we can't switch
5097 * the display clock by using the FP0/FP1. In such case
5098 * we will disable the LVDS downclock feature.
5099 */
5100 has_reduced_clock =
5101 dev_priv->display.find_dpll(limit, crtc,
5102 dev_priv->lvds_downclock,
5103 refclk, &clock,
5104 &reduced_clock);
5105 }
5106 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005107 intel_crtc->config.dpll.n = clock.n;
5108 intel_crtc->config.dpll.m1 = clock.m1;
5109 intel_crtc->config.dpll.m2 = clock.m2;
5110 intel_crtc->config.dpll.p1 = clock.p1;
5111 intel_crtc->config.dpll.p2 = clock.p2;
5112 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005113
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005114 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005115 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305116 has_reduced_clock ? &reduced_clock : NULL,
5117 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005118 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005119 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005120 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005121 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005122 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005123 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005124 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005125
Jani Nikulaf2335332013-09-13 11:03:09 +03005126skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005127 /* Set up the display plane register */
5128 dspcntr = DISPPLANE_GAMMA_ENABLE;
5129
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005130 if (!IS_VALLEYVIEW(dev)) {
5131 if (pipe == 0)
5132 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5133 else
5134 dspcntr |= DISPPLANE_SEL_PIPE_B;
5135 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005136
Daniel Vetter8a654f32013-06-01 17:16:22 +02005137 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005138
5139 /* pipesrc and dspsize control the size that is scaled from,
5140 * which should always be the user's requested size.
5141 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005142 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005143 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5144 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005145 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005146
Daniel Vetter84b046f2013-02-19 18:48:54 +01005147 i9xx_set_pipeconf(intel_crtc);
5148
Eric Anholtf564048e2011-03-30 13:01:02 -07005149 I915_WRITE(DSPCNTR(plane), dspcntr);
5150 POSTING_READ(DSPCNTR(plane));
5151
Daniel Vetter94352cf2012-07-05 22:51:56 +02005152 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005153
Eric Anholtf564048e2011-03-30 13:01:02 -07005154 return ret;
5155}
5156
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005157static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5158 struct intel_crtc_config *pipe_config)
5159{
5160 struct drm_device *dev = crtc->base.dev;
5161 struct drm_i915_private *dev_priv = dev->dev_private;
5162 uint32_t tmp;
5163
5164 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005165 if (!(tmp & PFIT_ENABLE))
5166 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005167
Daniel Vetter06922822013-07-11 13:35:40 +02005168 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005169 if (INTEL_INFO(dev)->gen < 4) {
5170 if (crtc->pipe != PIPE_B)
5171 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005172 } else {
5173 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5174 return;
5175 }
5176
Daniel Vetter06922822013-07-11 13:35:40 +02005177 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005178 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5179 if (INTEL_INFO(dev)->gen < 5)
5180 pipe_config->gmch_pfit.lvds_border_bits =
5181 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5182}
5183
Jesse Barnesacbec812013-09-20 11:29:32 -07005184static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5185 struct intel_crtc_config *pipe_config)
5186{
5187 struct drm_device *dev = crtc->base.dev;
5188 struct drm_i915_private *dev_priv = dev->dev_private;
5189 int pipe = pipe_config->cpu_transcoder;
5190 intel_clock_t clock;
5191 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005192 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005193
5194 mutex_lock(&dev_priv->dpio_lock);
5195 mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
5196 mutex_unlock(&dev_priv->dpio_lock);
5197
5198 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5199 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5200 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5201 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5202 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5203
Chris Wilson662c6ec2013-09-25 14:24:01 -07005204 clock.vco = refclk * clock.m1 * clock.m2 / clock.n;
5205 clock.dot = 2 * clock.vco / (clock.p1 * clock.p2);
Jesse Barnesacbec812013-09-20 11:29:32 -07005206
5207 pipe_config->port_clock = clock.dot / 10;
5208}
5209
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005210static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5211 struct intel_crtc_config *pipe_config)
5212{
5213 struct drm_device *dev = crtc->base.dev;
5214 struct drm_i915_private *dev_priv = dev->dev_private;
5215 uint32_t tmp;
5216
Daniel Vettere143a212013-07-04 12:01:15 +02005217 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005218 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005219
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005220 tmp = I915_READ(PIPECONF(crtc->pipe));
5221 if (!(tmp & PIPECONF_ENABLE))
5222 return false;
5223
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005224 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5225 switch (tmp & PIPECONF_BPC_MASK) {
5226 case PIPECONF_6BPC:
5227 pipe_config->pipe_bpp = 18;
5228 break;
5229 case PIPECONF_8BPC:
5230 pipe_config->pipe_bpp = 24;
5231 break;
5232 case PIPECONF_10BPC:
5233 pipe_config->pipe_bpp = 30;
5234 break;
5235 default:
5236 break;
5237 }
5238 }
5239
Ville Syrjälä282740f2013-09-04 18:30:03 +03005240 if (INTEL_INFO(dev)->gen < 4)
5241 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5242
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005243 intel_get_pipe_timings(crtc, pipe_config);
5244
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005245 i9xx_get_pfit_config(crtc, pipe_config);
5246
Daniel Vetter6c49f242013-06-06 12:45:25 +02005247 if (INTEL_INFO(dev)->gen >= 4) {
5248 tmp = I915_READ(DPLL_MD(crtc->pipe));
5249 pipe_config->pixel_multiplier =
5250 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5251 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005252 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005253 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5254 tmp = I915_READ(DPLL(crtc->pipe));
5255 pipe_config->pixel_multiplier =
5256 ((tmp & SDVO_MULTIPLIER_MASK)
5257 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5258 } else {
5259 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5260 * port and will be fixed up in the encoder->get_config
5261 * function. */
5262 pipe_config->pixel_multiplier = 1;
5263 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005264 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5265 if (!IS_VALLEYVIEW(dev)) {
5266 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5267 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005268 } else {
5269 /* Mask out read-only status bits. */
5270 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5271 DPLL_PORTC_READY_MASK |
5272 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005273 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005274
Jesse Barnesacbec812013-09-20 11:29:32 -07005275 if (IS_VALLEYVIEW(dev))
5276 vlv_crtc_clock_get(crtc, pipe_config);
5277 else
5278 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005279
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005280 return true;
5281}
5282
Paulo Zanonidde86e22012-12-01 12:04:25 -02005283static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005284{
5285 struct drm_i915_private *dev_priv = dev->dev_private;
5286 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005287 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005288 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005289 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005290 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005291 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005292 bool has_ck505 = false;
5293 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005294
5295 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005296 list_for_each_entry(encoder, &mode_config->encoder_list,
5297 base.head) {
5298 switch (encoder->type) {
5299 case INTEL_OUTPUT_LVDS:
5300 has_panel = true;
5301 has_lvds = true;
5302 break;
5303 case INTEL_OUTPUT_EDP:
5304 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005305 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005306 has_cpu_edp = true;
5307 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005308 }
5309 }
5310
Keith Packard99eb6a02011-09-26 14:29:12 -07005311 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005312 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005313 can_ssc = has_ck505;
5314 } else {
5315 has_ck505 = false;
5316 can_ssc = true;
5317 }
5318
Imre Deak2de69052013-05-08 13:14:04 +03005319 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5320 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005321
5322 /* Ironlake: try to setup display ref clock before DPLL
5323 * enabling. This is only under driver's control after
5324 * PCH B stepping, previous chipset stepping should be
5325 * ignoring this setting.
5326 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005327 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005328
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005329 /* As we must carefully and slowly disable/enable each source in turn,
5330 * compute the final state we want first and check if we need to
5331 * make any changes at all.
5332 */
5333 final = val;
5334 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005335 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005336 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005337 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005338 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5339
5340 final &= ~DREF_SSC_SOURCE_MASK;
5341 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5342 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005343
Keith Packard199e5d72011-09-22 12:01:57 -07005344 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005345 final |= DREF_SSC_SOURCE_ENABLE;
5346
5347 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5348 final |= DREF_SSC1_ENABLE;
5349
5350 if (has_cpu_edp) {
5351 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5352 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5353 else
5354 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5355 } else
5356 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5357 } else {
5358 final |= DREF_SSC_SOURCE_DISABLE;
5359 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5360 }
5361
5362 if (final == val)
5363 return;
5364
5365 /* Always enable nonspread source */
5366 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5367
5368 if (has_ck505)
5369 val |= DREF_NONSPREAD_CK505_ENABLE;
5370 else
5371 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5372
5373 if (has_panel) {
5374 val &= ~DREF_SSC_SOURCE_MASK;
5375 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005376
Keith Packard199e5d72011-09-22 12:01:57 -07005377 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005378 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005379 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005380 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005381 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005382 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005383
5384 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005385 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005386 POSTING_READ(PCH_DREF_CONTROL);
5387 udelay(200);
5388
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005389 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005390
5391 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005392 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005393 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005394 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005395 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005396 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005397 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005398 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005399 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005400 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005401
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005402 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005403 POSTING_READ(PCH_DREF_CONTROL);
5404 udelay(200);
5405 } else {
5406 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5407
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005408 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005409
5410 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005411 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005412
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005413 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005414 POSTING_READ(PCH_DREF_CONTROL);
5415 udelay(200);
5416
5417 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005418 val &= ~DREF_SSC_SOURCE_MASK;
5419 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005420
5421 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005422 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005423
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005424 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005425 POSTING_READ(PCH_DREF_CONTROL);
5426 udelay(200);
5427 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005428
5429 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005430}
5431
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005432static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005433{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005434 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005435
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005436 tmp = I915_READ(SOUTH_CHICKEN2);
5437 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5438 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005439
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005440 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5441 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5442 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005443
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005444 tmp = I915_READ(SOUTH_CHICKEN2);
5445 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5446 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005447
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005448 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5449 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5450 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005451}
5452
5453/* WaMPhyProgramming:hsw */
5454static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5455{
5456 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005457
5458 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5459 tmp &= ~(0xFF << 24);
5460 tmp |= (0x12 << 24);
5461 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5462
Paulo Zanonidde86e22012-12-01 12:04:25 -02005463 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5464 tmp |= (1 << 11);
5465 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5466
5467 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5468 tmp |= (1 << 11);
5469 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5470
Paulo Zanonidde86e22012-12-01 12:04:25 -02005471 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5472 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5473 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5474
5475 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5476 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5477 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5478
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005479 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5480 tmp &= ~(7 << 13);
5481 tmp |= (5 << 13);
5482 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005483
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005484 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5485 tmp &= ~(7 << 13);
5486 tmp |= (5 << 13);
5487 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005488
5489 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5490 tmp &= ~0xFF;
5491 tmp |= 0x1C;
5492 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5493
5494 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5495 tmp &= ~0xFF;
5496 tmp |= 0x1C;
5497 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5498
5499 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5500 tmp &= ~(0xFF << 16);
5501 tmp |= (0x1C << 16);
5502 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5503
5504 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5505 tmp &= ~(0xFF << 16);
5506 tmp |= (0x1C << 16);
5507 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5508
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005509 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5510 tmp |= (1 << 27);
5511 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005512
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005513 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5514 tmp |= (1 << 27);
5515 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005516
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005517 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5518 tmp &= ~(0xF << 28);
5519 tmp |= (4 << 28);
5520 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005521
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005522 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5523 tmp &= ~(0xF << 28);
5524 tmp |= (4 << 28);
5525 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005526}
5527
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005528/* Implements 3 different sequences from BSpec chapter "Display iCLK
5529 * Programming" based on the parameters passed:
5530 * - Sequence to enable CLKOUT_DP
5531 * - Sequence to enable CLKOUT_DP without spread
5532 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5533 */
5534static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5535 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005536{
5537 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005538 uint32_t reg, tmp;
5539
5540 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5541 with_spread = true;
5542 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5543 with_fdi, "LP PCH doesn't have FDI\n"))
5544 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005545
5546 mutex_lock(&dev_priv->dpio_lock);
5547
5548 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5549 tmp &= ~SBI_SSCCTL_DISABLE;
5550 tmp |= SBI_SSCCTL_PATHALT;
5551 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5552
5553 udelay(24);
5554
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005555 if (with_spread) {
5556 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5557 tmp &= ~SBI_SSCCTL_PATHALT;
5558 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005559
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005560 if (with_fdi) {
5561 lpt_reset_fdi_mphy(dev_priv);
5562 lpt_program_fdi_mphy(dev_priv);
5563 }
5564 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005565
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005566 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5567 SBI_GEN0 : SBI_DBUFF0;
5568 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5569 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5570 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005571
5572 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005573}
5574
Paulo Zanoni47701c32013-07-23 11:19:25 -03005575/* Sequence to disable CLKOUT_DP */
5576static void lpt_disable_clkout_dp(struct drm_device *dev)
5577{
5578 struct drm_i915_private *dev_priv = dev->dev_private;
5579 uint32_t reg, tmp;
5580
5581 mutex_lock(&dev_priv->dpio_lock);
5582
5583 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5584 SBI_GEN0 : SBI_DBUFF0;
5585 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5586 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5587 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5588
5589 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5590 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5591 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5592 tmp |= SBI_SSCCTL_PATHALT;
5593 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5594 udelay(32);
5595 }
5596 tmp |= SBI_SSCCTL_DISABLE;
5597 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5598 }
5599
5600 mutex_unlock(&dev_priv->dpio_lock);
5601}
5602
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005603static void lpt_init_pch_refclk(struct drm_device *dev)
5604{
5605 struct drm_mode_config *mode_config = &dev->mode_config;
5606 struct intel_encoder *encoder;
5607 bool has_vga = false;
5608
5609 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5610 switch (encoder->type) {
5611 case INTEL_OUTPUT_ANALOG:
5612 has_vga = true;
5613 break;
5614 }
5615 }
5616
Paulo Zanoni47701c32013-07-23 11:19:25 -03005617 if (has_vga)
5618 lpt_enable_clkout_dp(dev, true, true);
5619 else
5620 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005621}
5622
Paulo Zanonidde86e22012-12-01 12:04:25 -02005623/*
5624 * Initialize reference clocks when the driver loads
5625 */
5626void intel_init_pch_refclk(struct drm_device *dev)
5627{
5628 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5629 ironlake_init_pch_refclk(dev);
5630 else if (HAS_PCH_LPT(dev))
5631 lpt_init_pch_refclk(dev);
5632}
5633
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005634static int ironlake_get_refclk(struct drm_crtc *crtc)
5635{
5636 struct drm_device *dev = crtc->dev;
5637 struct drm_i915_private *dev_priv = dev->dev_private;
5638 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005639 int num_connectors = 0;
5640 bool is_lvds = false;
5641
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005642 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005643 switch (encoder->type) {
5644 case INTEL_OUTPUT_LVDS:
5645 is_lvds = true;
5646 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005647 }
5648 num_connectors++;
5649 }
5650
5651 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5652 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005653 dev_priv->vbt.lvds_ssc_freq);
5654 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005655 }
5656
5657 return 120000;
5658}
5659
Daniel Vetter6ff93602013-04-19 11:24:36 +02005660static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005661{
5662 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5664 int pipe = intel_crtc->pipe;
5665 uint32_t val;
5666
Daniel Vetter78114072013-06-13 00:54:57 +02005667 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005668
Daniel Vetter965e0c42013-03-27 00:44:57 +01005669 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005670 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005671 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005672 break;
5673 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005674 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005675 break;
5676 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005677 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005678 break;
5679 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005680 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005681 break;
5682 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005683 /* Case prevented by intel_choose_pipe_bpp_dither. */
5684 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005685 }
5686
Daniel Vetterd8b32242013-04-25 17:54:44 +02005687 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005688 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5689
Daniel Vetter6ff93602013-04-19 11:24:36 +02005690 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005691 val |= PIPECONF_INTERLACED_ILK;
5692 else
5693 val |= PIPECONF_PROGRESSIVE;
5694
Daniel Vetter50f3b012013-03-27 00:44:56 +01005695 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005696 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005697
Paulo Zanonic8203562012-09-12 10:06:29 -03005698 I915_WRITE(PIPECONF(pipe), val);
5699 POSTING_READ(PIPECONF(pipe));
5700}
5701
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005702/*
5703 * Set up the pipe CSC unit.
5704 *
5705 * Currently only full range RGB to limited range RGB conversion
5706 * is supported, but eventually this should handle various
5707 * RGB<->YCbCr scenarios as well.
5708 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005709static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005710{
5711 struct drm_device *dev = crtc->dev;
5712 struct drm_i915_private *dev_priv = dev->dev_private;
5713 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5714 int pipe = intel_crtc->pipe;
5715 uint16_t coeff = 0x7800; /* 1.0 */
5716
5717 /*
5718 * TODO: Check what kind of values actually come out of the pipe
5719 * with these coeff/postoff values and adjust to get the best
5720 * accuracy. Perhaps we even need to take the bpc value into
5721 * consideration.
5722 */
5723
Daniel Vetter50f3b012013-03-27 00:44:56 +01005724 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005725 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5726
5727 /*
5728 * GY/GU and RY/RU should be the other way around according
5729 * to BSpec, but reality doesn't agree. Just set them up in
5730 * a way that results in the correct picture.
5731 */
5732 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5733 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5734
5735 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5736 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5737
5738 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5739 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5740
5741 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5742 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5743 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5744
5745 if (INTEL_INFO(dev)->gen > 6) {
5746 uint16_t postoff = 0;
5747
Daniel Vetter50f3b012013-03-27 00:44:56 +01005748 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005749 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5750
5751 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5752 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5753 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5754
5755 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5756 } else {
5757 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5758
Daniel Vetter50f3b012013-03-27 00:44:56 +01005759 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005760 mode |= CSC_BLACK_SCREEN_OFFSET;
5761
5762 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5763 }
5764}
5765
Daniel Vetter6ff93602013-04-19 11:24:36 +02005766static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005767{
5768 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5769 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005770 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005771 uint32_t val;
5772
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005773 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005774
Daniel Vetterd8b32242013-04-25 17:54:44 +02005775 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005776 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5777
Daniel Vetter6ff93602013-04-19 11:24:36 +02005778 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005779 val |= PIPECONF_INTERLACED_ILK;
5780 else
5781 val |= PIPECONF_PROGRESSIVE;
5782
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005783 I915_WRITE(PIPECONF(cpu_transcoder), val);
5784 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005785
5786 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5787 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005788}
5789
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005790static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005791 intel_clock_t *clock,
5792 bool *has_reduced_clock,
5793 intel_clock_t *reduced_clock)
5794{
5795 struct drm_device *dev = crtc->dev;
5796 struct drm_i915_private *dev_priv = dev->dev_private;
5797 struct intel_encoder *intel_encoder;
5798 int refclk;
5799 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005800 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005801
5802 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5803 switch (intel_encoder->type) {
5804 case INTEL_OUTPUT_LVDS:
5805 is_lvds = true;
5806 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005807 }
5808 }
5809
5810 refclk = ironlake_get_refclk(crtc);
5811
5812 /*
5813 * Returns a set of divisors for the desired target clock with the given
5814 * refclk, or FALSE. The returned values represent the clock equation:
5815 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5816 */
5817 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005818 ret = dev_priv->display.find_dpll(limit, crtc,
5819 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005820 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005821 if (!ret)
5822 return false;
5823
5824 if (is_lvds && dev_priv->lvds_downclock_avail) {
5825 /*
5826 * Ensure we match the reduced clock's P to the target clock.
5827 * If the clocks don't match, we can't switch the display clock
5828 * by using the FP0/FP1. In such case we will disable the LVDS
5829 * downclock feature.
5830 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005831 *has_reduced_clock =
5832 dev_priv->display.find_dpll(limit, crtc,
5833 dev_priv->lvds_downclock,
5834 refclk, clock,
5835 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005836 }
5837
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005838 return true;
5839}
5840
Daniel Vetter01a415f2012-10-27 15:58:40 +02005841static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5842{
5843 struct drm_i915_private *dev_priv = dev->dev_private;
5844 uint32_t temp;
5845
5846 temp = I915_READ(SOUTH_CHICKEN1);
5847 if (temp & FDI_BC_BIFURCATION_SELECT)
5848 return;
5849
5850 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5851 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5852
5853 temp |= FDI_BC_BIFURCATION_SELECT;
5854 DRM_DEBUG_KMS("enabling fdi C rx\n");
5855 I915_WRITE(SOUTH_CHICKEN1, temp);
5856 POSTING_READ(SOUTH_CHICKEN1);
5857}
5858
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005859static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005860{
5861 struct drm_device *dev = intel_crtc->base.dev;
5862 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005863
5864 switch (intel_crtc->pipe) {
5865 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005866 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005867 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005868 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005869 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5870 else
5871 cpt_enable_fdi_bc_bifurcation(dev);
5872
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005873 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005874 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005875 cpt_enable_fdi_bc_bifurcation(dev);
5876
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005877 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005878 default:
5879 BUG();
5880 }
5881}
5882
Paulo Zanonid4b19312012-11-29 11:29:32 -02005883int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5884{
5885 /*
5886 * Account for spread spectrum to avoid
5887 * oversubscribing the link. Max center spread
5888 * is 2.5%; use 5% for safety's sake.
5889 */
5890 u32 bps = target_clock * bpp * 21 / 20;
5891 return bps / (link_bw * 8) + 1;
5892}
5893
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005894static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005895{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005896 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005897}
5898
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005899static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005900 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005901 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005902{
5903 struct drm_crtc *crtc = &intel_crtc->base;
5904 struct drm_device *dev = crtc->dev;
5905 struct drm_i915_private *dev_priv = dev->dev_private;
5906 struct intel_encoder *intel_encoder;
5907 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005908 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005909 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005910
5911 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5912 switch (intel_encoder->type) {
5913 case INTEL_OUTPUT_LVDS:
5914 is_lvds = true;
5915 break;
5916 case INTEL_OUTPUT_SDVO:
5917 case INTEL_OUTPUT_HDMI:
5918 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005919 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005920 }
5921
5922 num_connectors++;
5923 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005924
Chris Wilsonc1858122010-12-03 21:35:48 +00005925 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005926 factor = 21;
5927 if (is_lvds) {
5928 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005929 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005930 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005931 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005932 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005933 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005934
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005935 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005936 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005937
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005938 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5939 *fp2 |= FP_CB_TUNE;
5940
Chris Wilson5eddb702010-09-11 13:48:45 +01005941 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005942
Eric Anholta07d6782011-03-30 13:01:08 -07005943 if (is_lvds)
5944 dpll |= DPLLB_MODE_LVDS;
5945 else
5946 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005947
Daniel Vetteref1b4602013-06-01 17:17:04 +02005948 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5949 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005950
5951 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005952 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005953 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005954 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005955
Eric Anholta07d6782011-03-30 13:01:08 -07005956 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005957 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005958 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005959 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005960
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005961 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005962 case 5:
5963 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5964 break;
5965 case 7:
5966 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5967 break;
5968 case 10:
5969 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5970 break;
5971 case 14:
5972 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5973 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005974 }
5975
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005976 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005977 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005978 else
5979 dpll |= PLL_REF_INPUT_DREFCLK;
5980
Daniel Vetter959e16d2013-06-05 13:34:21 +02005981 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005982}
5983
Jesse Barnes79e53942008-11-07 14:24:08 -08005984static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005985 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005986 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005987{
5988 struct drm_device *dev = crtc->dev;
5989 struct drm_i915_private *dev_priv = dev->dev_private;
5990 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5991 int pipe = intel_crtc->pipe;
5992 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005993 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005994 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005995 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005996 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005997 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005998 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005999 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006000 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006001
6002 for_each_encoder_on_crtc(dev, crtc, encoder) {
6003 switch (encoder->type) {
6004 case INTEL_OUTPUT_LVDS:
6005 is_lvds = true;
6006 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006007 }
6008
6009 num_connectors++;
6010 }
6011
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006012 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6013 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6014
Daniel Vetterff9a6752013-06-01 17:16:21 +02006015 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006016 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006017 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006018 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6019 return -EINVAL;
6020 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006021 /* Compat-code for transition, will disappear. */
6022 if (!intel_crtc->config.clock_set) {
6023 intel_crtc->config.dpll.n = clock.n;
6024 intel_crtc->config.dpll.m1 = clock.m1;
6025 intel_crtc->config.dpll.m2 = clock.m2;
6026 intel_crtc->config.dpll.p1 = clock.p1;
6027 intel_crtc->config.dpll.p2 = clock.p2;
6028 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006029
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006030 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006031 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006032 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006033 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006034 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006035
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006036 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006037 &fp, &reduced_clock,
6038 has_reduced_clock ? &fp2 : NULL);
6039
Daniel Vetter959e16d2013-06-05 13:34:21 +02006040 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006041 intel_crtc->config.dpll_hw_state.fp0 = fp;
6042 if (has_reduced_clock)
6043 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6044 else
6045 intel_crtc->config.dpll_hw_state.fp1 = fp;
6046
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006047 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006048 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006049 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6050 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006051 return -EINVAL;
6052 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006053 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006054 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006055
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006056 if (intel_crtc->config.has_dp_encoder)
6057 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006058
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006059 if (is_lvds && has_reduced_clock && i915_powersave)
6060 intel_crtc->lowfreq_avail = true;
6061 else
6062 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006063
6064 if (intel_crtc->config.has_pch_encoder) {
6065 pll = intel_crtc_to_shared_dpll(intel_crtc);
6066
Jesse Barnes79e53942008-11-07 14:24:08 -08006067 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006068
Daniel Vetter8a654f32013-06-01 17:16:22 +02006069 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006070
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006071 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006072 intel_cpu_transcoder_set_m_n(intel_crtc,
6073 &intel_crtc->config.fdi_m_n);
6074 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006075
Daniel Vetterebfd86f2013-04-19 11:24:44 +02006076 if (IS_IVYBRIDGE(dev))
6077 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006078
Daniel Vetter6ff93602013-04-19 11:24:36 +02006079 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006080
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006081 /* Set up the display plane register */
6082 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006083 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006084
Daniel Vetter94352cf2012-07-05 22:51:56 +02006085 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006086
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006087 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006088}
6089
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006090static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6091 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006092{
6093 struct drm_device *dev = crtc->base.dev;
6094 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006095 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006096
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006097 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6098 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6099 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6100 & ~TU_SIZE_MASK;
6101 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6102 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6103 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6104}
6105
6106static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6107 enum transcoder transcoder,
6108 struct intel_link_m_n *m_n)
6109{
6110 struct drm_device *dev = crtc->base.dev;
6111 struct drm_i915_private *dev_priv = dev->dev_private;
6112 enum pipe pipe = crtc->pipe;
6113
6114 if (INTEL_INFO(dev)->gen >= 5) {
6115 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6116 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6117 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6118 & ~TU_SIZE_MASK;
6119 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6120 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6121 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6122 } else {
6123 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6124 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6125 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6126 & ~TU_SIZE_MASK;
6127 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6128 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6129 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6130 }
6131}
6132
6133void intel_dp_get_m_n(struct intel_crtc *crtc,
6134 struct intel_crtc_config *pipe_config)
6135{
6136 if (crtc->config.has_pch_encoder)
6137 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6138 else
6139 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6140 &pipe_config->dp_m_n);
6141}
6142
Daniel Vetter72419202013-04-04 13:28:53 +02006143static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6144 struct intel_crtc_config *pipe_config)
6145{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006146 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6147 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006148}
6149
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006150static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6151 struct intel_crtc_config *pipe_config)
6152{
6153 struct drm_device *dev = crtc->base.dev;
6154 struct drm_i915_private *dev_priv = dev->dev_private;
6155 uint32_t tmp;
6156
6157 tmp = I915_READ(PF_CTL(crtc->pipe));
6158
6159 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006160 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006161 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6162 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006163
6164 /* We currently do not free assignements of panel fitters on
6165 * ivb/hsw (since we don't use the higher upscaling modes which
6166 * differentiates them) so just WARN about this case for now. */
6167 if (IS_GEN7(dev)) {
6168 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6169 PF_PIPE_SEL_IVB(crtc->pipe));
6170 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006171 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006172}
6173
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006174static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6175 struct intel_crtc_config *pipe_config)
6176{
6177 struct drm_device *dev = crtc->base.dev;
6178 struct drm_i915_private *dev_priv = dev->dev_private;
6179 uint32_t tmp;
6180
Daniel Vettere143a212013-07-04 12:01:15 +02006181 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006182 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006183
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006184 tmp = I915_READ(PIPECONF(crtc->pipe));
6185 if (!(tmp & PIPECONF_ENABLE))
6186 return false;
6187
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006188 switch (tmp & PIPECONF_BPC_MASK) {
6189 case PIPECONF_6BPC:
6190 pipe_config->pipe_bpp = 18;
6191 break;
6192 case PIPECONF_8BPC:
6193 pipe_config->pipe_bpp = 24;
6194 break;
6195 case PIPECONF_10BPC:
6196 pipe_config->pipe_bpp = 30;
6197 break;
6198 case PIPECONF_12BPC:
6199 pipe_config->pipe_bpp = 36;
6200 break;
6201 default:
6202 break;
6203 }
6204
Daniel Vetterab9412b2013-05-03 11:49:46 +02006205 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006206 struct intel_shared_dpll *pll;
6207
Daniel Vetter88adfff2013-03-28 10:42:01 +01006208 pipe_config->has_pch_encoder = true;
6209
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006210 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6211 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6212 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006213
6214 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006215
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006216 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006217 pipe_config->shared_dpll =
6218 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006219 } else {
6220 tmp = I915_READ(PCH_DPLL_SEL);
6221 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6222 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6223 else
6224 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6225 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006226
6227 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6228
6229 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6230 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006231
6232 tmp = pipe_config->dpll_hw_state.dpll;
6233 pipe_config->pixel_multiplier =
6234 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6235 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006236
6237 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006238 } else {
6239 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006240 }
6241
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006242 intel_get_pipe_timings(crtc, pipe_config);
6243
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006244 ironlake_get_pfit_config(crtc, pipe_config);
6245
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006246 return true;
6247}
6248
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006249static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6250{
6251 struct drm_device *dev = dev_priv->dev;
6252 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6253 struct intel_crtc *crtc;
6254 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006255 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006256
6257 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6258 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
6259 pipe_name(crtc->pipe));
6260
6261 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6262 WARN(plls->spll_refcount, "SPLL enabled\n");
6263 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6264 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6265 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6266 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6267 "CPU PWM1 enabled\n");
6268 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6269 "CPU PWM2 enabled\n");
6270 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6271 "PCH PWM1 enabled\n");
6272 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6273 "Utility pin enabled\n");
6274 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6275
6276 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6277 val = I915_READ(DEIMR);
6278 WARN((val & ~DE_PCH_EVENT_IVB) != val,
6279 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6280 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006281 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006282 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6283 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6284}
6285
6286/*
6287 * This function implements pieces of two sequences from BSpec:
6288 * - Sequence for display software to disable LCPLL
6289 * - Sequence for display software to allow package C8+
6290 * The steps implemented here are just the steps that actually touch the LCPLL
6291 * register. Callers should take care of disabling all the display engine
6292 * functions, doing the mode unset, fixing interrupts, etc.
6293 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006294static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6295 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006296{
6297 uint32_t val;
6298
6299 assert_can_disable_lcpll(dev_priv);
6300
6301 val = I915_READ(LCPLL_CTL);
6302
6303 if (switch_to_fclk) {
6304 val |= LCPLL_CD_SOURCE_FCLK;
6305 I915_WRITE(LCPLL_CTL, val);
6306
6307 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6308 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6309 DRM_ERROR("Switching to FCLK failed\n");
6310
6311 val = I915_READ(LCPLL_CTL);
6312 }
6313
6314 val |= LCPLL_PLL_DISABLE;
6315 I915_WRITE(LCPLL_CTL, val);
6316 POSTING_READ(LCPLL_CTL);
6317
6318 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6319 DRM_ERROR("LCPLL still locked\n");
6320
6321 val = I915_READ(D_COMP);
6322 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006323 mutex_lock(&dev_priv->rps.hw_lock);
6324 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6325 DRM_ERROR("Failed to disable D_COMP\n");
6326 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006327 POSTING_READ(D_COMP);
6328 ndelay(100);
6329
6330 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6331 DRM_ERROR("D_COMP RCOMP still in progress\n");
6332
6333 if (allow_power_down) {
6334 val = I915_READ(LCPLL_CTL);
6335 val |= LCPLL_POWER_DOWN_ALLOW;
6336 I915_WRITE(LCPLL_CTL, val);
6337 POSTING_READ(LCPLL_CTL);
6338 }
6339}
6340
6341/*
6342 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6343 * source.
6344 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006345static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006346{
6347 uint32_t val;
6348
6349 val = I915_READ(LCPLL_CTL);
6350
6351 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6352 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6353 return;
6354
Paulo Zanoni215733f2013-08-19 13:18:07 -03006355 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6356 * we'll hang the machine! */
6357 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6358
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006359 if (val & LCPLL_POWER_DOWN_ALLOW) {
6360 val &= ~LCPLL_POWER_DOWN_ALLOW;
6361 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006362 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006363 }
6364
6365 val = I915_READ(D_COMP);
6366 val |= D_COMP_COMP_FORCE;
6367 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006368 mutex_lock(&dev_priv->rps.hw_lock);
6369 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6370 DRM_ERROR("Failed to enable D_COMP\n");
6371 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006372 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006373
6374 val = I915_READ(LCPLL_CTL);
6375 val &= ~LCPLL_PLL_DISABLE;
6376 I915_WRITE(LCPLL_CTL, val);
6377
6378 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6379 DRM_ERROR("LCPLL not locked yet\n");
6380
6381 if (val & LCPLL_CD_SOURCE_FCLK) {
6382 val = I915_READ(LCPLL_CTL);
6383 val &= ~LCPLL_CD_SOURCE_FCLK;
6384 I915_WRITE(LCPLL_CTL, val);
6385
6386 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6387 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6388 DRM_ERROR("Switching back to LCPLL failed\n");
6389 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006390
6391 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006392}
6393
Paulo Zanonic67a4702013-08-19 13:18:09 -03006394void hsw_enable_pc8_work(struct work_struct *__work)
6395{
6396 struct drm_i915_private *dev_priv =
6397 container_of(to_delayed_work(__work), struct drm_i915_private,
6398 pc8.enable_work);
6399 struct drm_device *dev = dev_priv->dev;
6400 uint32_t val;
6401
6402 if (dev_priv->pc8.enabled)
6403 return;
6404
6405 DRM_DEBUG_KMS("Enabling package C8+\n");
6406
6407 dev_priv->pc8.enabled = true;
6408
6409 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6410 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6411 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6412 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6413 }
6414
6415 lpt_disable_clkout_dp(dev);
6416 hsw_pc8_disable_interrupts(dev);
6417 hsw_disable_lcpll(dev_priv, true, true);
6418}
6419
6420static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6421{
6422 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6423 WARN(dev_priv->pc8.disable_count < 1,
6424 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6425
6426 dev_priv->pc8.disable_count--;
6427 if (dev_priv->pc8.disable_count != 0)
6428 return;
6429
6430 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006431 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006432}
6433
6434static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6435{
6436 struct drm_device *dev = dev_priv->dev;
6437 uint32_t val;
6438
6439 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6440 WARN(dev_priv->pc8.disable_count < 0,
6441 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6442
6443 dev_priv->pc8.disable_count++;
6444 if (dev_priv->pc8.disable_count != 1)
6445 return;
6446
6447 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6448 if (!dev_priv->pc8.enabled)
6449 return;
6450
6451 DRM_DEBUG_KMS("Disabling package C8+\n");
6452
6453 hsw_restore_lcpll(dev_priv);
6454 hsw_pc8_restore_interrupts(dev);
6455 lpt_init_pch_refclk(dev);
6456
6457 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6458 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6459 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6460 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6461 }
6462
6463 intel_prepare_ddi(dev);
6464 i915_gem_init_swizzling(dev);
6465 mutex_lock(&dev_priv->rps.hw_lock);
6466 gen6_update_ring_freq(dev);
6467 mutex_unlock(&dev_priv->rps.hw_lock);
6468 dev_priv->pc8.enabled = false;
6469}
6470
6471void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6472{
6473 mutex_lock(&dev_priv->pc8.lock);
6474 __hsw_enable_package_c8(dev_priv);
6475 mutex_unlock(&dev_priv->pc8.lock);
6476}
6477
6478void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6479{
6480 mutex_lock(&dev_priv->pc8.lock);
6481 __hsw_disable_package_c8(dev_priv);
6482 mutex_unlock(&dev_priv->pc8.lock);
6483}
6484
6485static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6486{
6487 struct drm_device *dev = dev_priv->dev;
6488 struct intel_crtc *crtc;
6489 uint32_t val;
6490
6491 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6492 if (crtc->base.enabled)
6493 return false;
6494
6495 /* This case is still possible since we have the i915.disable_power_well
6496 * parameter and also the KVMr or something else might be requesting the
6497 * power well. */
6498 val = I915_READ(HSW_PWR_WELL_DRIVER);
6499 if (val != 0) {
6500 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6501 return false;
6502 }
6503
6504 return true;
6505}
6506
6507/* Since we're called from modeset_global_resources there's no way to
6508 * symmetrically increase and decrease the refcount, so we use
6509 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6510 * or not.
6511 */
6512static void hsw_update_package_c8(struct drm_device *dev)
6513{
6514 struct drm_i915_private *dev_priv = dev->dev_private;
6515 bool allow;
6516
6517 if (!i915_enable_pc8)
6518 return;
6519
6520 mutex_lock(&dev_priv->pc8.lock);
6521
6522 allow = hsw_can_enable_package_c8(dev_priv);
6523
6524 if (allow == dev_priv->pc8.requirements_met)
6525 goto done;
6526
6527 dev_priv->pc8.requirements_met = allow;
6528
6529 if (allow)
6530 __hsw_enable_package_c8(dev_priv);
6531 else
6532 __hsw_disable_package_c8(dev_priv);
6533
6534done:
6535 mutex_unlock(&dev_priv->pc8.lock);
6536}
6537
6538static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6539{
6540 if (!dev_priv->pc8.gpu_idle) {
6541 dev_priv->pc8.gpu_idle = true;
6542 hsw_enable_package_c8(dev_priv);
6543 }
6544}
6545
6546static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6547{
6548 if (dev_priv->pc8.gpu_idle) {
6549 dev_priv->pc8.gpu_idle = false;
6550 hsw_disable_package_c8(dev_priv);
6551 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006552}
Eric Anholtf564048e2011-03-30 13:01:02 -07006553
6554static void haswell_modeset_global_resources(struct drm_device *dev)
6555{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006556 bool enable = false;
6557 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006558
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006559 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6560 if (!crtc->base.enabled)
6561 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006562
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006563 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.enabled ||
Jesse Barnes79e53942008-11-07 14:24:08 -08006564 crtc->config.cpu_transcoder != TRANSCODER_EDP)
6565 enable = true;
6566 }
6567
6568 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006569
6570 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006571}
6572
6573static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6574 int x, int y,
6575 struct drm_framebuffer *fb)
6576{
6577 struct drm_device *dev = crtc->dev;
6578 struct drm_i915_private *dev_priv = dev->dev_private;
6579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6580 int plane = intel_crtc->plane;
6581 int ret;
6582
6583 if (!intel_ddi_pll_mode_set(crtc))
6584 return -EINVAL;
6585
Chris Wilson560b85b2010-08-07 11:01:38 +01006586 if (intel_crtc->config.has_dp_encoder)
6587 intel_dp_set_m_n(intel_crtc);
6588
6589 intel_crtc->lowfreq_avail = false;
6590
6591 intel_set_pipe_timings(intel_crtc);
6592
6593 if (intel_crtc->config.has_pch_encoder) {
6594 intel_cpu_transcoder_set_m_n(intel_crtc,
6595 &intel_crtc->config.fdi_m_n);
6596 }
6597
6598 haswell_set_pipeconf(crtc);
6599
6600 intel_set_pipe_csc(crtc);
6601
6602 /* Set up the display plane register */
6603 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6604 POSTING_READ(DSPCNTR(plane));
6605
6606 ret = intel_pipe_set_base(crtc, x, y, fb);
6607
Chris Wilson560b85b2010-08-07 11:01:38 +01006608 return ret;
6609}
6610
6611static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6612 struct intel_crtc_config *pipe_config)
6613{
6614 struct drm_device *dev = crtc->base.dev;
6615 struct drm_i915_private *dev_priv = dev->dev_private;
6616 enum intel_display_power_domain pfit_domain;
6617 uint32_t tmp;
6618
6619 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6620 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6621
6622 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6623 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6624 enum pipe trans_edp_pipe;
6625 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6626 default:
6627 WARN(1, "unknown pipe linked to edp transcoder\n");
6628 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6629 case TRANS_DDI_EDP_INPUT_A_ON:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006630 trans_edp_pipe = PIPE_A;
Chris Wilson6b383a72010-09-13 13:54:26 +01006631 break;
6632 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006633 trans_edp_pipe = PIPE_B;
6634 break;
6635 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6636 trans_edp_pipe = PIPE_C;
6637 break;
6638 }
6639
Chris Wilson560b85b2010-08-07 11:01:38 +01006640 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006641 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6642 }
6643
6644 if (!intel_display_power_enabled(dev,
Chris Wilson6b383a72010-09-13 13:54:26 +01006645 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006646 return false;
6647
6648 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6649 if (!(tmp & PIPECONF_ENABLE))
6650 return false;
6651
6652 /*
6653 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6654 * DDI E. So just check whether this pipe is wired to DDI E and whether
6655 * the PCH transcoder is on.
6656 */
6657 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6658 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6659 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6660 pipe_config->has_pch_encoder = true;
6661
6662 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6663 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6664 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6665
6666 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6667 }
6668
6669 intel_get_pipe_timings(crtc, pipe_config);
6670
6671 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6672 if (intel_display_power_enabled(dev, pfit_domain))
6673 ironlake_get_pfit_config(crtc, pipe_config);
Chris Wilson560b85b2010-08-07 11:01:38 +01006674
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006675 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6676 (I915_READ(IPS_CTL) & IPS_ENABLE);
6677
Chris Wilson560b85b2010-08-07 11:01:38 +01006678 pipe_config->pixel_multiplier = 1;
6679
6680 return true;
6681}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006682
6683static int intel_crtc_mode_set(struct drm_crtc *crtc,
6684 int x, int y,
6685 struct drm_framebuffer *fb)
6686{
Jesse Barnes79e53942008-11-07 14:24:08 -08006687 struct drm_device *dev = crtc->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00006688 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006689 struct intel_encoder *encoder;
6690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006691 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6692 int pipe = intel_crtc->pipe;
6693 int ret;
6694
Eric Anholt0b701d22011-03-30 13:01:03 -07006695 drm_vblank_pre_modeset(dev, pipe);
6696
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006697 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6698
Jesse Barnes79e53942008-11-07 14:24:08 -08006699 drm_vblank_post_modeset(dev, pipe);
6700
Daniel Vetter9256aa12012-10-31 19:26:13 +01006701 if (ret != 0)
6702 return ret;
6703
6704 for_each_encoder_on_crtc(dev, crtc, encoder) {
6705 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6706 encoder->base.base.id,
6707 drm_get_encoder_name(&encoder->base),
6708 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006709 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006710 }
6711
6712 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006713}
6714
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006715static bool intel_eld_uptodate(struct drm_connector *connector,
6716 int reg_eldv, uint32_t bits_eldv,
6717 int reg_elda, uint32_t bits_elda,
6718 int reg_edid)
6719{
6720 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6721 uint8_t *eld = connector->eld;
6722 uint32_t i;
6723
6724 i = I915_READ(reg_eldv);
6725 i &= bits_eldv;
6726
6727 if (!eld[0])
6728 return !i;
6729
6730 if (!i)
6731 return false;
6732
6733 i = I915_READ(reg_elda);
6734 i &= ~bits_elda;
6735 I915_WRITE(reg_elda, i);
6736
6737 for (i = 0; i < eld[2]; i++)
6738 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6739 return false;
6740
6741 return true;
6742}
6743
Wu Fengguange0dac652011-09-05 14:25:34 +08006744static void g4x_write_eld(struct drm_connector *connector,
6745 struct drm_crtc *crtc)
6746{
6747 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6748 uint8_t *eld = connector->eld;
6749 uint32_t eldv;
6750 uint32_t len;
6751 uint32_t i;
6752
6753 i = I915_READ(G4X_AUD_VID_DID);
6754
6755 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6756 eldv = G4X_ELDV_DEVCL_DEVBLC;
6757 else
6758 eldv = G4X_ELDV_DEVCTG;
6759
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006760 if (intel_eld_uptodate(connector,
6761 G4X_AUD_CNTL_ST, eldv,
6762 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6763 G4X_HDMIW_HDMIEDID))
6764 return;
6765
Wu Fengguange0dac652011-09-05 14:25:34 +08006766 i = I915_READ(G4X_AUD_CNTL_ST);
6767 i &= ~(eldv | G4X_ELD_ADDR);
6768 len = (i >> 9) & 0x1f; /* ELD buffer size */
6769 I915_WRITE(G4X_AUD_CNTL_ST, i);
6770
6771 if (!eld[0])
6772 return;
6773
6774 len = min_t(uint8_t, eld[2], len);
6775 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6776 for (i = 0; i < len; i++)
6777 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6778
6779 i = I915_READ(G4X_AUD_CNTL_ST);
6780 i |= eldv;
6781 I915_WRITE(G4X_AUD_CNTL_ST, i);
6782}
6783
Wang Xingchao83358c852012-08-16 22:43:37 +08006784static void haswell_write_eld(struct drm_connector *connector,
6785 struct drm_crtc *crtc)
6786{
6787 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6788 uint8_t *eld = connector->eld;
6789 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006791 uint32_t eldv;
6792 uint32_t i;
6793 int len;
6794 int pipe = to_intel_crtc(crtc)->pipe;
6795 int tmp;
6796
6797 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6798 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6799 int aud_config = HSW_AUD_CFG(pipe);
6800 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6801
6802
6803 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6804
6805 /* Audio output enable */
6806 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6807 tmp = I915_READ(aud_cntrl_st2);
6808 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6809 I915_WRITE(aud_cntrl_st2, tmp);
6810
6811 /* Wait for 1 vertical blank */
6812 intel_wait_for_vblank(dev, pipe);
6813
6814 /* Set ELD valid state */
6815 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006816 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006817 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6818 I915_WRITE(aud_cntrl_st2, tmp);
6819 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006820 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006821
6822 /* Enable HDMI mode */
6823 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006824 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006825 /* clear N_programing_enable and N_value_index */
6826 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6827 I915_WRITE(aud_config, tmp);
6828
6829 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6830
6831 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006832 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006833
6834 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6835 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6836 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6837 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6838 } else
6839 I915_WRITE(aud_config, 0);
6840
6841 if (intel_eld_uptodate(connector,
6842 aud_cntrl_st2, eldv,
6843 aud_cntl_st, IBX_ELD_ADDRESS,
6844 hdmiw_hdmiedid))
6845 return;
6846
6847 i = I915_READ(aud_cntrl_st2);
6848 i &= ~eldv;
6849 I915_WRITE(aud_cntrl_st2, i);
6850
6851 if (!eld[0])
6852 return;
6853
6854 i = I915_READ(aud_cntl_st);
6855 i &= ~IBX_ELD_ADDRESS;
6856 I915_WRITE(aud_cntl_st, i);
6857 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6858 DRM_DEBUG_DRIVER("port num:%d\n", i);
6859
6860 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6861 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6862 for (i = 0; i < len; i++)
6863 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6864
6865 i = I915_READ(aud_cntrl_st2);
6866 i |= eldv;
6867 I915_WRITE(aud_cntrl_st2, i);
6868
6869}
6870
Wu Fengguange0dac652011-09-05 14:25:34 +08006871static void ironlake_write_eld(struct drm_connector *connector,
6872 struct drm_crtc *crtc)
6873{
6874 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6875 uint8_t *eld = connector->eld;
6876 uint32_t eldv;
6877 uint32_t i;
6878 int len;
6879 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006880 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006881 int aud_cntl_st;
6882 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006883 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006884
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006885 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006886 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6887 aud_config = IBX_AUD_CFG(pipe);
6888 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006889 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006890 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006891 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6892 aud_config = CPT_AUD_CFG(pipe);
6893 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006894 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006895 }
6896
Wang Xingchao9b138a82012-08-09 16:52:18 +08006897 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006898
6899 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006900 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006901 if (!i) {
6902 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6903 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006904 eldv = IBX_ELD_VALIDB;
6905 eldv |= IBX_ELD_VALIDB << 4;
6906 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006907 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006908 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006909 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006910 }
6911
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006912 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6913 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6914 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006915 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6916 } else
6917 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006918
6919 if (intel_eld_uptodate(connector,
6920 aud_cntrl_st2, eldv,
6921 aud_cntl_st, IBX_ELD_ADDRESS,
6922 hdmiw_hdmiedid))
6923 return;
6924
Wu Fengguange0dac652011-09-05 14:25:34 +08006925 i = I915_READ(aud_cntrl_st2);
6926 i &= ~eldv;
6927 I915_WRITE(aud_cntrl_st2, i);
6928
6929 if (!eld[0])
6930 return;
6931
Wu Fengguange0dac652011-09-05 14:25:34 +08006932 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006933 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006934 I915_WRITE(aud_cntl_st, i);
6935
6936 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6937 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6938 for (i = 0; i < len; i++)
6939 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6940
6941 i = I915_READ(aud_cntrl_st2);
6942 i |= eldv;
6943 I915_WRITE(aud_cntrl_st2, i);
6944}
6945
6946void intel_write_eld(struct drm_encoder *encoder,
6947 struct drm_display_mode *mode)
6948{
6949 struct drm_crtc *crtc = encoder->crtc;
6950 struct drm_connector *connector;
6951 struct drm_device *dev = encoder->dev;
6952 struct drm_i915_private *dev_priv = dev->dev_private;
6953
6954 connector = drm_select_eld(encoder, mode);
6955 if (!connector)
6956 return;
6957
6958 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6959 connector->base.id,
6960 drm_get_connector_name(connector),
6961 connector->encoder->base.id,
6962 drm_get_encoder_name(connector->encoder));
6963
6964 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6965
6966 if (dev_priv->display.write_eld)
6967 dev_priv->display.write_eld(connector, crtc);
6968}
6969
Jesse Barnes79e53942008-11-07 14:24:08 -08006970static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6971{
6972 struct drm_device *dev = crtc->dev;
6973 struct drm_i915_private *dev_priv = dev->dev_private;
6974 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6975 bool visible = base != 0;
6976 u32 cntl;
6977
6978 if (intel_crtc->cursor_visible == visible)
6979 return;
6980
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006981 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006982 if (visible) {
6983 /* On these chipsets we can only modify the base whilst
6984 * the cursor is disabled.
6985 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006986 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006987
6988 cntl &= ~(CURSOR_FORMAT_MASK);
6989 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6990 cntl |= CURSOR_ENABLE |
6991 CURSOR_GAMMA_ENABLE |
6992 CURSOR_FORMAT_ARGB;
6993 } else
6994 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006995 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006996
6997 intel_crtc->cursor_visible = visible;
6998}
6999
7000static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7001{
7002 struct drm_device *dev = crtc->dev;
7003 struct drm_i915_private *dev_priv = dev->dev_private;
7004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7005 int pipe = intel_crtc->pipe;
7006 bool visible = base != 0;
7007
7008 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007009 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007010 if (base) {
7011 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7012 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7013 cntl |= pipe << 28; /* Connect to correct pipe */
7014 } else {
7015 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7016 cntl |= CURSOR_MODE_DISABLE;
7017 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007018 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007019
7020 intel_crtc->cursor_visible = visible;
7021 }
7022 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007023 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007024}
7025
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007026static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7027{
7028 struct drm_device *dev = crtc->dev;
7029 struct drm_i915_private *dev_priv = dev->dev_private;
7030 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7031 int pipe = intel_crtc->pipe;
7032 bool visible = base != 0;
7033
7034 if (intel_crtc->cursor_visible != visible) {
7035 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7036 if (base) {
7037 cntl &= ~CURSOR_MODE;
7038 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7039 } else {
7040 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7041 cntl |= CURSOR_MODE_DISABLE;
7042 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007043 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007044 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007045 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7046 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007047 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7048
7049 intel_crtc->cursor_visible = visible;
7050 }
7051 /* and commit changes on next vblank */
7052 I915_WRITE(CURBASE_IVB(pipe), base);
7053}
7054
Jesse Barnes79e53942008-11-07 14:24:08 -08007055/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7056static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7057 bool on)
7058{
7059 struct drm_device *dev = crtc->dev;
7060 struct drm_i915_private *dev_priv = dev->dev_private;
7061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7062 int pipe = intel_crtc->pipe;
7063 int x = intel_crtc->cursor_x;
7064 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007065 u32 base = 0, pos = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007066 bool visible;
7067
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007068 if (on)
Jesse Barnes79e53942008-11-07 14:24:08 -08007069 base = intel_crtc->cursor_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007070
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007071 if (x >= intel_crtc->config.pipe_src_w)
7072 base = 0;
7073
7074 if (y >= intel_crtc->config.pipe_src_h)
Jesse Barnes79e53942008-11-07 14:24:08 -08007075 base = 0;
7076
7077 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007078 if (x + intel_crtc->cursor_width <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007079 base = 0;
7080
7081 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7082 x = -x;
7083 }
7084 pos |= x << CURSOR_X_SHIFT;
7085
7086 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007087 if (y + intel_crtc->cursor_height <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007088 base = 0;
7089
7090 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7091 y = -y;
7092 }
7093 pos |= y << CURSOR_Y_SHIFT;
7094
7095 visible = base != 0;
7096 if (!visible && !intel_crtc->cursor_visible)
7097 return;
7098
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03007099 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007100 I915_WRITE(CURPOS_IVB(pipe), pos);
7101 ivb_update_cursor(crtc, base);
7102 } else {
7103 I915_WRITE(CURPOS(pipe), pos);
7104 if (IS_845G(dev) || IS_I865G(dev))
7105 i845_update_cursor(crtc, base);
7106 else
7107 i9xx_update_cursor(crtc, base);
7108 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007109}
7110
7111static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7112 struct drm_file *file,
7113 uint32_t handle,
7114 uint32_t width, uint32_t height)
7115{
7116 struct drm_device *dev = crtc->dev;
7117 struct drm_i915_private *dev_priv = dev->dev_private;
7118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007119 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007120 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007121 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007122
Jesse Barnes79e53942008-11-07 14:24:08 -08007123 /* if we want to turn off the cursor ignore width and height */
7124 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007125 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007126 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007127 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007128 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007129 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007130 }
7131
7132 /* Currently we only support 64x64 cursors */
7133 if (width != 64 || height != 64) {
7134 DRM_ERROR("we currently only support 64x64 cursors\n");
7135 return -EINVAL;
7136 }
7137
Chris Wilson05394f32010-11-08 19:18:58 +00007138 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007139 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007140 return -ENOENT;
7141
Chris Wilson05394f32010-11-08 19:18:58 +00007142 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007143 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007144 ret = -ENOMEM;
7145 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007146 }
7147
Dave Airlie71acb5e2008-12-30 20:31:46 +10007148 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007149 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007150 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007151 unsigned alignment;
7152
Chris Wilsond9e86c02010-11-10 16:40:20 +00007153 if (obj->tiling_mode) {
7154 DRM_ERROR("cursor cannot be tiled\n");
7155 ret = -EINVAL;
7156 goto fail_locked;
7157 }
7158
Chris Wilson693db182013-03-05 14:52:39 +00007159 /* Note that the w/a also requires 2 PTE of padding following
7160 * the bo. We currently fill all unused PTE with the shadow
7161 * page and so we should always have valid PTE following the
7162 * cursor preventing the VT-d warning.
7163 */
7164 alignment = 0;
7165 if (need_vtd_wa(dev))
7166 alignment = 64*1024;
7167
7168 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007169 if (ret) {
7170 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007171 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007172 }
7173
Chris Wilsond9e86c02010-11-10 16:40:20 +00007174 ret = i915_gem_object_put_fence(obj);
7175 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007176 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007177 goto fail_unpin;
7178 }
7179
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007180 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007181 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007182 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007183 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007184 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7185 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007186 if (ret) {
7187 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007188 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007189 }
Chris Wilson05394f32010-11-08 19:18:58 +00007190 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007191 }
7192
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007193 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007194 I915_WRITE(CURSIZE, (height << 12) | width);
7195
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007196 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007197 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007198 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007199 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007200 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7201 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007202 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007203 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007204 }
Jesse Barnes80824002009-09-10 15:28:06 -07007205
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007206 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007207
7208 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007209 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007210 intel_crtc->cursor_width = width;
7211 intel_crtc->cursor_height = height;
7212
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007213 if (intel_crtc->active)
7214 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007215
Jesse Barnes79e53942008-11-07 14:24:08 -08007216 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007217fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007218 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007219fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007220 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007221fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007222 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007223 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007224}
7225
7226static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7227{
Jesse Barnes79e53942008-11-07 14:24:08 -08007228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007229
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007230 intel_crtc->cursor_x = x;
7231 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07007232
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007233 if (intel_crtc->active)
7234 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007235
7236 return 0;
7237}
7238
Jesse Barnes79e53942008-11-07 14:24:08 -08007239static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007240 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007241{
James Simmons72034252010-08-03 01:33:19 +01007242 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007243 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007244
James Simmons72034252010-08-03 01:33:19 +01007245 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007246 intel_crtc->lut_r[i] = red[i] >> 8;
7247 intel_crtc->lut_g[i] = green[i] >> 8;
7248 intel_crtc->lut_b[i] = blue[i] >> 8;
7249 }
7250
7251 intel_crtc_load_lut(crtc);
7252}
7253
Jesse Barnes79e53942008-11-07 14:24:08 -08007254/* VESA 640x480x72Hz mode to set on the pipe */
7255static struct drm_display_mode load_detect_mode = {
7256 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7257 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7258};
7259
Chris Wilsond2dff872011-04-19 08:36:26 +01007260static struct drm_framebuffer *
7261intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007262 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007263 struct drm_i915_gem_object *obj)
7264{
7265 struct intel_framebuffer *intel_fb;
7266 int ret;
7267
7268 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7269 if (!intel_fb) {
7270 drm_gem_object_unreference_unlocked(&obj->base);
7271 return ERR_PTR(-ENOMEM);
7272 }
7273
7274 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7275 if (ret) {
7276 drm_gem_object_unreference_unlocked(&obj->base);
7277 kfree(intel_fb);
7278 return ERR_PTR(ret);
7279 }
7280
7281 return &intel_fb->base;
7282}
7283
7284static u32
7285intel_framebuffer_pitch_for_width(int width, int bpp)
7286{
7287 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7288 return ALIGN(pitch, 64);
7289}
7290
7291static u32
7292intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7293{
7294 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7295 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7296}
7297
7298static struct drm_framebuffer *
7299intel_framebuffer_create_for_mode(struct drm_device *dev,
7300 struct drm_display_mode *mode,
7301 int depth, int bpp)
7302{
7303 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007304 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007305
7306 obj = i915_gem_alloc_object(dev,
7307 intel_framebuffer_size_for_mode(mode, bpp));
7308 if (obj == NULL)
7309 return ERR_PTR(-ENOMEM);
7310
7311 mode_cmd.width = mode->hdisplay;
7312 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007313 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7314 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007315 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007316
7317 return intel_framebuffer_create(dev, &mode_cmd, obj);
7318}
7319
7320static struct drm_framebuffer *
7321mode_fits_in_fbdev(struct drm_device *dev,
7322 struct drm_display_mode *mode)
7323{
7324 struct drm_i915_private *dev_priv = dev->dev_private;
7325 struct drm_i915_gem_object *obj;
7326 struct drm_framebuffer *fb;
7327
7328 if (dev_priv->fbdev == NULL)
7329 return NULL;
7330
7331 obj = dev_priv->fbdev->ifb.obj;
7332 if (obj == NULL)
7333 return NULL;
7334
7335 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007336 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7337 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007338 return NULL;
7339
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007340 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007341 return NULL;
7342
7343 return fb;
7344}
7345
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007346bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007347 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007348 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007349{
7350 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007351 struct intel_encoder *intel_encoder =
7352 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007353 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007354 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007355 struct drm_crtc *crtc = NULL;
7356 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007357 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007358 int i = -1;
7359
Chris Wilsond2dff872011-04-19 08:36:26 +01007360 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7361 connector->base.id, drm_get_connector_name(connector),
7362 encoder->base.id, drm_get_encoder_name(encoder));
7363
Jesse Barnes79e53942008-11-07 14:24:08 -08007364 /*
7365 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007366 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007367 * - if the connector already has an assigned crtc, use it (but make
7368 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007369 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007370 * - try to find the first unused crtc that can drive this connector,
7371 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007372 */
7373
7374 /* See if we already have a CRTC for this connector */
7375 if (encoder->crtc) {
7376 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007377
Daniel Vetter7b240562012-12-12 00:35:33 +01007378 mutex_lock(&crtc->mutex);
7379
Daniel Vetter24218aa2012-08-12 19:27:11 +02007380 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007381 old->load_detect_temp = false;
7382
7383 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007384 if (connector->dpms != DRM_MODE_DPMS_ON)
7385 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007386
Chris Wilson71731882011-04-19 23:10:58 +01007387 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007388 }
7389
7390 /* Find an unused one (if possible) */
7391 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7392 i++;
7393 if (!(encoder->possible_crtcs & (1 << i)))
7394 continue;
7395 if (!possible_crtc->enabled) {
7396 crtc = possible_crtc;
7397 break;
7398 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007399 }
7400
7401 /*
7402 * If we didn't find an unused CRTC, don't use any.
7403 */
7404 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007405 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7406 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007407 }
7408
Daniel Vetter7b240562012-12-12 00:35:33 +01007409 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007410 intel_encoder->new_crtc = to_intel_crtc(crtc);
7411 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007412
7413 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007414 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007415 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007416 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007417
Chris Wilson64927112011-04-20 07:25:26 +01007418 if (!mode)
7419 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007420
Chris Wilsond2dff872011-04-19 08:36:26 +01007421 /* We need a framebuffer large enough to accommodate all accesses
7422 * that the plane may generate whilst we perform load detection.
7423 * We can not rely on the fbcon either being present (we get called
7424 * during its initialisation to detect all boot displays, or it may
7425 * not even exist) or that it is large enough to satisfy the
7426 * requested mode.
7427 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007428 fb = mode_fits_in_fbdev(dev, mode);
7429 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007430 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007431 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7432 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007433 } else
7434 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007435 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007436 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007437 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007438 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007439 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007440
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007441 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007442 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007443 if (old->release_fb)
7444 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007445 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007446 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007447 }
Chris Wilson71731882011-04-19 23:10:58 +01007448
Jesse Barnes79e53942008-11-07 14:24:08 -08007449 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007450 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007451 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007452}
7453
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007454void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007455 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007456{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007457 struct intel_encoder *intel_encoder =
7458 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007459 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007460 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007461
Chris Wilsond2dff872011-04-19 08:36:26 +01007462 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7463 connector->base.id, drm_get_connector_name(connector),
7464 encoder->base.id, drm_get_encoder_name(encoder));
7465
Chris Wilson8261b192011-04-19 23:18:09 +01007466 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007467 to_intel_connector(connector)->new_encoder = NULL;
7468 intel_encoder->new_crtc = NULL;
7469 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007470
Daniel Vetter36206362012-12-10 20:42:17 +01007471 if (old->release_fb) {
7472 drm_framebuffer_unregister_private(old->release_fb);
7473 drm_framebuffer_unreference(old->release_fb);
7474 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007475
Daniel Vetter67c96402013-01-23 16:25:09 +00007476 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007477 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007478 }
7479
Eric Anholtc751ce42010-03-25 11:48:48 -07007480 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007481 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7482 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007483
7484 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007485}
7486
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007487static int i9xx_pll_refclk(struct drm_device *dev,
7488 const struct intel_crtc_config *pipe_config)
7489{
7490 struct drm_i915_private *dev_priv = dev->dev_private;
7491 u32 dpll = pipe_config->dpll_hw_state.dpll;
7492
7493 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
7494 return dev_priv->vbt.lvds_ssc_freq * 1000;
7495 else if (HAS_PCH_SPLIT(dev))
7496 return 120000;
7497 else if (!IS_GEN2(dev))
7498 return 96000;
7499 else
7500 return 48000;
7501}
7502
Jesse Barnes79e53942008-11-07 14:24:08 -08007503/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007504static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7505 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007506{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007507 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007508 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007509 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007510 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007511 u32 fp;
7512 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007513 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007514
7515 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007516 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007517 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007518 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007519
7520 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007521 if (IS_PINEVIEW(dev)) {
7522 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7523 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007524 } else {
7525 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7526 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7527 }
7528
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007529 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007530 if (IS_PINEVIEW(dev))
7531 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7532 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007533 else
7534 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007535 DPLL_FPA01_P1_POST_DIV_SHIFT);
7536
7537 switch (dpll & DPLL_MODE_MASK) {
7538 case DPLLB_MODE_DAC_SERIAL:
7539 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7540 5 : 10;
7541 break;
7542 case DPLLB_MODE_LVDS:
7543 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7544 7 : 14;
7545 break;
7546 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007547 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007548 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007549 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007550 }
7551
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007552 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007553 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007554 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007555 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007556 } else {
7557 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7558
7559 if (is_lvds) {
7560 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7561 DPLL_FPA01_P1_POST_DIV_SHIFT);
7562 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007563 } else {
7564 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7565 clock.p1 = 2;
7566 else {
7567 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7568 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7569 }
7570 if (dpll & PLL_P2_DIVIDE_BY_4)
7571 clock.p2 = 4;
7572 else
7573 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007574 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007575
7576 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007577 }
7578
Ville Syrjälä18442d02013-09-13 16:00:08 +03007579 /*
7580 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01007581 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03007582 * encoder's get_config() function.
7583 */
7584 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007585}
7586
Ville Syrjälä6878da02013-09-13 15:59:11 +03007587int intel_dotclock_calculate(int link_freq,
7588 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007589{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007590 /*
7591 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007592 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007593 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007594 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007595 *
7596 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007597 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007598 */
7599
Ville Syrjälä6878da02013-09-13 15:59:11 +03007600 if (!m_n->link_n)
7601 return 0;
7602
7603 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
7604}
7605
Ville Syrjälä18442d02013-09-13 16:00:08 +03007606static void ironlake_pch_clock_get(struct intel_crtc *crtc,
7607 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03007608{
7609 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007610
7611 /* read out port_clock from the DPLL */
7612 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03007613
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007614 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03007615 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01007616 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03007617 * agree once we know their relationship in the encoder's
7618 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007619 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01007620 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03007621 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
7622 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08007623}
7624
7625/** Returns the currently programmed mode of the given pipe. */
7626struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7627 struct drm_crtc *crtc)
7628{
Jesse Barnes548f2452011-02-17 10:40:53 -08007629 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007631 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007632 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007633 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007634 int htot = I915_READ(HTOTAL(cpu_transcoder));
7635 int hsync = I915_READ(HSYNC(cpu_transcoder));
7636 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7637 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03007638 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08007639
7640 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7641 if (!mode)
7642 return NULL;
7643
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007644 /*
7645 * Construct a pipe_config sufficient for getting the clock info
7646 * back out of crtc_clock_get.
7647 *
7648 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7649 * to use a real value here instead.
7650 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03007651 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007652 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007653 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
7654 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
7655 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007656 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7657
Ville Syrjälä773ae032013-09-23 17:48:20 +03007658 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08007659 mode->hdisplay = (htot & 0xffff) + 1;
7660 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7661 mode->hsync_start = (hsync & 0xffff) + 1;
7662 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7663 mode->vdisplay = (vtot & 0xffff) + 1;
7664 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7665 mode->vsync_start = (vsync & 0xffff) + 1;
7666 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7667
7668 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007669
7670 return mode;
7671}
7672
Daniel Vetter3dec0092010-08-20 21:40:52 +02007673static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007674{
7675 struct drm_device *dev = crtc->dev;
7676 drm_i915_private_t *dev_priv = dev->dev_private;
7677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7678 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007679 int dpll_reg = DPLL(pipe);
7680 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007681
Eric Anholtbad720f2009-10-22 16:11:14 -07007682 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007683 return;
7684
7685 if (!dev_priv->lvds_downclock_avail)
7686 return;
7687
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007688 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007689 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007690 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007691
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007692 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007693
7694 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7695 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007696 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007697
Jesse Barnes652c3932009-08-17 13:31:43 -07007698 dpll = I915_READ(dpll_reg);
7699 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007700 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007701 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007702}
7703
7704static void intel_decrease_pllclock(struct drm_crtc *crtc)
7705{
7706 struct drm_device *dev = crtc->dev;
7707 drm_i915_private_t *dev_priv = dev->dev_private;
7708 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007709
Eric Anholtbad720f2009-10-22 16:11:14 -07007710 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007711 return;
7712
7713 if (!dev_priv->lvds_downclock_avail)
7714 return;
7715
7716 /*
7717 * Since this is called by a timer, we should never get here in
7718 * the manual case.
7719 */
7720 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007721 int pipe = intel_crtc->pipe;
7722 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007723 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007724
Zhao Yakui44d98a62009-10-09 11:39:40 +08007725 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007726
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007727 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007728
Chris Wilson074b5e12012-05-02 12:07:06 +01007729 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007730 dpll |= DISPLAY_RATE_SELECT_FPA1;
7731 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007732 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007733 dpll = I915_READ(dpll_reg);
7734 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007735 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007736 }
7737
7738}
7739
Chris Wilsonf047e392012-07-21 12:31:41 +01007740void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007741{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007742 struct drm_i915_private *dev_priv = dev->dev_private;
7743
7744 hsw_package_c8_gpu_busy(dev_priv);
7745 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007746}
7747
7748void intel_mark_idle(struct drm_device *dev)
7749{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007750 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007751 struct drm_crtc *crtc;
7752
Paulo Zanonic67a4702013-08-19 13:18:09 -03007753 hsw_package_c8_gpu_idle(dev_priv);
7754
Chris Wilson725a5b52013-01-08 11:02:57 +00007755 if (!i915_powersave)
7756 return;
7757
7758 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7759 if (!crtc->fb)
7760 continue;
7761
7762 intel_decrease_pllclock(crtc);
7763 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01007764
7765 if (dev_priv->info->gen >= 6)
7766 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01007767}
7768
Chris Wilsonc65355b2013-06-06 16:53:41 -03007769void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7770 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007771{
7772 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007773 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007774
7775 if (!i915_powersave)
7776 return;
7777
Jesse Barnes652c3932009-08-17 13:31:43 -07007778 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007779 if (!crtc->fb)
7780 continue;
7781
Chris Wilsonc65355b2013-06-06 16:53:41 -03007782 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7783 continue;
7784
7785 intel_increase_pllclock(crtc);
7786 if (ring && intel_fbc_enabled(dev))
7787 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007788 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007789}
7790
Jesse Barnes79e53942008-11-07 14:24:08 -08007791static void intel_crtc_destroy(struct drm_crtc *crtc)
7792{
7793 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007794 struct drm_device *dev = crtc->dev;
7795 struct intel_unpin_work *work;
7796 unsigned long flags;
7797
7798 spin_lock_irqsave(&dev->event_lock, flags);
7799 work = intel_crtc->unpin_work;
7800 intel_crtc->unpin_work = NULL;
7801 spin_unlock_irqrestore(&dev->event_lock, flags);
7802
7803 if (work) {
7804 cancel_work_sync(&work->work);
7805 kfree(work);
7806 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007807
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007808 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7809
Jesse Barnes79e53942008-11-07 14:24:08 -08007810 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007811
Jesse Barnes79e53942008-11-07 14:24:08 -08007812 kfree(intel_crtc);
7813}
7814
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007815static void intel_unpin_work_fn(struct work_struct *__work)
7816{
7817 struct intel_unpin_work *work =
7818 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007819 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007820
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007821 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007822 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007823 drm_gem_object_unreference(&work->pending_flip_obj->base);
7824 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007825
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007826 intel_update_fbc(dev);
7827 mutex_unlock(&dev->struct_mutex);
7828
7829 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7830 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7831
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007832 kfree(work);
7833}
7834
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007835static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007836 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007837{
7838 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7840 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007841 unsigned long flags;
7842
7843 /* Ignore early vblank irqs */
7844 if (intel_crtc == NULL)
7845 return;
7846
7847 spin_lock_irqsave(&dev->event_lock, flags);
7848 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007849
7850 /* Ensure we don't miss a work->pending update ... */
7851 smp_rmb();
7852
7853 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007854 spin_unlock_irqrestore(&dev->event_lock, flags);
7855 return;
7856 }
7857
Chris Wilsone7d841c2012-12-03 11:36:30 +00007858 /* and that the unpin work is consistent wrt ->pending. */
7859 smp_rmb();
7860
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007861 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007862
Rob Clark45a066e2012-10-08 14:50:40 -05007863 if (work->event)
7864 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007865
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007866 drm_vblank_put(dev, intel_crtc->pipe);
7867
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007868 spin_unlock_irqrestore(&dev->event_lock, flags);
7869
Daniel Vetter2c10d572012-12-20 21:24:07 +01007870 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007871
7872 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007873
7874 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007875}
7876
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007877void intel_finish_page_flip(struct drm_device *dev, int pipe)
7878{
7879 drm_i915_private_t *dev_priv = dev->dev_private;
7880 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7881
Mario Kleiner49b14a52010-12-09 07:00:07 +01007882 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007883}
7884
7885void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7886{
7887 drm_i915_private_t *dev_priv = dev->dev_private;
7888 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7889
Mario Kleiner49b14a52010-12-09 07:00:07 +01007890 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007891}
7892
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007893void intel_prepare_page_flip(struct drm_device *dev, int plane)
7894{
7895 drm_i915_private_t *dev_priv = dev->dev_private;
7896 struct intel_crtc *intel_crtc =
7897 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7898 unsigned long flags;
7899
Chris Wilsone7d841c2012-12-03 11:36:30 +00007900 /* NB: An MMIO update of the plane base pointer will also
7901 * generate a page-flip completion irq, i.e. every modeset
7902 * is also accompanied by a spurious intel_prepare_page_flip().
7903 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007904 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007905 if (intel_crtc->unpin_work)
7906 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007907 spin_unlock_irqrestore(&dev->event_lock, flags);
7908}
7909
Chris Wilsone7d841c2012-12-03 11:36:30 +00007910inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7911{
7912 /* Ensure that the work item is consistent when activating it ... */
7913 smp_wmb();
7914 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7915 /* and that it is marked active as soon as the irq could fire. */
7916 smp_wmb();
7917}
7918
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007919static int intel_gen2_queue_flip(struct drm_device *dev,
7920 struct drm_crtc *crtc,
7921 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007922 struct drm_i915_gem_object *obj,
7923 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007924{
7925 struct drm_i915_private *dev_priv = dev->dev_private;
7926 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007927 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007928 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007929 int ret;
7930
Daniel Vetter6d90c952012-04-26 23:28:05 +02007931 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007932 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007933 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007934
Daniel Vetter6d90c952012-04-26 23:28:05 +02007935 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007936 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007937 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007938
7939 /* Can't queue multiple flips, so wait for the previous
7940 * one to finish before executing the next.
7941 */
7942 if (intel_crtc->plane)
7943 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7944 else
7945 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007946 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7947 intel_ring_emit(ring, MI_NOOP);
7948 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7949 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7950 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007951 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007952 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007953
7954 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007955 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007956 return 0;
7957
7958err_unpin:
7959 intel_unpin_fb_obj(obj);
7960err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007961 return ret;
7962}
7963
7964static int intel_gen3_queue_flip(struct drm_device *dev,
7965 struct drm_crtc *crtc,
7966 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007967 struct drm_i915_gem_object *obj,
7968 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007969{
7970 struct drm_i915_private *dev_priv = dev->dev_private;
7971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007972 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007973 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007974 int ret;
7975
Daniel Vetter6d90c952012-04-26 23:28:05 +02007976 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007977 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007978 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007979
Daniel Vetter6d90c952012-04-26 23:28:05 +02007980 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007981 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007982 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007983
7984 if (intel_crtc->plane)
7985 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7986 else
7987 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007988 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7989 intel_ring_emit(ring, MI_NOOP);
7990 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7991 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7992 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007993 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007994 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007995
Chris Wilsone7d841c2012-12-03 11:36:30 +00007996 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007997 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007998 return 0;
7999
8000err_unpin:
8001 intel_unpin_fb_obj(obj);
8002err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008003 return ret;
8004}
8005
8006static int intel_gen4_queue_flip(struct drm_device *dev,
8007 struct drm_crtc *crtc,
8008 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008009 struct drm_i915_gem_object *obj,
8010 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008011{
8012 struct drm_i915_private *dev_priv = dev->dev_private;
8013 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8014 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008015 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008016 int ret;
8017
Daniel Vetter6d90c952012-04-26 23:28:05 +02008018 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008019 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008020 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008021
Daniel Vetter6d90c952012-04-26 23:28:05 +02008022 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008023 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008024 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008025
8026 /* i965+ uses the linear or tiled offsets from the
8027 * Display Registers (which do not change across a page-flip)
8028 * so we need only reprogram the base address.
8029 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008030 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8031 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8032 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008033 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008034 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008035 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008036
8037 /* XXX Enabling the panel-fitter across page-flip is so far
8038 * untested on non-native modes, so ignore it for now.
8039 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8040 */
8041 pf = 0;
8042 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008043 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008044
8045 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008046 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008047 return 0;
8048
8049err_unpin:
8050 intel_unpin_fb_obj(obj);
8051err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008052 return ret;
8053}
8054
8055static int intel_gen6_queue_flip(struct drm_device *dev,
8056 struct drm_crtc *crtc,
8057 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008058 struct drm_i915_gem_object *obj,
8059 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008060{
8061 struct drm_i915_private *dev_priv = dev->dev_private;
8062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008063 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008064 uint32_t pf, pipesrc;
8065 int ret;
8066
Daniel Vetter6d90c952012-04-26 23:28:05 +02008067 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008068 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008069 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008070
Daniel Vetter6d90c952012-04-26 23:28:05 +02008071 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008072 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008073 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008074
Daniel Vetter6d90c952012-04-26 23:28:05 +02008075 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8076 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8077 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008078 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008079
Chris Wilson99d9acd2012-04-17 20:37:00 +01008080 /* Contrary to the suggestions in the documentation,
8081 * "Enable Panel Fitter" does not seem to be required when page
8082 * flipping with a non-native mode, and worse causes a normal
8083 * modeset to fail.
8084 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8085 */
8086 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008087 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008088 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008089
8090 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008091 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008092 return 0;
8093
8094err_unpin:
8095 intel_unpin_fb_obj(obj);
8096err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008097 return ret;
8098}
8099
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008100static int intel_gen7_queue_flip(struct drm_device *dev,
8101 struct drm_crtc *crtc,
8102 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008103 struct drm_i915_gem_object *obj,
8104 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008105{
8106 struct drm_i915_private *dev_priv = dev->dev_private;
8107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008108 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008109 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008110 int len, ret;
8111
8112 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008113 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008114 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008115
8116 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8117 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008118 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008119
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008120 switch(intel_crtc->plane) {
8121 case PLANE_A:
8122 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8123 break;
8124 case PLANE_B:
8125 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8126 break;
8127 case PLANE_C:
8128 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8129 break;
8130 default:
8131 WARN_ONCE(1, "unknown plane in flip command\n");
8132 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008133 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008134 }
8135
Chris Wilsonffe74d72013-08-26 20:58:12 +01008136 len = 4;
8137 if (ring->id == RCS)
8138 len += 6;
8139
8140 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008141 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008142 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008143
Chris Wilsonffe74d72013-08-26 20:58:12 +01008144 /* Unmask the flip-done completion message. Note that the bspec says that
8145 * we should do this for both the BCS and RCS, and that we must not unmask
8146 * more than one flip event at any time (or ensure that one flip message
8147 * can be sent by waiting for flip-done prior to queueing new flips).
8148 * Experimentation says that BCS works despite DERRMR masking all
8149 * flip-done completion events and that unmasking all planes at once
8150 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8151 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8152 */
8153 if (ring->id == RCS) {
8154 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8155 intel_ring_emit(ring, DERRMR);
8156 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8157 DERRMR_PIPEB_PRI_FLIP_DONE |
8158 DERRMR_PIPEC_PRI_FLIP_DONE));
8159 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8160 intel_ring_emit(ring, DERRMR);
8161 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8162 }
8163
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008164 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008165 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008166 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008167 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008168
8169 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008170 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008171 return 0;
8172
8173err_unpin:
8174 intel_unpin_fb_obj(obj);
8175err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008176 return ret;
8177}
8178
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008179static int intel_default_queue_flip(struct drm_device *dev,
8180 struct drm_crtc *crtc,
8181 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008182 struct drm_i915_gem_object *obj,
8183 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008184{
8185 return -ENODEV;
8186}
8187
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008188static int intel_crtc_page_flip(struct drm_crtc *crtc,
8189 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008190 struct drm_pending_vblank_event *event,
8191 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008192{
8193 struct drm_device *dev = crtc->dev;
8194 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008195 struct drm_framebuffer *old_fb = crtc->fb;
8196 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8198 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008199 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008200 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008201
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008202 /* Can't change pixel format via MI display flips. */
8203 if (fb->pixel_format != crtc->fb->pixel_format)
8204 return -EINVAL;
8205
8206 /*
8207 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8208 * Note that pitch changes could also affect these register.
8209 */
8210 if (INTEL_INFO(dev)->gen > 3 &&
8211 (fb->offsets[0] != crtc->fb->offsets[0] ||
8212 fb->pitches[0] != crtc->fb->pitches[0]))
8213 return -EINVAL;
8214
Daniel Vetterb14c5672013-09-19 12:18:32 +02008215 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008216 if (work == NULL)
8217 return -ENOMEM;
8218
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008219 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008220 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008221 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008222 INIT_WORK(&work->work, intel_unpin_work_fn);
8223
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008224 ret = drm_vblank_get(dev, intel_crtc->pipe);
8225 if (ret)
8226 goto free_work;
8227
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008228 /* We borrow the event spin lock for protecting unpin_work */
8229 spin_lock_irqsave(&dev->event_lock, flags);
8230 if (intel_crtc->unpin_work) {
8231 spin_unlock_irqrestore(&dev->event_lock, flags);
8232 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008233 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008234
8235 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008236 return -EBUSY;
8237 }
8238 intel_crtc->unpin_work = work;
8239 spin_unlock_irqrestore(&dev->event_lock, flags);
8240
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008241 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8242 flush_workqueue(dev_priv->wq);
8243
Chris Wilson79158102012-05-23 11:13:58 +01008244 ret = i915_mutex_lock_interruptible(dev);
8245 if (ret)
8246 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008247
Jesse Barnes75dfca82010-02-10 15:09:44 -08008248 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008249 drm_gem_object_reference(&work->old_fb_obj->base);
8250 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008251
8252 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008253
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008254 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008255
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008256 work->enable_stall_check = true;
8257
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008258 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008259 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008260
Keith Packarded8d1972013-07-22 18:49:58 -07008261 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008262 if (ret)
8263 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008264
Chris Wilson7782de32011-07-08 12:22:41 +01008265 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008266 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008267 mutex_unlock(&dev->struct_mutex);
8268
Jesse Barnese5510fa2010-07-01 16:48:37 -07008269 trace_i915_flip_request(intel_crtc->plane, obj);
8270
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008271 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008272
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008273cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008274 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008275 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008276 drm_gem_object_unreference(&work->old_fb_obj->base);
8277 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008278 mutex_unlock(&dev->struct_mutex);
8279
Chris Wilson79158102012-05-23 11:13:58 +01008280cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008281 spin_lock_irqsave(&dev->event_lock, flags);
8282 intel_crtc->unpin_work = NULL;
8283 spin_unlock_irqrestore(&dev->event_lock, flags);
8284
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008285 drm_vblank_put(dev, intel_crtc->pipe);
8286free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008287 kfree(work);
8288
8289 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008290}
8291
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008292static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008293 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8294 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008295};
8296
Daniel Vetter50f56112012-07-02 09:35:43 +02008297static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8298 struct drm_crtc *crtc)
8299{
8300 struct drm_device *dev;
8301 struct drm_crtc *tmp;
8302 int crtc_mask = 1;
8303
8304 WARN(!crtc, "checking null crtc?\n");
8305
8306 dev = crtc->dev;
8307
8308 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8309 if (tmp == crtc)
8310 break;
8311 crtc_mask <<= 1;
8312 }
8313
8314 if (encoder->possible_crtcs & crtc_mask)
8315 return true;
8316 return false;
8317}
8318
Daniel Vetter9a935852012-07-05 22:34:27 +02008319/**
8320 * intel_modeset_update_staged_output_state
8321 *
8322 * Updates the staged output configuration state, e.g. after we've read out the
8323 * current hw state.
8324 */
8325static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8326{
8327 struct intel_encoder *encoder;
8328 struct intel_connector *connector;
8329
8330 list_for_each_entry(connector, &dev->mode_config.connector_list,
8331 base.head) {
8332 connector->new_encoder =
8333 to_intel_encoder(connector->base.encoder);
8334 }
8335
8336 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8337 base.head) {
8338 encoder->new_crtc =
8339 to_intel_crtc(encoder->base.crtc);
8340 }
8341}
8342
8343/**
8344 * intel_modeset_commit_output_state
8345 *
8346 * This function copies the stage display pipe configuration to the real one.
8347 */
8348static void intel_modeset_commit_output_state(struct drm_device *dev)
8349{
8350 struct intel_encoder *encoder;
8351 struct intel_connector *connector;
8352
8353 list_for_each_entry(connector, &dev->mode_config.connector_list,
8354 base.head) {
8355 connector->base.encoder = &connector->new_encoder->base;
8356 }
8357
8358 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8359 base.head) {
8360 encoder->base.crtc = &encoder->new_crtc->base;
8361 }
8362}
8363
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008364static void
8365connected_sink_compute_bpp(struct intel_connector * connector,
8366 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008367{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008368 int bpp = pipe_config->pipe_bpp;
8369
8370 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8371 connector->base.base.id,
8372 drm_get_connector_name(&connector->base));
8373
8374 /* Don't use an invalid EDID bpc value */
8375 if (connector->base.display_info.bpc &&
8376 connector->base.display_info.bpc * 3 < bpp) {
8377 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8378 bpp, connector->base.display_info.bpc*3);
8379 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8380 }
8381
8382 /* Clamp bpp to 8 on screens without EDID 1.4 */
8383 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8384 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8385 bpp);
8386 pipe_config->pipe_bpp = 24;
8387 }
8388}
8389
8390static int
8391compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8392 struct drm_framebuffer *fb,
8393 struct intel_crtc_config *pipe_config)
8394{
8395 struct drm_device *dev = crtc->base.dev;
8396 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008397 int bpp;
8398
Daniel Vetterd42264b2013-03-28 16:38:08 +01008399 switch (fb->pixel_format) {
8400 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008401 bpp = 8*3; /* since we go through a colormap */
8402 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008403 case DRM_FORMAT_XRGB1555:
8404 case DRM_FORMAT_ARGB1555:
8405 /* checked in intel_framebuffer_init already */
8406 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8407 return -EINVAL;
8408 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008409 bpp = 6*3; /* min is 18bpp */
8410 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008411 case DRM_FORMAT_XBGR8888:
8412 case DRM_FORMAT_ABGR8888:
8413 /* checked in intel_framebuffer_init already */
8414 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8415 return -EINVAL;
8416 case DRM_FORMAT_XRGB8888:
8417 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008418 bpp = 8*3;
8419 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008420 case DRM_FORMAT_XRGB2101010:
8421 case DRM_FORMAT_ARGB2101010:
8422 case DRM_FORMAT_XBGR2101010:
8423 case DRM_FORMAT_ABGR2101010:
8424 /* checked in intel_framebuffer_init already */
8425 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008426 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008427 bpp = 10*3;
8428 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008429 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008430 default:
8431 DRM_DEBUG_KMS("unsupported depth\n");
8432 return -EINVAL;
8433 }
8434
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008435 pipe_config->pipe_bpp = bpp;
8436
8437 /* Clamp display bpp to EDID value */
8438 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008439 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008440 if (!connector->new_encoder ||
8441 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008442 continue;
8443
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008444 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008445 }
8446
8447 return bpp;
8448}
8449
Daniel Vetter644db712013-09-19 14:53:58 +02008450static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8451{
8452 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8453 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008454 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008455 mode->crtc_hdisplay, mode->crtc_hsync_start,
8456 mode->crtc_hsync_end, mode->crtc_htotal,
8457 mode->crtc_vdisplay, mode->crtc_vsync_start,
8458 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8459}
8460
Daniel Vetterc0b03412013-05-28 12:05:54 +02008461static void intel_dump_pipe_config(struct intel_crtc *crtc,
8462 struct intel_crtc_config *pipe_config,
8463 const char *context)
8464{
8465 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8466 context, pipe_name(crtc->pipe));
8467
8468 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8469 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8470 pipe_config->pipe_bpp, pipe_config->dither);
8471 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8472 pipe_config->has_pch_encoder,
8473 pipe_config->fdi_lanes,
8474 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8475 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8476 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008477 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8478 pipe_config->has_dp_encoder,
8479 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8480 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8481 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008482 DRM_DEBUG_KMS("requested mode:\n");
8483 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8484 DRM_DEBUG_KMS("adjusted mode:\n");
8485 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008486 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008487 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008488 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8489 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008490 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8491 pipe_config->gmch_pfit.control,
8492 pipe_config->gmch_pfit.pgm_ratios,
8493 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008494 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008495 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008496 pipe_config->pch_pfit.size,
8497 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008498 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008499 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008500}
8501
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008502static bool check_encoder_cloning(struct drm_crtc *crtc)
8503{
8504 int num_encoders = 0;
8505 bool uncloneable_encoders = false;
8506 struct intel_encoder *encoder;
8507
8508 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8509 base.head) {
8510 if (&encoder->new_crtc->base != crtc)
8511 continue;
8512
8513 num_encoders++;
8514 if (!encoder->cloneable)
8515 uncloneable_encoders = true;
8516 }
8517
8518 return !(num_encoders > 1 && uncloneable_encoders);
8519}
8520
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008521static struct intel_crtc_config *
8522intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008523 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008524 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008525{
8526 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008527 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008528 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008529 int plane_bpp, ret = -EINVAL;
8530 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008531
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008532 if (!check_encoder_cloning(crtc)) {
8533 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8534 return ERR_PTR(-EINVAL);
8535 }
8536
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008537 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8538 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008539 return ERR_PTR(-ENOMEM);
8540
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008541 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8542 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008543
Daniel Vettere143a212013-07-04 12:01:15 +02008544 pipe_config->cpu_transcoder =
8545 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008546 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008547
Imre Deak2960bc92013-07-30 13:36:32 +03008548 /*
8549 * Sanitize sync polarity flags based on requested ones. If neither
8550 * positive or negative polarity is requested, treat this as meaning
8551 * negative polarity.
8552 */
8553 if (!(pipe_config->adjusted_mode.flags &
8554 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8555 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8556
8557 if (!(pipe_config->adjusted_mode.flags &
8558 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8559 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8560
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008561 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8562 * plane pixel format and any sink constraints into account. Returns the
8563 * source plane bpp so that dithering can be selected on mismatches
8564 * after encoders and crtc also have had their say. */
8565 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8566 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008567 if (plane_bpp < 0)
8568 goto fail;
8569
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03008570 /*
8571 * Determine the real pipe dimensions. Note that stereo modes can
8572 * increase the actual pipe size due to the frame doubling and
8573 * insertion of additional space for blanks between the frame. This
8574 * is stored in the crtc timings. We use the requested mode to do this
8575 * computation to clearly distinguish it from the adjusted mode, which
8576 * can be changed by the connectors in the below retry loop.
8577 */
8578 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
8579 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
8580 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
8581
Daniel Vettere29c22c2013-02-21 00:00:16 +01008582encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008583 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008584 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008585 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008586
Daniel Vetter135c81b2013-07-21 21:37:09 +02008587 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01008588 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02008589
Daniel Vetter7758a112012-07-08 19:40:39 +02008590 /* Pass our mode to the connectors and the CRTC to give them a chance to
8591 * adjust it according to limitations or connector properties, and also
8592 * a chance to reject the mode entirely.
8593 */
8594 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8595 base.head) {
8596
8597 if (&encoder->new_crtc->base != crtc)
8598 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008599
Daniel Vetterefea6e82013-07-21 21:36:59 +02008600 if (!(encoder->compute_config(encoder, pipe_config))) {
8601 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008602 goto fail;
8603 }
8604 }
8605
Daniel Vetterff9a6752013-06-01 17:16:21 +02008606 /* Set default port clock if not overwritten by the encoder. Needs to be
8607 * done afterwards in case the encoder adjusts the mode. */
8608 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01008609 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
8610 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008611
Daniel Vettera43f6e02013-06-07 23:10:32 +02008612 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008613 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008614 DRM_DEBUG_KMS("CRTC fixup failed\n");
8615 goto fail;
8616 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008617
8618 if (ret == RETRY) {
8619 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8620 ret = -EINVAL;
8621 goto fail;
8622 }
8623
8624 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8625 retry = false;
8626 goto encoder_retry;
8627 }
8628
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008629 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8630 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8631 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8632
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008633 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008634fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008635 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008636 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008637}
8638
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008639/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8640 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8641static void
8642intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8643 unsigned *prepare_pipes, unsigned *disable_pipes)
8644{
8645 struct intel_crtc *intel_crtc;
8646 struct drm_device *dev = crtc->dev;
8647 struct intel_encoder *encoder;
8648 struct intel_connector *connector;
8649 struct drm_crtc *tmp_crtc;
8650
8651 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8652
8653 /* Check which crtcs have changed outputs connected to them, these need
8654 * to be part of the prepare_pipes mask. We don't (yet) support global
8655 * modeset across multiple crtcs, so modeset_pipes will only have one
8656 * bit set at most. */
8657 list_for_each_entry(connector, &dev->mode_config.connector_list,
8658 base.head) {
8659 if (connector->base.encoder == &connector->new_encoder->base)
8660 continue;
8661
8662 if (connector->base.encoder) {
8663 tmp_crtc = connector->base.encoder->crtc;
8664
8665 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8666 }
8667
8668 if (connector->new_encoder)
8669 *prepare_pipes |=
8670 1 << connector->new_encoder->new_crtc->pipe;
8671 }
8672
8673 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8674 base.head) {
8675 if (encoder->base.crtc == &encoder->new_crtc->base)
8676 continue;
8677
8678 if (encoder->base.crtc) {
8679 tmp_crtc = encoder->base.crtc;
8680
8681 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8682 }
8683
8684 if (encoder->new_crtc)
8685 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8686 }
8687
8688 /* Check for any pipes that will be fully disabled ... */
8689 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8690 base.head) {
8691 bool used = false;
8692
8693 /* Don't try to disable disabled crtcs. */
8694 if (!intel_crtc->base.enabled)
8695 continue;
8696
8697 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8698 base.head) {
8699 if (encoder->new_crtc == intel_crtc)
8700 used = true;
8701 }
8702
8703 if (!used)
8704 *disable_pipes |= 1 << intel_crtc->pipe;
8705 }
8706
8707
8708 /* set_mode is also used to update properties on life display pipes. */
8709 intel_crtc = to_intel_crtc(crtc);
8710 if (crtc->enabled)
8711 *prepare_pipes |= 1 << intel_crtc->pipe;
8712
Daniel Vetterb6c51642013-04-12 18:48:43 +02008713 /*
8714 * For simplicity do a full modeset on any pipe where the output routing
8715 * changed. We could be more clever, but that would require us to be
8716 * more careful with calling the relevant encoder->mode_set functions.
8717 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008718 if (*prepare_pipes)
8719 *modeset_pipes = *prepare_pipes;
8720
8721 /* ... and mask these out. */
8722 *modeset_pipes &= ~(*disable_pipes);
8723 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008724
8725 /*
8726 * HACK: We don't (yet) fully support global modesets. intel_set_config
8727 * obies this rule, but the modeset restore mode of
8728 * intel_modeset_setup_hw_state does not.
8729 */
8730 *modeset_pipes &= 1 << intel_crtc->pipe;
8731 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008732
8733 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8734 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008735}
8736
Daniel Vetterea9d7582012-07-10 10:42:52 +02008737static bool intel_crtc_in_use(struct drm_crtc *crtc)
8738{
8739 struct drm_encoder *encoder;
8740 struct drm_device *dev = crtc->dev;
8741
8742 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8743 if (encoder->crtc == crtc)
8744 return true;
8745
8746 return false;
8747}
8748
8749static void
8750intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8751{
8752 struct intel_encoder *intel_encoder;
8753 struct intel_crtc *intel_crtc;
8754 struct drm_connector *connector;
8755
8756 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8757 base.head) {
8758 if (!intel_encoder->base.crtc)
8759 continue;
8760
8761 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8762
8763 if (prepare_pipes & (1 << intel_crtc->pipe))
8764 intel_encoder->connectors_active = false;
8765 }
8766
8767 intel_modeset_commit_output_state(dev);
8768
8769 /* Update computed state. */
8770 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8771 base.head) {
8772 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8773 }
8774
8775 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8776 if (!connector->encoder || !connector->encoder->crtc)
8777 continue;
8778
8779 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8780
8781 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008782 struct drm_property *dpms_property =
8783 dev->mode_config.dpms_property;
8784
Daniel Vetterea9d7582012-07-10 10:42:52 +02008785 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008786 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008787 dpms_property,
8788 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008789
8790 intel_encoder = to_intel_encoder(connector->encoder);
8791 intel_encoder->connectors_active = true;
8792 }
8793 }
8794
8795}
8796
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008797static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008798{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008799 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008800
8801 if (clock1 == clock2)
8802 return true;
8803
8804 if (!clock1 || !clock2)
8805 return false;
8806
8807 diff = abs(clock1 - clock2);
8808
8809 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8810 return true;
8811
8812 return false;
8813}
8814
Daniel Vetter25c5b262012-07-08 22:08:04 +02008815#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8816 list_for_each_entry((intel_crtc), \
8817 &(dev)->mode_config.crtc_list, \
8818 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008819 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008820
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008821static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008822intel_pipe_config_compare(struct drm_device *dev,
8823 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008824 struct intel_crtc_config *pipe_config)
8825{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008826#define PIPE_CONF_CHECK_X(name) \
8827 if (current_config->name != pipe_config->name) { \
8828 DRM_ERROR("mismatch in " #name " " \
8829 "(expected 0x%08x, found 0x%08x)\n", \
8830 current_config->name, \
8831 pipe_config->name); \
8832 return false; \
8833 }
8834
Daniel Vetter08a24032013-04-19 11:25:34 +02008835#define PIPE_CONF_CHECK_I(name) \
8836 if (current_config->name != pipe_config->name) { \
8837 DRM_ERROR("mismatch in " #name " " \
8838 "(expected %i, found %i)\n", \
8839 current_config->name, \
8840 pipe_config->name); \
8841 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008842 }
8843
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008844#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8845 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008846 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008847 "(expected %i, found %i)\n", \
8848 current_config->name & (mask), \
8849 pipe_config->name & (mask)); \
8850 return false; \
8851 }
8852
Ville Syrjälä5e550652013-09-06 23:29:07 +03008853#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
8854 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
8855 DRM_ERROR("mismatch in " #name " " \
8856 "(expected %i, found %i)\n", \
8857 current_config->name, \
8858 pipe_config->name); \
8859 return false; \
8860 }
8861
Daniel Vetterbb760062013-06-06 14:55:52 +02008862#define PIPE_CONF_QUIRK(quirk) \
8863 ((current_config->quirks | pipe_config->quirks) & (quirk))
8864
Daniel Vettereccb1402013-05-22 00:50:22 +02008865 PIPE_CONF_CHECK_I(cpu_transcoder);
8866
Daniel Vetter08a24032013-04-19 11:25:34 +02008867 PIPE_CONF_CHECK_I(has_pch_encoder);
8868 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008869 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8870 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8871 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8872 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8873 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008874
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008875 PIPE_CONF_CHECK_I(has_dp_encoder);
8876 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
8877 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
8878 PIPE_CONF_CHECK_I(dp_m_n.link_m);
8879 PIPE_CONF_CHECK_I(dp_m_n.link_n);
8880 PIPE_CONF_CHECK_I(dp_m_n.tu);
8881
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008882 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8883 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8884 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8885 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8886 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8887 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8888
8889 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8890 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8891 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8892 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8893 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8894 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8895
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008896 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008897
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008898 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8899 DRM_MODE_FLAG_INTERLACE);
8900
Daniel Vetterbb760062013-06-06 14:55:52 +02008901 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8902 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8903 DRM_MODE_FLAG_PHSYNC);
8904 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8905 DRM_MODE_FLAG_NHSYNC);
8906 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8907 DRM_MODE_FLAG_PVSYNC);
8908 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8909 DRM_MODE_FLAG_NVSYNC);
8910 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008911
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008912 PIPE_CONF_CHECK_I(pipe_src_w);
8913 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008914
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008915 PIPE_CONF_CHECK_I(gmch_pfit.control);
8916 /* pfit ratios are autocomputed by the hw on gen4+ */
8917 if (INTEL_INFO(dev)->gen < 4)
8918 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8919 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008920 PIPE_CONF_CHECK_I(pch_pfit.enabled);
8921 if (current_config->pch_pfit.enabled) {
8922 PIPE_CONF_CHECK_I(pch_pfit.pos);
8923 PIPE_CONF_CHECK_I(pch_pfit.size);
8924 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008925
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008926 PIPE_CONF_CHECK_I(ips_enabled);
8927
Ville Syrjälä282740f2013-09-04 18:30:03 +03008928 PIPE_CONF_CHECK_I(double_wide);
8929
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008930 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008931 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008932 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008933 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8934 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008935
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008936 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
8937 PIPE_CONF_CHECK_I(pipe_bpp);
8938
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008939 if (!IS_HASWELL(dev)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01008940 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008941 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
8942 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03008943
Daniel Vetter66e985c2013-06-05 13:34:20 +02008944#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008945#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008946#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03008947#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02008948#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008949
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008950 return true;
8951}
8952
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008953static void
8954check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008955{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008956 struct intel_connector *connector;
8957
8958 list_for_each_entry(connector, &dev->mode_config.connector_list,
8959 base.head) {
8960 /* This also checks the encoder/connector hw state with the
8961 * ->get_hw_state callbacks. */
8962 intel_connector_check_state(connector);
8963
8964 WARN(&connector->new_encoder->base != connector->base.encoder,
8965 "connector's staged encoder doesn't match current encoder\n");
8966 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008967}
8968
8969static void
8970check_encoder_state(struct drm_device *dev)
8971{
8972 struct intel_encoder *encoder;
8973 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008974
8975 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8976 base.head) {
8977 bool enabled = false;
8978 bool active = false;
8979 enum pipe pipe, tracked_pipe;
8980
8981 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8982 encoder->base.base.id,
8983 drm_get_encoder_name(&encoder->base));
8984
8985 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8986 "encoder's stage crtc doesn't match current crtc\n");
8987 WARN(encoder->connectors_active && !encoder->base.crtc,
8988 "encoder's active_connectors set, but no crtc\n");
8989
8990 list_for_each_entry(connector, &dev->mode_config.connector_list,
8991 base.head) {
8992 if (connector->base.encoder != &encoder->base)
8993 continue;
8994 enabled = true;
8995 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8996 active = true;
8997 }
8998 WARN(!!encoder->base.crtc != enabled,
8999 "encoder's enabled state mismatch "
9000 "(expected %i, found %i)\n",
9001 !!encoder->base.crtc, enabled);
9002 WARN(active && !encoder->base.crtc,
9003 "active encoder with no crtc\n");
9004
9005 WARN(encoder->connectors_active != active,
9006 "encoder's computed active state doesn't match tracked active state "
9007 "(expected %i, found %i)\n", active, encoder->connectors_active);
9008
9009 active = encoder->get_hw_state(encoder, &pipe);
9010 WARN(active != encoder->connectors_active,
9011 "encoder's hw state doesn't match sw tracking "
9012 "(expected %i, found %i)\n",
9013 encoder->connectors_active, active);
9014
9015 if (!encoder->base.crtc)
9016 continue;
9017
9018 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9019 WARN(active && pipe != tracked_pipe,
9020 "active encoder's pipe doesn't match"
9021 "(expected %i, found %i)\n",
9022 tracked_pipe, pipe);
9023
9024 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009025}
9026
9027static void
9028check_crtc_state(struct drm_device *dev)
9029{
9030 drm_i915_private_t *dev_priv = dev->dev_private;
9031 struct intel_crtc *crtc;
9032 struct intel_encoder *encoder;
9033 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009034
9035 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9036 base.head) {
9037 bool enabled = false;
9038 bool active = false;
9039
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009040 memset(&pipe_config, 0, sizeof(pipe_config));
9041
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009042 DRM_DEBUG_KMS("[CRTC:%d]\n",
9043 crtc->base.base.id);
9044
9045 WARN(crtc->active && !crtc->base.enabled,
9046 "active crtc, but not enabled in sw tracking\n");
9047
9048 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9049 base.head) {
9050 if (encoder->base.crtc != &crtc->base)
9051 continue;
9052 enabled = true;
9053 if (encoder->connectors_active)
9054 active = true;
9055 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009056
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009057 WARN(active != crtc->active,
9058 "crtc's computed active state doesn't match tracked active state "
9059 "(expected %i, found %i)\n", active, crtc->active);
9060 WARN(enabled != crtc->base.enabled,
9061 "crtc's computed enabled state doesn't match tracked enabled state "
9062 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9063
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009064 active = dev_priv->display.get_pipe_config(crtc,
9065 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009066
9067 /* hw state is inconsistent with the pipe A quirk */
9068 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9069 active = crtc->active;
9070
Daniel Vetter6c49f242013-06-06 12:45:25 +02009071 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9072 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009073 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009074 if (encoder->base.crtc != &crtc->base)
9075 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009076 if (encoder->get_config &&
9077 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009078 encoder->get_config(encoder, &pipe_config);
9079 }
9080
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009081 WARN(crtc->active != active,
9082 "crtc active state doesn't match with hw state "
9083 "(expected %i, found %i)\n", crtc->active, active);
9084
Daniel Vetterc0b03412013-05-28 12:05:54 +02009085 if (active &&
9086 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9087 WARN(1, "pipe state doesn't match!\n");
9088 intel_dump_pipe_config(crtc, &pipe_config,
9089 "[hw state]");
9090 intel_dump_pipe_config(crtc, &crtc->config,
9091 "[sw state]");
9092 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009093 }
9094}
9095
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009096static void
9097check_shared_dpll_state(struct drm_device *dev)
9098{
9099 drm_i915_private_t *dev_priv = dev->dev_private;
9100 struct intel_crtc *crtc;
9101 struct intel_dpll_hw_state dpll_hw_state;
9102 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009103
9104 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9105 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9106 int enabled_crtcs = 0, active_crtcs = 0;
9107 bool active;
9108
9109 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9110
9111 DRM_DEBUG_KMS("%s\n", pll->name);
9112
9113 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9114
9115 WARN(pll->active > pll->refcount,
9116 "more active pll users than references: %i vs %i\n",
9117 pll->active, pll->refcount);
9118 WARN(pll->active && !pll->on,
9119 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009120 WARN(pll->on && !pll->active,
9121 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009122 WARN(pll->on != active,
9123 "pll on state mismatch (expected %i, found %i)\n",
9124 pll->on, active);
9125
9126 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9127 base.head) {
9128 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9129 enabled_crtcs++;
9130 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9131 active_crtcs++;
9132 }
9133 WARN(pll->active != active_crtcs,
9134 "pll active crtcs mismatch (expected %i, found %i)\n",
9135 pll->active, active_crtcs);
9136 WARN(pll->refcount != enabled_crtcs,
9137 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9138 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009139
9140 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9141 sizeof(dpll_hw_state)),
9142 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009143 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009144}
9145
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009146void
9147intel_modeset_check_state(struct drm_device *dev)
9148{
9149 check_connector_state(dev);
9150 check_encoder_state(dev);
9151 check_crtc_state(dev);
9152 check_shared_dpll_state(dev);
9153}
9154
Ville Syrjälä18442d02013-09-13 16:00:08 +03009155void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9156 int dotclock)
9157{
9158 /*
9159 * FDI already provided one idea for the dotclock.
9160 * Yell if the encoder disagrees.
9161 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009162 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009163 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009164 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009165}
9166
Daniel Vetterf30da182013-04-11 20:22:50 +02009167static int __intel_set_mode(struct drm_crtc *crtc,
9168 struct drm_display_mode *mode,
9169 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009170{
9171 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009172 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009173 struct drm_display_mode *saved_mode, *saved_hwmode;
9174 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009175 struct intel_crtc *intel_crtc;
9176 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009177 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009178
Daniel Vettera1e22652013-09-21 00:35:38 +02009179 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009180 if (!saved_mode)
9181 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009182 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009183
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009184 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009185 &prepare_pipes, &disable_pipes);
9186
Tim Gardner3ac18232012-12-07 07:54:26 -07009187 *saved_hwmode = crtc->hwmode;
9188 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009189
Daniel Vetter25c5b262012-07-08 22:08:04 +02009190 /* Hack: Because we don't (yet) support global modeset on multiple
9191 * crtcs, we don't keep track of the new mode for more than one crtc.
9192 * Hence simply check whether any bit is set in modeset_pipes in all the
9193 * pieces of code that are not yet converted to deal with mutliple crtcs
9194 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009195 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009196 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009197 if (IS_ERR(pipe_config)) {
9198 ret = PTR_ERR(pipe_config);
9199 pipe_config = NULL;
9200
Tim Gardner3ac18232012-12-07 07:54:26 -07009201 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009202 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009203 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9204 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009205 }
9206
Daniel Vetter460da9162013-03-27 00:44:51 +01009207 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9208 intel_crtc_disable(&intel_crtc->base);
9209
Daniel Vetterea9d7582012-07-10 10:42:52 +02009210 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9211 if (intel_crtc->base.enabled)
9212 dev_priv->display.crtc_disable(&intel_crtc->base);
9213 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009214
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009215 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9216 * to set it here already despite that we pass it down the callchain.
9217 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009218 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009219 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009220 /* mode_set/enable/disable functions rely on a correct pipe
9221 * config. */
9222 to_intel_crtc(crtc)->config = *pipe_config;
9223 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009224
Daniel Vetterea9d7582012-07-10 10:42:52 +02009225 /* Only after disabling all output pipelines that will be changed can we
9226 * update the the output configuration. */
9227 intel_modeset_update_state(dev, prepare_pipes);
9228
Daniel Vetter47fab732012-10-26 10:58:18 +02009229 if (dev_priv->display.modeset_global_resources)
9230 dev_priv->display.modeset_global_resources(dev);
9231
Daniel Vettera6778b32012-07-02 09:56:42 +02009232 /* Set up the DPLL and any encoders state that needs to adjust or depend
9233 * on the DPLL.
9234 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009235 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009236 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009237 x, y, fb);
9238 if (ret)
9239 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009240 }
9241
9242 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009243 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9244 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009245
Daniel Vetter25c5b262012-07-08 22:08:04 +02009246 if (modeset_pipes) {
9247 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009248 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009249
Daniel Vetter25c5b262012-07-08 22:08:04 +02009250 /* Calculate and store various constants which
9251 * are later needed by vblank and swap-completion
9252 * timestamping. They are derived from true hwmode.
9253 */
9254 drm_calc_timestamping_constants(crtc);
9255 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009256
9257 /* FIXME: add subpixel order */
9258done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009259 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009260 crtc->hwmode = *saved_hwmode;
9261 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009262 }
9263
Tim Gardner3ac18232012-12-07 07:54:26 -07009264out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009265 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009266 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009267 return ret;
9268}
9269
Damien Lespiaue7457a92013-08-08 22:28:59 +01009270static int intel_set_mode(struct drm_crtc *crtc,
9271 struct drm_display_mode *mode,
9272 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009273{
9274 int ret;
9275
9276 ret = __intel_set_mode(crtc, mode, x, y, fb);
9277
9278 if (ret == 0)
9279 intel_modeset_check_state(crtc->dev);
9280
9281 return ret;
9282}
9283
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009284void intel_crtc_restore_mode(struct drm_crtc *crtc)
9285{
9286 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9287}
9288
Daniel Vetter25c5b262012-07-08 22:08:04 +02009289#undef for_each_intel_crtc_masked
9290
Daniel Vetterd9e55602012-07-04 22:16:09 +02009291static void intel_set_config_free(struct intel_set_config *config)
9292{
9293 if (!config)
9294 return;
9295
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009296 kfree(config->save_connector_encoders);
9297 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009298 kfree(config);
9299}
9300
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009301static int intel_set_config_save_state(struct drm_device *dev,
9302 struct intel_set_config *config)
9303{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009304 struct drm_encoder *encoder;
9305 struct drm_connector *connector;
9306 int count;
9307
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009308 config->save_encoder_crtcs =
9309 kcalloc(dev->mode_config.num_encoder,
9310 sizeof(struct drm_crtc *), GFP_KERNEL);
9311 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009312 return -ENOMEM;
9313
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009314 config->save_connector_encoders =
9315 kcalloc(dev->mode_config.num_connector,
9316 sizeof(struct drm_encoder *), GFP_KERNEL);
9317 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009318 return -ENOMEM;
9319
9320 /* Copy data. Note that driver private data is not affected.
9321 * Should anything bad happen only the expected state is
9322 * restored, not the drivers personal bookkeeping.
9323 */
9324 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009325 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009326 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009327 }
9328
9329 count = 0;
9330 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009331 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009332 }
9333
9334 return 0;
9335}
9336
9337static void intel_set_config_restore_state(struct drm_device *dev,
9338 struct intel_set_config *config)
9339{
Daniel Vetter9a935852012-07-05 22:34:27 +02009340 struct intel_encoder *encoder;
9341 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009342 int count;
9343
9344 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009345 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9346 encoder->new_crtc =
9347 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009348 }
9349
9350 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009351 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9352 connector->new_encoder =
9353 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009354 }
9355}
9356
Imre Deake3de42b2013-05-03 19:44:07 +02009357static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009358is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009359{
9360 int i;
9361
Chris Wilson2e57f472013-07-17 12:14:40 +01009362 if (set->num_connectors == 0)
9363 return false;
9364
9365 if (WARN_ON(set->connectors == NULL))
9366 return false;
9367
9368 for (i = 0; i < set->num_connectors; i++)
9369 if (set->connectors[i]->encoder &&
9370 set->connectors[i]->encoder->crtc == set->crtc &&
9371 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009372 return true;
9373
9374 return false;
9375}
9376
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009377static void
9378intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9379 struct intel_set_config *config)
9380{
9381
9382 /* We should be able to check here if the fb has the same properties
9383 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009384 if (is_crtc_connector_off(set)) {
9385 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009386 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009387 /* If we have no fb then treat it as a full mode set */
9388 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009389 struct intel_crtc *intel_crtc =
9390 to_intel_crtc(set->crtc);
9391
9392 if (intel_crtc->active && i915_fastboot) {
9393 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9394 config->fb_changed = true;
9395 } else {
9396 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9397 config->mode_changed = true;
9398 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009399 } else if (set->fb == NULL) {
9400 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009401 } else if (set->fb->pixel_format !=
9402 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009403 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009404 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009405 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009406 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009407 }
9408
Daniel Vetter835c5872012-07-10 18:11:08 +02009409 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009410 config->fb_changed = true;
9411
9412 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9413 DRM_DEBUG_KMS("modes are different, full mode set\n");
9414 drm_mode_debug_printmodeline(&set->crtc->mode);
9415 drm_mode_debug_printmodeline(set->mode);
9416 config->mode_changed = true;
9417 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009418
9419 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9420 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009421}
9422
Daniel Vetter2e431052012-07-04 22:42:15 +02009423static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009424intel_modeset_stage_output_state(struct drm_device *dev,
9425 struct drm_mode_set *set,
9426 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009427{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009428 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009429 struct intel_connector *connector;
9430 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009431 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009432
Damien Lespiau9abdda72013-02-13 13:29:23 +00009433 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009434 * of connectors. For paranoia, double-check this. */
9435 WARN_ON(!set->fb && (set->num_connectors != 0));
9436 WARN_ON(set->fb && (set->num_connectors == 0));
9437
Daniel Vetter9a935852012-07-05 22:34:27 +02009438 list_for_each_entry(connector, &dev->mode_config.connector_list,
9439 base.head) {
9440 /* Otherwise traverse passed in connector list and get encoders
9441 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009442 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009443 if (set->connectors[ro] == &connector->base) {
9444 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009445 break;
9446 }
9447 }
9448
Daniel Vetter9a935852012-07-05 22:34:27 +02009449 /* If we disable the crtc, disable all its connectors. Also, if
9450 * the connector is on the changing crtc but not on the new
9451 * connector list, disable it. */
9452 if ((!set->fb || ro == set->num_connectors) &&
9453 connector->base.encoder &&
9454 connector->base.encoder->crtc == set->crtc) {
9455 connector->new_encoder = NULL;
9456
9457 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9458 connector->base.base.id,
9459 drm_get_connector_name(&connector->base));
9460 }
9461
9462
9463 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009464 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009465 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009466 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009467 }
9468 /* connector->new_encoder is now updated for all connectors. */
9469
9470 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009471 list_for_each_entry(connector, &dev->mode_config.connector_list,
9472 base.head) {
9473 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009474 continue;
9475
Daniel Vetter9a935852012-07-05 22:34:27 +02009476 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009477
9478 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009479 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009480 new_crtc = set->crtc;
9481 }
9482
9483 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009484 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9485 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009486 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009487 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009488 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9489
9490 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9491 connector->base.base.id,
9492 drm_get_connector_name(&connector->base),
9493 new_crtc->base.id);
9494 }
9495
9496 /* Check for any encoders that needs to be disabled. */
9497 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9498 base.head) {
9499 list_for_each_entry(connector,
9500 &dev->mode_config.connector_list,
9501 base.head) {
9502 if (connector->new_encoder == encoder) {
9503 WARN_ON(!connector->new_encoder->new_crtc);
9504
9505 goto next_encoder;
9506 }
9507 }
9508 encoder->new_crtc = NULL;
9509next_encoder:
9510 /* Only now check for crtc changes so we don't miss encoders
9511 * that will be disabled. */
9512 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009513 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009514 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009515 }
9516 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009517 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009518
Daniel Vetter2e431052012-07-04 22:42:15 +02009519 return 0;
9520}
9521
9522static int intel_crtc_set_config(struct drm_mode_set *set)
9523{
9524 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009525 struct drm_mode_set save_set;
9526 struct intel_set_config *config;
9527 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009528
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009529 BUG_ON(!set);
9530 BUG_ON(!set->crtc);
9531 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009532
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009533 /* Enforce sane interface api - has been abused by the fb helper. */
9534 BUG_ON(!set->mode && set->fb);
9535 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009536
Daniel Vetter2e431052012-07-04 22:42:15 +02009537 if (set->fb) {
9538 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9539 set->crtc->base.id, set->fb->base.id,
9540 (int)set->num_connectors, set->x, set->y);
9541 } else {
9542 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009543 }
9544
9545 dev = set->crtc->dev;
9546
9547 ret = -ENOMEM;
9548 config = kzalloc(sizeof(*config), GFP_KERNEL);
9549 if (!config)
9550 goto out_config;
9551
9552 ret = intel_set_config_save_state(dev, config);
9553 if (ret)
9554 goto out_config;
9555
9556 save_set.crtc = set->crtc;
9557 save_set.mode = &set->crtc->mode;
9558 save_set.x = set->crtc->x;
9559 save_set.y = set->crtc->y;
9560 save_set.fb = set->crtc->fb;
9561
9562 /* Compute whether we need a full modeset, only an fb base update or no
9563 * change at all. In the future we might also check whether only the
9564 * mode changed, e.g. for LVDS where we only change the panel fitter in
9565 * such cases. */
9566 intel_set_config_compute_mode_changes(set, config);
9567
Daniel Vetter9a935852012-07-05 22:34:27 +02009568 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009569 if (ret)
9570 goto fail;
9571
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009572 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009573 ret = intel_set_mode(set->crtc, set->mode,
9574 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009575 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009576 intel_crtc_wait_for_pending_flips(set->crtc);
9577
Daniel Vetter4f660f42012-07-02 09:47:37 +02009578 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009579 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009580 }
9581
Chris Wilson2d05eae2013-05-03 17:36:25 +01009582 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009583 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9584 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009585fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009586 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009587
Chris Wilson2d05eae2013-05-03 17:36:25 +01009588 /* Try to restore the config */
9589 if (config->mode_changed &&
9590 intel_set_mode(save_set.crtc, save_set.mode,
9591 save_set.x, save_set.y, save_set.fb))
9592 DRM_ERROR("failed to restore config after modeset failure\n");
9593 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009594
Daniel Vetterd9e55602012-07-04 22:16:09 +02009595out_config:
9596 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009597 return ret;
9598}
9599
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009600static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009601 .cursor_set = intel_crtc_cursor_set,
9602 .cursor_move = intel_crtc_cursor_move,
9603 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009604 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009605 .destroy = intel_crtc_destroy,
9606 .page_flip = intel_crtc_page_flip,
9607};
9608
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009609static void intel_cpu_pll_init(struct drm_device *dev)
9610{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009611 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009612 intel_ddi_pll_init(dev);
9613}
9614
Daniel Vetter53589012013-06-05 13:34:16 +02009615static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9616 struct intel_shared_dpll *pll,
9617 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009618{
Daniel Vetter53589012013-06-05 13:34:16 +02009619 uint32_t val;
9620
9621 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009622 hw_state->dpll = val;
9623 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9624 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009625
9626 return val & DPLL_VCO_ENABLE;
9627}
9628
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009629static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9630 struct intel_shared_dpll *pll)
9631{
9632 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9633 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9634}
9635
Daniel Vettere7b903d2013-06-05 13:34:14 +02009636static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9637 struct intel_shared_dpll *pll)
9638{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009639 /* PCH refclock must be enabled first */
9640 assert_pch_refclk_enabled(dev_priv);
9641
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009642 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9643
9644 /* Wait for the clocks to stabilize. */
9645 POSTING_READ(PCH_DPLL(pll->id));
9646 udelay(150);
9647
9648 /* The pixel multiplier can only be updated once the
9649 * DPLL is enabled and the clocks are stable.
9650 *
9651 * So write it again.
9652 */
9653 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9654 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009655 udelay(200);
9656}
9657
9658static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9659 struct intel_shared_dpll *pll)
9660{
9661 struct drm_device *dev = dev_priv->dev;
9662 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009663
9664 /* Make sure no transcoder isn't still depending on us. */
9665 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9666 if (intel_crtc_to_shared_dpll(crtc) == pll)
9667 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9668 }
9669
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009670 I915_WRITE(PCH_DPLL(pll->id), 0);
9671 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009672 udelay(200);
9673}
9674
Daniel Vetter46edb022013-06-05 13:34:12 +02009675static char *ibx_pch_dpll_names[] = {
9676 "PCH DPLL A",
9677 "PCH DPLL B",
9678};
9679
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009680static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009681{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009682 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009683 int i;
9684
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009685 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009686
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009687 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009688 dev_priv->shared_dplls[i].id = i;
9689 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009690 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009691 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9692 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009693 dev_priv->shared_dplls[i].get_hw_state =
9694 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009695 }
9696}
9697
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009698static void intel_shared_dpll_init(struct drm_device *dev)
9699{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009700 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009701
9702 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9703 ibx_pch_dpll_init(dev);
9704 else
9705 dev_priv->num_shared_dpll = 0;
9706
9707 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9708 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9709 dev_priv->num_shared_dpll);
9710}
9711
Hannes Ederb358d0a2008-12-18 21:18:47 +01009712static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009713{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009714 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009715 struct intel_crtc *intel_crtc;
9716 int i;
9717
Daniel Vetter955382f2013-09-19 14:05:45 +02009718 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009719 if (intel_crtc == NULL)
9720 return;
9721
9722 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9723
9724 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009725 for (i = 0; i < 256; i++) {
9726 intel_crtc->lut_r[i] = i;
9727 intel_crtc->lut_g[i] = i;
9728 intel_crtc->lut_b[i] = i;
9729 }
9730
Jesse Barnes80824002009-09-10 15:28:06 -07009731 /* Swap pipes & planes for FBC on pre-965 */
9732 intel_crtc->pipe = pipe;
9733 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009734 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009735 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009736 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009737 }
9738
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009739 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9740 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9741 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9742 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9743
Jesse Barnes79e53942008-11-07 14:24:08 -08009744 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009745}
9746
Carl Worth08d7b3d2009-04-29 14:43:54 -07009747int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009748 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009749{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009750 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009751 struct drm_mode_object *drmmode_obj;
9752 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009753
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009754 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9755 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009756
Daniel Vetterc05422d2009-08-11 16:05:30 +02009757 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9758 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009759
Daniel Vetterc05422d2009-08-11 16:05:30 +02009760 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009761 DRM_ERROR("no such CRTC id\n");
9762 return -EINVAL;
9763 }
9764
Daniel Vetterc05422d2009-08-11 16:05:30 +02009765 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9766 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009767
Daniel Vetterc05422d2009-08-11 16:05:30 +02009768 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009769}
9770
Daniel Vetter66a92782012-07-12 20:08:18 +02009771static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009772{
Daniel Vetter66a92782012-07-12 20:08:18 +02009773 struct drm_device *dev = encoder->base.dev;
9774 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009775 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009776 int entry = 0;
9777
Daniel Vetter66a92782012-07-12 20:08:18 +02009778 list_for_each_entry(source_encoder,
9779 &dev->mode_config.encoder_list, base.head) {
9780
9781 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009782 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009783
9784 /* Intel hw has only one MUX where enocoders could be cloned. */
9785 if (encoder->cloneable && source_encoder->cloneable)
9786 index_mask |= (1 << entry);
9787
Jesse Barnes79e53942008-11-07 14:24:08 -08009788 entry++;
9789 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009790
Jesse Barnes79e53942008-11-07 14:24:08 -08009791 return index_mask;
9792}
9793
Chris Wilson4d302442010-12-14 19:21:29 +00009794static bool has_edp_a(struct drm_device *dev)
9795{
9796 struct drm_i915_private *dev_priv = dev->dev_private;
9797
9798 if (!IS_MOBILE(dev))
9799 return false;
9800
9801 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9802 return false;
9803
9804 if (IS_GEN5(dev) &&
9805 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9806 return false;
9807
9808 return true;
9809}
9810
Jesse Barnes79e53942008-11-07 14:24:08 -08009811static void intel_setup_outputs(struct drm_device *dev)
9812{
Eric Anholt725e30a2009-01-22 13:01:02 -08009813 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009814 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009815 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009816
Daniel Vetterc9093352013-06-06 22:22:47 +02009817 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009818
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009819 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009820 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009821
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009822 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009823 int found;
9824
9825 /* Haswell uses DDI functions to detect digital outputs */
9826 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9827 /* DDI A only supports eDP */
9828 if (found)
9829 intel_ddi_init(dev, PORT_A);
9830
9831 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9832 * register */
9833 found = I915_READ(SFUSE_STRAP);
9834
9835 if (found & SFUSE_STRAP_DDIB_DETECTED)
9836 intel_ddi_init(dev, PORT_B);
9837 if (found & SFUSE_STRAP_DDIC_DETECTED)
9838 intel_ddi_init(dev, PORT_C);
9839 if (found & SFUSE_STRAP_DDID_DETECTED)
9840 intel_ddi_init(dev, PORT_D);
9841 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009842 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009843 dpd_is_edp = intel_dpd_is_edp(dev);
9844
9845 if (has_edp_a(dev))
9846 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009847
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009848 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009849 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009850 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009851 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009852 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009853 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009854 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009855 }
9856
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009857 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009858 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009859
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009860 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009861 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009862
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009863 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009864 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009865
Daniel Vetter270b3042012-10-27 15:52:05 +02009866 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009867 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009868 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309869 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009870 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9871 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9872 PORT_C);
9873 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9874 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9875 PORT_C);
9876 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309877
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009878 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009879 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9880 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009881 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9882 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009883 }
Jani Nikula3cfca972013-08-27 15:12:26 +03009884
9885 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009886 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009887 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009888
Paulo Zanonie2debe92013-02-18 19:00:27 -03009889 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009890 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009891 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009892 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9893 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009894 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009895 }
Ma Ling27185ae2009-08-24 13:50:23 +08009896
Imre Deake7281ea2013-05-08 13:14:08 +03009897 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009898 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009899 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009900
9901 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009902
Paulo Zanonie2debe92013-02-18 19:00:27 -03009903 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009904 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009905 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009906 }
Ma Ling27185ae2009-08-24 13:50:23 +08009907
Paulo Zanonie2debe92013-02-18 19:00:27 -03009908 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009909
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009910 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9911 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009912 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009913 }
Imre Deake7281ea2013-05-08 13:14:08 +03009914 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009915 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009916 }
Ma Ling27185ae2009-08-24 13:50:23 +08009917
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009918 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009919 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009920 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009921 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009922 intel_dvo_init(dev);
9923
Zhenyu Wang103a1962009-11-27 11:44:36 +08009924 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009925 intel_tv_init(dev);
9926
Chris Wilson4ef69c72010-09-09 15:14:28 +01009927 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9928 encoder->base.possible_crtcs = encoder->crtc_mask;
9929 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009930 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009931 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009932
Paulo Zanonidde86e22012-12-01 12:04:25 -02009933 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009934
9935 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009936}
9937
Chris Wilsonddfe1562013-08-06 17:43:07 +01009938void intel_framebuffer_fini(struct intel_framebuffer *fb)
9939{
9940 drm_framebuffer_cleanup(&fb->base);
9941 drm_gem_object_unreference_unlocked(&fb->obj->base);
9942}
9943
Jesse Barnes79e53942008-11-07 14:24:08 -08009944static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9945{
9946 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009947
Chris Wilsonddfe1562013-08-06 17:43:07 +01009948 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009949 kfree(intel_fb);
9950}
9951
9952static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009953 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009954 unsigned int *handle)
9955{
9956 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009957 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009958
Chris Wilson05394f32010-11-08 19:18:58 +00009959 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009960}
9961
9962static const struct drm_framebuffer_funcs intel_fb_funcs = {
9963 .destroy = intel_user_framebuffer_destroy,
9964 .create_handle = intel_user_framebuffer_create_handle,
9965};
9966
Dave Airlie38651672010-03-30 05:34:13 +00009967int intel_framebuffer_init(struct drm_device *dev,
9968 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009969 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009970 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009971{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009972 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009973 int ret;
9974
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009975 if (obj->tiling_mode == I915_TILING_Y) {
9976 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009977 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009978 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009979
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009980 if (mode_cmd->pitches[0] & 63) {
9981 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9982 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009983 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009984 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009985
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009986 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9987 pitch_limit = 32*1024;
9988 } else if (INTEL_INFO(dev)->gen >= 4) {
9989 if (obj->tiling_mode)
9990 pitch_limit = 16*1024;
9991 else
9992 pitch_limit = 32*1024;
9993 } else if (INTEL_INFO(dev)->gen >= 3) {
9994 if (obj->tiling_mode)
9995 pitch_limit = 8*1024;
9996 else
9997 pitch_limit = 16*1024;
9998 } else
9999 /* XXX DSPC is limited to 4k tiled */
10000 pitch_limit = 8*1024;
10001
10002 if (mode_cmd->pitches[0] > pitch_limit) {
10003 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10004 obj->tiling_mode ? "tiled" : "linear",
10005 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010006 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010007 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010008
10009 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010010 mode_cmd->pitches[0] != obj->stride) {
10011 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10012 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010013 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010014 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010015
Ville Syrjälä57779d02012-10-31 17:50:14 +020010016 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010017 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010018 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010019 case DRM_FORMAT_RGB565:
10020 case DRM_FORMAT_XRGB8888:
10021 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010022 break;
10023 case DRM_FORMAT_XRGB1555:
10024 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010025 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010026 DRM_DEBUG("unsupported pixel format: %s\n",
10027 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010028 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010029 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010030 break;
10031 case DRM_FORMAT_XBGR8888:
10032 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010033 case DRM_FORMAT_XRGB2101010:
10034 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010035 case DRM_FORMAT_XBGR2101010:
10036 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010037 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010038 DRM_DEBUG("unsupported pixel format: %s\n",
10039 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010040 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010041 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010042 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010043 case DRM_FORMAT_YUYV:
10044 case DRM_FORMAT_UYVY:
10045 case DRM_FORMAT_YVYU:
10046 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010047 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010048 DRM_DEBUG("unsupported pixel format: %s\n",
10049 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010050 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010051 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010052 break;
10053 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010054 DRM_DEBUG("unsupported pixel format: %s\n",
10055 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010056 return -EINVAL;
10057 }
10058
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010059 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10060 if (mode_cmd->offsets[0] != 0)
10061 return -EINVAL;
10062
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010063 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10064 intel_fb->obj = obj;
10065
Jesse Barnes79e53942008-11-07 14:24:08 -080010066 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10067 if (ret) {
10068 DRM_ERROR("framebuffer init failed %d\n", ret);
10069 return ret;
10070 }
10071
Jesse Barnes79e53942008-11-07 14:24:08 -080010072 return 0;
10073}
10074
Jesse Barnes79e53942008-11-07 14:24:08 -080010075static struct drm_framebuffer *
10076intel_user_framebuffer_create(struct drm_device *dev,
10077 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010078 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010079{
Chris Wilson05394f32010-11-08 19:18:58 +000010080 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010081
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010082 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10083 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010084 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010085 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010086
Chris Wilsond2dff872011-04-19 08:36:26 +010010087 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010088}
10089
Jesse Barnes79e53942008-11-07 14:24:08 -080010090static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010091 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +000010092 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010093};
10094
Jesse Barnese70236a2009-09-21 10:42:27 -070010095/* Set up chip specific display functions */
10096static void intel_init_display(struct drm_device *dev)
10097{
10098 struct drm_i915_private *dev_priv = dev->dev_private;
10099
Daniel Vetteree9300b2013-06-03 22:40:22 +020010100 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10101 dev_priv->display.find_dpll = g4x_find_best_dpll;
10102 else if (IS_VALLEYVIEW(dev))
10103 dev_priv->display.find_dpll = vlv_find_best_dpll;
10104 else if (IS_PINEVIEW(dev))
10105 dev_priv->display.find_dpll = pnv_find_best_dpll;
10106 else
10107 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10108
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010109 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010110 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010111 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010112 dev_priv->display.crtc_enable = haswell_crtc_enable;
10113 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010114 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010115 dev_priv->display.update_plane = ironlake_update_plane;
10116 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010117 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010118 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010119 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10120 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010121 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010122 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010123 } else if (IS_VALLEYVIEW(dev)) {
10124 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10125 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10126 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10127 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10128 dev_priv->display.off = i9xx_crtc_off;
10129 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010130 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010131 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010132 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010133 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10134 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010135 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010136 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010137 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010138
Jesse Barnese70236a2009-09-21 10:42:27 -070010139 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010140 if (IS_VALLEYVIEW(dev))
10141 dev_priv->display.get_display_clock_speed =
10142 valleyview_get_display_clock_speed;
10143 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010144 dev_priv->display.get_display_clock_speed =
10145 i945_get_display_clock_speed;
10146 else if (IS_I915G(dev))
10147 dev_priv->display.get_display_clock_speed =
10148 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010149 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010150 dev_priv->display.get_display_clock_speed =
10151 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010152 else if (IS_PINEVIEW(dev))
10153 dev_priv->display.get_display_clock_speed =
10154 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010155 else if (IS_I915GM(dev))
10156 dev_priv->display.get_display_clock_speed =
10157 i915gm_get_display_clock_speed;
10158 else if (IS_I865G(dev))
10159 dev_priv->display.get_display_clock_speed =
10160 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010161 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010162 dev_priv->display.get_display_clock_speed =
10163 i855_get_display_clock_speed;
10164 else /* 852, 830 */
10165 dev_priv->display.get_display_clock_speed =
10166 i830_get_display_clock_speed;
10167
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010168 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010169 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010170 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010171 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010172 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010173 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010174 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010175 } else if (IS_IVYBRIDGE(dev)) {
10176 /* FIXME: detect B0+ stepping and use auto training */
10177 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010178 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010179 dev_priv->display.modeset_global_resources =
10180 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010181 } else if (IS_HASWELL(dev)) {
10182 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010183 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010184 dev_priv->display.modeset_global_resources =
10185 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010186 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010187 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010188 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010189 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010190
10191 /* Default just returns -ENODEV to indicate unsupported */
10192 dev_priv->display.queue_flip = intel_default_queue_flip;
10193
10194 switch (INTEL_INFO(dev)->gen) {
10195 case 2:
10196 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10197 break;
10198
10199 case 3:
10200 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10201 break;
10202
10203 case 4:
10204 case 5:
10205 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10206 break;
10207
10208 case 6:
10209 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10210 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010211 case 7:
10212 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10213 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010214 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010215}
10216
Jesse Barnesb690e962010-07-19 13:53:12 -070010217/*
10218 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10219 * resume, or other times. This quirk makes sure that's the case for
10220 * affected systems.
10221 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010222static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010223{
10224 struct drm_i915_private *dev_priv = dev->dev_private;
10225
10226 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010227 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010228}
10229
Keith Packard435793d2011-07-12 14:56:22 -070010230/*
10231 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10232 */
10233static void quirk_ssc_force_disable(struct drm_device *dev)
10234{
10235 struct drm_i915_private *dev_priv = dev->dev_private;
10236 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010237 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010238}
10239
Carsten Emde4dca20e2012-03-15 15:56:26 +010010240/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010241 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10242 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010243 */
10244static void quirk_invert_brightness(struct drm_device *dev)
10245{
10246 struct drm_i915_private *dev_priv = dev->dev_private;
10247 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010248 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010249}
10250
Kamal Mostafae85843b2013-07-19 15:02:01 -070010251/*
10252 * Some machines (Dell XPS13) suffer broken backlight controls if
10253 * BLM_PCH_PWM_ENABLE is set.
10254 */
10255static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
10256{
10257 struct drm_i915_private *dev_priv = dev->dev_private;
10258 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
10259 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
10260}
10261
Jesse Barnesb690e962010-07-19 13:53:12 -070010262struct intel_quirk {
10263 int device;
10264 int subsystem_vendor;
10265 int subsystem_device;
10266 void (*hook)(struct drm_device *dev);
10267};
10268
Egbert Eich5f85f1762012-10-14 15:46:38 +020010269/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10270struct intel_dmi_quirk {
10271 void (*hook)(struct drm_device *dev);
10272 const struct dmi_system_id (*dmi_id_list)[];
10273};
10274
10275static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10276{
10277 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10278 return 1;
10279}
10280
10281static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10282 {
10283 .dmi_id_list = &(const struct dmi_system_id[]) {
10284 {
10285 .callback = intel_dmi_reverse_brightness,
10286 .ident = "NCR Corporation",
10287 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10288 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10289 },
10290 },
10291 { } /* terminating entry */
10292 },
10293 .hook = quirk_invert_brightness,
10294 },
10295};
10296
Ben Widawskyc43b5632012-04-16 14:07:40 -070010297static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010298 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010299 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010300
Jesse Barnesb690e962010-07-19 13:53:12 -070010301 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10302 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10303
Jesse Barnesb690e962010-07-19 13:53:12 -070010304 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10305 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10306
Daniel Vetterccd0d362012-10-10 23:13:59 +020010307 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -070010308 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010309 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010310
10311 /* Lenovo U160 cannot use SSC on LVDS */
10312 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010313
10314 /* Sony Vaio Y cannot use SSC on LVDS */
10315 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010316
Jani Nikulaee1452d2013-09-20 15:05:30 +030010317 /*
10318 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10319 * seem to use inverted backlight PWM.
10320 */
10321 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010322
10323 /* Dell XPS13 HD Sandy Bridge */
10324 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10325 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10326 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010327};
10328
10329static void intel_init_quirks(struct drm_device *dev)
10330{
10331 struct pci_dev *d = dev->pdev;
10332 int i;
10333
10334 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10335 struct intel_quirk *q = &intel_quirks[i];
10336
10337 if (d->device == q->device &&
10338 (d->subsystem_vendor == q->subsystem_vendor ||
10339 q->subsystem_vendor == PCI_ANY_ID) &&
10340 (d->subsystem_device == q->subsystem_device ||
10341 q->subsystem_device == PCI_ANY_ID))
10342 q->hook(dev);
10343 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010344 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10345 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10346 intel_dmi_quirks[i].hook(dev);
10347 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010348}
10349
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010350/* Disable the VGA plane that we never use */
10351static void i915_disable_vga(struct drm_device *dev)
10352{
10353 struct drm_i915_private *dev_priv = dev->dev_private;
10354 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010355 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010356
10357 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010358 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010359 sr1 = inb(VGA_SR_DATA);
10360 outb(sr1 | 1<<5, VGA_SR_DATA);
10361 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10362 udelay(300);
10363
10364 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10365 POSTING_READ(vga_reg);
10366}
10367
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010368static void i915_enable_vga_mem(struct drm_device *dev)
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010369{
10370 /* Enable VGA memory on Intel HD */
10371 if (HAS_PCH_SPLIT(dev)) {
10372 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10373 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10374 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10375 VGA_RSRC_LEGACY_MEM |
10376 VGA_RSRC_NORMAL_IO |
10377 VGA_RSRC_NORMAL_MEM);
10378 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10379 }
10380}
10381
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010382void i915_disable_vga_mem(struct drm_device *dev)
10383{
10384 /* Disable VGA memory on Intel HD */
10385 if (HAS_PCH_SPLIT(dev)) {
10386 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10387 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10388 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10389 VGA_RSRC_NORMAL_IO |
10390 VGA_RSRC_NORMAL_MEM);
10391 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10392 }
10393}
10394
Daniel Vetterf8175862012-04-10 15:50:11 +020010395void intel_modeset_init_hw(struct drm_device *dev)
10396{
Jesse Barnesf6071162013-10-01 10:41:38 -070010397 struct drm_i915_private *dev_priv = dev->dev_private;
10398
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010399 intel_prepare_ddi(dev);
10400
Daniel Vetterf8175862012-04-10 15:50:11 +020010401 intel_init_clock_gating(dev);
10402
Jesse Barnesf6071162013-10-01 10:41:38 -070010403 /* Enable the CRI clock source so we can get at the display */
10404 if (IS_VALLEYVIEW(dev))
10405 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
10406 DPLL_INTEGRATED_CRI_CLK_VLV);
10407
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010408 intel_init_dpio(dev);
10409
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010410 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010411 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010412 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010413}
10414
Imre Deak7d708ee2013-04-17 14:04:50 +030010415void intel_modeset_suspend_hw(struct drm_device *dev)
10416{
10417 intel_suspend_hw(dev);
10418}
10419
Jesse Barnes79e53942008-11-07 14:24:08 -080010420void intel_modeset_init(struct drm_device *dev)
10421{
Jesse Barnes652c3932009-08-17 13:31:43 -070010422 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010423 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010424
10425 drm_mode_config_init(dev);
10426
10427 dev->mode_config.min_width = 0;
10428 dev->mode_config.min_height = 0;
10429
Dave Airlie019d96c2011-09-29 16:20:42 +010010430 dev->mode_config.preferred_depth = 24;
10431 dev->mode_config.prefer_shadow = 1;
10432
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010433 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010434
Jesse Barnesb690e962010-07-19 13:53:12 -070010435 intel_init_quirks(dev);
10436
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010437 intel_init_pm(dev);
10438
Ben Widawskye3c74752013-04-05 13:12:39 -070010439 if (INTEL_INFO(dev)->num_pipes == 0)
10440 return;
10441
Jesse Barnese70236a2009-09-21 10:42:27 -070010442 intel_init_display(dev);
10443
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010444 if (IS_GEN2(dev)) {
10445 dev->mode_config.max_width = 2048;
10446 dev->mode_config.max_height = 2048;
10447 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010448 dev->mode_config.max_width = 4096;
10449 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010450 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010451 dev->mode_config.max_width = 8192;
10452 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010453 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010454 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010455
Zhao Yakui28c97732009-10-09 11:39:41 +080010456 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010457 INTEL_INFO(dev)->num_pipes,
10458 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010459
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010460 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010461 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010462 for (j = 0; j < dev_priv->num_plane; j++) {
10463 ret = intel_plane_init(dev, i, j);
10464 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010465 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10466 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010467 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010468 }
10469
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010470 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010471 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010472
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010473 /* Just disable it once at startup */
10474 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010475 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010476
10477 /* Just in case the BIOS is doing something questionable. */
10478 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010479}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010480
Daniel Vetter24929352012-07-02 20:28:59 +020010481static void
10482intel_connector_break_all_links(struct intel_connector *connector)
10483{
10484 connector->base.dpms = DRM_MODE_DPMS_OFF;
10485 connector->base.encoder = NULL;
10486 connector->encoder->connectors_active = false;
10487 connector->encoder->base.crtc = NULL;
10488}
10489
Daniel Vetter7fad7982012-07-04 17:51:47 +020010490static void intel_enable_pipe_a(struct drm_device *dev)
10491{
10492 struct intel_connector *connector;
10493 struct drm_connector *crt = NULL;
10494 struct intel_load_detect_pipe load_detect_temp;
10495
10496 /* We can't just switch on the pipe A, we need to set things up with a
10497 * proper mode and output configuration. As a gross hack, enable pipe A
10498 * by enabling the load detect pipe once. */
10499 list_for_each_entry(connector,
10500 &dev->mode_config.connector_list,
10501 base.head) {
10502 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10503 crt = &connector->base;
10504 break;
10505 }
10506 }
10507
10508 if (!crt)
10509 return;
10510
10511 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10512 intel_release_load_detect_pipe(crt, &load_detect_temp);
10513
10514
10515}
10516
Daniel Vetterfa555832012-10-10 23:14:00 +020010517static bool
10518intel_check_plane_mapping(struct intel_crtc *crtc)
10519{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010520 struct drm_device *dev = crtc->base.dev;
10521 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010522 u32 reg, val;
10523
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010524 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010525 return true;
10526
10527 reg = DSPCNTR(!crtc->plane);
10528 val = I915_READ(reg);
10529
10530 if ((val & DISPLAY_PLANE_ENABLE) &&
10531 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10532 return false;
10533
10534 return true;
10535}
10536
Daniel Vetter24929352012-07-02 20:28:59 +020010537static void intel_sanitize_crtc(struct intel_crtc *crtc)
10538{
10539 struct drm_device *dev = crtc->base.dev;
10540 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010541 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010542
Daniel Vetter24929352012-07-02 20:28:59 +020010543 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010544 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010545 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10546
10547 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010548 * disable the crtc (and hence change the state) if it is wrong. Note
10549 * that gen4+ has a fixed plane -> pipe mapping. */
10550 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010551 struct intel_connector *connector;
10552 bool plane;
10553
Daniel Vetter24929352012-07-02 20:28:59 +020010554 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10555 crtc->base.base.id);
10556
10557 /* Pipe has the wrong plane attached and the plane is active.
10558 * Temporarily change the plane mapping and disable everything
10559 * ... */
10560 plane = crtc->plane;
10561 crtc->plane = !plane;
10562 dev_priv->display.crtc_disable(&crtc->base);
10563 crtc->plane = plane;
10564
10565 /* ... and break all links. */
10566 list_for_each_entry(connector, &dev->mode_config.connector_list,
10567 base.head) {
10568 if (connector->encoder->base.crtc != &crtc->base)
10569 continue;
10570
10571 intel_connector_break_all_links(connector);
10572 }
10573
10574 WARN_ON(crtc->active);
10575 crtc->base.enabled = false;
10576 }
Daniel Vetter24929352012-07-02 20:28:59 +020010577
Daniel Vetter7fad7982012-07-04 17:51:47 +020010578 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10579 crtc->pipe == PIPE_A && !crtc->active) {
10580 /* BIOS forgot to enable pipe A, this mostly happens after
10581 * resume. Force-enable the pipe to fix this, the update_dpms
10582 * call below we restore the pipe to the right state, but leave
10583 * the required bits on. */
10584 intel_enable_pipe_a(dev);
10585 }
10586
Daniel Vetter24929352012-07-02 20:28:59 +020010587 /* Adjust the state of the output pipe according to whether we
10588 * have active connectors/encoders. */
10589 intel_crtc_update_dpms(&crtc->base);
10590
10591 if (crtc->active != crtc->base.enabled) {
10592 struct intel_encoder *encoder;
10593
10594 /* This can happen either due to bugs in the get_hw_state
10595 * functions or because the pipe is force-enabled due to the
10596 * pipe A quirk. */
10597 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10598 crtc->base.base.id,
10599 crtc->base.enabled ? "enabled" : "disabled",
10600 crtc->active ? "enabled" : "disabled");
10601
10602 crtc->base.enabled = crtc->active;
10603
10604 /* Because we only establish the connector -> encoder ->
10605 * crtc links if something is active, this means the
10606 * crtc is now deactivated. Break the links. connector
10607 * -> encoder links are only establish when things are
10608 * actually up, hence no need to break them. */
10609 WARN_ON(crtc->active);
10610
10611 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10612 WARN_ON(encoder->connectors_active);
10613 encoder->base.crtc = NULL;
10614 }
10615 }
10616}
10617
10618static void intel_sanitize_encoder(struct intel_encoder *encoder)
10619{
10620 struct intel_connector *connector;
10621 struct drm_device *dev = encoder->base.dev;
10622
10623 /* We need to check both for a crtc link (meaning that the
10624 * encoder is active and trying to read from a pipe) and the
10625 * pipe itself being active. */
10626 bool has_active_crtc = encoder->base.crtc &&
10627 to_intel_crtc(encoder->base.crtc)->active;
10628
10629 if (encoder->connectors_active && !has_active_crtc) {
10630 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10631 encoder->base.base.id,
10632 drm_get_encoder_name(&encoder->base));
10633
10634 /* Connector is active, but has no active pipe. This is
10635 * fallout from our resume register restoring. Disable
10636 * the encoder manually again. */
10637 if (encoder->base.crtc) {
10638 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10639 encoder->base.base.id,
10640 drm_get_encoder_name(&encoder->base));
10641 encoder->disable(encoder);
10642 }
10643
10644 /* Inconsistent output/port/pipe state happens presumably due to
10645 * a bug in one of the get_hw_state functions. Or someplace else
10646 * in our code, like the register restore mess on resume. Clamp
10647 * things to off as a safer default. */
10648 list_for_each_entry(connector,
10649 &dev->mode_config.connector_list,
10650 base.head) {
10651 if (connector->encoder != encoder)
10652 continue;
10653
10654 intel_connector_break_all_links(connector);
10655 }
10656 }
10657 /* Enabled encoders without active connectors will be fixed in
10658 * the crtc fixup. */
10659}
10660
Daniel Vetter44cec742013-01-25 17:53:21 +010010661void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010662{
10663 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010664 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010665
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010666 /* This function can be called both from intel_modeset_setup_hw_state or
10667 * at a very early point in our resume sequence, where the power well
10668 * structures are not yet restored. Since this function is at a very
10669 * paranoid "someone might have enabled VGA while we were not looking"
10670 * level, just check if the power well is enabled instead of trying to
10671 * follow the "don't touch the power well if we don't need it" policy
10672 * the rest of the driver uses. */
10673 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010674 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010675 return;
10676
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010677 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10678 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010679 i915_disable_vga(dev);
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010680 i915_disable_vga_mem(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010681 }
10682}
10683
Daniel Vetter30e984d2013-06-05 13:34:17 +020010684static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010685{
10686 struct drm_i915_private *dev_priv = dev->dev_private;
10687 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010688 struct intel_crtc *crtc;
10689 struct intel_encoder *encoder;
10690 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010691 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010692
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010693 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10694 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010695 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010696
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010697 crtc->active = dev_priv->display.get_pipe_config(crtc,
10698 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010699
10700 crtc->base.enabled = crtc->active;
10701
10702 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10703 crtc->base.base.id,
10704 crtc->active ? "enabled" : "disabled");
10705 }
10706
Daniel Vetter53589012013-06-05 13:34:16 +020010707 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010708 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010709 intel_ddi_setup_hw_pll_state(dev);
10710
Daniel Vetter53589012013-06-05 13:34:16 +020010711 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10712 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10713
10714 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10715 pll->active = 0;
10716 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10717 base.head) {
10718 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10719 pll->active++;
10720 }
10721 pll->refcount = pll->active;
10722
Daniel Vetter35c95372013-07-17 06:55:04 +020010723 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10724 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010725 }
10726
Daniel Vetter24929352012-07-02 20:28:59 +020010727 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10728 base.head) {
10729 pipe = 0;
10730
10731 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010732 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10733 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010734 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010735 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010736 } else {
10737 encoder->base.crtc = NULL;
10738 }
10739
10740 encoder->connectors_active = false;
10741 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10742 encoder->base.base.id,
10743 drm_get_encoder_name(&encoder->base),
10744 encoder->base.crtc ? "enabled" : "disabled",
10745 pipe);
10746 }
10747
10748 list_for_each_entry(connector, &dev->mode_config.connector_list,
10749 base.head) {
10750 if (connector->get_hw_state(connector)) {
10751 connector->base.dpms = DRM_MODE_DPMS_ON;
10752 connector->encoder->connectors_active = true;
10753 connector->base.encoder = &connector->encoder->base;
10754 } else {
10755 connector->base.dpms = DRM_MODE_DPMS_OFF;
10756 connector->base.encoder = NULL;
10757 }
10758 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10759 connector->base.base.id,
10760 drm_get_connector_name(&connector->base),
10761 connector->base.encoder ? "enabled" : "disabled");
10762 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010763}
10764
10765/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10766 * and i915 state tracking structures. */
10767void intel_modeset_setup_hw_state(struct drm_device *dev,
10768 bool force_restore)
10769{
10770 struct drm_i915_private *dev_priv = dev->dev_private;
10771 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010772 struct intel_crtc *crtc;
10773 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010774 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010775
10776 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010777
Jesse Barnesbabea612013-06-26 18:57:38 +030010778 /*
10779 * Now that we have the config, copy it to each CRTC struct
10780 * Note that this could go away if we move to using crtc_config
10781 * checking everywhere.
10782 */
10783 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10784 base.head) {
10785 if (crtc->active && i915_fastboot) {
10786 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10787
10788 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10789 crtc->base.base.id);
10790 drm_mode_debug_printmodeline(&crtc->base.mode);
10791 }
10792 }
10793
Daniel Vetter24929352012-07-02 20:28:59 +020010794 /* HW state is read out, now we need to sanitize this mess. */
10795 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10796 base.head) {
10797 intel_sanitize_encoder(encoder);
10798 }
10799
10800 for_each_pipe(pipe) {
10801 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10802 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010803 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010804 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010805
Daniel Vetter35c95372013-07-17 06:55:04 +020010806 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10807 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10808
10809 if (!pll->on || pll->active)
10810 continue;
10811
10812 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10813
10814 pll->disable(dev_priv, pll);
10815 pll->on = false;
10816 }
10817
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010818 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030010819 i915_redisable_vga(dev);
10820
Daniel Vetterf30da182013-04-11 20:22:50 +020010821 /*
10822 * We need to use raw interfaces for restoring state to avoid
10823 * checking (bogus) intermediate states.
10824 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010825 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010826 struct drm_crtc *crtc =
10827 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010828
10829 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10830 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010831 }
10832 } else {
10833 intel_modeset_update_staged_output_state(dev);
10834 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010835
10836 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010837
10838 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010839}
10840
10841void intel_modeset_gem_init(struct drm_device *dev)
10842{
Chris Wilson1833b132012-05-09 11:56:28 +010010843 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010844
10845 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010846
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010847 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010848}
10849
10850void intel_modeset_cleanup(struct drm_device *dev)
10851{
Jesse Barnes652c3932009-08-17 13:31:43 -070010852 struct drm_i915_private *dev_priv = dev->dev_private;
10853 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030010854 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070010855
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010856 /*
10857 * Interrupts and polling as the first thing to avoid creating havoc.
10858 * Too much stuff here (turning of rps, connectors, ...) would
10859 * experience fancy races otherwise.
10860 */
10861 drm_irq_uninstall(dev);
10862 cancel_work_sync(&dev_priv->hotplug_work);
10863 /*
10864 * Due to the hpd irq storm handling the hotplug work can re-arm the
10865 * poll handlers. Hence disable polling after hpd handling is shut down.
10866 */
Keith Packardf87ea762010-10-03 19:36:26 -070010867 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010868
Jesse Barnes652c3932009-08-17 13:31:43 -070010869 mutex_lock(&dev->struct_mutex);
10870
Jesse Barnes723bfd72010-10-07 16:01:13 -070010871 intel_unregister_dsm_handler();
10872
Jesse Barnes652c3932009-08-17 13:31:43 -070010873 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10874 /* Skip inactive CRTCs */
10875 if (!crtc->fb)
10876 continue;
10877
Daniel Vetter3dec0092010-08-20 21:40:52 +020010878 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010879 }
10880
Chris Wilson973d04f2011-07-08 12:22:37 +010010881 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010882
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010883 i915_enable_vga_mem(dev);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010884
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010885 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010886
Daniel Vetter930ebb42012-06-29 23:32:16 +020010887 ironlake_teardown_rc6(dev);
10888
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010889 mutex_unlock(&dev->struct_mutex);
10890
Chris Wilson1630fe72011-07-08 12:22:42 +010010891 /* flush any delayed tasks or pending work */
10892 flush_scheduled_work();
10893
Jani Nikuladc652f92013-04-12 15:18:38 +030010894 /* destroy backlight, if any, before the connectors */
10895 intel_panel_destroy_backlight(dev);
10896
Paulo Zanonid9255d52013-09-26 20:05:59 -030010897 /* destroy the sysfs files before encoders/connectors */
10898 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
10899 drm_sysfs_connector_remove(connector);
10900
Jesse Barnes79e53942008-11-07 14:24:08 -080010901 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010902
10903 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010904}
10905
Dave Airlie28d52042009-09-21 14:33:58 +100010906/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010907 * Return which encoder is currently attached for connector.
10908 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010909struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010910{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010911 return &intel_attached_encoder(connector)->base;
10912}
Jesse Barnes79e53942008-11-07 14:24:08 -080010913
Chris Wilsondf0e9242010-09-09 16:20:55 +010010914void intel_connector_attach_encoder(struct intel_connector *connector,
10915 struct intel_encoder *encoder)
10916{
10917 connector->encoder = encoder;
10918 drm_mode_connector_attach_encoder(&connector->base,
10919 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010920}
Dave Airlie28d52042009-09-21 14:33:58 +100010921
10922/*
10923 * set vga decode state - true == enable VGA decode
10924 */
10925int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10926{
10927 struct drm_i915_private *dev_priv = dev->dev_private;
10928 u16 gmch_ctrl;
10929
10930 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10931 if (state)
10932 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10933 else
10934 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10935 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10936 return 0;
10937}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010938
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010939struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010940
10941 u32 power_well_driver;
10942
Chris Wilson63b66e52013-08-08 15:12:06 +020010943 int num_transcoders;
10944
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010945 struct intel_cursor_error_state {
10946 u32 control;
10947 u32 position;
10948 u32 base;
10949 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010950 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010951
10952 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010953 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010954 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010955
10956 struct intel_plane_error_state {
10957 u32 control;
10958 u32 stride;
10959 u32 size;
10960 u32 pos;
10961 u32 addr;
10962 u32 surface;
10963 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010964 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010965
10966 struct intel_transcoder_error_state {
10967 enum transcoder cpu_transcoder;
10968
10969 u32 conf;
10970
10971 u32 htotal;
10972 u32 hblank;
10973 u32 hsync;
10974 u32 vtotal;
10975 u32 vblank;
10976 u32 vsync;
10977 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010978};
10979
10980struct intel_display_error_state *
10981intel_display_capture_error_state(struct drm_device *dev)
10982{
Akshay Joshi0206e352011-08-16 15:34:10 -040010983 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010984 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010985 int transcoders[] = {
10986 TRANSCODER_A,
10987 TRANSCODER_B,
10988 TRANSCODER_C,
10989 TRANSCODER_EDP,
10990 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010991 int i;
10992
Chris Wilson63b66e52013-08-08 15:12:06 +020010993 if (INTEL_INFO(dev)->num_pipes == 0)
10994 return NULL;
10995
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010996 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10997 if (error == NULL)
10998 return NULL;
10999
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011000 if (HAS_POWER_WELL(dev))
11001 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11002
Damien Lespiau52331302012-08-15 19:23:25 +010011003 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011004 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11005 error->cursor[i].control = I915_READ(CURCNTR(i));
11006 error->cursor[i].position = I915_READ(CURPOS(i));
11007 error->cursor[i].base = I915_READ(CURBASE(i));
11008 } else {
11009 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11010 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11011 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11012 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011013
11014 error->plane[i].control = I915_READ(DSPCNTR(i));
11015 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011016 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011017 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011018 error->plane[i].pos = I915_READ(DSPPOS(i));
11019 }
Paulo Zanonica291362013-03-06 20:03:14 -030011020 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11021 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011022 if (INTEL_INFO(dev)->gen >= 4) {
11023 error->plane[i].surface = I915_READ(DSPSURF(i));
11024 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11025 }
11026
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011027 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011028 }
11029
11030 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11031 if (HAS_DDI(dev_priv->dev))
11032 error->num_transcoders++; /* Account for eDP. */
11033
11034 for (i = 0; i < error->num_transcoders; i++) {
11035 enum transcoder cpu_transcoder = transcoders[i];
11036
11037 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11038
11039 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11040 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11041 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11042 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11043 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11044 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11045 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011046 }
11047
Paulo Zanoni12d217c2013-05-03 12:15:38 -030011048 /* In the code above we read the registers without checking if the power
11049 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
11050 * prevent the next I915_WRITE from detecting it and printing an error
11051 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010011052 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030011053
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011054 return error;
11055}
11056
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011057#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11058
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011059void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011060intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011061 struct drm_device *dev,
11062 struct intel_display_error_state *error)
11063{
11064 int i;
11065
Chris Wilson63b66e52013-08-08 15:12:06 +020011066 if (!error)
11067 return;
11068
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011069 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011070 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011071 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011072 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011073 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011074 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011075 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011076
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011077 err_printf(m, "Plane [%d]:\n", i);
11078 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11079 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011080 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011081 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11082 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011083 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011084 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011085 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011086 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011087 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11088 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011089 }
11090
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011091 err_printf(m, "Cursor [%d]:\n", i);
11092 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11093 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11094 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011095 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011096
11097 for (i = 0; i < error->num_transcoders; i++) {
11098 err_printf(m, " CPU transcoder: %c\n",
11099 transcoder_name(error->transcoder[i].cpu_transcoder));
11100 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11101 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11102 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11103 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11104 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11105 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11106 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11107 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011108}