blob: a276f0267433285bfa6851d286d47fe8c5736fe1 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400100extern int radeon_aspm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101
102/*
103 * Copy from radeon_drv.h so we don't have to include both and have conflicting
104 * symbol;
105 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
107#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100108/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200109#define RADEON_IB_POOL_SIZE 16
110#define RADEON_DEBUGFS_MAX_COMPONENTS 32
111#define RADEONFB_CONN_LIMIT 4
112#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200113
Alex Deucher1b370782011-11-17 20:13:28 -0500114/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200115#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200116
117/* fence seq are set to this number when signaled */
118#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500119
120/* internal ring indices */
121/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200122#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500123
124/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200125#define CAYMAN_RING_TYPE_CP1_INDEX 1
126#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500127
Alex Deucher4d756582012-09-27 15:08:35 -0400128/* R600+ has an async dma ring */
129#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500130/* cayman add a second async dma ring */
131#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400132
Christian Königf2ba57b2013-04-08 12:41:29 +0200133/* R600+ */
134#define R600_RING_TYPE_UVD_INDEX 5
135
Jerome Glisse721604a2012-01-05 22:11:05 -0500136/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200137#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200138#define RADEON_VA_RESERVED_SIZE (8 << 20)
139#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500140
Alex Deucherec46c762013-01-03 12:07:30 -0500141/* reset flags */
142#define RADEON_RESET_GFX (1 << 0)
143#define RADEON_RESET_COMPUTE (1 << 1)
144#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500145#define RADEON_RESET_CP (1 << 3)
146#define RADEON_RESET_GRBM (1 << 4)
147#define RADEON_RESET_DMA1 (1 << 5)
148#define RADEON_RESET_RLC (1 << 6)
149#define RADEON_RESET_SEM (1 << 7)
150#define RADEON_RESET_IH (1 << 8)
151#define RADEON_RESET_VMC (1 << 9)
152#define RADEON_RESET_MC (1 << 10)
153#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500154
Alex Deucher9e05fa12013-01-24 10:06:33 -0500155/* max cursor sizes (in pixels) */
156#define CURSOR_WIDTH 64
157#define CURSOR_HEIGHT 64
158
159#define CIK_CURSOR_WIDTH 128
160#define CIK_CURSOR_HEIGHT 128
161
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162/*
163 * Errata workarounds.
164 */
165enum radeon_pll_errata {
166 CHIP_ERRATA_R300_CG = 0x00000001,
167 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
168 CHIP_ERRATA_PLL_DELAY = 0x00000004
169};
170
171
172struct radeon_device;
173
174
175/*
176 * BIOS.
177 */
178bool radeon_get_bios(struct radeon_device *rdev);
179
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500180/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000181 * Dummy page
182 */
183struct radeon_dummy_page {
184 struct page *page;
185 dma_addr_t addr;
186};
187int radeon_dummy_page_init(struct radeon_device *rdev);
188void radeon_dummy_page_fini(struct radeon_device *rdev);
189
190
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200191/*
192 * Clocks
193 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200194struct radeon_clock {
195 struct radeon_pll p1pll;
196 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500197 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200198 struct radeon_pll spll;
199 struct radeon_pll mpll;
200 /* 10 Khz units */
201 uint32_t default_mclk;
202 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500203 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400204 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500205 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400206 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200207};
208
Rafał Miłecki74338742009-11-03 00:53:02 +0100209/*
210 * Power management
211 */
212int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500213void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100214void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400215void radeon_pm_suspend(struct radeon_device *rdev);
216void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500217void radeon_combios_get_power_modes(struct radeon_device *rdev);
218void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200219int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
220 u8 clock_type,
221 u32 clock,
222 bool strobe_mode,
223 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500224int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
225 u32 clock,
226 bool strobe_mode,
227 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400228void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400229int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
230 u16 voltage_level, u8 voltage_type,
231 u32 *gpio_value, u32 *gpio_mask);
232void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
233 u32 eng_clock, u32 mem_clock);
234int radeon_atom_get_voltage_step(struct radeon_device *rdev,
235 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400236int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
237 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500238int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
239 u16 *voltage,
240 u16 leakage_idx);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400241int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
242 u8 voltage_type,
243 u16 nominal_voltage,
244 u16 *true_voltage);
245int radeon_atom_get_min_voltage(struct radeon_device *rdev,
246 u8 voltage_type, u16 *min_voltage);
247int radeon_atom_get_max_voltage(struct radeon_device *rdev,
248 u8 voltage_type, u16 *max_voltage);
249int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500250 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400251 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500252bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
253 u8 voltage_type, u8 voltage_mode);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400254void radeon_atom_update_memory_dll(struct radeon_device *rdev,
255 u32 mem_clock);
256void radeon_atom_set_ac_timing(struct radeon_device *rdev,
257 u32 mem_clock);
258int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
259 u8 module_index,
260 struct atom_mc_reg_table *reg_table);
261int radeon_atom_get_memory_info(struct radeon_device *rdev,
262 u8 module_index, struct atom_memory_info *mem_info);
263int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
264 bool gddr5, u8 module_index,
265 struct atom_memory_clock_range_table *mclk_range_table);
266int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
267 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400268void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500269extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
270 unsigned *bankh, unsigned *mtaspect,
271 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000272
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200273/*
274 * Fences.
275 */
276struct radeon_fence_driver {
277 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000278 uint64_t gpu_addr;
279 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200280 /* sync_seq is protected by ring emission lock */
281 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200282 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200283 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100284 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285};
286
287struct radeon_fence {
288 struct radeon_device *rdev;
289 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200291 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400292 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200293 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200294};
295
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000296int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
297int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500299void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200300int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400301void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302bool radeon_fence_signaled(struct radeon_fence *fence);
303int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200304int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500305int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200306int radeon_fence_wait_any(struct radeon_device *rdev,
307 struct radeon_fence **fences,
308 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200309struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
310void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200311unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200312bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
313void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
314static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
315 struct radeon_fence *b)
316{
317 if (!a) {
318 return b;
319 }
320
321 if (!b) {
322 return a;
323 }
324
325 BUG_ON(a->ring != b->ring);
326
327 if (a->seq > b->seq) {
328 return a;
329 } else {
330 return b;
331 }
332}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333
Christian Königee60e292012-08-09 16:21:08 +0200334static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
335 struct radeon_fence *b)
336{
337 if (!a) {
338 return false;
339 }
340
341 if (!b) {
342 return true;
343 }
344
345 BUG_ON(a->ring != b->ring);
346
347 return a->seq < b->seq;
348}
349
Dave Airliee024e112009-06-24 09:48:08 +1000350/*
351 * Tiling registers
352 */
353struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100354 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000355};
356
357#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358
359/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100360 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100362struct radeon_mman {
363 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000364 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100365 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100366 bool mem_global_referenced;
367 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100368};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369
Jerome Glisse721604a2012-01-05 22:11:05 -0500370/* bo virtual address in a specific vm */
371struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200372 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500373 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500374 uint64_t soffset;
375 uint64_t eoffset;
376 uint32_t flags;
377 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200378 unsigned ref_count;
379
380 /* protected by vm mutex */
381 struct list_head vm_list;
382
383 /* constant after initialization */
384 struct radeon_vm *vm;
385 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500386};
387
Jerome Glisse4c788672009-11-20 14:29:23 +0100388struct radeon_bo {
389 /* Protected by gem.mutex */
390 struct list_head list;
391 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100392 u32 placements[3];
393 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100394 struct ttm_buffer_object tbo;
395 struct ttm_bo_kmap_obj kmap;
396 unsigned pin_count;
397 void *kptr;
398 u32 tiling_flags;
399 u32 pitch;
400 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500401 /* list of all virtual address to which this bo
402 * is associated to
403 */
404 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100405 /* Constant after initialization */
406 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100407 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100408
Jerome Glisse409851f2013-04-25 22:29:27 -0400409 struct ttm_bo_kmap_obj dma_buf_vmap;
410 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100411};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100412#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100413
414struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000415 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100416 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200417 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200418 bool written;
419 unsigned domain;
420 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100421 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200422};
423
Jerome Glisse409851f2013-04-25 22:29:27 -0400424int radeon_gem_debugfs_init(struct radeon_device *rdev);
425
Jerome Glisseb15ba512011-11-15 11:48:34 -0500426/* sub-allocation manager, it has to be protected by another lock.
427 * By conception this is an helper for other part of the driver
428 * like the indirect buffer or semaphore, which both have their
429 * locking.
430 *
431 * Principe is simple, we keep a list of sub allocation in offset
432 * order (first entry has offset == 0, last entry has the highest
433 * offset).
434 *
435 * When allocating new object we first check if there is room at
436 * the end total_size - (last_object_offset + last_object_size) >=
437 * alloc_size. If so we allocate new object there.
438 *
439 * When there is not enough room at the end, we start waiting for
440 * each sub object until we reach object_offset+object_size >=
441 * alloc_size, this object then become the sub object we return.
442 *
443 * Alignment can't be bigger than page size.
444 *
445 * Hole are not considered for allocation to keep things simple.
446 * Assumption is that there won't be hole (all object on same
447 * alignment).
448 */
449struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200450 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500451 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200452 struct list_head *hole;
453 struct list_head flist[RADEON_NUM_RINGS];
454 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500455 unsigned size;
456 uint64_t gpu_addr;
457 void *cpu_ptr;
458 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400459 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500460};
461
462struct radeon_sa_bo;
463
464/* sub-allocation buffer */
465struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200466 struct list_head olist;
467 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500468 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200469 unsigned soffset;
470 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200471 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500472};
473
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200474/*
475 * GEM objects.
476 */
477struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100478 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200479 struct list_head objects;
480};
481
482int radeon_gem_init(struct radeon_device *rdev);
483void radeon_gem_fini(struct radeon_device *rdev);
484int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100485 int alignment, int initial_domain,
486 bool discardable, bool kernel,
487 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488
Dave Airlieff72145b2011-02-07 12:16:14 +1000489int radeon_mode_dumb_create(struct drm_file *file_priv,
490 struct drm_device *dev,
491 struct drm_mode_create_dumb *args);
492int radeon_mode_dumb_mmap(struct drm_file *filp,
493 struct drm_device *dev,
494 uint32_t handle, uint64_t *offset_p);
495int radeon_mode_dumb_destroy(struct drm_file *file_priv,
496 struct drm_device *dev,
497 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200498
499/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500500 * Semaphores.
501 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500502/* everything here is constant */
503struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200504 struct radeon_sa_bo *sa_bo;
505 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500506 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500507};
508
Jerome Glissec1341e52011-12-21 12:13:47 -0500509int radeon_semaphore_create(struct radeon_device *rdev,
510 struct radeon_semaphore **semaphore);
511void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
512 struct radeon_semaphore *semaphore);
513void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
514 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200515int radeon_semaphore_sync_rings(struct radeon_device *rdev,
516 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200517 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500518void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200519 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200520 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500521
522/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200523 * GART structures, functions & helpers
524 */
525struct radeon_mc;
526
Matt Turnera77f1712009-10-14 00:34:41 -0400527#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000528#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400529#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500530#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400531
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200532struct radeon_gart {
533 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400534 struct radeon_bo *robj;
535 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200536 unsigned num_gpu_pages;
537 unsigned num_cpu_pages;
538 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539 struct page **pages;
540 dma_addr_t *pages_addr;
541 bool ready;
542};
543
544int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
545void radeon_gart_table_ram_free(struct radeon_device *rdev);
546int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
547void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400548int radeon_gart_table_vram_pin(struct radeon_device *rdev);
549void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200550int radeon_gart_init(struct radeon_device *rdev);
551void radeon_gart_fini(struct radeon_device *rdev);
552void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
553 int pages);
554int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500555 int pages, struct page **pagelist,
556 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400557void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200558
559
560/*
561 * GPU MC structures, functions & helpers
562 */
563struct radeon_mc {
564 resource_size_t aper_size;
565 resource_size_t aper_base;
566 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000567 /* for some chips with <= 32MB we need to lie
568 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000569 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000570 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000571 u64 gtt_size;
572 u64 gtt_start;
573 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000574 u64 vram_start;
575 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000577 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200578 int vram_mtrr;
579 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000580 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400581 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400582 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583};
584
Alex Deucher06b64762010-01-05 11:27:29 -0500585bool radeon_combios_sideport_present(struct radeon_device *rdev);
586bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200587
588/*
589 * GPU scratch registers structures, functions & helpers
590 */
591struct radeon_scratch {
592 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400593 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200594 bool free[32];
595 uint32_t reg[32];
596};
597
598int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
599void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
600
Alex Deucher75efdee2013-03-04 12:47:46 -0500601/*
602 * GPU doorbell structures, functions & helpers
603 */
604struct radeon_doorbell {
605 u32 num_pages;
606 bool free[1024];
607 /* doorbell mmio */
608 resource_size_t base;
609 resource_size_t size;
610 void __iomem *ptr;
611};
612
613int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
614void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200615
616/*
617 * IRQS.
618 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500619
620struct radeon_unpin_work {
621 struct work_struct work;
622 struct radeon_device *rdev;
623 int crtc_id;
624 struct radeon_fence *fence;
625 struct drm_pending_vblank_event *event;
626 struct radeon_bo *old_rbo;
627 u64 new_crtc_base;
628};
629
630struct r500_irq_stat_regs {
631 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400632 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500633};
634
635struct r600_irq_stat_regs {
636 u32 disp_int;
637 u32 disp_int_cont;
638 u32 disp_int_cont2;
639 u32 d1grph_int;
640 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400641 u32 hdmi0_status;
642 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500643};
644
645struct evergreen_irq_stat_regs {
646 u32 disp_int;
647 u32 disp_int_cont;
648 u32 disp_int_cont2;
649 u32 disp_int_cont3;
650 u32 disp_int_cont4;
651 u32 disp_int_cont5;
652 u32 d1grph_int;
653 u32 d2grph_int;
654 u32 d3grph_int;
655 u32 d4grph_int;
656 u32 d5grph_int;
657 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400658 u32 afmt_status1;
659 u32 afmt_status2;
660 u32 afmt_status3;
661 u32 afmt_status4;
662 u32 afmt_status5;
663 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500664};
665
Alex Deuchera59781b2012-11-09 10:45:57 -0500666struct cik_irq_stat_regs {
667 u32 disp_int;
668 u32 disp_int_cont;
669 u32 disp_int_cont2;
670 u32 disp_int_cont3;
671 u32 disp_int_cont4;
672 u32 disp_int_cont5;
673 u32 disp_int_cont6;
674};
675
Alex Deucher6f34be52010-11-21 10:59:01 -0500676union radeon_irq_stat_regs {
677 struct r500_irq_stat_regs r500;
678 struct r600_irq_stat_regs r600;
679 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500680 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500681};
682
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400683#define RADEON_MAX_HPD_PINS 6
684#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400685#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400686
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200687struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200688 bool installed;
689 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200690 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200691 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200692 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200693 wait_queue_head_t vblank_queue;
694 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200695 bool afmt[RADEON_MAX_AFMT_BLOCKS];
696 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400697 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200698};
699
700int radeon_irq_kms_init(struct radeon_device *rdev);
701void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500702void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
703void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500704void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
705void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200706void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
707void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
708void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
709void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200710
711/*
Christian Könige32eb502011-10-23 12:56:27 +0200712 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200713 */
Alex Deucher74652802011-08-25 13:39:48 -0400714
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200715struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200716 struct radeon_sa_bo *sa_bo;
717 uint32_t length_dw;
718 uint64_t gpu_addr;
719 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200720 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200721 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200722 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200723 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200724 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200725 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200726};
727
Christian Könige32eb502011-10-23 12:56:27 +0200728struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100729 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200730 volatile uint32_t *ring;
731 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200732 unsigned rptr_offs;
733 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200734 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400735 u64 next_rptr_gpu_addr;
736 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200737 unsigned wptr;
738 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200739 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200740 unsigned ring_size;
741 unsigned ring_free_dw;
742 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200743 unsigned long last_activity;
744 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200745 uint64_t gpu_addr;
746 uint32_t align_mask;
747 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200748 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500749 u32 ptr_reg_shift;
750 u32 ptr_reg_mask;
751 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400752 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500753 u64 last_semaphore_signal_addr;
754 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400755 /* for CIK queues */
756 u32 me;
757 u32 pipe;
758 u32 queue;
759 struct radeon_bo *mqd_obj;
760 u32 doorbell_page_num;
761 u32 doorbell_offset;
762 unsigned wptr_offs;
763};
764
765struct radeon_mec {
766 struct radeon_bo *hpd_eop_obj;
767 u64 hpd_eop_gpu_addr;
768 u32 num_pipe;
769 u32 num_mec;
770 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200771};
772
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500773/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500774 * VM
775 */
Christian Königee60e292012-08-09 16:21:08 +0200776
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200777/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200778#define RADEON_NUM_VM 16
779
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200780/* defines number of bits in page table versus page directory,
781 * a page is 4KB so we have 12 bits offset, 9 bits in the page
782 * table and the remaining 19 bits are in the page directory */
783#define RADEON_VM_BLOCK_SIZE 9
784
785/* number of entries in page table */
786#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
787
Alex Deucher1c011032013-07-12 15:56:02 -0400788/* PTBs (Page Table Blocks) need to be aligned to 32K */
789#define RADEON_VM_PTB_ALIGN_SIZE 32768
790#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
791#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
792
Jerome Glisse721604a2012-01-05 22:11:05 -0500793struct radeon_vm {
794 struct list_head list;
795 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200796 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200797
798 /* contains the page directory */
799 struct radeon_sa_bo *page_directory;
800 uint64_t pd_gpu_addr;
801
802 /* array of page tables, one for each page directory entry */
803 struct radeon_sa_bo **page_tables;
804
Jerome Glisse721604a2012-01-05 22:11:05 -0500805 struct mutex mutex;
806 /* last fence for cs using this vm */
807 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200808 /* last flush or NULL if we still need to flush */
809 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500810};
811
Jerome Glisse721604a2012-01-05 22:11:05 -0500812struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200813 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500814 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200815 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500816 struct radeon_sa_manager sa_manager;
817 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500818 /* number of VMIDs */
819 unsigned nvm;
820 /* vram base address for page table entry */
821 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500822 /* is vm enabled? */
823 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500824};
825
826/*
827 * file private structure
828 */
829struct radeon_fpriv {
830 struct radeon_vm vm;
831};
832
833/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500834 * R6xx+ IH ring
835 */
836struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100837 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500838 volatile uint32_t *ring;
839 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500840 unsigned ring_size;
841 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500842 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200843 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500844 bool enabled;
845};
846
Alex Deucher347e7592012-03-20 17:18:21 -0400847/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400848 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400849 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400850#include "clearstate_defs.h"
851
852struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400853 /* for power gating */
854 struct radeon_bo *save_restore_obj;
855 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400856 volatile uint32_t *sr_ptr;
857 u32 *reg_list;
858 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400859 /* for clear state */
860 struct radeon_bo *clear_state_obj;
861 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400862 volatile uint32_t *cs_ptr;
863 struct cs_section_def *cs_data;
Alex Deucher347e7592012-03-20 17:18:21 -0400864};
865
Jerome Glisse69e130a2011-12-21 12:13:46 -0500866int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200867 struct radeon_ib *ib, struct radeon_vm *vm,
868 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200869void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100870void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200871int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
872 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200873int radeon_ib_pool_init(struct radeon_device *rdev);
874void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200875int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200876/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400877bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
878 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200879void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
880int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
881int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
882void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
883void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200884void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200885void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
886int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200887void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200888void radeon_ring_lockup_update(struct radeon_ring *ring);
889bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200890unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
891 uint32_t **data);
892int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
893 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200894int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500895 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
896 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200897void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200898
899
Alex Deucher4d756582012-09-27 15:08:35 -0400900/* r600 async dma */
901void r600_dma_stop(struct radeon_device *rdev);
902int r600_dma_resume(struct radeon_device *rdev);
903void r600_dma_fini(struct radeon_device *rdev);
904
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500905void cayman_dma_stop(struct radeon_device *rdev);
906int cayman_dma_resume(struct radeon_device *rdev);
907void cayman_dma_fini(struct radeon_device *rdev);
908
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200909/*
910 * CS.
911 */
912struct radeon_cs_reloc {
913 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100914 struct radeon_bo *robj;
915 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200916 uint32_t handle;
917 uint32_t flags;
918};
919
920struct radeon_cs_chunk {
921 uint32_t chunk_id;
922 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500923 int kpage_idx[2];
924 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200925 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500926 void __user *user_ptr;
927 int last_copied_page;
928 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200929};
930
931struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100932 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200933 struct radeon_device *rdev;
934 struct drm_file *filp;
935 /* chunks */
936 unsigned nchunks;
937 struct radeon_cs_chunk *chunks;
938 uint64_t *chunks_array;
939 /* IB */
940 unsigned idx;
941 /* relocations */
942 unsigned nrelocs;
943 struct radeon_cs_reloc *relocs;
944 struct radeon_cs_reloc **relocs_ptr;
945 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500946 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200947 /* indices of various chunks */
948 int chunk_ib_idx;
949 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500950 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400951 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200952 struct radeon_ib ib;
953 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200954 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000955 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200956 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500957 u32 cs_flags;
958 u32 ring;
959 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +0200960 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200961};
962
Dave Airlie513bcb42009-09-23 16:56:27 +1000963extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700964extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000965
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200966struct radeon_cs_packet {
967 unsigned idx;
968 unsigned type;
969 unsigned reg;
970 unsigned opcode;
971 int count;
972 unsigned one_reg_wr;
973};
974
975typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
976 struct radeon_cs_packet *pkt,
977 unsigned idx, unsigned reg);
978typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
979 struct radeon_cs_packet *pkt);
980
981
982/*
983 * AGP
984 */
985int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000986void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200987void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200988void radeon_agp_fini(struct radeon_device *rdev);
989
990
991/*
992 * Writeback
993 */
994struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100995 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200996 volatile uint32_t *wb;
997 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400998 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400999 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001000};
1001
Alex Deucher724c80e2010-08-27 18:25:25 -04001002#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001003#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001004#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001005#define RADEON_WB_CP1_RPTR_OFFSET 1280
1006#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001007#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001008#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001009#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Christian Königf2ba57b2013-04-08 12:41:29 +02001010#define R600_WB_UVD_RPTR_OFFSET 2560
Alex Deucherd0f8a852010-09-04 05:04:34 -04001011#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001012#define CIK_WB_CP1_WPTR_OFFSET 3328
1013#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001014
Jerome Glissec93bb852009-07-13 21:04:08 +02001015/**
1016 * struct radeon_pm - power management datas
1017 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1018 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1019 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1020 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1021 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1022 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1023 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1024 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1025 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001026 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001027 * @needed_bandwidth: current bandwidth needs
1028 *
1029 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001030 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001031 * Equation between gpu/memory clock and available bandwidth is hw dependent
1032 * (type of memory, bus size, efficiency, ...)
1033 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001034
1035enum radeon_pm_method {
1036 PM_METHOD_PROFILE,
1037 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001038 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001039};
Alex Deucherce8f5372010-05-07 15:10:16 -04001040
1041enum radeon_dynpm_state {
1042 DYNPM_STATE_DISABLED,
1043 DYNPM_STATE_MINIMUM,
1044 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001045 DYNPM_STATE_ACTIVE,
1046 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001047};
1048enum radeon_dynpm_action {
1049 DYNPM_ACTION_NONE,
1050 DYNPM_ACTION_MINIMUM,
1051 DYNPM_ACTION_DOWNCLOCK,
1052 DYNPM_ACTION_UPCLOCK,
1053 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001054};
Alex Deucher56278a82009-12-28 13:58:44 -05001055
1056enum radeon_voltage_type {
1057 VOLTAGE_NONE = 0,
1058 VOLTAGE_GPIO,
1059 VOLTAGE_VDDC,
1060 VOLTAGE_SW
1061};
1062
Alex Deucher0ec0e742009-12-23 13:21:58 -05001063enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001064 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001065 POWER_STATE_TYPE_DEFAULT,
1066 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001067 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001068 POWER_STATE_TYPE_BATTERY,
1069 POWER_STATE_TYPE_BALANCED,
1070 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001071 /* internal states */
1072 POWER_STATE_TYPE_INTERNAL_UVD,
1073 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1074 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1075 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1076 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1077 POWER_STATE_TYPE_INTERNAL_BOOT,
1078 POWER_STATE_TYPE_INTERNAL_THERMAL,
1079 POWER_STATE_TYPE_INTERNAL_ACPI,
1080 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001081 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001082};
1083
Alex Deucherce8f5372010-05-07 15:10:16 -04001084enum radeon_pm_profile_type {
1085 PM_PROFILE_DEFAULT,
1086 PM_PROFILE_AUTO,
1087 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001088 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001089 PM_PROFILE_HIGH,
1090};
1091
1092#define PM_PROFILE_DEFAULT_IDX 0
1093#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001094#define PM_PROFILE_MID_SH_IDX 2
1095#define PM_PROFILE_HIGH_SH_IDX 3
1096#define PM_PROFILE_LOW_MH_IDX 4
1097#define PM_PROFILE_MID_MH_IDX 5
1098#define PM_PROFILE_HIGH_MH_IDX 6
1099#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001100
1101struct radeon_pm_profile {
1102 int dpms_off_ps_idx;
1103 int dpms_on_ps_idx;
1104 int dpms_off_cm_idx;
1105 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001106};
1107
Alex Deucher21a81222010-07-02 12:58:16 -04001108enum radeon_int_thermal_type {
1109 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001110 THERMAL_TYPE_EXTERNAL,
1111 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001112 THERMAL_TYPE_RV6XX,
1113 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001114 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001115 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001116 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001117 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001118 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001119 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001120 THERMAL_TYPE_CI,
Alex Deucher21a81222010-07-02 12:58:16 -04001121};
1122
Alex Deucher56278a82009-12-28 13:58:44 -05001123struct radeon_voltage {
1124 enum radeon_voltage_type type;
1125 /* gpio voltage */
1126 struct radeon_gpio_rec gpio;
1127 u32 delay; /* delay in usec from voltage drop to sclk change */
1128 bool active_high; /* voltage drop is active when bit is high */
1129 /* VDDC voltage */
1130 u8 vddc_id; /* index into vddc voltage table */
1131 u8 vddci_id; /* index into vddci voltage table */
1132 bool vddci_enabled;
1133 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001134 u16 voltage;
1135 /* evergreen+ vddci */
1136 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001137};
1138
Alex Deucherd7311172010-05-03 01:13:14 -04001139/* clock mode flags */
1140#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1141
Alex Deucher56278a82009-12-28 13:58:44 -05001142struct radeon_pm_clock_info {
1143 /* memory clock */
1144 u32 mclk;
1145 /* engine clock */
1146 u32 sclk;
1147 /* voltage info */
1148 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001149 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001150 u32 flags;
1151};
1152
Alex Deuchera48b9b42010-04-22 14:03:55 -04001153/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001154#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001155
Alex Deucher56278a82009-12-28 13:58:44 -05001156struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001157 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001158 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001159 /* number of valid clock modes in this power state */
1160 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001161 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001162 /* standardized state flags */
1163 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001164 u32 misc; /* vbios specific flags */
1165 u32 misc2; /* vbios specific flags */
1166 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001167};
1168
Rafał Miłecki27459322010-02-11 22:16:36 +00001169/*
1170 * Some modes are overclocked by very low value, accept them
1171 */
1172#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1173
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001174enum radeon_dpm_auto_throttle_src {
1175 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1176 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1177};
1178
1179enum radeon_dpm_event_src {
1180 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1181 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1182 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1183 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1184 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1185};
1186
Alex Deucherda321c82013-04-12 13:55:22 -04001187struct radeon_ps {
1188 u32 caps; /* vbios flags */
1189 u32 class; /* vbios flags */
1190 u32 class2; /* vbios flags */
1191 /* UVD clocks */
1192 u32 vclk;
1193 u32 dclk;
1194 /* asic priv */
1195 void *ps_priv;
1196};
1197
1198struct radeon_dpm_thermal {
1199 /* thermal interrupt work */
1200 struct work_struct work;
1201 /* low temperature threshold */
1202 int min_temp;
1203 /* high temperature threshold */
1204 int max_temp;
1205 /* was interrupt low to high or high to low */
1206 bool high_to_low;
1207};
1208
Alex Deucherd22b7e42012-11-29 19:27:56 -05001209enum radeon_clk_action
1210{
1211 RADEON_SCLK_UP = 1,
1212 RADEON_SCLK_DOWN
1213};
1214
1215struct radeon_blacklist_clocks
1216{
1217 u32 sclk;
1218 u32 mclk;
1219 enum radeon_clk_action action;
1220};
1221
Alex Deucher61b7d602012-11-14 19:57:42 -05001222struct radeon_clock_and_voltage_limits {
1223 u32 sclk;
1224 u32 mclk;
1225 u32 vddc;
1226 u32 vddci;
1227};
1228
1229struct radeon_clock_array {
1230 u32 count;
1231 u32 *values;
1232};
1233
1234struct radeon_clock_voltage_dependency_entry {
1235 u32 clk;
1236 u16 v;
1237};
1238
1239struct radeon_clock_voltage_dependency_table {
1240 u32 count;
1241 struct radeon_clock_voltage_dependency_entry *entries;
1242};
1243
1244struct radeon_cac_leakage_entry {
1245 u16 vddc;
1246 u32 leakage;
1247};
1248
1249struct radeon_cac_leakage_table {
1250 u32 count;
1251 struct radeon_cac_leakage_entry *entries;
1252};
1253
Alex Deucher929ee7a2013-03-20 12:30:25 -04001254struct radeon_phase_shedding_limits_entry {
1255 u16 voltage;
1256 u32 sclk;
1257 u32 mclk;
1258};
1259
1260struct radeon_phase_shedding_limits_table {
1261 u32 count;
1262 struct radeon_phase_shedding_limits_entry *entries;
1263};
1264
Alex Deuchera5cb3182013-03-20 13:00:18 -04001265struct radeon_ppm_table {
1266 u8 ppm_design;
1267 u16 cpu_core_number;
1268 u32 platform_tdp;
1269 u32 small_ac_platform_tdp;
1270 u32 platform_tdc;
1271 u32 small_ac_platform_tdc;
1272 u32 apu_tdp;
1273 u32 dgpu_tdp;
1274 u32 dgpu_ulv_power;
1275 u32 tj_max;
1276};
1277
Alex Deucher61b7d602012-11-14 19:57:42 -05001278struct radeon_dpm_dynamic_state {
1279 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1280 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1281 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001282 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher61b7d602012-11-14 19:57:42 -05001283 struct radeon_clock_array valid_sclk_values;
1284 struct radeon_clock_array valid_mclk_values;
1285 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1286 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1287 u32 mclk_sclk_ratio;
1288 u32 sclk_mclk_delta;
1289 u16 vddc_vddci_delta;
1290 u16 min_vddc_for_pcie_gen2;
1291 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001292 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001293 struct radeon_ppm_table *ppm_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001294};
1295
1296struct radeon_dpm_fan {
1297 u16 t_min;
1298 u16 t_med;
1299 u16 t_high;
1300 u16 pwm_min;
1301 u16 pwm_med;
1302 u16 pwm_high;
1303 u8 t_hyst;
1304 u32 cycle_delay;
1305 u16 t_max;
1306 bool ucode_fan_control;
1307};
1308
Alex Deucher32ce4652013-03-18 17:03:01 -04001309enum radeon_pcie_gen {
1310 RADEON_PCIE_GEN1 = 0,
1311 RADEON_PCIE_GEN2 = 1,
1312 RADEON_PCIE_GEN3 = 2,
1313 RADEON_PCIE_GEN_INVALID = 0xffff
1314};
1315
Alex Deucher70d01a52013-07-02 18:38:02 -04001316enum radeon_dpm_forced_level {
1317 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1318 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1319 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1320};
1321
Alex Deucherda321c82013-04-12 13:55:22 -04001322struct radeon_dpm {
1323 struct radeon_ps *ps;
1324 /* number of valid power states */
1325 int num_ps;
1326 /* current power state that is active */
1327 struct radeon_ps *current_ps;
1328 /* requested power state */
1329 struct radeon_ps *requested_ps;
1330 /* boot up power state */
1331 struct radeon_ps *boot_ps;
1332 /* default uvd power state */
1333 struct radeon_ps *uvd_ps;
1334 enum radeon_pm_state_type state;
1335 enum radeon_pm_state_type user_state;
1336 u32 platform_caps;
1337 u32 voltage_response_time;
1338 u32 backbias_response_time;
1339 void *priv;
1340 u32 new_active_crtcs;
1341 int new_active_crtc_count;
1342 u32 current_active_crtcs;
1343 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001344 struct radeon_dpm_dynamic_state dyn_state;
1345 struct radeon_dpm_fan fan;
1346 u32 tdp_limit;
1347 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001348 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001349 u32 sq_ramping_threshold;
1350 u32 cac_leakage;
1351 u16 tdp_od_limit;
1352 u32 tdp_adjustment;
1353 u16 load_line_slope;
1354 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001355 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001356 /* special states active */
1357 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001358 bool uvd_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001359 /* thermal handling */
1360 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001361 /* forced levels */
1362 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001363 /* track UVD streams */
1364 unsigned sd;
1365 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001366};
1367
1368void radeon_dpm_enable_power_state(struct radeon_device *rdev,
1369 enum radeon_pm_state_type dpm_state);
Alex Deucherce3537d2013-07-24 12:12:49 -04001370void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001371
Jerome Glissec93bb852009-07-13 21:04:08 +02001372struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001373 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001374 /* write locked while reprogramming mclk */
1375 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001376 u32 active_crtcs;
1377 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001378 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001379 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001380 fixed20_12 max_bandwidth;
1381 fixed20_12 igp_sideport_mclk;
1382 fixed20_12 igp_system_mclk;
1383 fixed20_12 igp_ht_link_clk;
1384 fixed20_12 igp_ht_link_width;
1385 fixed20_12 k8_bandwidth;
1386 fixed20_12 sideport_bandwidth;
1387 fixed20_12 ht_bandwidth;
1388 fixed20_12 core_bandwidth;
1389 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001390 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001391 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001392 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001393 /* number of valid power states */
1394 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001395 int current_power_state_index;
1396 int current_clock_mode_index;
1397 int requested_power_state_index;
1398 int requested_clock_mode_index;
1399 int default_power_state_index;
1400 u32 current_sclk;
1401 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001402 u16 current_vddc;
1403 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001404 u32 default_sclk;
1405 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001406 u16 default_vddc;
1407 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001408 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001409 /* selected pm method */
1410 enum radeon_pm_method pm_method;
1411 /* dynpm power management */
1412 struct delayed_work dynpm_idle_work;
1413 enum radeon_dynpm_state dynpm_state;
1414 enum radeon_dynpm_action dynpm_planned_action;
1415 unsigned long dynpm_action_timeout;
1416 bool dynpm_can_upclock;
1417 bool dynpm_can_downclock;
1418 /* profile-based power management */
1419 enum radeon_pm_profile_type profile;
1420 int profile_index;
1421 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001422 /* internal thermal controller on rv6xx+ */
1423 enum radeon_int_thermal_type int_thermal_type;
1424 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001425 /* dpm */
1426 bool dpm_enabled;
1427 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001428};
1429
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001430int radeon_pm_get_type_index(struct radeon_device *rdev,
1431 enum radeon_pm_state_type ps_type,
1432 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001433/*
1434 * UVD
1435 */
1436#define RADEON_MAX_UVD_HANDLES 10
1437#define RADEON_UVD_STACK_SIZE (1024*1024)
1438#define RADEON_UVD_HEAP_SIZE (1024*1024)
1439
1440struct radeon_uvd {
1441 struct radeon_bo *vcpu_bo;
1442 void *cpu_addr;
1443 uint64_t gpu_addr;
Christian König9cc2e0e2013-07-12 10:18:09 -04001444 void *saved_bo;
Christian Königf2ba57b2013-04-08 12:41:29 +02001445 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1446 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001447 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001448 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001449};
1450
1451int radeon_uvd_init(struct radeon_device *rdev);
1452void radeon_uvd_fini(struct radeon_device *rdev);
1453int radeon_uvd_suspend(struct radeon_device *rdev);
1454int radeon_uvd_resume(struct radeon_device *rdev);
1455int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1456 uint32_t handle, struct radeon_fence **fence);
1457int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1458 uint32_t handle, struct radeon_fence **fence);
1459void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1460void radeon_uvd_free_handles(struct radeon_device *rdev,
1461 struct drm_file *filp);
1462int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001463void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001464int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1465 unsigned vclk, unsigned dclk,
1466 unsigned vco_min, unsigned vco_max,
1467 unsigned fb_factor, unsigned fb_mask,
1468 unsigned pd_min, unsigned pd_max,
1469 unsigned pd_even,
1470 unsigned *optimal_fb_div,
1471 unsigned *optimal_vclk_div,
1472 unsigned *optimal_dclk_div);
1473int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1474 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001475
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001476struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001477 int channels;
1478 int rate;
1479 int bits_per_sample;
1480 u8 status_bits;
1481 u8 category_code;
1482};
1483
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001484/*
1485 * Benchmarking
1486 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001487void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001488
1489
1490/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001491 * Testing
1492 */
1493void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001494void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001495 struct radeon_ring *cpA,
1496 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001497void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001498
1499
1500/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001501 * Debugfs
1502 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001503struct radeon_debugfs {
1504 struct drm_info_list *files;
1505 unsigned num_files;
1506};
1507
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001508int radeon_debugfs_add_files(struct radeon_device *rdev,
1509 struct drm_info_list *files,
1510 unsigned nfiles);
1511int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001512
1513
1514/*
1515 * ASIC specific functions.
1516 */
1517struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001518 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001519 void (*fini)(struct radeon_device *rdev);
1520 int (*resume)(struct radeon_device *rdev);
1521 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001522 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001523 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001524 /* ioctl hw specific callback. Some hw might want to perform special
1525 * operation on specific ioctl. For instance on wait idle some hw
1526 * might want to perform and HDP flush through MMIO as it seems that
1527 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1528 * through ring.
1529 */
1530 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1531 /* check if 3D engine is idle */
1532 bool (*gui_idle)(struct radeon_device *rdev);
1533 /* wait for mc_idle */
1534 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001535 /* get the reference clock */
1536 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001537 /* get the gpu clock counter */
1538 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001539 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001540 struct {
1541 void (*tlb_flush)(struct radeon_device *rdev);
1542 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1543 } gart;
Christian König05b07142012-08-06 20:21:10 +02001544 struct {
1545 int (*init)(struct radeon_device *rdev);
1546 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001547
1548 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001549 void (*set_page)(struct radeon_device *rdev,
1550 struct radeon_ib *ib,
1551 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001552 uint64_t addr, unsigned count,
1553 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001554 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001555 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001556 struct {
1557 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001558 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001559 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001560 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001561 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001562 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001563 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1564 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1565 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001566 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001567 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Alex Deucherf93bdef2013-01-29 14:10:56 -05001568
1569 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1570 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1571 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König4c87bc22011-10-19 19:02:21 +02001572 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001573 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001574 struct {
1575 int (*set)(struct radeon_device *rdev);
1576 int (*process)(struct radeon_device *rdev);
1577 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001578 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001579 struct {
1580 /* display watermarks */
1581 void (*bandwidth_update)(struct radeon_device *rdev);
1582 /* get frame count */
1583 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1584 /* wait for vblank */
1585 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001586 /* set backlight level */
1587 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001588 /* get backlight level */
1589 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001590 /* audio callbacks */
1591 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1592 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001593 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001594 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001595 struct {
1596 int (*blit)(struct radeon_device *rdev,
1597 uint64_t src_offset,
1598 uint64_t dst_offset,
1599 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001600 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001601 u32 blit_ring_index;
1602 int (*dma)(struct radeon_device *rdev,
1603 uint64_t src_offset,
1604 uint64_t dst_offset,
1605 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001606 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001607 u32 dma_ring_index;
1608 /* method used for bo copy */
1609 int (*copy)(struct radeon_device *rdev,
1610 uint64_t src_offset,
1611 uint64_t dst_offset,
1612 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001613 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001614 /* ring used for bo copies */
1615 u32 copy_ring_index;
1616 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001617 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001618 struct {
1619 int (*set_reg)(struct radeon_device *rdev, int reg,
1620 uint32_t tiling_flags, uint32_t pitch,
1621 uint32_t offset, uint32_t obj_size);
1622 void (*clear_reg)(struct radeon_device *rdev, int reg);
1623 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001624 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001625 struct {
1626 void (*init)(struct radeon_device *rdev);
1627 void (*fini)(struct radeon_device *rdev);
1628 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1629 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1630 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001631 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001632 struct {
1633 void (*misc)(struct radeon_device *rdev);
1634 void (*prepare)(struct radeon_device *rdev);
1635 void (*finish)(struct radeon_device *rdev);
1636 void (*init_profile)(struct radeon_device *rdev);
1637 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001638 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1639 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1640 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1641 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1642 int (*get_pcie_lanes)(struct radeon_device *rdev);
1643 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1644 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001645 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001646 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001647 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001648 /* dynamic power management */
1649 struct {
1650 int (*init)(struct radeon_device *rdev);
1651 void (*setup_asic)(struct radeon_device *rdev);
1652 int (*enable)(struct radeon_device *rdev);
1653 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001654 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001655 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001656 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001657 void (*display_configuration_changed)(struct radeon_device *rdev);
1658 void (*fini)(struct radeon_device *rdev);
1659 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1660 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1661 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001662 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001663 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001664 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001665 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001666 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001667 struct {
1668 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1669 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1670 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1671 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001672};
1673
Jerome Glisse21f9a432009-09-11 15:55:33 +02001674/*
1675 * Asic structures
1676 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001677struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001678 const unsigned *reg_safe_bm;
1679 unsigned reg_safe_bm_size;
1680 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001681};
1682
Jerome Glisse21f9a432009-09-11 15:55:33 +02001683struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001684 const unsigned *reg_safe_bm;
1685 unsigned reg_safe_bm_size;
1686 u32 resync_scratch;
1687 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001688};
1689
1690struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001691 unsigned max_pipes;
1692 unsigned max_tile_pipes;
1693 unsigned max_simds;
1694 unsigned max_backends;
1695 unsigned max_gprs;
1696 unsigned max_threads;
1697 unsigned max_stack_entries;
1698 unsigned max_hw_contexts;
1699 unsigned max_gs_threads;
1700 unsigned sx_max_export_size;
1701 unsigned sx_max_export_pos_size;
1702 unsigned sx_max_export_smx_size;
1703 unsigned sq_num_cf_insts;
1704 unsigned tiling_nbanks;
1705 unsigned tiling_npipes;
1706 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001707 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001708 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001709};
1710
1711struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001712 unsigned max_pipes;
1713 unsigned max_tile_pipes;
1714 unsigned max_simds;
1715 unsigned max_backends;
1716 unsigned max_gprs;
1717 unsigned max_threads;
1718 unsigned max_stack_entries;
1719 unsigned max_hw_contexts;
1720 unsigned max_gs_threads;
1721 unsigned sx_max_export_size;
1722 unsigned sx_max_export_pos_size;
1723 unsigned sx_max_export_smx_size;
1724 unsigned sq_num_cf_insts;
1725 unsigned sx_num_of_sets;
1726 unsigned sc_prim_fifo_size;
1727 unsigned sc_hiz_tile_fifo_size;
1728 unsigned sc_earlyz_tile_fifo_fize;
1729 unsigned tiling_nbanks;
1730 unsigned tiling_npipes;
1731 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001732 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001733 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001734};
1735
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001736struct evergreen_asic {
1737 unsigned num_ses;
1738 unsigned max_pipes;
1739 unsigned max_tile_pipes;
1740 unsigned max_simds;
1741 unsigned max_backends;
1742 unsigned max_gprs;
1743 unsigned max_threads;
1744 unsigned max_stack_entries;
1745 unsigned max_hw_contexts;
1746 unsigned max_gs_threads;
1747 unsigned sx_max_export_size;
1748 unsigned sx_max_export_pos_size;
1749 unsigned sx_max_export_smx_size;
1750 unsigned sq_num_cf_insts;
1751 unsigned sx_num_of_sets;
1752 unsigned sc_prim_fifo_size;
1753 unsigned sc_hiz_tile_fifo_size;
1754 unsigned sc_earlyz_tile_fifo_size;
1755 unsigned tiling_nbanks;
1756 unsigned tiling_npipes;
1757 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001758 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001759 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001760};
1761
Alex Deucherfecf1d02011-03-02 20:07:29 -05001762struct cayman_asic {
1763 unsigned max_shader_engines;
1764 unsigned max_pipes_per_simd;
1765 unsigned max_tile_pipes;
1766 unsigned max_simds_per_se;
1767 unsigned max_backends_per_se;
1768 unsigned max_texture_channel_caches;
1769 unsigned max_gprs;
1770 unsigned max_threads;
1771 unsigned max_gs_threads;
1772 unsigned max_stack_entries;
1773 unsigned sx_num_of_sets;
1774 unsigned sx_max_export_size;
1775 unsigned sx_max_export_pos_size;
1776 unsigned sx_max_export_smx_size;
1777 unsigned max_hw_contexts;
1778 unsigned sq_num_cf_insts;
1779 unsigned sc_prim_fifo_size;
1780 unsigned sc_hiz_tile_fifo_size;
1781 unsigned sc_earlyz_tile_fifo_size;
1782
1783 unsigned num_shader_engines;
1784 unsigned num_shader_pipes_per_simd;
1785 unsigned num_tile_pipes;
1786 unsigned num_simds_per_se;
1787 unsigned num_backends_per_se;
1788 unsigned backend_disable_mask_per_asic;
1789 unsigned backend_map;
1790 unsigned num_texture_channel_caches;
1791 unsigned mem_max_burst_length_bytes;
1792 unsigned mem_row_size_in_kb;
1793 unsigned shader_engine_tile_size;
1794 unsigned num_gpus;
1795 unsigned multi_gpu_tile_size;
1796
1797 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001798};
1799
Alex Deucher0a96d722012-03-20 17:18:11 -04001800struct si_asic {
1801 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001802 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001803 unsigned max_cu_per_sh;
1804 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001805 unsigned max_backends_per_se;
1806 unsigned max_texture_channel_caches;
1807 unsigned max_gprs;
1808 unsigned max_gs_threads;
1809 unsigned max_hw_contexts;
1810 unsigned sc_prim_fifo_size_frontend;
1811 unsigned sc_prim_fifo_size_backend;
1812 unsigned sc_hiz_tile_fifo_size;
1813 unsigned sc_earlyz_tile_fifo_size;
1814
Alex Deucher0a96d722012-03-20 17:18:11 -04001815 unsigned num_tile_pipes;
1816 unsigned num_backends_per_se;
1817 unsigned backend_disable_mask_per_asic;
1818 unsigned backend_map;
1819 unsigned num_texture_channel_caches;
1820 unsigned mem_max_burst_length_bytes;
1821 unsigned mem_row_size_in_kb;
1822 unsigned shader_engine_tile_size;
1823 unsigned num_gpus;
1824 unsigned multi_gpu_tile_size;
1825
1826 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001827 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001828};
1829
Alex Deucher8cc1a532013-04-09 12:41:24 -04001830struct cik_asic {
1831 unsigned max_shader_engines;
1832 unsigned max_tile_pipes;
1833 unsigned max_cu_per_sh;
1834 unsigned max_sh_per_se;
1835 unsigned max_backends_per_se;
1836 unsigned max_texture_channel_caches;
1837 unsigned max_gprs;
1838 unsigned max_gs_threads;
1839 unsigned max_hw_contexts;
1840 unsigned sc_prim_fifo_size_frontend;
1841 unsigned sc_prim_fifo_size_backend;
1842 unsigned sc_hiz_tile_fifo_size;
1843 unsigned sc_earlyz_tile_fifo_size;
1844
1845 unsigned num_tile_pipes;
1846 unsigned num_backends_per_se;
1847 unsigned backend_disable_mask_per_asic;
1848 unsigned backend_map;
1849 unsigned num_texture_channel_caches;
1850 unsigned mem_max_burst_length_bytes;
1851 unsigned mem_row_size_in_kb;
1852 unsigned shader_engine_tile_size;
1853 unsigned num_gpus;
1854 unsigned multi_gpu_tile_size;
1855
1856 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001857 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001858};
1859
Jerome Glisse068a1172009-06-17 13:28:30 +02001860union radeon_asic_config {
1861 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001862 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001863 struct r600_asic r600;
1864 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001865 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001866 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001867 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001868 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001869};
1870
Daniel Vetter0a10c852010-03-11 21:19:14 +00001871/*
1872 * asic initizalization from radeon_asic.c
1873 */
1874void radeon_agp_disable(struct radeon_device *rdev);
1875int radeon_asic_init(struct radeon_device *rdev);
1876
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001877
1878/*
1879 * IOCTL.
1880 */
1881int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1882 struct drm_file *filp);
1883int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1884 struct drm_file *filp);
1885int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1886 struct drm_file *file_priv);
1887int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1888 struct drm_file *file_priv);
1889int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1890 struct drm_file *file_priv);
1891int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1892 struct drm_file *file_priv);
1893int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1894 struct drm_file *filp);
1895int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1896 struct drm_file *filp);
1897int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1898 struct drm_file *filp);
1899int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1900 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001901int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1902 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001903int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001904int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1905 struct drm_file *filp);
1906int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1907 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001908
Alex Deucher16cdf042011-10-28 10:30:02 -04001909/* VRAM scratch page for HDP bug, default vram page */
1910struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001911 struct radeon_bo *robj;
1912 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001913 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001914};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001915
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001916/*
1917 * ACPI
1918 */
1919struct radeon_atif_notification_cfg {
1920 bool enabled;
1921 int command_code;
1922};
1923
1924struct radeon_atif_notifications {
1925 bool display_switch;
1926 bool expansion_mode_change;
1927 bool thermal_state;
1928 bool forced_power_state;
1929 bool system_power_state;
1930 bool display_conf_change;
1931 bool px_gfx_switch;
1932 bool brightness_change;
1933 bool dgpu_display_event;
1934};
1935
1936struct radeon_atif_functions {
1937 bool system_params;
1938 bool sbios_requests;
1939 bool select_active_disp;
1940 bool lid_state;
1941 bool get_tv_standard;
1942 bool set_tv_standard;
1943 bool get_panel_expansion_mode;
1944 bool set_panel_expansion_mode;
1945 bool temperature_change;
1946 bool graphics_device_types;
1947};
1948
1949struct radeon_atif {
1950 struct radeon_atif_notifications notifications;
1951 struct radeon_atif_functions functions;
1952 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001953 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001954};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001955
Alex Deuchere3a15922012-08-16 11:13:43 -04001956struct radeon_atcs_functions {
1957 bool get_ext_state;
1958 bool pcie_perf_req;
1959 bool pcie_dev_rdy;
1960 bool pcie_bus_width;
1961};
1962
1963struct radeon_atcs {
1964 struct radeon_atcs_functions functions;
1965};
1966
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001967/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001968 * Core structure, functions and helpers.
1969 */
1970typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1971typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1972
1973struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001974 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001975 struct drm_device *ddev;
1976 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001977 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001978 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001979 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001980 enum radeon_family family;
1981 unsigned long flags;
1982 int usec_timeout;
1983 enum radeon_pll_errata pll_errata;
1984 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001985 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001986 int disp_priority;
1987 /* BIOS */
1988 uint8_t *bios;
1989 bool is_atom_bios;
1990 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001991 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001992 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001993 resource_size_t rmmio_base;
1994 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001995 /* protects concurrent MM_INDEX/DATA based register access */
1996 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001997 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001998 radeon_rreg_t mc_rreg;
1999 radeon_wreg_t mc_wreg;
2000 radeon_rreg_t pll_rreg;
2001 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002002 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002003 radeon_rreg_t pciep_rreg;
2004 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002005 /* io port */
2006 void __iomem *rio_mem;
2007 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002008 struct radeon_clock clock;
2009 struct radeon_mc mc;
2010 struct radeon_gart gart;
2011 struct radeon_mode_info mode_info;
2012 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002013 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002014 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002015 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002016 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02002017 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002018 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002019 bool ib_pool_ready;
2020 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002021 struct radeon_irq irq;
2022 struct radeon_asic *asic;
2023 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002024 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002025 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002026 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002027 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002028 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002029 bool shutdown;
2030 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002031 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002032 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002033 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10002034 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002035 const struct firmware *me_fw; /* all family ME firmware */
2036 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002037 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002038 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002039 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002040 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002041 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002042 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002043 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher16cdf042011-10-28 10:30:02 -04002044 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002045 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002046 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002047 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002048 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002049 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002050 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002051 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002052 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002053 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02002054 bool audio_enabled;
Alex Deucher948bee32013-05-14 12:08:35 -04002055 bool has_uvd;
Rafał Miłecki3299de92012-05-14 21:25:57 +02002056 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002057 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002058 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002059 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002060 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002061 /* i2c buses */
2062 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002063 /* debugfs */
2064 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2065 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002066 /* virtual memory */
2067 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002068 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002069 /* ACPI interface */
2070 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002071 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002072 /* srbm instance registers */
2073 struct mutex srbm_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002074};
2075
2076int radeon_device_init(struct radeon_device *rdev,
2077 struct drm_device *ddev,
2078 struct pci_dev *pdev,
2079 uint32_t flags);
2080void radeon_device_fini(struct radeon_device *rdev);
2081int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2082
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002083uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2084 bool always_indirect);
2085void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2086 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002087u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2088void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002089
Alex Deucher75efdee2013-03-04 12:47:46 -05002090u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
2091void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
2092
Jerome Glisse4c788672009-11-20 14:29:23 +01002093/*
2094 * Cast helper
2095 */
2096#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002097
2098/*
2099 * Registers read & write functions.
2100 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002101#define RREG8(reg) readb((rdev->rmmio) + (reg))
2102#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2103#define RREG16(reg) readw((rdev->rmmio) + (reg))
2104#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002105#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2106#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2107#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2108#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2109#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002110#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2111#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2112#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2113#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2114#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2115#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002116#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2117#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002118#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2119#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002120#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2121#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002122#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2123#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002124#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2125#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002126#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2127#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2128#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2129#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002130#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2131#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002132#define WREG32_P(reg, val, mask) \
2133 do { \
2134 uint32_t tmp_ = RREG32(reg); \
2135 tmp_ &= (mask); \
2136 tmp_ |= ((val) & ~(mask)); \
2137 WREG32(reg, tmp_); \
2138 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002139#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002140#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002141#define WREG32_PLL_P(reg, val, mask) \
2142 do { \
2143 uint32_t tmp_ = RREG32_PLL(reg); \
2144 tmp_ &= (mask); \
2145 tmp_ |= ((val) & ~(mask)); \
2146 WREG32_PLL(reg, tmp_); \
2147 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002148#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002149#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2150#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002151
Alex Deucher75efdee2013-03-04 12:47:46 -05002152#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
2153#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
2154
Dave Airliede1b2892009-08-12 18:43:14 +10002155/*
2156 * Indirect registers accessor
2157 */
2158static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2159{
2160 uint32_t r;
2161
2162 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2163 r = RREG32(RADEON_PCIE_DATA);
2164 return r;
2165}
2166
2167static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2168{
2169 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2170 WREG32(RADEON_PCIE_DATA, (v));
2171}
2172
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002173static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2174{
2175 u32 r;
2176
2177 WREG32(TN_SMC_IND_INDEX_0, (reg));
2178 r = RREG32(TN_SMC_IND_DATA_0);
2179 return r;
2180}
2181
2182static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2183{
2184 WREG32(TN_SMC_IND_INDEX_0, (reg));
2185 WREG32(TN_SMC_IND_DATA_0, (v));
2186}
2187
Alex Deucherff82bbc2013-04-12 11:27:20 -04002188static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2189{
2190 u32 r;
2191
2192 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2193 r = RREG32(R600_RCU_DATA);
2194 return r;
2195}
2196
2197static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2198{
2199 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2200 WREG32(R600_RCU_DATA, (v));
2201}
2202
Alex Deucher46f95642013-04-12 11:49:51 -04002203static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2204{
2205 u32 r;
2206
2207 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2208 r = RREG32(EVERGREEN_CG_IND_DATA);
2209 return r;
2210}
2211
2212static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2213{
2214 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2215 WREG32(EVERGREEN_CG_IND_DATA, (v));
2216}
2217
Alex Deucher792edd62013-02-14 18:18:12 -05002218static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2219{
2220 u32 r;
2221
2222 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2223 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
2224 return r;
2225}
2226
2227static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2228{
2229 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2230 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
2231}
2232
2233static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2234{
2235 u32 r;
2236
2237 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2238 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
2239 return r;
2240}
2241
2242static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2243{
2244 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2245 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
2246}
2247
Alex Deucher93656cd2013-02-25 15:18:39 -05002248static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2249{
2250 u32 r;
2251
2252 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2253 r = RREG32(R600_UVD_CTX_DATA);
2254 return r;
2255}
2256
2257static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2258{
2259 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2260 WREG32(R600_UVD_CTX_DATA, (v));
2261}
2262
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002263void r100_pll_errata_after_index(struct radeon_device *rdev);
2264
2265
2266/*
2267 * ASICs helpers.
2268 */
Dave Airlieb995e432009-07-14 02:02:32 +10002269#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2270 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002271#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2272 (rdev->family == CHIP_RV200) || \
2273 (rdev->family == CHIP_RS100) || \
2274 (rdev->family == CHIP_RS200) || \
2275 (rdev->family == CHIP_RV250) || \
2276 (rdev->family == CHIP_RV280) || \
2277 (rdev->family == CHIP_RS300))
2278#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2279 (rdev->family == CHIP_RV350) || \
2280 (rdev->family == CHIP_R350) || \
2281 (rdev->family == CHIP_RV380) || \
2282 (rdev->family == CHIP_R420) || \
2283 (rdev->family == CHIP_R423) || \
2284 (rdev->family == CHIP_RV410) || \
2285 (rdev->family == CHIP_RS400) || \
2286 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002287#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2288 (rdev->ddev->pdev->device == 0x9443) || \
2289 (rdev->ddev->pdev->device == 0x944B) || \
2290 (rdev->ddev->pdev->device == 0x9506) || \
2291 (rdev->ddev->pdev->device == 0x9509) || \
2292 (rdev->ddev->pdev->device == 0x950F) || \
2293 (rdev->ddev->pdev->device == 0x689C) || \
2294 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002295#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002296#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2297 (rdev->family == CHIP_RS690) || \
2298 (rdev->family == CHIP_RS740) || \
2299 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002300#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2301#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002302#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002303#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2304 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002305#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002306#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2307#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2308 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002309#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002310#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002311#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002312
Alex Deucherdc50ba72013-06-26 00:33:35 -04002313#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2314 (rdev->ddev->pdev->device == 0x6850) || \
2315 (rdev->ddev->pdev->device == 0x6858) || \
2316 (rdev->ddev->pdev->device == 0x6859) || \
2317 (rdev->ddev->pdev->device == 0x6840) || \
2318 (rdev->ddev->pdev->device == 0x6841) || \
2319 (rdev->ddev->pdev->device == 0x6842) || \
2320 (rdev->ddev->pdev->device == 0x6843))
2321
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002322/*
2323 * BIOS helpers.
2324 */
2325#define RBIOS8(i) (rdev->bios[i])
2326#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2327#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2328
2329int radeon_combios_init(struct radeon_device *rdev);
2330void radeon_combios_fini(struct radeon_device *rdev);
2331int radeon_atombios_init(struct radeon_device *rdev);
2332void radeon_atombios_fini(struct radeon_device *rdev);
2333
2334
2335/*
2336 * RING helpers.
2337 */
Andi Kleence580fa2011-10-13 16:08:47 -07002338#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002339static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002340{
Christian Könige32eb502011-10-23 12:56:27 +02002341 ring->ring[ring->wptr++] = v;
2342 ring->wptr &= ring->ptr_mask;
2343 ring->count_dw--;
2344 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002345}
Andi Kleence580fa2011-10-13 16:08:47 -07002346#else
2347/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002348void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002349#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002350
2351/*
2352 * ASICs macro.
2353 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002354#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002355#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2356#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2357#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01002358#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002359#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002360#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002361#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2362#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002363#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2364#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002365#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05002366#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
2367#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
2368#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02002369#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05002370#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02002371#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04002372#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherf93bdef2013-01-29 14:10:56 -05002373#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
2374#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
2375#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002376#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2377#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002378#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002379#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002380#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002381#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2382#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König4c87bc22011-10-19 19:02:21 +02002383#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
2384#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002385#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2386#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2387#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2388#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2389#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2390#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002391#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2392#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2393#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2394#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2395#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2396#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2397#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002398#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002399#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002400#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2401#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002402#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002403#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2404#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2405#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2406#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002407#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002408#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2409#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2410#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2411#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2412#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002413#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2414#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2415#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2416#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2417#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002418#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002419#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002420#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2421#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2422#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2423#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002424#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002425#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002426#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002427#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2428#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2429#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2430#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2431#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002432#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002433#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002434#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002435
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002436/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002437/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002438extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002439extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002440extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002441extern int radeon_modeset_init(struct radeon_device *rdev);
2442extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002443extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002444extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002445extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002446extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002447extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002448extern void radeon_wb_fini(struct radeon_device *rdev);
2449extern int radeon_wb_init(struct radeon_device *rdev);
2450extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02002451extern void radeon_surface_init(struct radeon_device *rdev);
2452extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002453extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002454extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002455extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002456extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002457extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2458extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002459extern int radeon_resume_kms(struct drm_device *dev);
2460extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10002461extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002462extern void radeon_program_register_sequence(struct radeon_device *rdev,
2463 const u32 *registers,
2464 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002465
Daniel Vetter3574dda2011-02-18 17:59:19 +01002466/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002467 * vm
2468 */
2469int radeon_vm_manager_init(struct radeon_device *rdev);
2470void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002471void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002472void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002473int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002474void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002475struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2476 struct radeon_vm *vm, int ring);
2477void radeon_vm_fence(struct radeon_device *rdev,
2478 struct radeon_vm *vm,
2479 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002480uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002481int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2482 struct radeon_vm *vm,
2483 struct radeon_bo *bo,
2484 struct ttm_mem_reg *mem);
2485void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2486 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002487struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2488 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002489struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2490 struct radeon_vm *vm,
2491 struct radeon_bo *bo);
2492int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2493 struct radeon_bo_va *bo_va,
2494 uint64_t offset,
2495 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002496int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002497 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002498
Alex Deucherf122c612012-03-30 08:59:57 -04002499/* audio */
2500void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05002501
2502/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002503 * R600 vram scratch functions
2504 */
2505int r600_vram_scratch_init(struct radeon_device *rdev);
2506void r600_vram_scratch_fini(struct radeon_device *rdev);
2507
2508/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002509 * r600 cs checking helper
2510 */
2511unsigned r600_mip_minify(unsigned size, unsigned level);
2512bool r600_fmt_is_valid_color(u32 format);
2513bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2514int r600_fmt_get_blocksize(u32 format);
2515int r600_fmt_get_nblocksx(u32 format, u32 w);
2516int r600_fmt_get_nblocksy(u32 format, u32 h);
2517
2518/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002519 * r600 functions used by radeon_encoder.c
2520 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02002521struct radeon_hdmi_acr {
2522 u32 clock;
2523
2524 int n_32khz;
2525 int cts_32khz;
2526
2527 int n_44_1khz;
2528 int cts_44_1khz;
2529
2530 int n_48khz;
2531 int cts_48khz;
2532
2533};
2534
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002535extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2536
Alex Deucher416a2bd2012-05-31 19:00:25 -04002537extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2538 u32 tiling_pipe_num,
2539 u32 max_rb_num,
2540 u32 total_max_rb_num,
2541 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002542
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002543/*
2544 * evergreen functions used by radeon_encoder.c
2545 */
2546
Alex Deucher0af62b02011-01-06 21:19:31 -05002547extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002548extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002549
Alex Deucherc4917072012-07-31 17:14:35 -04002550/* radeon_acpi.c */
2551#if defined(CONFIG_ACPI)
2552extern int radeon_acpi_init(struct radeon_device *rdev);
2553extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002554extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2555extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002556 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002557extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002558#else
2559static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2560static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2561#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002562
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002563int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2564 struct radeon_cs_packet *pkt,
2565 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002566bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002567void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2568 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002569int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2570 struct radeon_cs_reloc **cs_reloc,
2571 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002572int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2573 uint32_t *vline_start_end,
2574 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002575
Jerome Glisse4c788672009-11-20 14:29:23 +01002576#include "radeon_object.h"
2577
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002578#endif